da850.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820
  1. /*
  2. * TI DA850/OMAP-L138 chip specific setup
  3. *
  4. * Copyright (C) 2009 Texas Instruments Incorporated - http://www.ti.com/
  5. *
  6. * Derived from: arch/arm/mach-davinci/da830.c
  7. * Original Copyrights follow:
  8. *
  9. * 2009 (c) MontaVista Software, Inc. This file is licensed under
  10. * the terms of the GNU General Public License version 2. This program
  11. * is licensed "as is" without any warranty of any kind, whether express
  12. * or implied.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/init.h>
  16. #include <linux/clk.h>
  17. #include <linux/platform_device.h>
  18. #include <asm/mach/map.h>
  19. #include <mach/clock.h>
  20. #include <mach/psc.h>
  21. #include <mach/mux.h>
  22. #include <mach/irqs.h>
  23. #include <mach/cputype.h>
  24. #include <mach/common.h>
  25. #include <mach/time.h>
  26. #include <mach/da8xx.h>
  27. #include "clock.h"
  28. #include "mux.h"
  29. #define DA850_PLL1_BASE 0x01e1a000
  30. #define DA850_TIMER64P2_BASE 0x01f0c000
  31. #define DA850_TIMER64P3_BASE 0x01f0d000
  32. #define DA850_REF_FREQ 24000000
  33. static struct pll_data pll0_data = {
  34. .num = 1,
  35. .phys_base = DA8XX_PLL0_BASE,
  36. .flags = PLL_HAS_PREDIV | PLL_HAS_POSTDIV,
  37. };
  38. static struct clk ref_clk = {
  39. .name = "ref_clk",
  40. .rate = DA850_REF_FREQ,
  41. };
  42. static struct clk pll0_clk = {
  43. .name = "pll0",
  44. .parent = &ref_clk,
  45. .pll_data = &pll0_data,
  46. .flags = CLK_PLL,
  47. };
  48. static struct clk pll0_aux_clk = {
  49. .name = "pll0_aux_clk",
  50. .parent = &pll0_clk,
  51. .flags = CLK_PLL | PRE_PLL,
  52. };
  53. static struct clk pll0_sysclk2 = {
  54. .name = "pll0_sysclk2",
  55. .parent = &pll0_clk,
  56. .flags = CLK_PLL,
  57. .div_reg = PLLDIV2,
  58. };
  59. static struct clk pll0_sysclk3 = {
  60. .name = "pll0_sysclk3",
  61. .parent = &pll0_clk,
  62. .flags = CLK_PLL,
  63. .div_reg = PLLDIV3,
  64. };
  65. static struct clk pll0_sysclk4 = {
  66. .name = "pll0_sysclk4",
  67. .parent = &pll0_clk,
  68. .flags = CLK_PLL,
  69. .div_reg = PLLDIV4,
  70. };
  71. static struct clk pll0_sysclk5 = {
  72. .name = "pll0_sysclk5",
  73. .parent = &pll0_clk,
  74. .flags = CLK_PLL,
  75. .div_reg = PLLDIV5,
  76. };
  77. static struct clk pll0_sysclk6 = {
  78. .name = "pll0_sysclk6",
  79. .parent = &pll0_clk,
  80. .flags = CLK_PLL,
  81. .div_reg = PLLDIV6,
  82. };
  83. static struct clk pll0_sysclk7 = {
  84. .name = "pll0_sysclk7",
  85. .parent = &pll0_clk,
  86. .flags = CLK_PLL,
  87. .div_reg = PLLDIV7,
  88. };
  89. static struct pll_data pll1_data = {
  90. .num = 2,
  91. .phys_base = DA850_PLL1_BASE,
  92. .flags = PLL_HAS_POSTDIV,
  93. };
  94. static struct clk pll1_clk = {
  95. .name = "pll1",
  96. .parent = &ref_clk,
  97. .pll_data = &pll1_data,
  98. .flags = CLK_PLL,
  99. };
  100. static struct clk pll1_aux_clk = {
  101. .name = "pll1_aux_clk",
  102. .parent = &pll1_clk,
  103. .flags = CLK_PLL | PRE_PLL,
  104. };
  105. static struct clk pll1_sysclk2 = {
  106. .name = "pll1_sysclk2",
  107. .parent = &pll1_clk,
  108. .flags = CLK_PLL,
  109. .div_reg = PLLDIV2,
  110. };
  111. static struct clk pll1_sysclk3 = {
  112. .name = "pll1_sysclk3",
  113. .parent = &pll1_clk,
  114. .flags = CLK_PLL,
  115. .div_reg = PLLDIV3,
  116. };
  117. static struct clk pll1_sysclk4 = {
  118. .name = "pll1_sysclk4",
  119. .parent = &pll1_clk,
  120. .flags = CLK_PLL,
  121. .div_reg = PLLDIV4,
  122. };
  123. static struct clk pll1_sysclk5 = {
  124. .name = "pll1_sysclk5",
  125. .parent = &pll1_clk,
  126. .flags = CLK_PLL,
  127. .div_reg = PLLDIV5,
  128. };
  129. static struct clk pll1_sysclk6 = {
  130. .name = "pll0_sysclk6",
  131. .parent = &pll0_clk,
  132. .flags = CLK_PLL,
  133. .div_reg = PLLDIV6,
  134. };
  135. static struct clk pll1_sysclk7 = {
  136. .name = "pll1_sysclk7",
  137. .parent = &pll1_clk,
  138. .flags = CLK_PLL,
  139. .div_reg = PLLDIV7,
  140. };
  141. static struct clk i2c0_clk = {
  142. .name = "i2c0",
  143. .parent = &pll0_aux_clk,
  144. };
  145. static struct clk timerp64_0_clk = {
  146. .name = "timer0",
  147. .parent = &pll0_aux_clk,
  148. };
  149. static struct clk timerp64_1_clk = {
  150. .name = "timer1",
  151. .parent = &pll0_aux_clk,
  152. };
  153. static struct clk arm_rom_clk = {
  154. .name = "arm_rom",
  155. .parent = &pll0_sysclk2,
  156. .lpsc = DA8XX_LPSC0_ARM_RAM_ROM,
  157. .flags = ALWAYS_ENABLED,
  158. };
  159. static struct clk tpcc0_clk = {
  160. .name = "tpcc0",
  161. .parent = &pll0_sysclk2,
  162. .lpsc = DA8XX_LPSC0_TPCC,
  163. .flags = ALWAYS_ENABLED | CLK_PSC,
  164. };
  165. static struct clk tptc0_clk = {
  166. .name = "tptc0",
  167. .parent = &pll0_sysclk2,
  168. .lpsc = DA8XX_LPSC0_TPTC0,
  169. .flags = ALWAYS_ENABLED,
  170. };
  171. static struct clk tptc1_clk = {
  172. .name = "tptc1",
  173. .parent = &pll0_sysclk2,
  174. .lpsc = DA8XX_LPSC0_TPTC1,
  175. .flags = ALWAYS_ENABLED,
  176. };
  177. static struct clk tpcc1_clk = {
  178. .name = "tpcc1",
  179. .parent = &pll0_sysclk2,
  180. .lpsc = DA850_LPSC1_TPCC1,
  181. .flags = CLK_PSC | ALWAYS_ENABLED,
  182. .psc_ctlr = 1,
  183. };
  184. static struct clk tptc2_clk = {
  185. .name = "tptc2",
  186. .parent = &pll0_sysclk2,
  187. .lpsc = DA850_LPSC1_TPTC2,
  188. .flags = ALWAYS_ENABLED,
  189. .psc_ctlr = 1,
  190. };
  191. static struct clk uart0_clk = {
  192. .name = "uart0",
  193. .parent = &pll0_sysclk2,
  194. .lpsc = DA8XX_LPSC0_UART0,
  195. };
  196. static struct clk uart1_clk = {
  197. .name = "uart1",
  198. .parent = &pll0_sysclk2,
  199. .lpsc = DA8XX_LPSC1_UART1,
  200. .psc_ctlr = 1,
  201. };
  202. static struct clk uart2_clk = {
  203. .name = "uart2",
  204. .parent = &pll0_sysclk2,
  205. .lpsc = DA8XX_LPSC1_UART2,
  206. .psc_ctlr = 1,
  207. };
  208. static struct clk aintc_clk = {
  209. .name = "aintc",
  210. .parent = &pll0_sysclk4,
  211. .lpsc = DA8XX_LPSC0_AINTC,
  212. .flags = ALWAYS_ENABLED,
  213. };
  214. static struct clk gpio_clk = {
  215. .name = "gpio",
  216. .parent = &pll0_sysclk4,
  217. .lpsc = DA8XX_LPSC1_GPIO,
  218. .psc_ctlr = 1,
  219. };
  220. static struct clk i2c1_clk = {
  221. .name = "i2c1",
  222. .parent = &pll0_sysclk4,
  223. .lpsc = DA8XX_LPSC1_I2C,
  224. .psc_ctlr = 1,
  225. };
  226. static struct clk emif3_clk = {
  227. .name = "emif3",
  228. .parent = &pll0_sysclk5,
  229. .lpsc = DA8XX_LPSC1_EMIF3C,
  230. .flags = ALWAYS_ENABLED,
  231. .psc_ctlr = 1,
  232. };
  233. static struct clk arm_clk = {
  234. .name = "arm",
  235. .parent = &pll0_sysclk6,
  236. .lpsc = DA8XX_LPSC0_ARM,
  237. .flags = ALWAYS_ENABLED,
  238. };
  239. static struct clk rmii_clk = {
  240. .name = "rmii",
  241. .parent = &pll0_sysclk7,
  242. };
  243. static struct clk emac_clk = {
  244. .name = "emac",
  245. .parent = &pll0_sysclk4,
  246. .lpsc = DA8XX_LPSC1_CPGMAC,
  247. .psc_ctlr = 1,
  248. };
  249. static struct clk mcasp_clk = {
  250. .name = "mcasp",
  251. .parent = &pll0_sysclk2,
  252. .lpsc = DA8XX_LPSC1_McASP0,
  253. .psc_ctlr = 1,
  254. };
  255. static struct clk lcdc_clk = {
  256. .name = "lcdc",
  257. .parent = &pll0_sysclk2,
  258. .lpsc = DA8XX_LPSC1_LCDC,
  259. .psc_ctlr = 1,
  260. };
  261. static struct clk mmcsd_clk = {
  262. .name = "mmcsd",
  263. .parent = &pll0_sysclk2,
  264. .lpsc = DA8XX_LPSC0_MMC_SD,
  265. };
  266. static struct clk aemif_clk = {
  267. .name = "aemif",
  268. .parent = &pll0_sysclk3,
  269. .lpsc = DA8XX_LPSC0_EMIF25,
  270. .flags = ALWAYS_ENABLED,
  271. };
  272. static struct davinci_clk da850_clks[] = {
  273. CLK(NULL, "ref", &ref_clk),
  274. CLK(NULL, "pll0", &pll0_clk),
  275. CLK(NULL, "pll0_aux", &pll0_aux_clk),
  276. CLK(NULL, "pll0_sysclk2", &pll0_sysclk2),
  277. CLK(NULL, "pll0_sysclk3", &pll0_sysclk3),
  278. CLK(NULL, "pll0_sysclk4", &pll0_sysclk4),
  279. CLK(NULL, "pll0_sysclk5", &pll0_sysclk5),
  280. CLK(NULL, "pll0_sysclk6", &pll0_sysclk6),
  281. CLK(NULL, "pll0_sysclk7", &pll0_sysclk7),
  282. CLK(NULL, "pll1", &pll1_clk),
  283. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  284. CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
  285. CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
  286. CLK(NULL, "pll1_sysclk4", &pll1_sysclk4),
  287. CLK(NULL, "pll1_sysclk5", &pll1_sysclk5),
  288. CLK(NULL, "pll1_sysclk6", &pll1_sysclk6),
  289. CLK(NULL, "pll1_sysclk7", &pll1_sysclk7),
  290. CLK("i2c_davinci.1", NULL, &i2c0_clk),
  291. CLK(NULL, "timer0", &timerp64_0_clk),
  292. CLK("watchdog", NULL, &timerp64_1_clk),
  293. CLK(NULL, "arm_rom", &arm_rom_clk),
  294. CLK(NULL, "tpcc0", &tpcc0_clk),
  295. CLK(NULL, "tptc0", &tptc0_clk),
  296. CLK(NULL, "tptc1", &tptc1_clk),
  297. CLK(NULL, "tpcc1", &tpcc1_clk),
  298. CLK(NULL, "tptc2", &tptc2_clk),
  299. CLK(NULL, "uart0", &uart0_clk),
  300. CLK(NULL, "uart1", &uart1_clk),
  301. CLK(NULL, "uart2", &uart2_clk),
  302. CLK(NULL, "aintc", &aintc_clk),
  303. CLK(NULL, "gpio", &gpio_clk),
  304. CLK("i2c_davinci.2", NULL, &i2c1_clk),
  305. CLK(NULL, "emif3", &emif3_clk),
  306. CLK(NULL, "arm", &arm_clk),
  307. CLK(NULL, "rmii", &rmii_clk),
  308. CLK("davinci_emac.1", NULL, &emac_clk),
  309. CLK("davinci-mcasp.0", NULL, &mcasp_clk),
  310. CLK("da8xx_lcdc.0", NULL, &lcdc_clk),
  311. CLK("davinci_mmc.0", NULL, &mmcsd_clk),
  312. CLK(NULL, "aemif", &aemif_clk),
  313. CLK(NULL, NULL, NULL),
  314. };
  315. /*
  316. * Device specific mux setup
  317. *
  318. * soc description mux mode mode mux dbg
  319. * reg offset mask mode
  320. */
  321. static const struct mux_config da850_pins[] = {
  322. #ifdef CONFIG_DAVINCI_MUX
  323. /* UART0 function */
  324. MUX_CFG(DA850, NUART0_CTS, 3, 24, 15, 2, false)
  325. MUX_CFG(DA850, NUART0_RTS, 3, 28, 15, 2, false)
  326. MUX_CFG(DA850, UART0_RXD, 3, 16, 15, 2, false)
  327. MUX_CFG(DA850, UART0_TXD, 3, 20, 15, 2, false)
  328. /* UART1 function */
  329. MUX_CFG(DA850, UART1_RXD, 4, 24, 15, 2, false)
  330. MUX_CFG(DA850, UART1_TXD, 4, 28, 15, 2, false)
  331. /* UART2 function */
  332. MUX_CFG(DA850, UART2_RXD, 4, 16, 15, 2, false)
  333. MUX_CFG(DA850, UART2_TXD, 4, 20, 15, 2, false)
  334. /* I2C1 function */
  335. MUX_CFG(DA850, I2C1_SCL, 4, 16, 15, 4, false)
  336. MUX_CFG(DA850, I2C1_SDA, 4, 20, 15, 4, false)
  337. /* I2C0 function */
  338. MUX_CFG(DA850, I2C0_SDA, 4, 12, 15, 2, false)
  339. MUX_CFG(DA850, I2C0_SCL, 4, 8, 15, 2, false)
  340. /* EMAC function */
  341. MUX_CFG(DA850, MII_TXEN, 2, 4, 15, 8, false)
  342. MUX_CFG(DA850, MII_TXCLK, 2, 8, 15, 8, false)
  343. MUX_CFG(DA850, MII_COL, 2, 12, 15, 8, false)
  344. MUX_CFG(DA850, MII_TXD_3, 2, 16, 15, 8, false)
  345. MUX_CFG(DA850, MII_TXD_2, 2, 20, 15, 8, false)
  346. MUX_CFG(DA850, MII_TXD_1, 2, 24, 15, 8, false)
  347. MUX_CFG(DA850, MII_TXD_0, 2, 28, 15, 8, false)
  348. MUX_CFG(DA850, MII_RXCLK, 3, 0, 15, 8, false)
  349. MUX_CFG(DA850, MII_RXDV, 3, 4, 15, 8, false)
  350. MUX_CFG(DA850, MII_RXER, 3, 8, 15, 8, false)
  351. MUX_CFG(DA850, MII_CRS, 3, 12, 15, 8, false)
  352. MUX_CFG(DA850, MII_RXD_3, 3, 16, 15, 8, false)
  353. MUX_CFG(DA850, MII_RXD_2, 3, 20, 15, 8, false)
  354. MUX_CFG(DA850, MII_RXD_1, 3, 24, 15, 8, false)
  355. MUX_CFG(DA850, MII_RXD_0, 3, 28, 15, 8, false)
  356. MUX_CFG(DA850, MDIO_CLK, 4, 0, 15, 8, false)
  357. MUX_CFG(DA850, MDIO_D, 4, 4, 15, 8, false)
  358. /* McASP function */
  359. MUX_CFG(DA850, ACLKR, 0, 0, 15, 1, false)
  360. MUX_CFG(DA850, ACLKX, 0, 4, 15, 1, false)
  361. MUX_CFG(DA850, AFSR, 0, 8, 15, 1, false)
  362. MUX_CFG(DA850, AFSX, 0, 12, 15, 1, false)
  363. MUX_CFG(DA850, AHCLKR, 0, 16, 15, 1, false)
  364. MUX_CFG(DA850, AHCLKX, 0, 20, 15, 1, false)
  365. MUX_CFG(DA850, AMUTE, 0, 24, 15, 1, false)
  366. MUX_CFG(DA850, AXR_15, 1, 0, 15, 1, false)
  367. MUX_CFG(DA850, AXR_14, 1, 4, 15, 1, false)
  368. MUX_CFG(DA850, AXR_13, 1, 8, 15, 1, false)
  369. MUX_CFG(DA850, AXR_12, 1, 12, 15, 1, false)
  370. MUX_CFG(DA850, AXR_11, 1, 16, 15, 1, false)
  371. MUX_CFG(DA850, AXR_10, 1, 20, 15, 1, false)
  372. MUX_CFG(DA850, AXR_9, 1, 24, 15, 1, false)
  373. MUX_CFG(DA850, AXR_8, 1, 28, 15, 1, false)
  374. MUX_CFG(DA850, AXR_7, 2, 0, 15, 1, false)
  375. MUX_CFG(DA850, AXR_6, 2, 4, 15, 1, false)
  376. MUX_CFG(DA850, AXR_5, 2, 8, 15, 1, false)
  377. MUX_CFG(DA850, AXR_4, 2, 12, 15, 1, false)
  378. MUX_CFG(DA850, AXR_3, 2, 16, 15, 1, false)
  379. MUX_CFG(DA850, AXR_2, 2, 20, 15, 1, false)
  380. MUX_CFG(DA850, AXR_1, 2, 24, 15, 1, false)
  381. MUX_CFG(DA850, AXR_0, 2, 28, 15, 1, false)
  382. /* LCD function */
  383. MUX_CFG(DA850, LCD_D_7, 16, 8, 15, 2, false)
  384. MUX_CFG(DA850, LCD_D_6, 16, 12, 15, 2, false)
  385. MUX_CFG(DA850, LCD_D_5, 16, 16, 15, 2, false)
  386. MUX_CFG(DA850, LCD_D_4, 16, 20, 15, 2, false)
  387. MUX_CFG(DA850, LCD_D_3, 16, 24, 15, 2, false)
  388. MUX_CFG(DA850, LCD_D_2, 16, 28, 15, 2, false)
  389. MUX_CFG(DA850, LCD_D_1, 17, 0, 15, 2, false)
  390. MUX_CFG(DA850, LCD_D_0, 17, 4, 15, 2, false)
  391. MUX_CFG(DA850, LCD_D_15, 17, 8, 15, 2, false)
  392. MUX_CFG(DA850, LCD_D_14, 17, 12, 15, 2, false)
  393. MUX_CFG(DA850, LCD_D_13, 17, 16, 15, 2, false)
  394. MUX_CFG(DA850, LCD_D_12, 17, 20, 15, 2, false)
  395. MUX_CFG(DA850, LCD_D_11, 17, 24, 15, 2, false)
  396. MUX_CFG(DA850, LCD_D_10, 17, 28, 15, 2, false)
  397. MUX_CFG(DA850, LCD_D_9, 18, 0, 15, 2, false)
  398. MUX_CFG(DA850, LCD_D_8, 18, 4, 15, 2, false)
  399. MUX_CFG(DA850, LCD_PCLK, 18, 24, 15, 2, false)
  400. MUX_CFG(DA850, LCD_HSYNC, 19, 0, 15, 2, false)
  401. MUX_CFG(DA850, LCD_VSYNC, 19, 4, 15, 2, false)
  402. MUX_CFG(DA850, NLCD_AC_ENB_CS, 19, 24, 15, 2, false)
  403. /* MMC/SD0 function */
  404. MUX_CFG(DA850, MMCSD0_DAT_0, 10, 8, 15, 2, false)
  405. MUX_CFG(DA850, MMCSD0_DAT_1, 10, 12, 15, 2, false)
  406. MUX_CFG(DA850, MMCSD0_DAT_2, 10, 16, 15, 2, false)
  407. MUX_CFG(DA850, MMCSD0_DAT_3, 10, 20, 15, 2, false)
  408. MUX_CFG(DA850, MMCSD0_CLK, 10, 0, 15, 2, false)
  409. MUX_CFG(DA850, MMCSD0_CMD, 10, 4, 15, 2, false)
  410. /* EMIF2.5/EMIFA function */
  411. MUX_CFG(DA850, EMA_D_7, 9, 0, 15, 1, false)
  412. MUX_CFG(DA850, EMA_D_6, 9, 4, 15, 1, false)
  413. MUX_CFG(DA850, EMA_D_5, 9, 8, 15, 1, false)
  414. MUX_CFG(DA850, EMA_D_4, 9, 12, 15, 1, false)
  415. MUX_CFG(DA850, EMA_D_3, 9, 16, 15, 1, false)
  416. MUX_CFG(DA850, EMA_D_2, 9, 20, 15, 1, false)
  417. MUX_CFG(DA850, EMA_D_1, 9, 24, 15, 1, false)
  418. MUX_CFG(DA850, EMA_D_0, 9, 28, 15, 1, false)
  419. MUX_CFG(DA850, EMA_A_1, 12, 24, 15, 1, false)
  420. MUX_CFG(DA850, EMA_A_2, 12, 20, 15, 1, false)
  421. MUX_CFG(DA850, NEMA_CS_3, 7, 4, 15, 1, false)
  422. MUX_CFG(DA850, NEMA_CS_4, 7, 8, 15, 1, false)
  423. MUX_CFG(DA850, NEMA_WE, 7, 16, 15, 1, false)
  424. MUX_CFG(DA850, NEMA_OE, 7, 20, 15, 1, false)
  425. MUX_CFG(DA850, EMA_A_0, 12, 28, 15, 1, false)
  426. MUX_CFG(DA850, EMA_A_3, 12, 16, 15, 1, false)
  427. MUX_CFG(DA850, EMA_A_4, 12, 12, 15, 1, false)
  428. MUX_CFG(DA850, EMA_A_5, 12, 8, 15, 1, false)
  429. MUX_CFG(DA850, EMA_A_6, 12, 4, 15, 1, false)
  430. MUX_CFG(DA850, EMA_A_7, 12, 0, 15, 1, false)
  431. MUX_CFG(DA850, EMA_A_8, 11, 28, 15, 1, false)
  432. MUX_CFG(DA850, EMA_A_9, 11, 24, 15, 1, false)
  433. MUX_CFG(DA850, EMA_A_10, 11, 20, 15, 1, false)
  434. MUX_CFG(DA850, EMA_A_11, 11, 16, 15, 1, false)
  435. MUX_CFG(DA850, EMA_A_12, 11, 12, 15, 1, false)
  436. MUX_CFG(DA850, EMA_A_13, 11, 8, 15, 1, false)
  437. MUX_CFG(DA850, EMA_A_14, 11, 4, 15, 1, false)
  438. MUX_CFG(DA850, EMA_A_15, 11, 0, 15, 1, false)
  439. MUX_CFG(DA850, EMA_A_16, 10, 28, 15, 1, false)
  440. MUX_CFG(DA850, EMA_A_17, 10, 24, 15, 1, false)
  441. MUX_CFG(DA850, EMA_A_18, 10, 20, 15, 1, false)
  442. MUX_CFG(DA850, EMA_A_19, 10, 16, 15, 1, false)
  443. MUX_CFG(DA850, EMA_A_20, 10, 12, 15, 1, false)
  444. MUX_CFG(DA850, EMA_A_21, 10, 8, 15, 1, false)
  445. MUX_CFG(DA850, EMA_A_22, 10, 4, 15, 1, false)
  446. MUX_CFG(DA850, EMA_A_23, 10, 0, 15, 1, false)
  447. MUX_CFG(DA850, EMA_D_8, 8, 28, 15, 1, false)
  448. MUX_CFG(DA850, EMA_D_9, 8, 24, 15, 1, false)
  449. MUX_CFG(DA850, EMA_D_10, 8, 20, 15, 1, false)
  450. MUX_CFG(DA850, EMA_D_11, 8, 16, 15, 1, false)
  451. MUX_CFG(DA850, EMA_D_12, 8, 12, 15, 1, false)
  452. MUX_CFG(DA850, EMA_D_13, 8, 8, 15, 1, false)
  453. MUX_CFG(DA850, EMA_D_14, 8, 4, 15, 1, false)
  454. MUX_CFG(DA850, EMA_D_15, 8, 0, 15, 1, false)
  455. MUX_CFG(DA850, EMA_BA_1, 5, 24, 15, 1, false)
  456. MUX_CFG(DA850, EMA_CLK, 6, 0, 15, 1, false)
  457. MUX_CFG(DA850, EMA_WAIT_1, 6, 24, 15, 1, false)
  458. MUX_CFG(DA850, NEMA_CS_2, 7, 0, 15, 1, false)
  459. /* GPIO function */
  460. MUX_CFG(DA850, GPIO2_15, 5, 0, 15, 8, false)
  461. MUX_CFG(DA850, GPIO8_10, 18, 28, 15, 8, false)
  462. MUX_CFG(DA850, GPIO4_0, 10, 28, 15, 8, false)
  463. MUX_CFG(DA850, GPIO4_1, 10, 24, 15, 8, false)
  464. #endif
  465. };
  466. const short da850_uart0_pins[] __initdata = {
  467. DA850_NUART0_CTS, DA850_NUART0_RTS, DA850_UART0_RXD, DA850_UART0_TXD,
  468. -1
  469. };
  470. const short da850_uart1_pins[] __initdata = {
  471. DA850_UART1_RXD, DA850_UART1_TXD,
  472. -1
  473. };
  474. const short da850_uart2_pins[] __initdata = {
  475. DA850_UART2_RXD, DA850_UART2_TXD,
  476. -1
  477. };
  478. const short da850_i2c0_pins[] __initdata = {
  479. DA850_I2C0_SDA, DA850_I2C0_SCL,
  480. -1
  481. };
  482. const short da850_i2c1_pins[] __initdata = {
  483. DA850_I2C1_SCL, DA850_I2C1_SDA,
  484. -1
  485. };
  486. const short da850_cpgmac_pins[] __initdata = {
  487. DA850_MII_TXEN, DA850_MII_TXCLK, DA850_MII_COL, DA850_MII_TXD_3,
  488. DA850_MII_TXD_2, DA850_MII_TXD_1, DA850_MII_TXD_0, DA850_MII_RXER,
  489. DA850_MII_CRS, DA850_MII_RXCLK, DA850_MII_RXDV, DA850_MII_RXD_3,
  490. DA850_MII_RXD_2, DA850_MII_RXD_1, DA850_MII_RXD_0, DA850_MDIO_CLK,
  491. DA850_MDIO_D,
  492. -1
  493. };
  494. const short da850_mcasp_pins[] __initdata = {
  495. DA850_AHCLKX, DA850_ACLKX, DA850_AFSX,
  496. DA850_AHCLKR, DA850_ACLKR, DA850_AFSR, DA850_AMUTE,
  497. DA850_AXR_11, DA850_AXR_12,
  498. -1
  499. };
  500. const short da850_lcdcntl_pins[] __initdata = {
  501. DA850_LCD_D_1, DA850_LCD_D_2, DA850_LCD_D_3, DA850_LCD_D_4,
  502. DA850_LCD_D_5, DA850_LCD_D_6, DA850_LCD_D_7, DA850_LCD_D_8,
  503. DA850_LCD_D_9, DA850_LCD_D_10, DA850_LCD_D_11, DA850_LCD_D_12,
  504. DA850_LCD_D_13, DA850_LCD_D_14, DA850_LCD_D_15, DA850_LCD_PCLK,
  505. DA850_LCD_HSYNC, DA850_LCD_VSYNC, DA850_NLCD_AC_ENB_CS, DA850_GPIO2_15,
  506. DA850_GPIO8_10,
  507. -1
  508. };
  509. const short da850_mmcsd0_pins[] __initdata = {
  510. DA850_MMCSD0_DAT_0, DA850_MMCSD0_DAT_1, DA850_MMCSD0_DAT_2,
  511. DA850_MMCSD0_DAT_3, DA850_MMCSD0_CLK, DA850_MMCSD0_CMD,
  512. DA850_GPIO4_0, DA850_GPIO4_1,
  513. -1
  514. };
  515. const short da850_nand_pins[] __initdata = {
  516. DA850_EMA_D_7, DA850_EMA_D_6, DA850_EMA_D_5, DA850_EMA_D_4,
  517. DA850_EMA_D_3, DA850_EMA_D_2, DA850_EMA_D_1, DA850_EMA_D_0,
  518. DA850_EMA_A_1, DA850_EMA_A_2, DA850_NEMA_CS_3, DA850_NEMA_CS_4,
  519. DA850_NEMA_WE, DA850_NEMA_OE,
  520. -1
  521. };
  522. const short da850_nor_pins[] __initdata = {
  523. DA850_EMA_BA_1, DA850_EMA_CLK, DA850_EMA_WAIT_1, DA850_NEMA_CS_2,
  524. DA850_NEMA_WE, DA850_NEMA_OE, DA850_EMA_D_0, DA850_EMA_D_1,
  525. DA850_EMA_D_2, DA850_EMA_D_3, DA850_EMA_D_4, DA850_EMA_D_5,
  526. DA850_EMA_D_6, DA850_EMA_D_7, DA850_EMA_D_8, DA850_EMA_D_9,
  527. DA850_EMA_D_10, DA850_EMA_D_11, DA850_EMA_D_12, DA850_EMA_D_13,
  528. DA850_EMA_D_14, DA850_EMA_D_15, DA850_EMA_A_0, DA850_EMA_A_1,
  529. DA850_EMA_A_2, DA850_EMA_A_3, DA850_EMA_A_4, DA850_EMA_A_5,
  530. DA850_EMA_A_6, DA850_EMA_A_7, DA850_EMA_A_8, DA850_EMA_A_9,
  531. DA850_EMA_A_10, DA850_EMA_A_11, DA850_EMA_A_12, DA850_EMA_A_13,
  532. DA850_EMA_A_14, DA850_EMA_A_15, DA850_EMA_A_16, DA850_EMA_A_17,
  533. DA850_EMA_A_18, DA850_EMA_A_19, DA850_EMA_A_20, DA850_EMA_A_21,
  534. DA850_EMA_A_22, DA850_EMA_A_23,
  535. -1
  536. };
  537. /* FIQ are pri 0-1; otherwise 2-7, with 7 lowest priority */
  538. static u8 da850_default_priorities[DA850_N_CP_INTC_IRQ] = {
  539. [IRQ_DA8XX_COMMTX] = 7,
  540. [IRQ_DA8XX_COMMRX] = 7,
  541. [IRQ_DA8XX_NINT] = 7,
  542. [IRQ_DA8XX_EVTOUT0] = 7,
  543. [IRQ_DA8XX_EVTOUT1] = 7,
  544. [IRQ_DA8XX_EVTOUT2] = 7,
  545. [IRQ_DA8XX_EVTOUT3] = 7,
  546. [IRQ_DA8XX_EVTOUT4] = 7,
  547. [IRQ_DA8XX_EVTOUT5] = 7,
  548. [IRQ_DA8XX_EVTOUT6] = 7,
  549. [IRQ_DA8XX_EVTOUT6] = 7,
  550. [IRQ_DA8XX_EVTOUT7] = 7,
  551. [IRQ_DA8XX_CCINT0] = 7,
  552. [IRQ_DA8XX_CCERRINT] = 7,
  553. [IRQ_DA8XX_TCERRINT0] = 7,
  554. [IRQ_DA8XX_AEMIFINT] = 7,
  555. [IRQ_DA8XX_I2CINT0] = 7,
  556. [IRQ_DA8XX_MMCSDINT0] = 7,
  557. [IRQ_DA8XX_MMCSDINT1] = 7,
  558. [IRQ_DA8XX_ALLINT0] = 7,
  559. [IRQ_DA8XX_RTC] = 7,
  560. [IRQ_DA8XX_SPINT0] = 7,
  561. [IRQ_DA8XX_TINT12_0] = 7,
  562. [IRQ_DA8XX_TINT34_0] = 7,
  563. [IRQ_DA8XX_TINT12_1] = 7,
  564. [IRQ_DA8XX_TINT34_1] = 7,
  565. [IRQ_DA8XX_UARTINT0] = 7,
  566. [IRQ_DA8XX_KEYMGRINT] = 7,
  567. [IRQ_DA8XX_SECINT] = 7,
  568. [IRQ_DA8XX_SECKEYERR] = 7,
  569. [IRQ_DA850_MPUADDRERR0] = 7,
  570. [IRQ_DA850_MPUPROTERR0] = 7,
  571. [IRQ_DA850_IOPUADDRERR0] = 7,
  572. [IRQ_DA850_IOPUPROTERR0] = 7,
  573. [IRQ_DA850_IOPUADDRERR1] = 7,
  574. [IRQ_DA850_IOPUPROTERR1] = 7,
  575. [IRQ_DA850_IOPUADDRERR2] = 7,
  576. [IRQ_DA850_IOPUPROTERR2] = 7,
  577. [IRQ_DA850_BOOTCFG_ADDR_ERR] = 7,
  578. [IRQ_DA850_BOOTCFG_PROT_ERR] = 7,
  579. [IRQ_DA850_MPUADDRERR1] = 7,
  580. [IRQ_DA850_MPUPROTERR1] = 7,
  581. [IRQ_DA850_IOPUADDRERR3] = 7,
  582. [IRQ_DA850_IOPUPROTERR3] = 7,
  583. [IRQ_DA850_IOPUADDRERR4] = 7,
  584. [IRQ_DA850_IOPUPROTERR4] = 7,
  585. [IRQ_DA850_IOPUADDRERR5] = 7,
  586. [IRQ_DA850_IOPUPROTERR5] = 7,
  587. [IRQ_DA850_MIOPU_BOOTCFG_ERR] = 7,
  588. [IRQ_DA8XX_CHIPINT0] = 7,
  589. [IRQ_DA8XX_CHIPINT1] = 7,
  590. [IRQ_DA8XX_CHIPINT2] = 7,
  591. [IRQ_DA8XX_CHIPINT3] = 7,
  592. [IRQ_DA8XX_TCERRINT1] = 7,
  593. [IRQ_DA8XX_C0_RX_THRESH_PULSE] = 7,
  594. [IRQ_DA8XX_C0_RX_PULSE] = 7,
  595. [IRQ_DA8XX_C0_TX_PULSE] = 7,
  596. [IRQ_DA8XX_C0_MISC_PULSE] = 7,
  597. [IRQ_DA8XX_C1_RX_THRESH_PULSE] = 7,
  598. [IRQ_DA8XX_C1_RX_PULSE] = 7,
  599. [IRQ_DA8XX_C1_TX_PULSE] = 7,
  600. [IRQ_DA8XX_C1_MISC_PULSE] = 7,
  601. [IRQ_DA8XX_MEMERR] = 7,
  602. [IRQ_DA8XX_GPIO0] = 7,
  603. [IRQ_DA8XX_GPIO1] = 7,
  604. [IRQ_DA8XX_GPIO2] = 7,
  605. [IRQ_DA8XX_GPIO3] = 7,
  606. [IRQ_DA8XX_GPIO4] = 7,
  607. [IRQ_DA8XX_GPIO5] = 7,
  608. [IRQ_DA8XX_GPIO6] = 7,
  609. [IRQ_DA8XX_GPIO7] = 7,
  610. [IRQ_DA8XX_GPIO8] = 7,
  611. [IRQ_DA8XX_I2CINT1] = 7,
  612. [IRQ_DA8XX_LCDINT] = 7,
  613. [IRQ_DA8XX_UARTINT1] = 7,
  614. [IRQ_DA8XX_MCASPINT] = 7,
  615. [IRQ_DA8XX_ALLINT1] = 7,
  616. [IRQ_DA8XX_SPINT1] = 7,
  617. [IRQ_DA8XX_UHPI_INT1] = 7,
  618. [IRQ_DA8XX_USB_INT] = 7,
  619. [IRQ_DA8XX_IRQN] = 7,
  620. [IRQ_DA8XX_RWAKEUP] = 7,
  621. [IRQ_DA8XX_UARTINT2] = 7,
  622. [IRQ_DA8XX_DFTSSINT] = 7,
  623. [IRQ_DA8XX_EHRPWM0] = 7,
  624. [IRQ_DA8XX_EHRPWM0TZ] = 7,
  625. [IRQ_DA8XX_EHRPWM1] = 7,
  626. [IRQ_DA8XX_EHRPWM1TZ] = 7,
  627. [IRQ_DA850_SATAINT] = 7,
  628. [IRQ_DA850_TINT12_2] = 7,
  629. [IRQ_DA850_TINT34_2] = 7,
  630. [IRQ_DA850_TINTALL_2] = 7,
  631. [IRQ_DA8XX_ECAP0] = 7,
  632. [IRQ_DA8XX_ECAP1] = 7,
  633. [IRQ_DA8XX_ECAP2] = 7,
  634. [IRQ_DA850_MMCSDINT0_1] = 7,
  635. [IRQ_DA850_MMCSDINT1_1] = 7,
  636. [IRQ_DA850_T12CMPINT0_2] = 7,
  637. [IRQ_DA850_T12CMPINT1_2] = 7,
  638. [IRQ_DA850_T12CMPINT2_2] = 7,
  639. [IRQ_DA850_T12CMPINT3_2] = 7,
  640. [IRQ_DA850_T12CMPINT4_2] = 7,
  641. [IRQ_DA850_T12CMPINT5_2] = 7,
  642. [IRQ_DA850_T12CMPINT6_2] = 7,
  643. [IRQ_DA850_T12CMPINT7_2] = 7,
  644. [IRQ_DA850_T12CMPINT0_3] = 7,
  645. [IRQ_DA850_T12CMPINT1_3] = 7,
  646. [IRQ_DA850_T12CMPINT2_3] = 7,
  647. [IRQ_DA850_T12CMPINT3_3] = 7,
  648. [IRQ_DA850_T12CMPINT4_3] = 7,
  649. [IRQ_DA850_T12CMPINT5_3] = 7,
  650. [IRQ_DA850_T12CMPINT6_3] = 7,
  651. [IRQ_DA850_T12CMPINT7_3] = 7,
  652. [IRQ_DA850_RPIINT] = 7,
  653. [IRQ_DA850_VPIFINT] = 7,
  654. [IRQ_DA850_CCINT1] = 7,
  655. [IRQ_DA850_CCERRINT1] = 7,
  656. [IRQ_DA850_TCERRINT2] = 7,
  657. [IRQ_DA850_TINT12_3] = 7,
  658. [IRQ_DA850_TINT34_3] = 7,
  659. [IRQ_DA850_TINTALL_3] = 7,
  660. [IRQ_DA850_MCBSP0RINT] = 7,
  661. [IRQ_DA850_MCBSP0XINT] = 7,
  662. [IRQ_DA850_MCBSP1RINT] = 7,
  663. [IRQ_DA850_MCBSP1XINT] = 7,
  664. [IRQ_DA8XX_ARMCLKSTOPREQ] = 7,
  665. };
  666. static struct map_desc da850_io_desc[] = {
  667. {
  668. .virtual = IO_VIRT,
  669. .pfn = __phys_to_pfn(IO_PHYS),
  670. .length = IO_SIZE,
  671. .type = MT_DEVICE
  672. },
  673. {
  674. .virtual = DA8XX_CP_INTC_VIRT,
  675. .pfn = __phys_to_pfn(DA8XX_CP_INTC_BASE),
  676. .length = DA8XX_CP_INTC_SIZE,
  677. .type = MT_DEVICE
  678. },
  679. };
  680. static void __iomem *da850_psc_bases[] = {
  681. IO_ADDRESS(DA8XX_PSC0_BASE),
  682. IO_ADDRESS(DA8XX_PSC1_BASE),
  683. };
  684. /* Contents of JTAG ID register used to identify exact cpu type */
  685. static struct davinci_id da850_ids[] = {
  686. {
  687. .variant = 0x0,
  688. .part_no = 0xb7d1,
  689. .manufacturer = 0x017, /* 0x02f >> 1 */
  690. .cpu_id = DAVINCI_CPU_ID_DA850,
  691. .name = "da850/omap-l138",
  692. },
  693. };
  694. static struct davinci_timer_instance da850_timer_instance[4] = {
  695. {
  696. .base = IO_ADDRESS(DA8XX_TIMER64P0_BASE),
  697. .bottom_irq = IRQ_DA8XX_TINT12_0,
  698. .top_irq = IRQ_DA8XX_TINT34_0,
  699. },
  700. {
  701. .base = IO_ADDRESS(DA8XX_TIMER64P1_BASE),
  702. .bottom_irq = IRQ_DA8XX_TINT12_1,
  703. .top_irq = IRQ_DA8XX_TINT34_1,
  704. },
  705. {
  706. .base = IO_ADDRESS(DA850_TIMER64P2_BASE),
  707. .bottom_irq = IRQ_DA850_TINT12_2,
  708. .top_irq = IRQ_DA850_TINT34_2,
  709. },
  710. {
  711. .base = IO_ADDRESS(DA850_TIMER64P3_BASE),
  712. .bottom_irq = IRQ_DA850_TINT12_3,
  713. .top_irq = IRQ_DA850_TINT34_3,
  714. },
  715. };
  716. /*
  717. * T0_BOT: Timer 0, bottom : Used for clock_event
  718. * T0_TOP: Timer 0, top : Used for clocksource
  719. * T1_BOT, T1_TOP: Timer 1, bottom & top: Used for watchdog timer
  720. */
  721. static struct davinci_timer_info da850_timer_info = {
  722. .timers = da850_timer_instance,
  723. .clockevent_id = T0_BOT,
  724. .clocksource_id = T0_TOP,
  725. };
  726. static struct davinci_soc_info davinci_soc_info_da850 = {
  727. .io_desc = da850_io_desc,
  728. .io_desc_num = ARRAY_SIZE(da850_io_desc),
  729. .jtag_id_base = IO_ADDRESS(DA8XX_JTAG_ID_REG),
  730. .ids = da850_ids,
  731. .ids_num = ARRAY_SIZE(da850_ids),
  732. .cpu_clks = da850_clks,
  733. .psc_bases = da850_psc_bases,
  734. .psc_bases_num = ARRAY_SIZE(da850_psc_bases),
  735. .pinmux_base = IO_ADDRESS(DA8XX_BOOT_CFG_BASE + 0x120),
  736. .pinmux_pins = da850_pins,
  737. .pinmux_pins_num = ARRAY_SIZE(da850_pins),
  738. .intc_base = (void __iomem *)DA8XX_CP_INTC_VIRT,
  739. .intc_type = DAVINCI_INTC_TYPE_CP_INTC,
  740. .intc_irq_prios = da850_default_priorities,
  741. .intc_irq_num = DA850_N_CP_INTC_IRQ,
  742. .timer_info = &da850_timer_info,
  743. .gpio_base = IO_ADDRESS(DA8XX_GPIO_BASE),
  744. .gpio_num = 144,
  745. .gpio_irq = IRQ_DA8XX_GPIO0,
  746. .serial_dev = &da8xx_serial_device,
  747. .emac_pdata = &da8xx_emac_pdata,
  748. };
  749. void __init da850_init(void)
  750. {
  751. davinci_common_init(&davinci_soc_info_da850);
  752. }