at91sam9g45.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360
  1. /*
  2. * Chip-specific setup code for the AT91SAM9G45 family
  3. *
  4. * Copyright (C) 2009 Atmel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <linux/pm.h>
  14. #include <asm/irq.h>
  15. #include <asm/mach/arch.h>
  16. #include <asm/mach/map.h>
  17. #include <mach/at91sam9g45.h>
  18. #include <mach/at91_pmc.h>
  19. #include <mach/at91_rstc.h>
  20. #include <mach/at91_shdwc.h>
  21. #include "generic.h"
  22. #include "clock.h"
  23. static struct map_desc at91sam9g45_io_desc[] __initdata = {
  24. {
  25. .virtual = AT91_VA_BASE_SYS,
  26. .pfn = __phys_to_pfn(AT91_BASE_SYS),
  27. .length = SZ_16K,
  28. .type = MT_DEVICE,
  29. }, {
  30. .virtual = AT91_IO_VIRT_BASE - AT91SAM9G45_SRAM_SIZE,
  31. .pfn = __phys_to_pfn(AT91SAM9G45_SRAM_BASE),
  32. .length = AT91SAM9G45_SRAM_SIZE,
  33. .type = MT_DEVICE,
  34. }
  35. };
  36. /* --------------------------------------------------------------------
  37. * Clocks
  38. * -------------------------------------------------------------------- */
  39. /*
  40. * The peripheral clocks.
  41. */
  42. static struct clk pioA_clk = {
  43. .name = "pioA_clk",
  44. .pmc_mask = 1 << AT91SAM9G45_ID_PIOA,
  45. .type = CLK_TYPE_PERIPHERAL,
  46. };
  47. static struct clk pioB_clk = {
  48. .name = "pioB_clk",
  49. .pmc_mask = 1 << AT91SAM9G45_ID_PIOB,
  50. .type = CLK_TYPE_PERIPHERAL,
  51. };
  52. static struct clk pioC_clk = {
  53. .name = "pioC_clk",
  54. .pmc_mask = 1 << AT91SAM9G45_ID_PIOC,
  55. .type = CLK_TYPE_PERIPHERAL,
  56. };
  57. static struct clk pioDE_clk = {
  58. .name = "pioDE_clk",
  59. .pmc_mask = 1 << AT91SAM9G45_ID_PIODE,
  60. .type = CLK_TYPE_PERIPHERAL,
  61. };
  62. static struct clk usart0_clk = {
  63. .name = "usart0_clk",
  64. .pmc_mask = 1 << AT91SAM9G45_ID_US0,
  65. .type = CLK_TYPE_PERIPHERAL,
  66. };
  67. static struct clk usart1_clk = {
  68. .name = "usart1_clk",
  69. .pmc_mask = 1 << AT91SAM9G45_ID_US1,
  70. .type = CLK_TYPE_PERIPHERAL,
  71. };
  72. static struct clk usart2_clk = {
  73. .name = "usart2_clk",
  74. .pmc_mask = 1 << AT91SAM9G45_ID_US2,
  75. .type = CLK_TYPE_PERIPHERAL,
  76. };
  77. static struct clk usart3_clk = {
  78. .name = "usart3_clk",
  79. .pmc_mask = 1 << AT91SAM9G45_ID_US3,
  80. .type = CLK_TYPE_PERIPHERAL,
  81. };
  82. static struct clk mmc0_clk = {
  83. .name = "mci0_clk",
  84. .pmc_mask = 1 << AT91SAM9G45_ID_MCI0,
  85. .type = CLK_TYPE_PERIPHERAL,
  86. };
  87. static struct clk twi0_clk = {
  88. .name = "twi0_clk",
  89. .pmc_mask = 1 << AT91SAM9G45_ID_TWI0,
  90. .type = CLK_TYPE_PERIPHERAL,
  91. };
  92. static struct clk twi1_clk = {
  93. .name = "twi1_clk",
  94. .pmc_mask = 1 << AT91SAM9G45_ID_TWI1,
  95. .type = CLK_TYPE_PERIPHERAL,
  96. };
  97. static struct clk spi0_clk = {
  98. .name = "spi0_clk",
  99. .pmc_mask = 1 << AT91SAM9G45_ID_SPI0,
  100. .type = CLK_TYPE_PERIPHERAL,
  101. };
  102. static struct clk spi1_clk = {
  103. .name = "spi1_clk",
  104. .pmc_mask = 1 << AT91SAM9G45_ID_SPI1,
  105. .type = CLK_TYPE_PERIPHERAL,
  106. };
  107. static struct clk ssc0_clk = {
  108. .name = "ssc0_clk",
  109. .pmc_mask = 1 << AT91SAM9G45_ID_SSC0,
  110. .type = CLK_TYPE_PERIPHERAL,
  111. };
  112. static struct clk ssc1_clk = {
  113. .name = "ssc1_clk",
  114. .pmc_mask = 1 << AT91SAM9G45_ID_SSC1,
  115. .type = CLK_TYPE_PERIPHERAL,
  116. };
  117. static struct clk tcb_clk = {
  118. .name = "tcb_clk",
  119. .pmc_mask = 1 << AT91SAM9G45_ID_TCB,
  120. .type = CLK_TYPE_PERIPHERAL,
  121. };
  122. static struct clk pwm_clk = {
  123. .name = "pwm_clk",
  124. .pmc_mask = 1 << AT91SAM9G45_ID_PWMC,
  125. .type = CLK_TYPE_PERIPHERAL,
  126. };
  127. static struct clk tsc_clk = {
  128. .name = "tsc_clk",
  129. .pmc_mask = 1 << AT91SAM9G45_ID_TSC,
  130. .type = CLK_TYPE_PERIPHERAL,
  131. };
  132. static struct clk dma_clk = {
  133. .name = "dma_clk",
  134. .pmc_mask = 1 << AT91SAM9G45_ID_DMA,
  135. .type = CLK_TYPE_PERIPHERAL,
  136. };
  137. static struct clk uhphs_clk = {
  138. .name = "uhphs_clk",
  139. .pmc_mask = 1 << AT91SAM9G45_ID_UHPHS,
  140. .type = CLK_TYPE_PERIPHERAL,
  141. };
  142. static struct clk lcdc_clk = {
  143. .name = "lcdc_clk",
  144. .pmc_mask = 1 << AT91SAM9G45_ID_LCDC,
  145. .type = CLK_TYPE_PERIPHERAL,
  146. };
  147. static struct clk ac97_clk = {
  148. .name = "ac97_clk",
  149. .pmc_mask = 1 << AT91SAM9G45_ID_AC97C,
  150. .type = CLK_TYPE_PERIPHERAL,
  151. };
  152. static struct clk macb_clk = {
  153. .name = "macb_clk",
  154. .pmc_mask = 1 << AT91SAM9G45_ID_EMAC,
  155. .type = CLK_TYPE_PERIPHERAL,
  156. };
  157. static struct clk isi_clk = {
  158. .name = "isi_clk",
  159. .pmc_mask = 1 << AT91SAM9G45_ID_ISI,
  160. .type = CLK_TYPE_PERIPHERAL,
  161. };
  162. static struct clk udphs_clk = {
  163. .name = "udphs_clk",
  164. .pmc_mask = 1 << AT91SAM9G45_ID_UDPHS,
  165. .type = CLK_TYPE_PERIPHERAL,
  166. };
  167. static struct clk mmc1_clk = {
  168. .name = "mci1_clk",
  169. .pmc_mask = 1 << AT91SAM9G45_ID_MCI1,
  170. .type = CLK_TYPE_PERIPHERAL,
  171. };
  172. /* One additional fake clock for ohci */
  173. static struct clk ohci_clk = {
  174. .name = "ohci_clk",
  175. .pmc_mask = 0,
  176. .type = CLK_TYPE_PERIPHERAL,
  177. .parent = &uhphs_clk,
  178. };
  179. static struct clk *periph_clocks[] __initdata = {
  180. &pioA_clk,
  181. &pioB_clk,
  182. &pioC_clk,
  183. &pioDE_clk,
  184. &usart0_clk,
  185. &usart1_clk,
  186. &usart2_clk,
  187. &usart3_clk,
  188. &mmc0_clk,
  189. &twi0_clk,
  190. &twi1_clk,
  191. &spi0_clk,
  192. &spi1_clk,
  193. &ssc0_clk,
  194. &ssc1_clk,
  195. &tcb_clk,
  196. &pwm_clk,
  197. &tsc_clk,
  198. &dma_clk,
  199. &uhphs_clk,
  200. &lcdc_clk,
  201. &ac97_clk,
  202. &macb_clk,
  203. &isi_clk,
  204. &udphs_clk,
  205. &mmc1_clk,
  206. // irq0
  207. &ohci_clk,
  208. };
  209. /*
  210. * The two programmable clocks.
  211. * You must configure pin multiplexing to bring these signals out.
  212. */
  213. static struct clk pck0 = {
  214. .name = "pck0",
  215. .pmc_mask = AT91_PMC_PCK0,
  216. .type = CLK_TYPE_PROGRAMMABLE,
  217. .id = 0,
  218. };
  219. static struct clk pck1 = {
  220. .name = "pck1",
  221. .pmc_mask = AT91_PMC_PCK1,
  222. .type = CLK_TYPE_PROGRAMMABLE,
  223. .id = 1,
  224. };
  225. static void __init at91sam9g45_register_clocks(void)
  226. {
  227. int i;
  228. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  229. clk_register(periph_clocks[i]);
  230. clk_register(&pck0);
  231. clk_register(&pck1);
  232. }
  233. /* --------------------------------------------------------------------
  234. * GPIO
  235. * -------------------------------------------------------------------- */
  236. static struct at91_gpio_bank at91sam9g45_gpio[] = {
  237. {
  238. .id = AT91SAM9G45_ID_PIOA,
  239. .offset = AT91_PIOA,
  240. .clock = &pioA_clk,
  241. }, {
  242. .id = AT91SAM9G45_ID_PIOB,
  243. .offset = AT91_PIOB,
  244. .clock = &pioB_clk,
  245. }, {
  246. .id = AT91SAM9G45_ID_PIOC,
  247. .offset = AT91_PIOC,
  248. .clock = &pioC_clk,
  249. }, {
  250. .id = AT91SAM9G45_ID_PIODE,
  251. .offset = AT91_PIOD,
  252. .clock = &pioDE_clk,
  253. }, {
  254. .id = AT91SAM9G45_ID_PIODE,
  255. .offset = AT91_PIOE,
  256. .clock = &pioDE_clk,
  257. }
  258. };
  259. static void at91sam9g45_reset(void)
  260. {
  261. at91_sys_write(AT91_RSTC_CR, AT91_RSTC_KEY | AT91_RSTC_PROCRST | AT91_RSTC_PERRST);
  262. }
  263. static void at91sam9g45_poweroff(void)
  264. {
  265. at91_sys_write(AT91_SHDW_CR, AT91_SHDW_KEY | AT91_SHDW_SHDW);
  266. }
  267. /* --------------------------------------------------------------------
  268. * AT91SAM9G45 processor initialization
  269. * -------------------------------------------------------------------- */
  270. void __init at91sam9g45_initialize(unsigned long main_clock)
  271. {
  272. /* Map peripherals */
  273. iotable_init(at91sam9g45_io_desc, ARRAY_SIZE(at91sam9g45_io_desc));
  274. at91_arch_reset = at91sam9g45_reset;
  275. pm_power_off = at91sam9g45_poweroff;
  276. at91_extern_irq = (1 << AT91SAM9G45_ID_IRQ0);
  277. /* Init clock subsystem */
  278. at91_clock_init(main_clock);
  279. /* Register the processor-specific clocks */
  280. at91sam9g45_register_clocks();
  281. /* Register GPIO subsystem */
  282. at91_gpio_init(at91sam9g45_gpio, 5);
  283. }
  284. /* --------------------------------------------------------------------
  285. * Interrupt initialization
  286. * -------------------------------------------------------------------- */
  287. /*
  288. * The default interrupt priority levels (0 = lowest, 7 = highest).
  289. */
  290. static unsigned int at91sam9g45_default_irq_priority[NR_AIC_IRQS] __initdata = {
  291. 7, /* Advanced Interrupt Controller (FIQ) */
  292. 7, /* System Peripherals */
  293. 1, /* Parallel IO Controller A */
  294. 1, /* Parallel IO Controller B */
  295. 1, /* Parallel IO Controller C */
  296. 1, /* Parallel IO Controller D and E */
  297. 0,
  298. 5, /* USART 0 */
  299. 5, /* USART 1 */
  300. 5, /* USART 2 */
  301. 5, /* USART 3 */
  302. 0, /* Multimedia Card Interface 0 */
  303. 6, /* Two-Wire Interface 0 */
  304. 6, /* Two-Wire Interface 1 */
  305. 5, /* Serial Peripheral Interface 0 */
  306. 5, /* Serial Peripheral Interface 1 */
  307. 4, /* Serial Synchronous Controller 0 */
  308. 4, /* Serial Synchronous Controller 1 */
  309. 0, /* Timer Counter 0, 1, 2, 3, 4 and 5 */
  310. 0, /* Pulse Width Modulation Controller */
  311. 0, /* Touch Screen Controller */
  312. 0, /* DMA Controller */
  313. 2, /* USB Host High Speed port */
  314. 3, /* LDC Controller */
  315. 5, /* AC97 Controller */
  316. 3, /* Ethernet */
  317. 0, /* Image Sensor Interface */
  318. 2, /* USB Device High speed port */
  319. 0,
  320. 0, /* Multimedia Card Interface 1 */
  321. 0,
  322. 0, /* Advanced Interrupt Controller (IRQ0) */
  323. };
  324. void __init at91sam9g45_init_interrupts(unsigned int priority[NR_AIC_IRQS])
  325. {
  326. if (!priority)
  327. priority = at91sam9g45_default_irq_priority;
  328. /* Initialize the AIC interrupt controller */
  329. at91_aic_init(priority);
  330. /* Enable GPIO interrupts */
  331. at91_gpio_irq_setup();
  332. }