tg3.c 366 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2007 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/if_vlan.h>
  34. #include <linux/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/workqueue.h>
  37. #include <linux/prefetch.h>
  38. #include <linux/dma-mapping.h>
  39. #include <net/checksum.h>
  40. #include <net/ip.h>
  41. #include <asm/system.h>
  42. #include <asm/io.h>
  43. #include <asm/byteorder.h>
  44. #include <asm/uaccess.h>
  45. #ifdef CONFIG_SPARC
  46. #include <asm/idprom.h>
  47. #include <asm/prom.h>
  48. #endif
  49. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  50. #define TG3_VLAN_TAG_USED 1
  51. #else
  52. #define TG3_VLAN_TAG_USED 0
  53. #endif
  54. #define TG3_TSO_SUPPORT 1
  55. #include "tg3.h"
  56. #define DRV_MODULE_NAME "tg3"
  57. #define PFX DRV_MODULE_NAME ": "
  58. #define DRV_MODULE_VERSION "3.85"
  59. #define DRV_MODULE_RELDATE "October 18, 2007"
  60. #define TG3_DEF_MAC_MODE 0
  61. #define TG3_DEF_RX_MODE 0
  62. #define TG3_DEF_TX_MODE 0
  63. #define TG3_DEF_MSG_ENABLE \
  64. (NETIF_MSG_DRV | \
  65. NETIF_MSG_PROBE | \
  66. NETIF_MSG_LINK | \
  67. NETIF_MSG_TIMER | \
  68. NETIF_MSG_IFDOWN | \
  69. NETIF_MSG_IFUP | \
  70. NETIF_MSG_RX_ERR | \
  71. NETIF_MSG_TX_ERR)
  72. /* length of time before we decide the hardware is borked,
  73. * and dev->tx_timeout() should be called to fix the problem
  74. */
  75. #define TG3_TX_TIMEOUT (5 * HZ)
  76. /* hardware minimum and maximum for a single frame's data payload */
  77. #define TG3_MIN_MTU 60
  78. #define TG3_MAX_MTU(tp) \
  79. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  80. /* These numbers seem to be hard coded in the NIC firmware somehow.
  81. * You can't change the ring sizes, but you can change where you place
  82. * them in the NIC onboard memory.
  83. */
  84. #define TG3_RX_RING_SIZE 512
  85. #define TG3_DEF_RX_RING_PENDING 200
  86. #define TG3_RX_JUMBO_RING_SIZE 256
  87. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  88. /* Do not place this n-ring entries value into the tp struct itself,
  89. * we really want to expose these constants to GCC so that modulo et
  90. * al. operations are done with shifts and masks instead of with
  91. * hw multiply/modulo instructions. Another solution would be to
  92. * replace things like '% foo' with '& (foo - 1)'.
  93. */
  94. #define TG3_RX_RCB_RING_SIZE(tp) \
  95. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  96. #define TG3_TX_RING_SIZE 512
  97. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  98. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  99. TG3_RX_RING_SIZE)
  100. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  101. TG3_RX_JUMBO_RING_SIZE)
  102. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RCB_RING_SIZE(tp))
  104. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  105. TG3_TX_RING_SIZE)
  106. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  107. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  108. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  109. /* minimum number of free TX descriptors required to wake up TX process */
  110. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  111. /* number of ETHTOOL_GSTATS u64's */
  112. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  113. #define TG3_NUM_TEST 6
  114. static char version[] __devinitdata =
  115. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  116. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  117. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  118. MODULE_LICENSE("GPL");
  119. MODULE_VERSION(DRV_MODULE_VERSION);
  120. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  121. module_param(tg3_debug, int, 0);
  122. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  123. static struct pci_device_id tg3_pci_tbl[] = {
  124. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  125. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  126. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  127. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  128. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  129. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  130. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  131. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  132. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  133. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  134. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  189. {}
  190. };
  191. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  192. static const struct {
  193. const char string[ETH_GSTRING_LEN];
  194. } ethtool_stats_keys[TG3_NUM_STATS] = {
  195. { "rx_octets" },
  196. { "rx_fragments" },
  197. { "rx_ucast_packets" },
  198. { "rx_mcast_packets" },
  199. { "rx_bcast_packets" },
  200. { "rx_fcs_errors" },
  201. { "rx_align_errors" },
  202. { "rx_xon_pause_rcvd" },
  203. { "rx_xoff_pause_rcvd" },
  204. { "rx_mac_ctrl_rcvd" },
  205. { "rx_xoff_entered" },
  206. { "rx_frame_too_long_errors" },
  207. { "rx_jabbers" },
  208. { "rx_undersize_packets" },
  209. { "rx_in_length_errors" },
  210. { "rx_out_length_errors" },
  211. { "rx_64_or_less_octet_packets" },
  212. { "rx_65_to_127_octet_packets" },
  213. { "rx_128_to_255_octet_packets" },
  214. { "rx_256_to_511_octet_packets" },
  215. { "rx_512_to_1023_octet_packets" },
  216. { "rx_1024_to_1522_octet_packets" },
  217. { "rx_1523_to_2047_octet_packets" },
  218. { "rx_2048_to_4095_octet_packets" },
  219. { "rx_4096_to_8191_octet_packets" },
  220. { "rx_8192_to_9022_octet_packets" },
  221. { "tx_octets" },
  222. { "tx_collisions" },
  223. { "tx_xon_sent" },
  224. { "tx_xoff_sent" },
  225. { "tx_flow_control" },
  226. { "tx_mac_errors" },
  227. { "tx_single_collisions" },
  228. { "tx_mult_collisions" },
  229. { "tx_deferred" },
  230. { "tx_excessive_collisions" },
  231. { "tx_late_collisions" },
  232. { "tx_collide_2times" },
  233. { "tx_collide_3times" },
  234. { "tx_collide_4times" },
  235. { "tx_collide_5times" },
  236. { "tx_collide_6times" },
  237. { "tx_collide_7times" },
  238. { "tx_collide_8times" },
  239. { "tx_collide_9times" },
  240. { "tx_collide_10times" },
  241. { "tx_collide_11times" },
  242. { "tx_collide_12times" },
  243. { "tx_collide_13times" },
  244. { "tx_collide_14times" },
  245. { "tx_collide_15times" },
  246. { "tx_ucast_packets" },
  247. { "tx_mcast_packets" },
  248. { "tx_bcast_packets" },
  249. { "tx_carrier_sense_errors" },
  250. { "tx_discards" },
  251. { "tx_errors" },
  252. { "dma_writeq_full" },
  253. { "dma_write_prioq_full" },
  254. { "rxbds_empty" },
  255. { "rx_discards" },
  256. { "rx_errors" },
  257. { "rx_threshold_hit" },
  258. { "dma_readq_full" },
  259. { "dma_read_prioq_full" },
  260. { "tx_comp_queue_full" },
  261. { "ring_set_send_prod_index" },
  262. { "ring_status_update" },
  263. { "nic_irqs" },
  264. { "nic_avoided_irqs" },
  265. { "nic_tx_threshold_hit" }
  266. };
  267. static const struct {
  268. const char string[ETH_GSTRING_LEN];
  269. } ethtool_test_keys[TG3_NUM_TEST] = {
  270. { "nvram test (online) " },
  271. { "link test (online) " },
  272. { "register test (offline)" },
  273. { "memory test (offline)" },
  274. { "loopback test (offline)" },
  275. { "interrupt test (offline)" },
  276. };
  277. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  278. {
  279. writel(val, tp->regs + off);
  280. }
  281. static u32 tg3_read32(struct tg3 *tp, u32 off)
  282. {
  283. return (readl(tp->regs + off));
  284. }
  285. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  286. {
  287. writel(val, tp->aperegs + off);
  288. }
  289. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  290. {
  291. return (readl(tp->aperegs + off));
  292. }
  293. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  294. {
  295. unsigned long flags;
  296. spin_lock_irqsave(&tp->indirect_lock, flags);
  297. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  298. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  299. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  300. }
  301. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  302. {
  303. writel(val, tp->regs + off);
  304. readl(tp->regs + off);
  305. }
  306. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  307. {
  308. unsigned long flags;
  309. u32 val;
  310. spin_lock_irqsave(&tp->indirect_lock, flags);
  311. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  312. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  313. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  314. return val;
  315. }
  316. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  317. {
  318. unsigned long flags;
  319. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  320. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  321. TG3_64BIT_REG_LOW, val);
  322. return;
  323. }
  324. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  325. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  326. TG3_64BIT_REG_LOW, val);
  327. return;
  328. }
  329. spin_lock_irqsave(&tp->indirect_lock, flags);
  330. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  331. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  332. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  333. /* In indirect mode when disabling interrupts, we also need
  334. * to clear the interrupt bit in the GRC local ctrl register.
  335. */
  336. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  337. (val == 0x1)) {
  338. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  339. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  340. }
  341. }
  342. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  343. {
  344. unsigned long flags;
  345. u32 val;
  346. spin_lock_irqsave(&tp->indirect_lock, flags);
  347. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  348. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  349. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  350. return val;
  351. }
  352. /* usec_wait specifies the wait time in usec when writing to certain registers
  353. * where it is unsafe to read back the register without some delay.
  354. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  355. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  356. */
  357. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  358. {
  359. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  360. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  361. /* Non-posted methods */
  362. tp->write32(tp, off, val);
  363. else {
  364. /* Posted method */
  365. tg3_write32(tp, off, val);
  366. if (usec_wait)
  367. udelay(usec_wait);
  368. tp->read32(tp, off);
  369. }
  370. /* Wait again after the read for the posted method to guarantee that
  371. * the wait time is met.
  372. */
  373. if (usec_wait)
  374. udelay(usec_wait);
  375. }
  376. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  377. {
  378. tp->write32_mbox(tp, off, val);
  379. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  380. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  381. tp->read32_mbox(tp, off);
  382. }
  383. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  384. {
  385. void __iomem *mbox = tp->regs + off;
  386. writel(val, mbox);
  387. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  388. writel(val, mbox);
  389. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  390. readl(mbox);
  391. }
  392. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  393. {
  394. return (readl(tp->regs + off + GRCMBOX_BASE));
  395. }
  396. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  397. {
  398. writel(val, tp->regs + off + GRCMBOX_BASE);
  399. }
  400. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  401. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  402. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  403. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  404. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  405. #define tw32(reg,val) tp->write32(tp, reg, val)
  406. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  407. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  408. #define tr32(reg) tp->read32(tp, reg)
  409. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  410. {
  411. unsigned long flags;
  412. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  413. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  414. return;
  415. spin_lock_irqsave(&tp->indirect_lock, flags);
  416. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  417. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  418. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  419. /* Always leave this as zero. */
  420. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  421. } else {
  422. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  423. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  424. /* Always leave this as zero. */
  425. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  426. }
  427. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  428. }
  429. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  430. {
  431. unsigned long flags;
  432. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  433. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  434. *val = 0;
  435. return;
  436. }
  437. spin_lock_irqsave(&tp->indirect_lock, flags);
  438. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  439. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  440. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  441. /* Always leave this as zero. */
  442. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  443. } else {
  444. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  445. *val = tr32(TG3PCI_MEM_WIN_DATA);
  446. /* Always leave this as zero. */
  447. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  448. }
  449. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  450. }
  451. static void tg3_ape_lock_init(struct tg3 *tp)
  452. {
  453. int i;
  454. /* Make sure the driver hasn't any stale locks. */
  455. for (i = 0; i < 8; i++)
  456. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  457. APE_LOCK_GRANT_DRIVER);
  458. }
  459. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  460. {
  461. int i, off;
  462. int ret = 0;
  463. u32 status;
  464. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  465. return 0;
  466. switch (locknum) {
  467. case TG3_APE_LOCK_MEM:
  468. break;
  469. default:
  470. return -EINVAL;
  471. }
  472. off = 4 * locknum;
  473. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  474. /* Wait for up to 1 millisecond to acquire lock. */
  475. for (i = 0; i < 100; i++) {
  476. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  477. if (status == APE_LOCK_GRANT_DRIVER)
  478. break;
  479. udelay(10);
  480. }
  481. if (status != APE_LOCK_GRANT_DRIVER) {
  482. /* Revoke the lock request. */
  483. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  484. APE_LOCK_GRANT_DRIVER);
  485. ret = -EBUSY;
  486. }
  487. return ret;
  488. }
  489. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  490. {
  491. int off;
  492. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  493. return;
  494. switch (locknum) {
  495. case TG3_APE_LOCK_MEM:
  496. break;
  497. default:
  498. return;
  499. }
  500. off = 4 * locknum;
  501. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  502. }
  503. static void tg3_disable_ints(struct tg3 *tp)
  504. {
  505. tw32(TG3PCI_MISC_HOST_CTRL,
  506. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  507. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  508. }
  509. static inline void tg3_cond_int(struct tg3 *tp)
  510. {
  511. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  512. (tp->hw_status->status & SD_STATUS_UPDATED))
  513. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  514. else
  515. tw32(HOSTCC_MODE, tp->coalesce_mode |
  516. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  517. }
  518. static void tg3_enable_ints(struct tg3 *tp)
  519. {
  520. tp->irq_sync = 0;
  521. wmb();
  522. tw32(TG3PCI_MISC_HOST_CTRL,
  523. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  524. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  525. (tp->last_tag << 24));
  526. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  527. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  528. (tp->last_tag << 24));
  529. tg3_cond_int(tp);
  530. }
  531. static inline unsigned int tg3_has_work(struct tg3 *tp)
  532. {
  533. struct tg3_hw_status *sblk = tp->hw_status;
  534. unsigned int work_exists = 0;
  535. /* check for phy events */
  536. if (!(tp->tg3_flags &
  537. (TG3_FLAG_USE_LINKCHG_REG |
  538. TG3_FLAG_POLL_SERDES))) {
  539. if (sblk->status & SD_STATUS_LINK_CHG)
  540. work_exists = 1;
  541. }
  542. /* check for RX/TX work to do */
  543. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  544. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  545. work_exists = 1;
  546. return work_exists;
  547. }
  548. /* tg3_restart_ints
  549. * similar to tg3_enable_ints, but it accurately determines whether there
  550. * is new work pending and can return without flushing the PIO write
  551. * which reenables interrupts
  552. */
  553. static void tg3_restart_ints(struct tg3 *tp)
  554. {
  555. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  556. tp->last_tag << 24);
  557. mmiowb();
  558. /* When doing tagged status, this work check is unnecessary.
  559. * The last_tag we write above tells the chip which piece of
  560. * work we've completed.
  561. */
  562. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  563. tg3_has_work(tp))
  564. tw32(HOSTCC_MODE, tp->coalesce_mode |
  565. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  566. }
  567. static inline void tg3_netif_stop(struct tg3 *tp)
  568. {
  569. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  570. napi_disable(&tp->napi);
  571. netif_tx_disable(tp->dev);
  572. }
  573. static inline void tg3_netif_start(struct tg3 *tp)
  574. {
  575. netif_wake_queue(tp->dev);
  576. /* NOTE: unconditional netif_wake_queue is only appropriate
  577. * so long as all callers are assured to have free tx slots
  578. * (such as after tg3_init_hw)
  579. */
  580. napi_enable(&tp->napi);
  581. tp->hw_status->status |= SD_STATUS_UPDATED;
  582. tg3_enable_ints(tp);
  583. }
  584. static void tg3_switch_clocks(struct tg3 *tp)
  585. {
  586. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  587. u32 orig_clock_ctrl;
  588. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  589. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  590. return;
  591. orig_clock_ctrl = clock_ctrl;
  592. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  593. CLOCK_CTRL_CLKRUN_OENABLE |
  594. 0x1f);
  595. tp->pci_clock_ctrl = clock_ctrl;
  596. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  597. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  598. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  599. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  600. }
  601. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  602. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  603. clock_ctrl |
  604. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  605. 40);
  606. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  607. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  608. 40);
  609. }
  610. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  611. }
  612. #define PHY_BUSY_LOOPS 5000
  613. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  614. {
  615. u32 frame_val;
  616. unsigned int loops;
  617. int ret;
  618. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  619. tw32_f(MAC_MI_MODE,
  620. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  621. udelay(80);
  622. }
  623. *val = 0x0;
  624. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  625. MI_COM_PHY_ADDR_MASK);
  626. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  627. MI_COM_REG_ADDR_MASK);
  628. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  629. tw32_f(MAC_MI_COM, frame_val);
  630. loops = PHY_BUSY_LOOPS;
  631. while (loops != 0) {
  632. udelay(10);
  633. frame_val = tr32(MAC_MI_COM);
  634. if ((frame_val & MI_COM_BUSY) == 0) {
  635. udelay(5);
  636. frame_val = tr32(MAC_MI_COM);
  637. break;
  638. }
  639. loops -= 1;
  640. }
  641. ret = -EBUSY;
  642. if (loops != 0) {
  643. *val = frame_val & MI_COM_DATA_MASK;
  644. ret = 0;
  645. }
  646. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  647. tw32_f(MAC_MI_MODE, tp->mi_mode);
  648. udelay(80);
  649. }
  650. return ret;
  651. }
  652. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  653. {
  654. u32 frame_val;
  655. unsigned int loops;
  656. int ret;
  657. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  658. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  659. return 0;
  660. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  661. tw32_f(MAC_MI_MODE,
  662. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  663. udelay(80);
  664. }
  665. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  666. MI_COM_PHY_ADDR_MASK);
  667. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  668. MI_COM_REG_ADDR_MASK);
  669. frame_val |= (val & MI_COM_DATA_MASK);
  670. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  671. tw32_f(MAC_MI_COM, frame_val);
  672. loops = PHY_BUSY_LOOPS;
  673. while (loops != 0) {
  674. udelay(10);
  675. frame_val = tr32(MAC_MI_COM);
  676. if ((frame_val & MI_COM_BUSY) == 0) {
  677. udelay(5);
  678. frame_val = tr32(MAC_MI_COM);
  679. break;
  680. }
  681. loops -= 1;
  682. }
  683. ret = -EBUSY;
  684. if (loops != 0)
  685. ret = 0;
  686. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  687. tw32_f(MAC_MI_MODE, tp->mi_mode);
  688. udelay(80);
  689. }
  690. return ret;
  691. }
  692. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  693. {
  694. u32 phy;
  695. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  696. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  697. return;
  698. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  699. u32 ephy;
  700. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &ephy)) {
  701. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  702. ephy | MII_TG3_EPHY_SHADOW_EN);
  703. if (!tg3_readphy(tp, MII_TG3_EPHYTST_MISCCTRL, &phy)) {
  704. if (enable)
  705. phy |= MII_TG3_EPHYTST_MISCCTRL_MDIX;
  706. else
  707. phy &= ~MII_TG3_EPHYTST_MISCCTRL_MDIX;
  708. tg3_writephy(tp, MII_TG3_EPHYTST_MISCCTRL, phy);
  709. }
  710. tg3_writephy(tp, MII_TG3_EPHY_TEST, ephy);
  711. }
  712. } else {
  713. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  714. MII_TG3_AUXCTL_SHDWSEL_MISC;
  715. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  716. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  717. if (enable)
  718. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  719. else
  720. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  721. phy |= MII_TG3_AUXCTL_MISC_WREN;
  722. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  723. }
  724. }
  725. }
  726. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  727. {
  728. u32 val;
  729. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  730. return;
  731. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  732. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  733. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  734. (val | (1 << 15) | (1 << 4)));
  735. }
  736. static int tg3_bmcr_reset(struct tg3 *tp)
  737. {
  738. u32 phy_control;
  739. int limit, err;
  740. /* OK, reset it, and poll the BMCR_RESET bit until it
  741. * clears or we time out.
  742. */
  743. phy_control = BMCR_RESET;
  744. err = tg3_writephy(tp, MII_BMCR, phy_control);
  745. if (err != 0)
  746. return -EBUSY;
  747. limit = 5000;
  748. while (limit--) {
  749. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  750. if (err != 0)
  751. return -EBUSY;
  752. if ((phy_control & BMCR_RESET) == 0) {
  753. udelay(40);
  754. break;
  755. }
  756. udelay(10);
  757. }
  758. if (limit <= 0)
  759. return -EBUSY;
  760. return 0;
  761. }
  762. static int tg3_wait_macro_done(struct tg3 *tp)
  763. {
  764. int limit = 100;
  765. while (limit--) {
  766. u32 tmp32;
  767. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  768. if ((tmp32 & 0x1000) == 0)
  769. break;
  770. }
  771. }
  772. if (limit <= 0)
  773. return -EBUSY;
  774. return 0;
  775. }
  776. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  777. {
  778. static const u32 test_pat[4][6] = {
  779. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  780. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  781. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  782. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  783. };
  784. int chan;
  785. for (chan = 0; chan < 4; chan++) {
  786. int i;
  787. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  788. (chan * 0x2000) | 0x0200);
  789. tg3_writephy(tp, 0x16, 0x0002);
  790. for (i = 0; i < 6; i++)
  791. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  792. test_pat[chan][i]);
  793. tg3_writephy(tp, 0x16, 0x0202);
  794. if (tg3_wait_macro_done(tp)) {
  795. *resetp = 1;
  796. return -EBUSY;
  797. }
  798. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  799. (chan * 0x2000) | 0x0200);
  800. tg3_writephy(tp, 0x16, 0x0082);
  801. if (tg3_wait_macro_done(tp)) {
  802. *resetp = 1;
  803. return -EBUSY;
  804. }
  805. tg3_writephy(tp, 0x16, 0x0802);
  806. if (tg3_wait_macro_done(tp)) {
  807. *resetp = 1;
  808. return -EBUSY;
  809. }
  810. for (i = 0; i < 6; i += 2) {
  811. u32 low, high;
  812. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  813. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  814. tg3_wait_macro_done(tp)) {
  815. *resetp = 1;
  816. return -EBUSY;
  817. }
  818. low &= 0x7fff;
  819. high &= 0x000f;
  820. if (low != test_pat[chan][i] ||
  821. high != test_pat[chan][i+1]) {
  822. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  823. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  824. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  825. return -EBUSY;
  826. }
  827. }
  828. }
  829. return 0;
  830. }
  831. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  832. {
  833. int chan;
  834. for (chan = 0; chan < 4; chan++) {
  835. int i;
  836. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  837. (chan * 0x2000) | 0x0200);
  838. tg3_writephy(tp, 0x16, 0x0002);
  839. for (i = 0; i < 6; i++)
  840. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  841. tg3_writephy(tp, 0x16, 0x0202);
  842. if (tg3_wait_macro_done(tp))
  843. return -EBUSY;
  844. }
  845. return 0;
  846. }
  847. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  848. {
  849. u32 reg32, phy9_orig;
  850. int retries, do_phy_reset, err;
  851. retries = 10;
  852. do_phy_reset = 1;
  853. do {
  854. if (do_phy_reset) {
  855. err = tg3_bmcr_reset(tp);
  856. if (err)
  857. return err;
  858. do_phy_reset = 0;
  859. }
  860. /* Disable transmitter and interrupt. */
  861. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  862. continue;
  863. reg32 |= 0x3000;
  864. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  865. /* Set full-duplex, 1000 mbps. */
  866. tg3_writephy(tp, MII_BMCR,
  867. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  868. /* Set to master mode. */
  869. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  870. continue;
  871. tg3_writephy(tp, MII_TG3_CTRL,
  872. (MII_TG3_CTRL_AS_MASTER |
  873. MII_TG3_CTRL_ENABLE_AS_MASTER));
  874. /* Enable SM_DSP_CLOCK and 6dB. */
  875. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  876. /* Block the PHY control access. */
  877. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  878. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  879. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  880. if (!err)
  881. break;
  882. } while (--retries);
  883. err = tg3_phy_reset_chanpat(tp);
  884. if (err)
  885. return err;
  886. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  887. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  888. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  889. tg3_writephy(tp, 0x16, 0x0000);
  890. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  891. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  892. /* Set Extended packet length bit for jumbo frames */
  893. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  894. }
  895. else {
  896. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  897. }
  898. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  899. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  900. reg32 &= ~0x3000;
  901. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  902. } else if (!err)
  903. err = -EBUSY;
  904. return err;
  905. }
  906. static void tg3_link_report(struct tg3 *);
  907. /* This will reset the tigon3 PHY if there is no valid
  908. * link unless the FORCE argument is non-zero.
  909. */
  910. static int tg3_phy_reset(struct tg3 *tp)
  911. {
  912. u32 phy_status;
  913. int err;
  914. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  915. u32 val;
  916. val = tr32(GRC_MISC_CFG);
  917. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  918. udelay(40);
  919. }
  920. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  921. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  922. if (err != 0)
  923. return -EBUSY;
  924. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  925. netif_carrier_off(tp->dev);
  926. tg3_link_report(tp);
  927. }
  928. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  929. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  930. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  931. err = tg3_phy_reset_5703_4_5(tp);
  932. if (err)
  933. return err;
  934. goto out;
  935. }
  936. err = tg3_bmcr_reset(tp);
  937. if (err)
  938. return err;
  939. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  940. u32 val;
  941. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  942. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  943. CPMU_LSPD_1000MB_MACCLK_12_5) {
  944. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  945. udelay(40);
  946. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  947. }
  948. /* Disable GPHY autopowerdown. */
  949. tg3_writephy(tp, MII_TG3_MISC_SHDW,
  950. MII_TG3_MISC_SHDW_WREN |
  951. MII_TG3_MISC_SHDW_APD_SEL |
  952. MII_TG3_MISC_SHDW_APD_WKTM_84MS);
  953. }
  954. out:
  955. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  956. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  957. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  958. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  959. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  960. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  961. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  962. }
  963. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  964. tg3_writephy(tp, 0x1c, 0x8d68);
  965. tg3_writephy(tp, 0x1c, 0x8d68);
  966. }
  967. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  968. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  969. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  970. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  971. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  972. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  973. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  974. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  975. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  976. }
  977. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  978. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  979. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  980. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  981. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  982. tg3_writephy(tp, MII_TG3_TEST1,
  983. MII_TG3_TEST1_TRIM_EN | 0x4);
  984. } else
  985. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  986. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  987. }
  988. /* Set Extended packet length bit (bit 14) on all chips that */
  989. /* support jumbo frames */
  990. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  991. /* Cannot do read-modify-write on 5401 */
  992. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  993. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  994. u32 phy_reg;
  995. /* Set bit 14 with read-modify-write to preserve other bits */
  996. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  997. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  998. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  999. }
  1000. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1001. * jumbo frames transmission.
  1002. */
  1003. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1004. u32 phy_reg;
  1005. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1006. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1007. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1008. }
  1009. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1010. /* adjust output voltage */
  1011. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  1012. }
  1013. tg3_phy_toggle_automdix(tp, 1);
  1014. tg3_phy_set_wirespeed(tp);
  1015. return 0;
  1016. }
  1017. static void tg3_frob_aux_power(struct tg3 *tp)
  1018. {
  1019. struct tg3 *tp_peer = tp;
  1020. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1021. return;
  1022. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1023. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1024. struct net_device *dev_peer;
  1025. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1026. /* remove_one() may have been run on the peer. */
  1027. if (!dev_peer)
  1028. tp_peer = tp;
  1029. else
  1030. tp_peer = netdev_priv(dev_peer);
  1031. }
  1032. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1033. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1034. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1035. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1036. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1037. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1038. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1039. (GRC_LCLCTRL_GPIO_OE0 |
  1040. GRC_LCLCTRL_GPIO_OE1 |
  1041. GRC_LCLCTRL_GPIO_OE2 |
  1042. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1043. GRC_LCLCTRL_GPIO_OUTPUT1),
  1044. 100);
  1045. } else {
  1046. u32 no_gpio2;
  1047. u32 grc_local_ctrl = 0;
  1048. if (tp_peer != tp &&
  1049. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1050. return;
  1051. /* Workaround to prevent overdrawing Amps. */
  1052. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1053. ASIC_REV_5714) {
  1054. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1055. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1056. grc_local_ctrl, 100);
  1057. }
  1058. /* On 5753 and variants, GPIO2 cannot be used. */
  1059. no_gpio2 = tp->nic_sram_data_cfg &
  1060. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1061. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1062. GRC_LCLCTRL_GPIO_OE1 |
  1063. GRC_LCLCTRL_GPIO_OE2 |
  1064. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1065. GRC_LCLCTRL_GPIO_OUTPUT2;
  1066. if (no_gpio2) {
  1067. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1068. GRC_LCLCTRL_GPIO_OUTPUT2);
  1069. }
  1070. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1071. grc_local_ctrl, 100);
  1072. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1073. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1074. grc_local_ctrl, 100);
  1075. if (!no_gpio2) {
  1076. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1077. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1078. grc_local_ctrl, 100);
  1079. }
  1080. }
  1081. } else {
  1082. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1083. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1084. if (tp_peer != tp &&
  1085. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1086. return;
  1087. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1088. (GRC_LCLCTRL_GPIO_OE1 |
  1089. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1090. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1091. GRC_LCLCTRL_GPIO_OE1, 100);
  1092. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1093. (GRC_LCLCTRL_GPIO_OE1 |
  1094. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1095. }
  1096. }
  1097. }
  1098. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1099. {
  1100. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1101. return 1;
  1102. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1103. if (speed != SPEED_10)
  1104. return 1;
  1105. } else if (speed == SPEED_10)
  1106. return 1;
  1107. return 0;
  1108. }
  1109. static int tg3_setup_phy(struct tg3 *, int);
  1110. #define RESET_KIND_SHUTDOWN 0
  1111. #define RESET_KIND_INIT 1
  1112. #define RESET_KIND_SUSPEND 2
  1113. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1114. static int tg3_halt_cpu(struct tg3 *, u32);
  1115. static int tg3_nvram_lock(struct tg3 *);
  1116. static void tg3_nvram_unlock(struct tg3 *);
  1117. static void tg3_power_down_phy(struct tg3 *tp)
  1118. {
  1119. u32 val;
  1120. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1121. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1122. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1123. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1124. sg_dig_ctrl |=
  1125. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1126. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1127. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1128. }
  1129. return;
  1130. }
  1131. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1132. tg3_bmcr_reset(tp);
  1133. val = tr32(GRC_MISC_CFG);
  1134. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1135. udelay(40);
  1136. return;
  1137. } else {
  1138. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1139. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1140. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1141. }
  1142. /* The PHY should not be powered down on some chips because
  1143. * of bugs.
  1144. */
  1145. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1146. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1147. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1148. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1149. return;
  1150. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  1151. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1152. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1153. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1154. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1155. }
  1156. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1157. }
  1158. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1159. {
  1160. u32 misc_host_ctrl;
  1161. u16 power_control, power_caps;
  1162. int pm = tp->pm_cap;
  1163. /* Make sure register accesses (indirect or otherwise)
  1164. * will function correctly.
  1165. */
  1166. pci_write_config_dword(tp->pdev,
  1167. TG3PCI_MISC_HOST_CTRL,
  1168. tp->misc_host_ctrl);
  1169. pci_read_config_word(tp->pdev,
  1170. pm + PCI_PM_CTRL,
  1171. &power_control);
  1172. power_control |= PCI_PM_CTRL_PME_STATUS;
  1173. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  1174. switch (state) {
  1175. case PCI_D0:
  1176. power_control |= 0;
  1177. pci_write_config_word(tp->pdev,
  1178. pm + PCI_PM_CTRL,
  1179. power_control);
  1180. udelay(100); /* Delay after power state change */
  1181. /* Switch out of Vaux if it is a NIC */
  1182. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1183. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1184. return 0;
  1185. case PCI_D1:
  1186. power_control |= 1;
  1187. break;
  1188. case PCI_D2:
  1189. power_control |= 2;
  1190. break;
  1191. case PCI_D3hot:
  1192. power_control |= 3;
  1193. break;
  1194. default:
  1195. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  1196. "requested.\n",
  1197. tp->dev->name, state);
  1198. return -EINVAL;
  1199. };
  1200. power_control |= PCI_PM_CTRL_PME_ENABLE;
  1201. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1202. tw32(TG3PCI_MISC_HOST_CTRL,
  1203. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1204. if (tp->link_config.phy_is_low_power == 0) {
  1205. tp->link_config.phy_is_low_power = 1;
  1206. tp->link_config.orig_speed = tp->link_config.speed;
  1207. tp->link_config.orig_duplex = tp->link_config.duplex;
  1208. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1209. }
  1210. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1211. tp->link_config.speed = SPEED_10;
  1212. tp->link_config.duplex = DUPLEX_HALF;
  1213. tp->link_config.autoneg = AUTONEG_ENABLE;
  1214. tg3_setup_phy(tp, 0);
  1215. }
  1216. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1217. u32 val;
  1218. val = tr32(GRC_VCPU_EXT_CTRL);
  1219. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  1220. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1221. int i;
  1222. u32 val;
  1223. for (i = 0; i < 200; i++) {
  1224. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1225. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1226. break;
  1227. msleep(1);
  1228. }
  1229. }
  1230. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  1231. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1232. WOL_DRV_STATE_SHUTDOWN |
  1233. WOL_DRV_WOL |
  1234. WOL_SET_MAGIC_PKT);
  1235. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  1236. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1237. u32 mac_mode;
  1238. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1239. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1240. udelay(40);
  1241. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  1242. mac_mode = MAC_MODE_PORT_MODE_GMII;
  1243. else
  1244. mac_mode = MAC_MODE_PORT_MODE_MII;
  1245. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  1246. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1247. ASIC_REV_5700) {
  1248. u32 speed = (tp->tg3_flags &
  1249. TG3_FLAG_WOL_SPEED_100MB) ?
  1250. SPEED_100 : SPEED_10;
  1251. if (tg3_5700_link_polarity(tp, speed))
  1252. mac_mode |= MAC_MODE_LINK_POLARITY;
  1253. else
  1254. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1255. }
  1256. } else {
  1257. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1258. }
  1259. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1260. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1261. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  1262. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  1263. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1264. tw32_f(MAC_MODE, mac_mode);
  1265. udelay(100);
  1266. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1267. udelay(10);
  1268. }
  1269. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1270. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1271. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1272. u32 base_val;
  1273. base_val = tp->pci_clock_ctrl;
  1274. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1275. CLOCK_CTRL_TXCLK_DISABLE);
  1276. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1277. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1278. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1279. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  1280. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  1281. /* do nothing */
  1282. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1283. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1284. u32 newbits1, newbits2;
  1285. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1286. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1287. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1288. CLOCK_CTRL_TXCLK_DISABLE |
  1289. CLOCK_CTRL_ALTCLK);
  1290. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1291. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1292. newbits1 = CLOCK_CTRL_625_CORE;
  1293. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1294. } else {
  1295. newbits1 = CLOCK_CTRL_ALTCLK;
  1296. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1297. }
  1298. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1299. 40);
  1300. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1301. 40);
  1302. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1303. u32 newbits3;
  1304. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1305. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1306. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1307. CLOCK_CTRL_TXCLK_DISABLE |
  1308. CLOCK_CTRL_44MHZ_CORE);
  1309. } else {
  1310. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1311. }
  1312. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1313. tp->pci_clock_ctrl | newbits3, 40);
  1314. }
  1315. }
  1316. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1317. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  1318. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  1319. tg3_power_down_phy(tp);
  1320. tg3_frob_aux_power(tp);
  1321. /* Workaround for unstable PLL clock */
  1322. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1323. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1324. u32 val = tr32(0x7d00);
  1325. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1326. tw32(0x7d00, val);
  1327. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1328. int err;
  1329. err = tg3_nvram_lock(tp);
  1330. tg3_halt_cpu(tp, RX_CPU_BASE);
  1331. if (!err)
  1332. tg3_nvram_unlock(tp);
  1333. }
  1334. }
  1335. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1336. /* Finally, set the new power state. */
  1337. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1338. udelay(100); /* Delay after power state change */
  1339. return 0;
  1340. }
  1341. static void tg3_link_report(struct tg3 *tp)
  1342. {
  1343. if (!netif_carrier_ok(tp->dev)) {
  1344. if (netif_msg_link(tp))
  1345. printk(KERN_INFO PFX "%s: Link is down.\n",
  1346. tp->dev->name);
  1347. } else if (netif_msg_link(tp)) {
  1348. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1349. tp->dev->name,
  1350. (tp->link_config.active_speed == SPEED_1000 ?
  1351. 1000 :
  1352. (tp->link_config.active_speed == SPEED_100 ?
  1353. 100 : 10)),
  1354. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1355. "full" : "half"));
  1356. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  1357. "%s for RX.\n",
  1358. tp->dev->name,
  1359. (tp->tg3_flags & TG3_FLAG_TX_PAUSE) ? "on" : "off",
  1360. (tp->tg3_flags & TG3_FLAG_RX_PAUSE) ? "on" : "off");
  1361. }
  1362. }
  1363. static void tg3_setup_flow_control(struct tg3 *tp, u32 local_adv, u32 remote_adv)
  1364. {
  1365. u32 new_tg3_flags = 0;
  1366. u32 old_rx_mode = tp->rx_mode;
  1367. u32 old_tx_mode = tp->tx_mode;
  1368. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) {
  1369. /* Convert 1000BaseX flow control bits to 1000BaseT
  1370. * bits before resolving flow control.
  1371. */
  1372. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  1373. local_adv &= ~(ADVERTISE_PAUSE_CAP |
  1374. ADVERTISE_PAUSE_ASYM);
  1375. remote_adv &= ~(LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1376. if (local_adv & ADVERTISE_1000XPAUSE)
  1377. local_adv |= ADVERTISE_PAUSE_CAP;
  1378. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  1379. local_adv |= ADVERTISE_PAUSE_ASYM;
  1380. if (remote_adv & LPA_1000XPAUSE)
  1381. remote_adv |= LPA_PAUSE_CAP;
  1382. if (remote_adv & LPA_1000XPAUSE_ASYM)
  1383. remote_adv |= LPA_PAUSE_ASYM;
  1384. }
  1385. if (local_adv & ADVERTISE_PAUSE_CAP) {
  1386. if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1387. if (remote_adv & LPA_PAUSE_CAP)
  1388. new_tg3_flags |=
  1389. (TG3_FLAG_RX_PAUSE |
  1390. TG3_FLAG_TX_PAUSE);
  1391. else if (remote_adv & LPA_PAUSE_ASYM)
  1392. new_tg3_flags |=
  1393. (TG3_FLAG_RX_PAUSE);
  1394. } else {
  1395. if (remote_adv & LPA_PAUSE_CAP)
  1396. new_tg3_flags |=
  1397. (TG3_FLAG_RX_PAUSE |
  1398. TG3_FLAG_TX_PAUSE);
  1399. }
  1400. } else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1401. if ((remote_adv & LPA_PAUSE_CAP) &&
  1402. (remote_adv & LPA_PAUSE_ASYM))
  1403. new_tg3_flags |= TG3_FLAG_TX_PAUSE;
  1404. }
  1405. tp->tg3_flags &= ~(TG3_FLAG_RX_PAUSE | TG3_FLAG_TX_PAUSE);
  1406. tp->tg3_flags |= new_tg3_flags;
  1407. } else {
  1408. new_tg3_flags = tp->tg3_flags;
  1409. }
  1410. if (new_tg3_flags & TG3_FLAG_RX_PAUSE)
  1411. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1412. else
  1413. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1414. if (old_rx_mode != tp->rx_mode) {
  1415. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1416. }
  1417. if (new_tg3_flags & TG3_FLAG_TX_PAUSE)
  1418. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1419. else
  1420. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1421. if (old_tx_mode != tp->tx_mode) {
  1422. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1423. }
  1424. }
  1425. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1426. {
  1427. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1428. case MII_TG3_AUX_STAT_10HALF:
  1429. *speed = SPEED_10;
  1430. *duplex = DUPLEX_HALF;
  1431. break;
  1432. case MII_TG3_AUX_STAT_10FULL:
  1433. *speed = SPEED_10;
  1434. *duplex = DUPLEX_FULL;
  1435. break;
  1436. case MII_TG3_AUX_STAT_100HALF:
  1437. *speed = SPEED_100;
  1438. *duplex = DUPLEX_HALF;
  1439. break;
  1440. case MII_TG3_AUX_STAT_100FULL:
  1441. *speed = SPEED_100;
  1442. *duplex = DUPLEX_FULL;
  1443. break;
  1444. case MII_TG3_AUX_STAT_1000HALF:
  1445. *speed = SPEED_1000;
  1446. *duplex = DUPLEX_HALF;
  1447. break;
  1448. case MII_TG3_AUX_STAT_1000FULL:
  1449. *speed = SPEED_1000;
  1450. *duplex = DUPLEX_FULL;
  1451. break;
  1452. default:
  1453. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1454. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  1455. SPEED_10;
  1456. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  1457. DUPLEX_HALF;
  1458. break;
  1459. }
  1460. *speed = SPEED_INVALID;
  1461. *duplex = DUPLEX_INVALID;
  1462. break;
  1463. };
  1464. }
  1465. static void tg3_phy_copper_begin(struct tg3 *tp)
  1466. {
  1467. u32 new_adv;
  1468. int i;
  1469. if (tp->link_config.phy_is_low_power) {
  1470. /* Entering low power mode. Disable gigabit and
  1471. * 100baseT advertisements.
  1472. */
  1473. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1474. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1475. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1476. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1477. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1478. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1479. } else if (tp->link_config.speed == SPEED_INVALID) {
  1480. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1481. tp->link_config.advertising &=
  1482. ~(ADVERTISED_1000baseT_Half |
  1483. ADVERTISED_1000baseT_Full);
  1484. new_adv = (ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1485. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1486. new_adv |= ADVERTISE_10HALF;
  1487. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1488. new_adv |= ADVERTISE_10FULL;
  1489. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1490. new_adv |= ADVERTISE_100HALF;
  1491. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1492. new_adv |= ADVERTISE_100FULL;
  1493. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1494. if (tp->link_config.advertising &
  1495. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1496. new_adv = 0;
  1497. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1498. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1499. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1500. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1501. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1502. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1503. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1504. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1505. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1506. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1507. } else {
  1508. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1509. }
  1510. } else {
  1511. /* Asking for a specific link mode. */
  1512. if (tp->link_config.speed == SPEED_1000) {
  1513. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1514. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1515. if (tp->link_config.duplex == DUPLEX_FULL)
  1516. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1517. else
  1518. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1519. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1520. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1521. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1522. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1523. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1524. } else {
  1525. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1526. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1527. if (tp->link_config.speed == SPEED_100) {
  1528. if (tp->link_config.duplex == DUPLEX_FULL)
  1529. new_adv |= ADVERTISE_100FULL;
  1530. else
  1531. new_adv |= ADVERTISE_100HALF;
  1532. } else {
  1533. if (tp->link_config.duplex == DUPLEX_FULL)
  1534. new_adv |= ADVERTISE_10FULL;
  1535. else
  1536. new_adv |= ADVERTISE_10HALF;
  1537. }
  1538. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1539. }
  1540. }
  1541. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1542. tp->link_config.speed != SPEED_INVALID) {
  1543. u32 bmcr, orig_bmcr;
  1544. tp->link_config.active_speed = tp->link_config.speed;
  1545. tp->link_config.active_duplex = tp->link_config.duplex;
  1546. bmcr = 0;
  1547. switch (tp->link_config.speed) {
  1548. default:
  1549. case SPEED_10:
  1550. break;
  1551. case SPEED_100:
  1552. bmcr |= BMCR_SPEED100;
  1553. break;
  1554. case SPEED_1000:
  1555. bmcr |= TG3_BMCR_SPEED1000;
  1556. break;
  1557. };
  1558. if (tp->link_config.duplex == DUPLEX_FULL)
  1559. bmcr |= BMCR_FULLDPLX;
  1560. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1561. (bmcr != orig_bmcr)) {
  1562. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1563. for (i = 0; i < 1500; i++) {
  1564. u32 tmp;
  1565. udelay(10);
  1566. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1567. tg3_readphy(tp, MII_BMSR, &tmp))
  1568. continue;
  1569. if (!(tmp & BMSR_LSTATUS)) {
  1570. udelay(40);
  1571. break;
  1572. }
  1573. }
  1574. tg3_writephy(tp, MII_BMCR, bmcr);
  1575. udelay(40);
  1576. }
  1577. } else {
  1578. tg3_writephy(tp, MII_BMCR,
  1579. BMCR_ANENABLE | BMCR_ANRESTART);
  1580. }
  1581. }
  1582. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1583. {
  1584. int err;
  1585. /* Turn off tap power management. */
  1586. /* Set Extended packet length bit */
  1587. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1588. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1589. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1590. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1591. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1592. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1593. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1594. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1595. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1596. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1597. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1598. udelay(40);
  1599. return err;
  1600. }
  1601. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  1602. {
  1603. u32 adv_reg, all_mask = 0;
  1604. if (mask & ADVERTISED_10baseT_Half)
  1605. all_mask |= ADVERTISE_10HALF;
  1606. if (mask & ADVERTISED_10baseT_Full)
  1607. all_mask |= ADVERTISE_10FULL;
  1608. if (mask & ADVERTISED_100baseT_Half)
  1609. all_mask |= ADVERTISE_100HALF;
  1610. if (mask & ADVERTISED_100baseT_Full)
  1611. all_mask |= ADVERTISE_100FULL;
  1612. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1613. return 0;
  1614. if ((adv_reg & all_mask) != all_mask)
  1615. return 0;
  1616. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1617. u32 tg3_ctrl;
  1618. all_mask = 0;
  1619. if (mask & ADVERTISED_1000baseT_Half)
  1620. all_mask |= ADVERTISE_1000HALF;
  1621. if (mask & ADVERTISED_1000baseT_Full)
  1622. all_mask |= ADVERTISE_1000FULL;
  1623. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1624. return 0;
  1625. if ((tg3_ctrl & all_mask) != all_mask)
  1626. return 0;
  1627. }
  1628. return 1;
  1629. }
  1630. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  1631. {
  1632. int current_link_up;
  1633. u32 bmsr, dummy;
  1634. u16 current_speed;
  1635. u8 current_duplex;
  1636. int i, err;
  1637. tw32(MAC_EVENT, 0);
  1638. tw32_f(MAC_STATUS,
  1639. (MAC_STATUS_SYNC_CHANGED |
  1640. MAC_STATUS_CFG_CHANGED |
  1641. MAC_STATUS_MI_COMPLETION |
  1642. MAC_STATUS_LNKSTATE_CHANGED));
  1643. udelay(40);
  1644. tp->mi_mode = MAC_MI_MODE_BASE;
  1645. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1646. udelay(80);
  1647. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  1648. /* Some third-party PHYs need to be reset on link going
  1649. * down.
  1650. */
  1651. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1652. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1653. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  1654. netif_carrier_ok(tp->dev)) {
  1655. tg3_readphy(tp, MII_BMSR, &bmsr);
  1656. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1657. !(bmsr & BMSR_LSTATUS))
  1658. force_reset = 1;
  1659. }
  1660. if (force_reset)
  1661. tg3_phy_reset(tp);
  1662. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1663. tg3_readphy(tp, MII_BMSR, &bmsr);
  1664. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  1665. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  1666. bmsr = 0;
  1667. if (!(bmsr & BMSR_LSTATUS)) {
  1668. err = tg3_init_5401phy_dsp(tp);
  1669. if (err)
  1670. return err;
  1671. tg3_readphy(tp, MII_BMSR, &bmsr);
  1672. for (i = 0; i < 1000; i++) {
  1673. udelay(10);
  1674. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1675. (bmsr & BMSR_LSTATUS)) {
  1676. udelay(40);
  1677. break;
  1678. }
  1679. }
  1680. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  1681. !(bmsr & BMSR_LSTATUS) &&
  1682. tp->link_config.active_speed == SPEED_1000) {
  1683. err = tg3_phy_reset(tp);
  1684. if (!err)
  1685. err = tg3_init_5401phy_dsp(tp);
  1686. if (err)
  1687. return err;
  1688. }
  1689. }
  1690. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1691. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  1692. /* 5701 {A0,B0} CRC bug workaround */
  1693. tg3_writephy(tp, 0x15, 0x0a75);
  1694. tg3_writephy(tp, 0x1c, 0x8c68);
  1695. tg3_writephy(tp, 0x1c, 0x8d68);
  1696. tg3_writephy(tp, 0x1c, 0x8c68);
  1697. }
  1698. /* Clear pending interrupts... */
  1699. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1700. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1701. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  1702. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  1703. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  1704. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  1705. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1706. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1707. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  1708. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1709. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  1710. else
  1711. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  1712. }
  1713. current_link_up = 0;
  1714. current_speed = SPEED_INVALID;
  1715. current_duplex = DUPLEX_INVALID;
  1716. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  1717. u32 val;
  1718. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  1719. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  1720. if (!(val & (1 << 10))) {
  1721. val |= (1 << 10);
  1722. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1723. goto relink;
  1724. }
  1725. }
  1726. bmsr = 0;
  1727. for (i = 0; i < 100; i++) {
  1728. tg3_readphy(tp, MII_BMSR, &bmsr);
  1729. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1730. (bmsr & BMSR_LSTATUS))
  1731. break;
  1732. udelay(40);
  1733. }
  1734. if (bmsr & BMSR_LSTATUS) {
  1735. u32 aux_stat, bmcr;
  1736. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  1737. for (i = 0; i < 2000; i++) {
  1738. udelay(10);
  1739. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  1740. aux_stat)
  1741. break;
  1742. }
  1743. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  1744. &current_speed,
  1745. &current_duplex);
  1746. bmcr = 0;
  1747. for (i = 0; i < 200; i++) {
  1748. tg3_readphy(tp, MII_BMCR, &bmcr);
  1749. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  1750. continue;
  1751. if (bmcr && bmcr != 0x7fff)
  1752. break;
  1753. udelay(10);
  1754. }
  1755. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1756. if (bmcr & BMCR_ANENABLE) {
  1757. current_link_up = 1;
  1758. /* Force autoneg restart if we are exiting
  1759. * low power mode.
  1760. */
  1761. if (!tg3_copper_is_advertising_all(tp,
  1762. tp->link_config.advertising))
  1763. current_link_up = 0;
  1764. } else {
  1765. current_link_up = 0;
  1766. }
  1767. } else {
  1768. if (!(bmcr & BMCR_ANENABLE) &&
  1769. tp->link_config.speed == current_speed &&
  1770. tp->link_config.duplex == current_duplex) {
  1771. current_link_up = 1;
  1772. } else {
  1773. current_link_up = 0;
  1774. }
  1775. }
  1776. tp->link_config.active_speed = current_speed;
  1777. tp->link_config.active_duplex = current_duplex;
  1778. }
  1779. if (current_link_up == 1 &&
  1780. (tp->link_config.active_duplex == DUPLEX_FULL) &&
  1781. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  1782. u32 local_adv, remote_adv;
  1783. if (tg3_readphy(tp, MII_ADVERTISE, &local_adv))
  1784. local_adv = 0;
  1785. local_adv &= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1786. if (tg3_readphy(tp, MII_LPA, &remote_adv))
  1787. remote_adv = 0;
  1788. remote_adv &= (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1789. /* If we are not advertising full pause capability,
  1790. * something is wrong. Bring the link down and reconfigure.
  1791. */
  1792. if (local_adv != ADVERTISE_PAUSE_CAP) {
  1793. current_link_up = 0;
  1794. } else {
  1795. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1796. }
  1797. }
  1798. relink:
  1799. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  1800. u32 tmp;
  1801. tg3_phy_copper_begin(tp);
  1802. tg3_readphy(tp, MII_BMSR, &tmp);
  1803. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  1804. (tmp & BMSR_LSTATUS))
  1805. current_link_up = 1;
  1806. }
  1807. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  1808. if (current_link_up == 1) {
  1809. if (tp->link_config.active_speed == SPEED_100 ||
  1810. tp->link_config.active_speed == SPEED_10)
  1811. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  1812. else
  1813. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1814. } else
  1815. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1816. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  1817. if (tp->link_config.active_duplex == DUPLEX_HALF)
  1818. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  1819. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  1820. if (current_link_up == 1 &&
  1821. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  1822. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1823. else
  1824. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1825. }
  1826. /* ??? Without this setting Netgear GA302T PHY does not
  1827. * ??? send/receive packets...
  1828. */
  1829. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  1830. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  1831. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  1832. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1833. udelay(80);
  1834. }
  1835. tw32_f(MAC_MODE, tp->mac_mode);
  1836. udelay(40);
  1837. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  1838. /* Polled via timer. */
  1839. tw32_f(MAC_EVENT, 0);
  1840. } else {
  1841. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  1842. }
  1843. udelay(40);
  1844. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  1845. current_link_up == 1 &&
  1846. tp->link_config.active_speed == SPEED_1000 &&
  1847. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  1848. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  1849. udelay(120);
  1850. tw32_f(MAC_STATUS,
  1851. (MAC_STATUS_SYNC_CHANGED |
  1852. MAC_STATUS_CFG_CHANGED));
  1853. udelay(40);
  1854. tg3_write_mem(tp,
  1855. NIC_SRAM_FIRMWARE_MBOX,
  1856. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  1857. }
  1858. if (current_link_up != netif_carrier_ok(tp->dev)) {
  1859. if (current_link_up)
  1860. netif_carrier_on(tp->dev);
  1861. else
  1862. netif_carrier_off(tp->dev);
  1863. tg3_link_report(tp);
  1864. }
  1865. return 0;
  1866. }
  1867. struct tg3_fiber_aneginfo {
  1868. int state;
  1869. #define ANEG_STATE_UNKNOWN 0
  1870. #define ANEG_STATE_AN_ENABLE 1
  1871. #define ANEG_STATE_RESTART_INIT 2
  1872. #define ANEG_STATE_RESTART 3
  1873. #define ANEG_STATE_DISABLE_LINK_OK 4
  1874. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  1875. #define ANEG_STATE_ABILITY_DETECT 6
  1876. #define ANEG_STATE_ACK_DETECT_INIT 7
  1877. #define ANEG_STATE_ACK_DETECT 8
  1878. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  1879. #define ANEG_STATE_COMPLETE_ACK 10
  1880. #define ANEG_STATE_IDLE_DETECT_INIT 11
  1881. #define ANEG_STATE_IDLE_DETECT 12
  1882. #define ANEG_STATE_LINK_OK 13
  1883. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  1884. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  1885. u32 flags;
  1886. #define MR_AN_ENABLE 0x00000001
  1887. #define MR_RESTART_AN 0x00000002
  1888. #define MR_AN_COMPLETE 0x00000004
  1889. #define MR_PAGE_RX 0x00000008
  1890. #define MR_NP_LOADED 0x00000010
  1891. #define MR_TOGGLE_TX 0x00000020
  1892. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  1893. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  1894. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  1895. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  1896. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  1897. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  1898. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  1899. #define MR_TOGGLE_RX 0x00002000
  1900. #define MR_NP_RX 0x00004000
  1901. #define MR_LINK_OK 0x80000000
  1902. unsigned long link_time, cur_time;
  1903. u32 ability_match_cfg;
  1904. int ability_match_count;
  1905. char ability_match, idle_match, ack_match;
  1906. u32 txconfig, rxconfig;
  1907. #define ANEG_CFG_NP 0x00000080
  1908. #define ANEG_CFG_ACK 0x00000040
  1909. #define ANEG_CFG_RF2 0x00000020
  1910. #define ANEG_CFG_RF1 0x00000010
  1911. #define ANEG_CFG_PS2 0x00000001
  1912. #define ANEG_CFG_PS1 0x00008000
  1913. #define ANEG_CFG_HD 0x00004000
  1914. #define ANEG_CFG_FD 0x00002000
  1915. #define ANEG_CFG_INVAL 0x00001f06
  1916. };
  1917. #define ANEG_OK 0
  1918. #define ANEG_DONE 1
  1919. #define ANEG_TIMER_ENAB 2
  1920. #define ANEG_FAILED -1
  1921. #define ANEG_STATE_SETTLE_TIME 10000
  1922. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  1923. struct tg3_fiber_aneginfo *ap)
  1924. {
  1925. unsigned long delta;
  1926. u32 rx_cfg_reg;
  1927. int ret;
  1928. if (ap->state == ANEG_STATE_UNKNOWN) {
  1929. ap->rxconfig = 0;
  1930. ap->link_time = 0;
  1931. ap->cur_time = 0;
  1932. ap->ability_match_cfg = 0;
  1933. ap->ability_match_count = 0;
  1934. ap->ability_match = 0;
  1935. ap->idle_match = 0;
  1936. ap->ack_match = 0;
  1937. }
  1938. ap->cur_time++;
  1939. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  1940. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  1941. if (rx_cfg_reg != ap->ability_match_cfg) {
  1942. ap->ability_match_cfg = rx_cfg_reg;
  1943. ap->ability_match = 0;
  1944. ap->ability_match_count = 0;
  1945. } else {
  1946. if (++ap->ability_match_count > 1) {
  1947. ap->ability_match = 1;
  1948. ap->ability_match_cfg = rx_cfg_reg;
  1949. }
  1950. }
  1951. if (rx_cfg_reg & ANEG_CFG_ACK)
  1952. ap->ack_match = 1;
  1953. else
  1954. ap->ack_match = 0;
  1955. ap->idle_match = 0;
  1956. } else {
  1957. ap->idle_match = 1;
  1958. ap->ability_match_cfg = 0;
  1959. ap->ability_match_count = 0;
  1960. ap->ability_match = 0;
  1961. ap->ack_match = 0;
  1962. rx_cfg_reg = 0;
  1963. }
  1964. ap->rxconfig = rx_cfg_reg;
  1965. ret = ANEG_OK;
  1966. switch(ap->state) {
  1967. case ANEG_STATE_UNKNOWN:
  1968. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  1969. ap->state = ANEG_STATE_AN_ENABLE;
  1970. /* fallthru */
  1971. case ANEG_STATE_AN_ENABLE:
  1972. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  1973. if (ap->flags & MR_AN_ENABLE) {
  1974. ap->link_time = 0;
  1975. ap->cur_time = 0;
  1976. ap->ability_match_cfg = 0;
  1977. ap->ability_match_count = 0;
  1978. ap->ability_match = 0;
  1979. ap->idle_match = 0;
  1980. ap->ack_match = 0;
  1981. ap->state = ANEG_STATE_RESTART_INIT;
  1982. } else {
  1983. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  1984. }
  1985. break;
  1986. case ANEG_STATE_RESTART_INIT:
  1987. ap->link_time = ap->cur_time;
  1988. ap->flags &= ~(MR_NP_LOADED);
  1989. ap->txconfig = 0;
  1990. tw32(MAC_TX_AUTO_NEG, 0);
  1991. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1992. tw32_f(MAC_MODE, tp->mac_mode);
  1993. udelay(40);
  1994. ret = ANEG_TIMER_ENAB;
  1995. ap->state = ANEG_STATE_RESTART;
  1996. /* fallthru */
  1997. case ANEG_STATE_RESTART:
  1998. delta = ap->cur_time - ap->link_time;
  1999. if (delta > ANEG_STATE_SETTLE_TIME) {
  2000. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2001. } else {
  2002. ret = ANEG_TIMER_ENAB;
  2003. }
  2004. break;
  2005. case ANEG_STATE_DISABLE_LINK_OK:
  2006. ret = ANEG_DONE;
  2007. break;
  2008. case ANEG_STATE_ABILITY_DETECT_INIT:
  2009. ap->flags &= ~(MR_TOGGLE_TX);
  2010. ap->txconfig = (ANEG_CFG_FD | ANEG_CFG_PS1);
  2011. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2012. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2013. tw32_f(MAC_MODE, tp->mac_mode);
  2014. udelay(40);
  2015. ap->state = ANEG_STATE_ABILITY_DETECT;
  2016. break;
  2017. case ANEG_STATE_ABILITY_DETECT:
  2018. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2019. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2020. }
  2021. break;
  2022. case ANEG_STATE_ACK_DETECT_INIT:
  2023. ap->txconfig |= ANEG_CFG_ACK;
  2024. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2025. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2026. tw32_f(MAC_MODE, tp->mac_mode);
  2027. udelay(40);
  2028. ap->state = ANEG_STATE_ACK_DETECT;
  2029. /* fallthru */
  2030. case ANEG_STATE_ACK_DETECT:
  2031. if (ap->ack_match != 0) {
  2032. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2033. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2034. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2035. } else {
  2036. ap->state = ANEG_STATE_AN_ENABLE;
  2037. }
  2038. } else if (ap->ability_match != 0 &&
  2039. ap->rxconfig == 0) {
  2040. ap->state = ANEG_STATE_AN_ENABLE;
  2041. }
  2042. break;
  2043. case ANEG_STATE_COMPLETE_ACK_INIT:
  2044. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2045. ret = ANEG_FAILED;
  2046. break;
  2047. }
  2048. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2049. MR_LP_ADV_HALF_DUPLEX |
  2050. MR_LP_ADV_SYM_PAUSE |
  2051. MR_LP_ADV_ASYM_PAUSE |
  2052. MR_LP_ADV_REMOTE_FAULT1 |
  2053. MR_LP_ADV_REMOTE_FAULT2 |
  2054. MR_LP_ADV_NEXT_PAGE |
  2055. MR_TOGGLE_RX |
  2056. MR_NP_RX);
  2057. if (ap->rxconfig & ANEG_CFG_FD)
  2058. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2059. if (ap->rxconfig & ANEG_CFG_HD)
  2060. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2061. if (ap->rxconfig & ANEG_CFG_PS1)
  2062. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2063. if (ap->rxconfig & ANEG_CFG_PS2)
  2064. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2065. if (ap->rxconfig & ANEG_CFG_RF1)
  2066. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2067. if (ap->rxconfig & ANEG_CFG_RF2)
  2068. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2069. if (ap->rxconfig & ANEG_CFG_NP)
  2070. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2071. ap->link_time = ap->cur_time;
  2072. ap->flags ^= (MR_TOGGLE_TX);
  2073. if (ap->rxconfig & 0x0008)
  2074. ap->flags |= MR_TOGGLE_RX;
  2075. if (ap->rxconfig & ANEG_CFG_NP)
  2076. ap->flags |= MR_NP_RX;
  2077. ap->flags |= MR_PAGE_RX;
  2078. ap->state = ANEG_STATE_COMPLETE_ACK;
  2079. ret = ANEG_TIMER_ENAB;
  2080. break;
  2081. case ANEG_STATE_COMPLETE_ACK:
  2082. if (ap->ability_match != 0 &&
  2083. ap->rxconfig == 0) {
  2084. ap->state = ANEG_STATE_AN_ENABLE;
  2085. break;
  2086. }
  2087. delta = ap->cur_time - ap->link_time;
  2088. if (delta > ANEG_STATE_SETTLE_TIME) {
  2089. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2090. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2091. } else {
  2092. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2093. !(ap->flags & MR_NP_RX)) {
  2094. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2095. } else {
  2096. ret = ANEG_FAILED;
  2097. }
  2098. }
  2099. }
  2100. break;
  2101. case ANEG_STATE_IDLE_DETECT_INIT:
  2102. ap->link_time = ap->cur_time;
  2103. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2104. tw32_f(MAC_MODE, tp->mac_mode);
  2105. udelay(40);
  2106. ap->state = ANEG_STATE_IDLE_DETECT;
  2107. ret = ANEG_TIMER_ENAB;
  2108. break;
  2109. case ANEG_STATE_IDLE_DETECT:
  2110. if (ap->ability_match != 0 &&
  2111. ap->rxconfig == 0) {
  2112. ap->state = ANEG_STATE_AN_ENABLE;
  2113. break;
  2114. }
  2115. delta = ap->cur_time - ap->link_time;
  2116. if (delta > ANEG_STATE_SETTLE_TIME) {
  2117. /* XXX another gem from the Broadcom driver :( */
  2118. ap->state = ANEG_STATE_LINK_OK;
  2119. }
  2120. break;
  2121. case ANEG_STATE_LINK_OK:
  2122. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2123. ret = ANEG_DONE;
  2124. break;
  2125. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2126. /* ??? unimplemented */
  2127. break;
  2128. case ANEG_STATE_NEXT_PAGE_WAIT:
  2129. /* ??? unimplemented */
  2130. break;
  2131. default:
  2132. ret = ANEG_FAILED;
  2133. break;
  2134. };
  2135. return ret;
  2136. }
  2137. static int fiber_autoneg(struct tg3 *tp, u32 *flags)
  2138. {
  2139. int res = 0;
  2140. struct tg3_fiber_aneginfo aninfo;
  2141. int status = ANEG_FAILED;
  2142. unsigned int tick;
  2143. u32 tmp;
  2144. tw32_f(MAC_TX_AUTO_NEG, 0);
  2145. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2146. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2147. udelay(40);
  2148. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2149. udelay(40);
  2150. memset(&aninfo, 0, sizeof(aninfo));
  2151. aninfo.flags |= MR_AN_ENABLE;
  2152. aninfo.state = ANEG_STATE_UNKNOWN;
  2153. aninfo.cur_time = 0;
  2154. tick = 0;
  2155. while (++tick < 195000) {
  2156. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2157. if (status == ANEG_DONE || status == ANEG_FAILED)
  2158. break;
  2159. udelay(1);
  2160. }
  2161. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2162. tw32_f(MAC_MODE, tp->mac_mode);
  2163. udelay(40);
  2164. *flags = aninfo.flags;
  2165. if (status == ANEG_DONE &&
  2166. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2167. MR_LP_ADV_FULL_DUPLEX)))
  2168. res = 1;
  2169. return res;
  2170. }
  2171. static void tg3_init_bcm8002(struct tg3 *tp)
  2172. {
  2173. u32 mac_status = tr32(MAC_STATUS);
  2174. int i;
  2175. /* Reset when initting first time or we have a link. */
  2176. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2177. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2178. return;
  2179. /* Set PLL lock range. */
  2180. tg3_writephy(tp, 0x16, 0x8007);
  2181. /* SW reset */
  2182. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2183. /* Wait for reset to complete. */
  2184. /* XXX schedule_timeout() ... */
  2185. for (i = 0; i < 500; i++)
  2186. udelay(10);
  2187. /* Config mode; select PMA/Ch 1 regs. */
  2188. tg3_writephy(tp, 0x10, 0x8411);
  2189. /* Enable auto-lock and comdet, select txclk for tx. */
  2190. tg3_writephy(tp, 0x11, 0x0a10);
  2191. tg3_writephy(tp, 0x18, 0x00a0);
  2192. tg3_writephy(tp, 0x16, 0x41ff);
  2193. /* Assert and deassert POR. */
  2194. tg3_writephy(tp, 0x13, 0x0400);
  2195. udelay(40);
  2196. tg3_writephy(tp, 0x13, 0x0000);
  2197. tg3_writephy(tp, 0x11, 0x0a50);
  2198. udelay(40);
  2199. tg3_writephy(tp, 0x11, 0x0a10);
  2200. /* Wait for signal to stabilize */
  2201. /* XXX schedule_timeout() ... */
  2202. for (i = 0; i < 15000; i++)
  2203. udelay(10);
  2204. /* Deselect the channel register so we can read the PHYID
  2205. * later.
  2206. */
  2207. tg3_writephy(tp, 0x10, 0x8011);
  2208. }
  2209. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2210. {
  2211. u32 sg_dig_ctrl, sg_dig_status;
  2212. u32 serdes_cfg, expected_sg_dig_ctrl;
  2213. int workaround, port_a;
  2214. int current_link_up;
  2215. serdes_cfg = 0;
  2216. expected_sg_dig_ctrl = 0;
  2217. workaround = 0;
  2218. port_a = 1;
  2219. current_link_up = 0;
  2220. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2221. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2222. workaround = 1;
  2223. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2224. port_a = 0;
  2225. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2226. /* preserve bits 20-23 for voltage regulator */
  2227. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2228. }
  2229. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2230. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2231. if (sg_dig_ctrl & (1 << 31)) {
  2232. if (workaround) {
  2233. u32 val = serdes_cfg;
  2234. if (port_a)
  2235. val |= 0xc010000;
  2236. else
  2237. val |= 0x4010000;
  2238. tw32_f(MAC_SERDES_CFG, val);
  2239. }
  2240. tw32_f(SG_DIG_CTRL, 0x01388400);
  2241. }
  2242. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2243. tg3_setup_flow_control(tp, 0, 0);
  2244. current_link_up = 1;
  2245. }
  2246. goto out;
  2247. }
  2248. /* Want auto-negotiation. */
  2249. expected_sg_dig_ctrl = 0x81388400;
  2250. /* Pause capability */
  2251. expected_sg_dig_ctrl |= (1 << 11);
  2252. /* Asymettric pause */
  2253. expected_sg_dig_ctrl |= (1 << 12);
  2254. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2255. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  2256. tp->serdes_counter &&
  2257. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  2258. MAC_STATUS_RCVD_CFG)) ==
  2259. MAC_STATUS_PCS_SYNCED)) {
  2260. tp->serdes_counter--;
  2261. current_link_up = 1;
  2262. goto out;
  2263. }
  2264. restart_autoneg:
  2265. if (workaround)
  2266. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2267. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | (1 << 30));
  2268. udelay(5);
  2269. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2270. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2271. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2272. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2273. MAC_STATUS_SIGNAL_DET)) {
  2274. sg_dig_status = tr32(SG_DIG_STATUS);
  2275. mac_status = tr32(MAC_STATUS);
  2276. if ((sg_dig_status & (1 << 1)) &&
  2277. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2278. u32 local_adv, remote_adv;
  2279. local_adv = ADVERTISE_PAUSE_CAP;
  2280. remote_adv = 0;
  2281. if (sg_dig_status & (1 << 19))
  2282. remote_adv |= LPA_PAUSE_CAP;
  2283. if (sg_dig_status & (1 << 20))
  2284. remote_adv |= LPA_PAUSE_ASYM;
  2285. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2286. current_link_up = 1;
  2287. tp->serdes_counter = 0;
  2288. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2289. } else if (!(sg_dig_status & (1 << 1))) {
  2290. if (tp->serdes_counter)
  2291. tp->serdes_counter--;
  2292. else {
  2293. if (workaround) {
  2294. u32 val = serdes_cfg;
  2295. if (port_a)
  2296. val |= 0xc010000;
  2297. else
  2298. val |= 0x4010000;
  2299. tw32_f(MAC_SERDES_CFG, val);
  2300. }
  2301. tw32_f(SG_DIG_CTRL, 0x01388400);
  2302. udelay(40);
  2303. /* Link parallel detection - link is up */
  2304. /* only if we have PCS_SYNC and not */
  2305. /* receiving config code words */
  2306. mac_status = tr32(MAC_STATUS);
  2307. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2308. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2309. tg3_setup_flow_control(tp, 0, 0);
  2310. current_link_up = 1;
  2311. tp->tg3_flags2 |=
  2312. TG3_FLG2_PARALLEL_DETECT;
  2313. tp->serdes_counter =
  2314. SERDES_PARALLEL_DET_TIMEOUT;
  2315. } else
  2316. goto restart_autoneg;
  2317. }
  2318. }
  2319. } else {
  2320. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2321. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2322. }
  2323. out:
  2324. return current_link_up;
  2325. }
  2326. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2327. {
  2328. int current_link_up = 0;
  2329. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  2330. goto out;
  2331. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2332. u32 flags;
  2333. int i;
  2334. if (fiber_autoneg(tp, &flags)) {
  2335. u32 local_adv, remote_adv;
  2336. local_adv = ADVERTISE_PAUSE_CAP;
  2337. remote_adv = 0;
  2338. if (flags & MR_LP_ADV_SYM_PAUSE)
  2339. remote_adv |= LPA_PAUSE_CAP;
  2340. if (flags & MR_LP_ADV_ASYM_PAUSE)
  2341. remote_adv |= LPA_PAUSE_ASYM;
  2342. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2343. current_link_up = 1;
  2344. }
  2345. for (i = 0; i < 30; i++) {
  2346. udelay(20);
  2347. tw32_f(MAC_STATUS,
  2348. (MAC_STATUS_SYNC_CHANGED |
  2349. MAC_STATUS_CFG_CHANGED));
  2350. udelay(40);
  2351. if ((tr32(MAC_STATUS) &
  2352. (MAC_STATUS_SYNC_CHANGED |
  2353. MAC_STATUS_CFG_CHANGED)) == 0)
  2354. break;
  2355. }
  2356. mac_status = tr32(MAC_STATUS);
  2357. if (current_link_up == 0 &&
  2358. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2359. !(mac_status & MAC_STATUS_RCVD_CFG))
  2360. current_link_up = 1;
  2361. } else {
  2362. /* Forcing 1000FD link up. */
  2363. current_link_up = 1;
  2364. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2365. udelay(40);
  2366. tw32_f(MAC_MODE, tp->mac_mode);
  2367. udelay(40);
  2368. }
  2369. out:
  2370. return current_link_up;
  2371. }
  2372. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2373. {
  2374. u32 orig_pause_cfg;
  2375. u16 orig_active_speed;
  2376. u8 orig_active_duplex;
  2377. u32 mac_status;
  2378. int current_link_up;
  2379. int i;
  2380. orig_pause_cfg =
  2381. (tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2382. TG3_FLAG_TX_PAUSE));
  2383. orig_active_speed = tp->link_config.active_speed;
  2384. orig_active_duplex = tp->link_config.active_duplex;
  2385. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2386. netif_carrier_ok(tp->dev) &&
  2387. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2388. mac_status = tr32(MAC_STATUS);
  2389. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2390. MAC_STATUS_SIGNAL_DET |
  2391. MAC_STATUS_CFG_CHANGED |
  2392. MAC_STATUS_RCVD_CFG);
  2393. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2394. MAC_STATUS_SIGNAL_DET)) {
  2395. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2396. MAC_STATUS_CFG_CHANGED));
  2397. return 0;
  2398. }
  2399. }
  2400. tw32_f(MAC_TX_AUTO_NEG, 0);
  2401. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2402. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2403. tw32_f(MAC_MODE, tp->mac_mode);
  2404. udelay(40);
  2405. if (tp->phy_id == PHY_ID_BCM8002)
  2406. tg3_init_bcm8002(tp);
  2407. /* Enable link change event even when serdes polling. */
  2408. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2409. udelay(40);
  2410. current_link_up = 0;
  2411. mac_status = tr32(MAC_STATUS);
  2412. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2413. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2414. else
  2415. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2416. tp->hw_status->status =
  2417. (SD_STATUS_UPDATED |
  2418. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2419. for (i = 0; i < 100; i++) {
  2420. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2421. MAC_STATUS_CFG_CHANGED));
  2422. udelay(5);
  2423. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2424. MAC_STATUS_CFG_CHANGED |
  2425. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  2426. break;
  2427. }
  2428. mac_status = tr32(MAC_STATUS);
  2429. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2430. current_link_up = 0;
  2431. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  2432. tp->serdes_counter == 0) {
  2433. tw32_f(MAC_MODE, (tp->mac_mode |
  2434. MAC_MODE_SEND_CONFIGS));
  2435. udelay(1);
  2436. tw32_f(MAC_MODE, tp->mac_mode);
  2437. }
  2438. }
  2439. if (current_link_up == 1) {
  2440. tp->link_config.active_speed = SPEED_1000;
  2441. tp->link_config.active_duplex = DUPLEX_FULL;
  2442. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2443. LED_CTRL_LNKLED_OVERRIDE |
  2444. LED_CTRL_1000MBPS_ON));
  2445. } else {
  2446. tp->link_config.active_speed = SPEED_INVALID;
  2447. tp->link_config.active_duplex = DUPLEX_INVALID;
  2448. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2449. LED_CTRL_LNKLED_OVERRIDE |
  2450. LED_CTRL_TRAFFIC_OVERRIDE));
  2451. }
  2452. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2453. if (current_link_up)
  2454. netif_carrier_on(tp->dev);
  2455. else
  2456. netif_carrier_off(tp->dev);
  2457. tg3_link_report(tp);
  2458. } else {
  2459. u32 now_pause_cfg =
  2460. tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2461. TG3_FLAG_TX_PAUSE);
  2462. if (orig_pause_cfg != now_pause_cfg ||
  2463. orig_active_speed != tp->link_config.active_speed ||
  2464. orig_active_duplex != tp->link_config.active_duplex)
  2465. tg3_link_report(tp);
  2466. }
  2467. return 0;
  2468. }
  2469. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2470. {
  2471. int current_link_up, err = 0;
  2472. u32 bmsr, bmcr;
  2473. u16 current_speed;
  2474. u8 current_duplex;
  2475. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2476. tw32_f(MAC_MODE, tp->mac_mode);
  2477. udelay(40);
  2478. tw32(MAC_EVENT, 0);
  2479. tw32_f(MAC_STATUS,
  2480. (MAC_STATUS_SYNC_CHANGED |
  2481. MAC_STATUS_CFG_CHANGED |
  2482. MAC_STATUS_MI_COMPLETION |
  2483. MAC_STATUS_LNKSTATE_CHANGED));
  2484. udelay(40);
  2485. if (force_reset)
  2486. tg3_phy_reset(tp);
  2487. current_link_up = 0;
  2488. current_speed = SPEED_INVALID;
  2489. current_duplex = DUPLEX_INVALID;
  2490. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2491. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2492. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2493. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2494. bmsr |= BMSR_LSTATUS;
  2495. else
  2496. bmsr &= ~BMSR_LSTATUS;
  2497. }
  2498. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2499. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2500. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2501. /* do nothing, just check for link up at the end */
  2502. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2503. u32 adv, new_adv;
  2504. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2505. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2506. ADVERTISE_1000XPAUSE |
  2507. ADVERTISE_1000XPSE_ASYM |
  2508. ADVERTISE_SLCT);
  2509. /* Always advertise symmetric PAUSE just like copper */
  2510. new_adv |= ADVERTISE_1000XPAUSE;
  2511. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2512. new_adv |= ADVERTISE_1000XHALF;
  2513. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2514. new_adv |= ADVERTISE_1000XFULL;
  2515. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  2516. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2517. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  2518. tg3_writephy(tp, MII_BMCR, bmcr);
  2519. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2520. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  2521. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2522. return err;
  2523. }
  2524. } else {
  2525. u32 new_bmcr;
  2526. bmcr &= ~BMCR_SPEED1000;
  2527. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  2528. if (tp->link_config.duplex == DUPLEX_FULL)
  2529. new_bmcr |= BMCR_FULLDPLX;
  2530. if (new_bmcr != bmcr) {
  2531. /* BMCR_SPEED1000 is a reserved bit that needs
  2532. * to be set on write.
  2533. */
  2534. new_bmcr |= BMCR_SPEED1000;
  2535. /* Force a linkdown */
  2536. if (netif_carrier_ok(tp->dev)) {
  2537. u32 adv;
  2538. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2539. adv &= ~(ADVERTISE_1000XFULL |
  2540. ADVERTISE_1000XHALF |
  2541. ADVERTISE_SLCT);
  2542. tg3_writephy(tp, MII_ADVERTISE, adv);
  2543. tg3_writephy(tp, MII_BMCR, bmcr |
  2544. BMCR_ANRESTART |
  2545. BMCR_ANENABLE);
  2546. udelay(10);
  2547. netif_carrier_off(tp->dev);
  2548. }
  2549. tg3_writephy(tp, MII_BMCR, new_bmcr);
  2550. bmcr = new_bmcr;
  2551. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2552. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2553. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2554. ASIC_REV_5714) {
  2555. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2556. bmsr |= BMSR_LSTATUS;
  2557. else
  2558. bmsr &= ~BMSR_LSTATUS;
  2559. }
  2560. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2561. }
  2562. }
  2563. if (bmsr & BMSR_LSTATUS) {
  2564. current_speed = SPEED_1000;
  2565. current_link_up = 1;
  2566. if (bmcr & BMCR_FULLDPLX)
  2567. current_duplex = DUPLEX_FULL;
  2568. else
  2569. current_duplex = DUPLEX_HALF;
  2570. if (bmcr & BMCR_ANENABLE) {
  2571. u32 local_adv, remote_adv, common;
  2572. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  2573. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  2574. common = local_adv & remote_adv;
  2575. if (common & (ADVERTISE_1000XHALF |
  2576. ADVERTISE_1000XFULL)) {
  2577. if (common & ADVERTISE_1000XFULL)
  2578. current_duplex = DUPLEX_FULL;
  2579. else
  2580. current_duplex = DUPLEX_HALF;
  2581. tg3_setup_flow_control(tp, local_adv,
  2582. remote_adv);
  2583. }
  2584. else
  2585. current_link_up = 0;
  2586. }
  2587. }
  2588. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2589. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2590. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2591. tw32_f(MAC_MODE, tp->mac_mode);
  2592. udelay(40);
  2593. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2594. tp->link_config.active_speed = current_speed;
  2595. tp->link_config.active_duplex = current_duplex;
  2596. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2597. if (current_link_up)
  2598. netif_carrier_on(tp->dev);
  2599. else {
  2600. netif_carrier_off(tp->dev);
  2601. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2602. }
  2603. tg3_link_report(tp);
  2604. }
  2605. return err;
  2606. }
  2607. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  2608. {
  2609. if (tp->serdes_counter) {
  2610. /* Give autoneg time to complete. */
  2611. tp->serdes_counter--;
  2612. return;
  2613. }
  2614. if (!netif_carrier_ok(tp->dev) &&
  2615. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  2616. u32 bmcr;
  2617. tg3_readphy(tp, MII_BMCR, &bmcr);
  2618. if (bmcr & BMCR_ANENABLE) {
  2619. u32 phy1, phy2;
  2620. /* Select shadow register 0x1f */
  2621. tg3_writephy(tp, 0x1c, 0x7c00);
  2622. tg3_readphy(tp, 0x1c, &phy1);
  2623. /* Select expansion interrupt status register */
  2624. tg3_writephy(tp, 0x17, 0x0f01);
  2625. tg3_readphy(tp, 0x15, &phy2);
  2626. tg3_readphy(tp, 0x15, &phy2);
  2627. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  2628. /* We have signal detect and not receiving
  2629. * config code words, link is up by parallel
  2630. * detection.
  2631. */
  2632. bmcr &= ~BMCR_ANENABLE;
  2633. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  2634. tg3_writephy(tp, MII_BMCR, bmcr);
  2635. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  2636. }
  2637. }
  2638. }
  2639. else if (netif_carrier_ok(tp->dev) &&
  2640. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  2641. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2642. u32 phy2;
  2643. /* Select expansion interrupt status register */
  2644. tg3_writephy(tp, 0x17, 0x0f01);
  2645. tg3_readphy(tp, 0x15, &phy2);
  2646. if (phy2 & 0x20) {
  2647. u32 bmcr;
  2648. /* Config code words received, turn on autoneg. */
  2649. tg3_readphy(tp, MII_BMCR, &bmcr);
  2650. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  2651. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2652. }
  2653. }
  2654. }
  2655. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  2656. {
  2657. int err;
  2658. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  2659. err = tg3_setup_fiber_phy(tp, force_reset);
  2660. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  2661. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  2662. } else {
  2663. err = tg3_setup_copper_phy(tp, force_reset);
  2664. }
  2665. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  2666. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1) {
  2667. u32 val, scale;
  2668. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  2669. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  2670. scale = 65;
  2671. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  2672. scale = 6;
  2673. else
  2674. scale = 12;
  2675. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  2676. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  2677. tw32(GRC_MISC_CFG, val);
  2678. }
  2679. if (tp->link_config.active_speed == SPEED_1000 &&
  2680. tp->link_config.active_duplex == DUPLEX_HALF)
  2681. tw32(MAC_TX_LENGTHS,
  2682. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2683. (6 << TX_LENGTHS_IPG_SHIFT) |
  2684. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2685. else
  2686. tw32(MAC_TX_LENGTHS,
  2687. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2688. (6 << TX_LENGTHS_IPG_SHIFT) |
  2689. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2690. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2691. if (netif_carrier_ok(tp->dev)) {
  2692. tw32(HOSTCC_STAT_COAL_TICKS,
  2693. tp->coal.stats_block_coalesce_usecs);
  2694. } else {
  2695. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  2696. }
  2697. }
  2698. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  2699. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  2700. if (!netif_carrier_ok(tp->dev))
  2701. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  2702. tp->pwrmgmt_thresh;
  2703. else
  2704. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  2705. tw32(PCIE_PWR_MGMT_THRESH, val);
  2706. }
  2707. return err;
  2708. }
  2709. /* This is called whenever we suspect that the system chipset is re-
  2710. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  2711. * is bogus tx completions. We try to recover by setting the
  2712. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  2713. * in the workqueue.
  2714. */
  2715. static void tg3_tx_recover(struct tg3 *tp)
  2716. {
  2717. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  2718. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  2719. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  2720. "mapped I/O cycles to the network device, attempting to "
  2721. "recover. Please report the problem to the driver maintainer "
  2722. "and include system chipset information.\n", tp->dev->name);
  2723. spin_lock(&tp->lock);
  2724. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  2725. spin_unlock(&tp->lock);
  2726. }
  2727. static inline u32 tg3_tx_avail(struct tg3 *tp)
  2728. {
  2729. smp_mb();
  2730. return (tp->tx_pending -
  2731. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  2732. }
  2733. /* Tigon3 never reports partial packet sends. So we do not
  2734. * need special logic to handle SKBs that have not had all
  2735. * of their frags sent yet, like SunGEM does.
  2736. */
  2737. static void tg3_tx(struct tg3 *tp)
  2738. {
  2739. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  2740. u32 sw_idx = tp->tx_cons;
  2741. while (sw_idx != hw_idx) {
  2742. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  2743. struct sk_buff *skb = ri->skb;
  2744. int i, tx_bug = 0;
  2745. if (unlikely(skb == NULL)) {
  2746. tg3_tx_recover(tp);
  2747. return;
  2748. }
  2749. pci_unmap_single(tp->pdev,
  2750. pci_unmap_addr(ri, mapping),
  2751. skb_headlen(skb),
  2752. PCI_DMA_TODEVICE);
  2753. ri->skb = NULL;
  2754. sw_idx = NEXT_TX(sw_idx);
  2755. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2756. ri = &tp->tx_buffers[sw_idx];
  2757. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  2758. tx_bug = 1;
  2759. pci_unmap_page(tp->pdev,
  2760. pci_unmap_addr(ri, mapping),
  2761. skb_shinfo(skb)->frags[i].size,
  2762. PCI_DMA_TODEVICE);
  2763. sw_idx = NEXT_TX(sw_idx);
  2764. }
  2765. dev_kfree_skb(skb);
  2766. if (unlikely(tx_bug)) {
  2767. tg3_tx_recover(tp);
  2768. return;
  2769. }
  2770. }
  2771. tp->tx_cons = sw_idx;
  2772. /* Need to make the tx_cons update visible to tg3_start_xmit()
  2773. * before checking for netif_queue_stopped(). Without the
  2774. * memory barrier, there is a small possibility that tg3_start_xmit()
  2775. * will miss it and cause the queue to be stopped forever.
  2776. */
  2777. smp_mb();
  2778. if (unlikely(netif_queue_stopped(tp->dev) &&
  2779. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  2780. netif_tx_lock(tp->dev);
  2781. if (netif_queue_stopped(tp->dev) &&
  2782. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  2783. netif_wake_queue(tp->dev);
  2784. netif_tx_unlock(tp->dev);
  2785. }
  2786. }
  2787. /* Returns size of skb allocated or < 0 on error.
  2788. *
  2789. * We only need to fill in the address because the other members
  2790. * of the RX descriptor are invariant, see tg3_init_rings.
  2791. *
  2792. * Note the purposeful assymetry of cpu vs. chip accesses. For
  2793. * posting buffers we only dirty the first cache line of the RX
  2794. * descriptor (containing the address). Whereas for the RX status
  2795. * buffers the cpu only reads the last cacheline of the RX descriptor
  2796. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  2797. */
  2798. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  2799. int src_idx, u32 dest_idx_unmasked)
  2800. {
  2801. struct tg3_rx_buffer_desc *desc;
  2802. struct ring_info *map, *src_map;
  2803. struct sk_buff *skb;
  2804. dma_addr_t mapping;
  2805. int skb_size, dest_idx;
  2806. src_map = NULL;
  2807. switch (opaque_key) {
  2808. case RXD_OPAQUE_RING_STD:
  2809. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2810. desc = &tp->rx_std[dest_idx];
  2811. map = &tp->rx_std_buffers[dest_idx];
  2812. if (src_idx >= 0)
  2813. src_map = &tp->rx_std_buffers[src_idx];
  2814. skb_size = tp->rx_pkt_buf_sz;
  2815. break;
  2816. case RXD_OPAQUE_RING_JUMBO:
  2817. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2818. desc = &tp->rx_jumbo[dest_idx];
  2819. map = &tp->rx_jumbo_buffers[dest_idx];
  2820. if (src_idx >= 0)
  2821. src_map = &tp->rx_jumbo_buffers[src_idx];
  2822. skb_size = RX_JUMBO_PKT_BUF_SZ;
  2823. break;
  2824. default:
  2825. return -EINVAL;
  2826. };
  2827. /* Do not overwrite any of the map or rp information
  2828. * until we are sure we can commit to a new buffer.
  2829. *
  2830. * Callers depend upon this behavior and assume that
  2831. * we leave everything unchanged if we fail.
  2832. */
  2833. skb = netdev_alloc_skb(tp->dev, skb_size);
  2834. if (skb == NULL)
  2835. return -ENOMEM;
  2836. skb_reserve(skb, tp->rx_offset);
  2837. mapping = pci_map_single(tp->pdev, skb->data,
  2838. skb_size - tp->rx_offset,
  2839. PCI_DMA_FROMDEVICE);
  2840. map->skb = skb;
  2841. pci_unmap_addr_set(map, mapping, mapping);
  2842. if (src_map != NULL)
  2843. src_map->skb = NULL;
  2844. desc->addr_hi = ((u64)mapping >> 32);
  2845. desc->addr_lo = ((u64)mapping & 0xffffffff);
  2846. return skb_size;
  2847. }
  2848. /* We only need to move over in the address because the other
  2849. * members of the RX descriptor are invariant. See notes above
  2850. * tg3_alloc_rx_skb for full details.
  2851. */
  2852. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  2853. int src_idx, u32 dest_idx_unmasked)
  2854. {
  2855. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  2856. struct ring_info *src_map, *dest_map;
  2857. int dest_idx;
  2858. switch (opaque_key) {
  2859. case RXD_OPAQUE_RING_STD:
  2860. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2861. dest_desc = &tp->rx_std[dest_idx];
  2862. dest_map = &tp->rx_std_buffers[dest_idx];
  2863. src_desc = &tp->rx_std[src_idx];
  2864. src_map = &tp->rx_std_buffers[src_idx];
  2865. break;
  2866. case RXD_OPAQUE_RING_JUMBO:
  2867. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2868. dest_desc = &tp->rx_jumbo[dest_idx];
  2869. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  2870. src_desc = &tp->rx_jumbo[src_idx];
  2871. src_map = &tp->rx_jumbo_buffers[src_idx];
  2872. break;
  2873. default:
  2874. return;
  2875. };
  2876. dest_map->skb = src_map->skb;
  2877. pci_unmap_addr_set(dest_map, mapping,
  2878. pci_unmap_addr(src_map, mapping));
  2879. dest_desc->addr_hi = src_desc->addr_hi;
  2880. dest_desc->addr_lo = src_desc->addr_lo;
  2881. src_map->skb = NULL;
  2882. }
  2883. #if TG3_VLAN_TAG_USED
  2884. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  2885. {
  2886. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  2887. }
  2888. #endif
  2889. /* The RX ring scheme is composed of multiple rings which post fresh
  2890. * buffers to the chip, and one special ring the chip uses to report
  2891. * status back to the host.
  2892. *
  2893. * The special ring reports the status of received packets to the
  2894. * host. The chip does not write into the original descriptor the
  2895. * RX buffer was obtained from. The chip simply takes the original
  2896. * descriptor as provided by the host, updates the status and length
  2897. * field, then writes this into the next status ring entry.
  2898. *
  2899. * Each ring the host uses to post buffers to the chip is described
  2900. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  2901. * it is first placed into the on-chip ram. When the packet's length
  2902. * is known, it walks down the TG3_BDINFO entries to select the ring.
  2903. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  2904. * which is within the range of the new packet's length is chosen.
  2905. *
  2906. * The "separate ring for rx status" scheme may sound queer, but it makes
  2907. * sense from a cache coherency perspective. If only the host writes
  2908. * to the buffer post rings, and only the chip writes to the rx status
  2909. * rings, then cache lines never move beyond shared-modified state.
  2910. * If both the host and chip were to write into the same ring, cache line
  2911. * eviction could occur since both entities want it in an exclusive state.
  2912. */
  2913. static int tg3_rx(struct tg3 *tp, int budget)
  2914. {
  2915. u32 work_mask, rx_std_posted = 0;
  2916. u32 sw_idx = tp->rx_rcb_ptr;
  2917. u16 hw_idx;
  2918. int received;
  2919. hw_idx = tp->hw_status->idx[0].rx_producer;
  2920. /*
  2921. * We need to order the read of hw_idx and the read of
  2922. * the opaque cookie.
  2923. */
  2924. rmb();
  2925. work_mask = 0;
  2926. received = 0;
  2927. while (sw_idx != hw_idx && budget > 0) {
  2928. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  2929. unsigned int len;
  2930. struct sk_buff *skb;
  2931. dma_addr_t dma_addr;
  2932. u32 opaque_key, desc_idx, *post_ptr;
  2933. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  2934. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  2935. if (opaque_key == RXD_OPAQUE_RING_STD) {
  2936. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  2937. mapping);
  2938. skb = tp->rx_std_buffers[desc_idx].skb;
  2939. post_ptr = &tp->rx_std_ptr;
  2940. rx_std_posted++;
  2941. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  2942. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  2943. mapping);
  2944. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  2945. post_ptr = &tp->rx_jumbo_ptr;
  2946. }
  2947. else {
  2948. goto next_pkt_nopost;
  2949. }
  2950. work_mask |= opaque_key;
  2951. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  2952. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  2953. drop_it:
  2954. tg3_recycle_rx(tp, opaque_key,
  2955. desc_idx, *post_ptr);
  2956. drop_it_no_recycle:
  2957. /* Other statistics kept track of by card. */
  2958. tp->net_stats.rx_dropped++;
  2959. goto next_pkt;
  2960. }
  2961. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  2962. if (len > RX_COPY_THRESHOLD
  2963. && tp->rx_offset == 2
  2964. /* rx_offset != 2 iff this is a 5701 card running
  2965. * in PCI-X mode [see tg3_get_invariants()] */
  2966. ) {
  2967. int skb_size;
  2968. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  2969. desc_idx, *post_ptr);
  2970. if (skb_size < 0)
  2971. goto drop_it;
  2972. pci_unmap_single(tp->pdev, dma_addr,
  2973. skb_size - tp->rx_offset,
  2974. PCI_DMA_FROMDEVICE);
  2975. skb_put(skb, len);
  2976. } else {
  2977. struct sk_buff *copy_skb;
  2978. tg3_recycle_rx(tp, opaque_key,
  2979. desc_idx, *post_ptr);
  2980. copy_skb = netdev_alloc_skb(tp->dev, len + 2);
  2981. if (copy_skb == NULL)
  2982. goto drop_it_no_recycle;
  2983. skb_reserve(copy_skb, 2);
  2984. skb_put(copy_skb, len);
  2985. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2986. skb_copy_from_linear_data(skb, copy_skb->data, len);
  2987. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2988. /* We'll reuse the original ring buffer. */
  2989. skb = copy_skb;
  2990. }
  2991. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  2992. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  2993. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  2994. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  2995. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2996. else
  2997. skb->ip_summed = CHECKSUM_NONE;
  2998. skb->protocol = eth_type_trans(skb, tp->dev);
  2999. #if TG3_VLAN_TAG_USED
  3000. if (tp->vlgrp != NULL &&
  3001. desc->type_flags & RXD_FLAG_VLAN) {
  3002. tg3_vlan_rx(tp, skb,
  3003. desc->err_vlan & RXD_VLAN_MASK);
  3004. } else
  3005. #endif
  3006. netif_receive_skb(skb);
  3007. tp->dev->last_rx = jiffies;
  3008. received++;
  3009. budget--;
  3010. next_pkt:
  3011. (*post_ptr)++;
  3012. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3013. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3014. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3015. TG3_64BIT_REG_LOW, idx);
  3016. work_mask &= ~RXD_OPAQUE_RING_STD;
  3017. rx_std_posted = 0;
  3018. }
  3019. next_pkt_nopost:
  3020. sw_idx++;
  3021. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3022. /* Refresh hw_idx to see if there is new work */
  3023. if (sw_idx == hw_idx) {
  3024. hw_idx = tp->hw_status->idx[0].rx_producer;
  3025. rmb();
  3026. }
  3027. }
  3028. /* ACK the status ring. */
  3029. tp->rx_rcb_ptr = sw_idx;
  3030. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  3031. /* Refill RX ring(s). */
  3032. if (work_mask & RXD_OPAQUE_RING_STD) {
  3033. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  3034. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3035. sw_idx);
  3036. }
  3037. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3038. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3039. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3040. sw_idx);
  3041. }
  3042. mmiowb();
  3043. return received;
  3044. }
  3045. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3046. {
  3047. struct tg3_hw_status *sblk = tp->hw_status;
  3048. /* handle link change and other phy events */
  3049. if (!(tp->tg3_flags &
  3050. (TG3_FLAG_USE_LINKCHG_REG |
  3051. TG3_FLAG_POLL_SERDES))) {
  3052. if (sblk->status & SD_STATUS_LINK_CHG) {
  3053. sblk->status = SD_STATUS_UPDATED |
  3054. (sblk->status & ~SD_STATUS_LINK_CHG);
  3055. spin_lock(&tp->lock);
  3056. tg3_setup_phy(tp, 0);
  3057. spin_unlock(&tp->lock);
  3058. }
  3059. }
  3060. /* run TX completion thread */
  3061. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3062. tg3_tx(tp);
  3063. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3064. return work_done;
  3065. }
  3066. /* run RX thread, within the bounds set by NAPI.
  3067. * All RX "locking" is done by ensuring outside
  3068. * code synchronizes with tg3->napi.poll()
  3069. */
  3070. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3071. work_done += tg3_rx(tp, budget - work_done);
  3072. return work_done;
  3073. }
  3074. static int tg3_poll(struct napi_struct *napi, int budget)
  3075. {
  3076. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3077. int work_done = 0;
  3078. struct tg3_hw_status *sblk = tp->hw_status;
  3079. while (1) {
  3080. work_done = tg3_poll_work(tp, work_done, budget);
  3081. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3082. goto tx_recovery;
  3083. if (unlikely(work_done >= budget))
  3084. break;
  3085. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3086. /* tp->last_tag is used in tg3_restart_ints() below
  3087. * to tell the hw how much work has been processed,
  3088. * so we must read it before checking for more work.
  3089. */
  3090. tp->last_tag = sblk->status_tag;
  3091. rmb();
  3092. } else
  3093. sblk->status &= ~SD_STATUS_UPDATED;
  3094. if (likely(!tg3_has_work(tp))) {
  3095. netif_rx_complete(tp->dev, napi);
  3096. tg3_restart_ints(tp);
  3097. break;
  3098. }
  3099. }
  3100. return work_done;
  3101. tx_recovery:
  3102. /* work_done is guaranteed to be less than budget. */
  3103. netif_rx_complete(tp->dev, napi);
  3104. schedule_work(&tp->reset_task);
  3105. return work_done;
  3106. }
  3107. static void tg3_irq_quiesce(struct tg3 *tp)
  3108. {
  3109. BUG_ON(tp->irq_sync);
  3110. tp->irq_sync = 1;
  3111. smp_mb();
  3112. synchronize_irq(tp->pdev->irq);
  3113. }
  3114. static inline int tg3_irq_sync(struct tg3 *tp)
  3115. {
  3116. return tp->irq_sync;
  3117. }
  3118. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3119. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3120. * with as well. Most of the time, this is not necessary except when
  3121. * shutting down the device.
  3122. */
  3123. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3124. {
  3125. spin_lock_bh(&tp->lock);
  3126. if (irq_sync)
  3127. tg3_irq_quiesce(tp);
  3128. }
  3129. static inline void tg3_full_unlock(struct tg3 *tp)
  3130. {
  3131. spin_unlock_bh(&tp->lock);
  3132. }
  3133. /* One-shot MSI handler - Chip automatically disables interrupt
  3134. * after sending MSI so driver doesn't have to do it.
  3135. */
  3136. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3137. {
  3138. struct net_device *dev = dev_id;
  3139. struct tg3 *tp = netdev_priv(dev);
  3140. prefetch(tp->hw_status);
  3141. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3142. if (likely(!tg3_irq_sync(tp)))
  3143. netif_rx_schedule(dev, &tp->napi);
  3144. return IRQ_HANDLED;
  3145. }
  3146. /* MSI ISR - No need to check for interrupt sharing and no need to
  3147. * flush status block and interrupt mailbox. PCI ordering rules
  3148. * guarantee that MSI will arrive after the status block.
  3149. */
  3150. static irqreturn_t tg3_msi(int irq, void *dev_id)
  3151. {
  3152. struct net_device *dev = dev_id;
  3153. struct tg3 *tp = netdev_priv(dev);
  3154. prefetch(tp->hw_status);
  3155. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3156. /*
  3157. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3158. * chip-internal interrupt pending events.
  3159. * Writing non-zero to intr-mbox-0 additional tells the
  3160. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3161. * event coalescing.
  3162. */
  3163. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3164. if (likely(!tg3_irq_sync(tp)))
  3165. netif_rx_schedule(dev, &tp->napi);
  3166. return IRQ_RETVAL(1);
  3167. }
  3168. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3169. {
  3170. struct net_device *dev = dev_id;
  3171. struct tg3 *tp = netdev_priv(dev);
  3172. struct tg3_hw_status *sblk = tp->hw_status;
  3173. unsigned int handled = 1;
  3174. /* In INTx mode, it is possible for the interrupt to arrive at
  3175. * the CPU before the status block posted prior to the interrupt.
  3176. * Reading the PCI State register will confirm whether the
  3177. * interrupt is ours and will flush the status block.
  3178. */
  3179. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  3180. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3181. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3182. handled = 0;
  3183. goto out;
  3184. }
  3185. }
  3186. /*
  3187. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3188. * chip-internal interrupt pending events.
  3189. * Writing non-zero to intr-mbox-0 additional tells the
  3190. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3191. * event coalescing.
  3192. *
  3193. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3194. * spurious interrupts. The flush impacts performance but
  3195. * excessive spurious interrupts can be worse in some cases.
  3196. */
  3197. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3198. if (tg3_irq_sync(tp))
  3199. goto out;
  3200. sblk->status &= ~SD_STATUS_UPDATED;
  3201. if (likely(tg3_has_work(tp))) {
  3202. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3203. netif_rx_schedule(dev, &tp->napi);
  3204. } else {
  3205. /* No work, shared interrupt perhaps? re-enable
  3206. * interrupts, and flush that PCI write
  3207. */
  3208. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3209. 0x00000000);
  3210. }
  3211. out:
  3212. return IRQ_RETVAL(handled);
  3213. }
  3214. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  3215. {
  3216. struct net_device *dev = dev_id;
  3217. struct tg3 *tp = netdev_priv(dev);
  3218. struct tg3_hw_status *sblk = tp->hw_status;
  3219. unsigned int handled = 1;
  3220. /* In INTx mode, it is possible for the interrupt to arrive at
  3221. * the CPU before the status block posted prior to the interrupt.
  3222. * Reading the PCI State register will confirm whether the
  3223. * interrupt is ours and will flush the status block.
  3224. */
  3225. if (unlikely(sblk->status_tag == tp->last_tag)) {
  3226. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3227. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3228. handled = 0;
  3229. goto out;
  3230. }
  3231. }
  3232. /*
  3233. * writing any value to intr-mbox-0 clears PCI INTA# and
  3234. * chip-internal interrupt pending events.
  3235. * writing non-zero to intr-mbox-0 additional tells the
  3236. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3237. * event coalescing.
  3238. *
  3239. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3240. * spurious interrupts. The flush impacts performance but
  3241. * excessive spurious interrupts can be worse in some cases.
  3242. */
  3243. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3244. if (tg3_irq_sync(tp))
  3245. goto out;
  3246. if (netif_rx_schedule_prep(dev, &tp->napi)) {
  3247. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3248. /* Update last_tag to mark that this status has been
  3249. * seen. Because interrupt may be shared, we may be
  3250. * racing with tg3_poll(), so only update last_tag
  3251. * if tg3_poll() is not scheduled.
  3252. */
  3253. tp->last_tag = sblk->status_tag;
  3254. __netif_rx_schedule(dev, &tp->napi);
  3255. }
  3256. out:
  3257. return IRQ_RETVAL(handled);
  3258. }
  3259. /* ISR for interrupt test */
  3260. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  3261. {
  3262. struct net_device *dev = dev_id;
  3263. struct tg3 *tp = netdev_priv(dev);
  3264. struct tg3_hw_status *sblk = tp->hw_status;
  3265. if ((sblk->status & SD_STATUS_UPDATED) ||
  3266. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3267. tg3_disable_ints(tp);
  3268. return IRQ_RETVAL(1);
  3269. }
  3270. return IRQ_RETVAL(0);
  3271. }
  3272. static int tg3_init_hw(struct tg3 *, int);
  3273. static int tg3_halt(struct tg3 *, int, int);
  3274. /* Restart hardware after configuration changes, self-test, etc.
  3275. * Invoked with tp->lock held.
  3276. */
  3277. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  3278. {
  3279. int err;
  3280. err = tg3_init_hw(tp, reset_phy);
  3281. if (err) {
  3282. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  3283. "aborting.\n", tp->dev->name);
  3284. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3285. tg3_full_unlock(tp);
  3286. del_timer_sync(&tp->timer);
  3287. tp->irq_sync = 0;
  3288. napi_enable(&tp->napi);
  3289. dev_close(tp->dev);
  3290. tg3_full_lock(tp, 0);
  3291. }
  3292. return err;
  3293. }
  3294. #ifdef CONFIG_NET_POLL_CONTROLLER
  3295. static void tg3_poll_controller(struct net_device *dev)
  3296. {
  3297. struct tg3 *tp = netdev_priv(dev);
  3298. tg3_interrupt(tp->pdev->irq, dev);
  3299. }
  3300. #endif
  3301. static void tg3_reset_task(struct work_struct *work)
  3302. {
  3303. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  3304. unsigned int restart_timer;
  3305. tg3_full_lock(tp, 0);
  3306. if (!netif_running(tp->dev)) {
  3307. tg3_full_unlock(tp);
  3308. return;
  3309. }
  3310. tg3_full_unlock(tp);
  3311. tg3_netif_stop(tp);
  3312. tg3_full_lock(tp, 1);
  3313. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3314. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3315. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  3316. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  3317. tp->write32_rx_mbox = tg3_write_flush_reg32;
  3318. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  3319. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  3320. }
  3321. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3322. if (tg3_init_hw(tp, 1))
  3323. goto out;
  3324. tg3_netif_start(tp);
  3325. if (restart_timer)
  3326. mod_timer(&tp->timer, jiffies + 1);
  3327. out:
  3328. tg3_full_unlock(tp);
  3329. }
  3330. static void tg3_dump_short_state(struct tg3 *tp)
  3331. {
  3332. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  3333. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  3334. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  3335. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  3336. }
  3337. static void tg3_tx_timeout(struct net_device *dev)
  3338. {
  3339. struct tg3 *tp = netdev_priv(dev);
  3340. if (netif_msg_tx_err(tp)) {
  3341. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  3342. dev->name);
  3343. tg3_dump_short_state(tp);
  3344. }
  3345. schedule_work(&tp->reset_task);
  3346. }
  3347. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  3348. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  3349. {
  3350. u32 base = (u32) mapping & 0xffffffff;
  3351. return ((base > 0xffffdcc0) &&
  3352. (base + len + 8 < base));
  3353. }
  3354. /* Test for DMA addresses > 40-bit */
  3355. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  3356. int len)
  3357. {
  3358. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  3359. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  3360. return (((u64) mapping + len) > DMA_40BIT_MASK);
  3361. return 0;
  3362. #else
  3363. return 0;
  3364. #endif
  3365. }
  3366. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  3367. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  3368. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  3369. u32 last_plus_one, u32 *start,
  3370. u32 base_flags, u32 mss)
  3371. {
  3372. struct sk_buff *new_skb = skb_copy(skb, GFP_ATOMIC);
  3373. dma_addr_t new_addr = 0;
  3374. u32 entry = *start;
  3375. int i, ret = 0;
  3376. if (!new_skb) {
  3377. ret = -1;
  3378. } else {
  3379. /* New SKB is guaranteed to be linear. */
  3380. entry = *start;
  3381. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  3382. PCI_DMA_TODEVICE);
  3383. /* Make sure new skb does not cross any 4G boundaries.
  3384. * Drop the packet if it does.
  3385. */
  3386. if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  3387. ret = -1;
  3388. dev_kfree_skb(new_skb);
  3389. new_skb = NULL;
  3390. } else {
  3391. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  3392. base_flags, 1 | (mss << 1));
  3393. *start = NEXT_TX(entry);
  3394. }
  3395. }
  3396. /* Now clean up the sw ring entries. */
  3397. i = 0;
  3398. while (entry != last_plus_one) {
  3399. int len;
  3400. if (i == 0)
  3401. len = skb_headlen(skb);
  3402. else
  3403. len = skb_shinfo(skb)->frags[i-1].size;
  3404. pci_unmap_single(tp->pdev,
  3405. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  3406. len, PCI_DMA_TODEVICE);
  3407. if (i == 0) {
  3408. tp->tx_buffers[entry].skb = new_skb;
  3409. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  3410. } else {
  3411. tp->tx_buffers[entry].skb = NULL;
  3412. }
  3413. entry = NEXT_TX(entry);
  3414. i++;
  3415. }
  3416. dev_kfree_skb(skb);
  3417. return ret;
  3418. }
  3419. static void tg3_set_txd(struct tg3 *tp, int entry,
  3420. dma_addr_t mapping, int len, u32 flags,
  3421. u32 mss_and_is_end)
  3422. {
  3423. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3424. int is_end = (mss_and_is_end & 0x1);
  3425. u32 mss = (mss_and_is_end >> 1);
  3426. u32 vlan_tag = 0;
  3427. if (is_end)
  3428. flags |= TXD_FLAG_END;
  3429. if (flags & TXD_FLAG_VLAN) {
  3430. vlan_tag = flags >> 16;
  3431. flags &= 0xffff;
  3432. }
  3433. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3434. txd->addr_hi = ((u64) mapping >> 32);
  3435. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3436. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3437. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3438. }
  3439. /* hard_start_xmit for devices that don't have any bugs and
  3440. * support TG3_FLG2_HW_TSO_2 only.
  3441. */
  3442. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3443. {
  3444. struct tg3 *tp = netdev_priv(dev);
  3445. dma_addr_t mapping;
  3446. u32 len, entry, base_flags, mss;
  3447. len = skb_headlen(skb);
  3448. /* We are running in BH disabled context with netif_tx_lock
  3449. * and TX reclaim runs via tp->napi.poll inside of a software
  3450. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3451. * no IRQ context deadlocks to worry about either. Rejoice!
  3452. */
  3453. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3454. if (!netif_queue_stopped(dev)) {
  3455. netif_stop_queue(dev);
  3456. /* This is a hard error, log it. */
  3457. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3458. "queue awake!\n", dev->name);
  3459. }
  3460. return NETDEV_TX_BUSY;
  3461. }
  3462. entry = tp->tx_prod;
  3463. base_flags = 0;
  3464. mss = 0;
  3465. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  3466. int tcp_opt_len, ip_tcp_len;
  3467. if (skb_header_cloned(skb) &&
  3468. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3469. dev_kfree_skb(skb);
  3470. goto out_unlock;
  3471. }
  3472. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  3473. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  3474. else {
  3475. struct iphdr *iph = ip_hdr(skb);
  3476. tcp_opt_len = tcp_optlen(skb);
  3477. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3478. iph->check = 0;
  3479. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3480. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  3481. }
  3482. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3483. TXD_FLAG_CPU_POST_DMA);
  3484. tcp_hdr(skb)->check = 0;
  3485. }
  3486. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  3487. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3488. #if TG3_VLAN_TAG_USED
  3489. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3490. base_flags |= (TXD_FLAG_VLAN |
  3491. (vlan_tx_tag_get(skb) << 16));
  3492. #endif
  3493. /* Queue skb data, a.k.a. the main skb fragment. */
  3494. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3495. tp->tx_buffers[entry].skb = skb;
  3496. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3497. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3498. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3499. entry = NEXT_TX(entry);
  3500. /* Now loop through additional data fragments, and queue them. */
  3501. if (skb_shinfo(skb)->nr_frags > 0) {
  3502. unsigned int i, last;
  3503. last = skb_shinfo(skb)->nr_frags - 1;
  3504. for (i = 0; i <= last; i++) {
  3505. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3506. len = frag->size;
  3507. mapping = pci_map_page(tp->pdev,
  3508. frag->page,
  3509. frag->page_offset,
  3510. len, PCI_DMA_TODEVICE);
  3511. tp->tx_buffers[entry].skb = NULL;
  3512. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3513. tg3_set_txd(tp, entry, mapping, len,
  3514. base_flags, (i == last) | (mss << 1));
  3515. entry = NEXT_TX(entry);
  3516. }
  3517. }
  3518. /* Packets are ready, update Tx producer idx local and on card. */
  3519. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3520. tp->tx_prod = entry;
  3521. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  3522. netif_stop_queue(dev);
  3523. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  3524. netif_wake_queue(tp->dev);
  3525. }
  3526. out_unlock:
  3527. mmiowb();
  3528. dev->trans_start = jiffies;
  3529. return NETDEV_TX_OK;
  3530. }
  3531. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  3532. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  3533. * TSO header is greater than 80 bytes.
  3534. */
  3535. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  3536. {
  3537. struct sk_buff *segs, *nskb;
  3538. /* Estimate the number of fragments in the worst case */
  3539. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  3540. netif_stop_queue(tp->dev);
  3541. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  3542. return NETDEV_TX_BUSY;
  3543. netif_wake_queue(tp->dev);
  3544. }
  3545. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  3546. if (unlikely(IS_ERR(segs)))
  3547. goto tg3_tso_bug_end;
  3548. do {
  3549. nskb = segs;
  3550. segs = segs->next;
  3551. nskb->next = NULL;
  3552. tg3_start_xmit_dma_bug(nskb, tp->dev);
  3553. } while (segs);
  3554. tg3_tso_bug_end:
  3555. dev_kfree_skb(skb);
  3556. return NETDEV_TX_OK;
  3557. }
  3558. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  3559. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  3560. */
  3561. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  3562. {
  3563. struct tg3 *tp = netdev_priv(dev);
  3564. dma_addr_t mapping;
  3565. u32 len, entry, base_flags, mss;
  3566. int would_hit_hwbug;
  3567. len = skb_headlen(skb);
  3568. /* We are running in BH disabled context with netif_tx_lock
  3569. * and TX reclaim runs via tp->napi.poll inside of a software
  3570. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3571. * no IRQ context deadlocks to worry about either. Rejoice!
  3572. */
  3573. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3574. if (!netif_queue_stopped(dev)) {
  3575. netif_stop_queue(dev);
  3576. /* This is a hard error, log it. */
  3577. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3578. "queue awake!\n", dev->name);
  3579. }
  3580. return NETDEV_TX_BUSY;
  3581. }
  3582. entry = tp->tx_prod;
  3583. base_flags = 0;
  3584. if (skb->ip_summed == CHECKSUM_PARTIAL)
  3585. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3586. mss = 0;
  3587. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  3588. struct iphdr *iph;
  3589. int tcp_opt_len, ip_tcp_len, hdr_len;
  3590. if (skb_header_cloned(skb) &&
  3591. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3592. dev_kfree_skb(skb);
  3593. goto out_unlock;
  3594. }
  3595. tcp_opt_len = tcp_optlen(skb);
  3596. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3597. hdr_len = ip_tcp_len + tcp_opt_len;
  3598. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  3599. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  3600. return (tg3_tso_bug(tp, skb));
  3601. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3602. TXD_FLAG_CPU_POST_DMA);
  3603. iph = ip_hdr(skb);
  3604. iph->check = 0;
  3605. iph->tot_len = htons(mss + hdr_len);
  3606. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  3607. tcp_hdr(skb)->check = 0;
  3608. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  3609. } else
  3610. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  3611. iph->daddr, 0,
  3612. IPPROTO_TCP,
  3613. 0);
  3614. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  3615. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  3616. if (tcp_opt_len || iph->ihl > 5) {
  3617. int tsflags;
  3618. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  3619. mss |= (tsflags << 11);
  3620. }
  3621. } else {
  3622. if (tcp_opt_len || iph->ihl > 5) {
  3623. int tsflags;
  3624. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  3625. base_flags |= tsflags << 12;
  3626. }
  3627. }
  3628. }
  3629. #if TG3_VLAN_TAG_USED
  3630. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3631. base_flags |= (TXD_FLAG_VLAN |
  3632. (vlan_tx_tag_get(skb) << 16));
  3633. #endif
  3634. /* Queue skb data, a.k.a. the main skb fragment. */
  3635. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3636. tp->tx_buffers[entry].skb = skb;
  3637. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3638. would_hit_hwbug = 0;
  3639. if (tg3_4g_overflow_test(mapping, len))
  3640. would_hit_hwbug = 1;
  3641. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3642. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3643. entry = NEXT_TX(entry);
  3644. /* Now loop through additional data fragments, and queue them. */
  3645. if (skb_shinfo(skb)->nr_frags > 0) {
  3646. unsigned int i, last;
  3647. last = skb_shinfo(skb)->nr_frags - 1;
  3648. for (i = 0; i <= last; i++) {
  3649. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3650. len = frag->size;
  3651. mapping = pci_map_page(tp->pdev,
  3652. frag->page,
  3653. frag->page_offset,
  3654. len, PCI_DMA_TODEVICE);
  3655. tp->tx_buffers[entry].skb = NULL;
  3656. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3657. if (tg3_4g_overflow_test(mapping, len))
  3658. would_hit_hwbug = 1;
  3659. if (tg3_40bit_overflow_test(tp, mapping, len))
  3660. would_hit_hwbug = 1;
  3661. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  3662. tg3_set_txd(tp, entry, mapping, len,
  3663. base_flags, (i == last)|(mss << 1));
  3664. else
  3665. tg3_set_txd(tp, entry, mapping, len,
  3666. base_flags, (i == last));
  3667. entry = NEXT_TX(entry);
  3668. }
  3669. }
  3670. if (would_hit_hwbug) {
  3671. u32 last_plus_one = entry;
  3672. u32 start;
  3673. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  3674. start &= (TG3_TX_RING_SIZE - 1);
  3675. /* If the workaround fails due to memory/mapping
  3676. * failure, silently drop this packet.
  3677. */
  3678. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  3679. &start, base_flags, mss))
  3680. goto out_unlock;
  3681. entry = start;
  3682. }
  3683. /* Packets are ready, update Tx producer idx local and on card. */
  3684. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3685. tp->tx_prod = entry;
  3686. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  3687. netif_stop_queue(dev);
  3688. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  3689. netif_wake_queue(tp->dev);
  3690. }
  3691. out_unlock:
  3692. mmiowb();
  3693. dev->trans_start = jiffies;
  3694. return NETDEV_TX_OK;
  3695. }
  3696. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  3697. int new_mtu)
  3698. {
  3699. dev->mtu = new_mtu;
  3700. if (new_mtu > ETH_DATA_LEN) {
  3701. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3702. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  3703. ethtool_op_set_tso(dev, 0);
  3704. }
  3705. else
  3706. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  3707. } else {
  3708. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  3709. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  3710. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  3711. }
  3712. }
  3713. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  3714. {
  3715. struct tg3 *tp = netdev_priv(dev);
  3716. int err;
  3717. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  3718. return -EINVAL;
  3719. if (!netif_running(dev)) {
  3720. /* We'll just catch it later when the
  3721. * device is up'd.
  3722. */
  3723. tg3_set_mtu(dev, tp, new_mtu);
  3724. return 0;
  3725. }
  3726. tg3_netif_stop(tp);
  3727. tg3_full_lock(tp, 1);
  3728. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3729. tg3_set_mtu(dev, tp, new_mtu);
  3730. err = tg3_restart_hw(tp, 0);
  3731. if (!err)
  3732. tg3_netif_start(tp);
  3733. tg3_full_unlock(tp);
  3734. return err;
  3735. }
  3736. /* Free up pending packets in all rx/tx rings.
  3737. *
  3738. * The chip has been shut down and the driver detached from
  3739. * the networking, so no interrupts or new tx packets will
  3740. * end up in the driver. tp->{tx,}lock is not held and we are not
  3741. * in an interrupt context and thus may sleep.
  3742. */
  3743. static void tg3_free_rings(struct tg3 *tp)
  3744. {
  3745. struct ring_info *rxp;
  3746. int i;
  3747. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3748. rxp = &tp->rx_std_buffers[i];
  3749. if (rxp->skb == NULL)
  3750. continue;
  3751. pci_unmap_single(tp->pdev,
  3752. pci_unmap_addr(rxp, mapping),
  3753. tp->rx_pkt_buf_sz - tp->rx_offset,
  3754. PCI_DMA_FROMDEVICE);
  3755. dev_kfree_skb_any(rxp->skb);
  3756. rxp->skb = NULL;
  3757. }
  3758. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3759. rxp = &tp->rx_jumbo_buffers[i];
  3760. if (rxp->skb == NULL)
  3761. continue;
  3762. pci_unmap_single(tp->pdev,
  3763. pci_unmap_addr(rxp, mapping),
  3764. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  3765. PCI_DMA_FROMDEVICE);
  3766. dev_kfree_skb_any(rxp->skb);
  3767. rxp->skb = NULL;
  3768. }
  3769. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  3770. struct tx_ring_info *txp;
  3771. struct sk_buff *skb;
  3772. int j;
  3773. txp = &tp->tx_buffers[i];
  3774. skb = txp->skb;
  3775. if (skb == NULL) {
  3776. i++;
  3777. continue;
  3778. }
  3779. pci_unmap_single(tp->pdev,
  3780. pci_unmap_addr(txp, mapping),
  3781. skb_headlen(skb),
  3782. PCI_DMA_TODEVICE);
  3783. txp->skb = NULL;
  3784. i++;
  3785. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  3786. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  3787. pci_unmap_page(tp->pdev,
  3788. pci_unmap_addr(txp, mapping),
  3789. skb_shinfo(skb)->frags[j].size,
  3790. PCI_DMA_TODEVICE);
  3791. i++;
  3792. }
  3793. dev_kfree_skb_any(skb);
  3794. }
  3795. }
  3796. /* Initialize tx/rx rings for packet processing.
  3797. *
  3798. * The chip has been shut down and the driver detached from
  3799. * the networking, so no interrupts or new tx packets will
  3800. * end up in the driver. tp->{tx,}lock are held and thus
  3801. * we may not sleep.
  3802. */
  3803. static int tg3_init_rings(struct tg3 *tp)
  3804. {
  3805. u32 i;
  3806. /* Free up all the SKBs. */
  3807. tg3_free_rings(tp);
  3808. /* Zero out all descriptors. */
  3809. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  3810. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  3811. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  3812. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  3813. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  3814. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  3815. (tp->dev->mtu > ETH_DATA_LEN))
  3816. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  3817. /* Initialize invariants of the rings, we only set this
  3818. * stuff once. This works because the card does not
  3819. * write into the rx buffer posting rings.
  3820. */
  3821. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3822. struct tg3_rx_buffer_desc *rxd;
  3823. rxd = &tp->rx_std[i];
  3824. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  3825. << RXD_LEN_SHIFT;
  3826. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  3827. rxd->opaque = (RXD_OPAQUE_RING_STD |
  3828. (i << RXD_OPAQUE_INDEX_SHIFT));
  3829. }
  3830. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3831. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3832. struct tg3_rx_buffer_desc *rxd;
  3833. rxd = &tp->rx_jumbo[i];
  3834. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  3835. << RXD_LEN_SHIFT;
  3836. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  3837. RXD_FLAG_JUMBO;
  3838. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  3839. (i << RXD_OPAQUE_INDEX_SHIFT));
  3840. }
  3841. }
  3842. /* Now allocate fresh SKBs for each rx ring. */
  3843. for (i = 0; i < tp->rx_pending; i++) {
  3844. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  3845. printk(KERN_WARNING PFX
  3846. "%s: Using a smaller RX standard ring, "
  3847. "only %d out of %d buffers were allocated "
  3848. "successfully.\n",
  3849. tp->dev->name, i, tp->rx_pending);
  3850. if (i == 0)
  3851. return -ENOMEM;
  3852. tp->rx_pending = i;
  3853. break;
  3854. }
  3855. }
  3856. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3857. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  3858. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  3859. -1, i) < 0) {
  3860. printk(KERN_WARNING PFX
  3861. "%s: Using a smaller RX jumbo ring, "
  3862. "only %d out of %d buffers were "
  3863. "allocated successfully.\n",
  3864. tp->dev->name, i, tp->rx_jumbo_pending);
  3865. if (i == 0) {
  3866. tg3_free_rings(tp);
  3867. return -ENOMEM;
  3868. }
  3869. tp->rx_jumbo_pending = i;
  3870. break;
  3871. }
  3872. }
  3873. }
  3874. return 0;
  3875. }
  3876. /*
  3877. * Must not be invoked with interrupt sources disabled and
  3878. * the hardware shutdown down.
  3879. */
  3880. static void tg3_free_consistent(struct tg3 *tp)
  3881. {
  3882. kfree(tp->rx_std_buffers);
  3883. tp->rx_std_buffers = NULL;
  3884. if (tp->rx_std) {
  3885. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3886. tp->rx_std, tp->rx_std_mapping);
  3887. tp->rx_std = NULL;
  3888. }
  3889. if (tp->rx_jumbo) {
  3890. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3891. tp->rx_jumbo, tp->rx_jumbo_mapping);
  3892. tp->rx_jumbo = NULL;
  3893. }
  3894. if (tp->rx_rcb) {
  3895. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3896. tp->rx_rcb, tp->rx_rcb_mapping);
  3897. tp->rx_rcb = NULL;
  3898. }
  3899. if (tp->tx_ring) {
  3900. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3901. tp->tx_ring, tp->tx_desc_mapping);
  3902. tp->tx_ring = NULL;
  3903. }
  3904. if (tp->hw_status) {
  3905. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  3906. tp->hw_status, tp->status_mapping);
  3907. tp->hw_status = NULL;
  3908. }
  3909. if (tp->hw_stats) {
  3910. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  3911. tp->hw_stats, tp->stats_mapping);
  3912. tp->hw_stats = NULL;
  3913. }
  3914. }
  3915. /*
  3916. * Must not be invoked with interrupt sources disabled and
  3917. * the hardware shutdown down. Can sleep.
  3918. */
  3919. static int tg3_alloc_consistent(struct tg3 *tp)
  3920. {
  3921. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  3922. (TG3_RX_RING_SIZE +
  3923. TG3_RX_JUMBO_RING_SIZE)) +
  3924. (sizeof(struct tx_ring_info) *
  3925. TG3_TX_RING_SIZE),
  3926. GFP_KERNEL);
  3927. if (!tp->rx_std_buffers)
  3928. return -ENOMEM;
  3929. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  3930. tp->tx_buffers = (struct tx_ring_info *)
  3931. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  3932. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3933. &tp->rx_std_mapping);
  3934. if (!tp->rx_std)
  3935. goto err_out;
  3936. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3937. &tp->rx_jumbo_mapping);
  3938. if (!tp->rx_jumbo)
  3939. goto err_out;
  3940. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3941. &tp->rx_rcb_mapping);
  3942. if (!tp->rx_rcb)
  3943. goto err_out;
  3944. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3945. &tp->tx_desc_mapping);
  3946. if (!tp->tx_ring)
  3947. goto err_out;
  3948. tp->hw_status = pci_alloc_consistent(tp->pdev,
  3949. TG3_HW_STATUS_SIZE,
  3950. &tp->status_mapping);
  3951. if (!tp->hw_status)
  3952. goto err_out;
  3953. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  3954. sizeof(struct tg3_hw_stats),
  3955. &tp->stats_mapping);
  3956. if (!tp->hw_stats)
  3957. goto err_out;
  3958. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3959. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3960. return 0;
  3961. err_out:
  3962. tg3_free_consistent(tp);
  3963. return -ENOMEM;
  3964. }
  3965. #define MAX_WAIT_CNT 1000
  3966. /* To stop a block, clear the enable bit and poll till it
  3967. * clears. tp->lock is held.
  3968. */
  3969. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  3970. {
  3971. unsigned int i;
  3972. u32 val;
  3973. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  3974. switch (ofs) {
  3975. case RCVLSC_MODE:
  3976. case DMAC_MODE:
  3977. case MBFREE_MODE:
  3978. case BUFMGR_MODE:
  3979. case MEMARB_MODE:
  3980. /* We can't enable/disable these bits of the
  3981. * 5705/5750, just say success.
  3982. */
  3983. return 0;
  3984. default:
  3985. break;
  3986. };
  3987. }
  3988. val = tr32(ofs);
  3989. val &= ~enable_bit;
  3990. tw32_f(ofs, val);
  3991. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3992. udelay(100);
  3993. val = tr32(ofs);
  3994. if ((val & enable_bit) == 0)
  3995. break;
  3996. }
  3997. if (i == MAX_WAIT_CNT && !silent) {
  3998. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  3999. "ofs=%lx enable_bit=%x\n",
  4000. ofs, enable_bit);
  4001. return -ENODEV;
  4002. }
  4003. return 0;
  4004. }
  4005. /* tp->lock is held. */
  4006. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4007. {
  4008. int i, err;
  4009. tg3_disable_ints(tp);
  4010. tp->rx_mode &= ~RX_MODE_ENABLE;
  4011. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4012. udelay(10);
  4013. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4014. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4015. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4016. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4017. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4018. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4019. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4020. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4021. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4022. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4023. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4024. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4025. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4026. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4027. tw32_f(MAC_MODE, tp->mac_mode);
  4028. udelay(40);
  4029. tp->tx_mode &= ~TX_MODE_ENABLE;
  4030. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4031. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4032. udelay(100);
  4033. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4034. break;
  4035. }
  4036. if (i >= MAX_WAIT_CNT) {
  4037. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4038. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4039. tp->dev->name, tr32(MAC_TX_MODE));
  4040. err |= -ENODEV;
  4041. }
  4042. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4043. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4044. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4045. tw32(FTQ_RESET, 0xffffffff);
  4046. tw32(FTQ_RESET, 0x00000000);
  4047. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4048. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4049. if (tp->hw_status)
  4050. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4051. if (tp->hw_stats)
  4052. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4053. return err;
  4054. }
  4055. /* tp->lock is held. */
  4056. static int tg3_nvram_lock(struct tg3 *tp)
  4057. {
  4058. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4059. int i;
  4060. if (tp->nvram_lock_cnt == 0) {
  4061. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  4062. for (i = 0; i < 8000; i++) {
  4063. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  4064. break;
  4065. udelay(20);
  4066. }
  4067. if (i == 8000) {
  4068. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  4069. return -ENODEV;
  4070. }
  4071. }
  4072. tp->nvram_lock_cnt++;
  4073. }
  4074. return 0;
  4075. }
  4076. /* tp->lock is held. */
  4077. static void tg3_nvram_unlock(struct tg3 *tp)
  4078. {
  4079. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4080. if (tp->nvram_lock_cnt > 0)
  4081. tp->nvram_lock_cnt--;
  4082. if (tp->nvram_lock_cnt == 0)
  4083. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  4084. }
  4085. }
  4086. /* tp->lock is held. */
  4087. static void tg3_enable_nvram_access(struct tg3 *tp)
  4088. {
  4089. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4090. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4091. u32 nvaccess = tr32(NVRAM_ACCESS);
  4092. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  4093. }
  4094. }
  4095. /* tp->lock is held. */
  4096. static void tg3_disable_nvram_access(struct tg3 *tp)
  4097. {
  4098. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4099. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4100. u32 nvaccess = tr32(NVRAM_ACCESS);
  4101. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  4102. }
  4103. }
  4104. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4105. {
  4106. int i;
  4107. u32 apedata;
  4108. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4109. if (apedata != APE_SEG_SIG_MAGIC)
  4110. return;
  4111. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4112. if (apedata != APE_FW_STATUS_READY)
  4113. return;
  4114. /* Wait for up to 1 millisecond for APE to service previous event. */
  4115. for (i = 0; i < 10; i++) {
  4116. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4117. return;
  4118. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4119. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4120. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4121. event | APE_EVENT_STATUS_EVENT_PENDING);
  4122. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4123. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4124. break;
  4125. udelay(100);
  4126. }
  4127. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4128. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4129. }
  4130. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4131. {
  4132. u32 event;
  4133. u32 apedata;
  4134. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4135. return;
  4136. switch (kind) {
  4137. case RESET_KIND_INIT:
  4138. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4139. APE_HOST_SEG_SIG_MAGIC);
  4140. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4141. APE_HOST_SEG_LEN_MAGIC);
  4142. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4143. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4144. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4145. APE_HOST_DRIVER_ID_MAGIC);
  4146. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4147. APE_HOST_BEHAV_NO_PHYLOCK);
  4148. event = APE_EVENT_STATUS_STATE_START;
  4149. break;
  4150. case RESET_KIND_SHUTDOWN:
  4151. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4152. break;
  4153. case RESET_KIND_SUSPEND:
  4154. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4155. break;
  4156. default:
  4157. return;
  4158. }
  4159. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4160. tg3_ape_send_event(tp, event);
  4161. }
  4162. /* tp->lock is held. */
  4163. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4164. {
  4165. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4166. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4167. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4168. switch (kind) {
  4169. case RESET_KIND_INIT:
  4170. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4171. DRV_STATE_START);
  4172. break;
  4173. case RESET_KIND_SHUTDOWN:
  4174. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4175. DRV_STATE_UNLOAD);
  4176. break;
  4177. case RESET_KIND_SUSPEND:
  4178. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4179. DRV_STATE_SUSPEND);
  4180. break;
  4181. default:
  4182. break;
  4183. };
  4184. }
  4185. if (kind == RESET_KIND_INIT ||
  4186. kind == RESET_KIND_SUSPEND)
  4187. tg3_ape_driver_state_change(tp, kind);
  4188. }
  4189. /* tp->lock is held. */
  4190. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4191. {
  4192. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4193. switch (kind) {
  4194. case RESET_KIND_INIT:
  4195. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4196. DRV_STATE_START_DONE);
  4197. break;
  4198. case RESET_KIND_SHUTDOWN:
  4199. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4200. DRV_STATE_UNLOAD_DONE);
  4201. break;
  4202. default:
  4203. break;
  4204. };
  4205. }
  4206. if (kind == RESET_KIND_SHUTDOWN)
  4207. tg3_ape_driver_state_change(tp, kind);
  4208. }
  4209. /* tp->lock is held. */
  4210. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  4211. {
  4212. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4213. switch (kind) {
  4214. case RESET_KIND_INIT:
  4215. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4216. DRV_STATE_START);
  4217. break;
  4218. case RESET_KIND_SHUTDOWN:
  4219. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4220. DRV_STATE_UNLOAD);
  4221. break;
  4222. case RESET_KIND_SUSPEND:
  4223. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4224. DRV_STATE_SUSPEND);
  4225. break;
  4226. default:
  4227. break;
  4228. };
  4229. }
  4230. }
  4231. static int tg3_poll_fw(struct tg3 *tp)
  4232. {
  4233. int i;
  4234. u32 val;
  4235. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4236. /* Wait up to 20ms for init done. */
  4237. for (i = 0; i < 200; i++) {
  4238. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  4239. return 0;
  4240. udelay(100);
  4241. }
  4242. return -ENODEV;
  4243. }
  4244. /* Wait for firmware initialization to complete. */
  4245. for (i = 0; i < 100000; i++) {
  4246. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  4247. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  4248. break;
  4249. udelay(10);
  4250. }
  4251. /* Chip might not be fitted with firmware. Some Sun onboard
  4252. * parts are configured like that. So don't signal the timeout
  4253. * of the above loop as an error, but do report the lack of
  4254. * running firmware once.
  4255. */
  4256. if (i >= 100000 &&
  4257. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  4258. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  4259. printk(KERN_INFO PFX "%s: No firmware running.\n",
  4260. tp->dev->name);
  4261. }
  4262. return 0;
  4263. }
  4264. /* Save PCI command register before chip reset */
  4265. static void tg3_save_pci_state(struct tg3 *tp)
  4266. {
  4267. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  4268. }
  4269. /* Restore PCI state after chip reset */
  4270. static void tg3_restore_pci_state(struct tg3 *tp)
  4271. {
  4272. u32 val;
  4273. /* Re-enable indirect register accesses. */
  4274. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  4275. tp->misc_host_ctrl);
  4276. /* Set MAX PCI retry to zero. */
  4277. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  4278. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4279. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  4280. val |= PCISTATE_RETRY_SAME_DMA;
  4281. /* Allow reads and writes to the APE register and memory space. */
  4282. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  4283. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  4284. PCISTATE_ALLOW_APE_SHMEM_WR;
  4285. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  4286. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  4287. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  4288. pcie_set_readrq(tp->pdev, 4096);
  4289. else {
  4290. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  4291. tp->pci_cacheline_sz);
  4292. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  4293. tp->pci_lat_timer);
  4294. }
  4295. /* Make sure PCI-X relaxed ordering bit is clear. */
  4296. if (tp->pcix_cap) {
  4297. u16 pcix_cmd;
  4298. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4299. &pcix_cmd);
  4300. pcix_cmd &= ~PCI_X_CMD_ERO;
  4301. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4302. pcix_cmd);
  4303. }
  4304. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4305. /* Chip reset on 5780 will reset MSI enable bit,
  4306. * so need to restore it.
  4307. */
  4308. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  4309. u16 ctrl;
  4310. pci_read_config_word(tp->pdev,
  4311. tp->msi_cap + PCI_MSI_FLAGS,
  4312. &ctrl);
  4313. pci_write_config_word(tp->pdev,
  4314. tp->msi_cap + PCI_MSI_FLAGS,
  4315. ctrl | PCI_MSI_FLAGS_ENABLE);
  4316. val = tr32(MSGINT_MODE);
  4317. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  4318. }
  4319. }
  4320. }
  4321. static void tg3_stop_fw(struct tg3 *);
  4322. /* tp->lock is held. */
  4323. static int tg3_chip_reset(struct tg3 *tp)
  4324. {
  4325. u32 val;
  4326. void (*write_op)(struct tg3 *, u32, u32);
  4327. int err;
  4328. tg3_nvram_lock(tp);
  4329. /* No matching tg3_nvram_unlock() after this because
  4330. * chip reset below will undo the nvram lock.
  4331. */
  4332. tp->nvram_lock_cnt = 0;
  4333. /* GRC_MISC_CFG core clock reset will clear the memory
  4334. * enable bit in PCI register 4 and the MSI enable bit
  4335. * on some chips, so we save relevant registers here.
  4336. */
  4337. tg3_save_pci_state(tp);
  4338. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  4339. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  4340. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  4341. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  4342. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  4343. tw32(GRC_FASTBOOT_PC, 0);
  4344. /*
  4345. * We must avoid the readl() that normally takes place.
  4346. * It locks machines, causes machine checks, and other
  4347. * fun things. So, temporarily disable the 5701
  4348. * hardware workaround, while we do the reset.
  4349. */
  4350. write_op = tp->write32;
  4351. if (write_op == tg3_write_flush_reg32)
  4352. tp->write32 = tg3_write32;
  4353. /* Prevent the irq handler from reading or writing PCI registers
  4354. * during chip reset when the memory enable bit in the PCI command
  4355. * register may be cleared. The chip does not generate interrupt
  4356. * at this time, but the irq handler may still be called due to irq
  4357. * sharing or irqpoll.
  4358. */
  4359. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  4360. if (tp->hw_status) {
  4361. tp->hw_status->status = 0;
  4362. tp->hw_status->status_tag = 0;
  4363. }
  4364. tp->last_tag = 0;
  4365. smp_mb();
  4366. synchronize_irq(tp->pdev->irq);
  4367. /* do the reset */
  4368. val = GRC_MISC_CFG_CORECLK_RESET;
  4369. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4370. if (tr32(0x7e2c) == 0x60) {
  4371. tw32(0x7e2c, 0x20);
  4372. }
  4373. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4374. tw32(GRC_MISC_CFG, (1 << 29));
  4375. val |= (1 << 29);
  4376. }
  4377. }
  4378. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4379. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  4380. tw32(GRC_VCPU_EXT_CTRL,
  4381. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  4382. }
  4383. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4384. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  4385. tw32(GRC_MISC_CFG, val);
  4386. /* restore 5701 hardware bug workaround write method */
  4387. tp->write32 = write_op;
  4388. /* Unfortunately, we have to delay before the PCI read back.
  4389. * Some 575X chips even will not respond to a PCI cfg access
  4390. * when the reset command is given to the chip.
  4391. *
  4392. * How do these hardware designers expect things to work
  4393. * properly if the PCI write is posted for a long period
  4394. * of time? It is always necessary to have some method by
  4395. * which a register read back can occur to push the write
  4396. * out which does the reset.
  4397. *
  4398. * For most tg3 variants the trick below was working.
  4399. * Ho hum...
  4400. */
  4401. udelay(120);
  4402. /* Flush PCI posted writes. The normal MMIO registers
  4403. * are inaccessible at this time so this is the only
  4404. * way to make this reliably (actually, this is no longer
  4405. * the case, see above). I tried to use indirect
  4406. * register read/write but this upset some 5701 variants.
  4407. */
  4408. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  4409. udelay(120);
  4410. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4411. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  4412. int i;
  4413. u32 cfg_val;
  4414. /* Wait for link training to complete. */
  4415. for (i = 0; i < 5000; i++)
  4416. udelay(100);
  4417. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  4418. pci_write_config_dword(tp->pdev, 0xc4,
  4419. cfg_val | (1 << 15));
  4420. }
  4421. /* Set PCIE max payload size and clear error status. */
  4422. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  4423. }
  4424. tg3_restore_pci_state(tp);
  4425. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  4426. val = 0;
  4427. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4428. val = tr32(MEMARB_MODE);
  4429. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  4430. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  4431. tg3_stop_fw(tp);
  4432. tw32(0x5000, 0x400);
  4433. }
  4434. tw32(GRC_MODE, tp->grc_mode);
  4435. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  4436. val = tr32(0xc4);
  4437. tw32(0xc4, val | (1 << 15));
  4438. }
  4439. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  4440. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4441. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  4442. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  4443. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  4444. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4445. }
  4446. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4447. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  4448. tw32_f(MAC_MODE, tp->mac_mode);
  4449. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  4450. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  4451. tw32_f(MAC_MODE, tp->mac_mode);
  4452. } else
  4453. tw32_f(MAC_MODE, 0);
  4454. udelay(40);
  4455. err = tg3_poll_fw(tp);
  4456. if (err)
  4457. return err;
  4458. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  4459. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4460. val = tr32(0x7c00);
  4461. tw32(0x7c00, val | (1 << 25));
  4462. }
  4463. /* Reprobe ASF enable state. */
  4464. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  4465. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  4466. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  4467. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  4468. u32 nic_cfg;
  4469. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  4470. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  4471. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  4472. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  4473. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  4474. }
  4475. }
  4476. return 0;
  4477. }
  4478. /* tp->lock is held. */
  4479. static void tg3_stop_fw(struct tg3 *tp)
  4480. {
  4481. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  4482. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  4483. u32 val;
  4484. int i;
  4485. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  4486. val = tr32(GRC_RX_CPU_EVENT);
  4487. val |= (1 << 14);
  4488. tw32(GRC_RX_CPU_EVENT, val);
  4489. /* Wait for RX cpu to ACK the event. */
  4490. for (i = 0; i < 100; i++) {
  4491. if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
  4492. break;
  4493. udelay(1);
  4494. }
  4495. }
  4496. }
  4497. /* tp->lock is held. */
  4498. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  4499. {
  4500. int err;
  4501. tg3_stop_fw(tp);
  4502. tg3_write_sig_pre_reset(tp, kind);
  4503. tg3_abort_hw(tp, silent);
  4504. err = tg3_chip_reset(tp);
  4505. tg3_write_sig_legacy(tp, kind);
  4506. tg3_write_sig_post_reset(tp, kind);
  4507. if (err)
  4508. return err;
  4509. return 0;
  4510. }
  4511. #define TG3_FW_RELEASE_MAJOR 0x0
  4512. #define TG3_FW_RELASE_MINOR 0x0
  4513. #define TG3_FW_RELEASE_FIX 0x0
  4514. #define TG3_FW_START_ADDR 0x08000000
  4515. #define TG3_FW_TEXT_ADDR 0x08000000
  4516. #define TG3_FW_TEXT_LEN 0x9c0
  4517. #define TG3_FW_RODATA_ADDR 0x080009c0
  4518. #define TG3_FW_RODATA_LEN 0x60
  4519. #define TG3_FW_DATA_ADDR 0x08000a40
  4520. #define TG3_FW_DATA_LEN 0x20
  4521. #define TG3_FW_SBSS_ADDR 0x08000a60
  4522. #define TG3_FW_SBSS_LEN 0xc
  4523. #define TG3_FW_BSS_ADDR 0x08000a70
  4524. #define TG3_FW_BSS_LEN 0x10
  4525. static const u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  4526. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  4527. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  4528. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  4529. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  4530. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  4531. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  4532. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  4533. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  4534. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  4535. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  4536. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  4537. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  4538. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  4539. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  4540. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  4541. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4542. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  4543. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  4544. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  4545. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4546. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  4547. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  4548. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4549. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4550. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4551. 0, 0, 0, 0, 0, 0,
  4552. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  4553. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4554. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4555. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4556. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  4557. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  4558. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  4559. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  4560. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4561. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4562. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  4563. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4564. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4565. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4566. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  4567. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  4568. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  4569. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  4570. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  4571. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  4572. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  4573. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  4574. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  4575. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  4576. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  4577. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  4578. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  4579. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  4580. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  4581. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  4582. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  4583. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  4584. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  4585. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  4586. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  4587. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  4588. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  4589. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  4590. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  4591. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  4592. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  4593. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  4594. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  4595. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  4596. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  4597. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  4598. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  4599. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  4600. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  4601. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  4602. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  4603. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  4604. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  4605. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  4606. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  4607. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  4608. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  4609. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  4610. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  4611. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  4612. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  4613. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  4614. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  4615. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  4616. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  4617. };
  4618. static const u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  4619. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  4620. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  4621. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4622. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  4623. 0x00000000
  4624. };
  4625. #if 0 /* All zeros, don't eat up space with it. */
  4626. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  4627. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4628. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  4629. };
  4630. #endif
  4631. #define RX_CPU_SCRATCH_BASE 0x30000
  4632. #define RX_CPU_SCRATCH_SIZE 0x04000
  4633. #define TX_CPU_SCRATCH_BASE 0x34000
  4634. #define TX_CPU_SCRATCH_SIZE 0x04000
  4635. /* tp->lock is held. */
  4636. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  4637. {
  4638. int i;
  4639. BUG_ON(offset == TX_CPU_BASE &&
  4640. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  4641. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4642. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  4643. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  4644. return 0;
  4645. }
  4646. if (offset == RX_CPU_BASE) {
  4647. for (i = 0; i < 10000; i++) {
  4648. tw32(offset + CPU_STATE, 0xffffffff);
  4649. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4650. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4651. break;
  4652. }
  4653. tw32(offset + CPU_STATE, 0xffffffff);
  4654. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  4655. udelay(10);
  4656. } else {
  4657. for (i = 0; i < 10000; i++) {
  4658. tw32(offset + CPU_STATE, 0xffffffff);
  4659. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4660. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4661. break;
  4662. }
  4663. }
  4664. if (i >= 10000) {
  4665. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  4666. "and %s CPU\n",
  4667. tp->dev->name,
  4668. (offset == RX_CPU_BASE ? "RX" : "TX"));
  4669. return -ENODEV;
  4670. }
  4671. /* Clear firmware's nvram arbitration. */
  4672. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  4673. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  4674. return 0;
  4675. }
  4676. struct fw_info {
  4677. unsigned int text_base;
  4678. unsigned int text_len;
  4679. const u32 *text_data;
  4680. unsigned int rodata_base;
  4681. unsigned int rodata_len;
  4682. const u32 *rodata_data;
  4683. unsigned int data_base;
  4684. unsigned int data_len;
  4685. const u32 *data_data;
  4686. };
  4687. /* tp->lock is held. */
  4688. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  4689. int cpu_scratch_size, struct fw_info *info)
  4690. {
  4691. int err, lock_err, i;
  4692. void (*write_op)(struct tg3 *, u32, u32);
  4693. if (cpu_base == TX_CPU_BASE &&
  4694. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4695. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  4696. "TX cpu firmware on %s which is 5705.\n",
  4697. tp->dev->name);
  4698. return -EINVAL;
  4699. }
  4700. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4701. write_op = tg3_write_mem;
  4702. else
  4703. write_op = tg3_write_indirect_reg32;
  4704. /* It is possible that bootcode is still loading at this point.
  4705. * Get the nvram lock first before halting the cpu.
  4706. */
  4707. lock_err = tg3_nvram_lock(tp);
  4708. err = tg3_halt_cpu(tp, cpu_base);
  4709. if (!lock_err)
  4710. tg3_nvram_unlock(tp);
  4711. if (err)
  4712. goto out;
  4713. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  4714. write_op(tp, cpu_scratch_base + i, 0);
  4715. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4716. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  4717. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  4718. write_op(tp, (cpu_scratch_base +
  4719. (info->text_base & 0xffff) +
  4720. (i * sizeof(u32))),
  4721. (info->text_data ?
  4722. info->text_data[i] : 0));
  4723. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  4724. write_op(tp, (cpu_scratch_base +
  4725. (info->rodata_base & 0xffff) +
  4726. (i * sizeof(u32))),
  4727. (info->rodata_data ?
  4728. info->rodata_data[i] : 0));
  4729. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  4730. write_op(tp, (cpu_scratch_base +
  4731. (info->data_base & 0xffff) +
  4732. (i * sizeof(u32))),
  4733. (info->data_data ?
  4734. info->data_data[i] : 0));
  4735. err = 0;
  4736. out:
  4737. return err;
  4738. }
  4739. /* tp->lock is held. */
  4740. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  4741. {
  4742. struct fw_info info;
  4743. int err, i;
  4744. info.text_base = TG3_FW_TEXT_ADDR;
  4745. info.text_len = TG3_FW_TEXT_LEN;
  4746. info.text_data = &tg3FwText[0];
  4747. info.rodata_base = TG3_FW_RODATA_ADDR;
  4748. info.rodata_len = TG3_FW_RODATA_LEN;
  4749. info.rodata_data = &tg3FwRodata[0];
  4750. info.data_base = TG3_FW_DATA_ADDR;
  4751. info.data_len = TG3_FW_DATA_LEN;
  4752. info.data_data = NULL;
  4753. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  4754. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  4755. &info);
  4756. if (err)
  4757. return err;
  4758. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  4759. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  4760. &info);
  4761. if (err)
  4762. return err;
  4763. /* Now startup only the RX cpu. */
  4764. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4765. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4766. for (i = 0; i < 5; i++) {
  4767. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  4768. break;
  4769. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4770. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  4771. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4772. udelay(1000);
  4773. }
  4774. if (i >= 5) {
  4775. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  4776. "to set RX CPU PC, is %08x should be %08x\n",
  4777. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  4778. TG3_FW_TEXT_ADDR);
  4779. return -ENODEV;
  4780. }
  4781. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4782. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  4783. return 0;
  4784. }
  4785. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  4786. #define TG3_TSO_FW_RELASE_MINOR 0x6
  4787. #define TG3_TSO_FW_RELEASE_FIX 0x0
  4788. #define TG3_TSO_FW_START_ADDR 0x08000000
  4789. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  4790. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  4791. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  4792. #define TG3_TSO_FW_RODATA_LEN 0x60
  4793. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  4794. #define TG3_TSO_FW_DATA_LEN 0x30
  4795. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  4796. #define TG3_TSO_FW_SBSS_LEN 0x2c
  4797. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  4798. #define TG3_TSO_FW_BSS_LEN 0x894
  4799. static const u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  4800. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  4801. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  4802. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4803. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  4804. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  4805. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  4806. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  4807. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  4808. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  4809. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  4810. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  4811. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  4812. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  4813. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  4814. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  4815. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  4816. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  4817. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  4818. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4819. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  4820. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  4821. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  4822. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  4823. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  4824. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  4825. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  4826. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  4827. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  4828. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  4829. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4830. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  4831. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  4832. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  4833. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  4834. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  4835. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  4836. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  4837. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  4838. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4839. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  4840. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  4841. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  4842. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  4843. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  4844. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  4845. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  4846. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  4847. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4848. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  4849. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4850. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  4851. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  4852. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  4853. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  4854. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  4855. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  4856. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  4857. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  4858. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  4859. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  4860. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  4861. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  4862. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  4863. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  4864. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  4865. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  4866. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  4867. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  4868. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  4869. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  4870. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  4871. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  4872. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  4873. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  4874. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  4875. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  4876. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  4877. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  4878. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  4879. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  4880. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  4881. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  4882. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  4883. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  4884. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  4885. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  4886. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  4887. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4888. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  4889. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  4890. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  4891. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  4892. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  4893. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  4894. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  4895. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  4896. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  4897. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  4898. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  4899. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  4900. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  4901. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  4902. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  4903. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  4904. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  4905. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  4906. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  4907. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  4908. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  4909. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  4910. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  4911. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  4912. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  4913. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  4914. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  4915. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  4916. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  4917. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  4918. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  4919. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  4920. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  4921. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  4922. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  4923. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  4924. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  4925. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  4926. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  4927. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  4928. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  4929. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  4930. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  4931. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  4932. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  4933. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4934. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  4935. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  4936. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  4937. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  4938. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4939. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  4940. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  4941. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  4942. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  4943. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  4944. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  4945. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  4946. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  4947. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  4948. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  4949. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  4950. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  4951. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  4952. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  4953. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  4954. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  4955. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  4956. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  4957. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  4958. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  4959. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  4960. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  4961. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  4962. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  4963. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  4964. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  4965. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  4966. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  4967. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  4968. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  4969. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4970. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  4971. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  4972. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  4973. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  4974. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  4975. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  4976. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  4977. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  4978. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  4979. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  4980. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  4981. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  4982. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  4983. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  4984. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  4985. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  4986. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  4987. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  4988. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  4989. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  4990. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  4991. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  4992. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  4993. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  4994. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  4995. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4996. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  4997. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  4998. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  4999. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  5000. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  5001. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  5002. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  5003. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  5004. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  5005. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  5006. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  5007. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  5008. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  5009. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  5010. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  5011. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  5012. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  5013. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  5014. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  5015. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  5016. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  5017. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  5018. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  5019. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  5020. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5021. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  5022. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  5023. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  5024. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  5025. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  5026. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  5027. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  5028. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  5029. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  5030. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  5031. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  5032. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  5033. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  5034. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  5035. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  5036. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  5037. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5038. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  5039. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  5040. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  5041. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  5042. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  5043. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  5044. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  5045. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  5046. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  5047. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  5048. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  5049. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  5050. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  5051. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  5052. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  5053. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  5054. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  5055. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  5056. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  5057. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  5058. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  5059. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  5060. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  5061. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  5062. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  5063. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  5064. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5065. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  5066. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  5067. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  5068. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  5069. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  5070. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  5071. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  5072. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  5073. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  5074. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  5075. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  5076. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  5077. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  5078. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  5079. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  5080. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  5081. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  5082. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  5083. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  5084. };
  5085. static const u32 tg3TsoFwRodata[] = {
  5086. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5087. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  5088. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  5089. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  5090. 0x00000000,
  5091. };
  5092. static const u32 tg3TsoFwData[] = {
  5093. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  5094. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5095. 0x00000000,
  5096. };
  5097. /* 5705 needs a special version of the TSO firmware. */
  5098. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  5099. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  5100. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  5101. #define TG3_TSO5_FW_START_ADDR 0x00010000
  5102. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  5103. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  5104. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  5105. #define TG3_TSO5_FW_RODATA_LEN 0x50
  5106. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  5107. #define TG3_TSO5_FW_DATA_LEN 0x20
  5108. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  5109. #define TG3_TSO5_FW_SBSS_LEN 0x28
  5110. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  5111. #define TG3_TSO5_FW_BSS_LEN 0x88
  5112. static const u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  5113. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  5114. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  5115. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5116. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  5117. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  5118. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  5119. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5120. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  5121. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  5122. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  5123. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  5124. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  5125. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  5126. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  5127. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  5128. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  5129. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  5130. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  5131. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  5132. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  5133. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  5134. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  5135. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  5136. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  5137. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  5138. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  5139. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  5140. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  5141. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  5142. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  5143. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5144. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  5145. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  5146. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  5147. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  5148. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  5149. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  5150. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  5151. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  5152. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  5153. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  5154. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  5155. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  5156. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  5157. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  5158. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  5159. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  5160. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  5161. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  5162. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  5163. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  5164. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  5165. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  5166. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  5167. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  5168. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  5169. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  5170. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  5171. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  5172. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  5173. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  5174. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  5175. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  5176. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  5177. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  5178. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  5179. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5180. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  5181. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  5182. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  5183. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  5184. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  5185. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  5186. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  5187. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  5188. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  5189. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  5190. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  5191. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  5192. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  5193. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  5194. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  5195. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  5196. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  5197. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  5198. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  5199. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  5200. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  5201. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  5202. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  5203. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  5204. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  5205. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  5206. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  5207. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  5208. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  5209. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  5210. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  5211. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  5212. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  5213. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  5214. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  5215. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  5216. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  5217. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  5218. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  5219. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5220. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5221. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  5222. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  5223. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  5224. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  5225. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  5226. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  5227. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  5228. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  5229. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  5230. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5231. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5232. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  5233. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  5234. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  5235. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  5236. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5237. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  5238. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  5239. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  5240. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  5241. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  5242. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  5243. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  5244. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  5245. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  5246. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  5247. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  5248. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  5249. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  5250. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  5251. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  5252. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  5253. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  5254. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  5255. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  5256. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  5257. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  5258. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  5259. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  5260. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5261. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  5262. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  5263. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  5264. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5265. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  5266. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  5267. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5268. 0x00000000, 0x00000000, 0x00000000,
  5269. };
  5270. static const u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  5271. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5272. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  5273. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5274. 0x00000000, 0x00000000, 0x00000000,
  5275. };
  5276. static const u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  5277. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  5278. 0x00000000, 0x00000000, 0x00000000,
  5279. };
  5280. /* tp->lock is held. */
  5281. static int tg3_load_tso_firmware(struct tg3 *tp)
  5282. {
  5283. struct fw_info info;
  5284. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5285. int err, i;
  5286. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5287. return 0;
  5288. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5289. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  5290. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  5291. info.text_data = &tg3Tso5FwText[0];
  5292. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  5293. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  5294. info.rodata_data = &tg3Tso5FwRodata[0];
  5295. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  5296. info.data_len = TG3_TSO5_FW_DATA_LEN;
  5297. info.data_data = &tg3Tso5FwData[0];
  5298. cpu_base = RX_CPU_BASE;
  5299. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5300. cpu_scratch_size = (info.text_len +
  5301. info.rodata_len +
  5302. info.data_len +
  5303. TG3_TSO5_FW_SBSS_LEN +
  5304. TG3_TSO5_FW_BSS_LEN);
  5305. } else {
  5306. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  5307. info.text_len = TG3_TSO_FW_TEXT_LEN;
  5308. info.text_data = &tg3TsoFwText[0];
  5309. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  5310. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  5311. info.rodata_data = &tg3TsoFwRodata[0];
  5312. info.data_base = TG3_TSO_FW_DATA_ADDR;
  5313. info.data_len = TG3_TSO_FW_DATA_LEN;
  5314. info.data_data = &tg3TsoFwData[0];
  5315. cpu_base = TX_CPU_BASE;
  5316. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5317. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5318. }
  5319. err = tg3_load_firmware_cpu(tp, cpu_base,
  5320. cpu_scratch_base, cpu_scratch_size,
  5321. &info);
  5322. if (err)
  5323. return err;
  5324. /* Now startup the cpu. */
  5325. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5326. tw32_f(cpu_base + CPU_PC, info.text_base);
  5327. for (i = 0; i < 5; i++) {
  5328. if (tr32(cpu_base + CPU_PC) == info.text_base)
  5329. break;
  5330. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5331. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5332. tw32_f(cpu_base + CPU_PC, info.text_base);
  5333. udelay(1000);
  5334. }
  5335. if (i >= 5) {
  5336. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5337. "to set CPU PC, is %08x should be %08x\n",
  5338. tp->dev->name, tr32(cpu_base + CPU_PC),
  5339. info.text_base);
  5340. return -ENODEV;
  5341. }
  5342. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5343. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5344. return 0;
  5345. }
  5346. /* tp->lock is held. */
  5347. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  5348. {
  5349. u32 addr_high, addr_low;
  5350. int i;
  5351. addr_high = ((tp->dev->dev_addr[0] << 8) |
  5352. tp->dev->dev_addr[1]);
  5353. addr_low = ((tp->dev->dev_addr[2] << 24) |
  5354. (tp->dev->dev_addr[3] << 16) |
  5355. (tp->dev->dev_addr[4] << 8) |
  5356. (tp->dev->dev_addr[5] << 0));
  5357. for (i = 0; i < 4; i++) {
  5358. if (i == 1 && skip_mac_1)
  5359. continue;
  5360. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  5361. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  5362. }
  5363. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  5364. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5365. for (i = 0; i < 12; i++) {
  5366. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  5367. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  5368. }
  5369. }
  5370. addr_high = (tp->dev->dev_addr[0] +
  5371. tp->dev->dev_addr[1] +
  5372. tp->dev->dev_addr[2] +
  5373. tp->dev->dev_addr[3] +
  5374. tp->dev->dev_addr[4] +
  5375. tp->dev->dev_addr[5]) &
  5376. TX_BACKOFF_SEED_MASK;
  5377. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  5378. }
  5379. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5380. {
  5381. struct tg3 *tp = netdev_priv(dev);
  5382. struct sockaddr *addr = p;
  5383. int err = 0, skip_mac_1 = 0;
  5384. if (!is_valid_ether_addr(addr->sa_data))
  5385. return -EINVAL;
  5386. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5387. if (!netif_running(dev))
  5388. return 0;
  5389. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5390. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5391. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5392. addr0_low = tr32(MAC_ADDR_0_LOW);
  5393. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5394. addr1_low = tr32(MAC_ADDR_1_LOW);
  5395. /* Skip MAC addr 1 if ASF is using it. */
  5396. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5397. !(addr1_high == 0 && addr1_low == 0))
  5398. skip_mac_1 = 1;
  5399. }
  5400. spin_lock_bh(&tp->lock);
  5401. __tg3_set_mac_addr(tp, skip_mac_1);
  5402. spin_unlock_bh(&tp->lock);
  5403. return err;
  5404. }
  5405. /* tp->lock is held. */
  5406. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5407. dma_addr_t mapping, u32 maxlen_flags,
  5408. u32 nic_addr)
  5409. {
  5410. tg3_write_mem(tp,
  5411. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5412. ((u64) mapping >> 32));
  5413. tg3_write_mem(tp,
  5414. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5415. ((u64) mapping & 0xffffffff));
  5416. tg3_write_mem(tp,
  5417. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5418. maxlen_flags);
  5419. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5420. tg3_write_mem(tp,
  5421. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5422. nic_addr);
  5423. }
  5424. static void __tg3_set_rx_mode(struct net_device *);
  5425. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5426. {
  5427. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5428. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5429. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5430. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5431. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5432. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5433. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5434. }
  5435. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5436. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5437. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5438. u32 val = ec->stats_block_coalesce_usecs;
  5439. if (!netif_carrier_ok(tp->dev))
  5440. val = 0;
  5441. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5442. }
  5443. }
  5444. /* tp->lock is held. */
  5445. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5446. {
  5447. u32 val, rdmac_mode;
  5448. int i, err, limit;
  5449. tg3_disable_ints(tp);
  5450. tg3_stop_fw(tp);
  5451. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5452. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5453. tg3_abort_hw(tp, 1);
  5454. }
  5455. if (reset_phy)
  5456. tg3_phy_reset(tp);
  5457. err = tg3_chip_reset(tp);
  5458. if (err)
  5459. return err;
  5460. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5461. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  5462. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1) {
  5463. val = tr32(TG3_CPMU_CTRL);
  5464. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5465. tw32(TG3_CPMU_CTRL, val);
  5466. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5467. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5468. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5469. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5470. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5471. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5472. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5473. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5474. val = tr32(TG3_CPMU_HST_ACC);
  5475. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5476. val |= CPMU_HST_ACC_MACCLK_6_25;
  5477. tw32(TG3_CPMU_HST_ACC, val);
  5478. }
  5479. /* This works around an issue with Athlon chipsets on
  5480. * B3 tigon3 silicon. This bit has no effect on any
  5481. * other revision. But do not set this on PCI Express
  5482. * chips and don't even touch the clocks if the CPMU is present.
  5483. */
  5484. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5485. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5486. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5487. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5488. }
  5489. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5490. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5491. val = tr32(TG3PCI_PCISTATE);
  5492. val |= PCISTATE_RETRY_SAME_DMA;
  5493. tw32(TG3PCI_PCISTATE, val);
  5494. }
  5495. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5496. /* Allow reads and writes to the
  5497. * APE register and memory space.
  5498. */
  5499. val = tr32(TG3PCI_PCISTATE);
  5500. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5501. PCISTATE_ALLOW_APE_SHMEM_WR;
  5502. tw32(TG3PCI_PCISTATE, val);
  5503. }
  5504. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5505. /* Enable some hw fixes. */
  5506. val = tr32(TG3PCI_MSI_DATA);
  5507. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5508. tw32(TG3PCI_MSI_DATA, val);
  5509. }
  5510. /* Descriptor ring init may make accesses to the
  5511. * NIC SRAM area to setup the TX descriptors, so we
  5512. * can only do this after the hardware has been
  5513. * successfully reset.
  5514. */
  5515. err = tg3_init_rings(tp);
  5516. if (err)
  5517. return err;
  5518. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  5519. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  5520. /* This value is determined during the probe time DMA
  5521. * engine test, tg3_test_dma.
  5522. */
  5523. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5524. }
  5525. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5526. GRC_MODE_4X_NIC_SEND_RINGS |
  5527. GRC_MODE_NO_TX_PHDR_CSUM |
  5528. GRC_MODE_NO_RX_PHDR_CSUM);
  5529. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5530. /* Pseudo-header checksum is done by hardware logic and not
  5531. * the offload processers, so make the chip do the pseudo-
  5532. * header checksums on receive. For transmit it is more
  5533. * convenient to do the pseudo-header checksum in software
  5534. * as Linux does that on transmit for us in all cases.
  5535. */
  5536. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5537. tw32(GRC_MODE,
  5538. tp->grc_mode |
  5539. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5540. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5541. val = tr32(GRC_MISC_CFG);
  5542. val &= ~0xff;
  5543. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5544. tw32(GRC_MISC_CFG, val);
  5545. /* Initialize MBUF/DESC pool. */
  5546. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5547. /* Do nothing. */
  5548. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5549. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5550. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5551. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5552. else
  5553. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5554. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5555. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5556. }
  5557. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5558. int fw_len;
  5559. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  5560. TG3_TSO5_FW_RODATA_LEN +
  5561. TG3_TSO5_FW_DATA_LEN +
  5562. TG3_TSO5_FW_SBSS_LEN +
  5563. TG3_TSO5_FW_BSS_LEN);
  5564. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5565. tw32(BUFMGR_MB_POOL_ADDR,
  5566. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5567. tw32(BUFMGR_MB_POOL_SIZE,
  5568. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5569. }
  5570. if (tp->dev->mtu <= ETH_DATA_LEN) {
  5571. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5572. tp->bufmgr_config.mbuf_read_dma_low_water);
  5573. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5574. tp->bufmgr_config.mbuf_mac_rx_low_water);
  5575. tw32(BUFMGR_MB_HIGH_WATER,
  5576. tp->bufmgr_config.mbuf_high_water);
  5577. } else {
  5578. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5579. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  5580. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5581. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  5582. tw32(BUFMGR_MB_HIGH_WATER,
  5583. tp->bufmgr_config.mbuf_high_water_jumbo);
  5584. }
  5585. tw32(BUFMGR_DMA_LOW_WATER,
  5586. tp->bufmgr_config.dma_low_water);
  5587. tw32(BUFMGR_DMA_HIGH_WATER,
  5588. tp->bufmgr_config.dma_high_water);
  5589. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  5590. for (i = 0; i < 2000; i++) {
  5591. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  5592. break;
  5593. udelay(10);
  5594. }
  5595. if (i >= 2000) {
  5596. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  5597. tp->dev->name);
  5598. return -ENODEV;
  5599. }
  5600. /* Setup replenish threshold. */
  5601. val = tp->rx_pending / 8;
  5602. if (val == 0)
  5603. val = 1;
  5604. else if (val > tp->rx_std_max_post)
  5605. val = tp->rx_std_max_post;
  5606. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5607. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  5608. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  5609. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  5610. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  5611. }
  5612. tw32(RCVBDI_STD_THRESH, val);
  5613. /* Initialize TG3_BDINFO's at:
  5614. * RCVDBDI_STD_BD: standard eth size rx ring
  5615. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  5616. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  5617. *
  5618. * like so:
  5619. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  5620. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  5621. * ring attribute flags
  5622. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  5623. *
  5624. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  5625. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  5626. *
  5627. * The size of each ring is fixed in the firmware, but the location is
  5628. * configurable.
  5629. */
  5630. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5631. ((u64) tp->rx_std_mapping >> 32));
  5632. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5633. ((u64) tp->rx_std_mapping & 0xffffffff));
  5634. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  5635. NIC_SRAM_RX_BUFFER_DESC);
  5636. /* Don't even try to program the JUMBO/MINI buffer descriptor
  5637. * configs on 5705.
  5638. */
  5639. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5640. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5641. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  5642. } else {
  5643. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5644. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5645. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5646. BDINFO_FLAGS_DISABLED);
  5647. /* Setup replenish threshold. */
  5648. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  5649. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5650. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5651. ((u64) tp->rx_jumbo_mapping >> 32));
  5652. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5653. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  5654. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5655. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5656. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  5657. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  5658. } else {
  5659. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5660. BDINFO_FLAGS_DISABLED);
  5661. }
  5662. }
  5663. /* There is only one send ring on 5705/5750, no need to explicitly
  5664. * disable the others.
  5665. */
  5666. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5667. /* Clear out send RCB ring in SRAM. */
  5668. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  5669. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5670. BDINFO_FLAGS_DISABLED);
  5671. }
  5672. tp->tx_prod = 0;
  5673. tp->tx_cons = 0;
  5674. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5675. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5676. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  5677. tp->tx_desc_mapping,
  5678. (TG3_TX_RING_SIZE <<
  5679. BDINFO_FLAGS_MAXLEN_SHIFT),
  5680. NIC_SRAM_TX_BUFFER_DESC);
  5681. /* There is only one receive return ring on 5705/5750, no need
  5682. * to explicitly disable the others.
  5683. */
  5684. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5685. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  5686. i += TG3_BDINFO_SIZE) {
  5687. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5688. BDINFO_FLAGS_DISABLED);
  5689. }
  5690. }
  5691. tp->rx_rcb_ptr = 0;
  5692. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5693. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  5694. tp->rx_rcb_mapping,
  5695. (TG3_RX_RCB_RING_SIZE(tp) <<
  5696. BDINFO_FLAGS_MAXLEN_SHIFT),
  5697. 0);
  5698. tp->rx_std_ptr = tp->rx_pending;
  5699. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  5700. tp->rx_std_ptr);
  5701. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  5702. tp->rx_jumbo_pending : 0;
  5703. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5704. tp->rx_jumbo_ptr);
  5705. /* Initialize MAC address and backoff seed. */
  5706. __tg3_set_mac_addr(tp, 0);
  5707. /* MTU + ethernet header + FCS + optional VLAN tag */
  5708. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  5709. /* The slot time is changed by tg3_setup_phy if we
  5710. * run at gigabit with half duplex.
  5711. */
  5712. tw32(MAC_TX_LENGTHS,
  5713. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5714. (6 << TX_LENGTHS_IPG_SHIFT) |
  5715. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5716. /* Receive rules. */
  5717. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5718. tw32(RCVLPC_CONFIG, 0x0181);
  5719. /* Calculate RDMAC_MODE setting early, we need it to determine
  5720. * the RCVLPC_STATE_ENABLE mask.
  5721. */
  5722. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5723. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5724. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5725. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5726. RDMAC_MODE_LNGREAD_ENAB);
  5727. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784)
  5728. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  5729. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  5730. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  5731. /* If statement applies to 5705 and 5750 PCI devices only */
  5732. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5733. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5734. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  5735. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  5736. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5737. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  5738. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5739. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  5740. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5741. }
  5742. }
  5743. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5744. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5745. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5746. rdmac_mode |= (1 << 27);
  5747. /* Receive/send statistics. */
  5748. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5749. val = tr32(RCVLPC_STATS_ENABLE);
  5750. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  5751. tw32(RCVLPC_STATS_ENABLE, val);
  5752. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  5753. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5754. val = tr32(RCVLPC_STATS_ENABLE);
  5755. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  5756. tw32(RCVLPC_STATS_ENABLE, val);
  5757. } else {
  5758. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  5759. }
  5760. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  5761. tw32(SNDDATAI_STATSENAB, 0xffffff);
  5762. tw32(SNDDATAI_STATSCTRL,
  5763. (SNDDATAI_SCTRL_ENABLE |
  5764. SNDDATAI_SCTRL_FASTUPD));
  5765. /* Setup host coalescing engine. */
  5766. tw32(HOSTCC_MODE, 0);
  5767. for (i = 0; i < 2000; i++) {
  5768. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  5769. break;
  5770. udelay(10);
  5771. }
  5772. __tg3_set_coalesce(tp, &tp->coal);
  5773. /* set status block DMA address */
  5774. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5775. ((u64) tp->status_mapping >> 32));
  5776. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5777. ((u64) tp->status_mapping & 0xffffffff));
  5778. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5779. /* Status/statistics block address. See tg3_timer,
  5780. * the tg3_periodic_fetch_stats call there, and
  5781. * tg3_get_stats to see how this works for 5705/5750 chips.
  5782. */
  5783. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5784. ((u64) tp->stats_mapping >> 32));
  5785. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5786. ((u64) tp->stats_mapping & 0xffffffff));
  5787. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  5788. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  5789. }
  5790. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  5791. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  5792. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  5793. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5794. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  5795. /* Clear statistics/status block in chip, and status block in ram. */
  5796. for (i = NIC_SRAM_STATS_BLK;
  5797. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5798. i += sizeof(u32)) {
  5799. tg3_write_mem(tp, i, 0);
  5800. udelay(40);
  5801. }
  5802. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5803. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5804. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5805. /* reset to prevent losing 1st rx packet intermittently */
  5806. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5807. udelay(10);
  5808. }
  5809. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5810. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5811. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5812. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5813. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  5814. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5815. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  5816. udelay(40);
  5817. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  5818. * If TG3_FLG2_IS_NIC is zero, we should read the
  5819. * register to preserve the GPIO settings for LOMs. The GPIOs,
  5820. * whether used as inputs or outputs, are set by boot code after
  5821. * reset.
  5822. */
  5823. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  5824. u32 gpio_mask;
  5825. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  5826. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  5827. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  5828. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  5829. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  5830. GRC_LCLCTRL_GPIO_OUTPUT3;
  5831. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5832. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  5833. tp->grc_local_ctrl &= ~gpio_mask;
  5834. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  5835. /* GPIO1 must be driven high for eeprom write protect */
  5836. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  5837. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  5838. GRC_LCLCTRL_GPIO_OUTPUT1);
  5839. }
  5840. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5841. udelay(100);
  5842. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  5843. tp->last_tag = 0;
  5844. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5845. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  5846. udelay(40);
  5847. }
  5848. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  5849. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  5850. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  5851. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  5852. WDMAC_MODE_LNGREAD_ENAB);
  5853. /* If statement applies to 5705 and 5750 PCI devices only */
  5854. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5855. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5856. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  5857. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  5858. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5859. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5860. /* nothing */
  5861. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5862. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  5863. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  5864. val |= WDMAC_MODE_RX_ACCEL;
  5865. }
  5866. }
  5867. /* Enable host coalescing bug fix */
  5868. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) ||
  5869. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787) ||
  5870. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784) ||
  5871. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761))
  5872. val |= (1 << 29);
  5873. tw32_f(WDMAC_MODE, val);
  5874. udelay(40);
  5875. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5876. u16 pcix_cmd;
  5877. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5878. &pcix_cmd);
  5879. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  5880. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  5881. pcix_cmd |= PCI_X_CMD_READ_2K;
  5882. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5883. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  5884. pcix_cmd |= PCI_X_CMD_READ_2K;
  5885. }
  5886. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5887. pcix_cmd);
  5888. }
  5889. tw32_f(RDMAC_MODE, rdmac_mode);
  5890. udelay(40);
  5891. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  5892. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5893. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  5894. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  5895. tw32(SNDDATAC_MODE,
  5896. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  5897. else
  5898. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  5899. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  5900. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  5901. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  5902. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  5903. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5904. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  5905. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  5906. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  5907. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  5908. err = tg3_load_5701_a0_firmware_fix(tp);
  5909. if (err)
  5910. return err;
  5911. }
  5912. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5913. err = tg3_load_tso_firmware(tp);
  5914. if (err)
  5915. return err;
  5916. }
  5917. tp->tx_mode = TX_MODE_ENABLE;
  5918. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5919. udelay(100);
  5920. tp->rx_mode = RX_MODE_ENABLE;
  5921. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  5922. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  5923. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  5924. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5925. udelay(10);
  5926. if (tp->link_config.phy_is_low_power) {
  5927. tp->link_config.phy_is_low_power = 0;
  5928. tp->link_config.speed = tp->link_config.orig_speed;
  5929. tp->link_config.duplex = tp->link_config.orig_duplex;
  5930. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  5931. }
  5932. tp->mi_mode = MAC_MI_MODE_BASE;
  5933. tw32_f(MAC_MI_MODE, tp->mi_mode);
  5934. udelay(80);
  5935. tw32(MAC_LED_CTRL, tp->led_ctrl);
  5936. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  5937. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5938. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5939. udelay(10);
  5940. }
  5941. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5942. udelay(10);
  5943. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5944. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  5945. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  5946. /* Set drive transmission level to 1.2V */
  5947. /* only if the signal pre-emphasis bit is not set */
  5948. val = tr32(MAC_SERDES_CFG);
  5949. val &= 0xfffff000;
  5950. val |= 0x880;
  5951. tw32(MAC_SERDES_CFG, val);
  5952. }
  5953. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  5954. tw32(MAC_SERDES_CFG, 0x616000);
  5955. }
  5956. /* Prevent chip from dropping frames when flow control
  5957. * is enabled.
  5958. */
  5959. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  5960. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  5961. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5962. /* Use hardware link auto-negotiation */
  5963. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  5964. }
  5965. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  5966. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  5967. u32 tmp;
  5968. tmp = tr32(SERDES_RX_CTRL);
  5969. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  5970. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  5971. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  5972. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5973. }
  5974. err = tg3_setup_phy(tp, 0);
  5975. if (err)
  5976. return err;
  5977. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5978. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  5979. u32 tmp;
  5980. /* Clear CRC stats. */
  5981. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  5982. tg3_writephy(tp, MII_TG3_TEST1,
  5983. tmp | MII_TG3_TEST1_CRC_EN);
  5984. tg3_readphy(tp, 0x14, &tmp);
  5985. }
  5986. }
  5987. __tg3_set_rx_mode(tp->dev);
  5988. /* Initialize receive rules. */
  5989. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  5990. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5991. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  5992. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5993. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5994. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5995. limit = 8;
  5996. else
  5997. limit = 16;
  5998. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  5999. limit -= 4;
  6000. switch (limit) {
  6001. case 16:
  6002. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6003. case 15:
  6004. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6005. case 14:
  6006. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6007. case 13:
  6008. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6009. case 12:
  6010. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6011. case 11:
  6012. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6013. case 10:
  6014. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6015. case 9:
  6016. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6017. case 8:
  6018. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6019. case 7:
  6020. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6021. case 6:
  6022. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6023. case 5:
  6024. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6025. case 4:
  6026. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6027. case 3:
  6028. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6029. case 2:
  6030. case 1:
  6031. default:
  6032. break;
  6033. };
  6034. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6035. /* Write our heartbeat update interval to APE. */
  6036. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6037. APE_HOST_HEARTBEAT_INT_DISABLE);
  6038. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6039. return 0;
  6040. }
  6041. /* Called at device open time to get the chip ready for
  6042. * packet processing. Invoked with tp->lock held.
  6043. */
  6044. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6045. {
  6046. int err;
  6047. /* Force the chip into D0. */
  6048. err = tg3_set_power_state(tp, PCI_D0);
  6049. if (err)
  6050. goto out;
  6051. tg3_switch_clocks(tp);
  6052. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6053. err = tg3_reset_hw(tp, reset_phy);
  6054. out:
  6055. return err;
  6056. }
  6057. #define TG3_STAT_ADD32(PSTAT, REG) \
  6058. do { u32 __val = tr32(REG); \
  6059. (PSTAT)->low += __val; \
  6060. if ((PSTAT)->low < __val) \
  6061. (PSTAT)->high += 1; \
  6062. } while (0)
  6063. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6064. {
  6065. struct tg3_hw_stats *sp = tp->hw_stats;
  6066. if (!netif_carrier_ok(tp->dev))
  6067. return;
  6068. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6069. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6070. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6071. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6072. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6073. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6074. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6075. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6076. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6077. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6078. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6079. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6080. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6081. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6082. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6083. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6084. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6085. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6086. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6087. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6088. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6089. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6090. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6091. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6092. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6093. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6094. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6095. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6096. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6097. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6098. }
  6099. static void tg3_timer(unsigned long __opaque)
  6100. {
  6101. struct tg3 *tp = (struct tg3 *) __opaque;
  6102. if (tp->irq_sync)
  6103. goto restart_timer;
  6104. spin_lock(&tp->lock);
  6105. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6106. /* All of this garbage is because when using non-tagged
  6107. * IRQ status the mailbox/status_block protocol the chip
  6108. * uses with the cpu is race prone.
  6109. */
  6110. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6111. tw32(GRC_LOCAL_CTRL,
  6112. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6113. } else {
  6114. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6115. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6116. }
  6117. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6118. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6119. spin_unlock(&tp->lock);
  6120. schedule_work(&tp->reset_task);
  6121. return;
  6122. }
  6123. }
  6124. /* This part only runs once per second. */
  6125. if (!--tp->timer_counter) {
  6126. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6127. tg3_periodic_fetch_stats(tp);
  6128. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6129. u32 mac_stat;
  6130. int phy_event;
  6131. mac_stat = tr32(MAC_STATUS);
  6132. phy_event = 0;
  6133. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6134. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6135. phy_event = 1;
  6136. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6137. phy_event = 1;
  6138. if (phy_event)
  6139. tg3_setup_phy(tp, 0);
  6140. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6141. u32 mac_stat = tr32(MAC_STATUS);
  6142. int need_setup = 0;
  6143. if (netif_carrier_ok(tp->dev) &&
  6144. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6145. need_setup = 1;
  6146. }
  6147. if (! netif_carrier_ok(tp->dev) &&
  6148. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6149. MAC_STATUS_SIGNAL_DET))) {
  6150. need_setup = 1;
  6151. }
  6152. if (need_setup) {
  6153. if (!tp->serdes_counter) {
  6154. tw32_f(MAC_MODE,
  6155. (tp->mac_mode &
  6156. ~MAC_MODE_PORT_MODE_MASK));
  6157. udelay(40);
  6158. tw32_f(MAC_MODE, tp->mac_mode);
  6159. udelay(40);
  6160. }
  6161. tg3_setup_phy(tp, 0);
  6162. }
  6163. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6164. tg3_serdes_parallel_detect(tp);
  6165. tp->timer_counter = tp->timer_multiplier;
  6166. }
  6167. /* Heartbeat is only sent once every 2 seconds.
  6168. *
  6169. * The heartbeat is to tell the ASF firmware that the host
  6170. * driver is still alive. In the event that the OS crashes,
  6171. * ASF needs to reset the hardware to free up the FIFO space
  6172. * that may be filled with rx packets destined for the host.
  6173. * If the FIFO is full, ASF will no longer function properly.
  6174. *
  6175. * Unintended resets have been reported on real time kernels
  6176. * where the timer doesn't run on time. Netpoll will also have
  6177. * same problem.
  6178. *
  6179. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6180. * to check the ring condition when the heartbeat is expiring
  6181. * before doing the reset. This will prevent most unintended
  6182. * resets.
  6183. */
  6184. if (!--tp->asf_counter) {
  6185. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6186. u32 val;
  6187. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6188. FWCMD_NICDRV_ALIVE3);
  6189. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6190. /* 5 seconds timeout */
  6191. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6192. val = tr32(GRC_RX_CPU_EVENT);
  6193. val |= (1 << 14);
  6194. tw32(GRC_RX_CPU_EVENT, val);
  6195. }
  6196. tp->asf_counter = tp->asf_multiplier;
  6197. }
  6198. spin_unlock(&tp->lock);
  6199. restart_timer:
  6200. tp->timer.expires = jiffies + tp->timer_offset;
  6201. add_timer(&tp->timer);
  6202. }
  6203. static int tg3_request_irq(struct tg3 *tp)
  6204. {
  6205. irq_handler_t fn;
  6206. unsigned long flags;
  6207. struct net_device *dev = tp->dev;
  6208. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6209. fn = tg3_msi;
  6210. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6211. fn = tg3_msi_1shot;
  6212. flags = IRQF_SAMPLE_RANDOM;
  6213. } else {
  6214. fn = tg3_interrupt;
  6215. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6216. fn = tg3_interrupt_tagged;
  6217. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6218. }
  6219. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6220. }
  6221. static int tg3_test_interrupt(struct tg3 *tp)
  6222. {
  6223. struct net_device *dev = tp->dev;
  6224. int err, i, intr_ok = 0;
  6225. if (!netif_running(dev))
  6226. return -ENODEV;
  6227. tg3_disable_ints(tp);
  6228. free_irq(tp->pdev->irq, dev);
  6229. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6230. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6231. if (err)
  6232. return err;
  6233. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6234. tg3_enable_ints(tp);
  6235. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6236. HOSTCC_MODE_NOW);
  6237. for (i = 0; i < 5; i++) {
  6238. u32 int_mbox, misc_host_ctrl;
  6239. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6240. TG3_64BIT_REG_LOW);
  6241. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6242. if ((int_mbox != 0) ||
  6243. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6244. intr_ok = 1;
  6245. break;
  6246. }
  6247. msleep(10);
  6248. }
  6249. tg3_disable_ints(tp);
  6250. free_irq(tp->pdev->irq, dev);
  6251. err = tg3_request_irq(tp);
  6252. if (err)
  6253. return err;
  6254. if (intr_ok)
  6255. return 0;
  6256. return -EIO;
  6257. }
  6258. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6259. * successfully restored
  6260. */
  6261. static int tg3_test_msi(struct tg3 *tp)
  6262. {
  6263. struct net_device *dev = tp->dev;
  6264. int err;
  6265. u16 pci_cmd;
  6266. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6267. return 0;
  6268. /* Turn off SERR reporting in case MSI terminates with Master
  6269. * Abort.
  6270. */
  6271. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6272. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6273. pci_cmd & ~PCI_COMMAND_SERR);
  6274. err = tg3_test_interrupt(tp);
  6275. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6276. if (!err)
  6277. return 0;
  6278. /* other failures */
  6279. if (err != -EIO)
  6280. return err;
  6281. /* MSI test failed, go back to INTx mode */
  6282. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6283. "switching to INTx mode. Please report this failure to "
  6284. "the PCI maintainer and include system chipset information.\n",
  6285. tp->dev->name);
  6286. free_irq(tp->pdev->irq, dev);
  6287. pci_disable_msi(tp->pdev);
  6288. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6289. err = tg3_request_irq(tp);
  6290. if (err)
  6291. return err;
  6292. /* Need to reset the chip because the MSI cycle may have terminated
  6293. * with Master Abort.
  6294. */
  6295. tg3_full_lock(tp, 1);
  6296. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6297. err = tg3_init_hw(tp, 1);
  6298. tg3_full_unlock(tp);
  6299. if (err)
  6300. free_irq(tp->pdev->irq, dev);
  6301. return err;
  6302. }
  6303. static int tg3_open(struct net_device *dev)
  6304. {
  6305. struct tg3 *tp = netdev_priv(dev);
  6306. int err;
  6307. netif_carrier_off(tp->dev);
  6308. tg3_full_lock(tp, 0);
  6309. err = tg3_set_power_state(tp, PCI_D0);
  6310. if (err) {
  6311. tg3_full_unlock(tp);
  6312. return err;
  6313. }
  6314. tg3_disable_ints(tp);
  6315. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6316. tg3_full_unlock(tp);
  6317. /* The placement of this call is tied
  6318. * to the setup and use of Host TX descriptors.
  6319. */
  6320. err = tg3_alloc_consistent(tp);
  6321. if (err)
  6322. return err;
  6323. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6324. /* All MSI supporting chips should support tagged
  6325. * status. Assert that this is the case.
  6326. */
  6327. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6328. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6329. "Not using MSI.\n", tp->dev->name);
  6330. } else if (pci_enable_msi(tp->pdev) == 0) {
  6331. u32 msi_mode;
  6332. msi_mode = tr32(MSGINT_MODE);
  6333. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6334. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6335. }
  6336. }
  6337. err = tg3_request_irq(tp);
  6338. if (err) {
  6339. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6340. pci_disable_msi(tp->pdev);
  6341. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6342. }
  6343. tg3_free_consistent(tp);
  6344. return err;
  6345. }
  6346. napi_enable(&tp->napi);
  6347. tg3_full_lock(tp, 0);
  6348. err = tg3_init_hw(tp, 1);
  6349. if (err) {
  6350. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6351. tg3_free_rings(tp);
  6352. } else {
  6353. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6354. tp->timer_offset = HZ;
  6355. else
  6356. tp->timer_offset = HZ / 10;
  6357. BUG_ON(tp->timer_offset > HZ);
  6358. tp->timer_counter = tp->timer_multiplier =
  6359. (HZ / tp->timer_offset);
  6360. tp->asf_counter = tp->asf_multiplier =
  6361. ((HZ / tp->timer_offset) * 2);
  6362. init_timer(&tp->timer);
  6363. tp->timer.expires = jiffies + tp->timer_offset;
  6364. tp->timer.data = (unsigned long) tp;
  6365. tp->timer.function = tg3_timer;
  6366. }
  6367. tg3_full_unlock(tp);
  6368. if (err) {
  6369. napi_disable(&tp->napi);
  6370. free_irq(tp->pdev->irq, dev);
  6371. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6372. pci_disable_msi(tp->pdev);
  6373. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6374. }
  6375. tg3_free_consistent(tp);
  6376. return err;
  6377. }
  6378. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6379. err = tg3_test_msi(tp);
  6380. if (err) {
  6381. tg3_full_lock(tp, 0);
  6382. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6383. pci_disable_msi(tp->pdev);
  6384. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6385. }
  6386. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6387. tg3_free_rings(tp);
  6388. tg3_free_consistent(tp);
  6389. tg3_full_unlock(tp);
  6390. napi_disable(&tp->napi);
  6391. return err;
  6392. }
  6393. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6394. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6395. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6396. tw32(PCIE_TRANSACTION_CFG,
  6397. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6398. }
  6399. }
  6400. }
  6401. tg3_full_lock(tp, 0);
  6402. add_timer(&tp->timer);
  6403. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6404. tg3_enable_ints(tp);
  6405. tg3_full_unlock(tp);
  6406. netif_start_queue(dev);
  6407. return 0;
  6408. }
  6409. #if 0
  6410. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6411. {
  6412. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6413. u16 val16;
  6414. int i;
  6415. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6416. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6417. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6418. val16, val32);
  6419. /* MAC block */
  6420. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6421. tr32(MAC_MODE), tr32(MAC_STATUS));
  6422. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6423. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6424. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6425. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6426. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6427. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6428. /* Send data initiator control block */
  6429. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6430. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6431. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6432. tr32(SNDDATAI_STATSCTRL));
  6433. /* Send data completion control block */
  6434. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6435. /* Send BD ring selector block */
  6436. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6437. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6438. /* Send BD initiator control block */
  6439. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6440. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6441. /* Send BD completion control block */
  6442. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6443. /* Receive list placement control block */
  6444. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6445. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6446. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6447. tr32(RCVLPC_STATSCTRL));
  6448. /* Receive data and receive BD initiator control block */
  6449. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6450. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6451. /* Receive data completion control block */
  6452. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6453. tr32(RCVDCC_MODE));
  6454. /* Receive BD initiator control block */
  6455. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6456. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6457. /* Receive BD completion control block */
  6458. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6459. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6460. /* Receive list selector control block */
  6461. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6462. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6463. /* Mbuf cluster free block */
  6464. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6465. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6466. /* Host coalescing control block */
  6467. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6468. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6469. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6470. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6471. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6472. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6473. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6474. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6475. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6476. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6477. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6478. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6479. /* Memory arbiter control block */
  6480. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6481. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6482. /* Buffer manager control block */
  6483. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6484. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6485. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6486. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6487. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6488. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6489. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6490. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6491. /* Read DMA control block */
  6492. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6493. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6494. /* Write DMA control block */
  6495. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6496. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6497. /* DMA completion block */
  6498. printk("DEBUG: DMAC_MODE[%08x]\n",
  6499. tr32(DMAC_MODE));
  6500. /* GRC block */
  6501. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6502. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6503. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6504. tr32(GRC_LOCAL_CTRL));
  6505. /* TG3_BDINFOs */
  6506. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  6507. tr32(RCVDBDI_JUMBO_BD + 0x0),
  6508. tr32(RCVDBDI_JUMBO_BD + 0x4),
  6509. tr32(RCVDBDI_JUMBO_BD + 0x8),
  6510. tr32(RCVDBDI_JUMBO_BD + 0xc));
  6511. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  6512. tr32(RCVDBDI_STD_BD + 0x0),
  6513. tr32(RCVDBDI_STD_BD + 0x4),
  6514. tr32(RCVDBDI_STD_BD + 0x8),
  6515. tr32(RCVDBDI_STD_BD + 0xc));
  6516. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  6517. tr32(RCVDBDI_MINI_BD + 0x0),
  6518. tr32(RCVDBDI_MINI_BD + 0x4),
  6519. tr32(RCVDBDI_MINI_BD + 0x8),
  6520. tr32(RCVDBDI_MINI_BD + 0xc));
  6521. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  6522. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  6523. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  6524. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  6525. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  6526. val32, val32_2, val32_3, val32_4);
  6527. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  6528. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  6529. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  6530. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  6531. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  6532. val32, val32_2, val32_3, val32_4);
  6533. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  6534. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  6535. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  6536. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  6537. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  6538. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  6539. val32, val32_2, val32_3, val32_4, val32_5);
  6540. /* SW status block */
  6541. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  6542. tp->hw_status->status,
  6543. tp->hw_status->status_tag,
  6544. tp->hw_status->rx_jumbo_consumer,
  6545. tp->hw_status->rx_consumer,
  6546. tp->hw_status->rx_mini_consumer,
  6547. tp->hw_status->idx[0].rx_producer,
  6548. tp->hw_status->idx[0].tx_consumer);
  6549. /* SW statistics block */
  6550. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  6551. ((u32 *)tp->hw_stats)[0],
  6552. ((u32 *)tp->hw_stats)[1],
  6553. ((u32 *)tp->hw_stats)[2],
  6554. ((u32 *)tp->hw_stats)[3]);
  6555. /* Mailboxes */
  6556. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  6557. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  6558. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  6559. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  6560. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  6561. /* NIC side send descriptors. */
  6562. for (i = 0; i < 6; i++) {
  6563. unsigned long txd;
  6564. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  6565. + (i * sizeof(struct tg3_tx_buffer_desc));
  6566. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  6567. i,
  6568. readl(txd + 0x0), readl(txd + 0x4),
  6569. readl(txd + 0x8), readl(txd + 0xc));
  6570. }
  6571. /* NIC side RX descriptors. */
  6572. for (i = 0; i < 6; i++) {
  6573. unsigned long rxd;
  6574. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  6575. + (i * sizeof(struct tg3_rx_buffer_desc));
  6576. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  6577. i,
  6578. readl(rxd + 0x0), readl(rxd + 0x4),
  6579. readl(rxd + 0x8), readl(rxd + 0xc));
  6580. rxd += (4 * sizeof(u32));
  6581. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  6582. i,
  6583. readl(rxd + 0x0), readl(rxd + 0x4),
  6584. readl(rxd + 0x8), readl(rxd + 0xc));
  6585. }
  6586. for (i = 0; i < 6; i++) {
  6587. unsigned long rxd;
  6588. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  6589. + (i * sizeof(struct tg3_rx_buffer_desc));
  6590. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  6591. i,
  6592. readl(rxd + 0x0), readl(rxd + 0x4),
  6593. readl(rxd + 0x8), readl(rxd + 0xc));
  6594. rxd += (4 * sizeof(u32));
  6595. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  6596. i,
  6597. readl(rxd + 0x0), readl(rxd + 0x4),
  6598. readl(rxd + 0x8), readl(rxd + 0xc));
  6599. }
  6600. }
  6601. #endif
  6602. static struct net_device_stats *tg3_get_stats(struct net_device *);
  6603. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  6604. static int tg3_close(struct net_device *dev)
  6605. {
  6606. struct tg3 *tp = netdev_priv(dev);
  6607. napi_disable(&tp->napi);
  6608. cancel_work_sync(&tp->reset_task);
  6609. netif_stop_queue(dev);
  6610. del_timer_sync(&tp->timer);
  6611. tg3_full_lock(tp, 1);
  6612. #if 0
  6613. tg3_dump_state(tp);
  6614. #endif
  6615. tg3_disable_ints(tp);
  6616. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6617. tg3_free_rings(tp);
  6618. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6619. tg3_full_unlock(tp);
  6620. free_irq(tp->pdev->irq, dev);
  6621. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6622. pci_disable_msi(tp->pdev);
  6623. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6624. }
  6625. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  6626. sizeof(tp->net_stats_prev));
  6627. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  6628. sizeof(tp->estats_prev));
  6629. tg3_free_consistent(tp);
  6630. tg3_set_power_state(tp, PCI_D3hot);
  6631. netif_carrier_off(tp->dev);
  6632. return 0;
  6633. }
  6634. static inline unsigned long get_stat64(tg3_stat64_t *val)
  6635. {
  6636. unsigned long ret;
  6637. #if (BITS_PER_LONG == 32)
  6638. ret = val->low;
  6639. #else
  6640. ret = ((u64)val->high << 32) | ((u64)val->low);
  6641. #endif
  6642. return ret;
  6643. }
  6644. static unsigned long calc_crc_errors(struct tg3 *tp)
  6645. {
  6646. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6647. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6648. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  6649. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  6650. u32 val;
  6651. spin_lock_bh(&tp->lock);
  6652. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  6653. tg3_writephy(tp, MII_TG3_TEST1,
  6654. val | MII_TG3_TEST1_CRC_EN);
  6655. tg3_readphy(tp, 0x14, &val);
  6656. } else
  6657. val = 0;
  6658. spin_unlock_bh(&tp->lock);
  6659. tp->phy_crc_errors += val;
  6660. return tp->phy_crc_errors;
  6661. }
  6662. return get_stat64(&hw_stats->rx_fcs_errors);
  6663. }
  6664. #define ESTAT_ADD(member) \
  6665. estats->member = old_estats->member + \
  6666. get_stat64(&hw_stats->member)
  6667. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  6668. {
  6669. struct tg3_ethtool_stats *estats = &tp->estats;
  6670. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  6671. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6672. if (!hw_stats)
  6673. return old_estats;
  6674. ESTAT_ADD(rx_octets);
  6675. ESTAT_ADD(rx_fragments);
  6676. ESTAT_ADD(rx_ucast_packets);
  6677. ESTAT_ADD(rx_mcast_packets);
  6678. ESTAT_ADD(rx_bcast_packets);
  6679. ESTAT_ADD(rx_fcs_errors);
  6680. ESTAT_ADD(rx_align_errors);
  6681. ESTAT_ADD(rx_xon_pause_rcvd);
  6682. ESTAT_ADD(rx_xoff_pause_rcvd);
  6683. ESTAT_ADD(rx_mac_ctrl_rcvd);
  6684. ESTAT_ADD(rx_xoff_entered);
  6685. ESTAT_ADD(rx_frame_too_long_errors);
  6686. ESTAT_ADD(rx_jabbers);
  6687. ESTAT_ADD(rx_undersize_packets);
  6688. ESTAT_ADD(rx_in_length_errors);
  6689. ESTAT_ADD(rx_out_length_errors);
  6690. ESTAT_ADD(rx_64_or_less_octet_packets);
  6691. ESTAT_ADD(rx_65_to_127_octet_packets);
  6692. ESTAT_ADD(rx_128_to_255_octet_packets);
  6693. ESTAT_ADD(rx_256_to_511_octet_packets);
  6694. ESTAT_ADD(rx_512_to_1023_octet_packets);
  6695. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  6696. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  6697. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  6698. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  6699. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  6700. ESTAT_ADD(tx_octets);
  6701. ESTAT_ADD(tx_collisions);
  6702. ESTAT_ADD(tx_xon_sent);
  6703. ESTAT_ADD(tx_xoff_sent);
  6704. ESTAT_ADD(tx_flow_control);
  6705. ESTAT_ADD(tx_mac_errors);
  6706. ESTAT_ADD(tx_single_collisions);
  6707. ESTAT_ADD(tx_mult_collisions);
  6708. ESTAT_ADD(tx_deferred);
  6709. ESTAT_ADD(tx_excessive_collisions);
  6710. ESTAT_ADD(tx_late_collisions);
  6711. ESTAT_ADD(tx_collide_2times);
  6712. ESTAT_ADD(tx_collide_3times);
  6713. ESTAT_ADD(tx_collide_4times);
  6714. ESTAT_ADD(tx_collide_5times);
  6715. ESTAT_ADD(tx_collide_6times);
  6716. ESTAT_ADD(tx_collide_7times);
  6717. ESTAT_ADD(tx_collide_8times);
  6718. ESTAT_ADD(tx_collide_9times);
  6719. ESTAT_ADD(tx_collide_10times);
  6720. ESTAT_ADD(tx_collide_11times);
  6721. ESTAT_ADD(tx_collide_12times);
  6722. ESTAT_ADD(tx_collide_13times);
  6723. ESTAT_ADD(tx_collide_14times);
  6724. ESTAT_ADD(tx_collide_15times);
  6725. ESTAT_ADD(tx_ucast_packets);
  6726. ESTAT_ADD(tx_mcast_packets);
  6727. ESTAT_ADD(tx_bcast_packets);
  6728. ESTAT_ADD(tx_carrier_sense_errors);
  6729. ESTAT_ADD(tx_discards);
  6730. ESTAT_ADD(tx_errors);
  6731. ESTAT_ADD(dma_writeq_full);
  6732. ESTAT_ADD(dma_write_prioq_full);
  6733. ESTAT_ADD(rxbds_empty);
  6734. ESTAT_ADD(rx_discards);
  6735. ESTAT_ADD(rx_errors);
  6736. ESTAT_ADD(rx_threshold_hit);
  6737. ESTAT_ADD(dma_readq_full);
  6738. ESTAT_ADD(dma_read_prioq_full);
  6739. ESTAT_ADD(tx_comp_queue_full);
  6740. ESTAT_ADD(ring_set_send_prod_index);
  6741. ESTAT_ADD(ring_status_update);
  6742. ESTAT_ADD(nic_irqs);
  6743. ESTAT_ADD(nic_avoided_irqs);
  6744. ESTAT_ADD(nic_tx_threshold_hit);
  6745. return estats;
  6746. }
  6747. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  6748. {
  6749. struct tg3 *tp = netdev_priv(dev);
  6750. struct net_device_stats *stats = &tp->net_stats;
  6751. struct net_device_stats *old_stats = &tp->net_stats_prev;
  6752. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6753. if (!hw_stats)
  6754. return old_stats;
  6755. stats->rx_packets = old_stats->rx_packets +
  6756. get_stat64(&hw_stats->rx_ucast_packets) +
  6757. get_stat64(&hw_stats->rx_mcast_packets) +
  6758. get_stat64(&hw_stats->rx_bcast_packets);
  6759. stats->tx_packets = old_stats->tx_packets +
  6760. get_stat64(&hw_stats->tx_ucast_packets) +
  6761. get_stat64(&hw_stats->tx_mcast_packets) +
  6762. get_stat64(&hw_stats->tx_bcast_packets);
  6763. stats->rx_bytes = old_stats->rx_bytes +
  6764. get_stat64(&hw_stats->rx_octets);
  6765. stats->tx_bytes = old_stats->tx_bytes +
  6766. get_stat64(&hw_stats->tx_octets);
  6767. stats->rx_errors = old_stats->rx_errors +
  6768. get_stat64(&hw_stats->rx_errors);
  6769. stats->tx_errors = old_stats->tx_errors +
  6770. get_stat64(&hw_stats->tx_errors) +
  6771. get_stat64(&hw_stats->tx_mac_errors) +
  6772. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  6773. get_stat64(&hw_stats->tx_discards);
  6774. stats->multicast = old_stats->multicast +
  6775. get_stat64(&hw_stats->rx_mcast_packets);
  6776. stats->collisions = old_stats->collisions +
  6777. get_stat64(&hw_stats->tx_collisions);
  6778. stats->rx_length_errors = old_stats->rx_length_errors +
  6779. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  6780. get_stat64(&hw_stats->rx_undersize_packets);
  6781. stats->rx_over_errors = old_stats->rx_over_errors +
  6782. get_stat64(&hw_stats->rxbds_empty);
  6783. stats->rx_frame_errors = old_stats->rx_frame_errors +
  6784. get_stat64(&hw_stats->rx_align_errors);
  6785. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  6786. get_stat64(&hw_stats->tx_discards);
  6787. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  6788. get_stat64(&hw_stats->tx_carrier_sense_errors);
  6789. stats->rx_crc_errors = old_stats->rx_crc_errors +
  6790. calc_crc_errors(tp);
  6791. stats->rx_missed_errors = old_stats->rx_missed_errors +
  6792. get_stat64(&hw_stats->rx_discards);
  6793. return stats;
  6794. }
  6795. static inline u32 calc_crc(unsigned char *buf, int len)
  6796. {
  6797. u32 reg;
  6798. u32 tmp;
  6799. int j, k;
  6800. reg = 0xffffffff;
  6801. for (j = 0; j < len; j++) {
  6802. reg ^= buf[j];
  6803. for (k = 0; k < 8; k++) {
  6804. tmp = reg & 0x01;
  6805. reg >>= 1;
  6806. if (tmp) {
  6807. reg ^= 0xedb88320;
  6808. }
  6809. }
  6810. }
  6811. return ~reg;
  6812. }
  6813. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6814. {
  6815. /* accept or reject all multicast frames */
  6816. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6817. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6818. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6819. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6820. }
  6821. static void __tg3_set_rx_mode(struct net_device *dev)
  6822. {
  6823. struct tg3 *tp = netdev_priv(dev);
  6824. u32 rx_mode;
  6825. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6826. RX_MODE_KEEP_VLAN_TAG);
  6827. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6828. * flag clear.
  6829. */
  6830. #if TG3_VLAN_TAG_USED
  6831. if (!tp->vlgrp &&
  6832. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6833. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6834. #else
  6835. /* By definition, VLAN is disabled always in this
  6836. * case.
  6837. */
  6838. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6839. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6840. #endif
  6841. if (dev->flags & IFF_PROMISC) {
  6842. /* Promiscuous mode. */
  6843. rx_mode |= RX_MODE_PROMISC;
  6844. } else if (dev->flags & IFF_ALLMULTI) {
  6845. /* Accept all multicast. */
  6846. tg3_set_multi (tp, 1);
  6847. } else if (dev->mc_count < 1) {
  6848. /* Reject all multicast. */
  6849. tg3_set_multi (tp, 0);
  6850. } else {
  6851. /* Accept one or more multicast(s). */
  6852. struct dev_mc_list *mclist;
  6853. unsigned int i;
  6854. u32 mc_filter[4] = { 0, };
  6855. u32 regidx;
  6856. u32 bit;
  6857. u32 crc;
  6858. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  6859. i++, mclist = mclist->next) {
  6860. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  6861. bit = ~crc & 0x7f;
  6862. regidx = (bit & 0x60) >> 5;
  6863. bit &= 0x1f;
  6864. mc_filter[regidx] |= (1 << bit);
  6865. }
  6866. tw32(MAC_HASH_REG_0, mc_filter[0]);
  6867. tw32(MAC_HASH_REG_1, mc_filter[1]);
  6868. tw32(MAC_HASH_REG_2, mc_filter[2]);
  6869. tw32(MAC_HASH_REG_3, mc_filter[3]);
  6870. }
  6871. if (rx_mode != tp->rx_mode) {
  6872. tp->rx_mode = rx_mode;
  6873. tw32_f(MAC_RX_MODE, rx_mode);
  6874. udelay(10);
  6875. }
  6876. }
  6877. static void tg3_set_rx_mode(struct net_device *dev)
  6878. {
  6879. struct tg3 *tp = netdev_priv(dev);
  6880. if (!netif_running(dev))
  6881. return;
  6882. tg3_full_lock(tp, 0);
  6883. __tg3_set_rx_mode(dev);
  6884. tg3_full_unlock(tp);
  6885. }
  6886. #define TG3_REGDUMP_LEN (32 * 1024)
  6887. static int tg3_get_regs_len(struct net_device *dev)
  6888. {
  6889. return TG3_REGDUMP_LEN;
  6890. }
  6891. static void tg3_get_regs(struct net_device *dev,
  6892. struct ethtool_regs *regs, void *_p)
  6893. {
  6894. u32 *p = _p;
  6895. struct tg3 *tp = netdev_priv(dev);
  6896. u8 *orig_p = _p;
  6897. int i;
  6898. regs->version = 0;
  6899. memset(p, 0, TG3_REGDUMP_LEN);
  6900. if (tp->link_config.phy_is_low_power)
  6901. return;
  6902. tg3_full_lock(tp, 0);
  6903. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  6904. #define GET_REG32_LOOP(base,len) \
  6905. do { p = (u32 *)(orig_p + (base)); \
  6906. for (i = 0; i < len; i += 4) \
  6907. __GET_REG32((base) + i); \
  6908. } while (0)
  6909. #define GET_REG32_1(reg) \
  6910. do { p = (u32 *)(orig_p + (reg)); \
  6911. __GET_REG32((reg)); \
  6912. } while (0)
  6913. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  6914. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  6915. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  6916. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  6917. GET_REG32_1(SNDDATAC_MODE);
  6918. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  6919. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  6920. GET_REG32_1(SNDBDC_MODE);
  6921. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  6922. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  6923. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  6924. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  6925. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  6926. GET_REG32_1(RCVDCC_MODE);
  6927. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  6928. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  6929. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  6930. GET_REG32_1(MBFREE_MODE);
  6931. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  6932. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  6933. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  6934. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  6935. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  6936. GET_REG32_1(RX_CPU_MODE);
  6937. GET_REG32_1(RX_CPU_STATE);
  6938. GET_REG32_1(RX_CPU_PGMCTR);
  6939. GET_REG32_1(RX_CPU_HWBKPT);
  6940. GET_REG32_1(TX_CPU_MODE);
  6941. GET_REG32_1(TX_CPU_STATE);
  6942. GET_REG32_1(TX_CPU_PGMCTR);
  6943. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  6944. GET_REG32_LOOP(FTQ_RESET, 0x120);
  6945. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  6946. GET_REG32_1(DMAC_MODE);
  6947. GET_REG32_LOOP(GRC_MODE, 0x4c);
  6948. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6949. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  6950. #undef __GET_REG32
  6951. #undef GET_REG32_LOOP
  6952. #undef GET_REG32_1
  6953. tg3_full_unlock(tp);
  6954. }
  6955. static int tg3_get_eeprom_len(struct net_device *dev)
  6956. {
  6957. struct tg3 *tp = netdev_priv(dev);
  6958. return tp->nvram_size;
  6959. }
  6960. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  6961. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  6962. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6963. {
  6964. struct tg3 *tp = netdev_priv(dev);
  6965. int ret;
  6966. u8 *pd;
  6967. u32 i, offset, len, val, b_offset, b_count;
  6968. if (tp->link_config.phy_is_low_power)
  6969. return -EAGAIN;
  6970. offset = eeprom->offset;
  6971. len = eeprom->len;
  6972. eeprom->len = 0;
  6973. eeprom->magic = TG3_EEPROM_MAGIC;
  6974. if (offset & 3) {
  6975. /* adjustments to start on required 4 byte boundary */
  6976. b_offset = offset & 3;
  6977. b_count = 4 - b_offset;
  6978. if (b_count > len) {
  6979. /* i.e. offset=1 len=2 */
  6980. b_count = len;
  6981. }
  6982. ret = tg3_nvram_read(tp, offset-b_offset, &val);
  6983. if (ret)
  6984. return ret;
  6985. val = cpu_to_le32(val);
  6986. memcpy(data, ((char*)&val) + b_offset, b_count);
  6987. len -= b_count;
  6988. offset += b_count;
  6989. eeprom->len += b_count;
  6990. }
  6991. /* read bytes upto the last 4 byte boundary */
  6992. pd = &data[eeprom->len];
  6993. for (i = 0; i < (len - (len & 3)); i += 4) {
  6994. ret = tg3_nvram_read(tp, offset + i, &val);
  6995. if (ret) {
  6996. eeprom->len += i;
  6997. return ret;
  6998. }
  6999. val = cpu_to_le32(val);
  7000. memcpy(pd + i, &val, 4);
  7001. }
  7002. eeprom->len += i;
  7003. if (len & 3) {
  7004. /* read last bytes not ending on 4 byte boundary */
  7005. pd = &data[eeprom->len];
  7006. b_count = len & 3;
  7007. b_offset = offset + len - b_count;
  7008. ret = tg3_nvram_read(tp, b_offset, &val);
  7009. if (ret)
  7010. return ret;
  7011. val = cpu_to_le32(val);
  7012. memcpy(pd, ((char*)&val), b_count);
  7013. eeprom->len += b_count;
  7014. }
  7015. return 0;
  7016. }
  7017. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7018. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7019. {
  7020. struct tg3 *tp = netdev_priv(dev);
  7021. int ret;
  7022. u32 offset, len, b_offset, odd_len, start, end;
  7023. u8 *buf;
  7024. if (tp->link_config.phy_is_low_power)
  7025. return -EAGAIN;
  7026. if (eeprom->magic != TG3_EEPROM_MAGIC)
  7027. return -EINVAL;
  7028. offset = eeprom->offset;
  7029. len = eeprom->len;
  7030. if ((b_offset = (offset & 3))) {
  7031. /* adjustments to start on required 4 byte boundary */
  7032. ret = tg3_nvram_read(tp, offset-b_offset, &start);
  7033. if (ret)
  7034. return ret;
  7035. start = cpu_to_le32(start);
  7036. len += b_offset;
  7037. offset &= ~3;
  7038. if (len < 4)
  7039. len = 4;
  7040. }
  7041. odd_len = 0;
  7042. if (len & 3) {
  7043. /* adjustments to end on required 4 byte boundary */
  7044. odd_len = 1;
  7045. len = (len + 3) & ~3;
  7046. ret = tg3_nvram_read(tp, offset+len-4, &end);
  7047. if (ret)
  7048. return ret;
  7049. end = cpu_to_le32(end);
  7050. }
  7051. buf = data;
  7052. if (b_offset || odd_len) {
  7053. buf = kmalloc(len, GFP_KERNEL);
  7054. if (!buf)
  7055. return -ENOMEM;
  7056. if (b_offset)
  7057. memcpy(buf, &start, 4);
  7058. if (odd_len)
  7059. memcpy(buf+len-4, &end, 4);
  7060. memcpy(buf + b_offset, data, eeprom->len);
  7061. }
  7062. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7063. if (buf != data)
  7064. kfree(buf);
  7065. return ret;
  7066. }
  7067. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7068. {
  7069. struct tg3 *tp = netdev_priv(dev);
  7070. cmd->supported = (SUPPORTED_Autoneg);
  7071. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7072. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7073. SUPPORTED_1000baseT_Full);
  7074. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7075. cmd->supported |= (SUPPORTED_100baseT_Half |
  7076. SUPPORTED_100baseT_Full |
  7077. SUPPORTED_10baseT_Half |
  7078. SUPPORTED_10baseT_Full |
  7079. SUPPORTED_MII);
  7080. cmd->port = PORT_TP;
  7081. } else {
  7082. cmd->supported |= SUPPORTED_FIBRE;
  7083. cmd->port = PORT_FIBRE;
  7084. }
  7085. cmd->advertising = tp->link_config.advertising;
  7086. if (netif_running(dev)) {
  7087. cmd->speed = tp->link_config.active_speed;
  7088. cmd->duplex = tp->link_config.active_duplex;
  7089. }
  7090. cmd->phy_address = PHY_ADDR;
  7091. cmd->transceiver = 0;
  7092. cmd->autoneg = tp->link_config.autoneg;
  7093. cmd->maxtxpkt = 0;
  7094. cmd->maxrxpkt = 0;
  7095. return 0;
  7096. }
  7097. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7098. {
  7099. struct tg3 *tp = netdev_priv(dev);
  7100. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7101. /* These are the only valid advertisement bits allowed. */
  7102. if (cmd->autoneg == AUTONEG_ENABLE &&
  7103. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  7104. ADVERTISED_1000baseT_Full |
  7105. ADVERTISED_Autoneg |
  7106. ADVERTISED_FIBRE)))
  7107. return -EINVAL;
  7108. /* Fiber can only do SPEED_1000. */
  7109. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7110. (cmd->speed != SPEED_1000))
  7111. return -EINVAL;
  7112. /* Copper cannot force SPEED_1000. */
  7113. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7114. (cmd->speed == SPEED_1000))
  7115. return -EINVAL;
  7116. else if ((cmd->speed == SPEED_1000) &&
  7117. (tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7118. return -EINVAL;
  7119. tg3_full_lock(tp, 0);
  7120. tp->link_config.autoneg = cmd->autoneg;
  7121. if (cmd->autoneg == AUTONEG_ENABLE) {
  7122. tp->link_config.advertising = (cmd->advertising |
  7123. ADVERTISED_Autoneg);
  7124. tp->link_config.speed = SPEED_INVALID;
  7125. tp->link_config.duplex = DUPLEX_INVALID;
  7126. } else {
  7127. tp->link_config.advertising = 0;
  7128. tp->link_config.speed = cmd->speed;
  7129. tp->link_config.duplex = cmd->duplex;
  7130. }
  7131. tp->link_config.orig_speed = tp->link_config.speed;
  7132. tp->link_config.orig_duplex = tp->link_config.duplex;
  7133. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7134. if (netif_running(dev))
  7135. tg3_setup_phy(tp, 1);
  7136. tg3_full_unlock(tp);
  7137. return 0;
  7138. }
  7139. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7140. {
  7141. struct tg3 *tp = netdev_priv(dev);
  7142. strcpy(info->driver, DRV_MODULE_NAME);
  7143. strcpy(info->version, DRV_MODULE_VERSION);
  7144. strcpy(info->fw_version, tp->fw_ver);
  7145. strcpy(info->bus_info, pci_name(tp->pdev));
  7146. }
  7147. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7148. {
  7149. struct tg3 *tp = netdev_priv(dev);
  7150. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  7151. wol->supported = WAKE_MAGIC;
  7152. else
  7153. wol->supported = 0;
  7154. wol->wolopts = 0;
  7155. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  7156. wol->wolopts = WAKE_MAGIC;
  7157. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7158. }
  7159. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7160. {
  7161. struct tg3 *tp = netdev_priv(dev);
  7162. if (wol->wolopts & ~WAKE_MAGIC)
  7163. return -EINVAL;
  7164. if ((wol->wolopts & WAKE_MAGIC) &&
  7165. !(tp->tg3_flags & TG3_FLAG_WOL_CAP))
  7166. return -EINVAL;
  7167. spin_lock_bh(&tp->lock);
  7168. if (wol->wolopts & WAKE_MAGIC)
  7169. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7170. else
  7171. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7172. spin_unlock_bh(&tp->lock);
  7173. return 0;
  7174. }
  7175. static u32 tg3_get_msglevel(struct net_device *dev)
  7176. {
  7177. struct tg3 *tp = netdev_priv(dev);
  7178. return tp->msg_enable;
  7179. }
  7180. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7181. {
  7182. struct tg3 *tp = netdev_priv(dev);
  7183. tp->msg_enable = value;
  7184. }
  7185. static int tg3_set_tso(struct net_device *dev, u32 value)
  7186. {
  7187. struct tg3 *tp = netdev_priv(dev);
  7188. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7189. if (value)
  7190. return -EINVAL;
  7191. return 0;
  7192. }
  7193. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  7194. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)) {
  7195. if (value) {
  7196. dev->features |= NETIF_F_TSO6;
  7197. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7198. dev->features |= NETIF_F_TSO_ECN;
  7199. } else
  7200. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7201. }
  7202. return ethtool_op_set_tso(dev, value);
  7203. }
  7204. static int tg3_nway_reset(struct net_device *dev)
  7205. {
  7206. struct tg3 *tp = netdev_priv(dev);
  7207. u32 bmcr;
  7208. int r;
  7209. if (!netif_running(dev))
  7210. return -EAGAIN;
  7211. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7212. return -EINVAL;
  7213. spin_lock_bh(&tp->lock);
  7214. r = -EINVAL;
  7215. tg3_readphy(tp, MII_BMCR, &bmcr);
  7216. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7217. ((bmcr & BMCR_ANENABLE) ||
  7218. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7219. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7220. BMCR_ANENABLE);
  7221. r = 0;
  7222. }
  7223. spin_unlock_bh(&tp->lock);
  7224. return r;
  7225. }
  7226. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7227. {
  7228. struct tg3 *tp = netdev_priv(dev);
  7229. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7230. ering->rx_mini_max_pending = 0;
  7231. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7232. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7233. else
  7234. ering->rx_jumbo_max_pending = 0;
  7235. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7236. ering->rx_pending = tp->rx_pending;
  7237. ering->rx_mini_pending = 0;
  7238. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7239. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7240. else
  7241. ering->rx_jumbo_pending = 0;
  7242. ering->tx_pending = tp->tx_pending;
  7243. }
  7244. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7245. {
  7246. struct tg3 *tp = netdev_priv(dev);
  7247. int irq_sync = 0, err = 0;
  7248. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7249. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7250. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7251. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7252. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7253. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7254. return -EINVAL;
  7255. if (netif_running(dev)) {
  7256. tg3_netif_stop(tp);
  7257. irq_sync = 1;
  7258. }
  7259. tg3_full_lock(tp, irq_sync);
  7260. tp->rx_pending = ering->rx_pending;
  7261. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7262. tp->rx_pending > 63)
  7263. tp->rx_pending = 63;
  7264. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7265. tp->tx_pending = ering->tx_pending;
  7266. if (netif_running(dev)) {
  7267. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7268. err = tg3_restart_hw(tp, 1);
  7269. if (!err)
  7270. tg3_netif_start(tp);
  7271. }
  7272. tg3_full_unlock(tp);
  7273. return err;
  7274. }
  7275. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7276. {
  7277. struct tg3 *tp = netdev_priv(dev);
  7278. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7279. epause->rx_pause = (tp->tg3_flags & TG3_FLAG_RX_PAUSE) != 0;
  7280. epause->tx_pause = (tp->tg3_flags & TG3_FLAG_TX_PAUSE) != 0;
  7281. }
  7282. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7283. {
  7284. struct tg3 *tp = netdev_priv(dev);
  7285. int irq_sync = 0, err = 0;
  7286. if (netif_running(dev)) {
  7287. tg3_netif_stop(tp);
  7288. irq_sync = 1;
  7289. }
  7290. tg3_full_lock(tp, irq_sync);
  7291. if (epause->autoneg)
  7292. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7293. else
  7294. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7295. if (epause->rx_pause)
  7296. tp->tg3_flags |= TG3_FLAG_RX_PAUSE;
  7297. else
  7298. tp->tg3_flags &= ~TG3_FLAG_RX_PAUSE;
  7299. if (epause->tx_pause)
  7300. tp->tg3_flags |= TG3_FLAG_TX_PAUSE;
  7301. else
  7302. tp->tg3_flags &= ~TG3_FLAG_TX_PAUSE;
  7303. if (netif_running(dev)) {
  7304. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7305. err = tg3_restart_hw(tp, 1);
  7306. if (!err)
  7307. tg3_netif_start(tp);
  7308. }
  7309. tg3_full_unlock(tp);
  7310. return err;
  7311. }
  7312. static u32 tg3_get_rx_csum(struct net_device *dev)
  7313. {
  7314. struct tg3 *tp = netdev_priv(dev);
  7315. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7316. }
  7317. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7318. {
  7319. struct tg3 *tp = netdev_priv(dev);
  7320. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7321. if (data != 0)
  7322. return -EINVAL;
  7323. return 0;
  7324. }
  7325. spin_lock_bh(&tp->lock);
  7326. if (data)
  7327. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7328. else
  7329. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7330. spin_unlock_bh(&tp->lock);
  7331. return 0;
  7332. }
  7333. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7334. {
  7335. struct tg3 *tp = netdev_priv(dev);
  7336. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7337. if (data != 0)
  7338. return -EINVAL;
  7339. return 0;
  7340. }
  7341. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7342. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  7343. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7344. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7345. ethtool_op_set_tx_ipv6_csum(dev, data);
  7346. else
  7347. ethtool_op_set_tx_csum(dev, data);
  7348. return 0;
  7349. }
  7350. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7351. {
  7352. switch (sset) {
  7353. case ETH_SS_TEST:
  7354. return TG3_NUM_TEST;
  7355. case ETH_SS_STATS:
  7356. return TG3_NUM_STATS;
  7357. default:
  7358. return -EOPNOTSUPP;
  7359. }
  7360. }
  7361. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7362. {
  7363. switch (stringset) {
  7364. case ETH_SS_STATS:
  7365. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7366. break;
  7367. case ETH_SS_TEST:
  7368. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7369. break;
  7370. default:
  7371. WARN_ON(1); /* we need a WARN() */
  7372. break;
  7373. }
  7374. }
  7375. static int tg3_phys_id(struct net_device *dev, u32 data)
  7376. {
  7377. struct tg3 *tp = netdev_priv(dev);
  7378. int i;
  7379. if (!netif_running(tp->dev))
  7380. return -EAGAIN;
  7381. if (data == 0)
  7382. data = 2;
  7383. for (i = 0; i < (data * 2); i++) {
  7384. if ((i % 2) == 0)
  7385. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7386. LED_CTRL_1000MBPS_ON |
  7387. LED_CTRL_100MBPS_ON |
  7388. LED_CTRL_10MBPS_ON |
  7389. LED_CTRL_TRAFFIC_OVERRIDE |
  7390. LED_CTRL_TRAFFIC_BLINK |
  7391. LED_CTRL_TRAFFIC_LED);
  7392. else
  7393. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7394. LED_CTRL_TRAFFIC_OVERRIDE);
  7395. if (msleep_interruptible(500))
  7396. break;
  7397. }
  7398. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7399. return 0;
  7400. }
  7401. static void tg3_get_ethtool_stats (struct net_device *dev,
  7402. struct ethtool_stats *estats, u64 *tmp_stats)
  7403. {
  7404. struct tg3 *tp = netdev_priv(dev);
  7405. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7406. }
  7407. #define NVRAM_TEST_SIZE 0x100
  7408. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  7409. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  7410. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  7411. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7412. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7413. static int tg3_test_nvram(struct tg3 *tp)
  7414. {
  7415. u32 *buf, csum, magic;
  7416. int i, j, k, err = 0, size;
  7417. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  7418. return -EIO;
  7419. if (magic == TG3_EEPROM_MAGIC)
  7420. size = NVRAM_TEST_SIZE;
  7421. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  7422. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  7423. TG3_EEPROM_SB_FORMAT_1) {
  7424. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  7425. case TG3_EEPROM_SB_REVISION_0:
  7426. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  7427. break;
  7428. case TG3_EEPROM_SB_REVISION_2:
  7429. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  7430. break;
  7431. case TG3_EEPROM_SB_REVISION_3:
  7432. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  7433. break;
  7434. default:
  7435. return 0;
  7436. }
  7437. } else
  7438. return 0;
  7439. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  7440. size = NVRAM_SELFBOOT_HW_SIZE;
  7441. else
  7442. return -EIO;
  7443. buf = kmalloc(size, GFP_KERNEL);
  7444. if (buf == NULL)
  7445. return -ENOMEM;
  7446. err = -EIO;
  7447. for (i = 0, j = 0; i < size; i += 4, j++) {
  7448. u32 val;
  7449. if ((err = tg3_nvram_read(tp, i, &val)) != 0)
  7450. break;
  7451. buf[j] = cpu_to_le32(val);
  7452. }
  7453. if (i < size)
  7454. goto out;
  7455. /* Selfboot format */
  7456. if ((cpu_to_be32(buf[0]) & TG3_EEPROM_MAGIC_FW_MSK) ==
  7457. TG3_EEPROM_MAGIC_FW) {
  7458. u8 *buf8 = (u8 *) buf, csum8 = 0;
  7459. if ((cpu_to_be32(buf[0]) & TG3_EEPROM_SB_REVISION_MASK) ==
  7460. TG3_EEPROM_SB_REVISION_2) {
  7461. /* For rev 2, the csum doesn't include the MBA. */
  7462. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  7463. csum8 += buf8[i];
  7464. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  7465. csum8 += buf8[i];
  7466. } else {
  7467. for (i = 0; i < size; i++)
  7468. csum8 += buf8[i];
  7469. }
  7470. if (csum8 == 0) {
  7471. err = 0;
  7472. goto out;
  7473. }
  7474. err = -EIO;
  7475. goto out;
  7476. }
  7477. if ((cpu_to_be32(buf[0]) & TG3_EEPROM_MAGIC_HW_MSK) ==
  7478. TG3_EEPROM_MAGIC_HW) {
  7479. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  7480. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  7481. u8 *buf8 = (u8 *) buf;
  7482. /* Separate the parity bits and the data bytes. */
  7483. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  7484. if ((i == 0) || (i == 8)) {
  7485. int l;
  7486. u8 msk;
  7487. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  7488. parity[k++] = buf8[i] & msk;
  7489. i++;
  7490. }
  7491. else if (i == 16) {
  7492. int l;
  7493. u8 msk;
  7494. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  7495. parity[k++] = buf8[i] & msk;
  7496. i++;
  7497. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  7498. parity[k++] = buf8[i] & msk;
  7499. i++;
  7500. }
  7501. data[j++] = buf8[i];
  7502. }
  7503. err = -EIO;
  7504. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  7505. u8 hw8 = hweight8(data[i]);
  7506. if ((hw8 & 0x1) && parity[i])
  7507. goto out;
  7508. else if (!(hw8 & 0x1) && !parity[i])
  7509. goto out;
  7510. }
  7511. err = 0;
  7512. goto out;
  7513. }
  7514. /* Bootstrap checksum at offset 0x10 */
  7515. csum = calc_crc((unsigned char *) buf, 0x10);
  7516. if(csum != cpu_to_le32(buf[0x10/4]))
  7517. goto out;
  7518. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  7519. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  7520. if (csum != cpu_to_le32(buf[0xfc/4]))
  7521. goto out;
  7522. err = 0;
  7523. out:
  7524. kfree(buf);
  7525. return err;
  7526. }
  7527. #define TG3_SERDES_TIMEOUT_SEC 2
  7528. #define TG3_COPPER_TIMEOUT_SEC 6
  7529. static int tg3_test_link(struct tg3 *tp)
  7530. {
  7531. int i, max;
  7532. if (!netif_running(tp->dev))
  7533. return -ENODEV;
  7534. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7535. max = TG3_SERDES_TIMEOUT_SEC;
  7536. else
  7537. max = TG3_COPPER_TIMEOUT_SEC;
  7538. for (i = 0; i < max; i++) {
  7539. if (netif_carrier_ok(tp->dev))
  7540. return 0;
  7541. if (msleep_interruptible(1000))
  7542. break;
  7543. }
  7544. return -EIO;
  7545. }
  7546. /* Only test the commonly used registers */
  7547. static int tg3_test_registers(struct tg3 *tp)
  7548. {
  7549. int i, is_5705, is_5750;
  7550. u32 offset, read_mask, write_mask, val, save_val, read_val;
  7551. static struct {
  7552. u16 offset;
  7553. u16 flags;
  7554. #define TG3_FL_5705 0x1
  7555. #define TG3_FL_NOT_5705 0x2
  7556. #define TG3_FL_NOT_5788 0x4
  7557. #define TG3_FL_NOT_5750 0x8
  7558. u32 read_mask;
  7559. u32 write_mask;
  7560. } reg_tbl[] = {
  7561. /* MAC Control Registers */
  7562. { MAC_MODE, TG3_FL_NOT_5705,
  7563. 0x00000000, 0x00ef6f8c },
  7564. { MAC_MODE, TG3_FL_5705,
  7565. 0x00000000, 0x01ef6b8c },
  7566. { MAC_STATUS, TG3_FL_NOT_5705,
  7567. 0x03800107, 0x00000000 },
  7568. { MAC_STATUS, TG3_FL_5705,
  7569. 0x03800100, 0x00000000 },
  7570. { MAC_ADDR_0_HIGH, 0x0000,
  7571. 0x00000000, 0x0000ffff },
  7572. { MAC_ADDR_0_LOW, 0x0000,
  7573. 0x00000000, 0xffffffff },
  7574. { MAC_RX_MTU_SIZE, 0x0000,
  7575. 0x00000000, 0x0000ffff },
  7576. { MAC_TX_MODE, 0x0000,
  7577. 0x00000000, 0x00000070 },
  7578. { MAC_TX_LENGTHS, 0x0000,
  7579. 0x00000000, 0x00003fff },
  7580. { MAC_RX_MODE, TG3_FL_NOT_5705,
  7581. 0x00000000, 0x000007fc },
  7582. { MAC_RX_MODE, TG3_FL_5705,
  7583. 0x00000000, 0x000007dc },
  7584. { MAC_HASH_REG_0, 0x0000,
  7585. 0x00000000, 0xffffffff },
  7586. { MAC_HASH_REG_1, 0x0000,
  7587. 0x00000000, 0xffffffff },
  7588. { MAC_HASH_REG_2, 0x0000,
  7589. 0x00000000, 0xffffffff },
  7590. { MAC_HASH_REG_3, 0x0000,
  7591. 0x00000000, 0xffffffff },
  7592. /* Receive Data and Receive BD Initiator Control Registers. */
  7593. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  7594. 0x00000000, 0xffffffff },
  7595. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  7596. 0x00000000, 0xffffffff },
  7597. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  7598. 0x00000000, 0x00000003 },
  7599. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  7600. 0x00000000, 0xffffffff },
  7601. { RCVDBDI_STD_BD+0, 0x0000,
  7602. 0x00000000, 0xffffffff },
  7603. { RCVDBDI_STD_BD+4, 0x0000,
  7604. 0x00000000, 0xffffffff },
  7605. { RCVDBDI_STD_BD+8, 0x0000,
  7606. 0x00000000, 0xffff0002 },
  7607. { RCVDBDI_STD_BD+0xc, 0x0000,
  7608. 0x00000000, 0xffffffff },
  7609. /* Receive BD Initiator Control Registers. */
  7610. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  7611. 0x00000000, 0xffffffff },
  7612. { RCVBDI_STD_THRESH, TG3_FL_5705,
  7613. 0x00000000, 0x000003ff },
  7614. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  7615. 0x00000000, 0xffffffff },
  7616. /* Host Coalescing Control Registers. */
  7617. { HOSTCC_MODE, TG3_FL_NOT_5705,
  7618. 0x00000000, 0x00000004 },
  7619. { HOSTCC_MODE, TG3_FL_5705,
  7620. 0x00000000, 0x000000f6 },
  7621. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  7622. 0x00000000, 0xffffffff },
  7623. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  7624. 0x00000000, 0x000003ff },
  7625. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  7626. 0x00000000, 0xffffffff },
  7627. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  7628. 0x00000000, 0x000003ff },
  7629. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  7630. 0x00000000, 0xffffffff },
  7631. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7632. 0x00000000, 0x000000ff },
  7633. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  7634. 0x00000000, 0xffffffff },
  7635. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7636. 0x00000000, 0x000000ff },
  7637. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7638. 0x00000000, 0xffffffff },
  7639. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7640. 0x00000000, 0xffffffff },
  7641. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7642. 0x00000000, 0xffffffff },
  7643. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7644. 0x00000000, 0x000000ff },
  7645. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7646. 0x00000000, 0xffffffff },
  7647. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7648. 0x00000000, 0x000000ff },
  7649. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  7650. 0x00000000, 0xffffffff },
  7651. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  7652. 0x00000000, 0xffffffff },
  7653. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  7654. 0x00000000, 0xffffffff },
  7655. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  7656. 0x00000000, 0xffffffff },
  7657. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  7658. 0x00000000, 0xffffffff },
  7659. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  7660. 0xffffffff, 0x00000000 },
  7661. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  7662. 0xffffffff, 0x00000000 },
  7663. /* Buffer Manager Control Registers. */
  7664. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  7665. 0x00000000, 0x007fff80 },
  7666. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  7667. 0x00000000, 0x007fffff },
  7668. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  7669. 0x00000000, 0x0000003f },
  7670. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  7671. 0x00000000, 0x000001ff },
  7672. { BUFMGR_MB_HIGH_WATER, 0x0000,
  7673. 0x00000000, 0x000001ff },
  7674. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  7675. 0xffffffff, 0x00000000 },
  7676. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  7677. 0xffffffff, 0x00000000 },
  7678. /* Mailbox Registers */
  7679. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  7680. 0x00000000, 0x000001ff },
  7681. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  7682. 0x00000000, 0x000001ff },
  7683. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  7684. 0x00000000, 0x000007ff },
  7685. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  7686. 0x00000000, 0x000001ff },
  7687. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  7688. };
  7689. is_5705 = is_5750 = 0;
  7690. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7691. is_5705 = 1;
  7692. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7693. is_5750 = 1;
  7694. }
  7695. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  7696. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  7697. continue;
  7698. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  7699. continue;
  7700. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  7701. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  7702. continue;
  7703. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  7704. continue;
  7705. offset = (u32) reg_tbl[i].offset;
  7706. read_mask = reg_tbl[i].read_mask;
  7707. write_mask = reg_tbl[i].write_mask;
  7708. /* Save the original register content */
  7709. save_val = tr32(offset);
  7710. /* Determine the read-only value. */
  7711. read_val = save_val & read_mask;
  7712. /* Write zero to the register, then make sure the read-only bits
  7713. * are not changed and the read/write bits are all zeros.
  7714. */
  7715. tw32(offset, 0);
  7716. val = tr32(offset);
  7717. /* Test the read-only and read/write bits. */
  7718. if (((val & read_mask) != read_val) || (val & write_mask))
  7719. goto out;
  7720. /* Write ones to all the bits defined by RdMask and WrMask, then
  7721. * make sure the read-only bits are not changed and the
  7722. * read/write bits are all ones.
  7723. */
  7724. tw32(offset, read_mask | write_mask);
  7725. val = tr32(offset);
  7726. /* Test the read-only bits. */
  7727. if ((val & read_mask) != read_val)
  7728. goto out;
  7729. /* Test the read/write bits. */
  7730. if ((val & write_mask) != write_mask)
  7731. goto out;
  7732. tw32(offset, save_val);
  7733. }
  7734. return 0;
  7735. out:
  7736. if (netif_msg_hw(tp))
  7737. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  7738. offset);
  7739. tw32(offset, save_val);
  7740. return -EIO;
  7741. }
  7742. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  7743. {
  7744. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  7745. int i;
  7746. u32 j;
  7747. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  7748. for (j = 0; j < len; j += 4) {
  7749. u32 val;
  7750. tg3_write_mem(tp, offset + j, test_pattern[i]);
  7751. tg3_read_mem(tp, offset + j, &val);
  7752. if (val != test_pattern[i])
  7753. return -EIO;
  7754. }
  7755. }
  7756. return 0;
  7757. }
  7758. static int tg3_test_memory(struct tg3 *tp)
  7759. {
  7760. static struct mem_entry {
  7761. u32 offset;
  7762. u32 len;
  7763. } mem_tbl_570x[] = {
  7764. { 0x00000000, 0x00b50},
  7765. { 0x00002000, 0x1c000},
  7766. { 0xffffffff, 0x00000}
  7767. }, mem_tbl_5705[] = {
  7768. { 0x00000100, 0x0000c},
  7769. { 0x00000200, 0x00008},
  7770. { 0x00004000, 0x00800},
  7771. { 0x00006000, 0x01000},
  7772. { 0x00008000, 0x02000},
  7773. { 0x00010000, 0x0e000},
  7774. { 0xffffffff, 0x00000}
  7775. }, mem_tbl_5755[] = {
  7776. { 0x00000200, 0x00008},
  7777. { 0x00004000, 0x00800},
  7778. { 0x00006000, 0x00800},
  7779. { 0x00008000, 0x02000},
  7780. { 0x00010000, 0x0c000},
  7781. { 0xffffffff, 0x00000}
  7782. }, mem_tbl_5906[] = {
  7783. { 0x00000200, 0x00008},
  7784. { 0x00004000, 0x00400},
  7785. { 0x00006000, 0x00400},
  7786. { 0x00008000, 0x01000},
  7787. { 0x00010000, 0x01000},
  7788. { 0xffffffff, 0x00000}
  7789. };
  7790. struct mem_entry *mem_tbl;
  7791. int err = 0;
  7792. int i;
  7793. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7794. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7795. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  7796. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7797. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7798. mem_tbl = mem_tbl_5755;
  7799. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7800. mem_tbl = mem_tbl_5906;
  7801. else
  7802. mem_tbl = mem_tbl_5705;
  7803. } else
  7804. mem_tbl = mem_tbl_570x;
  7805. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  7806. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  7807. mem_tbl[i].len)) != 0)
  7808. break;
  7809. }
  7810. return err;
  7811. }
  7812. #define TG3_MAC_LOOPBACK 0
  7813. #define TG3_PHY_LOOPBACK 1
  7814. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  7815. {
  7816. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  7817. u32 desc_idx;
  7818. struct sk_buff *skb, *rx_skb;
  7819. u8 *tx_data;
  7820. dma_addr_t map;
  7821. int num_pkts, tx_len, rx_len, i, err;
  7822. struct tg3_rx_buffer_desc *desc;
  7823. if (loopback_mode == TG3_MAC_LOOPBACK) {
  7824. /* HW errata - mac loopback fails in some cases on 5780.
  7825. * Normal traffic and PHY loopback are not affected by
  7826. * errata.
  7827. */
  7828. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  7829. return 0;
  7830. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  7831. MAC_MODE_PORT_INT_LPBACK;
  7832. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7833. mac_mode |= MAC_MODE_LINK_POLARITY;
  7834. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  7835. mac_mode |= MAC_MODE_PORT_MODE_MII;
  7836. else
  7837. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  7838. tw32(MAC_MODE, mac_mode);
  7839. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  7840. u32 val;
  7841. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  7842. u32 phytest;
  7843. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  7844. u32 phy;
  7845. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  7846. phytest | MII_TG3_EPHY_SHADOW_EN);
  7847. if (!tg3_readphy(tp, 0x1b, &phy))
  7848. tg3_writephy(tp, 0x1b, phy & ~0x20);
  7849. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  7850. }
  7851. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  7852. } else
  7853. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  7854. tg3_phy_toggle_automdix(tp, 0);
  7855. tg3_writephy(tp, MII_BMCR, val);
  7856. udelay(40);
  7857. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  7858. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  7859. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  7860. mac_mode |= MAC_MODE_PORT_MODE_MII;
  7861. } else
  7862. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  7863. /* reset to prevent losing 1st rx packet intermittently */
  7864. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  7865. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7866. udelay(10);
  7867. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7868. }
  7869. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  7870. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  7871. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  7872. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  7873. mac_mode |= MAC_MODE_LINK_POLARITY;
  7874. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  7875. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  7876. }
  7877. tw32(MAC_MODE, mac_mode);
  7878. }
  7879. else
  7880. return -EINVAL;
  7881. err = -EIO;
  7882. tx_len = 1514;
  7883. skb = netdev_alloc_skb(tp->dev, tx_len);
  7884. if (!skb)
  7885. return -ENOMEM;
  7886. tx_data = skb_put(skb, tx_len);
  7887. memcpy(tx_data, tp->dev->dev_addr, 6);
  7888. memset(tx_data + 6, 0x0, 8);
  7889. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  7890. for (i = 14; i < tx_len; i++)
  7891. tx_data[i] = (u8) (i & 0xff);
  7892. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  7893. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7894. HOSTCC_MODE_NOW);
  7895. udelay(10);
  7896. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  7897. num_pkts = 0;
  7898. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  7899. tp->tx_prod++;
  7900. num_pkts++;
  7901. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  7902. tp->tx_prod);
  7903. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  7904. udelay(10);
  7905. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  7906. for (i = 0; i < 25; i++) {
  7907. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7908. HOSTCC_MODE_NOW);
  7909. udelay(10);
  7910. tx_idx = tp->hw_status->idx[0].tx_consumer;
  7911. rx_idx = tp->hw_status->idx[0].rx_producer;
  7912. if ((tx_idx == tp->tx_prod) &&
  7913. (rx_idx == (rx_start_idx + num_pkts)))
  7914. break;
  7915. }
  7916. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  7917. dev_kfree_skb(skb);
  7918. if (tx_idx != tp->tx_prod)
  7919. goto out;
  7920. if (rx_idx != rx_start_idx + num_pkts)
  7921. goto out;
  7922. desc = &tp->rx_rcb[rx_start_idx];
  7923. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  7924. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  7925. if (opaque_key != RXD_OPAQUE_RING_STD)
  7926. goto out;
  7927. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  7928. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  7929. goto out;
  7930. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  7931. if (rx_len != tx_len)
  7932. goto out;
  7933. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  7934. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  7935. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  7936. for (i = 14; i < tx_len; i++) {
  7937. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  7938. goto out;
  7939. }
  7940. err = 0;
  7941. /* tg3_free_rings will unmap and free the rx_skb */
  7942. out:
  7943. return err;
  7944. }
  7945. #define TG3_MAC_LOOPBACK_FAILED 1
  7946. #define TG3_PHY_LOOPBACK_FAILED 2
  7947. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  7948. TG3_PHY_LOOPBACK_FAILED)
  7949. static int tg3_test_loopback(struct tg3 *tp)
  7950. {
  7951. int err = 0;
  7952. u32 cpmuctrl = 0;
  7953. if (!netif_running(tp->dev))
  7954. return TG3_LOOPBACK_FAILED;
  7955. err = tg3_reset_hw(tp, 1);
  7956. if (err)
  7957. return TG3_LOOPBACK_FAILED;
  7958. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  7959. int i;
  7960. u32 status;
  7961. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  7962. /* Wait for up to 40 microseconds to acquire lock. */
  7963. for (i = 0; i < 4; i++) {
  7964. status = tr32(TG3_CPMU_MUTEX_GNT);
  7965. if (status == CPMU_MUTEX_GNT_DRIVER)
  7966. break;
  7967. udelay(10);
  7968. }
  7969. if (status != CPMU_MUTEX_GNT_DRIVER)
  7970. return TG3_LOOPBACK_FAILED;
  7971. /* Turn off power management based on link speed. */
  7972. cpmuctrl = tr32(TG3_CPMU_CTRL);
  7973. tw32(TG3_CPMU_CTRL,
  7974. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  7975. CPMU_CTRL_LINK_AWARE_MODE));
  7976. }
  7977. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  7978. err |= TG3_MAC_LOOPBACK_FAILED;
  7979. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  7980. tw32(TG3_CPMU_CTRL, cpmuctrl);
  7981. /* Release the mutex */
  7982. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  7983. }
  7984. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  7985. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  7986. err |= TG3_PHY_LOOPBACK_FAILED;
  7987. }
  7988. return err;
  7989. }
  7990. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  7991. u64 *data)
  7992. {
  7993. struct tg3 *tp = netdev_priv(dev);
  7994. if (tp->link_config.phy_is_low_power)
  7995. tg3_set_power_state(tp, PCI_D0);
  7996. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  7997. if (tg3_test_nvram(tp) != 0) {
  7998. etest->flags |= ETH_TEST_FL_FAILED;
  7999. data[0] = 1;
  8000. }
  8001. if (tg3_test_link(tp) != 0) {
  8002. etest->flags |= ETH_TEST_FL_FAILED;
  8003. data[1] = 1;
  8004. }
  8005. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8006. int err, irq_sync = 0;
  8007. if (netif_running(dev)) {
  8008. tg3_netif_stop(tp);
  8009. irq_sync = 1;
  8010. }
  8011. tg3_full_lock(tp, irq_sync);
  8012. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8013. err = tg3_nvram_lock(tp);
  8014. tg3_halt_cpu(tp, RX_CPU_BASE);
  8015. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8016. tg3_halt_cpu(tp, TX_CPU_BASE);
  8017. if (!err)
  8018. tg3_nvram_unlock(tp);
  8019. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8020. tg3_phy_reset(tp);
  8021. if (tg3_test_registers(tp) != 0) {
  8022. etest->flags |= ETH_TEST_FL_FAILED;
  8023. data[2] = 1;
  8024. }
  8025. if (tg3_test_memory(tp) != 0) {
  8026. etest->flags |= ETH_TEST_FL_FAILED;
  8027. data[3] = 1;
  8028. }
  8029. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8030. etest->flags |= ETH_TEST_FL_FAILED;
  8031. tg3_full_unlock(tp);
  8032. if (tg3_test_interrupt(tp) != 0) {
  8033. etest->flags |= ETH_TEST_FL_FAILED;
  8034. data[5] = 1;
  8035. }
  8036. tg3_full_lock(tp, 0);
  8037. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8038. if (netif_running(dev)) {
  8039. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8040. if (!tg3_restart_hw(tp, 1))
  8041. tg3_netif_start(tp);
  8042. }
  8043. tg3_full_unlock(tp);
  8044. }
  8045. if (tp->link_config.phy_is_low_power)
  8046. tg3_set_power_state(tp, PCI_D3hot);
  8047. }
  8048. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8049. {
  8050. struct mii_ioctl_data *data = if_mii(ifr);
  8051. struct tg3 *tp = netdev_priv(dev);
  8052. int err;
  8053. switch(cmd) {
  8054. case SIOCGMIIPHY:
  8055. data->phy_id = PHY_ADDR;
  8056. /* fallthru */
  8057. case SIOCGMIIREG: {
  8058. u32 mii_regval;
  8059. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8060. break; /* We have no PHY */
  8061. if (tp->link_config.phy_is_low_power)
  8062. return -EAGAIN;
  8063. spin_lock_bh(&tp->lock);
  8064. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8065. spin_unlock_bh(&tp->lock);
  8066. data->val_out = mii_regval;
  8067. return err;
  8068. }
  8069. case SIOCSMIIREG:
  8070. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8071. break; /* We have no PHY */
  8072. if (!capable(CAP_NET_ADMIN))
  8073. return -EPERM;
  8074. if (tp->link_config.phy_is_low_power)
  8075. return -EAGAIN;
  8076. spin_lock_bh(&tp->lock);
  8077. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8078. spin_unlock_bh(&tp->lock);
  8079. return err;
  8080. default:
  8081. /* do nothing */
  8082. break;
  8083. }
  8084. return -EOPNOTSUPP;
  8085. }
  8086. #if TG3_VLAN_TAG_USED
  8087. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8088. {
  8089. struct tg3 *tp = netdev_priv(dev);
  8090. if (netif_running(dev))
  8091. tg3_netif_stop(tp);
  8092. tg3_full_lock(tp, 0);
  8093. tp->vlgrp = grp;
  8094. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8095. __tg3_set_rx_mode(dev);
  8096. if (netif_running(dev))
  8097. tg3_netif_start(tp);
  8098. tg3_full_unlock(tp);
  8099. }
  8100. #endif
  8101. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8102. {
  8103. struct tg3 *tp = netdev_priv(dev);
  8104. memcpy(ec, &tp->coal, sizeof(*ec));
  8105. return 0;
  8106. }
  8107. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8108. {
  8109. struct tg3 *tp = netdev_priv(dev);
  8110. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8111. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8112. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8113. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8114. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8115. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8116. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8117. }
  8118. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8119. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8120. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8121. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8122. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8123. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8124. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8125. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8126. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8127. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8128. return -EINVAL;
  8129. /* No rx interrupts will be generated if both are zero */
  8130. if ((ec->rx_coalesce_usecs == 0) &&
  8131. (ec->rx_max_coalesced_frames == 0))
  8132. return -EINVAL;
  8133. /* No tx interrupts will be generated if both are zero */
  8134. if ((ec->tx_coalesce_usecs == 0) &&
  8135. (ec->tx_max_coalesced_frames == 0))
  8136. return -EINVAL;
  8137. /* Only copy relevant parameters, ignore all others. */
  8138. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8139. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8140. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8141. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8142. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8143. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8144. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8145. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8146. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8147. if (netif_running(dev)) {
  8148. tg3_full_lock(tp, 0);
  8149. __tg3_set_coalesce(tp, &tp->coal);
  8150. tg3_full_unlock(tp);
  8151. }
  8152. return 0;
  8153. }
  8154. static const struct ethtool_ops tg3_ethtool_ops = {
  8155. .get_settings = tg3_get_settings,
  8156. .set_settings = tg3_set_settings,
  8157. .get_drvinfo = tg3_get_drvinfo,
  8158. .get_regs_len = tg3_get_regs_len,
  8159. .get_regs = tg3_get_regs,
  8160. .get_wol = tg3_get_wol,
  8161. .set_wol = tg3_set_wol,
  8162. .get_msglevel = tg3_get_msglevel,
  8163. .set_msglevel = tg3_set_msglevel,
  8164. .nway_reset = tg3_nway_reset,
  8165. .get_link = ethtool_op_get_link,
  8166. .get_eeprom_len = tg3_get_eeprom_len,
  8167. .get_eeprom = tg3_get_eeprom,
  8168. .set_eeprom = tg3_set_eeprom,
  8169. .get_ringparam = tg3_get_ringparam,
  8170. .set_ringparam = tg3_set_ringparam,
  8171. .get_pauseparam = tg3_get_pauseparam,
  8172. .set_pauseparam = tg3_set_pauseparam,
  8173. .get_rx_csum = tg3_get_rx_csum,
  8174. .set_rx_csum = tg3_set_rx_csum,
  8175. .set_tx_csum = tg3_set_tx_csum,
  8176. .set_sg = ethtool_op_set_sg,
  8177. .set_tso = tg3_set_tso,
  8178. .self_test = tg3_self_test,
  8179. .get_strings = tg3_get_strings,
  8180. .phys_id = tg3_phys_id,
  8181. .get_ethtool_stats = tg3_get_ethtool_stats,
  8182. .get_coalesce = tg3_get_coalesce,
  8183. .set_coalesce = tg3_set_coalesce,
  8184. .get_sset_count = tg3_get_sset_count,
  8185. };
  8186. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8187. {
  8188. u32 cursize, val, magic;
  8189. tp->nvram_size = EEPROM_CHIP_SIZE;
  8190. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8191. return;
  8192. if ((magic != TG3_EEPROM_MAGIC) &&
  8193. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8194. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8195. return;
  8196. /*
  8197. * Size the chip by reading offsets at increasing powers of two.
  8198. * When we encounter our validation signature, we know the addressing
  8199. * has wrapped around, and thus have our chip size.
  8200. */
  8201. cursize = 0x10;
  8202. while (cursize < tp->nvram_size) {
  8203. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  8204. return;
  8205. if (val == magic)
  8206. break;
  8207. cursize <<= 1;
  8208. }
  8209. tp->nvram_size = cursize;
  8210. }
  8211. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8212. {
  8213. u32 val;
  8214. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  8215. return;
  8216. /* Selfboot format */
  8217. if (val != TG3_EEPROM_MAGIC) {
  8218. tg3_get_eeprom_size(tp);
  8219. return;
  8220. }
  8221. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8222. if (val != 0) {
  8223. tp->nvram_size = (val >> 16) * 1024;
  8224. return;
  8225. }
  8226. }
  8227. tp->nvram_size = 0x80000;
  8228. }
  8229. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8230. {
  8231. u32 nvcfg1;
  8232. nvcfg1 = tr32(NVRAM_CFG1);
  8233. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8234. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8235. }
  8236. else {
  8237. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8238. tw32(NVRAM_CFG1, nvcfg1);
  8239. }
  8240. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8241. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8242. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8243. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8244. tp->nvram_jedecnum = JEDEC_ATMEL;
  8245. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8246. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8247. break;
  8248. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8249. tp->nvram_jedecnum = JEDEC_ATMEL;
  8250. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8251. break;
  8252. case FLASH_VENDOR_ATMEL_EEPROM:
  8253. tp->nvram_jedecnum = JEDEC_ATMEL;
  8254. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8255. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8256. break;
  8257. case FLASH_VENDOR_ST:
  8258. tp->nvram_jedecnum = JEDEC_ST;
  8259. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8260. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8261. break;
  8262. case FLASH_VENDOR_SAIFUN:
  8263. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8264. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8265. break;
  8266. case FLASH_VENDOR_SST_SMALL:
  8267. case FLASH_VENDOR_SST_LARGE:
  8268. tp->nvram_jedecnum = JEDEC_SST;
  8269. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8270. break;
  8271. }
  8272. }
  8273. else {
  8274. tp->nvram_jedecnum = JEDEC_ATMEL;
  8275. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8276. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8277. }
  8278. }
  8279. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8280. {
  8281. u32 nvcfg1;
  8282. nvcfg1 = tr32(NVRAM_CFG1);
  8283. /* NVRAM protection for TPM */
  8284. if (nvcfg1 & (1 << 27))
  8285. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8286. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8287. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8288. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8289. tp->nvram_jedecnum = JEDEC_ATMEL;
  8290. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8291. break;
  8292. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8293. tp->nvram_jedecnum = JEDEC_ATMEL;
  8294. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8295. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8296. break;
  8297. case FLASH_5752VENDOR_ST_M45PE10:
  8298. case FLASH_5752VENDOR_ST_M45PE20:
  8299. case FLASH_5752VENDOR_ST_M45PE40:
  8300. tp->nvram_jedecnum = JEDEC_ST;
  8301. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8302. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8303. break;
  8304. }
  8305. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8306. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8307. case FLASH_5752PAGE_SIZE_256:
  8308. tp->nvram_pagesize = 256;
  8309. break;
  8310. case FLASH_5752PAGE_SIZE_512:
  8311. tp->nvram_pagesize = 512;
  8312. break;
  8313. case FLASH_5752PAGE_SIZE_1K:
  8314. tp->nvram_pagesize = 1024;
  8315. break;
  8316. case FLASH_5752PAGE_SIZE_2K:
  8317. tp->nvram_pagesize = 2048;
  8318. break;
  8319. case FLASH_5752PAGE_SIZE_4K:
  8320. tp->nvram_pagesize = 4096;
  8321. break;
  8322. case FLASH_5752PAGE_SIZE_264:
  8323. tp->nvram_pagesize = 264;
  8324. break;
  8325. }
  8326. }
  8327. else {
  8328. /* For eeprom, set pagesize to maximum eeprom size */
  8329. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8330. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8331. tw32(NVRAM_CFG1, nvcfg1);
  8332. }
  8333. }
  8334. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8335. {
  8336. u32 nvcfg1, protect = 0;
  8337. nvcfg1 = tr32(NVRAM_CFG1);
  8338. /* NVRAM protection for TPM */
  8339. if (nvcfg1 & (1 << 27)) {
  8340. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8341. protect = 1;
  8342. }
  8343. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8344. switch (nvcfg1) {
  8345. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8346. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8347. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8348. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8349. tp->nvram_jedecnum = JEDEC_ATMEL;
  8350. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8351. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8352. tp->nvram_pagesize = 264;
  8353. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8354. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8355. tp->nvram_size = (protect ? 0x3e200 : 0x80000);
  8356. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8357. tp->nvram_size = (protect ? 0x1f200 : 0x40000);
  8358. else
  8359. tp->nvram_size = (protect ? 0x1f200 : 0x20000);
  8360. break;
  8361. case FLASH_5752VENDOR_ST_M45PE10:
  8362. case FLASH_5752VENDOR_ST_M45PE20:
  8363. case FLASH_5752VENDOR_ST_M45PE40:
  8364. tp->nvram_jedecnum = JEDEC_ST;
  8365. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8366. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8367. tp->nvram_pagesize = 256;
  8368. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8369. tp->nvram_size = (protect ? 0x10000 : 0x20000);
  8370. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8371. tp->nvram_size = (protect ? 0x10000 : 0x40000);
  8372. else
  8373. tp->nvram_size = (protect ? 0x20000 : 0x80000);
  8374. break;
  8375. }
  8376. }
  8377. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8378. {
  8379. u32 nvcfg1;
  8380. nvcfg1 = tr32(NVRAM_CFG1);
  8381. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8382. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8383. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8384. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8385. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8386. tp->nvram_jedecnum = JEDEC_ATMEL;
  8387. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8388. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8389. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8390. tw32(NVRAM_CFG1, nvcfg1);
  8391. break;
  8392. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8393. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8394. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8395. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8396. tp->nvram_jedecnum = JEDEC_ATMEL;
  8397. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8398. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8399. tp->nvram_pagesize = 264;
  8400. break;
  8401. case FLASH_5752VENDOR_ST_M45PE10:
  8402. case FLASH_5752VENDOR_ST_M45PE20:
  8403. case FLASH_5752VENDOR_ST_M45PE40:
  8404. tp->nvram_jedecnum = JEDEC_ST;
  8405. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8406. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8407. tp->nvram_pagesize = 256;
  8408. break;
  8409. }
  8410. }
  8411. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  8412. {
  8413. u32 nvcfg1, protect = 0;
  8414. nvcfg1 = tr32(NVRAM_CFG1);
  8415. /* NVRAM protection for TPM */
  8416. if (nvcfg1 & (1 << 27)) {
  8417. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8418. protect = 1;
  8419. }
  8420. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8421. switch (nvcfg1) {
  8422. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8423. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8424. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8425. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8426. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8427. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8428. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8429. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8430. tp->nvram_jedecnum = JEDEC_ATMEL;
  8431. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8432. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8433. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8434. tp->nvram_pagesize = 256;
  8435. break;
  8436. case FLASH_5761VENDOR_ST_A_M45PE20:
  8437. case FLASH_5761VENDOR_ST_A_M45PE40:
  8438. case FLASH_5761VENDOR_ST_A_M45PE80:
  8439. case FLASH_5761VENDOR_ST_A_M45PE16:
  8440. case FLASH_5761VENDOR_ST_M_M45PE20:
  8441. case FLASH_5761VENDOR_ST_M_M45PE40:
  8442. case FLASH_5761VENDOR_ST_M_M45PE80:
  8443. case FLASH_5761VENDOR_ST_M_M45PE16:
  8444. tp->nvram_jedecnum = JEDEC_ST;
  8445. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8446. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8447. tp->nvram_pagesize = 256;
  8448. break;
  8449. }
  8450. if (protect) {
  8451. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  8452. } else {
  8453. switch (nvcfg1) {
  8454. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8455. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8456. case FLASH_5761VENDOR_ST_A_M45PE16:
  8457. case FLASH_5761VENDOR_ST_M_M45PE16:
  8458. tp->nvram_size = 0x100000;
  8459. break;
  8460. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8461. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8462. case FLASH_5761VENDOR_ST_A_M45PE80:
  8463. case FLASH_5761VENDOR_ST_M_M45PE80:
  8464. tp->nvram_size = 0x80000;
  8465. break;
  8466. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8467. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8468. case FLASH_5761VENDOR_ST_A_M45PE40:
  8469. case FLASH_5761VENDOR_ST_M_M45PE40:
  8470. tp->nvram_size = 0x40000;
  8471. break;
  8472. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8473. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8474. case FLASH_5761VENDOR_ST_A_M45PE20:
  8475. case FLASH_5761VENDOR_ST_M_M45PE20:
  8476. tp->nvram_size = 0x20000;
  8477. break;
  8478. }
  8479. }
  8480. }
  8481. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  8482. {
  8483. tp->nvram_jedecnum = JEDEC_ATMEL;
  8484. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8485. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8486. }
  8487. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  8488. static void __devinit tg3_nvram_init(struct tg3 *tp)
  8489. {
  8490. tw32_f(GRC_EEPROM_ADDR,
  8491. (EEPROM_ADDR_FSM_RESET |
  8492. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  8493. EEPROM_ADDR_CLKPERD_SHIFT)));
  8494. msleep(1);
  8495. /* Enable seeprom accesses. */
  8496. tw32_f(GRC_LOCAL_CTRL,
  8497. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  8498. udelay(100);
  8499. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8500. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  8501. tp->tg3_flags |= TG3_FLAG_NVRAM;
  8502. if (tg3_nvram_lock(tp)) {
  8503. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  8504. "tg3_nvram_init failed.\n", tp->dev->name);
  8505. return;
  8506. }
  8507. tg3_enable_nvram_access(tp);
  8508. tp->nvram_size = 0;
  8509. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8510. tg3_get_5752_nvram_info(tp);
  8511. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  8512. tg3_get_5755_nvram_info(tp);
  8513. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8514. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784)
  8515. tg3_get_5787_nvram_info(tp);
  8516. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  8517. tg3_get_5761_nvram_info(tp);
  8518. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8519. tg3_get_5906_nvram_info(tp);
  8520. else
  8521. tg3_get_nvram_info(tp);
  8522. if (tp->nvram_size == 0)
  8523. tg3_get_nvram_size(tp);
  8524. tg3_disable_nvram_access(tp);
  8525. tg3_nvram_unlock(tp);
  8526. } else {
  8527. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  8528. tg3_get_eeprom_size(tp);
  8529. }
  8530. }
  8531. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  8532. u32 offset, u32 *val)
  8533. {
  8534. u32 tmp;
  8535. int i;
  8536. if (offset > EEPROM_ADDR_ADDR_MASK ||
  8537. (offset % 4) != 0)
  8538. return -EINVAL;
  8539. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  8540. EEPROM_ADDR_DEVID_MASK |
  8541. EEPROM_ADDR_READ);
  8542. tw32(GRC_EEPROM_ADDR,
  8543. tmp |
  8544. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8545. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  8546. EEPROM_ADDR_ADDR_MASK) |
  8547. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  8548. for (i = 0; i < 1000; i++) {
  8549. tmp = tr32(GRC_EEPROM_ADDR);
  8550. if (tmp & EEPROM_ADDR_COMPLETE)
  8551. break;
  8552. msleep(1);
  8553. }
  8554. if (!(tmp & EEPROM_ADDR_COMPLETE))
  8555. return -EBUSY;
  8556. *val = tr32(GRC_EEPROM_DATA);
  8557. return 0;
  8558. }
  8559. #define NVRAM_CMD_TIMEOUT 10000
  8560. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  8561. {
  8562. int i;
  8563. tw32(NVRAM_CMD, nvram_cmd);
  8564. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  8565. udelay(10);
  8566. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  8567. udelay(10);
  8568. break;
  8569. }
  8570. }
  8571. if (i == NVRAM_CMD_TIMEOUT) {
  8572. return -EBUSY;
  8573. }
  8574. return 0;
  8575. }
  8576. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  8577. {
  8578. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  8579. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  8580. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  8581. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  8582. (tp->nvram_jedecnum == JEDEC_ATMEL))
  8583. addr = ((addr / tp->nvram_pagesize) <<
  8584. ATMEL_AT45DB0X1B_PAGE_POS) +
  8585. (addr % tp->nvram_pagesize);
  8586. return addr;
  8587. }
  8588. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  8589. {
  8590. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  8591. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  8592. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  8593. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  8594. (tp->nvram_jedecnum == JEDEC_ATMEL))
  8595. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  8596. tp->nvram_pagesize) +
  8597. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  8598. return addr;
  8599. }
  8600. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  8601. {
  8602. int ret;
  8603. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  8604. return tg3_nvram_read_using_eeprom(tp, offset, val);
  8605. offset = tg3_nvram_phys_addr(tp, offset);
  8606. if (offset > NVRAM_ADDR_MSK)
  8607. return -EINVAL;
  8608. ret = tg3_nvram_lock(tp);
  8609. if (ret)
  8610. return ret;
  8611. tg3_enable_nvram_access(tp);
  8612. tw32(NVRAM_ADDR, offset);
  8613. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  8614. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  8615. if (ret == 0)
  8616. *val = swab32(tr32(NVRAM_RDDATA));
  8617. tg3_disable_nvram_access(tp);
  8618. tg3_nvram_unlock(tp);
  8619. return ret;
  8620. }
  8621. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  8622. {
  8623. int err;
  8624. u32 tmp;
  8625. err = tg3_nvram_read(tp, offset, &tmp);
  8626. *val = swab32(tmp);
  8627. return err;
  8628. }
  8629. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  8630. u32 offset, u32 len, u8 *buf)
  8631. {
  8632. int i, j, rc = 0;
  8633. u32 val;
  8634. for (i = 0; i < len; i += 4) {
  8635. u32 addr, data;
  8636. addr = offset + i;
  8637. memcpy(&data, buf + i, 4);
  8638. tw32(GRC_EEPROM_DATA, cpu_to_le32(data));
  8639. val = tr32(GRC_EEPROM_ADDR);
  8640. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  8641. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  8642. EEPROM_ADDR_READ);
  8643. tw32(GRC_EEPROM_ADDR, val |
  8644. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8645. (addr & EEPROM_ADDR_ADDR_MASK) |
  8646. EEPROM_ADDR_START |
  8647. EEPROM_ADDR_WRITE);
  8648. for (j = 0; j < 1000; j++) {
  8649. val = tr32(GRC_EEPROM_ADDR);
  8650. if (val & EEPROM_ADDR_COMPLETE)
  8651. break;
  8652. msleep(1);
  8653. }
  8654. if (!(val & EEPROM_ADDR_COMPLETE)) {
  8655. rc = -EBUSY;
  8656. break;
  8657. }
  8658. }
  8659. return rc;
  8660. }
  8661. /* offset and length are dword aligned */
  8662. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  8663. u8 *buf)
  8664. {
  8665. int ret = 0;
  8666. u32 pagesize = tp->nvram_pagesize;
  8667. u32 pagemask = pagesize - 1;
  8668. u32 nvram_cmd;
  8669. u8 *tmp;
  8670. tmp = kmalloc(pagesize, GFP_KERNEL);
  8671. if (tmp == NULL)
  8672. return -ENOMEM;
  8673. while (len) {
  8674. int j;
  8675. u32 phy_addr, page_off, size;
  8676. phy_addr = offset & ~pagemask;
  8677. for (j = 0; j < pagesize; j += 4) {
  8678. if ((ret = tg3_nvram_read(tp, phy_addr + j,
  8679. (u32 *) (tmp + j))))
  8680. break;
  8681. }
  8682. if (ret)
  8683. break;
  8684. page_off = offset & pagemask;
  8685. size = pagesize;
  8686. if (len < size)
  8687. size = len;
  8688. len -= size;
  8689. memcpy(tmp + page_off, buf, size);
  8690. offset = offset + (pagesize - page_off);
  8691. tg3_enable_nvram_access(tp);
  8692. /*
  8693. * Before we can erase the flash page, we need
  8694. * to issue a special "write enable" command.
  8695. */
  8696. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8697. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8698. break;
  8699. /* Erase the target page */
  8700. tw32(NVRAM_ADDR, phy_addr);
  8701. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  8702. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  8703. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8704. break;
  8705. /* Issue another write enable to start the write. */
  8706. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8707. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8708. break;
  8709. for (j = 0; j < pagesize; j += 4) {
  8710. u32 data;
  8711. data = *((u32 *) (tmp + j));
  8712. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  8713. tw32(NVRAM_ADDR, phy_addr + j);
  8714. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  8715. NVRAM_CMD_WR;
  8716. if (j == 0)
  8717. nvram_cmd |= NVRAM_CMD_FIRST;
  8718. else if (j == (pagesize - 4))
  8719. nvram_cmd |= NVRAM_CMD_LAST;
  8720. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  8721. break;
  8722. }
  8723. if (ret)
  8724. break;
  8725. }
  8726. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8727. tg3_nvram_exec_cmd(tp, nvram_cmd);
  8728. kfree(tmp);
  8729. return ret;
  8730. }
  8731. /* offset and length are dword aligned */
  8732. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  8733. u8 *buf)
  8734. {
  8735. int i, ret = 0;
  8736. for (i = 0; i < len; i += 4, offset += 4) {
  8737. u32 data, page_off, phy_addr, nvram_cmd;
  8738. memcpy(&data, buf + i, 4);
  8739. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  8740. page_off = offset % tp->nvram_pagesize;
  8741. phy_addr = tg3_nvram_phys_addr(tp, offset);
  8742. tw32(NVRAM_ADDR, phy_addr);
  8743. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  8744. if ((page_off == 0) || (i == 0))
  8745. nvram_cmd |= NVRAM_CMD_FIRST;
  8746. if (page_off == (tp->nvram_pagesize - 4))
  8747. nvram_cmd |= NVRAM_CMD_LAST;
  8748. if (i == (len - 4))
  8749. nvram_cmd |= NVRAM_CMD_LAST;
  8750. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  8751. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  8752. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787) &&
  8753. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784) &&
  8754. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) &&
  8755. (tp->nvram_jedecnum == JEDEC_ST) &&
  8756. (nvram_cmd & NVRAM_CMD_FIRST)) {
  8757. if ((ret = tg3_nvram_exec_cmd(tp,
  8758. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  8759. NVRAM_CMD_DONE)))
  8760. break;
  8761. }
  8762. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  8763. /* We always do complete word writes to eeprom. */
  8764. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  8765. }
  8766. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  8767. break;
  8768. }
  8769. return ret;
  8770. }
  8771. /* offset and length are dword aligned */
  8772. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  8773. {
  8774. int ret;
  8775. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  8776. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  8777. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  8778. udelay(40);
  8779. }
  8780. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  8781. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  8782. }
  8783. else {
  8784. u32 grc_mode;
  8785. ret = tg3_nvram_lock(tp);
  8786. if (ret)
  8787. return ret;
  8788. tg3_enable_nvram_access(tp);
  8789. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  8790. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  8791. tw32(NVRAM_WRITE1, 0x406);
  8792. grc_mode = tr32(GRC_MODE);
  8793. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  8794. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  8795. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  8796. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  8797. buf);
  8798. }
  8799. else {
  8800. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  8801. buf);
  8802. }
  8803. grc_mode = tr32(GRC_MODE);
  8804. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  8805. tg3_disable_nvram_access(tp);
  8806. tg3_nvram_unlock(tp);
  8807. }
  8808. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  8809. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8810. udelay(40);
  8811. }
  8812. return ret;
  8813. }
  8814. struct subsys_tbl_ent {
  8815. u16 subsys_vendor, subsys_devid;
  8816. u32 phy_id;
  8817. };
  8818. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  8819. /* Broadcom boards. */
  8820. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  8821. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  8822. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  8823. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  8824. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  8825. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  8826. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  8827. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  8828. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  8829. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  8830. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  8831. /* 3com boards. */
  8832. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  8833. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  8834. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  8835. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  8836. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  8837. /* DELL boards. */
  8838. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  8839. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  8840. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  8841. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  8842. /* Compaq boards. */
  8843. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  8844. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  8845. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  8846. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  8847. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  8848. /* IBM boards. */
  8849. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  8850. };
  8851. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  8852. {
  8853. int i;
  8854. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  8855. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  8856. tp->pdev->subsystem_vendor) &&
  8857. (subsys_id_to_phy_id[i].subsys_devid ==
  8858. tp->pdev->subsystem_device))
  8859. return &subsys_id_to_phy_id[i];
  8860. }
  8861. return NULL;
  8862. }
  8863. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  8864. {
  8865. u32 val;
  8866. u16 pmcsr;
  8867. /* On some early chips the SRAM cannot be accessed in D3hot state,
  8868. * so need make sure we're in D0.
  8869. */
  8870. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  8871. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  8872. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  8873. msleep(1);
  8874. /* Make sure register accesses (indirect or otherwise)
  8875. * will function correctly.
  8876. */
  8877. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8878. tp->misc_host_ctrl);
  8879. /* The memory arbiter has to be enabled in order for SRAM accesses
  8880. * to succeed. Normally on powerup the tg3 chip firmware will make
  8881. * sure it is enabled, but other entities such as system netboot
  8882. * code might disable it.
  8883. */
  8884. val = tr32(MEMARB_MODE);
  8885. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  8886. tp->phy_id = PHY_ID_INVALID;
  8887. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8888. /* Assume an onboard device and WOL capable by default. */
  8889. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  8890. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8891. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  8892. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8893. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  8894. }
  8895. val = tr32(VCPU_CFGSHDW);
  8896. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  8897. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  8898. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  8899. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  8900. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  8901. return;
  8902. }
  8903. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  8904. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  8905. u32 nic_cfg, led_cfg;
  8906. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  8907. int eeprom_phy_serdes = 0;
  8908. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  8909. tp->nic_sram_data_cfg = nic_cfg;
  8910. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  8911. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  8912. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  8913. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  8914. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  8915. (ver > 0) && (ver < 0x100))
  8916. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  8917. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  8918. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  8919. eeprom_phy_serdes = 1;
  8920. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  8921. if (nic_phy_id != 0) {
  8922. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  8923. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  8924. eeprom_phy_id = (id1 >> 16) << 10;
  8925. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  8926. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  8927. } else
  8928. eeprom_phy_id = 0;
  8929. tp->phy_id = eeprom_phy_id;
  8930. if (eeprom_phy_serdes) {
  8931. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  8932. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  8933. else
  8934. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8935. }
  8936. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8937. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  8938. SHASTA_EXT_LED_MODE_MASK);
  8939. else
  8940. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  8941. switch (led_cfg) {
  8942. default:
  8943. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  8944. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8945. break;
  8946. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  8947. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  8948. break;
  8949. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  8950. tp->led_ctrl = LED_CTRL_MODE_MAC;
  8951. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  8952. * read on some older 5700/5701 bootcode.
  8953. */
  8954. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  8955. ASIC_REV_5700 ||
  8956. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  8957. ASIC_REV_5701)
  8958. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8959. break;
  8960. case SHASTA_EXT_LED_SHARED:
  8961. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  8962. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  8963. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  8964. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  8965. LED_CTRL_MODE_PHY_2);
  8966. break;
  8967. case SHASTA_EXT_LED_MAC:
  8968. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  8969. break;
  8970. case SHASTA_EXT_LED_COMBO:
  8971. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  8972. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  8973. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  8974. LED_CTRL_MODE_PHY_2);
  8975. break;
  8976. };
  8977. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8978. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  8979. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  8980. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  8981. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  8982. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1)
  8983. tp->led_ctrl = LED_CTRL_MODE_MAC;
  8984. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  8985. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  8986. if ((tp->pdev->subsystem_vendor ==
  8987. PCI_VENDOR_ID_ARIMA) &&
  8988. (tp->pdev->subsystem_device == 0x205a ||
  8989. tp->pdev->subsystem_device == 0x2063))
  8990. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8991. } else {
  8992. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8993. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  8994. }
  8995. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  8996. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  8997. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8998. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  8999. }
  9000. if (nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE)
  9001. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9002. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9003. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9004. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9005. if (tp->tg3_flags & TG3_FLAG_WOL_CAP &&
  9006. nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)
  9007. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9008. if (cfg2 & (1 << 17))
  9009. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9010. /* serdes signal pre-emphasis in register 0x590 set by */
  9011. /* bootcode if bit 18 is set */
  9012. if (cfg2 & (1 << 18))
  9013. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9014. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9015. u32 cfg3;
  9016. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9017. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9018. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9019. }
  9020. }
  9021. }
  9022. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9023. {
  9024. u32 hw_phy_id_1, hw_phy_id_2;
  9025. u32 hw_phy_id, hw_phy_id_masked;
  9026. int err;
  9027. /* Reading the PHY ID register can conflict with ASF
  9028. * firwmare access to the PHY hardware.
  9029. */
  9030. err = 0;
  9031. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9032. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9033. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9034. } else {
  9035. /* Now read the physical PHY_ID from the chip and verify
  9036. * that it is sane. If it doesn't look good, we fall back
  9037. * to either the hard-coded table based PHY_ID and failing
  9038. * that the value found in the eeprom area.
  9039. */
  9040. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9041. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9042. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9043. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9044. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9045. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9046. }
  9047. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9048. tp->phy_id = hw_phy_id;
  9049. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9050. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9051. else
  9052. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9053. } else {
  9054. if (tp->phy_id != PHY_ID_INVALID) {
  9055. /* Do nothing, phy ID already set up in
  9056. * tg3_get_eeprom_hw_cfg().
  9057. */
  9058. } else {
  9059. struct subsys_tbl_ent *p;
  9060. /* No eeprom signature? Try the hardcoded
  9061. * subsys device table.
  9062. */
  9063. p = lookup_by_subsys(tp);
  9064. if (!p)
  9065. return -ENODEV;
  9066. tp->phy_id = p->phy_id;
  9067. if (!tp->phy_id ||
  9068. tp->phy_id == PHY_ID_BCM8002)
  9069. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9070. }
  9071. }
  9072. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9073. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9074. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9075. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9076. tg3_readphy(tp, MII_BMSR, &bmsr);
  9077. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9078. (bmsr & BMSR_LSTATUS))
  9079. goto skip_phy_reset;
  9080. err = tg3_phy_reset(tp);
  9081. if (err)
  9082. return err;
  9083. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9084. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9085. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9086. tg3_ctrl = 0;
  9087. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9088. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9089. MII_TG3_CTRL_ADV_1000_FULL);
  9090. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9091. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9092. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9093. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9094. }
  9095. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9096. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9097. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9098. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9099. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9100. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9101. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9102. tg3_writephy(tp, MII_BMCR,
  9103. BMCR_ANENABLE | BMCR_ANRESTART);
  9104. }
  9105. tg3_phy_set_wirespeed(tp);
  9106. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9107. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9108. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9109. }
  9110. skip_phy_reset:
  9111. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9112. err = tg3_init_5401phy_dsp(tp);
  9113. if (err)
  9114. return err;
  9115. }
  9116. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9117. err = tg3_init_5401phy_dsp(tp);
  9118. }
  9119. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9120. tp->link_config.advertising =
  9121. (ADVERTISED_1000baseT_Half |
  9122. ADVERTISED_1000baseT_Full |
  9123. ADVERTISED_Autoneg |
  9124. ADVERTISED_FIBRE);
  9125. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9126. tp->link_config.advertising &=
  9127. ~(ADVERTISED_1000baseT_Half |
  9128. ADVERTISED_1000baseT_Full);
  9129. return err;
  9130. }
  9131. static void __devinit tg3_read_partno(struct tg3 *tp)
  9132. {
  9133. unsigned char vpd_data[256];
  9134. unsigned int i;
  9135. u32 magic;
  9136. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  9137. goto out_not_found;
  9138. if (magic == TG3_EEPROM_MAGIC) {
  9139. for (i = 0; i < 256; i += 4) {
  9140. u32 tmp;
  9141. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  9142. goto out_not_found;
  9143. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  9144. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  9145. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  9146. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  9147. }
  9148. } else {
  9149. int vpd_cap;
  9150. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9151. for (i = 0; i < 256; i += 4) {
  9152. u32 tmp, j = 0;
  9153. u16 tmp16;
  9154. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9155. i);
  9156. while (j++ < 100) {
  9157. pci_read_config_word(tp->pdev, vpd_cap +
  9158. PCI_VPD_ADDR, &tmp16);
  9159. if (tmp16 & 0x8000)
  9160. break;
  9161. msleep(1);
  9162. }
  9163. if (!(tmp16 & 0x8000))
  9164. goto out_not_found;
  9165. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9166. &tmp);
  9167. tmp = cpu_to_le32(tmp);
  9168. memcpy(&vpd_data[i], &tmp, 4);
  9169. }
  9170. }
  9171. /* Now parse and find the part number. */
  9172. for (i = 0; i < 254; ) {
  9173. unsigned char val = vpd_data[i];
  9174. unsigned int block_end;
  9175. if (val == 0x82 || val == 0x91) {
  9176. i = (i + 3 +
  9177. (vpd_data[i + 1] +
  9178. (vpd_data[i + 2] << 8)));
  9179. continue;
  9180. }
  9181. if (val != 0x90)
  9182. goto out_not_found;
  9183. block_end = (i + 3 +
  9184. (vpd_data[i + 1] +
  9185. (vpd_data[i + 2] << 8)));
  9186. i += 3;
  9187. if (block_end > 256)
  9188. goto out_not_found;
  9189. while (i < (block_end - 2)) {
  9190. if (vpd_data[i + 0] == 'P' &&
  9191. vpd_data[i + 1] == 'N') {
  9192. int partno_len = vpd_data[i + 2];
  9193. i += 3;
  9194. if (partno_len > 24 || (partno_len + i) > 256)
  9195. goto out_not_found;
  9196. memcpy(tp->board_part_number,
  9197. &vpd_data[i], partno_len);
  9198. /* Success. */
  9199. return;
  9200. }
  9201. i += 3 + vpd_data[i + 2];
  9202. }
  9203. /* Part number not found. */
  9204. goto out_not_found;
  9205. }
  9206. out_not_found:
  9207. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9208. strcpy(tp->board_part_number, "BCM95906");
  9209. else
  9210. strcpy(tp->board_part_number, "none");
  9211. }
  9212. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  9213. {
  9214. u32 val;
  9215. if (tg3_nvram_read_swab(tp, offset, &val) ||
  9216. (val & 0xfc000000) != 0x0c000000 ||
  9217. tg3_nvram_read_swab(tp, offset + 4, &val) ||
  9218. val != 0)
  9219. return 0;
  9220. return 1;
  9221. }
  9222. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  9223. {
  9224. u32 val, offset, start;
  9225. u32 ver_offset;
  9226. int i, bcnt;
  9227. if (tg3_nvram_read_swab(tp, 0, &val))
  9228. return;
  9229. if (val != TG3_EEPROM_MAGIC)
  9230. return;
  9231. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  9232. tg3_nvram_read_swab(tp, 0x4, &start))
  9233. return;
  9234. offset = tg3_nvram_logical_addr(tp, offset);
  9235. if (!tg3_fw_img_is_valid(tp, offset) ||
  9236. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  9237. return;
  9238. offset = offset + ver_offset - start;
  9239. for (i = 0; i < 16; i += 4) {
  9240. if (tg3_nvram_read(tp, offset + i, &val))
  9241. return;
  9242. val = le32_to_cpu(val);
  9243. memcpy(tp->fw_ver + i, &val, 4);
  9244. }
  9245. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9246. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  9247. return;
  9248. for (offset = TG3_NVM_DIR_START;
  9249. offset < TG3_NVM_DIR_END;
  9250. offset += TG3_NVM_DIRENT_SIZE) {
  9251. if (tg3_nvram_read_swab(tp, offset, &val))
  9252. return;
  9253. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  9254. break;
  9255. }
  9256. if (offset == TG3_NVM_DIR_END)
  9257. return;
  9258. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9259. start = 0x08000000;
  9260. else if (tg3_nvram_read_swab(tp, offset - 4, &start))
  9261. return;
  9262. if (tg3_nvram_read_swab(tp, offset + 4, &offset) ||
  9263. !tg3_fw_img_is_valid(tp, offset) ||
  9264. tg3_nvram_read_swab(tp, offset + 8, &val))
  9265. return;
  9266. offset += val - start;
  9267. bcnt = strlen(tp->fw_ver);
  9268. tp->fw_ver[bcnt++] = ',';
  9269. tp->fw_ver[bcnt++] = ' ';
  9270. for (i = 0; i < 4; i++) {
  9271. if (tg3_nvram_read(tp, offset, &val))
  9272. return;
  9273. val = le32_to_cpu(val);
  9274. offset += sizeof(val);
  9275. if (bcnt > TG3_VER_SIZE - sizeof(val)) {
  9276. memcpy(&tp->fw_ver[bcnt], &val, TG3_VER_SIZE - bcnt);
  9277. break;
  9278. }
  9279. memcpy(&tp->fw_ver[bcnt], &val, sizeof(val));
  9280. bcnt += sizeof(val);
  9281. }
  9282. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  9283. }
  9284. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  9285. static int __devinit tg3_get_invariants(struct tg3 *tp)
  9286. {
  9287. static struct pci_device_id write_reorder_chipsets[] = {
  9288. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9289. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  9290. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9291. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  9292. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  9293. PCI_DEVICE_ID_VIA_8385_0) },
  9294. { },
  9295. };
  9296. u32 misc_ctrl_reg;
  9297. u32 cacheline_sz_reg;
  9298. u32 pci_state_reg, grc_misc_cfg;
  9299. u32 val;
  9300. u16 pci_cmd;
  9301. int err, pcie_cap;
  9302. /* Force memory write invalidate off. If we leave it on,
  9303. * then on 5700_BX chips we have to enable a workaround.
  9304. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  9305. * to match the cacheline size. The Broadcom driver have this
  9306. * workaround but turns MWI off all the times so never uses
  9307. * it. This seems to suggest that the workaround is insufficient.
  9308. */
  9309. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9310. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  9311. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9312. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  9313. * has the register indirect write enable bit set before
  9314. * we try to access any of the MMIO registers. It is also
  9315. * critical that the PCI-X hw workaround situation is decided
  9316. * before that as well.
  9317. */
  9318. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9319. &misc_ctrl_reg);
  9320. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  9321. MISC_HOST_CTRL_CHIPREV_SHIFT);
  9322. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  9323. u32 prod_id_asic_rev;
  9324. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  9325. &prod_id_asic_rev);
  9326. tp->pci_chip_rev_id = prod_id_asic_rev & PROD_ID_ASIC_REV_MASK;
  9327. }
  9328. /* Wrong chip ID in 5752 A0. This code can be removed later
  9329. * as A0 is not in production.
  9330. */
  9331. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  9332. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  9333. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  9334. * we need to disable memory and use config. cycles
  9335. * only to access all registers. The 5702/03 chips
  9336. * can mistakenly decode the special cycles from the
  9337. * ICH chipsets as memory write cycles, causing corruption
  9338. * of register and memory space. Only certain ICH bridges
  9339. * will drive special cycles with non-zero data during the
  9340. * address phase which can fall within the 5703's address
  9341. * range. This is not an ICH bug as the PCI spec allows
  9342. * non-zero address during special cycles. However, only
  9343. * these ICH bridges are known to drive non-zero addresses
  9344. * during special cycles.
  9345. *
  9346. * Since special cycles do not cross PCI bridges, we only
  9347. * enable this workaround if the 5703 is on the secondary
  9348. * bus of these ICH bridges.
  9349. */
  9350. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  9351. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  9352. static struct tg3_dev_id {
  9353. u32 vendor;
  9354. u32 device;
  9355. u32 rev;
  9356. } ich_chipsets[] = {
  9357. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  9358. PCI_ANY_ID },
  9359. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  9360. PCI_ANY_ID },
  9361. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  9362. 0xa },
  9363. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  9364. PCI_ANY_ID },
  9365. { },
  9366. };
  9367. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  9368. struct pci_dev *bridge = NULL;
  9369. while (pci_id->vendor != 0) {
  9370. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  9371. bridge);
  9372. if (!bridge) {
  9373. pci_id++;
  9374. continue;
  9375. }
  9376. if (pci_id->rev != PCI_ANY_ID) {
  9377. if (bridge->revision > pci_id->rev)
  9378. continue;
  9379. }
  9380. if (bridge->subordinate &&
  9381. (bridge->subordinate->number ==
  9382. tp->pdev->bus->number)) {
  9383. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  9384. pci_dev_put(bridge);
  9385. break;
  9386. }
  9387. }
  9388. }
  9389. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  9390. * DMA addresses > 40-bit. This bridge may have other additional
  9391. * 57xx devices behind it in some 4-port NIC designs for example.
  9392. * Any tg3 device found behind the bridge will also need the 40-bit
  9393. * DMA workaround.
  9394. */
  9395. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9396. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  9397. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  9398. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9399. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  9400. }
  9401. else {
  9402. struct pci_dev *bridge = NULL;
  9403. do {
  9404. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  9405. PCI_DEVICE_ID_SERVERWORKS_EPB,
  9406. bridge);
  9407. if (bridge && bridge->subordinate &&
  9408. (bridge->subordinate->number <=
  9409. tp->pdev->bus->number) &&
  9410. (bridge->subordinate->subordinate >=
  9411. tp->pdev->bus->number)) {
  9412. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9413. pci_dev_put(bridge);
  9414. break;
  9415. }
  9416. } while (bridge);
  9417. }
  9418. /* Initialize misc host control in PCI block. */
  9419. tp->misc_host_ctrl |= (misc_ctrl_reg &
  9420. MISC_HOST_CTRL_CHIPREV);
  9421. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9422. tp->misc_host_ctrl);
  9423. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  9424. &cacheline_sz_reg);
  9425. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  9426. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  9427. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  9428. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  9429. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9430. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  9431. tp->pdev_peer = tg3_find_peer(tp);
  9432. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9433. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  9434. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9435. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9436. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9437. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9438. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  9439. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9440. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  9441. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  9442. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9443. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  9444. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  9445. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  9446. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  9447. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  9448. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  9449. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  9450. tp->pdev_peer == tp->pdev))
  9451. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  9452. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9453. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9454. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9455. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9456. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9457. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  9458. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  9459. } else {
  9460. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  9461. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9462. ASIC_REV_5750 &&
  9463. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  9464. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  9465. }
  9466. }
  9467. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705 &&
  9468. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5750 &&
  9469. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9470. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755 &&
  9471. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787 &&
  9472. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  9473. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761 &&
  9474. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  9475. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  9476. pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  9477. if (pcie_cap != 0) {
  9478. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  9479. pcie_set_readrq(tp->pdev, 4096);
  9480. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9481. u16 lnkctl;
  9482. pci_read_config_word(tp->pdev,
  9483. pcie_cap + PCI_EXP_LNKCTL,
  9484. &lnkctl);
  9485. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN)
  9486. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  9487. }
  9488. }
  9489. /* If we have an AMD 762 or VIA K8T800 chipset, write
  9490. * reordering to the mailbox registers done by the host
  9491. * controller can cause major troubles. We read back from
  9492. * every mailbox register write to force the writes to be
  9493. * posted to the chip in order.
  9494. */
  9495. if (pci_dev_present(write_reorder_chipsets) &&
  9496. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  9497. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  9498. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  9499. tp->pci_lat_timer < 64) {
  9500. tp->pci_lat_timer = 64;
  9501. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  9502. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  9503. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  9504. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  9505. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  9506. cacheline_sz_reg);
  9507. }
  9508. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  9509. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9510. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  9511. if (!tp->pcix_cap) {
  9512. printk(KERN_ERR PFX "Cannot find PCI-X "
  9513. "capability, aborting.\n");
  9514. return -EIO;
  9515. }
  9516. }
  9517. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9518. &pci_state_reg);
  9519. if (tp->pcix_cap && (pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  9520. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  9521. /* If this is a 5700 BX chipset, and we are in PCI-X
  9522. * mode, enable register write workaround.
  9523. *
  9524. * The workaround is to use indirect register accesses
  9525. * for all chip writes not to mailbox registers.
  9526. */
  9527. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  9528. u32 pm_reg;
  9529. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  9530. /* The chip can have it's power management PCI config
  9531. * space registers clobbered due to this bug.
  9532. * So explicitly force the chip into D0 here.
  9533. */
  9534. pci_read_config_dword(tp->pdev,
  9535. tp->pm_cap + PCI_PM_CTRL,
  9536. &pm_reg);
  9537. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  9538. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  9539. pci_write_config_dword(tp->pdev,
  9540. tp->pm_cap + PCI_PM_CTRL,
  9541. pm_reg);
  9542. /* Also, force SERR#/PERR# in PCI command. */
  9543. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9544. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  9545. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9546. }
  9547. }
  9548. /* 5700 BX chips need to have their TX producer index mailboxes
  9549. * written twice to workaround a bug.
  9550. */
  9551. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  9552. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  9553. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  9554. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  9555. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  9556. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  9557. /* Chip-specific fixup from Broadcom driver */
  9558. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  9559. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  9560. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  9561. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  9562. }
  9563. /* Default fast path register access methods */
  9564. tp->read32 = tg3_read32;
  9565. tp->write32 = tg3_write32;
  9566. tp->read32_mbox = tg3_read32;
  9567. tp->write32_mbox = tg3_write32;
  9568. tp->write32_tx_mbox = tg3_write32;
  9569. tp->write32_rx_mbox = tg3_write32;
  9570. /* Various workaround register access methods */
  9571. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  9572. tp->write32 = tg3_write_indirect_reg32;
  9573. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  9574. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  9575. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  9576. /*
  9577. * Back to back register writes can cause problems on these
  9578. * chips, the workaround is to read back all reg writes
  9579. * except those to mailbox regs.
  9580. *
  9581. * See tg3_write_indirect_reg32().
  9582. */
  9583. tp->write32 = tg3_write_flush_reg32;
  9584. }
  9585. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  9586. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  9587. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  9588. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  9589. tp->write32_rx_mbox = tg3_write_flush_reg32;
  9590. }
  9591. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  9592. tp->read32 = tg3_read_indirect_reg32;
  9593. tp->write32 = tg3_write_indirect_reg32;
  9594. tp->read32_mbox = tg3_read_indirect_mbox;
  9595. tp->write32_mbox = tg3_write_indirect_mbox;
  9596. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  9597. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  9598. iounmap(tp->regs);
  9599. tp->regs = NULL;
  9600. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9601. pci_cmd &= ~PCI_COMMAND_MEMORY;
  9602. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9603. }
  9604. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9605. tp->read32_mbox = tg3_read32_mbox_5906;
  9606. tp->write32_mbox = tg3_write32_mbox_5906;
  9607. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  9608. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  9609. }
  9610. if (tp->write32 == tg3_write_indirect_reg32 ||
  9611. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  9612. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9613. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  9614. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  9615. /* Get eeprom hw config before calling tg3_set_power_state().
  9616. * In particular, the TG3_FLG2_IS_NIC flag must be
  9617. * determined before calling tg3_set_power_state() so that
  9618. * we know whether or not to switch out of Vaux power.
  9619. * When the flag is set, it means that GPIO1 is used for eeprom
  9620. * write protect and also implies that it is a LOM where GPIOs
  9621. * are not used to switch power.
  9622. */
  9623. tg3_get_eeprom_hw_cfg(tp);
  9624. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  9625. /* Allow reads and writes to the
  9626. * APE register and memory space.
  9627. */
  9628. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  9629. PCISTATE_ALLOW_APE_SHMEM_WR;
  9630. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9631. pci_state_reg);
  9632. }
  9633. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9634. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  9635. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  9636. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  9637. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1 ||
  9638. tp->pci_chip_rev_id == CHIPREV_ID_5761_A0 ||
  9639. tp->pci_chip_rev_id == CHIPREV_ID_5761_A1)
  9640. tp->tg3_flags3 |= TG3_FLG3_5761_5784_AX_FIXES;
  9641. }
  9642. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  9643. * GPIO1 driven high will bring 5700's external PHY out of reset.
  9644. * It is also used as eeprom write protect on LOMs.
  9645. */
  9646. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  9647. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  9648. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  9649. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  9650. GRC_LCLCTRL_GPIO_OUTPUT1);
  9651. /* Unused GPIO3 must be driven as output on 5752 because there
  9652. * are no pull-up resistors on unused GPIO pins.
  9653. */
  9654. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9655. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  9656. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9657. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  9658. /* Force the chip into D0. */
  9659. err = tg3_set_power_state(tp, PCI_D0);
  9660. if (err) {
  9661. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  9662. pci_name(tp->pdev));
  9663. return err;
  9664. }
  9665. /* 5700 B0 chips do not support checksumming correctly due
  9666. * to hardware bugs.
  9667. */
  9668. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  9669. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  9670. /* Derive initial jumbo mode from MTU assigned in
  9671. * ether_setup() via the alloc_etherdev() call
  9672. */
  9673. if (tp->dev->mtu > ETH_DATA_LEN &&
  9674. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9675. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  9676. /* Determine WakeOnLan speed to use. */
  9677. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9678. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9679. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  9680. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  9681. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  9682. } else {
  9683. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  9684. }
  9685. /* A few boards don't want Ethernet@WireSpeed phy feature */
  9686. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  9687. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  9688. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  9689. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  9690. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  9691. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  9692. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  9693. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  9694. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  9695. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  9696. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  9697. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  9698. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9699. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9700. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9701. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9702. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  9703. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  9704. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  9705. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  9706. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  9707. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  9708. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  9709. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  9710. }
  9711. tp->coalesce_mode = 0;
  9712. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  9713. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  9714. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  9715. /* Initialize MAC MI mode, polling disabled. */
  9716. tw32_f(MAC_MI_MODE, tp->mi_mode);
  9717. udelay(80);
  9718. /* Initialize data/descriptor byte/word swapping. */
  9719. val = tr32(GRC_MODE);
  9720. val &= GRC_MODE_HOST_STACKUP;
  9721. tw32(GRC_MODE, val | tp->grc_mode);
  9722. tg3_switch_clocks(tp);
  9723. /* Clear this out for sanity. */
  9724. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  9725. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9726. &pci_state_reg);
  9727. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  9728. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  9729. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  9730. if (chiprevid == CHIPREV_ID_5701_A0 ||
  9731. chiprevid == CHIPREV_ID_5701_B0 ||
  9732. chiprevid == CHIPREV_ID_5701_B2 ||
  9733. chiprevid == CHIPREV_ID_5701_B5) {
  9734. void __iomem *sram_base;
  9735. /* Write some dummy words into the SRAM status block
  9736. * area, see if it reads back correctly. If the return
  9737. * value is bad, force enable the PCIX workaround.
  9738. */
  9739. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  9740. writel(0x00000000, sram_base);
  9741. writel(0x00000000, sram_base + 4);
  9742. writel(0xffffffff, sram_base + 4);
  9743. if (readl(sram_base) != 0x00000000)
  9744. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  9745. }
  9746. }
  9747. udelay(50);
  9748. tg3_nvram_init(tp);
  9749. grc_misc_cfg = tr32(GRC_MISC_CFG);
  9750. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  9751. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  9752. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  9753. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  9754. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  9755. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  9756. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  9757. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  9758. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  9759. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  9760. HOSTCC_MODE_CLRTICK_TXBD);
  9761. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  9762. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9763. tp->misc_host_ctrl);
  9764. }
  9765. /* these are limited to 10/100 only */
  9766. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  9767. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  9768. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  9769. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  9770. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  9771. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  9772. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  9773. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  9774. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  9775. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  9776. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  9777. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9778. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  9779. err = tg3_phy_probe(tp);
  9780. if (err) {
  9781. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  9782. pci_name(tp->pdev), err);
  9783. /* ... but do not return immediately ... */
  9784. }
  9785. tg3_read_partno(tp);
  9786. tg3_read_fw_ver(tp);
  9787. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  9788. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  9789. } else {
  9790. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  9791. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  9792. else
  9793. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  9794. }
  9795. /* 5700 {AX,BX} chips have a broken status block link
  9796. * change bit implementation, so we must use the
  9797. * status register in those cases.
  9798. */
  9799. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  9800. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  9801. else
  9802. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  9803. /* The led_ctrl is set during tg3_phy_probe, here we might
  9804. * have to force the link status polling mechanism based
  9805. * upon subsystem IDs.
  9806. */
  9807. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  9808. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  9809. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  9810. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  9811. TG3_FLAG_USE_LINKCHG_REG);
  9812. }
  9813. /* For all SERDES we poll the MAC status register. */
  9814. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9815. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  9816. else
  9817. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  9818. /* All chips before 5787 can get confused if TX buffers
  9819. * straddle the 4GB address boundary in some cases.
  9820. */
  9821. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9822. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9823. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9824. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9825. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9826. tp->dev->hard_start_xmit = tg3_start_xmit;
  9827. else
  9828. tp->dev->hard_start_xmit = tg3_start_xmit_dma_bug;
  9829. tp->rx_offset = 2;
  9830. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  9831. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  9832. tp->rx_offset = 0;
  9833. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  9834. /* Increment the rx prod index on the rx std ring by at most
  9835. * 8 for these chips to workaround hw errata.
  9836. */
  9837. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9838. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  9839. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9840. tp->rx_std_max_post = 8;
  9841. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  9842. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  9843. PCIE_PWR_MGMT_L1_THRESH_MSK;
  9844. return err;
  9845. }
  9846. #ifdef CONFIG_SPARC
  9847. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  9848. {
  9849. struct net_device *dev = tp->dev;
  9850. struct pci_dev *pdev = tp->pdev;
  9851. struct device_node *dp = pci_device_to_OF_node(pdev);
  9852. const unsigned char *addr;
  9853. int len;
  9854. addr = of_get_property(dp, "local-mac-address", &len);
  9855. if (addr && len == 6) {
  9856. memcpy(dev->dev_addr, addr, 6);
  9857. memcpy(dev->perm_addr, dev->dev_addr, 6);
  9858. return 0;
  9859. }
  9860. return -ENODEV;
  9861. }
  9862. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  9863. {
  9864. struct net_device *dev = tp->dev;
  9865. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  9866. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  9867. return 0;
  9868. }
  9869. #endif
  9870. static int __devinit tg3_get_device_address(struct tg3 *tp)
  9871. {
  9872. struct net_device *dev = tp->dev;
  9873. u32 hi, lo, mac_offset;
  9874. int addr_ok = 0;
  9875. #ifdef CONFIG_SPARC
  9876. if (!tg3_get_macaddr_sparc(tp))
  9877. return 0;
  9878. #endif
  9879. mac_offset = 0x7c;
  9880. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9881. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9882. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  9883. mac_offset = 0xcc;
  9884. if (tg3_nvram_lock(tp))
  9885. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  9886. else
  9887. tg3_nvram_unlock(tp);
  9888. }
  9889. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9890. mac_offset = 0x10;
  9891. /* First try to get it from MAC address mailbox. */
  9892. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  9893. if ((hi >> 16) == 0x484b) {
  9894. dev->dev_addr[0] = (hi >> 8) & 0xff;
  9895. dev->dev_addr[1] = (hi >> 0) & 0xff;
  9896. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  9897. dev->dev_addr[2] = (lo >> 24) & 0xff;
  9898. dev->dev_addr[3] = (lo >> 16) & 0xff;
  9899. dev->dev_addr[4] = (lo >> 8) & 0xff;
  9900. dev->dev_addr[5] = (lo >> 0) & 0xff;
  9901. /* Some old bootcode may report a 0 MAC address in SRAM */
  9902. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  9903. }
  9904. if (!addr_ok) {
  9905. /* Next, try NVRAM. */
  9906. if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  9907. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  9908. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  9909. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  9910. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  9911. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  9912. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  9913. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  9914. }
  9915. /* Finally just fetch it out of the MAC control regs. */
  9916. else {
  9917. hi = tr32(MAC_ADDR_0_HIGH);
  9918. lo = tr32(MAC_ADDR_0_LOW);
  9919. dev->dev_addr[5] = lo & 0xff;
  9920. dev->dev_addr[4] = (lo >> 8) & 0xff;
  9921. dev->dev_addr[3] = (lo >> 16) & 0xff;
  9922. dev->dev_addr[2] = (lo >> 24) & 0xff;
  9923. dev->dev_addr[1] = hi & 0xff;
  9924. dev->dev_addr[0] = (hi >> 8) & 0xff;
  9925. }
  9926. }
  9927. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  9928. #ifdef CONFIG_SPARC64
  9929. if (!tg3_get_default_macaddr_sparc(tp))
  9930. return 0;
  9931. #endif
  9932. return -EINVAL;
  9933. }
  9934. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  9935. return 0;
  9936. }
  9937. #define BOUNDARY_SINGLE_CACHELINE 1
  9938. #define BOUNDARY_MULTI_CACHELINE 2
  9939. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  9940. {
  9941. int cacheline_size;
  9942. u8 byte;
  9943. int goal;
  9944. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  9945. if (byte == 0)
  9946. cacheline_size = 1024;
  9947. else
  9948. cacheline_size = (int) byte * 4;
  9949. /* On 5703 and later chips, the boundary bits have no
  9950. * effect.
  9951. */
  9952. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9953. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  9954. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  9955. goto out;
  9956. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  9957. goal = BOUNDARY_MULTI_CACHELINE;
  9958. #else
  9959. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  9960. goal = BOUNDARY_SINGLE_CACHELINE;
  9961. #else
  9962. goal = 0;
  9963. #endif
  9964. #endif
  9965. if (!goal)
  9966. goto out;
  9967. /* PCI controllers on most RISC systems tend to disconnect
  9968. * when a device tries to burst across a cache-line boundary.
  9969. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  9970. *
  9971. * Unfortunately, for PCI-E there are only limited
  9972. * write-side controls for this, and thus for reads
  9973. * we will still get the disconnects. We'll also waste
  9974. * these PCI cycles for both read and write for chips
  9975. * other than 5700 and 5701 which do not implement the
  9976. * boundary bits.
  9977. */
  9978. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  9979. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  9980. switch (cacheline_size) {
  9981. case 16:
  9982. case 32:
  9983. case 64:
  9984. case 128:
  9985. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9986. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  9987. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  9988. } else {
  9989. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  9990. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  9991. }
  9992. break;
  9993. case 256:
  9994. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  9995. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  9996. break;
  9997. default:
  9998. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  9999. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10000. break;
  10001. };
  10002. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10003. switch (cacheline_size) {
  10004. case 16:
  10005. case 32:
  10006. case 64:
  10007. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10008. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10009. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10010. break;
  10011. }
  10012. /* fallthrough */
  10013. case 128:
  10014. default:
  10015. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10016. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10017. break;
  10018. };
  10019. } else {
  10020. switch (cacheline_size) {
  10021. case 16:
  10022. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10023. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10024. DMA_RWCTRL_WRITE_BNDRY_16);
  10025. break;
  10026. }
  10027. /* fallthrough */
  10028. case 32:
  10029. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10030. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10031. DMA_RWCTRL_WRITE_BNDRY_32);
  10032. break;
  10033. }
  10034. /* fallthrough */
  10035. case 64:
  10036. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10037. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10038. DMA_RWCTRL_WRITE_BNDRY_64);
  10039. break;
  10040. }
  10041. /* fallthrough */
  10042. case 128:
  10043. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10044. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10045. DMA_RWCTRL_WRITE_BNDRY_128);
  10046. break;
  10047. }
  10048. /* fallthrough */
  10049. case 256:
  10050. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10051. DMA_RWCTRL_WRITE_BNDRY_256);
  10052. break;
  10053. case 512:
  10054. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10055. DMA_RWCTRL_WRITE_BNDRY_512);
  10056. break;
  10057. case 1024:
  10058. default:
  10059. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10060. DMA_RWCTRL_WRITE_BNDRY_1024);
  10061. break;
  10062. };
  10063. }
  10064. out:
  10065. return val;
  10066. }
  10067. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  10068. {
  10069. struct tg3_internal_buffer_desc test_desc;
  10070. u32 sram_dma_descs;
  10071. int i, ret;
  10072. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  10073. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  10074. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  10075. tw32(RDMAC_STATUS, 0);
  10076. tw32(WDMAC_STATUS, 0);
  10077. tw32(BUFMGR_MODE, 0);
  10078. tw32(FTQ_RESET, 0);
  10079. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  10080. test_desc.addr_lo = buf_dma & 0xffffffff;
  10081. test_desc.nic_mbuf = 0x00002100;
  10082. test_desc.len = size;
  10083. /*
  10084. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10085. * the *second* time the tg3 driver was getting loaded after an
  10086. * initial scan.
  10087. *
  10088. * Broadcom tells me:
  10089. * ...the DMA engine is connected to the GRC block and a DMA
  10090. * reset may affect the GRC block in some unpredictable way...
  10091. * The behavior of resets to individual blocks has not been tested.
  10092. *
  10093. * Broadcom noted the GRC reset will also reset all sub-components.
  10094. */
  10095. if (to_device) {
  10096. test_desc.cqid_sqid = (13 << 8) | 2;
  10097. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  10098. udelay(40);
  10099. } else {
  10100. test_desc.cqid_sqid = (16 << 8) | 7;
  10101. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  10102. udelay(40);
  10103. }
  10104. test_desc.flags = 0x00000005;
  10105. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  10106. u32 val;
  10107. val = *(((u32 *)&test_desc) + i);
  10108. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  10109. sram_dma_descs + (i * sizeof(u32)));
  10110. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  10111. }
  10112. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10113. if (to_device) {
  10114. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  10115. } else {
  10116. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  10117. }
  10118. ret = -ENODEV;
  10119. for (i = 0; i < 40; i++) {
  10120. u32 val;
  10121. if (to_device)
  10122. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  10123. else
  10124. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  10125. if ((val & 0xffff) == sram_dma_descs) {
  10126. ret = 0;
  10127. break;
  10128. }
  10129. udelay(100);
  10130. }
  10131. return ret;
  10132. }
  10133. #define TEST_BUFFER_SIZE 0x2000
  10134. static int __devinit tg3_test_dma(struct tg3 *tp)
  10135. {
  10136. dma_addr_t buf_dma;
  10137. u32 *buf, saved_dma_rwctrl;
  10138. int ret;
  10139. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  10140. if (!buf) {
  10141. ret = -ENOMEM;
  10142. goto out_nofree;
  10143. }
  10144. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  10145. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  10146. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  10147. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10148. /* DMA read watermark not used on PCIE */
  10149. tp->dma_rwctrl |= 0x00180000;
  10150. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10151. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10152. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10153. tp->dma_rwctrl |= 0x003f0000;
  10154. else
  10155. tp->dma_rwctrl |= 0x003f000f;
  10156. } else {
  10157. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10158. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10159. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10160. u32 read_water = 0x7;
  10161. /* If the 5704 is behind the EPB bridge, we can
  10162. * do the less restrictive ONE_DMA workaround for
  10163. * better performance.
  10164. */
  10165. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10166. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10167. tp->dma_rwctrl |= 0x8000;
  10168. else if (ccval == 0x6 || ccval == 0x7)
  10169. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10170. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10171. read_water = 4;
  10172. /* Set bit 23 to enable PCIX hw bug fix */
  10173. tp->dma_rwctrl |=
  10174. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10175. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10176. (1 << 23);
  10177. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10178. /* 5780 always in PCIX mode */
  10179. tp->dma_rwctrl |= 0x00144000;
  10180. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10181. /* 5714 always in PCIX mode */
  10182. tp->dma_rwctrl |= 0x00148000;
  10183. } else {
  10184. tp->dma_rwctrl |= 0x001b000f;
  10185. }
  10186. }
  10187. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10188. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10189. tp->dma_rwctrl &= 0xfffffff0;
  10190. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10191. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10192. /* Remove this if it causes problems for some boards. */
  10193. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10194. /* On 5700/5701 chips, we need to set this bit.
  10195. * Otherwise the chip will issue cacheline transactions
  10196. * to streamable DMA memory with not all the byte
  10197. * enables turned on. This is an error on several
  10198. * RISC PCI controllers, in particular sparc64.
  10199. *
  10200. * On 5703/5704 chips, this bit has been reassigned
  10201. * a different meaning. In particular, it is used
  10202. * on those chips to enable a PCI-X workaround.
  10203. */
  10204. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  10205. }
  10206. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10207. #if 0
  10208. /* Unneeded, already done by tg3_get_invariants. */
  10209. tg3_switch_clocks(tp);
  10210. #endif
  10211. ret = 0;
  10212. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10213. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  10214. goto out;
  10215. /* It is best to perform DMA test with maximum write burst size
  10216. * to expose the 5700/5701 write DMA bug.
  10217. */
  10218. saved_dma_rwctrl = tp->dma_rwctrl;
  10219. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10220. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10221. while (1) {
  10222. u32 *p = buf, i;
  10223. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  10224. p[i] = i;
  10225. /* Send the buffer to the chip. */
  10226. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  10227. if (ret) {
  10228. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  10229. break;
  10230. }
  10231. #if 0
  10232. /* validate data reached card RAM correctly. */
  10233. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10234. u32 val;
  10235. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  10236. if (le32_to_cpu(val) != p[i]) {
  10237. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  10238. /* ret = -ENODEV here? */
  10239. }
  10240. p[i] = 0;
  10241. }
  10242. #endif
  10243. /* Now read it back. */
  10244. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  10245. if (ret) {
  10246. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  10247. break;
  10248. }
  10249. /* Verify it. */
  10250. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10251. if (p[i] == i)
  10252. continue;
  10253. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10254. DMA_RWCTRL_WRITE_BNDRY_16) {
  10255. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10256. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10257. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10258. break;
  10259. } else {
  10260. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  10261. ret = -ENODEV;
  10262. goto out;
  10263. }
  10264. }
  10265. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  10266. /* Success. */
  10267. ret = 0;
  10268. break;
  10269. }
  10270. }
  10271. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10272. DMA_RWCTRL_WRITE_BNDRY_16) {
  10273. static struct pci_device_id dma_wait_state_chipsets[] = {
  10274. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  10275. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  10276. { },
  10277. };
  10278. /* DMA test passed without adjusting DMA boundary,
  10279. * now look for chipsets that are known to expose the
  10280. * DMA bug without failing the test.
  10281. */
  10282. if (pci_dev_present(dma_wait_state_chipsets)) {
  10283. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10284. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10285. }
  10286. else
  10287. /* Safe to use the calculated DMA boundary. */
  10288. tp->dma_rwctrl = saved_dma_rwctrl;
  10289. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10290. }
  10291. out:
  10292. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  10293. out_nofree:
  10294. return ret;
  10295. }
  10296. static void __devinit tg3_init_link_config(struct tg3 *tp)
  10297. {
  10298. tp->link_config.advertising =
  10299. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10300. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10301. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  10302. ADVERTISED_Autoneg | ADVERTISED_MII);
  10303. tp->link_config.speed = SPEED_INVALID;
  10304. tp->link_config.duplex = DUPLEX_INVALID;
  10305. tp->link_config.autoneg = AUTONEG_ENABLE;
  10306. tp->link_config.active_speed = SPEED_INVALID;
  10307. tp->link_config.active_duplex = DUPLEX_INVALID;
  10308. tp->link_config.phy_is_low_power = 0;
  10309. tp->link_config.orig_speed = SPEED_INVALID;
  10310. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10311. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10312. }
  10313. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  10314. {
  10315. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10316. tp->bufmgr_config.mbuf_read_dma_low_water =
  10317. DEFAULT_MB_RDMA_LOW_WATER_5705;
  10318. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10319. DEFAULT_MB_MACRX_LOW_WATER_5705;
  10320. tp->bufmgr_config.mbuf_high_water =
  10321. DEFAULT_MB_HIGH_WATER_5705;
  10322. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10323. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10324. DEFAULT_MB_MACRX_LOW_WATER_5906;
  10325. tp->bufmgr_config.mbuf_high_water =
  10326. DEFAULT_MB_HIGH_WATER_5906;
  10327. }
  10328. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10329. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  10330. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10331. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  10332. tp->bufmgr_config.mbuf_high_water_jumbo =
  10333. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  10334. } else {
  10335. tp->bufmgr_config.mbuf_read_dma_low_water =
  10336. DEFAULT_MB_RDMA_LOW_WATER;
  10337. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10338. DEFAULT_MB_MACRX_LOW_WATER;
  10339. tp->bufmgr_config.mbuf_high_water =
  10340. DEFAULT_MB_HIGH_WATER;
  10341. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10342. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  10343. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10344. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  10345. tp->bufmgr_config.mbuf_high_water_jumbo =
  10346. DEFAULT_MB_HIGH_WATER_JUMBO;
  10347. }
  10348. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  10349. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  10350. }
  10351. static char * __devinit tg3_phy_string(struct tg3 *tp)
  10352. {
  10353. switch (tp->phy_id & PHY_ID_MASK) {
  10354. case PHY_ID_BCM5400: return "5400";
  10355. case PHY_ID_BCM5401: return "5401";
  10356. case PHY_ID_BCM5411: return "5411";
  10357. case PHY_ID_BCM5701: return "5701";
  10358. case PHY_ID_BCM5703: return "5703";
  10359. case PHY_ID_BCM5704: return "5704";
  10360. case PHY_ID_BCM5705: return "5705";
  10361. case PHY_ID_BCM5750: return "5750";
  10362. case PHY_ID_BCM5752: return "5752";
  10363. case PHY_ID_BCM5714: return "5714";
  10364. case PHY_ID_BCM5780: return "5780";
  10365. case PHY_ID_BCM5755: return "5755";
  10366. case PHY_ID_BCM5787: return "5787";
  10367. case PHY_ID_BCM5784: return "5784";
  10368. case PHY_ID_BCM5756: return "5722/5756";
  10369. case PHY_ID_BCM5906: return "5906";
  10370. case PHY_ID_BCM5761: return "5761";
  10371. case PHY_ID_BCM8002: return "8002/serdes";
  10372. case 0: return "serdes";
  10373. default: return "unknown";
  10374. };
  10375. }
  10376. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  10377. {
  10378. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10379. strcpy(str, "PCI Express");
  10380. return str;
  10381. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10382. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  10383. strcpy(str, "PCIX:");
  10384. if ((clock_ctrl == 7) ||
  10385. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  10386. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  10387. strcat(str, "133MHz");
  10388. else if (clock_ctrl == 0)
  10389. strcat(str, "33MHz");
  10390. else if (clock_ctrl == 2)
  10391. strcat(str, "50MHz");
  10392. else if (clock_ctrl == 4)
  10393. strcat(str, "66MHz");
  10394. else if (clock_ctrl == 6)
  10395. strcat(str, "100MHz");
  10396. } else {
  10397. strcpy(str, "PCI:");
  10398. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  10399. strcat(str, "66MHz");
  10400. else
  10401. strcat(str, "33MHz");
  10402. }
  10403. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  10404. strcat(str, ":32-bit");
  10405. else
  10406. strcat(str, ":64-bit");
  10407. return str;
  10408. }
  10409. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  10410. {
  10411. struct pci_dev *peer;
  10412. unsigned int func, devnr = tp->pdev->devfn & ~7;
  10413. for (func = 0; func < 8; func++) {
  10414. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  10415. if (peer && peer != tp->pdev)
  10416. break;
  10417. pci_dev_put(peer);
  10418. }
  10419. /* 5704 can be configured in single-port mode, set peer to
  10420. * tp->pdev in that case.
  10421. */
  10422. if (!peer) {
  10423. peer = tp->pdev;
  10424. return peer;
  10425. }
  10426. /*
  10427. * We don't need to keep the refcount elevated; there's no way
  10428. * to remove one half of this device without removing the other
  10429. */
  10430. pci_dev_put(peer);
  10431. return peer;
  10432. }
  10433. static void __devinit tg3_init_coal(struct tg3 *tp)
  10434. {
  10435. struct ethtool_coalesce *ec = &tp->coal;
  10436. memset(ec, 0, sizeof(*ec));
  10437. ec->cmd = ETHTOOL_GCOALESCE;
  10438. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  10439. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  10440. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  10441. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  10442. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  10443. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  10444. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  10445. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  10446. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  10447. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  10448. HOSTCC_MODE_CLRTICK_TXBD)) {
  10449. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  10450. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  10451. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  10452. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  10453. }
  10454. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10455. ec->rx_coalesce_usecs_irq = 0;
  10456. ec->tx_coalesce_usecs_irq = 0;
  10457. ec->stats_block_coalesce_usecs = 0;
  10458. }
  10459. }
  10460. static int __devinit tg3_init_one(struct pci_dev *pdev,
  10461. const struct pci_device_id *ent)
  10462. {
  10463. static int tg3_version_printed = 0;
  10464. unsigned long tg3reg_base, tg3reg_len;
  10465. struct net_device *dev;
  10466. struct tg3 *tp;
  10467. int i, err, pm_cap;
  10468. char str[40];
  10469. u64 dma_mask, persist_dma_mask;
  10470. if (tg3_version_printed++ == 0)
  10471. printk(KERN_INFO "%s", version);
  10472. err = pci_enable_device(pdev);
  10473. if (err) {
  10474. printk(KERN_ERR PFX "Cannot enable PCI device, "
  10475. "aborting.\n");
  10476. return err;
  10477. }
  10478. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  10479. printk(KERN_ERR PFX "Cannot find proper PCI device "
  10480. "base address, aborting.\n");
  10481. err = -ENODEV;
  10482. goto err_out_disable_pdev;
  10483. }
  10484. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  10485. if (err) {
  10486. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  10487. "aborting.\n");
  10488. goto err_out_disable_pdev;
  10489. }
  10490. pci_set_master(pdev);
  10491. /* Find power-management capability. */
  10492. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  10493. if (pm_cap == 0) {
  10494. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  10495. "aborting.\n");
  10496. err = -EIO;
  10497. goto err_out_free_res;
  10498. }
  10499. tg3reg_base = pci_resource_start(pdev, 0);
  10500. tg3reg_len = pci_resource_len(pdev, 0);
  10501. dev = alloc_etherdev(sizeof(*tp));
  10502. if (!dev) {
  10503. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  10504. err = -ENOMEM;
  10505. goto err_out_free_res;
  10506. }
  10507. SET_NETDEV_DEV(dev, &pdev->dev);
  10508. #if TG3_VLAN_TAG_USED
  10509. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  10510. dev->vlan_rx_register = tg3_vlan_rx_register;
  10511. #endif
  10512. tp = netdev_priv(dev);
  10513. tp->pdev = pdev;
  10514. tp->dev = dev;
  10515. tp->pm_cap = pm_cap;
  10516. tp->mac_mode = TG3_DEF_MAC_MODE;
  10517. tp->rx_mode = TG3_DEF_RX_MODE;
  10518. tp->tx_mode = TG3_DEF_TX_MODE;
  10519. tp->mi_mode = MAC_MI_MODE_BASE;
  10520. if (tg3_debug > 0)
  10521. tp->msg_enable = tg3_debug;
  10522. else
  10523. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  10524. /* The word/byte swap controls here control register access byte
  10525. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  10526. * setting below.
  10527. */
  10528. tp->misc_host_ctrl =
  10529. MISC_HOST_CTRL_MASK_PCI_INT |
  10530. MISC_HOST_CTRL_WORD_SWAP |
  10531. MISC_HOST_CTRL_INDIR_ACCESS |
  10532. MISC_HOST_CTRL_PCISTATE_RW;
  10533. /* The NONFRM (non-frame) byte/word swap controls take effect
  10534. * on descriptor entries, anything which isn't packet data.
  10535. *
  10536. * The StrongARM chips on the board (one for tx, one for rx)
  10537. * are running in big-endian mode.
  10538. */
  10539. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  10540. GRC_MODE_WSWAP_NONFRM_DATA);
  10541. #ifdef __BIG_ENDIAN
  10542. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  10543. #endif
  10544. spin_lock_init(&tp->lock);
  10545. spin_lock_init(&tp->indirect_lock);
  10546. INIT_WORK(&tp->reset_task, tg3_reset_task);
  10547. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  10548. if (!tp->regs) {
  10549. printk(KERN_ERR PFX "Cannot map device registers, "
  10550. "aborting.\n");
  10551. err = -ENOMEM;
  10552. goto err_out_free_dev;
  10553. }
  10554. tg3_init_link_config(tp);
  10555. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  10556. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  10557. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  10558. dev->open = tg3_open;
  10559. dev->stop = tg3_close;
  10560. dev->get_stats = tg3_get_stats;
  10561. dev->set_multicast_list = tg3_set_rx_mode;
  10562. dev->set_mac_address = tg3_set_mac_addr;
  10563. dev->do_ioctl = tg3_ioctl;
  10564. dev->tx_timeout = tg3_tx_timeout;
  10565. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  10566. dev->ethtool_ops = &tg3_ethtool_ops;
  10567. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  10568. dev->change_mtu = tg3_change_mtu;
  10569. dev->irq = pdev->irq;
  10570. #ifdef CONFIG_NET_POLL_CONTROLLER
  10571. dev->poll_controller = tg3_poll_controller;
  10572. #endif
  10573. err = tg3_get_invariants(tp);
  10574. if (err) {
  10575. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  10576. "aborting.\n");
  10577. goto err_out_iounmap;
  10578. }
  10579. /* The EPB bridge inside 5714, 5715, and 5780 and any
  10580. * device behind the EPB cannot support DMA addresses > 40-bit.
  10581. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  10582. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  10583. * do DMA address check in tg3_start_xmit().
  10584. */
  10585. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  10586. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  10587. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  10588. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  10589. #ifdef CONFIG_HIGHMEM
  10590. dma_mask = DMA_64BIT_MASK;
  10591. #endif
  10592. } else
  10593. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  10594. /* Configure DMA attributes. */
  10595. if (dma_mask > DMA_32BIT_MASK) {
  10596. err = pci_set_dma_mask(pdev, dma_mask);
  10597. if (!err) {
  10598. dev->features |= NETIF_F_HIGHDMA;
  10599. err = pci_set_consistent_dma_mask(pdev,
  10600. persist_dma_mask);
  10601. if (err < 0) {
  10602. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  10603. "DMA for consistent allocations\n");
  10604. goto err_out_iounmap;
  10605. }
  10606. }
  10607. }
  10608. if (err || dma_mask == DMA_32BIT_MASK) {
  10609. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  10610. if (err) {
  10611. printk(KERN_ERR PFX "No usable DMA configuration, "
  10612. "aborting.\n");
  10613. goto err_out_iounmap;
  10614. }
  10615. }
  10616. tg3_init_bufmgr_config(tp);
  10617. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  10618. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  10619. }
  10620. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10621. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10622. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  10623. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10624. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  10625. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  10626. } else {
  10627. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  10628. }
  10629. /* TSO is on by default on chips that support hardware TSO.
  10630. * Firmware TSO on older chips gives lower performance, so it
  10631. * is off by default, but can be enabled using ethtool.
  10632. */
  10633. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  10634. dev->features |= NETIF_F_TSO;
  10635. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  10636. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906))
  10637. dev->features |= NETIF_F_TSO6;
  10638. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10639. dev->features |= NETIF_F_TSO_ECN;
  10640. }
  10641. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  10642. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  10643. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  10644. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  10645. tp->rx_pending = 63;
  10646. }
  10647. err = tg3_get_device_address(tp);
  10648. if (err) {
  10649. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  10650. "aborting.\n");
  10651. goto err_out_iounmap;
  10652. }
  10653. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10654. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  10655. printk(KERN_ERR PFX "Cannot find proper PCI device "
  10656. "base address for APE, aborting.\n");
  10657. err = -ENODEV;
  10658. goto err_out_iounmap;
  10659. }
  10660. tg3reg_base = pci_resource_start(pdev, 2);
  10661. tg3reg_len = pci_resource_len(pdev, 2);
  10662. tp->aperegs = ioremap_nocache(tg3reg_base, tg3reg_len);
  10663. if (tp->aperegs == 0UL) {
  10664. printk(KERN_ERR PFX "Cannot map APE registers, "
  10665. "aborting.\n");
  10666. err = -ENOMEM;
  10667. goto err_out_iounmap;
  10668. }
  10669. tg3_ape_lock_init(tp);
  10670. }
  10671. /*
  10672. * Reset chip in case UNDI or EFI driver did not shutdown
  10673. * DMA self test will enable WDMAC and we'll see (spurious)
  10674. * pending DMA on the PCI bus at that point.
  10675. */
  10676. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  10677. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  10678. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  10679. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10680. }
  10681. err = tg3_test_dma(tp);
  10682. if (err) {
  10683. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  10684. goto err_out_apeunmap;
  10685. }
  10686. /* Tigon3 can do ipv4 only... and some chips have buggy
  10687. * checksumming.
  10688. */
  10689. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  10690. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10691. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10692. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10693. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10694. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10695. dev->features |= NETIF_F_IPV6_CSUM;
  10696. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10697. } else
  10698. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  10699. /* flow control autonegotiation is default behavior */
  10700. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  10701. tg3_init_coal(tp);
  10702. pci_set_drvdata(pdev, dev);
  10703. err = register_netdev(dev);
  10704. if (err) {
  10705. printk(KERN_ERR PFX "Cannot register net device, "
  10706. "aborting.\n");
  10707. goto err_out_apeunmap;
  10708. }
  10709. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] (%s) %s Ethernet ",
  10710. dev->name,
  10711. tp->board_part_number,
  10712. tp->pci_chip_rev_id,
  10713. tg3_phy_string(tp),
  10714. tg3_bus_string(tp, str),
  10715. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  10716. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  10717. "10/100/1000Base-T")));
  10718. for (i = 0; i < 6; i++)
  10719. printk("%2.2x%c", dev->dev_addr[i],
  10720. i == 5 ? '\n' : ':');
  10721. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  10722. "MIirq[%d] ASF[%d] WireSpeed[%d] TSOcap[%d]\n",
  10723. dev->name,
  10724. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  10725. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  10726. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  10727. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  10728. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  10729. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  10730. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  10731. dev->name, tp->dma_rwctrl,
  10732. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  10733. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  10734. return 0;
  10735. err_out_apeunmap:
  10736. if (tp->aperegs) {
  10737. iounmap(tp->aperegs);
  10738. tp->aperegs = NULL;
  10739. }
  10740. err_out_iounmap:
  10741. if (tp->regs) {
  10742. iounmap(tp->regs);
  10743. tp->regs = NULL;
  10744. }
  10745. err_out_free_dev:
  10746. free_netdev(dev);
  10747. err_out_free_res:
  10748. pci_release_regions(pdev);
  10749. err_out_disable_pdev:
  10750. pci_disable_device(pdev);
  10751. pci_set_drvdata(pdev, NULL);
  10752. return err;
  10753. }
  10754. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  10755. {
  10756. struct net_device *dev = pci_get_drvdata(pdev);
  10757. if (dev) {
  10758. struct tg3 *tp = netdev_priv(dev);
  10759. flush_scheduled_work();
  10760. unregister_netdev(dev);
  10761. if (tp->aperegs) {
  10762. iounmap(tp->aperegs);
  10763. tp->aperegs = NULL;
  10764. }
  10765. if (tp->regs) {
  10766. iounmap(tp->regs);
  10767. tp->regs = NULL;
  10768. }
  10769. free_netdev(dev);
  10770. pci_release_regions(pdev);
  10771. pci_disable_device(pdev);
  10772. pci_set_drvdata(pdev, NULL);
  10773. }
  10774. }
  10775. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  10776. {
  10777. struct net_device *dev = pci_get_drvdata(pdev);
  10778. struct tg3 *tp = netdev_priv(dev);
  10779. int err;
  10780. /* PCI register 4 needs to be saved whether netif_running() or not.
  10781. * MSI address and data need to be saved if using MSI and
  10782. * netif_running().
  10783. */
  10784. pci_save_state(pdev);
  10785. if (!netif_running(dev))
  10786. return 0;
  10787. flush_scheduled_work();
  10788. tg3_netif_stop(tp);
  10789. del_timer_sync(&tp->timer);
  10790. tg3_full_lock(tp, 1);
  10791. tg3_disable_ints(tp);
  10792. tg3_full_unlock(tp);
  10793. netif_device_detach(dev);
  10794. tg3_full_lock(tp, 0);
  10795. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10796. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  10797. tg3_full_unlock(tp);
  10798. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  10799. if (err) {
  10800. tg3_full_lock(tp, 0);
  10801. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  10802. if (tg3_restart_hw(tp, 1))
  10803. goto out;
  10804. tp->timer.expires = jiffies + tp->timer_offset;
  10805. add_timer(&tp->timer);
  10806. netif_device_attach(dev);
  10807. tg3_netif_start(tp);
  10808. out:
  10809. tg3_full_unlock(tp);
  10810. }
  10811. return err;
  10812. }
  10813. static int tg3_resume(struct pci_dev *pdev)
  10814. {
  10815. struct net_device *dev = pci_get_drvdata(pdev);
  10816. struct tg3 *tp = netdev_priv(dev);
  10817. int err;
  10818. pci_restore_state(tp->pdev);
  10819. if (!netif_running(dev))
  10820. return 0;
  10821. err = tg3_set_power_state(tp, PCI_D0);
  10822. if (err)
  10823. return err;
  10824. netif_device_attach(dev);
  10825. tg3_full_lock(tp, 0);
  10826. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  10827. err = tg3_restart_hw(tp, 1);
  10828. if (err)
  10829. goto out;
  10830. tp->timer.expires = jiffies + tp->timer_offset;
  10831. add_timer(&tp->timer);
  10832. tg3_netif_start(tp);
  10833. out:
  10834. tg3_full_unlock(tp);
  10835. return err;
  10836. }
  10837. static struct pci_driver tg3_driver = {
  10838. .name = DRV_MODULE_NAME,
  10839. .id_table = tg3_pci_tbl,
  10840. .probe = tg3_init_one,
  10841. .remove = __devexit_p(tg3_remove_one),
  10842. .suspend = tg3_suspend,
  10843. .resume = tg3_resume
  10844. };
  10845. static int __init tg3_init(void)
  10846. {
  10847. return pci_register_driver(&tg3_driver);
  10848. }
  10849. static void __exit tg3_cleanup(void)
  10850. {
  10851. pci_unregister_driver(&tg3_driver);
  10852. }
  10853. module_init(tg3_init);
  10854. module_exit(tg3_cleanup);