core.h 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056
  1. /*
  2. * Copyright (c) 2008 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef CORE_H
  17. #define CORE_H
  18. #include <linux/version.h>
  19. #include <linux/autoconf.h>
  20. #include <linux/kernel.h>
  21. #include <linux/module.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/errno.h>
  24. #include <linux/skbuff.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/ip.h>
  28. #include <linux/tcp.h>
  29. #include <linux/in.h>
  30. #include <linux/delay.h>
  31. #include <linux/wait.h>
  32. #include <linux/pci.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/sched.h>
  35. #include <linux/list.h>
  36. #include <asm/byteorder.h>
  37. #include <linux/scatterlist.h>
  38. #include <asm/page.h>
  39. #include <net/mac80211.h>
  40. #include <linux/leds.h>
  41. #include <linux/rfkill.h>
  42. #include "ath9k.h"
  43. #include "rc.h"
  44. struct ath_node;
  45. /******************/
  46. /* Utility macros */
  47. /******************/
  48. /* Macro to expand scalars to 64-bit objects */
  49. #define ito64(x) (sizeof(x) == 8) ? \
  50. (((unsigned long long int)(x)) & (0xff)) : \
  51. (sizeof(x) == 16) ? \
  52. (((unsigned long long int)(x)) & 0xffff) : \
  53. ((sizeof(x) == 32) ? \
  54. (((unsigned long long int)(x)) & 0xffffffff) : \
  55. (unsigned long long int)(x))
  56. /* increment with wrap-around */
  57. #define INCR(_l, _sz) do { \
  58. (_l)++; \
  59. (_l) &= ((_sz) - 1); \
  60. } while (0)
  61. /* decrement with wrap-around */
  62. #define DECR(_l, _sz) do { \
  63. (_l)--; \
  64. (_l) &= ((_sz) - 1); \
  65. } while (0)
  66. #define A_MAX(a, b) ((a) > (b) ? (a) : (b))
  67. #define ASSERT(exp) do { \
  68. if (unlikely(!(exp))) { \
  69. BUG(); \
  70. } \
  71. } while (0)
  72. #define TSF_TO_TU(_h,_l) \
  73. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  74. #define ATH9K_BH_STATUS_INTACT 0
  75. #define ATH9K_BH_STATUS_CHANGE 1
  76. #define ATH_TXQ_SETUP(sc, i) ((sc)->sc_txqsetup & (1<<i))
  77. static inline unsigned long get_timestamp(void)
  78. {
  79. return ((jiffies / HZ) * 1000) + (jiffies % HZ) * (1000 / HZ);
  80. }
  81. static const u8 ath_bcast_mac[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
  82. /*************/
  83. /* Debugging */
  84. /*************/
  85. enum ATH_DEBUG {
  86. ATH_DBG_RESET = 0x00000001,
  87. ATH_DBG_PHY_IO = 0x00000002,
  88. ATH_DBG_REG_IO = 0x00000004,
  89. ATH_DBG_QUEUE = 0x00000008,
  90. ATH_DBG_EEPROM = 0x00000010,
  91. ATH_DBG_NF_CAL = 0x00000020,
  92. ATH_DBG_CALIBRATE = 0x00000040,
  93. ATH_DBG_CHANNEL = 0x00000080,
  94. ATH_DBG_INTERRUPT = 0x00000100,
  95. ATH_DBG_REGULATORY = 0x00000200,
  96. ATH_DBG_ANI = 0x00000400,
  97. ATH_DBG_POWER_MGMT = 0x00000800,
  98. ATH_DBG_XMIT = 0x00001000,
  99. ATH_DBG_BEACON = 0x00002000,
  100. ATH_DBG_RATE = 0x00004000,
  101. ATH_DBG_CONFIG = 0x00008000,
  102. ATH_DBG_KEYCACHE = 0x00010000,
  103. ATH_DBG_AGGR = 0x00020000,
  104. ATH_DBG_FATAL = 0x00040000,
  105. ATH_DBG_ANY = 0xffffffff
  106. };
  107. #define DBG_DEFAULT (ATH_DBG_FATAL)
  108. #define DPRINTF(sc, _m, _fmt, ...) do { \
  109. if (sc->sc_debug & (_m)) \
  110. printk(_fmt , ##__VA_ARGS__); \
  111. } while (0)
  112. /***************************/
  113. /* Load-time Configuration */
  114. /***************************/
  115. /* Per-instance load-time (note: NOT run-time) configurations
  116. * for Atheros Device */
  117. struct ath_config {
  118. u32 ath_aggr_prot;
  119. u16 txpowlimit;
  120. u16 txpowlimit_override;
  121. u8 cabqReadytime; /* Cabq Readytime % */
  122. u8 swBeaconProcess; /* Process received beacons in SW (vs HW) */
  123. };
  124. /***********************/
  125. /* Chainmask Selection */
  126. /***********************/
  127. #define ATH_CHAINMASK_SEL_TIMEOUT 6000
  128. /* Default - Number of last RSSI values that is used for
  129. * chainmask selection */
  130. #define ATH_CHAINMASK_SEL_RSSI_CNT 10
  131. /* Means use 3x3 chainmask instead of configured chainmask */
  132. #define ATH_CHAINMASK_SEL_3X3 7
  133. /* Default - Rssi threshold below which we have to switch to 3x3 */
  134. #define ATH_CHAINMASK_SEL_UP_RSSI_THRES 20
  135. /* Default - Rssi threshold above which we have to switch to
  136. * user configured values */
  137. #define ATH_CHAINMASK_SEL_DOWN_RSSI_THRES 35
  138. /* Struct to store the chainmask select related info */
  139. struct ath_chainmask_sel {
  140. struct timer_list timer;
  141. int cur_tx_mask; /* user configured or 3x3 */
  142. int cur_rx_mask; /* user configured or 3x3 */
  143. int tx_avgrssi;
  144. u8 switch_allowed:1, /* timer will set this */
  145. cm_sel_enabled : 1;
  146. };
  147. int ath_chainmask_sel_logic(struct ath_softc *sc, struct ath_node *an);
  148. void ath_update_chainmask(struct ath_softc *sc, int is_ht);
  149. /*************************/
  150. /* Descriptor Management */
  151. /*************************/
  152. #define ATH_TXBUF_RESET(_bf) do { \
  153. (_bf)->bf_status = 0; \
  154. (_bf)->bf_lastbf = NULL; \
  155. (_bf)->bf_lastfrm = NULL; \
  156. (_bf)->bf_next = NULL; \
  157. memset(&((_bf)->bf_state), 0, \
  158. sizeof(struct ath_buf_state)); \
  159. } while (0)
  160. enum buffer_type {
  161. BUF_DATA = BIT(0),
  162. BUF_AGGR = BIT(1),
  163. BUF_AMPDU = BIT(2),
  164. BUF_HT = BIT(3),
  165. BUF_RETRY = BIT(4),
  166. BUF_XRETRY = BIT(5),
  167. BUF_SHORT_PREAMBLE = BIT(6),
  168. BUF_BAR = BIT(7),
  169. BUF_PSPOLL = BIT(8),
  170. BUF_AGGR_BURST = BIT(9),
  171. BUF_CALC_AIRTIME = BIT(10),
  172. };
  173. struct ath_buf_state {
  174. int bfs_nframes; /* # frames in aggregate */
  175. u16 bfs_al; /* length of aggregate */
  176. u16 bfs_frmlen; /* length of frame */
  177. int bfs_seqno; /* sequence number */
  178. int bfs_tidno; /* tid of this frame */
  179. int bfs_retries; /* current retries */
  180. struct ath_rc_series bfs_rcs[4]; /* rate series */
  181. u32 bf_type; /* BUF_* (enum buffer_type) */
  182. /* key type use to encrypt this frame */
  183. enum ath9k_key_type bfs_keytype;
  184. };
  185. #define bf_nframes bf_state.bfs_nframes
  186. #define bf_al bf_state.bfs_al
  187. #define bf_frmlen bf_state.bfs_frmlen
  188. #define bf_retries bf_state.bfs_retries
  189. #define bf_seqno bf_state.bfs_seqno
  190. #define bf_tidno bf_state.bfs_tidno
  191. #define bf_rcs bf_state.bfs_rcs
  192. #define bf_keytype bf_state.bfs_keytype
  193. #define bf_isdata(bf) (bf->bf_state.bf_type & BUF_DATA)
  194. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  195. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  196. #define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
  197. #define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
  198. #define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
  199. #define bf_isshpreamble(bf) (bf->bf_state.bf_type & BUF_SHORT_PREAMBLE)
  200. #define bf_isbar(bf) (bf->bf_state.bf_type & BUF_BAR)
  201. #define bf_ispspoll(bf) (bf->bf_state.bf_type & BUF_PSPOLL)
  202. #define bf_isaggrburst(bf) (bf->bf_state.bf_type & BUF_AGGR_BURST)
  203. /*
  204. * Abstraction of a contiguous buffer to transmit/receive. There is only
  205. * a single hw descriptor encapsulated here.
  206. */
  207. struct ath_buf {
  208. struct list_head list;
  209. struct list_head *last;
  210. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  211. an aggregate) */
  212. struct ath_buf *bf_lastfrm; /* last buf of this frame */
  213. struct ath_buf *bf_next; /* next subframe in the aggregate */
  214. struct ath_buf *bf_rifslast; /* last buf for RIFS burst */
  215. void *bf_mpdu; /* enclosing frame structure */
  216. void *bf_node; /* pointer to the node */
  217. struct ath_desc *bf_desc; /* virtual addr of desc */
  218. dma_addr_t bf_daddr; /* physical addr of desc */
  219. dma_addr_t bf_buf_addr; /* physical addr of data buffer */
  220. u32 bf_status;
  221. u16 bf_flags; /* tx descriptor flags */
  222. struct ath_buf_state bf_state; /* buffer state */
  223. dma_addr_t bf_dmacontext;
  224. };
  225. /*
  226. * reset the rx buffer.
  227. * any new fields added to the athbuf and require
  228. * reset need to be added to this macro.
  229. * currently bf_status is the only one requires that
  230. * requires reset.
  231. */
  232. #define ATH_RXBUF_RESET(_bf) ((_bf)->bf_status = 0)
  233. /* hw processing complete, desc processed by hal */
  234. #define ATH_BUFSTATUS_DONE 0x00000001
  235. /* hw processing complete, desc hold for hw */
  236. #define ATH_BUFSTATUS_STALE 0x00000002
  237. /* Rx-only: OS is done with this packet and it's ok to queued it to hw */
  238. #define ATH_BUFSTATUS_FREE 0x00000004
  239. /* DMA state for tx/rx descriptors */
  240. struct ath_descdma {
  241. const char *dd_name;
  242. struct ath_desc *dd_desc; /* descriptors */
  243. dma_addr_t dd_desc_paddr; /* physical addr of dd_desc */
  244. u32 dd_desc_len; /* size of dd_desc */
  245. struct ath_buf *dd_bufptr; /* associated buffers */
  246. dma_addr_t dd_dmacontext;
  247. };
  248. /* Abstraction of a received RX MPDU/MMPDU, or a RX fragment */
  249. struct ath_rx_context {
  250. struct ath_buf *ctx_rxbuf; /* associated ath_buf for rx */
  251. };
  252. #define ATH_RX_CONTEXT(skb) ((struct ath_rx_context *)skb->cb)
  253. int ath_descdma_setup(struct ath_softc *sc,
  254. struct ath_descdma *dd,
  255. struct list_head *head,
  256. const char *name,
  257. int nbuf,
  258. int ndesc);
  259. int ath_desc_alloc(struct ath_softc *sc);
  260. void ath_desc_free(struct ath_softc *sc);
  261. void ath_descdma_cleanup(struct ath_softc *sc,
  262. struct ath_descdma *dd,
  263. struct list_head *head);
  264. /******/
  265. /* RX */
  266. /******/
  267. #define ATH_MAX_ANTENNA 3
  268. #define ATH_RXBUF 512
  269. #define ATH_RX_TIMEOUT 40 /* 40 milliseconds */
  270. #define WME_NUM_TID 16
  271. #define IEEE80211_BAR_CTL_TID_M 0xF000 /* tid mask */
  272. #define IEEE80211_BAR_CTL_TID_S 12 /* tid shift */
  273. enum ATH_RX_TYPE {
  274. ATH_RX_NON_CONSUMED = 0,
  275. ATH_RX_CONSUMED
  276. };
  277. /* per frame rx status block */
  278. struct ath_recv_status {
  279. u64 tsf; /* mac tsf */
  280. int8_t rssi; /* RSSI (noise floor ajusted) */
  281. int8_t rssictl[ATH_MAX_ANTENNA]; /* RSSI (noise floor ajusted) */
  282. int8_t rssiextn[ATH_MAX_ANTENNA]; /* RSSI (noise floor ajusted) */
  283. int8_t abs_rssi; /* absolute RSSI */
  284. u8 rateieee; /* data rate received (IEEE rate code) */
  285. u8 ratecode; /* phy rate code */
  286. int rateKbps; /* data rate received (Kbps) */
  287. int antenna; /* rx antenna */
  288. int flags; /* status of associated skb */
  289. #define ATH_RX_FCS_ERROR 0x01
  290. #define ATH_RX_MIC_ERROR 0x02
  291. #define ATH_RX_DECRYPT_ERROR 0x04
  292. #define ATH_RX_RSSI_VALID 0x08
  293. /* if any of ctl,extn chainrssis are valid */
  294. #define ATH_RX_CHAIN_RSSI_VALID 0x10
  295. /* if extn chain rssis are valid */
  296. #define ATH_RX_RSSI_EXTN_VALID 0x20
  297. /* set if 40Mhz, clear if 20Mhz */
  298. #define ATH_RX_40MHZ 0x40
  299. /* set if short GI, clear if full GI */
  300. #define ATH_RX_SHORT_GI 0x80
  301. };
  302. struct ath_rxbuf {
  303. struct sk_buff *rx_wbuf;
  304. unsigned long rx_time; /* system time when received */
  305. struct ath_recv_status rx_status; /* cached rx status */
  306. };
  307. /* Per-TID aggregate receiver state for a node */
  308. struct ath_arx_tid {
  309. struct ath_node *an;
  310. struct ath_rxbuf *rxbuf; /* re-ordering buffer */
  311. struct timer_list timer;
  312. spinlock_t tidlock;
  313. int baw_head; /* seq_next at head */
  314. int baw_tail; /* tail of block-ack window */
  315. int seq_reset; /* need to reset start sequence */
  316. int addba_exchangecomplete;
  317. u16 seq_next; /* next expected sequence */
  318. u16 baw_size; /* block-ack window size */
  319. };
  320. /* Per-node receiver aggregate state */
  321. struct ath_arx {
  322. struct ath_arx_tid tid[WME_NUM_TID];
  323. };
  324. int ath_startrecv(struct ath_softc *sc);
  325. bool ath_stoprecv(struct ath_softc *sc);
  326. void ath_flushrecv(struct ath_softc *sc);
  327. u32 ath_calcrxfilter(struct ath_softc *sc);
  328. void ath_rx_node_init(struct ath_softc *sc, struct ath_node *an);
  329. void ath_rx_node_free(struct ath_softc *sc, struct ath_node *an);
  330. void ath_handle_rx_intr(struct ath_softc *sc);
  331. int ath_rx_init(struct ath_softc *sc, int nbufs);
  332. void ath_rx_cleanup(struct ath_softc *sc);
  333. int ath_rx_tasklet(struct ath_softc *sc, int flush);
  334. int ath_rx_input(struct ath_softc *sc,
  335. struct ath_node *node,
  336. struct sk_buff *skb,
  337. struct ath_recv_status *rx_status,
  338. enum ATH_RX_TYPE *status);
  339. int _ath_rx_indicate(struct ath_softc *sc,
  340. struct sk_buff *skb,
  341. struct ath_recv_status *status,
  342. u16 keyix);
  343. int ath_rx_subframe(struct ath_node *an, struct sk_buff *skb,
  344. struct ath_recv_status *status);
  345. /******/
  346. /* TX */
  347. /******/
  348. #define ATH_TXBUF 512
  349. /* max number of transmit attempts (tries) */
  350. #define ATH_TXMAXTRY 13
  351. /* max number of 11n transmit attempts (tries) */
  352. #define ATH_11N_TXMAXTRY 10
  353. /* max number of tries for management and control frames */
  354. #define ATH_MGT_TXMAXTRY 4
  355. #define WME_BA_BMP_SIZE 64
  356. #define WME_MAX_BA WME_BA_BMP_SIZE
  357. #define ATH_TID_MAX_BUFS (2 * WME_MAX_BA)
  358. #define TID_TO_WME_AC(_tid) \
  359. ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  360. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  361. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  362. WME_AC_VO)
  363. /* Wireless Multimedia Extension Defines */
  364. #define WME_AC_BE 0 /* best effort */
  365. #define WME_AC_BK 1 /* background */
  366. #define WME_AC_VI 2 /* video */
  367. #define WME_AC_VO 3 /* voice */
  368. #define WME_NUM_AC 4
  369. enum ATH_SM_PWRSAV{
  370. ATH_SM_ENABLE,
  371. ATH_SM_PWRSAV_STATIC,
  372. ATH_SM_PWRSAV_DYNAMIC,
  373. };
  374. /*
  375. * Data transmit queue state. One of these exists for each
  376. * hardware transmit queue. Packets sent to us from above
  377. * are assigned to queues based on their priority. Not all
  378. * devices support a complete set of hardware transmit queues.
  379. * For those devices the array sc_ac2q will map multiple
  380. * priorities to fewer hardware queues (typically all to one
  381. * hardware queue).
  382. */
  383. struct ath_txq {
  384. u32 axq_qnum; /* hardware q number */
  385. u32 *axq_link; /* link ptr in last TX desc */
  386. struct list_head axq_q; /* transmit queue */
  387. spinlock_t axq_lock;
  388. unsigned long axq_lockflags; /* intr state when must cli */
  389. u32 axq_depth; /* queue depth */
  390. u8 axq_aggr_depth; /* aggregates queued */
  391. u32 axq_totalqueued; /* total ever queued */
  392. bool stopped; /* Is mac80211 queue stopped ? */
  393. struct ath_buf *axq_linkbuf; /* virtual addr of last buffer*/
  394. /* first desc of the last descriptor that contains CTS */
  395. struct ath_desc *axq_lastdsWithCTS;
  396. /* final desc of the gating desc that determines whether
  397. lastdsWithCTS has been DMA'ed or not */
  398. struct ath_desc *axq_gatingds;
  399. struct list_head axq_acq;
  400. };
  401. /* per TID aggregate tx state for a destination */
  402. struct ath_atx_tid {
  403. struct list_head list; /* round-robin tid entry */
  404. struct list_head buf_q; /* pending buffers */
  405. struct ath_node *an;
  406. struct ath_atx_ac *ac;
  407. struct ath_buf *tx_buf[ATH_TID_MAX_BUFS]; /* active tx frames */
  408. u16 seq_start;
  409. u16 seq_next;
  410. u16 baw_size;
  411. int tidno;
  412. int baw_head; /* first un-acked tx buffer */
  413. int baw_tail; /* next unused tx buffer slot */
  414. int sched;
  415. int paused;
  416. int cleanup_inprogress;
  417. u32 addba_exchangecomplete:1;
  418. int32_t addba_exchangeinprogress;
  419. int addba_exchangeattempts;
  420. };
  421. /* per access-category aggregate tx state for a destination */
  422. struct ath_atx_ac {
  423. int sched; /* dest-ac is scheduled */
  424. int qnum; /* H/W queue number associated
  425. with this AC */
  426. struct list_head list; /* round-robin txq entry */
  427. struct list_head tid_q; /* queue of TIDs with buffers */
  428. };
  429. /* per dest tx state */
  430. struct ath_atx {
  431. struct ath_atx_tid tid[WME_NUM_TID];
  432. struct ath_atx_ac ac[WME_NUM_AC];
  433. };
  434. /* per-frame tx control block */
  435. struct ath_tx_control {
  436. struct ath_node *an;
  437. int if_id;
  438. int qnum;
  439. u32 ht:1;
  440. u32 ps:1;
  441. u32 use_minrate:1;
  442. enum ath9k_pkt_type atype;
  443. enum ath9k_key_type keytype;
  444. u32 flags;
  445. u16 seqno;
  446. u16 tidno;
  447. u16 txpower;
  448. u16 frmlen;
  449. u32 keyix;
  450. int min_rate;
  451. int mcast_rate;
  452. struct ath_softc *dev;
  453. dma_addr_t dmacontext;
  454. };
  455. /* per frame tx status block */
  456. struct ath_xmit_status {
  457. int retries; /* number of retries to successufully
  458. transmit this frame */
  459. int flags; /* status of transmit */
  460. #define ATH_TX_ERROR 0x01
  461. #define ATH_TX_XRETRY 0x02
  462. #define ATH_TX_BAR 0x04
  463. };
  464. struct ath_tx_stat {
  465. int rssi; /* RSSI (noise floor ajusted) */
  466. int rssictl[ATH_MAX_ANTENNA]; /* RSSI (noise floor ajusted) */
  467. int rssiextn[ATH_MAX_ANTENNA]; /* RSSI (noise floor ajusted) */
  468. int rateieee; /* data rate xmitted (IEEE rate code) */
  469. int rateKbps; /* data rate xmitted (Kbps) */
  470. int ratecode; /* phy rate code */
  471. int flags; /* validity flags */
  472. /* if any of ctl,extn chain rssis are valid */
  473. #define ATH_TX_CHAIN_RSSI_VALID 0x01
  474. /* if extn chain rssis are valid */
  475. #define ATH_TX_RSSI_EXTN_VALID 0x02
  476. u32 airtime; /* time on air per final tx rate */
  477. };
  478. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  479. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  480. int ath_tx_setup(struct ath_softc *sc, int haltype);
  481. void ath_draintxq(struct ath_softc *sc, bool retry_tx);
  482. void ath_tx_draintxq(struct ath_softc *sc,
  483. struct ath_txq *txq, bool retry_tx);
  484. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  485. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  486. void ath_tx_node_free(struct ath_softc *sc, struct ath_node *an);
  487. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  488. int ath_tx_init(struct ath_softc *sc, int nbufs);
  489. int ath_tx_cleanup(struct ath_softc *sc);
  490. int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype);
  491. int ath_txq_update(struct ath_softc *sc, int qnum,
  492. struct ath9k_tx_queue_info *q);
  493. int ath_tx_start(struct ath_softc *sc, struct sk_buff *skb);
  494. void ath_tx_tasklet(struct ath_softc *sc);
  495. u32 ath_txq_depth(struct ath_softc *sc, int qnum);
  496. u32 ath_txq_aggr_depth(struct ath_softc *sc, int qnum);
  497. void ath_notify_txq_status(struct ath_softc *sc, u16 queue_depth);
  498. void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
  499. struct ath_xmit_status *tx_status, struct ath_node *an);
  500. void ath_tx_cabq(struct ath_softc *sc, struct sk_buff *skb);
  501. /**********************/
  502. /* Node / Aggregation */
  503. /**********************/
  504. #define ADDBA_EXCHANGE_ATTEMPTS 10
  505. #define ATH_AGGR_DELIM_SZ 4 /* delimiter size */
  506. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  507. /* number of delimiters for encryption padding */
  508. #define ATH_AGGR_ENCRYPTDELIM 10
  509. /* minimum h/w qdepth to be sustained to maximize aggregation */
  510. #define ATH_AGGR_MIN_QDEPTH 2
  511. #define ATH_AMPDU_SUBFRAME_DEFAULT 32
  512. #define IEEE80211_SEQ_SEQ_SHIFT 4
  513. #define IEEE80211_SEQ_MAX 4096
  514. #define IEEE80211_MIN_AMPDU_BUF 0x8
  515. #define IEEE80211_HTCAP_MAXRXAMPDU_FACTOR 13
  516. /* return whether a bit at index _n in bitmap _bm is set
  517. * _sz is the size of the bitmap */
  518. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  519. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  520. /* return block-ack bitmap index given sequence and starting sequence */
  521. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  522. /* returns delimiter padding required given the packet length */
  523. #define ATH_AGGR_GET_NDELIM(_len) \
  524. (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
  525. (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
  526. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  527. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  528. #define ATH_DS_BA_SEQ(_ds) ((_ds)->ds_us.tx.ts_seqnum)
  529. #define ATH_DS_BA_BITMAP(_ds) (&(_ds)->ds_us.tx.ba_low)
  530. #define ATH_DS_TX_BA(_ds) ((_ds)->ds_us.tx.ts_flags & ATH9K_TX_BA)
  531. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->an_aggr.tx.tid[(_tidno)])
  532. enum ATH_AGGR_STATUS {
  533. ATH_AGGR_DONE,
  534. ATH_AGGR_BAW_CLOSED,
  535. ATH_AGGR_LIMITED,
  536. ATH_AGGR_SHORTPKT,
  537. ATH_AGGR_8K_LIMITED,
  538. };
  539. enum ATH_AGGR_CHECK {
  540. AGGR_NOT_REQUIRED,
  541. AGGR_REQUIRED,
  542. AGGR_CLEANUP_PROGRESS,
  543. AGGR_EXCHANGE_PROGRESS,
  544. AGGR_EXCHANGE_DONE
  545. };
  546. struct aggr_rifs_param {
  547. int param_max_frames;
  548. int param_max_len;
  549. int param_rl;
  550. int param_al;
  551. struct ath_rc_series *param_rcs;
  552. };
  553. /* Per-node aggregation state */
  554. struct ath_node_aggr {
  555. struct ath_atx tx; /* node transmit state */
  556. struct ath_arx rx; /* node receive state */
  557. };
  558. /* driver-specific node state */
  559. struct ath_node {
  560. struct ath_softc *an_sc;
  561. struct ath_chainmask_sel an_chainmask_sel;
  562. struct ath_node_aggr an_aggr;
  563. u8 an_smmode; /* SM Power save mode */
  564. u16 maxampdu;
  565. u8 mpdudensity;
  566. };
  567. void ath_tx_resume_tid(struct ath_softc *sc,
  568. struct ath_atx_tid *tid);
  569. enum ATH_AGGR_CHECK ath_tx_aggr_check(struct ath_softc *sc,
  570. struct ath_node *an, u8 tidno);
  571. void ath_tx_aggr_teardown(struct ath_softc *sc,
  572. struct ath_node *an, u8 tidno);
  573. void ath_rx_aggr_teardown(struct ath_softc *sc,
  574. struct ath_node *an, u8 tidno);
  575. int ath_rx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  576. u16 tid, u16 *ssn);
  577. int ath_rx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  578. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  579. u16 tid, u16 *ssn);
  580. int ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  581. void ath_newassoc(struct ath_softc *sc,
  582. struct ath_node *node, int isnew, int isuapsd);
  583. void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta,
  584. int if_id);
  585. void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta);
  586. /*******************/
  587. /* Beacon Handling */
  588. /*******************/
  589. /*
  590. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  591. * number of BSSIDs) if a given beacon does not go out even after waiting this
  592. * number of beacon intervals, the game's up.
  593. */
  594. #define BSTUCK_THRESH (9 * ATH_BCBUF)
  595. #define ATH_BCBUF 4 /* number of beacon buffers */
  596. #define ATH_DEFAULT_BINTVAL 100 /* default beacon interval in TU */
  597. #define ATH_DEFAULT_BMISS_LIMIT 10
  598. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  599. /* beacon configuration */
  600. struct ath_beacon_config {
  601. u16 beacon_interval;
  602. u16 listen_interval;
  603. u16 dtim_period;
  604. u16 bmiss_timeout;
  605. u8 dtim_count;
  606. u8 tim_offset;
  607. union {
  608. u64 last_tsf;
  609. u8 last_tstamp[8];
  610. } u; /* last received beacon/probe response timestamp of this BSS. */
  611. };
  612. void ath9k_beacon_tasklet(unsigned long data);
  613. void ath_beacon_config(struct ath_softc *sc, int if_id);
  614. int ath_beaconq_setup(struct ath_hal *ah);
  615. int ath_beacon_alloc(struct ath_softc *sc, int if_id);
  616. void ath_bstuck_process(struct ath_softc *sc);
  617. void ath_beacon_return(struct ath_softc *sc, struct ath_vap *avp);
  618. void ath_beacon_sync(struct ath_softc *sc, int if_id);
  619. void ath_get_beaconconfig(struct ath_softc *sc,
  620. int if_id,
  621. struct ath_beacon_config *conf);
  622. /********/
  623. /* VAPs */
  624. /********/
  625. /*
  626. * Define the scheme that we select MAC address for multiple
  627. * BSS on the same radio. The very first VAP will just use the MAC
  628. * address from the EEPROM. For the next 3 VAPs, we set the
  629. * U/L bit (bit 1) in MAC address, and use the next two bits as the
  630. * index of the VAP.
  631. */
  632. #define ATH_SET_VAP_BSSID_MASK(bssid_mask) \
  633. ((bssid_mask)[0] &= ~(((ATH_BCBUF-1)<<2)|0x02))
  634. /* VAP configuration (from protocol layer) */
  635. struct ath_vap_config {
  636. u32 av_fixed_rateset;
  637. u32 av_fixed_retryset;
  638. };
  639. /* driver-specific vap state */
  640. struct ath_vap {
  641. struct ieee80211_vif *av_if_data;
  642. enum ath9k_opmode av_opmode; /* VAP operational mode */
  643. struct ath_buf *av_bcbuf; /* beacon buffer */
  644. struct ath_tx_control av_btxctl; /* txctl information for beacon */
  645. int av_bslot; /* beacon slot index */
  646. struct ath_vap_config av_config;/* vap configuration parameters*/
  647. struct ath_rate_node *rc_node;
  648. };
  649. int ath_vap_attach(struct ath_softc *sc,
  650. int if_id,
  651. struct ieee80211_vif *if_data,
  652. enum ath9k_opmode opmode);
  653. int ath_vap_detach(struct ath_softc *sc, int if_id);
  654. int ath_vap_config(struct ath_softc *sc,
  655. int if_id, struct ath_vap_config *if_config);
  656. /*********************/
  657. /* Antenna diversity */
  658. /*********************/
  659. #define ATH_ANT_DIV_MAX_CFG 2
  660. #define ATH_ANT_DIV_MIN_IDLE_US 1000000 /* us */
  661. #define ATH_ANT_DIV_MIN_SCAN_US 50000 /* us */
  662. enum ATH_ANT_DIV_STATE{
  663. ATH_ANT_DIV_IDLE,
  664. ATH_ANT_DIV_SCAN, /* evaluating antenna */
  665. };
  666. struct ath_antdiv {
  667. struct ath_softc *antdiv_sc;
  668. u8 antdiv_start;
  669. enum ATH_ANT_DIV_STATE antdiv_state;
  670. u8 antdiv_num_antcfg;
  671. u8 antdiv_curcfg;
  672. u8 antdiv_bestcfg;
  673. int32_t antdivf_rssitrig;
  674. int32_t antdiv_lastbrssi[ATH_ANT_DIV_MAX_CFG];
  675. u64 antdiv_lastbtsf[ATH_ANT_DIV_MAX_CFG];
  676. u64 antdiv_laststatetsf;
  677. u8 antdiv_bssid[ETH_ALEN];
  678. };
  679. void ath_slow_ant_div_init(struct ath_antdiv *antdiv,
  680. struct ath_softc *sc, int32_t rssitrig);
  681. void ath_slow_ant_div_start(struct ath_antdiv *antdiv,
  682. u8 num_antcfg,
  683. const u8 *bssid);
  684. void ath_slow_ant_div_stop(struct ath_antdiv *antdiv);
  685. void ath_slow_ant_div(struct ath_antdiv *antdiv,
  686. struct ieee80211_hdr *wh,
  687. struct ath_rx_status *rx_stats);
  688. void ath_setdefantenna(void *sc, u32 antenna);
  689. /*******/
  690. /* ANI */
  691. /*******/
  692. /* ANI values for STA only.
  693. FIXME: Add appropriate values for AP later */
  694. #define ATH_ANI_POLLINTERVAL 100 /* 100 milliseconds between ANI poll */
  695. #define ATH_SHORT_CALINTERVAL 1000 /* 1 second between calibrations */
  696. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds between calibrations */
  697. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes between calibrations */
  698. struct ath_ani {
  699. bool sc_caldone;
  700. int16_t sc_noise_floor;
  701. unsigned int sc_longcal_timer;
  702. unsigned int sc_shortcal_timer;
  703. unsigned int sc_resetcal_timer;
  704. unsigned int sc_checkani_timer;
  705. struct timer_list timer;
  706. };
  707. /********************/
  708. /* LED Control */
  709. /********************/
  710. #define ATH_LED_PIN 1
  711. enum ath_led_type {
  712. ATH_LED_RADIO,
  713. ATH_LED_ASSOC,
  714. ATH_LED_TX,
  715. ATH_LED_RX
  716. };
  717. struct ath_led {
  718. struct ath_softc *sc;
  719. struct led_classdev led_cdev;
  720. enum ath_led_type led_type;
  721. char name[32];
  722. bool registered;
  723. };
  724. /* Rfkill */
  725. #define ATH_RFKILL_POLL_INTERVAL 2000 /* msecs */
  726. struct ath_rfkill {
  727. struct rfkill *rfkill;
  728. struct delayed_work rfkill_poll;
  729. char rfkill_name[32];
  730. };
  731. /********************/
  732. /* Main driver core */
  733. /********************/
  734. /*
  735. * Default cache line size, in bytes.
  736. * Used when PCI device not fully initialized by bootrom/BIOS
  737. */
  738. #define DEFAULT_CACHELINE 32
  739. #define ATH_DEFAULT_NOISE_FLOOR -95
  740. #define ATH_REGCLASSIDS_MAX 10
  741. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  742. #define ATH_MAX_SW_RETRIES 10
  743. #define ATH_CHAN_MAX 255
  744. #define IEEE80211_WEP_NKID 4 /* number of key ids */
  745. #define IEEE80211_RATE_VAL 0x7f
  746. /*
  747. * The key cache is used for h/w cipher state and also for
  748. * tracking station state such as the current tx antenna.
  749. * We also setup a mapping table between key cache slot indices
  750. * and station state to short-circuit node lookups on rx.
  751. * Different parts have different size key caches. We handle
  752. * up to ATH_KEYMAX entries (could dynamically allocate state).
  753. */
  754. #define ATH_KEYMAX 128 /* max key cache size we handle */
  755. #define ATH_IF_ID_ANY 0xff
  756. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  757. #define RSSI_LPF_THRESHOLD -20
  758. #define ATH_RSSI_EP_MULTIPLIER (1<<7) /* pow2 to optimize out * and / */
  759. #define ATH_RATE_DUMMY_MARKER 0
  760. #define ATH_RSSI_LPF_LEN 10
  761. #define ATH_RSSI_DUMMY_MARKER 0x127
  762. #define ATH_EP_MUL(x, mul) ((x) * (mul))
  763. #define ATH_EP_RND(x, mul) \
  764. ((((x)%(mul)) >= ((mul)/2)) ? ((x) + ((mul) - 1)) / (mul) : (x)/(mul))
  765. #define ATH_RSSI_OUT(x) \
  766. (((x) != ATH_RSSI_DUMMY_MARKER) ? \
  767. (ATH_EP_RND((x), ATH_RSSI_EP_MULTIPLIER)) : ATH_RSSI_DUMMY_MARKER)
  768. #define ATH_RSSI_IN(x) \
  769. (ATH_EP_MUL((x), ATH_RSSI_EP_MULTIPLIER))
  770. #define ATH_LPF_RSSI(x, y, len) \
  771. ((x != ATH_RSSI_DUMMY_MARKER) ? \
  772. (((x) * ((len) - 1) + (y)) / (len)) : (y))
  773. #define ATH_RSSI_LPF(x, y) do { \
  774. if ((y) >= RSSI_LPF_THRESHOLD) \
  775. x = ATH_LPF_RSSI((x), \
  776. ATH_RSSI_IN((y)), ATH_RSSI_LPF_LEN); \
  777. } while (0)
  778. enum PROT_MODE {
  779. PROT_M_NONE = 0,
  780. PROT_M_RTSCTS,
  781. PROT_M_CTSONLY
  782. };
  783. enum RATE_TYPE {
  784. NORMAL_RATE = 0,
  785. HALF_RATE,
  786. QUARTER_RATE
  787. };
  788. struct ath_ht_info {
  789. enum ath9k_ht_macmode tx_chan_width;
  790. u8 ext_chan_offset;
  791. };
  792. #define SC_OP_INVALID BIT(0)
  793. #define SC_OP_BEACONS BIT(1)
  794. #define SC_OP_RXAGGR BIT(2)
  795. #define SC_OP_TXAGGR BIT(3)
  796. #define SC_OP_CHAINMASK_UPDATE BIT(4)
  797. #define SC_OP_FULL_RESET BIT(5)
  798. #define SC_OP_NO_RESET BIT(6)
  799. #define SC_OP_PREAMBLE_SHORT BIT(7)
  800. #define SC_OP_PROTECT_ENABLE BIT(8)
  801. #define SC_OP_RXFLUSH BIT(9)
  802. #define SC_OP_LED_ASSOCIATED BIT(10)
  803. #define SC_OP_RFKILL_REGISTERED BIT(11)
  804. #define SC_OP_RFKILL_SW_BLOCKED BIT(12)
  805. #define SC_OP_RFKILL_HW_BLOCKED BIT(13)
  806. struct ath_softc {
  807. struct ieee80211_hw *hw;
  808. struct pci_dev *pdev;
  809. struct tasklet_struct intr_tq;
  810. struct tasklet_struct bcon_tasklet;
  811. struct ath_config sc_config;
  812. struct ath_hal *sc_ah;
  813. struct ath_rate_softc *sc_rc;
  814. void __iomem *mem;
  815. u8 sc_curbssid[ETH_ALEN];
  816. u8 sc_myaddr[ETH_ALEN];
  817. u8 sc_bssidmask[ETH_ALEN];
  818. int sc_debug;
  819. u32 sc_intrstatus;
  820. u32 sc_flags; /* SC_OP_* */
  821. unsigned int rx_filter;
  822. u16 sc_curtxpow;
  823. u16 sc_curaid;
  824. u16 sc_cachelsz;
  825. int sc_slotupdate; /* slot to next advance fsm */
  826. int sc_slottime;
  827. int sc_bslot[ATH_BCBUF];
  828. u8 sc_tx_chainmask;
  829. u8 sc_rx_chainmask;
  830. enum ath9k_int sc_imask;
  831. enum wireless_mode sc_curmode; /* current phy mode */
  832. enum PROT_MODE sc_protmode;
  833. u8 sc_nbcnvaps; /* # of vaps sending beacons */
  834. u16 sc_nvaps; /* # of active virtual ap's */
  835. struct ath_vap *sc_vaps[ATH_BCBUF];
  836. u8 sc_mcastantenna;
  837. u8 sc_defant; /* current default antenna */
  838. u8 sc_rxotherant; /* rx's on non-default antenna */
  839. struct ath9k_node_stats sc_halstats; /* station-mode rssi stats */
  840. struct ath_ht_info sc_ht_info;
  841. enum ath9k_ht_extprotspacing sc_ht_extprotspacing;
  842. #ifdef CONFIG_SLOW_ANT_DIV
  843. struct ath_antdiv sc_antdiv;
  844. #endif
  845. enum {
  846. OK, /* no change needed */
  847. UPDATE, /* update pending */
  848. COMMIT /* beacon sent, commit change */
  849. } sc_updateslot; /* slot time update fsm */
  850. /* Crypto */
  851. u32 sc_keymax; /* size of key cache */
  852. DECLARE_BITMAP(sc_keymap, ATH_KEYMAX); /* key use bit map */
  853. u8 sc_splitmic; /* split TKIP MIC keys */
  854. /* RX */
  855. struct list_head sc_rxbuf;
  856. struct ath_descdma sc_rxdma;
  857. int sc_rxbufsize; /* rx size based on mtu */
  858. u32 *sc_rxlink; /* link ptr in last RX desc */
  859. /* TX */
  860. struct list_head sc_txbuf;
  861. struct ath_txq sc_txq[ATH9K_NUM_TX_QUEUES];
  862. struct ath_descdma sc_txdma;
  863. u32 sc_txqsetup;
  864. int sc_haltype2q[ATH9K_WME_AC_VO+1]; /* HAL WME AC -> h/w qnum */
  865. u16 seq_no; /* TX sequence number */
  866. /* Beacon */
  867. struct ath9k_tx_queue_info sc_beacon_qi;
  868. struct ath_descdma sc_bdma;
  869. struct ath_txq *sc_cabq;
  870. struct list_head sc_bbuf;
  871. u32 sc_bhalq;
  872. u32 sc_bmisscount;
  873. u32 ast_be_xmit; /* beacons transmitted */
  874. u64 bc_tstamp;
  875. /* Rate */
  876. struct ieee80211_rate rates[IEEE80211_NUM_BANDS][ATH_RATE_MAX];
  877. const struct ath9k_rate_table *sc_currates;
  878. u8 sc_rixmap[256]; /* IEEE to h/w rate table ix */
  879. u8 sc_protrix; /* protection rate index */
  880. struct {
  881. u32 rateKbps; /* transfer rate in kbs */
  882. u8 ieeerate; /* IEEE rate */
  883. } sc_hwmap[256]; /* h/w rate ix mappings */
  884. /* Channel, Band */
  885. struct ieee80211_channel channels[IEEE80211_NUM_BANDS][ATH_CHAN_MAX];
  886. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  887. /* Locks */
  888. spinlock_t sc_rxflushlock;
  889. spinlock_t sc_rxbuflock;
  890. spinlock_t sc_txbuflock;
  891. spinlock_t sc_resetlock;
  892. /* LEDs */
  893. struct ath_led radio_led;
  894. struct ath_led assoc_led;
  895. struct ath_led tx_led;
  896. struct ath_led rx_led;
  897. /* Rfkill */
  898. struct ath_rfkill rf_kill;
  899. /* ANI */
  900. struct ath_ani sc_ani;
  901. };
  902. int ath_init(u16 devid, struct ath_softc *sc);
  903. void ath_deinit(struct ath_softc *sc);
  904. int ath_open(struct ath_softc *sc, struct ath9k_channel *initial_chan);
  905. int ath_suspend(struct ath_softc *sc);
  906. irqreturn_t ath_isr(int irq, void *dev);
  907. int ath_reset(struct ath_softc *sc, bool retry_tx);
  908. int ath_set_channel(struct ath_softc *sc, struct ath9k_channel *hchan);
  909. /*********************/
  910. /* Utility Functions */
  911. /*********************/
  912. void ath_key_reset(struct ath_softc *sc, u16 keyix, int freeslot);
  913. int ath_keyset(struct ath_softc *sc,
  914. u16 keyix,
  915. struct ath9k_keyval *hk,
  916. const u8 mac[ETH_ALEN]);
  917. int ath_get_hal_qnum(u16 queue, struct ath_softc *sc);
  918. int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc);
  919. void ath_setslottime(struct ath_softc *sc);
  920. void ath_update_txpow(struct ath_softc *sc);
  921. int ath_cabq_update(struct ath_softc *);
  922. void ath_get_currentCountry(struct ath_softc *sc,
  923. struct ath9k_country_entry *ctry);
  924. u64 ath_extend_tsf(struct ath_softc *sc, u32 rstamp);
  925. #endif /* CORE_H */