bgmac.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424
  1. /*
  2. * Driver for (BCM4706)? GBit MAC core on BCMA bus.
  3. *
  4. * Copyright (C) 2012 Rafał Miłecki <zajec5@gmail.com>
  5. *
  6. * Licensed under the GNU/GPL. See COPYING for details.
  7. */
  8. #include "bgmac.h"
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/delay.h>
  12. #include <linux/etherdevice.h>
  13. #include <linux/mii.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/dma-mapping.h>
  16. #include <asm/mach-bcm47xx/nvram.h>
  17. static const struct bcma_device_id bgmac_bcma_tbl[] = {
  18. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_4706_MAC_GBIT, BCMA_ANY_REV, BCMA_ANY_CLASS),
  19. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_MAC_GBIT, BCMA_ANY_REV, BCMA_ANY_CLASS),
  20. BCMA_CORETABLE_END
  21. };
  22. MODULE_DEVICE_TABLE(bcma, bgmac_bcma_tbl);
  23. static bool bgmac_wait_value(struct bcma_device *core, u16 reg, u32 mask,
  24. u32 value, int timeout)
  25. {
  26. u32 val;
  27. int i;
  28. for (i = 0; i < timeout / 10; i++) {
  29. val = bcma_read32(core, reg);
  30. if ((val & mask) == value)
  31. return true;
  32. udelay(10);
  33. }
  34. pr_err("Timeout waiting for reg 0x%X\n", reg);
  35. return false;
  36. }
  37. /**************************************************
  38. * DMA
  39. **************************************************/
  40. static void bgmac_dma_tx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  41. {
  42. u32 val;
  43. int i;
  44. if (!ring->mmio_base)
  45. return;
  46. /* Suspend DMA TX ring first.
  47. * bgmac_wait_value doesn't support waiting for any of few values, so
  48. * implement whole loop here.
  49. */
  50. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL,
  51. BGMAC_DMA_TX_SUSPEND);
  52. for (i = 0; i < 10000 / 10; i++) {
  53. val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  54. val &= BGMAC_DMA_TX_STAT;
  55. if (val == BGMAC_DMA_TX_STAT_DISABLED ||
  56. val == BGMAC_DMA_TX_STAT_IDLEWAIT ||
  57. val == BGMAC_DMA_TX_STAT_STOPPED) {
  58. i = 0;
  59. break;
  60. }
  61. udelay(10);
  62. }
  63. if (i)
  64. bgmac_err(bgmac, "Timeout suspending DMA TX ring 0x%X (BGMAC_DMA_TX_STAT: 0x%08X)\n",
  65. ring->mmio_base, val);
  66. /* Remove SUSPEND bit */
  67. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, 0);
  68. if (!bgmac_wait_value(bgmac->core,
  69. ring->mmio_base + BGMAC_DMA_TX_STATUS,
  70. BGMAC_DMA_TX_STAT, BGMAC_DMA_TX_STAT_DISABLED,
  71. 10000)) {
  72. bgmac_warn(bgmac, "DMA TX ring 0x%X wasn't disabled on time, waiting additional 300us\n",
  73. ring->mmio_base);
  74. udelay(300);
  75. val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  76. if ((val & BGMAC_DMA_TX_STAT) != BGMAC_DMA_TX_STAT_DISABLED)
  77. bgmac_err(bgmac, "Reset of DMA TX ring 0x%X failed\n",
  78. ring->mmio_base);
  79. }
  80. }
  81. static void bgmac_dma_tx_enable(struct bgmac *bgmac,
  82. struct bgmac_dma_ring *ring)
  83. {
  84. u32 ctl;
  85. ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL);
  86. ctl |= BGMAC_DMA_TX_ENABLE;
  87. ctl |= BGMAC_DMA_TX_PARITY_DISABLE;
  88. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, ctl);
  89. }
  90. static netdev_tx_t bgmac_dma_tx_add(struct bgmac *bgmac,
  91. struct bgmac_dma_ring *ring,
  92. struct sk_buff *skb)
  93. {
  94. struct device *dma_dev = bgmac->core->dma_dev;
  95. struct net_device *net_dev = bgmac->net_dev;
  96. struct bgmac_dma_desc *dma_desc;
  97. struct bgmac_slot_info *slot;
  98. u32 ctl0, ctl1;
  99. int free_slots;
  100. if (skb->len > BGMAC_DESC_CTL1_LEN) {
  101. bgmac_err(bgmac, "Too long skb (%d)\n", skb->len);
  102. goto err_stop_drop;
  103. }
  104. if (ring->start <= ring->end)
  105. free_slots = ring->start - ring->end + BGMAC_TX_RING_SLOTS;
  106. else
  107. free_slots = ring->start - ring->end;
  108. if (free_slots == 1) {
  109. bgmac_err(bgmac, "TX ring is full, queue should be stopped!\n");
  110. netif_stop_queue(net_dev);
  111. return NETDEV_TX_BUSY;
  112. }
  113. slot = &ring->slots[ring->end];
  114. slot->skb = skb;
  115. slot->dma_addr = dma_map_single(dma_dev, skb->data, skb->len,
  116. DMA_TO_DEVICE);
  117. if (dma_mapping_error(dma_dev, slot->dma_addr)) {
  118. bgmac_err(bgmac, "Mapping error of skb on ring 0x%X\n",
  119. ring->mmio_base);
  120. goto err_stop_drop;
  121. }
  122. ctl0 = BGMAC_DESC_CTL0_IOC | BGMAC_DESC_CTL0_SOF | BGMAC_DESC_CTL0_EOF;
  123. if (ring->end == ring->num_slots - 1)
  124. ctl0 |= BGMAC_DESC_CTL0_EOT;
  125. ctl1 = skb->len & BGMAC_DESC_CTL1_LEN;
  126. dma_desc = ring->cpu_base;
  127. dma_desc += ring->end;
  128. dma_desc->addr_low = cpu_to_le32(lower_32_bits(slot->dma_addr));
  129. dma_desc->addr_high = cpu_to_le32(upper_32_bits(slot->dma_addr));
  130. dma_desc->ctl0 = cpu_to_le32(ctl0);
  131. dma_desc->ctl1 = cpu_to_le32(ctl1);
  132. wmb();
  133. /* Increase ring->end to point empty slot. We tell hardware the first
  134. * slot it should *not* read.
  135. */
  136. if (++ring->end >= BGMAC_TX_RING_SLOTS)
  137. ring->end = 0;
  138. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_INDEX,
  139. ring->end * sizeof(struct bgmac_dma_desc));
  140. /* Always keep one slot free to allow detecting bugged calls. */
  141. if (--free_slots == 1)
  142. netif_stop_queue(net_dev);
  143. return NETDEV_TX_OK;
  144. err_stop_drop:
  145. netif_stop_queue(net_dev);
  146. dev_kfree_skb(skb);
  147. return NETDEV_TX_OK;
  148. }
  149. /* Free transmitted packets */
  150. static void bgmac_dma_tx_free(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  151. {
  152. struct device *dma_dev = bgmac->core->dma_dev;
  153. int empty_slot;
  154. bool freed = false;
  155. /* The last slot that hardware didn't consume yet */
  156. empty_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  157. empty_slot &= BGMAC_DMA_TX_STATDPTR;
  158. empty_slot /= sizeof(struct bgmac_dma_desc);
  159. while (ring->start != empty_slot) {
  160. struct bgmac_slot_info *slot = &ring->slots[ring->start];
  161. if (slot->skb) {
  162. /* Unmap no longer used buffer */
  163. dma_unmap_single(dma_dev, slot->dma_addr,
  164. slot->skb->len, DMA_TO_DEVICE);
  165. slot->dma_addr = 0;
  166. /* Free memory! :) */
  167. dev_kfree_skb(slot->skb);
  168. slot->skb = NULL;
  169. } else {
  170. bgmac_err(bgmac, "Hardware reported transmission for empty TX ring slot %d! End of ring: %d\n",
  171. ring->start, ring->end);
  172. }
  173. if (++ring->start >= BGMAC_TX_RING_SLOTS)
  174. ring->start = 0;
  175. freed = true;
  176. }
  177. if (freed && netif_queue_stopped(bgmac->net_dev))
  178. netif_wake_queue(bgmac->net_dev);
  179. }
  180. static void bgmac_dma_rx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  181. {
  182. if (!ring->mmio_base)
  183. return;
  184. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, 0);
  185. if (!bgmac_wait_value(bgmac->core,
  186. ring->mmio_base + BGMAC_DMA_RX_STATUS,
  187. BGMAC_DMA_RX_STAT, BGMAC_DMA_RX_STAT_DISABLED,
  188. 10000))
  189. bgmac_err(bgmac, "Reset of ring 0x%X RX failed\n",
  190. ring->mmio_base);
  191. }
  192. static void bgmac_dma_rx_enable(struct bgmac *bgmac,
  193. struct bgmac_dma_ring *ring)
  194. {
  195. u32 ctl;
  196. ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL);
  197. ctl &= BGMAC_DMA_RX_ADDREXT_MASK;
  198. ctl |= BGMAC_DMA_RX_ENABLE;
  199. ctl |= BGMAC_DMA_RX_PARITY_DISABLE;
  200. ctl |= BGMAC_DMA_RX_OVERFLOW_CONT;
  201. ctl |= BGMAC_RX_FRAME_OFFSET << BGMAC_DMA_RX_FRAME_OFFSET_SHIFT;
  202. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, ctl);
  203. }
  204. static int bgmac_dma_rx_skb_for_slot(struct bgmac *bgmac,
  205. struct bgmac_slot_info *slot)
  206. {
  207. struct device *dma_dev = bgmac->core->dma_dev;
  208. struct bgmac_rx_header *rx;
  209. /* Alloc skb */
  210. slot->skb = netdev_alloc_skb(bgmac->net_dev, BGMAC_RX_BUF_SIZE);
  211. if (!slot->skb) {
  212. bgmac_err(bgmac, "Allocation of skb failed!\n");
  213. return -ENOMEM;
  214. }
  215. /* Poison - if everything goes fine, hardware will overwrite it */
  216. rx = (struct bgmac_rx_header *)slot->skb->data;
  217. rx->len = cpu_to_le16(0xdead);
  218. rx->flags = cpu_to_le16(0xbeef);
  219. /* Map skb for the DMA */
  220. slot->dma_addr = dma_map_single(dma_dev, slot->skb->data,
  221. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  222. if (dma_mapping_error(dma_dev, slot->dma_addr)) {
  223. bgmac_err(bgmac, "DMA mapping error\n");
  224. return -ENOMEM;
  225. }
  226. if (slot->dma_addr & 0xC0000000)
  227. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  228. return 0;
  229. }
  230. static int bgmac_dma_rx_read(struct bgmac *bgmac, struct bgmac_dma_ring *ring,
  231. int weight)
  232. {
  233. u32 end_slot;
  234. int handled = 0;
  235. end_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_STATUS);
  236. end_slot &= BGMAC_DMA_RX_STATDPTR;
  237. end_slot /= sizeof(struct bgmac_dma_desc);
  238. ring->end = end_slot;
  239. while (ring->start != ring->end) {
  240. struct device *dma_dev = bgmac->core->dma_dev;
  241. struct bgmac_slot_info *slot = &ring->slots[ring->start];
  242. struct sk_buff *skb = slot->skb;
  243. struct sk_buff *new_skb;
  244. struct bgmac_rx_header *rx;
  245. u16 len, flags;
  246. /* Unmap buffer to make it accessible to the CPU */
  247. dma_sync_single_for_cpu(dma_dev, slot->dma_addr,
  248. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  249. /* Get info from the header */
  250. rx = (struct bgmac_rx_header *)skb->data;
  251. len = le16_to_cpu(rx->len);
  252. flags = le16_to_cpu(rx->flags);
  253. /* Check for poison and drop or pass the packet */
  254. if (len == 0xdead && flags == 0xbeef) {
  255. bgmac_err(bgmac, "Found poisoned packet at slot %d, DMA issue!\n",
  256. ring->start);
  257. } else {
  258. new_skb = netdev_alloc_skb(bgmac->net_dev, len);
  259. if (new_skb) {
  260. skb_put(new_skb, len);
  261. skb_copy_from_linear_data_offset(skb, BGMAC_RX_FRAME_OFFSET,
  262. new_skb->data,
  263. len);
  264. new_skb->protocol =
  265. eth_type_trans(new_skb, bgmac->net_dev);
  266. netif_receive_skb(new_skb);
  267. handled++;
  268. } else {
  269. bgmac->net_dev->stats.rx_dropped++;
  270. bgmac_err(bgmac, "Allocation of skb for copying packet failed!\n");
  271. }
  272. /* Poison the old skb */
  273. rx->len = cpu_to_le16(0xdead);
  274. rx->flags = cpu_to_le16(0xbeef);
  275. }
  276. /* Make it back accessible to the hardware */
  277. dma_sync_single_for_device(dma_dev, slot->dma_addr,
  278. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  279. if (++ring->start >= BGMAC_RX_RING_SLOTS)
  280. ring->start = 0;
  281. if (handled >= weight) /* Should never be greater */
  282. break;
  283. }
  284. return handled;
  285. }
  286. /* Does ring support unaligned addressing? */
  287. static bool bgmac_dma_unaligned(struct bgmac *bgmac,
  288. struct bgmac_dma_ring *ring,
  289. enum bgmac_dma_ring_type ring_type)
  290. {
  291. switch (ring_type) {
  292. case BGMAC_DMA_RING_TX:
  293. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
  294. 0xff0);
  295. if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO))
  296. return true;
  297. break;
  298. case BGMAC_DMA_RING_RX:
  299. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
  300. 0xff0);
  301. if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO))
  302. return true;
  303. break;
  304. }
  305. return false;
  306. }
  307. static void bgmac_dma_ring_free(struct bgmac *bgmac,
  308. struct bgmac_dma_ring *ring)
  309. {
  310. struct device *dma_dev = bgmac->core->dma_dev;
  311. struct bgmac_slot_info *slot;
  312. int size;
  313. int i;
  314. for (i = 0; i < ring->num_slots; i++) {
  315. slot = &ring->slots[i];
  316. if (slot->skb) {
  317. if (slot->dma_addr)
  318. dma_unmap_single(dma_dev, slot->dma_addr,
  319. slot->skb->len, DMA_TO_DEVICE);
  320. dev_kfree_skb(slot->skb);
  321. }
  322. }
  323. if (ring->cpu_base) {
  324. /* Free ring of descriptors */
  325. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  326. dma_free_coherent(dma_dev, size, ring->cpu_base,
  327. ring->dma_base);
  328. }
  329. }
  330. static void bgmac_dma_free(struct bgmac *bgmac)
  331. {
  332. int i;
  333. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  334. bgmac_dma_ring_free(bgmac, &bgmac->tx_ring[i]);
  335. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  336. bgmac_dma_ring_free(bgmac, &bgmac->rx_ring[i]);
  337. }
  338. static int bgmac_dma_alloc(struct bgmac *bgmac)
  339. {
  340. struct device *dma_dev = bgmac->core->dma_dev;
  341. struct bgmac_dma_ring *ring;
  342. static const u16 ring_base[] = { BGMAC_DMA_BASE0, BGMAC_DMA_BASE1,
  343. BGMAC_DMA_BASE2, BGMAC_DMA_BASE3, };
  344. int size; /* ring size: different for Tx and Rx */
  345. int err;
  346. int i;
  347. BUILD_BUG_ON(BGMAC_MAX_TX_RINGS > ARRAY_SIZE(ring_base));
  348. BUILD_BUG_ON(BGMAC_MAX_RX_RINGS > ARRAY_SIZE(ring_base));
  349. if (!(bcma_aread32(bgmac->core, BCMA_IOST) & BCMA_IOST_DMA64)) {
  350. bgmac_err(bgmac, "Core does not report 64-bit DMA\n");
  351. return -ENOTSUPP;
  352. }
  353. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
  354. ring = &bgmac->tx_ring[i];
  355. ring->num_slots = BGMAC_TX_RING_SLOTS;
  356. ring->mmio_base = ring_base[i];
  357. if (bgmac_dma_unaligned(bgmac, ring, BGMAC_DMA_RING_TX))
  358. bgmac_warn(bgmac, "TX on ring 0x%X supports unaligned addressing but this feature is not implemented\n",
  359. ring->mmio_base);
  360. /* Alloc ring of descriptors */
  361. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  362. ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
  363. &ring->dma_base,
  364. GFP_KERNEL);
  365. if (!ring->cpu_base) {
  366. bgmac_err(bgmac, "Allocation of TX ring 0x%X failed\n",
  367. ring->mmio_base);
  368. goto err_dma_free;
  369. }
  370. if (ring->dma_base & 0xC0000000)
  371. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  372. /* No need to alloc TX slots yet */
  373. }
  374. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  375. ring = &bgmac->rx_ring[i];
  376. ring->num_slots = BGMAC_RX_RING_SLOTS;
  377. ring->mmio_base = ring_base[i];
  378. if (bgmac_dma_unaligned(bgmac, ring, BGMAC_DMA_RING_RX))
  379. bgmac_warn(bgmac, "RX on ring 0x%X supports unaligned addressing but this feature is not implemented\n",
  380. ring->mmio_base);
  381. /* Alloc ring of descriptors */
  382. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  383. ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
  384. &ring->dma_base,
  385. GFP_KERNEL);
  386. if (!ring->cpu_base) {
  387. bgmac_err(bgmac, "Allocation of RX ring 0x%X failed\n",
  388. ring->mmio_base);
  389. err = -ENOMEM;
  390. goto err_dma_free;
  391. }
  392. if (ring->dma_base & 0xC0000000)
  393. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  394. /* Alloc RX slots */
  395. for (i = 0; i < ring->num_slots; i++) {
  396. err = bgmac_dma_rx_skb_for_slot(bgmac, &ring->slots[i]);
  397. if (err) {
  398. bgmac_err(bgmac, "Can't allocate skb for slot in RX ring\n");
  399. goto err_dma_free;
  400. }
  401. }
  402. }
  403. return 0;
  404. err_dma_free:
  405. bgmac_dma_free(bgmac);
  406. return -ENOMEM;
  407. }
  408. static void bgmac_dma_init(struct bgmac *bgmac)
  409. {
  410. struct bgmac_dma_ring *ring;
  411. struct bgmac_dma_desc *dma_desc;
  412. u32 ctl0, ctl1;
  413. int i;
  414. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
  415. ring = &bgmac->tx_ring[i];
  416. /* We don't implement unaligned addressing, so enable first */
  417. bgmac_dma_tx_enable(bgmac, ring);
  418. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
  419. lower_32_bits(ring->dma_base));
  420. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGHI,
  421. upper_32_bits(ring->dma_base));
  422. ring->start = 0;
  423. ring->end = 0; /* Points the slot that should *not* be read */
  424. }
  425. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  426. ring = &bgmac->rx_ring[i];
  427. /* We don't implement unaligned addressing, so enable first */
  428. bgmac_dma_rx_enable(bgmac, ring);
  429. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
  430. lower_32_bits(ring->dma_base));
  431. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGHI,
  432. upper_32_bits(ring->dma_base));
  433. for (i = 0, dma_desc = ring->cpu_base; i < ring->num_slots;
  434. i++, dma_desc++) {
  435. ctl0 = ctl1 = 0;
  436. if (i == ring->num_slots - 1)
  437. ctl0 |= BGMAC_DESC_CTL0_EOT;
  438. ctl1 |= BGMAC_RX_BUF_SIZE & BGMAC_DESC_CTL1_LEN;
  439. /* Is there any BGMAC device that requires extension? */
  440. /* ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT) &
  441. * B43_DMA64_DCTL1_ADDREXT_MASK;
  442. */
  443. dma_desc->addr_low = cpu_to_le32(lower_32_bits(ring->slots[i].dma_addr));
  444. dma_desc->addr_high = cpu_to_le32(upper_32_bits(ring->slots[i].dma_addr));
  445. dma_desc->ctl0 = cpu_to_le32(ctl0);
  446. dma_desc->ctl1 = cpu_to_le32(ctl1);
  447. }
  448. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_INDEX,
  449. ring->num_slots * sizeof(struct bgmac_dma_desc));
  450. ring->start = 0;
  451. ring->end = 0;
  452. }
  453. }
  454. /**************************************************
  455. * PHY ops
  456. **************************************************/
  457. u16 bgmac_phy_read(struct bgmac *bgmac, u8 phyaddr, u8 reg)
  458. {
  459. struct bcma_device *core;
  460. u16 phy_access_addr;
  461. u16 phy_ctl_addr;
  462. u32 tmp;
  463. BUILD_BUG_ON(BGMAC_PA_DATA_MASK != BCMA_GMAC_CMN_PA_DATA_MASK);
  464. BUILD_BUG_ON(BGMAC_PA_ADDR_MASK != BCMA_GMAC_CMN_PA_ADDR_MASK);
  465. BUILD_BUG_ON(BGMAC_PA_ADDR_SHIFT != BCMA_GMAC_CMN_PA_ADDR_SHIFT);
  466. BUILD_BUG_ON(BGMAC_PA_REG_MASK != BCMA_GMAC_CMN_PA_REG_MASK);
  467. BUILD_BUG_ON(BGMAC_PA_REG_SHIFT != BCMA_GMAC_CMN_PA_REG_SHIFT);
  468. BUILD_BUG_ON(BGMAC_PA_WRITE != BCMA_GMAC_CMN_PA_WRITE);
  469. BUILD_BUG_ON(BGMAC_PA_START != BCMA_GMAC_CMN_PA_START);
  470. BUILD_BUG_ON(BGMAC_PC_EPA_MASK != BCMA_GMAC_CMN_PC_EPA_MASK);
  471. BUILD_BUG_ON(BGMAC_PC_MCT_MASK != BCMA_GMAC_CMN_PC_MCT_MASK);
  472. BUILD_BUG_ON(BGMAC_PC_MCT_SHIFT != BCMA_GMAC_CMN_PC_MCT_SHIFT);
  473. BUILD_BUG_ON(BGMAC_PC_MTE != BCMA_GMAC_CMN_PC_MTE);
  474. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT) {
  475. core = bgmac->core->bus->drv_gmac_cmn.core;
  476. phy_access_addr = BCMA_GMAC_CMN_PHY_ACCESS;
  477. phy_ctl_addr = BCMA_GMAC_CMN_PHY_CTL;
  478. } else {
  479. core = bgmac->core;
  480. phy_access_addr = BGMAC_PHY_ACCESS;
  481. phy_ctl_addr = BGMAC_PHY_CNTL;
  482. }
  483. tmp = bcma_read32(core, phy_ctl_addr);
  484. tmp &= ~BGMAC_PC_EPA_MASK;
  485. tmp |= phyaddr;
  486. bcma_write32(core, phy_ctl_addr, tmp);
  487. tmp = BGMAC_PA_START;
  488. tmp |= phyaddr << BGMAC_PA_ADDR_SHIFT;
  489. tmp |= reg << BGMAC_PA_REG_SHIFT;
  490. bcma_write32(core, phy_access_addr, tmp);
  491. if (!bgmac_wait_value(core, phy_access_addr, BGMAC_PA_START, 0, 1000)) {
  492. bgmac_err(bgmac, "Reading PHY %d register 0x%X failed\n",
  493. phyaddr, reg);
  494. return 0xffff;
  495. }
  496. return bcma_read32(core, phy_access_addr) & BGMAC_PA_DATA_MASK;
  497. }
  498. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphywr */
  499. void bgmac_phy_write(struct bgmac *bgmac, u8 phyaddr, u8 reg, u16 value)
  500. {
  501. struct bcma_device *core;
  502. u16 phy_access_addr;
  503. u16 phy_ctl_addr;
  504. u32 tmp;
  505. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT) {
  506. core = bgmac->core->bus->drv_gmac_cmn.core;
  507. phy_access_addr = BCMA_GMAC_CMN_PHY_ACCESS;
  508. phy_ctl_addr = BCMA_GMAC_CMN_PHY_CTL;
  509. } else {
  510. core = bgmac->core;
  511. phy_access_addr = BGMAC_PHY_ACCESS;
  512. phy_ctl_addr = BGMAC_PHY_CNTL;
  513. }
  514. tmp = bcma_read32(core, phy_ctl_addr);
  515. tmp &= ~BGMAC_PC_EPA_MASK;
  516. tmp |= phyaddr;
  517. bcma_write32(core, phy_ctl_addr, tmp);
  518. bgmac_write(bgmac, BGMAC_INT_STATUS, BGMAC_IS_MDIO);
  519. if (bgmac_read(bgmac, BGMAC_INT_STATUS) & BGMAC_IS_MDIO)
  520. bgmac_warn(bgmac, "Error setting MDIO int\n");
  521. tmp = BGMAC_PA_START;
  522. tmp |= BGMAC_PA_WRITE;
  523. tmp |= phyaddr << BGMAC_PA_ADDR_SHIFT;
  524. tmp |= reg << BGMAC_PA_REG_SHIFT;
  525. tmp |= value;
  526. bcma_write32(core, phy_access_addr, tmp);
  527. if (!bgmac_wait_value(core, phy_access_addr, BGMAC_PA_START, 0, 1000))
  528. bgmac_err(bgmac, "Writing to PHY %d register 0x%X failed\n",
  529. phyaddr, reg);
  530. }
  531. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyforce */
  532. static void bgmac_phy_force(struct bgmac *bgmac)
  533. {
  534. u16 ctl;
  535. u16 mask = ~(BGMAC_PHY_CTL_SPEED | BGMAC_PHY_CTL_SPEED_MSB |
  536. BGMAC_PHY_CTL_ANENAB | BGMAC_PHY_CTL_DUPLEX);
  537. if (bgmac->phyaddr == BGMAC_PHY_NOREGS)
  538. return;
  539. if (bgmac->autoneg)
  540. return;
  541. ctl = bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL);
  542. ctl &= mask;
  543. if (bgmac->full_duplex)
  544. ctl |= BGMAC_PHY_CTL_DUPLEX;
  545. if (bgmac->speed == BGMAC_SPEED_100)
  546. ctl |= BGMAC_PHY_CTL_SPEED_100;
  547. else if (bgmac->speed == BGMAC_SPEED_1000)
  548. ctl |= BGMAC_PHY_CTL_SPEED_1000;
  549. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL, ctl);
  550. }
  551. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyadvertise */
  552. static void bgmac_phy_advertise(struct bgmac *bgmac)
  553. {
  554. u16 adv;
  555. if (bgmac->phyaddr == BGMAC_PHY_NOREGS)
  556. return;
  557. if (!bgmac->autoneg)
  558. return;
  559. /* Adv selected 10/100 speeds */
  560. adv = bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV);
  561. adv &= ~(BGMAC_PHY_ADV_10HALF | BGMAC_PHY_ADV_10FULL |
  562. BGMAC_PHY_ADV_100HALF | BGMAC_PHY_ADV_100FULL);
  563. if (!bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_10)
  564. adv |= BGMAC_PHY_ADV_10HALF;
  565. if (!bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_100)
  566. adv |= BGMAC_PHY_ADV_100HALF;
  567. if (bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_10)
  568. adv |= BGMAC_PHY_ADV_10FULL;
  569. if (bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_100)
  570. adv |= BGMAC_PHY_ADV_100FULL;
  571. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV, adv);
  572. /* Adv selected 1000 speeds */
  573. adv = bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV2);
  574. adv &= ~(BGMAC_PHY_ADV2_1000HALF | BGMAC_PHY_ADV2_1000FULL);
  575. if (!bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_1000)
  576. adv |= BGMAC_PHY_ADV2_1000HALF;
  577. if (bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_1000)
  578. adv |= BGMAC_PHY_ADV2_1000FULL;
  579. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV2, adv);
  580. /* Restart */
  581. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL,
  582. bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL) |
  583. BGMAC_PHY_CTL_RESTART);
  584. }
  585. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyinit */
  586. static void bgmac_phy_init(struct bgmac *bgmac)
  587. {
  588. struct bcma_chipinfo *ci = &bgmac->core->bus->chipinfo;
  589. struct bcma_drv_cc *cc = &bgmac->core->bus->drv_cc;
  590. u8 i;
  591. if (ci->id == BCMA_CHIP_ID_BCM5356) {
  592. for (i = 0; i < 5; i++) {
  593. bgmac_phy_write(bgmac, i, 0x1f, 0x008b);
  594. bgmac_phy_write(bgmac, i, 0x15, 0x0100);
  595. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  596. bgmac_phy_write(bgmac, i, 0x12, 0x2aaa);
  597. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  598. }
  599. }
  600. if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg != 10) ||
  601. (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg != 10) ||
  602. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg != 9)) {
  603. bcma_chipco_chipctl_maskset(cc, 2, ~0xc0000000, 0);
  604. bcma_chipco_chipctl_maskset(cc, 4, ~0x80000000, 0);
  605. for (i = 0; i < 5; i++) {
  606. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  607. bgmac_phy_write(bgmac, i, 0x16, 0x5284);
  608. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  609. bgmac_phy_write(bgmac, i, 0x17, 0x0010);
  610. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  611. bgmac_phy_write(bgmac, i, 0x16, 0x5296);
  612. bgmac_phy_write(bgmac, i, 0x17, 0x1073);
  613. bgmac_phy_write(bgmac, i, 0x17, 0x9073);
  614. bgmac_phy_write(bgmac, i, 0x16, 0x52b6);
  615. bgmac_phy_write(bgmac, i, 0x17, 0x9273);
  616. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  617. }
  618. }
  619. }
  620. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyreset */
  621. static void bgmac_phy_reset(struct bgmac *bgmac)
  622. {
  623. if (bgmac->phyaddr == BGMAC_PHY_NOREGS)
  624. return;
  625. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL,
  626. BGMAC_PHY_CTL_RESET);
  627. udelay(100);
  628. if (bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL) &
  629. BGMAC_PHY_CTL_RESET)
  630. bgmac_err(bgmac, "PHY reset failed\n");
  631. bgmac_phy_init(bgmac);
  632. }
  633. /**************************************************
  634. * Chip ops
  635. **************************************************/
  636. /* TODO: can we just drop @force? Can we don't reset MAC at all if there is
  637. * nothing to change? Try if after stabilizng driver.
  638. */
  639. static void bgmac_cmdcfg_maskset(struct bgmac *bgmac, u32 mask, u32 set,
  640. bool force)
  641. {
  642. u32 cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
  643. u32 new_val = (cmdcfg & mask) | set;
  644. bgmac_set(bgmac, BGMAC_CMDCFG, BGMAC_CMDCFG_SR);
  645. udelay(2);
  646. if (new_val != cmdcfg || force)
  647. bgmac_write(bgmac, BGMAC_CMDCFG, new_val);
  648. bgmac_mask(bgmac, BGMAC_CMDCFG, ~BGMAC_CMDCFG_SR);
  649. udelay(2);
  650. }
  651. #if 0 /* We don't use that regs yet */
  652. static void bgmac_chip_stats_update(struct bgmac *bgmac)
  653. {
  654. int i;
  655. if (bgmac->core->id.id != BCMA_CORE_4706_MAC_GBIT) {
  656. for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
  657. bgmac->mib_tx_regs[i] =
  658. bgmac_read(bgmac,
  659. BGMAC_TX_GOOD_OCTETS + (i * 4));
  660. for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
  661. bgmac->mib_rx_regs[i] =
  662. bgmac_read(bgmac,
  663. BGMAC_RX_GOOD_OCTETS + (i * 4));
  664. }
  665. /* TODO: what else? how to handle BCM4706? Specs are needed */
  666. }
  667. #endif
  668. static void bgmac_clear_mib(struct bgmac *bgmac)
  669. {
  670. int i;
  671. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT)
  672. return;
  673. bgmac_set(bgmac, BGMAC_DEV_CTL, BGMAC_DC_MROR);
  674. for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
  675. bgmac_read(bgmac, BGMAC_TX_GOOD_OCTETS + (i * 4));
  676. for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
  677. bgmac_read(bgmac, BGMAC_RX_GOOD_OCTETS + (i * 4));
  678. }
  679. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_speed */
  680. static void bgmac_speed(struct bgmac *bgmac, int speed)
  681. {
  682. u32 mask = ~(BGMAC_CMDCFG_ES_MASK | BGMAC_CMDCFG_HD);
  683. u32 set = 0;
  684. if (speed & BGMAC_SPEED_10)
  685. set |= BGMAC_CMDCFG_ES_10;
  686. if (speed & BGMAC_SPEED_100)
  687. set |= BGMAC_CMDCFG_ES_100;
  688. if (speed & BGMAC_SPEED_1000)
  689. set |= BGMAC_CMDCFG_ES_1000;
  690. if (!bgmac->full_duplex)
  691. set |= BGMAC_CMDCFG_HD;
  692. bgmac_cmdcfg_maskset(bgmac, mask, set, true);
  693. }
  694. static void bgmac_miiconfig(struct bgmac *bgmac)
  695. {
  696. u8 imode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) & BGMAC_DS_MM_MASK) >>
  697. BGMAC_DS_MM_SHIFT;
  698. if (imode == 0 || imode == 1) {
  699. if (bgmac->autoneg)
  700. bgmac_speed(bgmac, BGMAC_SPEED_100);
  701. else
  702. bgmac_speed(bgmac, bgmac->speed);
  703. }
  704. }
  705. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipreset */
  706. static void bgmac_chip_reset(struct bgmac *bgmac)
  707. {
  708. struct bcma_device *core = bgmac->core;
  709. struct bcma_bus *bus = core->bus;
  710. struct bcma_chipinfo *ci = &bus->chipinfo;
  711. u32 flags = 0;
  712. u32 iost;
  713. int i;
  714. if (bcma_core_is_enabled(core)) {
  715. if (!bgmac->stats_grabbed) {
  716. /* bgmac_chip_stats_update(bgmac); */
  717. bgmac->stats_grabbed = true;
  718. }
  719. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  720. bgmac_dma_tx_reset(bgmac, &bgmac->tx_ring[i]);
  721. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
  722. udelay(1);
  723. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  724. bgmac_dma_rx_reset(bgmac, &bgmac->rx_ring[i]);
  725. /* TODO: Clear software multicast filter list */
  726. }
  727. iost = bcma_aread32(core, BCMA_IOST);
  728. if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == 10) ||
  729. (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg == 10) ||
  730. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg == 9))
  731. iost &= ~BGMAC_BCMA_IOST_ATTACHED;
  732. if (iost & BGMAC_BCMA_IOST_ATTACHED) {
  733. flags = BGMAC_BCMA_IOCTL_SW_CLKEN;
  734. if (!bgmac->has_robosw)
  735. flags |= BGMAC_BCMA_IOCTL_SW_RESET;
  736. }
  737. bcma_core_enable(core, flags);
  738. if (core->id.rev > 2) {
  739. bgmac_set(bgmac, BCMA_CLKCTLST, 1 << 8);
  740. bgmac_wait_value(bgmac->core, BCMA_CLKCTLST, 1 << 24, 1 << 24,
  741. 1000);
  742. }
  743. if (ci->id == BCMA_CHIP_ID_BCM5357 || ci->id == BCMA_CHIP_ID_BCM4749 ||
  744. ci->id == BCMA_CHIP_ID_BCM53572) {
  745. struct bcma_drv_cc *cc = &bgmac->core->bus->drv_cc;
  746. u8 et_swtype = 0;
  747. u8 sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHY |
  748. BGMAC_CHIPCTL_1_IF_TYPE_RMII;
  749. char buf[2];
  750. if (nvram_getenv("et_swtype", buf, 1) > 0) {
  751. if (kstrtou8(buf, 0, &et_swtype))
  752. bgmac_err(bgmac, "Failed to parse et_swtype (%s)\n",
  753. buf);
  754. et_swtype &= 0x0f;
  755. et_swtype <<= 4;
  756. sw_type = et_swtype;
  757. } else if (ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == 9) {
  758. sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHYRMII;
  759. } else if ((ci->id != BCMA_CHIP_ID_BCM53572 && ci->pkg == 10) ||
  760. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg == 9)) {
  761. sw_type = BGMAC_CHIPCTL_1_IF_TYPE_RGMII |
  762. BGMAC_CHIPCTL_1_SW_TYPE_RGMII;
  763. }
  764. bcma_chipco_chipctl_maskset(cc, 1,
  765. ~(BGMAC_CHIPCTL_1_IF_TYPE_MASK |
  766. BGMAC_CHIPCTL_1_SW_TYPE_MASK),
  767. sw_type);
  768. }
  769. if (iost & BGMAC_BCMA_IOST_ATTACHED && !bgmac->has_robosw)
  770. bcma_awrite32(core, BCMA_IOCTL,
  771. bcma_aread32(core, BCMA_IOCTL) &
  772. ~BGMAC_BCMA_IOCTL_SW_RESET);
  773. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_reset
  774. * Specs don't say about using BGMAC_CMDCFG_SR, but in this routine
  775. * BGMAC_CMDCFG is read _after_ putting chip in a reset. So it has to
  776. * be keps until taking MAC out of the reset.
  777. */
  778. bgmac_cmdcfg_maskset(bgmac,
  779. ~(BGMAC_CMDCFG_TE |
  780. BGMAC_CMDCFG_RE |
  781. BGMAC_CMDCFG_RPI |
  782. BGMAC_CMDCFG_TAI |
  783. BGMAC_CMDCFG_HD |
  784. BGMAC_CMDCFG_ML |
  785. BGMAC_CMDCFG_CFE |
  786. BGMAC_CMDCFG_RL |
  787. BGMAC_CMDCFG_RED |
  788. BGMAC_CMDCFG_PE |
  789. BGMAC_CMDCFG_TPI |
  790. BGMAC_CMDCFG_PAD_EN |
  791. BGMAC_CMDCFG_PF),
  792. BGMAC_CMDCFG_PROM |
  793. BGMAC_CMDCFG_NLC |
  794. BGMAC_CMDCFG_CFE |
  795. BGMAC_CMDCFG_SR,
  796. false);
  797. bgmac_clear_mib(bgmac);
  798. if (core->id.id == BCMA_CORE_4706_MAC_GBIT)
  799. bcma_maskset32(bgmac->cmn, BCMA_GMAC_CMN_PHY_CTL, ~0,
  800. BCMA_GMAC_CMN_PC_MTE);
  801. else
  802. bgmac_set(bgmac, BGMAC_PHY_CNTL, BGMAC_PC_MTE);
  803. bgmac_miiconfig(bgmac);
  804. bgmac_phy_init(bgmac);
  805. bgmac->int_status = 0;
  806. }
  807. static void bgmac_chip_intrs_on(struct bgmac *bgmac)
  808. {
  809. bgmac_write(bgmac, BGMAC_INT_MASK, bgmac->int_mask);
  810. }
  811. static void bgmac_chip_intrs_off(struct bgmac *bgmac)
  812. {
  813. bgmac_write(bgmac, BGMAC_INT_MASK, 0);
  814. }
  815. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_enable */
  816. static void bgmac_enable(struct bgmac *bgmac)
  817. {
  818. struct bcma_chipinfo *ci = &bgmac->core->bus->chipinfo;
  819. u32 cmdcfg;
  820. u32 mode;
  821. u32 rxq_ctl;
  822. u32 fl_ctl;
  823. u16 bp_clk;
  824. u8 mdp;
  825. cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
  826. bgmac_cmdcfg_maskset(bgmac, ~(BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE),
  827. BGMAC_CMDCFG_SR, true);
  828. udelay(2);
  829. cmdcfg |= BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE;
  830. bgmac_write(bgmac, BGMAC_CMDCFG, cmdcfg);
  831. mode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) & BGMAC_DS_MM_MASK) >>
  832. BGMAC_DS_MM_SHIFT;
  833. if (ci->id != BCMA_CHIP_ID_BCM47162 || mode != 0)
  834. bgmac_set(bgmac, BCMA_CLKCTLST, BCMA_CLKCTLST_FORCEHT);
  835. if (ci->id == BCMA_CHIP_ID_BCM47162 && mode == 2)
  836. bcma_chipco_chipctl_maskset(&bgmac->core->bus->drv_cc, 1, ~0,
  837. BGMAC_CHIPCTL_1_RXC_DLL_BYPASS);
  838. switch (ci->id) {
  839. case BCMA_CHIP_ID_BCM5357:
  840. case BCMA_CHIP_ID_BCM4749:
  841. case BCMA_CHIP_ID_BCM53572:
  842. case BCMA_CHIP_ID_BCM4716:
  843. case BCMA_CHIP_ID_BCM47162:
  844. fl_ctl = 0x03cb04cb;
  845. if (ci->id == BCMA_CHIP_ID_BCM5357 ||
  846. ci->id == BCMA_CHIP_ID_BCM4749 ||
  847. ci->id == BCMA_CHIP_ID_BCM53572)
  848. fl_ctl = 0x2300e1;
  849. bgmac_write(bgmac, BGMAC_FLOW_CTL_THRESH, fl_ctl);
  850. bgmac_write(bgmac, BGMAC_PAUSE_CTL, 0x27fff);
  851. break;
  852. }
  853. rxq_ctl = bgmac_read(bgmac, BGMAC_RXQ_CTL);
  854. rxq_ctl &= ~BGMAC_RXQ_CTL_MDP_MASK;
  855. bp_clk = bcma_pmu_get_bus_clock(&bgmac->core->bus->drv_cc) / 1000000;
  856. mdp = (bp_clk * 128 / 1000) - 3;
  857. rxq_ctl |= (mdp << BGMAC_RXQ_CTL_MDP_SHIFT);
  858. bgmac_write(bgmac, BGMAC_RXQ_CTL, rxq_ctl);
  859. }
  860. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipinit */
  861. static void bgmac_chip_init(struct bgmac *bgmac, bool full_init)
  862. {
  863. struct bgmac_dma_ring *ring;
  864. u8 *mac = bgmac->net_dev->dev_addr;
  865. u32 tmp;
  866. int i;
  867. /* 1 interrupt per received frame */
  868. bgmac_write(bgmac, BGMAC_INT_RECV_LAZY, 1 << BGMAC_IRL_FC_SHIFT);
  869. /* Enable 802.3x tx flow control (honor received PAUSE frames) */
  870. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_RPI, 0, true);
  871. if (bgmac->net_dev->flags & IFF_PROMISC)
  872. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_PROM, false);
  873. else
  874. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_PROM, 0, false);
  875. /* Set MAC addr */
  876. tmp = (mac[0] << 24) | (mac[1] << 16) | (mac[2] << 8) | mac[3];
  877. bgmac_write(bgmac, BGMAC_MACADDR_HIGH, tmp);
  878. tmp = (mac[4] << 8) | mac[5];
  879. bgmac_write(bgmac, BGMAC_MACADDR_LOW, tmp);
  880. if (bgmac->loopback)
  881. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, true);
  882. else
  883. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_ML, 0, true);
  884. bgmac_write(bgmac, BGMAC_RXMAX_LENGTH, 32 + ETHER_MAX_LEN);
  885. if (!bgmac->autoneg) {
  886. bgmac_speed(bgmac, bgmac->speed);
  887. bgmac_phy_force(bgmac);
  888. } else if (bgmac->speed) { /* if there is anything to adv */
  889. bgmac_phy_advertise(bgmac);
  890. }
  891. if (full_init) {
  892. bgmac_dma_init(bgmac);
  893. if (1) /* FIXME: is there any case we don't want IRQs? */
  894. bgmac_chip_intrs_on(bgmac);
  895. } else {
  896. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  897. ring = &bgmac->rx_ring[i];
  898. bgmac_dma_rx_enable(bgmac, ring);
  899. }
  900. }
  901. bgmac_enable(bgmac);
  902. }
  903. static irqreturn_t bgmac_interrupt(int irq, void *dev_id)
  904. {
  905. struct bgmac *bgmac = netdev_priv(dev_id);
  906. u32 int_status = bgmac_read(bgmac, BGMAC_INT_STATUS);
  907. int_status &= bgmac->int_mask;
  908. if (!int_status)
  909. return IRQ_NONE;
  910. /* Ack */
  911. bgmac_write(bgmac, BGMAC_INT_STATUS, int_status);
  912. /* Disable new interrupts until handling existing ones */
  913. bgmac_chip_intrs_off(bgmac);
  914. bgmac->int_status = int_status;
  915. napi_schedule(&bgmac->napi);
  916. return IRQ_HANDLED;
  917. }
  918. static int bgmac_poll(struct napi_struct *napi, int weight)
  919. {
  920. struct bgmac *bgmac = container_of(napi, struct bgmac, napi);
  921. struct bgmac_dma_ring *ring;
  922. int handled = 0;
  923. if (bgmac->int_status & BGMAC_IS_TX0) {
  924. ring = &bgmac->tx_ring[0];
  925. bgmac_dma_tx_free(bgmac, ring);
  926. bgmac->int_status &= ~BGMAC_IS_TX0;
  927. }
  928. if (bgmac->int_status & BGMAC_IS_RX) {
  929. ring = &bgmac->rx_ring[0];
  930. handled += bgmac_dma_rx_read(bgmac, ring, weight);
  931. bgmac->int_status &= ~BGMAC_IS_RX;
  932. }
  933. if (bgmac->int_status) {
  934. bgmac_err(bgmac, "Unknown IRQs: 0x%08X\n", bgmac->int_status);
  935. bgmac->int_status = 0;
  936. }
  937. if (handled < weight)
  938. napi_complete(napi);
  939. bgmac_chip_intrs_on(bgmac);
  940. return handled;
  941. }
  942. /**************************************************
  943. * net_device_ops
  944. **************************************************/
  945. static int bgmac_open(struct net_device *net_dev)
  946. {
  947. struct bgmac *bgmac = netdev_priv(net_dev);
  948. int err = 0;
  949. bgmac_chip_reset(bgmac);
  950. /* Specs say about reclaiming rings here, but we do that in DMA init */
  951. bgmac_chip_init(bgmac, true);
  952. err = request_irq(bgmac->core->irq, bgmac_interrupt, IRQF_SHARED,
  953. KBUILD_MODNAME, net_dev);
  954. if (err < 0) {
  955. bgmac_err(bgmac, "IRQ request error: %d!\n", err);
  956. goto err_out;
  957. }
  958. napi_enable(&bgmac->napi);
  959. netif_carrier_on(net_dev);
  960. err_out:
  961. return err;
  962. }
  963. static int bgmac_stop(struct net_device *net_dev)
  964. {
  965. struct bgmac *bgmac = netdev_priv(net_dev);
  966. netif_carrier_off(net_dev);
  967. napi_disable(&bgmac->napi);
  968. bgmac_chip_intrs_off(bgmac);
  969. free_irq(bgmac->core->irq, net_dev);
  970. bgmac_chip_reset(bgmac);
  971. return 0;
  972. }
  973. static netdev_tx_t bgmac_start_xmit(struct sk_buff *skb,
  974. struct net_device *net_dev)
  975. {
  976. struct bgmac *bgmac = netdev_priv(net_dev);
  977. struct bgmac_dma_ring *ring;
  978. /* No QOS support yet */
  979. ring = &bgmac->tx_ring[0];
  980. return bgmac_dma_tx_add(bgmac, ring, skb);
  981. }
  982. static int bgmac_ioctl(struct net_device *net_dev, struct ifreq *ifr, int cmd)
  983. {
  984. struct bgmac *bgmac = netdev_priv(net_dev);
  985. struct mii_ioctl_data *data = if_mii(ifr);
  986. switch (cmd) {
  987. case SIOCGMIIPHY:
  988. data->phy_id = bgmac->phyaddr;
  989. /* fallthru */
  990. case SIOCGMIIREG:
  991. if (!netif_running(net_dev))
  992. return -EAGAIN;
  993. data->val_out = bgmac_phy_read(bgmac, data->phy_id,
  994. data->reg_num & 0x1f);
  995. return 0;
  996. case SIOCSMIIREG:
  997. if (!netif_running(net_dev))
  998. return -EAGAIN;
  999. bgmac_phy_write(bgmac, data->phy_id, data->reg_num & 0x1f,
  1000. data->val_in);
  1001. return 0;
  1002. default:
  1003. return -EOPNOTSUPP;
  1004. }
  1005. }
  1006. static const struct net_device_ops bgmac_netdev_ops = {
  1007. .ndo_open = bgmac_open,
  1008. .ndo_stop = bgmac_stop,
  1009. .ndo_start_xmit = bgmac_start_xmit,
  1010. .ndo_set_mac_address = eth_mac_addr, /* generic, sets dev_addr */
  1011. .ndo_do_ioctl = bgmac_ioctl,
  1012. };
  1013. /**************************************************
  1014. * ethtool_ops
  1015. **************************************************/
  1016. static int bgmac_get_settings(struct net_device *net_dev,
  1017. struct ethtool_cmd *cmd)
  1018. {
  1019. struct bgmac *bgmac = netdev_priv(net_dev);
  1020. cmd->supported = SUPPORTED_10baseT_Half |
  1021. SUPPORTED_10baseT_Full |
  1022. SUPPORTED_100baseT_Half |
  1023. SUPPORTED_100baseT_Full |
  1024. SUPPORTED_1000baseT_Half |
  1025. SUPPORTED_1000baseT_Full |
  1026. SUPPORTED_Autoneg;
  1027. if (bgmac->autoneg) {
  1028. WARN_ON(cmd->advertising);
  1029. if (bgmac->full_duplex) {
  1030. if (bgmac->speed & BGMAC_SPEED_10)
  1031. cmd->advertising |= ADVERTISED_10baseT_Full;
  1032. if (bgmac->speed & BGMAC_SPEED_100)
  1033. cmd->advertising |= ADVERTISED_100baseT_Full;
  1034. if (bgmac->speed & BGMAC_SPEED_1000)
  1035. cmd->advertising |= ADVERTISED_1000baseT_Full;
  1036. } else {
  1037. if (bgmac->speed & BGMAC_SPEED_10)
  1038. cmd->advertising |= ADVERTISED_10baseT_Half;
  1039. if (bgmac->speed & BGMAC_SPEED_100)
  1040. cmd->advertising |= ADVERTISED_100baseT_Half;
  1041. if (bgmac->speed & BGMAC_SPEED_1000)
  1042. cmd->advertising |= ADVERTISED_1000baseT_Half;
  1043. }
  1044. } else {
  1045. switch (bgmac->speed) {
  1046. case BGMAC_SPEED_10:
  1047. ethtool_cmd_speed_set(cmd, SPEED_10);
  1048. break;
  1049. case BGMAC_SPEED_100:
  1050. ethtool_cmd_speed_set(cmd, SPEED_100);
  1051. break;
  1052. case BGMAC_SPEED_1000:
  1053. ethtool_cmd_speed_set(cmd, SPEED_1000);
  1054. break;
  1055. }
  1056. }
  1057. cmd->duplex = bgmac->full_duplex ? DUPLEX_FULL : DUPLEX_HALF;
  1058. cmd->autoneg = bgmac->autoneg;
  1059. return 0;
  1060. }
  1061. #if 0
  1062. static int bgmac_set_settings(struct net_device *net_dev,
  1063. struct ethtool_cmd *cmd)
  1064. {
  1065. struct bgmac *bgmac = netdev_priv(net_dev);
  1066. return -1;
  1067. }
  1068. #endif
  1069. static void bgmac_get_drvinfo(struct net_device *net_dev,
  1070. struct ethtool_drvinfo *info)
  1071. {
  1072. strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
  1073. strlcpy(info->bus_info, "BCMA", sizeof(info->bus_info));
  1074. }
  1075. static const struct ethtool_ops bgmac_ethtool_ops = {
  1076. .get_settings = bgmac_get_settings,
  1077. .get_drvinfo = bgmac_get_drvinfo,
  1078. };
  1079. /**************************************************
  1080. * BCMA bus ops
  1081. **************************************************/
  1082. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipattach */
  1083. static int bgmac_probe(struct bcma_device *core)
  1084. {
  1085. struct net_device *net_dev;
  1086. struct bgmac *bgmac;
  1087. struct ssb_sprom *sprom = &core->bus->sprom;
  1088. u8 *mac = core->core_unit ? sprom->et1mac : sprom->et0mac;
  1089. int err;
  1090. /* We don't support 2nd, 3rd, ... units, SPROM has to be adjusted */
  1091. if (core->core_unit > 1) {
  1092. pr_err("Unsupported core_unit %d\n", core->core_unit);
  1093. return -ENOTSUPP;
  1094. }
  1095. /* Allocation and references */
  1096. net_dev = alloc_etherdev(sizeof(*bgmac));
  1097. if (!net_dev)
  1098. return -ENOMEM;
  1099. net_dev->netdev_ops = &bgmac_netdev_ops;
  1100. net_dev->irq = core->irq;
  1101. SET_ETHTOOL_OPS(net_dev, &bgmac_ethtool_ops);
  1102. bgmac = netdev_priv(net_dev);
  1103. bgmac->net_dev = net_dev;
  1104. bgmac->core = core;
  1105. bcma_set_drvdata(core, bgmac);
  1106. /* Defaults */
  1107. bgmac->autoneg = true;
  1108. bgmac->full_duplex = true;
  1109. bgmac->speed = BGMAC_SPEED_10 | BGMAC_SPEED_100 | BGMAC_SPEED_1000;
  1110. memcpy(bgmac->net_dev->dev_addr, mac, ETH_ALEN);
  1111. /* On BCM4706 we need common core to access PHY */
  1112. if (core->id.id == BCMA_CORE_4706_MAC_GBIT &&
  1113. !core->bus->drv_gmac_cmn.core) {
  1114. bgmac_err(bgmac, "GMAC CMN core not found (required for BCM4706)\n");
  1115. err = -ENODEV;
  1116. goto err_netdev_free;
  1117. }
  1118. bgmac->cmn = core->bus->drv_gmac_cmn.core;
  1119. bgmac->phyaddr = core->core_unit ? sprom->et1phyaddr :
  1120. sprom->et0phyaddr;
  1121. bgmac->phyaddr &= BGMAC_PHY_MASK;
  1122. if (bgmac->phyaddr == BGMAC_PHY_MASK) {
  1123. bgmac_err(bgmac, "No PHY found\n");
  1124. err = -ENODEV;
  1125. goto err_netdev_free;
  1126. }
  1127. bgmac_info(bgmac, "Found PHY addr: %d%s\n", bgmac->phyaddr,
  1128. bgmac->phyaddr == BGMAC_PHY_NOREGS ? " (NOREGS)" : "");
  1129. if (core->bus->hosttype == BCMA_HOSTTYPE_PCI) {
  1130. bgmac_err(bgmac, "PCI setup not implemented\n");
  1131. err = -ENOTSUPP;
  1132. goto err_netdev_free;
  1133. }
  1134. bgmac_chip_reset(bgmac);
  1135. err = bgmac_dma_alloc(bgmac);
  1136. if (err) {
  1137. bgmac_err(bgmac, "Unable to alloc memory for DMA\n");
  1138. goto err_netdev_free;
  1139. }
  1140. bgmac->int_mask = BGMAC_IS_ERRMASK | BGMAC_IS_RX | BGMAC_IS_TX_MASK;
  1141. if (nvram_getenv("et0_no_txint", NULL, 0) == 0)
  1142. bgmac->int_mask &= ~BGMAC_IS_TX_MASK;
  1143. /* TODO: reset the external phy. Specs are needed */
  1144. bgmac_phy_reset(bgmac);
  1145. bgmac->has_robosw = !!(core->bus->sprom.boardflags_lo &
  1146. BGMAC_BFL_ENETROBO);
  1147. if (bgmac->has_robosw)
  1148. bgmac_warn(bgmac, "Support for Roboswitch not implemented\n");
  1149. if (core->bus->sprom.boardflags_lo & BGMAC_BFL_ENETADM)
  1150. bgmac_warn(bgmac, "Support for ADMtek ethernet switch not implemented\n");
  1151. err = register_netdev(bgmac->net_dev);
  1152. if (err) {
  1153. bgmac_err(bgmac, "Cannot register net device\n");
  1154. err = -ENOTSUPP;
  1155. goto err_dma_free;
  1156. }
  1157. netif_carrier_off(net_dev);
  1158. netif_napi_add(net_dev, &bgmac->napi, bgmac_poll, BGMAC_WEIGHT);
  1159. return 0;
  1160. err_dma_free:
  1161. bgmac_dma_free(bgmac);
  1162. err_netdev_free:
  1163. bcma_set_drvdata(core, NULL);
  1164. free_netdev(net_dev);
  1165. return err;
  1166. }
  1167. static void bgmac_remove(struct bcma_device *core)
  1168. {
  1169. struct bgmac *bgmac = bcma_get_drvdata(core);
  1170. netif_napi_del(&bgmac->napi);
  1171. unregister_netdev(bgmac->net_dev);
  1172. bgmac_dma_free(bgmac);
  1173. bcma_set_drvdata(core, NULL);
  1174. free_netdev(bgmac->net_dev);
  1175. }
  1176. static struct bcma_driver bgmac_bcma_driver = {
  1177. .name = KBUILD_MODNAME,
  1178. .id_table = bgmac_bcma_tbl,
  1179. .probe = bgmac_probe,
  1180. .remove = bgmac_remove,
  1181. };
  1182. static int __init bgmac_init(void)
  1183. {
  1184. int err;
  1185. err = bcma_driver_register(&bgmac_bcma_driver);
  1186. if (err)
  1187. return err;
  1188. pr_info("Broadcom 47xx GBit MAC driver loaded\n");
  1189. return 0;
  1190. }
  1191. static void __exit bgmac_exit(void)
  1192. {
  1193. bcma_driver_unregister(&bgmac_bcma_driver);
  1194. }
  1195. module_init(bgmac_init)
  1196. module_exit(bgmac_exit)
  1197. MODULE_AUTHOR("Rafał Miłecki");
  1198. MODULE_LICENSE("GPL");