smsc95xx.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2007-2008 SMSC
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. *
  19. *****************************************************************************/
  20. #include <linux/module.h>
  21. #include <linux/kmod.h>
  22. #include <linux/init.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/ethtool.h>
  26. #include <linux/mii.h>
  27. #include <linux/usb.h>
  28. #include <linux/crc32.h>
  29. #include <linux/usb/usbnet.h>
  30. #include <linux/slab.h>
  31. #include "smsc95xx.h"
  32. #define SMSC_CHIPNAME "smsc95xx"
  33. #define SMSC_DRIVER_VERSION "1.0.4"
  34. #define HS_USB_PKT_SIZE (512)
  35. #define FS_USB_PKT_SIZE (64)
  36. #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE)
  37. #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE)
  38. #define DEFAULT_BULK_IN_DELAY (0x00002000)
  39. #define MAX_SINGLE_PACKET_SIZE (2048)
  40. #define LAN95XX_EEPROM_MAGIC (0x9500)
  41. #define EEPROM_MAC_OFFSET (0x01)
  42. #define DEFAULT_TX_CSUM_ENABLE (true)
  43. #define DEFAULT_RX_CSUM_ENABLE (true)
  44. #define SMSC95XX_INTERNAL_PHY_ID (1)
  45. #define SMSC95XX_TX_OVERHEAD (8)
  46. #define SMSC95XX_TX_OVERHEAD_CSUM (12)
  47. #define check_warn(ret, fmt, args...) \
  48. ({ if (ret < 0) netdev_warn(dev->net, fmt, ##args); })
  49. #define check_warn_return(ret, fmt, args...) \
  50. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); return ret; } })
  51. #define check_warn_goto_done(ret, fmt, args...) \
  52. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); goto done; } })
  53. struct smsc95xx_priv {
  54. u32 mac_cr;
  55. u32 hash_hi;
  56. u32 hash_lo;
  57. spinlock_t mac_cr_lock;
  58. };
  59. struct usb_context {
  60. struct usb_ctrlrequest req;
  61. struct usbnet *dev;
  62. };
  63. static bool turbo_mode = true;
  64. module_param(turbo_mode, bool, 0644);
  65. MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");
  66. static int __must_check smsc95xx_read_reg(struct usbnet *dev, u32 index,
  67. u32 *data)
  68. {
  69. u32 *buf = kmalloc(4, GFP_KERNEL);
  70. int ret;
  71. BUG_ON(!dev);
  72. if (!buf)
  73. return -ENOMEM;
  74. ret = usb_control_msg(dev->udev, usb_rcvctrlpipe(dev->udev, 0),
  75. USB_VENDOR_REQUEST_READ_REGISTER,
  76. USB_DIR_IN | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  77. 00, index, buf, 4, USB_CTRL_GET_TIMEOUT);
  78. if (unlikely(ret < 0))
  79. netdev_warn(dev->net, "Failed to read register index 0x%08x\n", index);
  80. le32_to_cpus(buf);
  81. *data = *buf;
  82. kfree(buf);
  83. return ret;
  84. }
  85. static int __must_check smsc95xx_write_reg(struct usbnet *dev, u32 index,
  86. u32 data)
  87. {
  88. u32 *buf = kmalloc(4, GFP_KERNEL);
  89. int ret;
  90. BUG_ON(!dev);
  91. if (!buf)
  92. return -ENOMEM;
  93. *buf = data;
  94. cpu_to_le32s(buf);
  95. ret = usb_control_msg(dev->udev, usb_sndctrlpipe(dev->udev, 0),
  96. USB_VENDOR_REQUEST_WRITE_REGISTER,
  97. USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  98. 00, index, buf, 4, USB_CTRL_SET_TIMEOUT);
  99. if (unlikely(ret < 0))
  100. netdev_warn(dev->net, "Failed to write register index 0x%08x\n", index);
  101. kfree(buf);
  102. return ret;
  103. }
  104. /* Loop until the read is completed with timeout
  105. * called with phy_mutex held */
  106. static int __must_check smsc95xx_phy_wait_not_busy(struct usbnet *dev)
  107. {
  108. unsigned long start_time = jiffies;
  109. u32 val;
  110. int ret;
  111. do {
  112. ret = smsc95xx_read_reg(dev, MII_ADDR, &val);
  113. check_warn_return(ret, "Error reading MII_ACCESS");
  114. if (!(val & MII_BUSY_))
  115. return 0;
  116. } while (!time_after(jiffies, start_time + HZ));
  117. return -EIO;
  118. }
  119. static int smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
  120. {
  121. struct usbnet *dev = netdev_priv(netdev);
  122. u32 val, addr;
  123. int ret;
  124. mutex_lock(&dev->phy_mutex);
  125. /* confirm MII not busy */
  126. ret = smsc95xx_phy_wait_not_busy(dev);
  127. check_warn_goto_done(ret, "MII is busy in smsc95xx_mdio_read");
  128. /* set the address, index & direction (read from PHY) */
  129. phy_id &= dev->mii.phy_id_mask;
  130. idx &= dev->mii.reg_num_mask;
  131. addr = (phy_id << 11) | (idx << 6) | MII_READ_;
  132. ret = smsc95xx_write_reg(dev, MII_ADDR, addr);
  133. check_warn_goto_done(ret, "Error writing MII_ADDR");
  134. ret = smsc95xx_phy_wait_not_busy(dev);
  135. check_warn_goto_done(ret, "Timed out reading MII reg %02X", idx);
  136. ret = smsc95xx_read_reg(dev, MII_DATA, &val);
  137. check_warn_goto_done(ret, "Error reading MII_DATA");
  138. ret = (u16)(val & 0xFFFF);
  139. done:
  140. mutex_unlock(&dev->phy_mutex);
  141. return ret;
  142. }
  143. static void smsc95xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
  144. int regval)
  145. {
  146. struct usbnet *dev = netdev_priv(netdev);
  147. u32 val, addr;
  148. int ret;
  149. mutex_lock(&dev->phy_mutex);
  150. /* confirm MII not busy */
  151. ret = smsc95xx_phy_wait_not_busy(dev);
  152. check_warn_goto_done(ret, "MII is busy in smsc95xx_mdio_write");
  153. val = regval;
  154. ret = smsc95xx_write_reg(dev, MII_DATA, val);
  155. check_warn_goto_done(ret, "Error writing MII_DATA");
  156. /* set the address, index & direction (write to PHY) */
  157. phy_id &= dev->mii.phy_id_mask;
  158. idx &= dev->mii.reg_num_mask;
  159. addr = (phy_id << 11) | (idx << 6) | MII_WRITE_;
  160. ret = smsc95xx_write_reg(dev, MII_ADDR, addr);
  161. check_warn_goto_done(ret, "Error writing MII_ADDR");
  162. ret = smsc95xx_phy_wait_not_busy(dev);
  163. check_warn_goto_done(ret, "Timed out writing MII reg %02X", idx);
  164. done:
  165. mutex_unlock(&dev->phy_mutex);
  166. }
  167. static int __must_check smsc95xx_wait_eeprom(struct usbnet *dev)
  168. {
  169. unsigned long start_time = jiffies;
  170. u32 val;
  171. int ret;
  172. do {
  173. ret = smsc95xx_read_reg(dev, E2P_CMD, &val);
  174. check_warn_return(ret, "Error reading E2P_CMD");
  175. if (!(val & E2P_CMD_BUSY_) || (val & E2P_CMD_TIMEOUT_))
  176. break;
  177. udelay(40);
  178. } while (!time_after(jiffies, start_time + HZ));
  179. if (val & (E2P_CMD_TIMEOUT_ | E2P_CMD_BUSY_)) {
  180. netdev_warn(dev->net, "EEPROM read operation timeout\n");
  181. return -EIO;
  182. }
  183. return 0;
  184. }
  185. static int __must_check smsc95xx_eeprom_confirm_not_busy(struct usbnet *dev)
  186. {
  187. unsigned long start_time = jiffies;
  188. u32 val;
  189. int ret;
  190. do {
  191. ret = smsc95xx_read_reg(dev, E2P_CMD, &val);
  192. check_warn_return(ret, "Error reading E2P_CMD");
  193. if (!(val & E2P_CMD_BUSY_))
  194. return 0;
  195. udelay(40);
  196. } while (!time_after(jiffies, start_time + HZ));
  197. netdev_warn(dev->net, "EEPROM is busy\n");
  198. return -EIO;
  199. }
  200. static int smsc95xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
  201. u8 *data)
  202. {
  203. u32 val;
  204. int i, ret;
  205. BUG_ON(!dev);
  206. BUG_ON(!data);
  207. ret = smsc95xx_eeprom_confirm_not_busy(dev);
  208. if (ret)
  209. return ret;
  210. for (i = 0; i < length; i++) {
  211. val = E2P_CMD_BUSY_ | E2P_CMD_READ_ | (offset & E2P_CMD_ADDR_);
  212. ret = smsc95xx_write_reg(dev, E2P_CMD, val);
  213. check_warn_return(ret, "Error writing E2P_CMD");
  214. ret = smsc95xx_wait_eeprom(dev);
  215. if (ret < 0)
  216. return ret;
  217. ret = smsc95xx_read_reg(dev, E2P_DATA, &val);
  218. check_warn_return(ret, "Error reading E2P_DATA");
  219. data[i] = val & 0xFF;
  220. offset++;
  221. }
  222. return 0;
  223. }
  224. static int smsc95xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
  225. u8 *data)
  226. {
  227. u32 val;
  228. int i, ret;
  229. BUG_ON(!dev);
  230. BUG_ON(!data);
  231. ret = smsc95xx_eeprom_confirm_not_busy(dev);
  232. if (ret)
  233. return ret;
  234. /* Issue write/erase enable command */
  235. val = E2P_CMD_BUSY_ | E2P_CMD_EWEN_;
  236. ret = smsc95xx_write_reg(dev, E2P_CMD, val);
  237. check_warn_return(ret, "Error writing E2P_DATA");
  238. ret = smsc95xx_wait_eeprom(dev);
  239. if (ret < 0)
  240. return ret;
  241. for (i = 0; i < length; i++) {
  242. /* Fill data register */
  243. val = data[i];
  244. ret = smsc95xx_write_reg(dev, E2P_DATA, val);
  245. check_warn_return(ret, "Error writing E2P_DATA");
  246. /* Send "write" command */
  247. val = E2P_CMD_BUSY_ | E2P_CMD_WRITE_ | (offset & E2P_CMD_ADDR_);
  248. ret = smsc95xx_write_reg(dev, E2P_CMD, val);
  249. check_warn_return(ret, "Error writing E2P_CMD");
  250. ret = smsc95xx_wait_eeprom(dev);
  251. if (ret < 0)
  252. return ret;
  253. offset++;
  254. }
  255. return 0;
  256. }
  257. static void smsc95xx_async_cmd_callback(struct urb *urb)
  258. {
  259. struct usb_context *usb_context = urb->context;
  260. struct usbnet *dev = usb_context->dev;
  261. int status = urb->status;
  262. check_warn(status, "async callback failed with %d\n", status);
  263. kfree(usb_context);
  264. usb_free_urb(urb);
  265. }
  266. static int __must_check smsc95xx_write_reg_async(struct usbnet *dev, u16 index,
  267. u32 *data)
  268. {
  269. struct usb_context *usb_context;
  270. int status;
  271. struct urb *urb;
  272. const u16 size = 4;
  273. urb = usb_alloc_urb(0, GFP_ATOMIC);
  274. if (!urb) {
  275. netdev_warn(dev->net, "Error allocating URB\n");
  276. return -ENOMEM;
  277. }
  278. usb_context = kmalloc(sizeof(struct usb_context), GFP_ATOMIC);
  279. if (usb_context == NULL) {
  280. netdev_warn(dev->net, "Error allocating control msg\n");
  281. usb_free_urb(urb);
  282. return -ENOMEM;
  283. }
  284. usb_context->req.bRequestType =
  285. USB_DIR_OUT | USB_TYPE_VENDOR | USB_RECIP_DEVICE;
  286. usb_context->req.bRequest = USB_VENDOR_REQUEST_WRITE_REGISTER;
  287. usb_context->req.wValue = 00;
  288. usb_context->req.wIndex = cpu_to_le16(index);
  289. usb_context->req.wLength = cpu_to_le16(size);
  290. usb_fill_control_urb(urb, dev->udev, usb_sndctrlpipe(dev->udev, 0),
  291. (void *)&usb_context->req, data, size,
  292. smsc95xx_async_cmd_callback,
  293. (void *)usb_context);
  294. status = usb_submit_urb(urb, GFP_ATOMIC);
  295. if (status < 0) {
  296. netdev_warn(dev->net, "Error submitting control msg, sts=%d\n",
  297. status);
  298. kfree(usb_context);
  299. usb_free_urb(urb);
  300. }
  301. return status;
  302. }
  303. /* returns hash bit number for given MAC address
  304. * example:
  305. * 01 00 5E 00 00 01 -> returns bit number 31 */
  306. static unsigned int smsc95xx_hash(char addr[ETH_ALEN])
  307. {
  308. return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
  309. }
  310. static void smsc95xx_set_multicast(struct net_device *netdev)
  311. {
  312. struct usbnet *dev = netdev_priv(netdev);
  313. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  314. unsigned long flags;
  315. int ret;
  316. pdata->hash_hi = 0;
  317. pdata->hash_lo = 0;
  318. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  319. if (dev->net->flags & IFF_PROMISC) {
  320. netif_dbg(dev, drv, dev->net, "promiscuous mode enabled\n");
  321. pdata->mac_cr |= MAC_CR_PRMS_;
  322. pdata->mac_cr &= ~(MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  323. } else if (dev->net->flags & IFF_ALLMULTI) {
  324. netif_dbg(dev, drv, dev->net, "receive all multicast enabled\n");
  325. pdata->mac_cr |= MAC_CR_MCPAS_;
  326. pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_HPFILT_);
  327. } else if (!netdev_mc_empty(dev->net)) {
  328. struct netdev_hw_addr *ha;
  329. pdata->mac_cr |= MAC_CR_HPFILT_;
  330. pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_);
  331. netdev_for_each_mc_addr(ha, netdev) {
  332. u32 bitnum = smsc95xx_hash(ha->addr);
  333. u32 mask = 0x01 << (bitnum & 0x1F);
  334. if (bitnum & 0x20)
  335. pdata->hash_hi |= mask;
  336. else
  337. pdata->hash_lo |= mask;
  338. }
  339. netif_dbg(dev, drv, dev->net, "HASHH=0x%08X, HASHL=0x%08X\n",
  340. pdata->hash_hi, pdata->hash_lo);
  341. } else {
  342. netif_dbg(dev, drv, dev->net, "receive own packets only\n");
  343. pdata->mac_cr &=
  344. ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  345. }
  346. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  347. /* Initiate async writes, as we can't wait for completion here */
  348. ret = smsc95xx_write_reg_async(dev, HASHH, &pdata->hash_hi);
  349. check_warn(ret, "failed to initiate async write to HASHH");
  350. ret = smsc95xx_write_reg_async(dev, HASHL, &pdata->hash_lo);
  351. check_warn(ret, "failed to initiate async write to HASHL");
  352. ret = smsc95xx_write_reg_async(dev, MAC_CR, &pdata->mac_cr);
  353. check_warn(ret, "failed to initiate async write to MAC_CR");
  354. }
  355. static int smsc95xx_phy_update_flowcontrol(struct usbnet *dev, u8 duplex,
  356. u16 lcladv, u16 rmtadv)
  357. {
  358. u32 flow, afc_cfg = 0;
  359. int ret = smsc95xx_read_reg(dev, AFC_CFG, &afc_cfg);
  360. check_warn_return(ret, "Error reading AFC_CFG");
  361. if (duplex == DUPLEX_FULL) {
  362. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  363. if (cap & FLOW_CTRL_RX)
  364. flow = 0xFFFF0002;
  365. else
  366. flow = 0;
  367. if (cap & FLOW_CTRL_TX)
  368. afc_cfg |= 0xF;
  369. else
  370. afc_cfg &= ~0xF;
  371. netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s\n",
  372. cap & FLOW_CTRL_RX ? "enabled" : "disabled",
  373. cap & FLOW_CTRL_TX ? "enabled" : "disabled");
  374. } else {
  375. netif_dbg(dev, link, dev->net, "half duplex\n");
  376. flow = 0;
  377. afc_cfg |= 0xF;
  378. }
  379. ret = smsc95xx_write_reg(dev, FLOW, flow);
  380. check_warn_return(ret, "Error writing FLOW");
  381. ret = smsc95xx_write_reg(dev, AFC_CFG, afc_cfg);
  382. check_warn_return(ret, "Error writing AFC_CFG");
  383. return 0;
  384. }
  385. static int smsc95xx_link_reset(struct usbnet *dev)
  386. {
  387. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  388. struct mii_if_info *mii = &dev->mii;
  389. struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
  390. unsigned long flags;
  391. u16 lcladv, rmtadv;
  392. int ret;
  393. /* clear interrupt status */
  394. ret = smsc95xx_mdio_read(dev->net, mii->phy_id, PHY_INT_SRC);
  395. check_warn_return(ret, "Error reading PHY_INT_SRC");
  396. ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_);
  397. check_warn_return(ret, "Error writing INT_STS");
  398. mii_check_media(mii, 1, 1);
  399. mii_ethtool_gset(&dev->mii, &ecmd);
  400. lcladv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
  401. rmtadv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_LPA);
  402. netif_dbg(dev, link, dev->net,
  403. "speed: %u duplex: %d lcladv: %04x rmtadv: %04x\n",
  404. ethtool_cmd_speed(&ecmd), ecmd.duplex, lcladv, rmtadv);
  405. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  406. if (ecmd.duplex != DUPLEX_FULL) {
  407. pdata->mac_cr &= ~MAC_CR_FDPX_;
  408. pdata->mac_cr |= MAC_CR_RCVOWN_;
  409. } else {
  410. pdata->mac_cr &= ~MAC_CR_RCVOWN_;
  411. pdata->mac_cr |= MAC_CR_FDPX_;
  412. }
  413. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  414. ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  415. check_warn_return(ret, "Error writing MAC_CR");
  416. ret = smsc95xx_phy_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
  417. check_warn_return(ret, "Error updating PHY flow control");
  418. return 0;
  419. }
  420. static void smsc95xx_status(struct usbnet *dev, struct urb *urb)
  421. {
  422. u32 intdata;
  423. if (urb->actual_length != 4) {
  424. netdev_warn(dev->net, "unexpected urb length %d\n",
  425. urb->actual_length);
  426. return;
  427. }
  428. memcpy(&intdata, urb->transfer_buffer, 4);
  429. le32_to_cpus(&intdata);
  430. netif_dbg(dev, link, dev->net, "intdata: 0x%08X\n", intdata);
  431. if (intdata & INT_ENP_PHY_INT_)
  432. usbnet_defer_kevent(dev, EVENT_LINK_RESET);
  433. else
  434. netdev_warn(dev->net, "unexpected interrupt, intdata=0x%08X\n",
  435. intdata);
  436. }
  437. /* Enable or disable Tx & Rx checksum offload engines */
  438. static int smsc95xx_set_features(struct net_device *netdev,
  439. netdev_features_t features)
  440. {
  441. struct usbnet *dev = netdev_priv(netdev);
  442. u32 read_buf;
  443. int ret;
  444. ret = smsc95xx_read_reg(dev, COE_CR, &read_buf);
  445. check_warn_return(ret, "Failed to read COE_CR: %d\n", ret);
  446. if (features & NETIF_F_HW_CSUM)
  447. read_buf |= Tx_COE_EN_;
  448. else
  449. read_buf &= ~Tx_COE_EN_;
  450. if (features & NETIF_F_RXCSUM)
  451. read_buf |= Rx_COE_EN_;
  452. else
  453. read_buf &= ~Rx_COE_EN_;
  454. ret = smsc95xx_write_reg(dev, COE_CR, read_buf);
  455. check_warn_return(ret, "Failed to write COE_CR: %d\n", ret);
  456. netif_dbg(dev, hw, dev->net, "COE_CR = 0x%08x\n", read_buf);
  457. return 0;
  458. }
  459. static int smsc95xx_ethtool_get_eeprom_len(struct net_device *net)
  460. {
  461. return MAX_EEPROM_SIZE;
  462. }
  463. static int smsc95xx_ethtool_get_eeprom(struct net_device *netdev,
  464. struct ethtool_eeprom *ee, u8 *data)
  465. {
  466. struct usbnet *dev = netdev_priv(netdev);
  467. ee->magic = LAN95XX_EEPROM_MAGIC;
  468. return smsc95xx_read_eeprom(dev, ee->offset, ee->len, data);
  469. }
  470. static int smsc95xx_ethtool_set_eeprom(struct net_device *netdev,
  471. struct ethtool_eeprom *ee, u8 *data)
  472. {
  473. struct usbnet *dev = netdev_priv(netdev);
  474. if (ee->magic != LAN95XX_EEPROM_MAGIC) {
  475. netdev_warn(dev->net, "EEPROM: magic value mismatch, magic = 0x%x\n",
  476. ee->magic);
  477. return -EINVAL;
  478. }
  479. return smsc95xx_write_eeprom(dev, ee->offset, ee->len, data);
  480. }
  481. static int smsc95xx_ethtool_getregslen(struct net_device *netdev)
  482. {
  483. /* all smsc95xx registers */
  484. return COE_CR - ID_REV + 1;
  485. }
  486. static void
  487. smsc95xx_ethtool_getregs(struct net_device *netdev, struct ethtool_regs *regs,
  488. void *buf)
  489. {
  490. struct usbnet *dev = netdev_priv(netdev);
  491. unsigned int i, j;
  492. int retval;
  493. u32 *data = buf;
  494. retval = smsc95xx_read_reg(dev, ID_REV, &regs->version);
  495. if (retval < 0) {
  496. netdev_warn(netdev, "REGS: cannot read ID_REV\n");
  497. return;
  498. }
  499. for (i = ID_REV, j = 0; i <= COE_CR; i += (sizeof(u32)), j++) {
  500. retval = smsc95xx_read_reg(dev, i, &data[j]);
  501. if (retval < 0) {
  502. netdev_warn(netdev, "REGS: cannot read reg[%x]\n", i);
  503. return;
  504. }
  505. }
  506. }
  507. static const struct ethtool_ops smsc95xx_ethtool_ops = {
  508. .get_link = usbnet_get_link,
  509. .nway_reset = usbnet_nway_reset,
  510. .get_drvinfo = usbnet_get_drvinfo,
  511. .get_msglevel = usbnet_get_msglevel,
  512. .set_msglevel = usbnet_set_msglevel,
  513. .get_settings = usbnet_get_settings,
  514. .set_settings = usbnet_set_settings,
  515. .get_eeprom_len = smsc95xx_ethtool_get_eeprom_len,
  516. .get_eeprom = smsc95xx_ethtool_get_eeprom,
  517. .set_eeprom = smsc95xx_ethtool_set_eeprom,
  518. .get_regs_len = smsc95xx_ethtool_getregslen,
  519. .get_regs = smsc95xx_ethtool_getregs,
  520. };
  521. static int smsc95xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  522. {
  523. struct usbnet *dev = netdev_priv(netdev);
  524. if (!netif_running(netdev))
  525. return -EINVAL;
  526. return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
  527. }
  528. static void smsc95xx_init_mac_address(struct usbnet *dev)
  529. {
  530. /* try reading mac address from EEPROM */
  531. if (smsc95xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
  532. dev->net->dev_addr) == 0) {
  533. if (is_valid_ether_addr(dev->net->dev_addr)) {
  534. /* eeprom values are valid so use them */
  535. netif_dbg(dev, ifup, dev->net, "MAC address read from EEPROM\n");
  536. return;
  537. }
  538. }
  539. /* no eeprom, or eeprom values are invalid. generate random MAC */
  540. eth_hw_addr_random(dev->net);
  541. netif_dbg(dev, ifup, dev->net, "MAC address set to eth_random_addr\n");
  542. }
  543. static int smsc95xx_set_mac_address(struct usbnet *dev)
  544. {
  545. u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
  546. dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
  547. u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
  548. int ret;
  549. ret = smsc95xx_write_reg(dev, ADDRL, addr_lo);
  550. check_warn_return(ret, "Failed to write ADDRL: %d\n", ret);
  551. ret = smsc95xx_write_reg(dev, ADDRH, addr_hi);
  552. check_warn_return(ret, "Failed to write ADDRH: %d\n", ret);
  553. return 0;
  554. }
  555. /* starts the TX path */
  556. static int smsc95xx_start_tx_path(struct usbnet *dev)
  557. {
  558. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  559. unsigned long flags;
  560. int ret;
  561. /* Enable Tx at MAC */
  562. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  563. pdata->mac_cr |= MAC_CR_TXEN_;
  564. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  565. ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  566. check_warn_return(ret, "Failed to write MAC_CR: %d\n", ret);
  567. /* Enable Tx at SCSRs */
  568. ret = smsc95xx_write_reg(dev, TX_CFG, TX_CFG_ON_);
  569. check_warn_return(ret, "Failed to write TX_CFG: %d\n", ret);
  570. return 0;
  571. }
  572. /* Starts the Receive path */
  573. static int smsc95xx_start_rx_path(struct usbnet *dev)
  574. {
  575. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  576. unsigned long flags;
  577. int ret;
  578. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  579. pdata->mac_cr |= MAC_CR_RXEN_;
  580. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  581. ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  582. check_warn_return(ret, "Failed to write MAC_CR: %d\n", ret);
  583. return 0;
  584. }
  585. static int smsc95xx_phy_initialize(struct usbnet *dev)
  586. {
  587. int bmcr, ret, timeout = 0;
  588. /* Initialize MII structure */
  589. dev->mii.dev = dev->net;
  590. dev->mii.mdio_read = smsc95xx_mdio_read;
  591. dev->mii.mdio_write = smsc95xx_mdio_write;
  592. dev->mii.phy_id_mask = 0x1f;
  593. dev->mii.reg_num_mask = 0x1f;
  594. dev->mii.phy_id = SMSC95XX_INTERNAL_PHY_ID;
  595. /* reset phy and wait for reset to complete */
  596. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
  597. do {
  598. msleep(10);
  599. bmcr = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR);
  600. timeout++;
  601. } while ((bmcr & BMCR_RESET) && (timeout < 100));
  602. if (timeout >= 100) {
  603. netdev_warn(dev->net, "timeout on PHY Reset");
  604. return -EIO;
  605. }
  606. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
  607. ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
  608. ADVERTISE_PAUSE_ASYM);
  609. /* read to clear */
  610. ret = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
  611. check_warn_return(ret, "Failed to read PHY_INT_SRC during init");
  612. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
  613. PHY_INT_MASK_DEFAULT_);
  614. mii_nway_restart(&dev->mii);
  615. netif_dbg(dev, ifup, dev->net, "phy initialised successfully\n");
  616. return 0;
  617. }
  618. static int smsc95xx_reset(struct usbnet *dev)
  619. {
  620. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  621. u32 read_buf, write_buf, burst_cap;
  622. int ret = 0, timeout;
  623. netif_dbg(dev, ifup, dev->net, "entering smsc95xx_reset\n");
  624. ret = smsc95xx_write_reg(dev, HW_CFG, HW_CFG_LRST_);
  625. check_warn_return(ret, "Failed to write HW_CFG_LRST_ bit in HW_CFG\n");
  626. timeout = 0;
  627. do {
  628. msleep(10);
  629. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  630. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  631. timeout++;
  632. } while ((read_buf & HW_CFG_LRST_) && (timeout < 100));
  633. if (timeout >= 100) {
  634. netdev_warn(dev->net, "timeout waiting for completion of Lite Reset\n");
  635. return ret;
  636. }
  637. ret = smsc95xx_write_reg(dev, PM_CTRL, PM_CTL_PHY_RST_);
  638. check_warn_return(ret, "Failed to write PM_CTRL: %d\n", ret);
  639. timeout = 0;
  640. do {
  641. msleep(10);
  642. ret = smsc95xx_read_reg(dev, PM_CTRL, &read_buf);
  643. check_warn_return(ret, "Failed to read PM_CTRL: %d\n", ret);
  644. timeout++;
  645. } while ((read_buf & PM_CTL_PHY_RST_) && (timeout < 100));
  646. if (timeout >= 100) {
  647. netdev_warn(dev->net, "timeout waiting for PHY Reset\n");
  648. return ret;
  649. }
  650. ret = smsc95xx_set_mac_address(dev);
  651. if (ret < 0)
  652. return ret;
  653. netif_dbg(dev, ifup, dev->net,
  654. "MAC Address: %pM\n", dev->net->dev_addr);
  655. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  656. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  657. netif_dbg(dev, ifup, dev->net,
  658. "Read Value from HW_CFG : 0x%08x\n", read_buf);
  659. read_buf |= HW_CFG_BIR_;
  660. ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
  661. check_warn_return(ret, "Failed to write HW_CFG_BIR_ bit in HW_CFG\n");
  662. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  663. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  664. netif_dbg(dev, ifup, dev->net,
  665. "Read Value from HW_CFG after writing HW_CFG_BIR_: 0x%08x\n",
  666. read_buf);
  667. if (!turbo_mode) {
  668. burst_cap = 0;
  669. dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
  670. } else if (dev->udev->speed == USB_SPEED_HIGH) {
  671. burst_cap = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
  672. dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
  673. } else {
  674. burst_cap = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
  675. dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
  676. }
  677. netif_dbg(dev, ifup, dev->net,
  678. "rx_urb_size=%ld\n", (ulong)dev->rx_urb_size);
  679. ret = smsc95xx_write_reg(dev, BURST_CAP, burst_cap);
  680. check_warn_return(ret, "Failed to write BURST_CAP: %d\n", ret);
  681. ret = smsc95xx_read_reg(dev, BURST_CAP, &read_buf);
  682. check_warn_return(ret, "Failed to read BURST_CAP: %d\n", ret);
  683. netif_dbg(dev, ifup, dev->net,
  684. "Read Value from BURST_CAP after writing: 0x%08x\n",
  685. read_buf);
  686. ret = smsc95xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
  687. check_warn_return(ret, "Failed to write BULK_IN_DLY: %d\n", ret);
  688. ret = smsc95xx_read_reg(dev, BULK_IN_DLY, &read_buf);
  689. check_warn_return(ret, "Failed to read BULK_IN_DLY: %d\n", ret);
  690. netif_dbg(dev, ifup, dev->net,
  691. "Read Value from BULK_IN_DLY after writing: 0x%08x\n",
  692. read_buf);
  693. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  694. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  695. netif_dbg(dev, ifup, dev->net,
  696. "Read Value from HW_CFG: 0x%08x\n", read_buf);
  697. if (turbo_mode)
  698. read_buf |= (HW_CFG_MEF_ | HW_CFG_BCE_);
  699. read_buf &= ~HW_CFG_RXDOFF_;
  700. /* set Rx data offset=2, Make IP header aligns on word boundary. */
  701. read_buf |= NET_IP_ALIGN << 9;
  702. ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
  703. check_warn_return(ret, "Failed to write HW_CFG: %d\n", ret);
  704. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  705. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  706. netif_dbg(dev, ifup, dev->net,
  707. "Read Value from HW_CFG after writing: 0x%08x\n", read_buf);
  708. ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_);
  709. check_warn_return(ret, "Failed to write INT_STS: %d\n", ret);
  710. ret = smsc95xx_read_reg(dev, ID_REV, &read_buf);
  711. check_warn_return(ret, "Failed to read ID_REV: %d\n", ret);
  712. netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x\n", read_buf);
  713. /* Configure GPIO pins as LED outputs */
  714. write_buf = LED_GPIO_CFG_SPD_LED | LED_GPIO_CFG_LNK_LED |
  715. LED_GPIO_CFG_FDX_LED;
  716. ret = smsc95xx_write_reg(dev, LED_GPIO_CFG, write_buf);
  717. check_warn_return(ret, "Failed to write LED_GPIO_CFG: %d\n", ret);
  718. /* Init Tx */
  719. ret = smsc95xx_write_reg(dev, FLOW, 0);
  720. check_warn_return(ret, "Failed to write FLOW: %d\n", ret);
  721. ret = smsc95xx_write_reg(dev, AFC_CFG, AFC_CFG_DEFAULT);
  722. check_warn_return(ret, "Failed to write AFC_CFG: %d\n", ret);
  723. /* Don't need mac_cr_lock during initialisation */
  724. ret = smsc95xx_read_reg(dev, MAC_CR, &pdata->mac_cr);
  725. check_warn_return(ret, "Failed to read MAC_CR: %d\n", ret);
  726. /* Init Rx */
  727. /* Set Vlan */
  728. ret = smsc95xx_write_reg(dev, VLAN1, (u32)ETH_P_8021Q);
  729. check_warn_return(ret, "Failed to write VLAN1: %d\n", ret);
  730. /* Enable or disable checksum offload engines */
  731. ret = smsc95xx_set_features(dev->net, dev->net->features);
  732. check_warn_return(ret, "Failed to set checksum offload features");
  733. smsc95xx_set_multicast(dev->net);
  734. ret = smsc95xx_phy_initialize(dev);
  735. check_warn_return(ret, "Failed to init PHY");
  736. ret = smsc95xx_read_reg(dev, INT_EP_CTL, &read_buf);
  737. check_warn_return(ret, "Failed to read INT_EP_CTL: %d\n", ret);
  738. /* enable PHY interrupts */
  739. read_buf |= INT_EP_CTL_PHY_INT_;
  740. ret = smsc95xx_write_reg(dev, INT_EP_CTL, read_buf);
  741. check_warn_return(ret, "Failed to write INT_EP_CTL: %d\n", ret);
  742. ret = smsc95xx_start_tx_path(dev);
  743. check_warn_return(ret, "Failed to start TX path");
  744. ret = smsc95xx_start_rx_path(dev);
  745. check_warn_return(ret, "Failed to start RX path");
  746. netif_dbg(dev, ifup, dev->net, "smsc95xx_reset, return 0\n");
  747. return 0;
  748. }
  749. static const struct net_device_ops smsc95xx_netdev_ops = {
  750. .ndo_open = usbnet_open,
  751. .ndo_stop = usbnet_stop,
  752. .ndo_start_xmit = usbnet_start_xmit,
  753. .ndo_tx_timeout = usbnet_tx_timeout,
  754. .ndo_change_mtu = usbnet_change_mtu,
  755. .ndo_set_mac_address = eth_mac_addr,
  756. .ndo_validate_addr = eth_validate_addr,
  757. .ndo_do_ioctl = smsc95xx_ioctl,
  758. .ndo_set_rx_mode = smsc95xx_set_multicast,
  759. .ndo_set_features = smsc95xx_set_features,
  760. };
  761. static int smsc95xx_bind(struct usbnet *dev, struct usb_interface *intf)
  762. {
  763. struct smsc95xx_priv *pdata = NULL;
  764. int ret;
  765. printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");
  766. ret = usbnet_get_endpoints(dev, intf);
  767. check_warn_return(ret, "usbnet_get_endpoints failed: %d\n", ret);
  768. dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc95xx_priv),
  769. GFP_KERNEL);
  770. pdata = (struct smsc95xx_priv *)(dev->data[0]);
  771. if (!pdata) {
  772. netdev_warn(dev->net, "Unable to allocate struct smsc95xx_priv\n");
  773. return -ENOMEM;
  774. }
  775. spin_lock_init(&pdata->mac_cr_lock);
  776. if (DEFAULT_TX_CSUM_ENABLE)
  777. dev->net->features |= NETIF_F_HW_CSUM;
  778. if (DEFAULT_RX_CSUM_ENABLE)
  779. dev->net->features |= NETIF_F_RXCSUM;
  780. dev->net->hw_features = NETIF_F_HW_CSUM | NETIF_F_RXCSUM;
  781. smsc95xx_init_mac_address(dev);
  782. /* Init all registers */
  783. ret = smsc95xx_reset(dev);
  784. dev->net->netdev_ops = &smsc95xx_netdev_ops;
  785. dev->net->ethtool_ops = &smsc95xx_ethtool_ops;
  786. dev->net->flags |= IFF_MULTICAST;
  787. dev->net->hard_header_len += SMSC95XX_TX_OVERHEAD_CSUM;
  788. dev->hard_mtu = dev->net->mtu + dev->net->hard_header_len;
  789. return 0;
  790. }
  791. static void smsc95xx_unbind(struct usbnet *dev, struct usb_interface *intf)
  792. {
  793. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  794. if (pdata) {
  795. netif_dbg(dev, ifdown, dev->net, "free pdata\n");
  796. kfree(pdata);
  797. pdata = NULL;
  798. dev->data[0] = 0;
  799. }
  800. }
  801. static int smsc95xx_suspend(struct usb_interface *intf, pm_message_t message)
  802. {
  803. struct usbnet *dev = usb_get_intfdata(intf);
  804. int ret;
  805. u32 val;
  806. if (WARN_ON_ONCE(!dev))
  807. return -EINVAL;
  808. ret = usbnet_suspend(intf, message);
  809. check_warn_return(ret, "usbnet_suspend error");
  810. netdev_info(dev->net, "entering SUSPEND2 mode");
  811. ret = smsc95xx_read_reg(dev, PM_CTRL, &val);
  812. check_warn_return(ret, "Error reading PM_CTRL");
  813. val &= ~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_);
  814. val |= PM_CTL_SUS_MODE_2;
  815. ret = smsc95xx_write_reg(dev, PM_CTRL, val);
  816. check_warn_return(ret, "Error writing PM_CTRL");
  817. return 0;
  818. }
  819. static void smsc95xx_rx_csum_offload(struct sk_buff *skb)
  820. {
  821. skb->csum = *(u16 *)(skb_tail_pointer(skb) - 2);
  822. skb->ip_summed = CHECKSUM_COMPLETE;
  823. skb_trim(skb, skb->len - 2);
  824. }
  825. static int smsc95xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
  826. {
  827. while (skb->len > 0) {
  828. u32 header, align_count;
  829. struct sk_buff *ax_skb;
  830. unsigned char *packet;
  831. u16 size;
  832. memcpy(&header, skb->data, sizeof(header));
  833. le32_to_cpus(&header);
  834. skb_pull(skb, 4 + NET_IP_ALIGN);
  835. packet = skb->data;
  836. /* get the packet length */
  837. size = (u16)((header & RX_STS_FL_) >> 16);
  838. align_count = (4 - ((size + NET_IP_ALIGN) % 4)) % 4;
  839. if (unlikely(header & RX_STS_ES_)) {
  840. netif_dbg(dev, rx_err, dev->net,
  841. "Error header=0x%08x\n", header);
  842. dev->net->stats.rx_errors++;
  843. dev->net->stats.rx_dropped++;
  844. if (header & RX_STS_CRC_) {
  845. dev->net->stats.rx_crc_errors++;
  846. } else {
  847. if (header & (RX_STS_TL_ | RX_STS_RF_))
  848. dev->net->stats.rx_frame_errors++;
  849. if ((header & RX_STS_LE_) &&
  850. (!(header & RX_STS_FT_)))
  851. dev->net->stats.rx_length_errors++;
  852. }
  853. } else {
  854. /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */
  855. if (unlikely(size > (ETH_FRAME_LEN + 12))) {
  856. netif_dbg(dev, rx_err, dev->net,
  857. "size err header=0x%08x\n", header);
  858. return 0;
  859. }
  860. /* last frame in this batch */
  861. if (skb->len == size) {
  862. if (dev->net->features & NETIF_F_RXCSUM)
  863. smsc95xx_rx_csum_offload(skb);
  864. skb_trim(skb, skb->len - 4); /* remove fcs */
  865. skb->truesize = size + sizeof(struct sk_buff);
  866. return 1;
  867. }
  868. ax_skb = skb_clone(skb, GFP_ATOMIC);
  869. if (unlikely(!ax_skb)) {
  870. netdev_warn(dev->net, "Error allocating skb\n");
  871. return 0;
  872. }
  873. ax_skb->len = size;
  874. ax_skb->data = packet;
  875. skb_set_tail_pointer(ax_skb, size);
  876. if (dev->net->features & NETIF_F_RXCSUM)
  877. smsc95xx_rx_csum_offload(ax_skb);
  878. skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */
  879. ax_skb->truesize = size + sizeof(struct sk_buff);
  880. usbnet_skb_return(dev, ax_skb);
  881. }
  882. skb_pull(skb, size);
  883. /* padding bytes before the next frame starts */
  884. if (skb->len)
  885. skb_pull(skb, align_count);
  886. }
  887. if (unlikely(skb->len < 0)) {
  888. netdev_warn(dev->net, "invalid rx length<0 %d\n", skb->len);
  889. return 0;
  890. }
  891. return 1;
  892. }
  893. static u32 smsc95xx_calc_csum_preamble(struct sk_buff *skb)
  894. {
  895. u16 low_16 = (u16)skb_checksum_start_offset(skb);
  896. u16 high_16 = low_16 + skb->csum_offset;
  897. return (high_16 << 16) | low_16;
  898. }
  899. static struct sk_buff *smsc95xx_tx_fixup(struct usbnet *dev,
  900. struct sk_buff *skb, gfp_t flags)
  901. {
  902. bool csum = skb->ip_summed == CHECKSUM_PARTIAL;
  903. int overhead = csum ? SMSC95XX_TX_OVERHEAD_CSUM : SMSC95XX_TX_OVERHEAD;
  904. u32 tx_cmd_a, tx_cmd_b;
  905. /* We do not advertise SG, so skbs should be already linearized */
  906. BUG_ON(skb_shinfo(skb)->nr_frags);
  907. if (skb_headroom(skb) < overhead) {
  908. struct sk_buff *skb2 = skb_copy_expand(skb,
  909. overhead, 0, flags);
  910. dev_kfree_skb_any(skb);
  911. skb = skb2;
  912. if (!skb)
  913. return NULL;
  914. }
  915. if (csum) {
  916. if (skb->len <= 45) {
  917. /* workaround - hardware tx checksum does not work
  918. * properly with extremely small packets */
  919. long csstart = skb_checksum_start_offset(skb);
  920. __wsum calc = csum_partial(skb->data + csstart,
  921. skb->len - csstart, 0);
  922. *((__sum16 *)(skb->data + csstart
  923. + skb->csum_offset)) = csum_fold(calc);
  924. csum = false;
  925. } else {
  926. u32 csum_preamble = smsc95xx_calc_csum_preamble(skb);
  927. skb_push(skb, 4);
  928. memcpy(skb->data, &csum_preamble, 4);
  929. }
  930. }
  931. skb_push(skb, 4);
  932. tx_cmd_b = (u32)(skb->len - 4);
  933. if (csum)
  934. tx_cmd_b |= TX_CMD_B_CSUM_ENABLE;
  935. cpu_to_le32s(&tx_cmd_b);
  936. memcpy(skb->data, &tx_cmd_b, 4);
  937. skb_push(skb, 4);
  938. tx_cmd_a = (u32)(skb->len - 8) | TX_CMD_A_FIRST_SEG_ |
  939. TX_CMD_A_LAST_SEG_;
  940. cpu_to_le32s(&tx_cmd_a);
  941. memcpy(skb->data, &tx_cmd_a, 4);
  942. return skb;
  943. }
  944. static const struct driver_info smsc95xx_info = {
  945. .description = "smsc95xx USB 2.0 Ethernet",
  946. .bind = smsc95xx_bind,
  947. .unbind = smsc95xx_unbind,
  948. .link_reset = smsc95xx_link_reset,
  949. .reset = smsc95xx_reset,
  950. .rx_fixup = smsc95xx_rx_fixup,
  951. .tx_fixup = smsc95xx_tx_fixup,
  952. .status = smsc95xx_status,
  953. .flags = FLAG_ETHER | FLAG_SEND_ZLP | FLAG_LINK_INTR,
  954. };
  955. static const struct usb_device_id products[] = {
  956. {
  957. /* SMSC9500 USB Ethernet Device */
  958. USB_DEVICE(0x0424, 0x9500),
  959. .driver_info = (unsigned long) &smsc95xx_info,
  960. },
  961. {
  962. /* SMSC9505 USB Ethernet Device */
  963. USB_DEVICE(0x0424, 0x9505),
  964. .driver_info = (unsigned long) &smsc95xx_info,
  965. },
  966. {
  967. /* SMSC9500A USB Ethernet Device */
  968. USB_DEVICE(0x0424, 0x9E00),
  969. .driver_info = (unsigned long) &smsc95xx_info,
  970. },
  971. {
  972. /* SMSC9505A USB Ethernet Device */
  973. USB_DEVICE(0x0424, 0x9E01),
  974. .driver_info = (unsigned long) &smsc95xx_info,
  975. },
  976. {
  977. /* SMSC9512/9514 USB Hub & Ethernet Device */
  978. USB_DEVICE(0x0424, 0xec00),
  979. .driver_info = (unsigned long) &smsc95xx_info,
  980. },
  981. {
  982. /* SMSC9500 USB Ethernet Device (SAL10) */
  983. USB_DEVICE(0x0424, 0x9900),
  984. .driver_info = (unsigned long) &smsc95xx_info,
  985. },
  986. {
  987. /* SMSC9505 USB Ethernet Device (SAL10) */
  988. USB_DEVICE(0x0424, 0x9901),
  989. .driver_info = (unsigned long) &smsc95xx_info,
  990. },
  991. {
  992. /* SMSC9500A USB Ethernet Device (SAL10) */
  993. USB_DEVICE(0x0424, 0x9902),
  994. .driver_info = (unsigned long) &smsc95xx_info,
  995. },
  996. {
  997. /* SMSC9505A USB Ethernet Device (SAL10) */
  998. USB_DEVICE(0x0424, 0x9903),
  999. .driver_info = (unsigned long) &smsc95xx_info,
  1000. },
  1001. {
  1002. /* SMSC9512/9514 USB Hub & Ethernet Device (SAL10) */
  1003. USB_DEVICE(0x0424, 0x9904),
  1004. .driver_info = (unsigned long) &smsc95xx_info,
  1005. },
  1006. {
  1007. /* SMSC9500A USB Ethernet Device (HAL) */
  1008. USB_DEVICE(0x0424, 0x9905),
  1009. .driver_info = (unsigned long) &smsc95xx_info,
  1010. },
  1011. {
  1012. /* SMSC9505A USB Ethernet Device (HAL) */
  1013. USB_DEVICE(0x0424, 0x9906),
  1014. .driver_info = (unsigned long) &smsc95xx_info,
  1015. },
  1016. {
  1017. /* SMSC9500 USB Ethernet Device (Alternate ID) */
  1018. USB_DEVICE(0x0424, 0x9907),
  1019. .driver_info = (unsigned long) &smsc95xx_info,
  1020. },
  1021. {
  1022. /* SMSC9500A USB Ethernet Device (Alternate ID) */
  1023. USB_DEVICE(0x0424, 0x9908),
  1024. .driver_info = (unsigned long) &smsc95xx_info,
  1025. },
  1026. {
  1027. /* SMSC9512/9514 USB Hub & Ethernet Device (Alternate ID) */
  1028. USB_DEVICE(0x0424, 0x9909),
  1029. .driver_info = (unsigned long) &smsc95xx_info,
  1030. },
  1031. {
  1032. /* SMSC LAN9530 USB Ethernet Device */
  1033. USB_DEVICE(0x0424, 0x9530),
  1034. .driver_info = (unsigned long) &smsc95xx_info,
  1035. },
  1036. {
  1037. /* SMSC LAN9730 USB Ethernet Device */
  1038. USB_DEVICE(0x0424, 0x9730),
  1039. .driver_info = (unsigned long) &smsc95xx_info,
  1040. },
  1041. {
  1042. /* SMSC LAN89530 USB Ethernet Device */
  1043. USB_DEVICE(0x0424, 0x9E08),
  1044. .driver_info = (unsigned long) &smsc95xx_info,
  1045. },
  1046. { }, /* END */
  1047. };
  1048. MODULE_DEVICE_TABLE(usb, products);
  1049. static struct usb_driver smsc95xx_driver = {
  1050. .name = "smsc95xx",
  1051. .id_table = products,
  1052. .probe = usbnet_probe,
  1053. .suspend = smsc95xx_suspend,
  1054. .resume = usbnet_resume,
  1055. .reset_resume = usbnet_resume,
  1056. .disconnect = usbnet_disconnect,
  1057. .disable_hub_initiated_lpm = 1,
  1058. };
  1059. module_usb_driver(smsc95xx_driver);
  1060. MODULE_AUTHOR("Nancy Lin");
  1061. MODULE_AUTHOR("Steve Glendinning <steve.glendinning@shawell.net>");
  1062. MODULE_DESCRIPTION("SMSC95XX USB 2.0 Ethernet Devices");
  1063. MODULE_LICENSE("GPL");