smpboot.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  5. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <asm/acpi.h>
  50. #include <asm/desc.h>
  51. #include <asm/nmi.h>
  52. #include <asm/irq.h>
  53. #include <asm/smp.h>
  54. #include <asm/trampoline.h>
  55. #include <asm/cpu.h>
  56. #include <asm/numa.h>
  57. #include <asm/pgtable.h>
  58. #include <asm/tlbflush.h>
  59. #include <asm/mtrr.h>
  60. #include <asm/vmi.h>
  61. #include <asm/genapic.h>
  62. #include <linux/mc146818rtc.h>
  63. #include <mach_apic.h>
  64. #include <mach_wakecpu.h>
  65. #include <smpboot_hooks.h>
  66. #ifdef CONFIG_X86_32
  67. u8 apicid_2_node[MAX_APICID];
  68. static int low_mappings;
  69. #endif
  70. /* State of each CPU */
  71. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  72. /* Store all idle threads, this can be reused instead of creating
  73. * a new thread. Also avoids complicated thread destroy functionality
  74. * for idle threads.
  75. */
  76. #ifdef CONFIG_HOTPLUG_CPU
  77. /*
  78. * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
  79. * removed after init for !CONFIG_HOTPLUG_CPU.
  80. */
  81. static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
  82. #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
  83. #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
  84. #else
  85. struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
  86. #define get_idle_for_cpu(x) (idle_thread_array[(x)])
  87. #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
  88. #endif
  89. /* Number of siblings per CPU package */
  90. int smp_num_siblings = 1;
  91. EXPORT_SYMBOL(smp_num_siblings);
  92. /* Last level cache ID of each logical CPU */
  93. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  94. /* bitmap of online cpus */
  95. cpumask_t cpu_online_map __read_mostly;
  96. EXPORT_SYMBOL(cpu_online_map);
  97. cpumask_t cpu_callin_map;
  98. cpumask_t cpu_callout_map;
  99. cpumask_t cpu_possible_map;
  100. EXPORT_SYMBOL(cpu_possible_map);
  101. /* representing HT siblings of each logical CPU */
  102. DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
  103. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  104. /* representing HT and core siblings of each logical CPU */
  105. DEFINE_PER_CPU(cpumask_t, cpu_core_map);
  106. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  107. /* Per CPU bogomips and other parameters */
  108. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  109. EXPORT_PER_CPU_SYMBOL(cpu_info);
  110. static atomic_t init_deasserted;
  111. static int boot_cpu_logical_apicid;
  112. /* representing cpus for which sibling maps can be computed */
  113. static cpumask_t cpu_sibling_setup_map;
  114. /* Set if we find a B stepping CPU */
  115. int __cpuinitdata smp_b_stepping;
  116. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
  117. /* which logical CPUs are on which nodes */
  118. cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
  119. { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
  120. EXPORT_SYMBOL(node_to_cpumask_map);
  121. /* which node each logical CPU is on */
  122. int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  123. EXPORT_SYMBOL(cpu_to_node_map);
  124. /* set up a mapping between cpu and node. */
  125. static void map_cpu_to_node(int cpu, int node)
  126. {
  127. printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
  128. cpu_set(cpu, node_to_cpumask_map[node]);
  129. cpu_to_node_map[cpu] = node;
  130. }
  131. /* undo a mapping between cpu and node. */
  132. static void unmap_cpu_to_node(int cpu)
  133. {
  134. int node;
  135. printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
  136. for (node = 0; node < MAX_NUMNODES; node++)
  137. cpu_clear(cpu, node_to_cpumask_map[node]);
  138. cpu_to_node_map[cpu] = 0;
  139. }
  140. #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
  141. #define map_cpu_to_node(cpu, node) ({})
  142. #define unmap_cpu_to_node(cpu) ({})
  143. #endif
  144. #ifdef CONFIG_X86_32
  145. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
  146. { [0 ... NR_CPUS-1] = BAD_APICID };
  147. static void map_cpu_to_logical_apicid(void)
  148. {
  149. int cpu = smp_processor_id();
  150. int apicid = logical_smp_processor_id();
  151. int node = apicid_to_node(apicid);
  152. if (!node_online(node))
  153. node = first_online_node;
  154. cpu_2_logical_apicid[cpu] = apicid;
  155. map_cpu_to_node(cpu, node);
  156. }
  157. static void unmap_cpu_to_logical_apicid(int cpu)
  158. {
  159. cpu_2_logical_apicid[cpu] = BAD_APICID;
  160. unmap_cpu_to_node(cpu);
  161. }
  162. #else
  163. #define unmap_cpu_to_logical_apicid(cpu) do {} while (0)
  164. #define map_cpu_to_logical_apicid() do {} while (0)
  165. #endif
  166. /*
  167. * Report back to the Boot Processor.
  168. * Running on AP.
  169. */
  170. static void __cpuinit smp_callin(void)
  171. {
  172. int cpuid, phys_id;
  173. unsigned long timeout;
  174. /*
  175. * If waken up by an INIT in an 82489DX configuration
  176. * we may get here before an INIT-deassert IPI reaches
  177. * our local APIC. We have to wait for the IPI or we'll
  178. * lock up on an APIC access.
  179. */
  180. wait_for_init_deassert(&init_deasserted);
  181. /*
  182. * (This works even if the APIC is not enabled.)
  183. */
  184. phys_id = GET_APIC_ID(read_apic_id());
  185. cpuid = smp_processor_id();
  186. if (cpu_isset(cpuid, cpu_callin_map)) {
  187. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  188. phys_id, cpuid);
  189. }
  190. Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  191. /*
  192. * STARTUP IPIs are fragile beasts as they might sometimes
  193. * trigger some glue motherboard logic. Complete APIC bus
  194. * silence for 1 second, this overestimates the time the
  195. * boot CPU is spending to send the up to 2 STARTUP IPIs
  196. * by a factor of two. This should be enough.
  197. */
  198. /*
  199. * Waiting 2s total for startup (udelay is not yet working)
  200. */
  201. timeout = jiffies + 2*HZ;
  202. while (time_before(jiffies, timeout)) {
  203. /*
  204. * Has the boot CPU finished it's STARTUP sequence?
  205. */
  206. if (cpu_isset(cpuid, cpu_callout_map))
  207. break;
  208. cpu_relax();
  209. }
  210. if (!time_before(jiffies, timeout)) {
  211. panic("%s: CPU%d started up but did not get a callout!\n",
  212. __func__, cpuid);
  213. }
  214. /*
  215. * the boot CPU has finished the init stage and is spinning
  216. * on callin_map until we finish. We are free to set up this
  217. * CPU, first the APIC. (this is probably redundant on most
  218. * boards)
  219. */
  220. Dprintk("CALLIN, before setup_local_APIC().\n");
  221. smp_callin_clear_local_apic();
  222. setup_local_APIC();
  223. end_local_APIC_setup();
  224. map_cpu_to_logical_apicid();
  225. /*
  226. * Get our bogomips.
  227. *
  228. * Need to enable IRQs because it can take longer and then
  229. * the NMI watchdog might kill us.
  230. */
  231. local_irq_enable();
  232. calibrate_delay();
  233. local_irq_disable();
  234. Dprintk("Stack at about %p\n", &cpuid);
  235. /*
  236. * Save our processor parameters
  237. */
  238. smp_store_cpu_info(cpuid);
  239. /*
  240. * Allow the master to continue.
  241. */
  242. cpu_set(cpuid, cpu_callin_map);
  243. }
  244. /*
  245. * Activate a secondary processor.
  246. */
  247. static void __cpuinit start_secondary(void *unused)
  248. {
  249. /*
  250. * Don't put *anything* before cpu_init(), SMP booting is too
  251. * fragile that we want to limit the things done here to the
  252. * most necessary things.
  253. */
  254. #ifdef CONFIG_VMI
  255. vmi_bringup();
  256. #endif
  257. cpu_init();
  258. preempt_disable();
  259. smp_callin();
  260. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  261. barrier();
  262. /*
  263. * Check TSC synchronization with the BP:
  264. */
  265. check_tsc_sync_target();
  266. if (nmi_watchdog == NMI_IO_APIC) {
  267. disable_8259A_irq(0);
  268. enable_NMI_through_LVT0();
  269. enable_8259A_irq(0);
  270. }
  271. #ifdef CONFIG_X86_32
  272. while (low_mappings)
  273. cpu_relax();
  274. __flush_tlb_all();
  275. #endif
  276. /* This must be done before setting cpu_online_map */
  277. set_cpu_sibling_map(raw_smp_processor_id());
  278. wmb();
  279. /*
  280. * We need to hold call_lock, so there is no inconsistency
  281. * between the time smp_call_function() determines number of
  282. * IPI recipients, and the time when the determination is made
  283. * for which cpus receive the IPI. Holding this
  284. * lock helps us to not include this cpu in a currently in progress
  285. * smp_call_function().
  286. */
  287. lock_ipi_call_lock();
  288. #ifdef CONFIG_X86_IO_APIC
  289. setup_vector_irq(smp_processor_id());
  290. #endif
  291. cpu_set(smp_processor_id(), cpu_online_map);
  292. unlock_ipi_call_lock();
  293. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  294. setup_secondary_clock();
  295. wmb();
  296. cpu_idle();
  297. }
  298. static void __cpuinit smp_apply_quirks(struct cpuinfo_x86 *c)
  299. {
  300. /*
  301. * Mask B, Pentium, but not Pentium MMX
  302. */
  303. if (c->x86_vendor == X86_VENDOR_INTEL &&
  304. c->x86 == 5 &&
  305. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  306. c->x86_model <= 3)
  307. /*
  308. * Remember we have B step Pentia with bugs
  309. */
  310. smp_b_stepping = 1;
  311. /*
  312. * Certain Athlons might work (for various values of 'work') in SMP
  313. * but they are not certified as MP capable.
  314. */
  315. if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
  316. if (num_possible_cpus() == 1)
  317. goto valid_k7;
  318. /* Athlon 660/661 is valid. */
  319. if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
  320. (c->x86_mask == 1)))
  321. goto valid_k7;
  322. /* Duron 670 is valid */
  323. if ((c->x86_model == 7) && (c->x86_mask == 0))
  324. goto valid_k7;
  325. /*
  326. * Athlon 662, Duron 671, and Athlon >model 7 have capability
  327. * bit. It's worth noting that the A5 stepping (662) of some
  328. * Athlon XP's have the MP bit set.
  329. * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
  330. * more.
  331. */
  332. if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
  333. ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
  334. (c->x86_model > 7))
  335. if (cpu_has_mp)
  336. goto valid_k7;
  337. /* If we get here, not a certified SMP capable AMD system. */
  338. add_taint(TAINT_UNSAFE_SMP);
  339. }
  340. valid_k7:
  341. ;
  342. }
  343. static void __cpuinit smp_checks(void)
  344. {
  345. if (smp_b_stepping)
  346. printk(KERN_WARNING "WARNING: SMP operation may be unreliable"
  347. "with B stepping processors.\n");
  348. /*
  349. * Don't taint if we are running SMP kernel on a single non-MP
  350. * approved Athlon
  351. */
  352. if (tainted & TAINT_UNSAFE_SMP) {
  353. if (num_online_cpus())
  354. printk(KERN_INFO "WARNING: This combination of AMD"
  355. "processors is not suitable for SMP.\n");
  356. else
  357. tainted &= ~TAINT_UNSAFE_SMP;
  358. }
  359. }
  360. /*
  361. * The bootstrap kernel entry code has set these up. Save them for
  362. * a given CPU
  363. */
  364. void __cpuinit smp_store_cpu_info(int id)
  365. {
  366. struct cpuinfo_x86 *c = &cpu_data(id);
  367. *c = boot_cpu_data;
  368. c->cpu_index = id;
  369. if (id != 0)
  370. identify_secondary_cpu(c);
  371. smp_apply_quirks(c);
  372. }
  373. void __cpuinit set_cpu_sibling_map(int cpu)
  374. {
  375. int i;
  376. struct cpuinfo_x86 *c = &cpu_data(cpu);
  377. cpu_set(cpu, cpu_sibling_setup_map);
  378. if (smp_num_siblings > 1) {
  379. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  380. if (c->phys_proc_id == cpu_data(i).phys_proc_id &&
  381. c->cpu_core_id == cpu_data(i).cpu_core_id) {
  382. cpu_set(i, per_cpu(cpu_sibling_map, cpu));
  383. cpu_set(cpu, per_cpu(cpu_sibling_map, i));
  384. cpu_set(i, per_cpu(cpu_core_map, cpu));
  385. cpu_set(cpu, per_cpu(cpu_core_map, i));
  386. cpu_set(i, c->llc_shared_map);
  387. cpu_set(cpu, cpu_data(i).llc_shared_map);
  388. }
  389. }
  390. } else {
  391. cpu_set(cpu, per_cpu(cpu_sibling_map, cpu));
  392. }
  393. cpu_set(cpu, c->llc_shared_map);
  394. if (current_cpu_data.x86_max_cores == 1) {
  395. per_cpu(cpu_core_map, cpu) = per_cpu(cpu_sibling_map, cpu);
  396. c->booted_cores = 1;
  397. return;
  398. }
  399. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  400. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  401. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  402. cpu_set(i, c->llc_shared_map);
  403. cpu_set(cpu, cpu_data(i).llc_shared_map);
  404. }
  405. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  406. cpu_set(i, per_cpu(cpu_core_map, cpu));
  407. cpu_set(cpu, per_cpu(cpu_core_map, i));
  408. /*
  409. * Does this new cpu bringup a new core?
  410. */
  411. if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1) {
  412. /*
  413. * for each core in package, increment
  414. * the booted_cores for this new cpu
  415. */
  416. if (first_cpu(per_cpu(cpu_sibling_map, i)) == i)
  417. c->booted_cores++;
  418. /*
  419. * increment the core count for all
  420. * the other cpus in this package
  421. */
  422. if (i != cpu)
  423. cpu_data(i).booted_cores++;
  424. } else if (i != cpu && !c->booted_cores)
  425. c->booted_cores = cpu_data(i).booted_cores;
  426. }
  427. }
  428. }
  429. /* maps the cpu to the sched domain representing multi-core */
  430. cpumask_t cpu_coregroup_map(int cpu)
  431. {
  432. struct cpuinfo_x86 *c = &cpu_data(cpu);
  433. /*
  434. * For perf, we return last level cache shared map.
  435. * And for power savings, we return cpu_core_map
  436. */
  437. if (sched_mc_power_savings || sched_smt_power_savings)
  438. return per_cpu(cpu_core_map, cpu);
  439. else
  440. return c->llc_shared_map;
  441. }
  442. static void impress_friends(void)
  443. {
  444. int cpu;
  445. unsigned long bogosum = 0;
  446. /*
  447. * Allow the user to impress friends.
  448. */
  449. Dprintk("Before bogomips.\n");
  450. for_each_possible_cpu(cpu)
  451. if (cpu_isset(cpu, cpu_callout_map))
  452. bogosum += cpu_data(cpu).loops_per_jiffy;
  453. printk(KERN_INFO
  454. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  455. num_online_cpus(),
  456. bogosum/(500000/HZ),
  457. (bogosum/(5000/HZ))%100);
  458. Dprintk("Before bogocount - setting activated=1.\n");
  459. }
  460. static inline void __inquire_remote_apic(int apicid)
  461. {
  462. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  463. char *names[] = { "ID", "VERSION", "SPIV" };
  464. int timeout;
  465. u32 status;
  466. printk(KERN_INFO "Inquiring remote APIC #%d...\n", apicid);
  467. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  468. printk(KERN_INFO "... APIC #%d %s: ", apicid, names[i]);
  469. /*
  470. * Wait for idle.
  471. */
  472. status = safe_apic_wait_icr_idle();
  473. if (status)
  474. printk(KERN_CONT
  475. "a previous APIC delivery may have failed\n");
  476. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
  477. apic_write_around(APIC_ICR, APIC_DM_REMRD | regs[i]);
  478. timeout = 0;
  479. do {
  480. udelay(100);
  481. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  482. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  483. switch (status) {
  484. case APIC_ICR_RR_VALID:
  485. status = apic_read(APIC_RRR);
  486. printk(KERN_CONT "%08x\n", status);
  487. break;
  488. default:
  489. printk(KERN_CONT "failed\n");
  490. }
  491. }
  492. }
  493. #ifdef WAKE_SECONDARY_VIA_NMI
  494. /*
  495. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  496. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  497. * won't ... remember to clear down the APIC, etc later.
  498. */
  499. static int __devinit
  500. wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
  501. {
  502. unsigned long send_status, accept_status = 0;
  503. int maxlvt;
  504. /* Target chip */
  505. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(logical_apicid));
  506. /* Boot on the stack */
  507. /* Kick the second */
  508. apic_write_around(APIC_ICR, APIC_DM_NMI | APIC_DEST_LOGICAL);
  509. Dprintk("Waiting for send to finish...\n");
  510. send_status = safe_apic_wait_icr_idle();
  511. /*
  512. * Give the other CPU some time to accept the IPI.
  513. */
  514. udelay(200);
  515. /*
  516. * Due to the Pentium erratum 3AP.
  517. */
  518. maxlvt = lapic_get_maxlvt();
  519. if (maxlvt > 3) {
  520. apic_read_around(APIC_SPIV);
  521. apic_write(APIC_ESR, 0);
  522. }
  523. accept_status = (apic_read(APIC_ESR) & 0xEF);
  524. Dprintk("NMI sent.\n");
  525. if (send_status)
  526. printk(KERN_ERR "APIC never delivered???\n");
  527. if (accept_status)
  528. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  529. return (send_status | accept_status);
  530. }
  531. #endif /* WAKE_SECONDARY_VIA_NMI */
  532. #ifdef WAKE_SECONDARY_VIA_INIT
  533. static int __devinit
  534. wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
  535. {
  536. unsigned long send_status, accept_status = 0;
  537. int maxlvt, num_starts, j;
  538. if (get_uv_system_type() == UV_NON_UNIQUE_APIC) {
  539. send_status = uv_wakeup_secondary(phys_apicid, start_eip);
  540. atomic_set(&init_deasserted, 1);
  541. return send_status;
  542. }
  543. /*
  544. * Be paranoid about clearing APIC errors.
  545. */
  546. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  547. apic_read_around(APIC_SPIV);
  548. apic_write(APIC_ESR, 0);
  549. apic_read(APIC_ESR);
  550. }
  551. Dprintk("Asserting INIT.\n");
  552. /*
  553. * Turn INIT on target chip
  554. */
  555. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  556. /*
  557. * Send IPI
  558. */
  559. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
  560. | APIC_DM_INIT);
  561. Dprintk("Waiting for send to finish...\n");
  562. send_status = safe_apic_wait_icr_idle();
  563. mdelay(10);
  564. Dprintk("Deasserting INIT.\n");
  565. /* Target chip */
  566. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  567. /* Send IPI */
  568. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
  569. Dprintk("Waiting for send to finish...\n");
  570. send_status = safe_apic_wait_icr_idle();
  571. mb();
  572. atomic_set(&init_deasserted, 1);
  573. /*
  574. * Should we send STARTUP IPIs ?
  575. *
  576. * Determine this based on the APIC version.
  577. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  578. */
  579. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  580. num_starts = 2;
  581. else
  582. num_starts = 0;
  583. /*
  584. * Paravirt / VMI wants a startup IPI hook here to set up the
  585. * target processor state.
  586. */
  587. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  588. (unsigned long)stack_start.sp);
  589. /*
  590. * Run STARTUP IPI loop.
  591. */
  592. Dprintk("#startup loops: %d.\n", num_starts);
  593. maxlvt = lapic_get_maxlvt();
  594. for (j = 1; j <= num_starts; j++) {
  595. Dprintk("Sending STARTUP #%d.\n", j);
  596. apic_read_around(APIC_SPIV);
  597. apic_write(APIC_ESR, 0);
  598. apic_read(APIC_ESR);
  599. Dprintk("After apic_write.\n");
  600. /*
  601. * STARTUP IPI
  602. */
  603. /* Target chip */
  604. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  605. /* Boot on the stack */
  606. /* Kick the second */
  607. apic_write_around(APIC_ICR, APIC_DM_STARTUP
  608. | (start_eip >> 12));
  609. /*
  610. * Give the other CPU some time to accept the IPI.
  611. */
  612. udelay(300);
  613. Dprintk("Startup point 1.\n");
  614. Dprintk("Waiting for send to finish...\n");
  615. send_status = safe_apic_wait_icr_idle();
  616. /*
  617. * Give the other CPU some time to accept the IPI.
  618. */
  619. udelay(200);
  620. /*
  621. * Due to the Pentium erratum 3AP.
  622. */
  623. if (maxlvt > 3) {
  624. apic_read_around(APIC_SPIV);
  625. apic_write(APIC_ESR, 0);
  626. }
  627. accept_status = (apic_read(APIC_ESR) & 0xEF);
  628. if (send_status || accept_status)
  629. break;
  630. }
  631. Dprintk("After Startup.\n");
  632. if (send_status)
  633. printk(KERN_ERR "APIC never delivered???\n");
  634. if (accept_status)
  635. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  636. return (send_status | accept_status);
  637. }
  638. #endif /* WAKE_SECONDARY_VIA_INIT */
  639. struct create_idle {
  640. struct work_struct work;
  641. struct task_struct *idle;
  642. struct completion done;
  643. int cpu;
  644. };
  645. static void __cpuinit do_fork_idle(struct work_struct *work)
  646. {
  647. struct create_idle *c_idle =
  648. container_of(work, struct create_idle, work);
  649. c_idle->idle = fork_idle(c_idle->cpu);
  650. complete(&c_idle->done);
  651. }
  652. #ifdef CONFIG_X86_64
  653. /*
  654. * Allocate node local memory for the AP pda.
  655. *
  656. * Must be called after the _cpu_pda pointer table is initialized.
  657. */
  658. static int __cpuinit get_local_pda(int cpu)
  659. {
  660. struct x8664_pda *oldpda, *newpda;
  661. unsigned long size = sizeof(struct x8664_pda);
  662. int node = cpu_to_node(cpu);
  663. if (cpu_pda(cpu) && !cpu_pda(cpu)->in_bootmem)
  664. return 0;
  665. oldpda = cpu_pda(cpu);
  666. newpda = kmalloc_node(size, GFP_ATOMIC, node);
  667. if (!newpda) {
  668. printk(KERN_ERR "Could not allocate node local PDA "
  669. "for CPU %d on node %d\n", cpu, node);
  670. if (oldpda)
  671. return 0; /* have a usable pda */
  672. else
  673. return -1;
  674. }
  675. if (oldpda) {
  676. memcpy(newpda, oldpda, size);
  677. if (!after_bootmem)
  678. free_bootmem((unsigned long)oldpda, size);
  679. }
  680. newpda->in_bootmem = 0;
  681. cpu_pda(cpu) = newpda;
  682. return 0;
  683. }
  684. #endif /* CONFIG_X86_64 */
  685. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  686. /*
  687. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  688. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  689. * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
  690. */
  691. {
  692. unsigned long boot_error = 0;
  693. int timeout;
  694. unsigned long start_ip;
  695. unsigned short nmi_high = 0, nmi_low = 0;
  696. struct create_idle c_idle = {
  697. .cpu = cpu,
  698. .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
  699. };
  700. INIT_WORK(&c_idle.work, do_fork_idle);
  701. #ifdef CONFIG_X86_64
  702. /* Allocate node local memory for AP pdas */
  703. if (cpu > 0) {
  704. boot_error = get_local_pda(cpu);
  705. if (boot_error)
  706. goto restore_state;
  707. /* if can't get pda memory, can't start cpu */
  708. }
  709. #endif
  710. alternatives_smp_switch(1);
  711. c_idle.idle = get_idle_for_cpu(cpu);
  712. /*
  713. * We can't use kernel_thread since we must avoid to
  714. * reschedule the child.
  715. */
  716. if (c_idle.idle) {
  717. c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
  718. (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
  719. init_idle(c_idle.idle, cpu);
  720. goto do_rest;
  721. }
  722. if (!keventd_up() || current_is_keventd())
  723. c_idle.work.func(&c_idle.work);
  724. else {
  725. schedule_work(&c_idle.work);
  726. wait_for_completion(&c_idle.done);
  727. }
  728. if (IS_ERR(c_idle.idle)) {
  729. printk("failed fork for CPU %d\n", cpu);
  730. return PTR_ERR(c_idle.idle);
  731. }
  732. set_idle_for_cpu(cpu, c_idle.idle);
  733. do_rest:
  734. #ifdef CONFIG_X86_32
  735. per_cpu(current_task, cpu) = c_idle.idle;
  736. init_gdt(cpu);
  737. /* Stack for startup_32 can be just as for start_secondary onwards */
  738. irq_ctx_init(cpu);
  739. #else
  740. cpu_pda(cpu)->pcurrent = c_idle.idle;
  741. load_sp0(&per_cpu(init_tss, cpu), &c_idle.idle->thread);
  742. clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
  743. #endif
  744. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  745. initial_code = (unsigned long)start_secondary;
  746. stack_start.sp = (void *) c_idle.idle->thread.sp;
  747. /* start_ip had better be page-aligned! */
  748. start_ip = setup_trampoline();
  749. /* So we see what's up */
  750. printk(KERN_INFO "Booting processor %d/%d ip %lx\n",
  751. cpu, apicid, start_ip);
  752. /*
  753. * This grunge runs the startup process for
  754. * the targeted processor.
  755. */
  756. atomic_set(&init_deasserted, 0);
  757. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  758. Dprintk("Setting warm reset code and vector.\n");
  759. store_NMI_vector(&nmi_high, &nmi_low);
  760. smpboot_setup_warm_reset_vector(start_ip);
  761. /*
  762. * Be paranoid about clearing APIC errors.
  763. */
  764. apic_write(APIC_ESR, 0);
  765. apic_read(APIC_ESR);
  766. }
  767. /*
  768. * Starting actual IPI sequence...
  769. */
  770. boot_error = wakeup_secondary_cpu(apicid, start_ip);
  771. if (!boot_error) {
  772. /*
  773. * allow APs to start initializing.
  774. */
  775. Dprintk("Before Callout %d.\n", cpu);
  776. cpu_set(cpu, cpu_callout_map);
  777. Dprintk("After Callout %d.\n", cpu);
  778. /*
  779. * Wait 5s total for a response
  780. */
  781. for (timeout = 0; timeout < 50000; timeout++) {
  782. if (cpu_isset(cpu, cpu_callin_map))
  783. break; /* It has booted */
  784. udelay(100);
  785. }
  786. if (cpu_isset(cpu, cpu_callin_map)) {
  787. /* number CPUs logically, starting from 1 (BSP is 0) */
  788. Dprintk("OK.\n");
  789. printk(KERN_INFO "CPU%d: ", cpu);
  790. print_cpu_info(&cpu_data(cpu));
  791. Dprintk("CPU has booted.\n");
  792. } else {
  793. boot_error = 1;
  794. if (*((volatile unsigned char *)trampoline_base)
  795. == 0xA5)
  796. /* trampoline started but...? */
  797. printk(KERN_ERR "Stuck ??\n");
  798. else
  799. /* trampoline code not run */
  800. printk(KERN_ERR "Not responding.\n");
  801. if (get_uv_system_type() != UV_NON_UNIQUE_APIC)
  802. inquire_remote_apic(apicid);
  803. }
  804. }
  805. restore_state:
  806. if (boot_error) {
  807. /* Try to put things back the way they were before ... */
  808. unmap_cpu_to_logical_apicid(cpu);
  809. #ifdef CONFIG_X86_64
  810. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  811. #endif
  812. cpu_clear(cpu, cpu_callout_map); /* was set by do_boot_cpu() */
  813. cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
  814. cpu_clear(cpu, cpu_present_map);
  815. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  816. }
  817. /* mark "stuck" area as not stuck */
  818. *((volatile unsigned long *)trampoline_base) = 0;
  819. /*
  820. * Cleanup possible dangling ends...
  821. */
  822. smpboot_restore_warm_reset_vector();
  823. return boot_error;
  824. }
  825. int __cpuinit native_cpu_up(unsigned int cpu)
  826. {
  827. int apicid = cpu_present_to_apicid(cpu);
  828. unsigned long flags;
  829. int err;
  830. WARN_ON(irqs_disabled());
  831. Dprintk("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  832. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  833. !physid_isset(apicid, phys_cpu_present_map)) {
  834. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  835. return -EINVAL;
  836. }
  837. /*
  838. * Already booted CPU?
  839. */
  840. if (cpu_isset(cpu, cpu_callin_map)) {
  841. Dprintk("do_boot_cpu %d Already started\n", cpu);
  842. return -ENOSYS;
  843. }
  844. /*
  845. * Save current MTRR state in case it was changed since early boot
  846. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  847. */
  848. mtrr_save_state();
  849. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  850. #ifdef CONFIG_X86_32
  851. /* init low mem mapping */
  852. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
  853. min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
  854. flush_tlb_all();
  855. low_mappings = 1;
  856. err = do_boot_cpu(apicid, cpu);
  857. zap_low_mappings();
  858. low_mappings = 0;
  859. #else
  860. err = do_boot_cpu(apicid, cpu);
  861. #endif
  862. if (err) {
  863. Dprintk("do_boot_cpu failed %d\n", err);
  864. return -EIO;
  865. }
  866. /*
  867. * Check TSC synchronization with the AP (keep irqs disabled
  868. * while doing so):
  869. */
  870. local_irq_save(flags);
  871. check_tsc_sync_source(cpu);
  872. local_irq_restore(flags);
  873. while (!cpu_online(cpu)) {
  874. cpu_relax();
  875. touch_nmi_watchdog();
  876. }
  877. return 0;
  878. }
  879. /*
  880. * Fall back to non SMP mode after errors.
  881. *
  882. * RED-PEN audit/test this more. I bet there is more state messed up here.
  883. */
  884. static __init void disable_smp(void)
  885. {
  886. cpu_present_map = cpumask_of_cpu(0);
  887. cpu_possible_map = cpumask_of_cpu(0);
  888. smpboot_clear_io_apic_irqs();
  889. if (smp_found_config)
  890. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  891. else
  892. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  893. map_cpu_to_logical_apicid();
  894. cpu_set(0, per_cpu(cpu_sibling_map, 0));
  895. cpu_set(0, per_cpu(cpu_core_map, 0));
  896. }
  897. /*
  898. * Various sanity checks.
  899. */
  900. static int __init smp_sanity_check(unsigned max_cpus)
  901. {
  902. preempt_disable();
  903. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  904. printk(KERN_WARNING "weird, boot CPU (#%d) not listed"
  905. "by the BIOS.\n", hard_smp_processor_id());
  906. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  907. }
  908. /*
  909. * If we couldn't find an SMP configuration at boot time,
  910. * get out of here now!
  911. */
  912. if (!smp_found_config && !acpi_lapic) {
  913. preempt_enable();
  914. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  915. disable_smp();
  916. if (APIC_init_uniprocessor())
  917. printk(KERN_NOTICE "Local APIC not detected."
  918. " Using dummy APIC emulation.\n");
  919. return -1;
  920. }
  921. /*
  922. * Should not be necessary because the MP table should list the boot
  923. * CPU too, but we do it for the sake of robustness anyway.
  924. */
  925. if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
  926. printk(KERN_NOTICE
  927. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  928. boot_cpu_physical_apicid);
  929. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  930. }
  931. preempt_enable();
  932. /*
  933. * If we couldn't find a local APIC, then get out of here now!
  934. */
  935. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  936. !cpu_has_apic) {
  937. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  938. boot_cpu_physical_apicid);
  939. printk(KERN_ERR "... forcing use of dummy APIC emulation."
  940. "(tell your hw vendor)\n");
  941. smpboot_clear_io_apic();
  942. return -1;
  943. }
  944. verify_local_APIC();
  945. /*
  946. * If SMP should be disabled, then really disable it!
  947. */
  948. if (!max_cpus) {
  949. printk(KERN_INFO "SMP mode deactivated.\n");
  950. smpboot_clear_io_apic();
  951. localise_nmi_watchdog();
  952. connect_bsp_APIC();
  953. setup_local_APIC();
  954. end_local_APIC_setup();
  955. return -1;
  956. }
  957. return 0;
  958. }
  959. static void __init smp_cpu_index_default(void)
  960. {
  961. int i;
  962. struct cpuinfo_x86 *c;
  963. for_each_possible_cpu(i) {
  964. c = &cpu_data(i);
  965. /* mark all to hotplug */
  966. c->cpu_index = NR_CPUS;
  967. }
  968. }
  969. /*
  970. * Prepare for SMP bootup. The MP table or ACPI has been read
  971. * earlier. Just do some sanity checking here and enable APIC mode.
  972. */
  973. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  974. {
  975. preempt_disable();
  976. nmi_watchdog_default();
  977. smp_cpu_index_default();
  978. current_cpu_data = boot_cpu_data;
  979. cpu_callin_map = cpumask_of_cpu(0);
  980. mb();
  981. /*
  982. * Setup boot CPU information
  983. */
  984. smp_store_cpu_info(0); /* Final full version of the data */
  985. boot_cpu_logical_apicid = logical_smp_processor_id();
  986. current_thread_info()->cpu = 0; /* needed? */
  987. set_cpu_sibling_map(0);
  988. if (smp_sanity_check(max_cpus) < 0) {
  989. printk(KERN_INFO "SMP disabled\n");
  990. disable_smp();
  991. goto out;
  992. }
  993. preempt_disable();
  994. if (GET_APIC_ID(read_apic_id()) != boot_cpu_physical_apicid) {
  995. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  996. GET_APIC_ID(read_apic_id()), boot_cpu_physical_apicid);
  997. /* Or can we switch back to PIC here? */
  998. }
  999. preempt_enable();
  1000. connect_bsp_APIC();
  1001. /*
  1002. * Switch from PIC to APIC mode.
  1003. */
  1004. setup_local_APIC();
  1005. #ifdef CONFIG_X86_64
  1006. /*
  1007. * Enable IO APIC before setting up error vector
  1008. */
  1009. if (!skip_ioapic_setup && nr_ioapics)
  1010. enable_IO_APIC();
  1011. #endif
  1012. end_local_APIC_setup();
  1013. map_cpu_to_logical_apicid();
  1014. setup_portio_remap();
  1015. smpboot_setup_io_apic();
  1016. /*
  1017. * Set up local APIC timer on boot CPU.
  1018. */
  1019. printk(KERN_INFO "CPU%d: ", 0);
  1020. print_cpu_info(&cpu_data(0));
  1021. setup_boot_clock();
  1022. out:
  1023. preempt_enable();
  1024. }
  1025. /*
  1026. * Early setup to make printk work.
  1027. */
  1028. void __init native_smp_prepare_boot_cpu(void)
  1029. {
  1030. int me = smp_processor_id();
  1031. #ifdef CONFIG_X86_32
  1032. init_gdt(me);
  1033. #endif
  1034. switch_to_new_gdt();
  1035. /* already set me in cpu_online_map in boot_cpu_init() */
  1036. cpu_set(me, cpu_callout_map);
  1037. per_cpu(cpu_state, me) = CPU_ONLINE;
  1038. }
  1039. void __init native_smp_cpus_done(unsigned int max_cpus)
  1040. {
  1041. Dprintk("Boot done.\n");
  1042. impress_friends();
  1043. smp_checks();
  1044. #ifdef CONFIG_X86_IO_APIC
  1045. setup_ioapic_dest();
  1046. #endif
  1047. check_nmi_watchdog();
  1048. }
  1049. #ifdef CONFIG_HOTPLUG_CPU
  1050. # ifdef CONFIG_X86_32
  1051. void cpu_exit_clear(void)
  1052. {
  1053. int cpu = raw_smp_processor_id();
  1054. idle_task_exit();
  1055. cpu_uninit();
  1056. irq_ctx_exit(cpu);
  1057. cpu_clear(cpu, cpu_callout_map);
  1058. cpu_clear(cpu, cpu_callin_map);
  1059. unmap_cpu_to_logical_apicid(cpu);
  1060. }
  1061. # endif /* CONFIG_X86_32 */
  1062. static void remove_siblinginfo(int cpu)
  1063. {
  1064. int sibling;
  1065. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1066. for_each_cpu_mask(sibling, per_cpu(cpu_core_map, cpu)) {
  1067. cpu_clear(cpu, per_cpu(cpu_core_map, sibling));
  1068. /*/
  1069. * last thread sibling in this cpu core going down
  1070. */
  1071. if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1)
  1072. cpu_data(sibling).booted_cores--;
  1073. }
  1074. for_each_cpu_mask(sibling, per_cpu(cpu_sibling_map, cpu))
  1075. cpu_clear(cpu, per_cpu(cpu_sibling_map, sibling));
  1076. cpus_clear(per_cpu(cpu_sibling_map, cpu));
  1077. cpus_clear(per_cpu(cpu_core_map, cpu));
  1078. c->phys_proc_id = 0;
  1079. c->cpu_core_id = 0;
  1080. cpu_clear(cpu, cpu_sibling_setup_map);
  1081. }
  1082. static int additional_cpus __initdata = -1;
  1083. static __init int setup_additional_cpus(char *s)
  1084. {
  1085. return s && get_option(&s, &additional_cpus) ? 0 : -EINVAL;
  1086. }
  1087. early_param("additional_cpus", setup_additional_cpus);
  1088. /*
  1089. * cpu_possible_map should be static, it cannot change as cpu's
  1090. * are onlined, or offlined. The reason is per-cpu data-structures
  1091. * are allocated by some modules at init time, and dont expect to
  1092. * do this dynamically on cpu arrival/departure.
  1093. * cpu_present_map on the other hand can change dynamically.
  1094. * In case when cpu_hotplug is not compiled, then we resort to current
  1095. * behaviour, which is cpu_possible == cpu_present.
  1096. * - Ashok Raj
  1097. *
  1098. * Three ways to find out the number of additional hotplug CPUs:
  1099. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  1100. * - The user can overwrite it with additional_cpus=NUM
  1101. * - Otherwise don't reserve additional CPUs.
  1102. * We do this because additional CPUs waste a lot of memory.
  1103. * -AK
  1104. */
  1105. __init void prefill_possible_map(void)
  1106. {
  1107. int i;
  1108. int possible;
  1109. if (additional_cpus == -1) {
  1110. if (disabled_cpus > 0)
  1111. additional_cpus = disabled_cpus;
  1112. else
  1113. additional_cpus = 0;
  1114. }
  1115. possible = num_processors + additional_cpus;
  1116. if (possible > NR_CPUS)
  1117. possible = NR_CPUS;
  1118. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  1119. possible, max_t(int, possible - num_processors, 0));
  1120. for (i = 0; i < possible; i++)
  1121. cpu_set(i, cpu_possible_map);
  1122. nr_cpu_ids = possible;
  1123. }
  1124. static void __ref remove_cpu_from_maps(int cpu)
  1125. {
  1126. cpu_clear(cpu, cpu_online_map);
  1127. #ifdef CONFIG_X86_64
  1128. cpu_clear(cpu, cpu_callout_map);
  1129. cpu_clear(cpu, cpu_callin_map);
  1130. /* was set by cpu_init() */
  1131. clear_bit(cpu, (unsigned long *)&cpu_initialized);
  1132. numa_remove_cpu(cpu);
  1133. #endif
  1134. }
  1135. int __cpu_disable(void)
  1136. {
  1137. int cpu = smp_processor_id();
  1138. /*
  1139. * Perhaps use cpufreq to drop frequency, but that could go
  1140. * into generic code.
  1141. *
  1142. * We won't take down the boot processor on i386 due to some
  1143. * interrupts only being able to be serviced by the BSP.
  1144. * Especially so if we're not using an IOAPIC -zwane
  1145. */
  1146. if (cpu == 0)
  1147. return -EBUSY;
  1148. if (nmi_watchdog == NMI_LOCAL_APIC)
  1149. stop_apic_nmi_watchdog(NULL);
  1150. clear_local_APIC();
  1151. /*
  1152. * HACK:
  1153. * Allow any queued timer interrupts to get serviced
  1154. * This is only a temporary solution until we cleanup
  1155. * fixup_irqs as we do for IA64.
  1156. */
  1157. local_irq_enable();
  1158. mdelay(1);
  1159. local_irq_disable();
  1160. remove_siblinginfo(cpu);
  1161. /* It's now safe to remove this processor from the online map */
  1162. remove_cpu_from_maps(cpu);
  1163. fixup_irqs(cpu_online_map);
  1164. return 0;
  1165. }
  1166. void __cpu_die(unsigned int cpu)
  1167. {
  1168. /* We don't do anything here: idle task is faking death itself. */
  1169. unsigned int i;
  1170. for (i = 0; i < 10; i++) {
  1171. /* They ack this in play_dead by setting CPU_DEAD */
  1172. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1173. printk(KERN_INFO "CPU %d is now offline\n", cpu);
  1174. if (1 == num_online_cpus())
  1175. alternatives_smp_switch(0);
  1176. return;
  1177. }
  1178. msleep(100);
  1179. }
  1180. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  1181. }
  1182. #else /* ... !CONFIG_HOTPLUG_CPU */
  1183. int __cpu_disable(void)
  1184. {
  1185. return -ENOSYS;
  1186. }
  1187. void __cpu_die(unsigned int cpu)
  1188. {
  1189. /* We said "no" in __cpu_disable */
  1190. BUG();
  1191. }
  1192. #endif
  1193. /*
  1194. * If the BIOS enumerates physical processors before logical,
  1195. * maxcpus=N at enumeration-time can be used to disable HT.
  1196. */
  1197. static int __init parse_maxcpus(char *arg)
  1198. {
  1199. extern unsigned int maxcpus;
  1200. maxcpus = simple_strtoul(arg, NULL, 0);
  1201. return 0;
  1202. }
  1203. early_param("maxcpus", parse_maxcpus);