i2c-piix4.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458
  1. /*
  2. piix4.c - Part of lm_sensors, Linux kernel modules for hardware
  3. monitoring
  4. Copyright (c) 1998 - 2002 Frodo Looijaard <frodol@dds.nl> and
  5. Philip Edelbrock <phil@netroedge.com>
  6. This program is free software; you can redistribute it and/or modify
  7. it under the terms of the GNU General Public License as published by
  8. the Free Software Foundation; either version 2 of the License, or
  9. (at your option) any later version.
  10. This program is distributed in the hope that it will be useful,
  11. but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. GNU General Public License for more details.
  14. You should have received a copy of the GNU General Public License
  15. along with this program; if not, write to the Free Software
  16. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. /*
  19. Supports:
  20. Intel PIIX4, 440MX
  21. Serverworks OSB4, CSB5, CSB6, HT-1000
  22. ATI IXP200, IXP300, IXP400, SB600, SB700, SB800
  23. SMSC Victory66
  24. Note: we assume there can only be one device, with one SMBus interface.
  25. */
  26. #include <linux/module.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/pci.h>
  29. #include <linux/kernel.h>
  30. #include <linux/delay.h>
  31. #include <linux/stddef.h>
  32. #include <linux/ioport.h>
  33. #include <linux/i2c.h>
  34. #include <linux/init.h>
  35. #include <linux/dmi.h>
  36. #include <asm/io.h>
  37. struct sd {
  38. const unsigned short mfr;
  39. const unsigned short dev;
  40. const unsigned char fn;
  41. const char *name;
  42. };
  43. /* PIIX4 SMBus address offsets */
  44. #define SMBHSTSTS (0 + piix4_smba)
  45. #define SMBHSLVSTS (1 + piix4_smba)
  46. #define SMBHSTCNT (2 + piix4_smba)
  47. #define SMBHSTCMD (3 + piix4_smba)
  48. #define SMBHSTADD (4 + piix4_smba)
  49. #define SMBHSTDAT0 (5 + piix4_smba)
  50. #define SMBHSTDAT1 (6 + piix4_smba)
  51. #define SMBBLKDAT (7 + piix4_smba)
  52. #define SMBSLVCNT (8 + piix4_smba)
  53. #define SMBSHDWCMD (9 + piix4_smba)
  54. #define SMBSLVEVT (0xA + piix4_smba)
  55. #define SMBSLVDAT (0xC + piix4_smba)
  56. /* count for request_region */
  57. #define SMBIOSIZE 8
  58. /* PCI Address Constants */
  59. #define SMBBA 0x090
  60. #define SMBHSTCFG 0x0D2
  61. #define SMBSLVC 0x0D3
  62. #define SMBSHDW1 0x0D4
  63. #define SMBSHDW2 0x0D5
  64. #define SMBREV 0x0D6
  65. /* Other settings */
  66. #define MAX_TIMEOUT 500
  67. #define ENABLE_INT9 0
  68. /* PIIX4 constants */
  69. #define PIIX4_QUICK 0x00
  70. #define PIIX4_BYTE 0x04
  71. #define PIIX4_BYTE_DATA 0x08
  72. #define PIIX4_WORD_DATA 0x0C
  73. #define PIIX4_BLOCK_DATA 0x14
  74. /* insmod parameters */
  75. /* If force is set to anything different from 0, we forcibly enable the
  76. PIIX4. DANGEROUS! */
  77. static int force;
  78. module_param (force, int, 0);
  79. MODULE_PARM_DESC(force, "Forcibly enable the PIIX4. DANGEROUS!");
  80. /* If force_addr is set to anything different from 0, we forcibly enable
  81. the PIIX4 at the given address. VERY DANGEROUS! */
  82. static int force_addr;
  83. module_param (force_addr, int, 0);
  84. MODULE_PARM_DESC(force_addr,
  85. "Forcibly enable the PIIX4 at the given address. "
  86. "EXTREMELY DANGEROUS!");
  87. static int piix4_transaction(void);
  88. static unsigned short piix4_smba;
  89. static struct pci_driver piix4_driver;
  90. static struct i2c_adapter piix4_adapter;
  91. static struct dmi_system_id __devinitdata piix4_dmi_table[] = {
  92. {
  93. .ident = "IBM",
  94. .matches = { DMI_MATCH(DMI_SYS_VENDOR, "IBM"), },
  95. },
  96. { },
  97. };
  98. static int __devinit piix4_setup(struct pci_dev *PIIX4_dev,
  99. const struct pci_device_id *id)
  100. {
  101. unsigned char temp;
  102. dev_info(&PIIX4_dev->dev, "Found %s device\n", pci_name(PIIX4_dev));
  103. /* Don't access SMBus on IBM systems which get corrupted eeproms */
  104. if (dmi_check_system(piix4_dmi_table) &&
  105. PIIX4_dev->vendor == PCI_VENDOR_ID_INTEL) {
  106. dev_err(&PIIX4_dev->dev, "IBM system detected; this module "
  107. "may corrupt your serial eeprom! Refusing to load "
  108. "module!\n");
  109. return -EPERM;
  110. }
  111. /* Determine the address of the SMBus areas */
  112. if (force_addr) {
  113. piix4_smba = force_addr & 0xfff0;
  114. force = 0;
  115. } else {
  116. pci_read_config_word(PIIX4_dev, SMBBA, &piix4_smba);
  117. piix4_smba &= 0xfff0;
  118. if(piix4_smba == 0) {
  119. dev_err(&PIIX4_dev->dev, "SMB base address "
  120. "uninitialized - upgrade BIOS or use "
  121. "force_addr=0xaddr\n");
  122. return -ENODEV;
  123. }
  124. }
  125. if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) {
  126. dev_err(&PIIX4_dev->dev, "SMB region 0x%x already in use!\n",
  127. piix4_smba);
  128. return -ENODEV;
  129. }
  130. pci_read_config_byte(PIIX4_dev, SMBHSTCFG, &temp);
  131. /* If force_addr is set, we program the new address here. Just to make
  132. sure, we disable the PIIX4 first. */
  133. if (force_addr) {
  134. pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp & 0xfe);
  135. pci_write_config_word(PIIX4_dev, SMBBA, piix4_smba);
  136. pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp | 0x01);
  137. dev_info(&PIIX4_dev->dev, "WARNING: SMBus interface set to "
  138. "new address %04x!\n", piix4_smba);
  139. } else if ((temp & 1) == 0) {
  140. if (force) {
  141. /* This should never need to be done, but has been
  142. * noted that many Dell machines have the SMBus
  143. * interface on the PIIX4 disabled!? NOTE: This assumes
  144. * I/O space and other allocations WERE done by the
  145. * Bios! Don't complain if your hardware does weird
  146. * things after enabling this. :') Check for Bios
  147. * updates before resorting to this.
  148. */
  149. pci_write_config_byte(PIIX4_dev, SMBHSTCFG,
  150. temp | 1);
  151. dev_printk(KERN_NOTICE, &PIIX4_dev->dev,
  152. "WARNING: SMBus interface has been "
  153. "FORCEFULLY ENABLED!\n");
  154. } else {
  155. dev_err(&PIIX4_dev->dev,
  156. "Host SMBus controller not enabled!\n");
  157. release_region(piix4_smba, SMBIOSIZE);
  158. piix4_smba = 0;
  159. return -ENODEV;
  160. }
  161. }
  162. if (((temp & 0x0E) == 8) || ((temp & 0x0E) == 2))
  163. dev_dbg(&PIIX4_dev->dev, "Using Interrupt 9 for SMBus.\n");
  164. else if ((temp & 0x0E) == 0)
  165. dev_dbg(&PIIX4_dev->dev, "Using Interrupt SMI# for SMBus.\n");
  166. else
  167. dev_err(&PIIX4_dev->dev, "Illegal Interrupt configuration "
  168. "(or code out of date)!\n");
  169. pci_read_config_byte(PIIX4_dev, SMBREV, &temp);
  170. dev_dbg(&PIIX4_dev->dev, "SMBREV = 0x%X\n", temp);
  171. dev_dbg(&PIIX4_dev->dev, "SMBA = 0x%X\n", piix4_smba);
  172. return 0;
  173. }
  174. /* Another internally used function */
  175. static int piix4_transaction(void)
  176. {
  177. int temp;
  178. int result = 0;
  179. int timeout = 0;
  180. dev_dbg(&piix4_adapter.dev, "Transaction (pre): CNT=%02x, CMD=%02x, "
  181. "ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT),
  182. inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0),
  183. inb_p(SMBHSTDAT1));
  184. /* Make sure the SMBus host is ready to start transmitting */
  185. if ((temp = inb_p(SMBHSTSTS)) != 0x00) {
  186. dev_dbg(&piix4_adapter.dev, "SMBus busy (%02x). "
  187. "Resetting...\n", temp);
  188. outb_p(temp, SMBHSTSTS);
  189. if ((temp = inb_p(SMBHSTSTS)) != 0x00) {
  190. dev_err(&piix4_adapter.dev, "Failed! (%02x)\n", temp);
  191. return -1;
  192. } else {
  193. dev_dbg(&piix4_adapter.dev, "Successful!\n");
  194. }
  195. }
  196. /* start the transaction by setting bit 6 */
  197. outb_p(inb(SMBHSTCNT) | 0x040, SMBHSTCNT);
  198. /* We will always wait for a fraction of a second! (See PIIX4 docs errata) */
  199. do {
  200. msleep(1);
  201. temp = inb_p(SMBHSTSTS);
  202. } while ((temp & 0x01) && (timeout++ < MAX_TIMEOUT));
  203. /* If the SMBus is still busy, we give up */
  204. if (timeout >= MAX_TIMEOUT) {
  205. dev_err(&piix4_adapter.dev, "SMBus Timeout!\n");
  206. result = -1;
  207. }
  208. if (temp & 0x10) {
  209. result = -1;
  210. dev_err(&piix4_adapter.dev, "Error: Failed bus transaction\n");
  211. }
  212. if (temp & 0x08) {
  213. result = -1;
  214. dev_dbg(&piix4_adapter.dev, "Bus collision! SMBus may be "
  215. "locked until next hard reset. (sorry!)\n");
  216. /* Clock stops and slave is stuck in mid-transmission */
  217. }
  218. if (temp & 0x04) {
  219. result = -1;
  220. dev_dbg(&piix4_adapter.dev, "Error: no response!\n");
  221. }
  222. if (inb_p(SMBHSTSTS) != 0x00)
  223. outb_p(inb(SMBHSTSTS), SMBHSTSTS);
  224. if ((temp = inb_p(SMBHSTSTS)) != 0x00) {
  225. dev_err(&piix4_adapter.dev, "Failed reset at end of "
  226. "transaction (%02x)\n", temp);
  227. }
  228. dev_dbg(&piix4_adapter.dev, "Transaction (post): CNT=%02x, CMD=%02x, "
  229. "ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT),
  230. inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0),
  231. inb_p(SMBHSTDAT1));
  232. return result;
  233. }
  234. /* Return -1 on error. */
  235. static s32 piix4_access(struct i2c_adapter * adap, u16 addr,
  236. unsigned short flags, char read_write,
  237. u8 command, int size, union i2c_smbus_data * data)
  238. {
  239. int i, len;
  240. switch (size) {
  241. case I2C_SMBUS_PROC_CALL:
  242. dev_err(&adap->dev, "I2C_SMBUS_PROC_CALL not supported!\n");
  243. return -1;
  244. case I2C_SMBUS_QUICK:
  245. outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
  246. SMBHSTADD);
  247. size = PIIX4_QUICK;
  248. break;
  249. case I2C_SMBUS_BYTE:
  250. outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
  251. SMBHSTADD);
  252. if (read_write == I2C_SMBUS_WRITE)
  253. outb_p(command, SMBHSTCMD);
  254. size = PIIX4_BYTE;
  255. break;
  256. case I2C_SMBUS_BYTE_DATA:
  257. outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
  258. SMBHSTADD);
  259. outb_p(command, SMBHSTCMD);
  260. if (read_write == I2C_SMBUS_WRITE)
  261. outb_p(data->byte, SMBHSTDAT0);
  262. size = PIIX4_BYTE_DATA;
  263. break;
  264. case I2C_SMBUS_WORD_DATA:
  265. outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
  266. SMBHSTADD);
  267. outb_p(command, SMBHSTCMD);
  268. if (read_write == I2C_SMBUS_WRITE) {
  269. outb_p(data->word & 0xff, SMBHSTDAT0);
  270. outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1);
  271. }
  272. size = PIIX4_WORD_DATA;
  273. break;
  274. case I2C_SMBUS_BLOCK_DATA:
  275. outb_p(((addr & 0x7f) << 1) | (read_write & 0x01),
  276. SMBHSTADD);
  277. outb_p(command, SMBHSTCMD);
  278. if (read_write == I2C_SMBUS_WRITE) {
  279. len = data->block[0];
  280. if (len < 0)
  281. len = 0;
  282. if (len > 32)
  283. len = 32;
  284. outb_p(len, SMBHSTDAT0);
  285. i = inb_p(SMBHSTCNT); /* Reset SMBBLKDAT */
  286. for (i = 1; i <= len; i++)
  287. outb_p(data->block[i], SMBBLKDAT);
  288. }
  289. size = PIIX4_BLOCK_DATA;
  290. break;
  291. }
  292. outb_p((size & 0x1C) + (ENABLE_INT9 & 1), SMBHSTCNT);
  293. if (piix4_transaction()) /* Error in transaction */
  294. return -1;
  295. if ((read_write == I2C_SMBUS_WRITE) || (size == PIIX4_QUICK))
  296. return 0;
  297. switch (size) {
  298. case PIIX4_BYTE:
  299. case PIIX4_BYTE_DATA:
  300. data->byte = inb_p(SMBHSTDAT0);
  301. break;
  302. case PIIX4_WORD_DATA:
  303. data->word = inb_p(SMBHSTDAT0) + (inb_p(SMBHSTDAT1) << 8);
  304. break;
  305. case PIIX4_BLOCK_DATA:
  306. data->block[0] = inb_p(SMBHSTDAT0);
  307. i = inb_p(SMBHSTCNT); /* Reset SMBBLKDAT */
  308. for (i = 1; i <= data->block[0]; i++)
  309. data->block[i] = inb_p(SMBBLKDAT);
  310. break;
  311. }
  312. return 0;
  313. }
  314. static u32 piix4_func(struct i2c_adapter *adapter)
  315. {
  316. return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
  317. I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
  318. I2C_FUNC_SMBUS_BLOCK_DATA;
  319. }
  320. static const struct i2c_algorithm smbus_algorithm = {
  321. .smbus_xfer = piix4_access,
  322. .functionality = piix4_func,
  323. };
  324. static struct i2c_adapter piix4_adapter = {
  325. .owner = THIS_MODULE,
  326. .id = I2C_HW_SMBUS_PIIX4,
  327. .class = I2C_CLASS_HWMON,
  328. .algo = &smbus_algorithm,
  329. };
  330. static struct pci_device_id piix4_ids[] = {
  331. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3) },
  332. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3) },
  333. { PCI_DEVICE(PCI_VENDOR_ID_EFAR, PCI_DEVICE_ID_EFAR_SLC90E66_3) },
  334. { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP200_SMBUS) },
  335. { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP300_SMBUS) },
  336. { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP400_SMBUS) },
  337. { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS) },
  338. { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
  339. PCI_DEVICE_ID_SERVERWORKS_OSB4) },
  340. { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
  341. PCI_DEVICE_ID_SERVERWORKS_CSB5) },
  342. { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
  343. PCI_DEVICE_ID_SERVERWORKS_CSB6) },
  344. { PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
  345. PCI_DEVICE_ID_SERVERWORKS_HT1000SB) },
  346. { 0, }
  347. };
  348. MODULE_DEVICE_TABLE (pci, piix4_ids);
  349. static int __devinit piix4_probe(struct pci_dev *dev,
  350. const struct pci_device_id *id)
  351. {
  352. int retval;
  353. retval = piix4_setup(dev, id);
  354. if (retval)
  355. return retval;
  356. /* set up the sysfs linkage to our parent device */
  357. piix4_adapter.dev.parent = &dev->dev;
  358. snprintf(piix4_adapter.name, sizeof(piix4_adapter.name),
  359. "SMBus PIIX4 adapter at %04x", piix4_smba);
  360. if ((retval = i2c_add_adapter(&piix4_adapter))) {
  361. dev_err(&dev->dev, "Couldn't register adapter!\n");
  362. release_region(piix4_smba, SMBIOSIZE);
  363. piix4_smba = 0;
  364. }
  365. return retval;
  366. }
  367. static void __devexit piix4_remove(struct pci_dev *dev)
  368. {
  369. if (piix4_smba) {
  370. i2c_del_adapter(&piix4_adapter);
  371. release_region(piix4_smba, SMBIOSIZE);
  372. piix4_smba = 0;
  373. }
  374. }
  375. static struct pci_driver piix4_driver = {
  376. .name = "piix4_smbus",
  377. .id_table = piix4_ids,
  378. .probe = piix4_probe,
  379. .remove = __devexit_p(piix4_remove),
  380. };
  381. static int __init i2c_piix4_init(void)
  382. {
  383. return pci_register_driver(&piix4_driver);
  384. }
  385. static void __exit i2c_piix4_exit(void)
  386. {
  387. pci_unregister_driver(&piix4_driver);
  388. }
  389. MODULE_AUTHOR("Frodo Looijaard <frodol@dds.nl> and "
  390. "Philip Edelbrock <phil@netroedge.com>");
  391. MODULE_DESCRIPTION("PIIX4 SMBus driver");
  392. MODULE_LICENSE("GPL");
  393. module_init(i2c_piix4_init);
  394. module_exit(i2c_piix4_exit);