r600.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/firmware.h>
  30. #include <linux/platform_device.h>
  31. #include "drmP.h"
  32. #include "radeon_drm.h"
  33. #include "radeon.h"
  34. #include "radeon_mode.h"
  35. #include "r600d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define PFP_UCODE_SIZE 576
  39. #define PM4_UCODE_SIZE 1792
  40. #define R700_PFP_UCODE_SIZE 848
  41. #define R700_PM4_UCODE_SIZE 1360
  42. /* Firmware Names */
  43. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  44. MODULE_FIRMWARE("radeon/R600_me.bin");
  45. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  46. MODULE_FIRMWARE("radeon/RV610_me.bin");
  47. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  48. MODULE_FIRMWARE("radeon/RV630_me.bin");
  49. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  50. MODULE_FIRMWARE("radeon/RV620_me.bin");
  51. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  52. MODULE_FIRMWARE("radeon/RV635_me.bin");
  53. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  54. MODULE_FIRMWARE("radeon/RV670_me.bin");
  55. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RS780_me.bin");
  57. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RV770_me.bin");
  59. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV730_me.bin");
  61. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RV710_me.bin");
  63. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  64. /* This files gather functions specifics to:
  65. * r600,rv610,rv630,rv620,rv635,rv670
  66. *
  67. * Some of these functions might be used by newer ASICs.
  68. */
  69. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  70. void r600_gpu_init(struct radeon_device *rdev);
  71. void r600_fini(struct radeon_device *rdev);
  72. /*
  73. * R600 PCIE GART
  74. */
  75. int r600_gart_clear_page(struct radeon_device *rdev, int i)
  76. {
  77. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  78. u64 pte;
  79. if (i < 0 || i > rdev->gart.num_gpu_pages)
  80. return -EINVAL;
  81. pte = 0;
  82. writeq(pte, ((void __iomem *)ptr) + (i * 8));
  83. return 0;
  84. }
  85. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  86. {
  87. unsigned i;
  88. u32 tmp;
  89. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  90. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  91. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  92. for (i = 0; i < rdev->usec_timeout; i++) {
  93. /* read MC_STATUS */
  94. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  95. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  96. if (tmp == 2) {
  97. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  98. return;
  99. }
  100. if (tmp) {
  101. return;
  102. }
  103. udelay(1);
  104. }
  105. }
  106. int r600_pcie_gart_init(struct radeon_device *rdev)
  107. {
  108. int r;
  109. if (rdev->gart.table.vram.robj) {
  110. WARN(1, "R600 PCIE GART already initialized.\n");
  111. return 0;
  112. }
  113. /* Initialize common gart structure */
  114. r = radeon_gart_init(rdev);
  115. if (r)
  116. return r;
  117. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  118. return radeon_gart_table_vram_alloc(rdev);
  119. }
  120. int r600_pcie_gart_enable(struct radeon_device *rdev)
  121. {
  122. u32 tmp;
  123. int r, i;
  124. if (rdev->gart.table.vram.robj == NULL) {
  125. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  126. return -EINVAL;
  127. }
  128. r = radeon_gart_table_vram_pin(rdev);
  129. if (r)
  130. return r;
  131. /* Setup L2 cache */
  132. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  133. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  134. EFFECTIVE_L2_QUEUE_SIZE(7));
  135. WREG32(VM_L2_CNTL2, 0);
  136. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  137. /* Setup TLB control */
  138. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  139. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  140. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  141. ENABLE_WAIT_L2_QUERY;
  142. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  143. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  144. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  145. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  146. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  147. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  148. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  149. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  150. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  151. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  152. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  153. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  154. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  155. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  156. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  157. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  158. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  159. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  160. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  161. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  162. (u32)(rdev->dummy_page.addr >> 12));
  163. for (i = 1; i < 7; i++)
  164. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  165. r600_pcie_gart_tlb_flush(rdev);
  166. rdev->gart.ready = true;
  167. return 0;
  168. }
  169. void r600_pcie_gart_disable(struct radeon_device *rdev)
  170. {
  171. u32 tmp;
  172. int i;
  173. /* Disable all tables */
  174. for (i = 0; i < 7; i++)
  175. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  176. /* Disable L2 cache */
  177. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  178. EFFECTIVE_L2_QUEUE_SIZE(7));
  179. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  180. /* Setup L1 TLB control */
  181. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  182. ENABLE_WAIT_L2_QUERY;
  183. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  184. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  185. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  186. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  187. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  188. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  189. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  190. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  191. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  192. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  193. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  194. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  195. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  196. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  197. if (rdev->gart.table.vram.robj) {
  198. radeon_object_kunmap(rdev->gart.table.vram.robj);
  199. radeon_object_unpin(rdev->gart.table.vram.robj);
  200. }
  201. }
  202. void r600_pcie_gart_fini(struct radeon_device *rdev)
  203. {
  204. r600_pcie_gart_disable(rdev);
  205. radeon_gart_table_vram_free(rdev);
  206. radeon_gart_fini(rdev);
  207. }
  208. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  209. {
  210. unsigned i;
  211. u32 tmp;
  212. for (i = 0; i < rdev->usec_timeout; i++) {
  213. /* read MC_STATUS */
  214. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  215. if (!tmp)
  216. return 0;
  217. udelay(1);
  218. }
  219. return -1;
  220. }
  221. static void r600_mc_program(struct radeon_device *rdev)
  222. {
  223. struct rv515_mc_save save;
  224. u32 tmp;
  225. int i, j;
  226. /* Initialize HDP */
  227. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  228. WREG32((0x2c14 + j), 0x00000000);
  229. WREG32((0x2c18 + j), 0x00000000);
  230. WREG32((0x2c1c + j), 0x00000000);
  231. WREG32((0x2c20 + j), 0x00000000);
  232. WREG32((0x2c24 + j), 0x00000000);
  233. }
  234. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  235. rv515_mc_stop(rdev, &save);
  236. if (r600_mc_wait_for_idle(rdev)) {
  237. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  238. }
  239. /* Lockout access through VGA aperture (doesn't exist before R600) */
  240. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  241. /* Update configuration */
  242. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  243. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (rdev->mc.vram_end - 1) >> 12);
  244. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  245. tmp = (((rdev->mc.vram_end - 1) >> 24) & 0xFFFF) << 16;
  246. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  247. WREG32(MC_VM_FB_LOCATION, tmp);
  248. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  249. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  250. WREG32(HDP_NONSURFACE_SIZE, (rdev->mc.mc_vram_size - 1) | 0x3FF);
  251. if (rdev->flags & RADEON_IS_AGP) {
  252. WREG32(MC_VM_AGP_TOP, (rdev->mc.gtt_end - 1) >> 16);
  253. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  254. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  255. } else {
  256. WREG32(MC_VM_AGP_BASE, 0);
  257. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  258. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  259. }
  260. if (r600_mc_wait_for_idle(rdev)) {
  261. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  262. }
  263. rv515_mc_resume(rdev, &save);
  264. /* we need to own VRAM, so turn off the VGA renderer here
  265. * to stop it overwriting our objects */
  266. rv515_vga_render_disable(rdev);
  267. }
  268. int r600_mc_init(struct radeon_device *rdev)
  269. {
  270. fixed20_12 a;
  271. u32 tmp;
  272. int chansize;
  273. int r;
  274. /* Get VRAM informations */
  275. rdev->mc.vram_width = 128;
  276. rdev->mc.vram_is_ddr = true;
  277. tmp = RREG32(RAMCFG);
  278. if (tmp & CHANSIZE_OVERRIDE) {
  279. chansize = 16;
  280. } else if (tmp & CHANSIZE_MASK) {
  281. chansize = 64;
  282. } else {
  283. chansize = 32;
  284. }
  285. if (rdev->family == CHIP_R600) {
  286. rdev->mc.vram_width = 8 * chansize;
  287. } else if (rdev->family == CHIP_RV670) {
  288. rdev->mc.vram_width = 4 * chansize;
  289. } else if ((rdev->family == CHIP_RV610) ||
  290. (rdev->family == CHIP_RV620)) {
  291. rdev->mc.vram_width = chansize;
  292. } else if ((rdev->family == CHIP_RV630) ||
  293. (rdev->family == CHIP_RV635)) {
  294. rdev->mc.vram_width = 2 * chansize;
  295. }
  296. /* Could aper size report 0 ? */
  297. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  298. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  299. /* Setup GPU memory space */
  300. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  301. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  302. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  303. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  304. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  305. rdev->mc.real_vram_size = rdev->mc.aper_size;
  306. if (rdev->flags & RADEON_IS_AGP) {
  307. r = radeon_agp_init(rdev);
  308. if (r)
  309. return r;
  310. /* gtt_size is setup by radeon_agp_init */
  311. rdev->mc.gtt_location = rdev->mc.agp_base;
  312. tmp = 0xFFFFFFFFUL - rdev->mc.agp_base - rdev->mc.gtt_size;
  313. /* Try to put vram before or after AGP because we
  314. * we want SYSTEM_APERTURE to cover both VRAM and
  315. * AGP so that GPU can catch out of VRAM/AGP access
  316. */
  317. if (rdev->mc.gtt_location > rdev->mc.mc_vram_size) {
  318. /* Enought place before */
  319. rdev->mc.vram_location = rdev->mc.gtt_location -
  320. rdev->mc.mc_vram_size;
  321. } else if (tmp > rdev->mc.mc_vram_size) {
  322. /* Enought place after */
  323. rdev->mc.vram_location = rdev->mc.gtt_location +
  324. rdev->mc.gtt_size;
  325. } else {
  326. /* Try to setup VRAM then AGP might not
  327. * not work on some card
  328. */
  329. rdev->mc.vram_location = 0x00000000UL;
  330. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  331. }
  332. } else {
  333. if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
  334. rdev->mc.vram_location = (RREG32(MC_VM_FB_LOCATION) &
  335. 0xFFFF) << 24;
  336. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  337. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  338. if ((0xFFFFFFFFUL - tmp) >= rdev->mc.gtt_size) {
  339. /* Enough place after vram */
  340. rdev->mc.gtt_location = tmp;
  341. } else if (rdev->mc.vram_location >= rdev->mc.gtt_size) {
  342. /* Enough place before vram */
  343. rdev->mc.gtt_location = 0;
  344. } else {
  345. /* Not enough place after or before shrink
  346. * gart size
  347. */
  348. if (rdev->mc.vram_location > (0xFFFFFFFFUL - tmp)) {
  349. rdev->mc.gtt_location = 0;
  350. rdev->mc.gtt_size = rdev->mc.vram_location;
  351. } else {
  352. rdev->mc.gtt_location = tmp;
  353. rdev->mc.gtt_size = 0xFFFFFFFFUL - tmp;
  354. }
  355. }
  356. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  357. } else {
  358. rdev->mc.vram_location = 0x00000000UL;
  359. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  360. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  361. }
  362. }
  363. rdev->mc.vram_start = rdev->mc.vram_location;
  364. rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  365. rdev->mc.gtt_start = rdev->mc.gtt_location;
  366. rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size;
  367. /* FIXME: we should enforce default clock in case GPU is not in
  368. * default setup
  369. */
  370. a.full = rfixed_const(100);
  371. rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
  372. rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
  373. return 0;
  374. }
  375. /* We doesn't check that the GPU really needs a reset we simply do the
  376. * reset, it's up to the caller to determine if the GPU needs one. We
  377. * might add an helper function to check that.
  378. */
  379. int r600_gpu_soft_reset(struct radeon_device *rdev)
  380. {
  381. struct rv515_mc_save save;
  382. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  383. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  384. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  385. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  386. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  387. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  388. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  389. S_008010_GUI_ACTIVE(1);
  390. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  391. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  392. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  393. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  394. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  395. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  396. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  397. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  398. u32 srbm_reset = 0;
  399. u32 tmp;
  400. dev_info(rdev->dev, "GPU softreset (R_008010_GRBM_STATUS=0x%08X "
  401. "R_008014_GRBM_STATUS2=0x%08X)\n", RREG32(R_008010_GRBM_STATUS),
  402. RREG32(R_008014_GRBM_STATUS2));
  403. rv515_mc_stop(rdev, &save);
  404. if (r600_mc_wait_for_idle(rdev)) {
  405. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  406. }
  407. /* Disable CP parsing/prefetching */
  408. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(0xff));
  409. /* Check if any of the rendering block is busy and reset it */
  410. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  411. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  412. tmp = S_008020_SOFT_RESET_CR(1) |
  413. S_008020_SOFT_RESET_DB(1) |
  414. S_008020_SOFT_RESET_CB(1) |
  415. S_008020_SOFT_RESET_PA(1) |
  416. S_008020_SOFT_RESET_SC(1) |
  417. S_008020_SOFT_RESET_SMX(1) |
  418. S_008020_SOFT_RESET_SPI(1) |
  419. S_008020_SOFT_RESET_SX(1) |
  420. S_008020_SOFT_RESET_SH(1) |
  421. S_008020_SOFT_RESET_TC(1) |
  422. S_008020_SOFT_RESET_TA(1) |
  423. S_008020_SOFT_RESET_VC(1) |
  424. S_008020_SOFT_RESET_VGT(1);
  425. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  426. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  427. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  428. udelay(50);
  429. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  430. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  431. }
  432. /* Reset CP (we always reset CP) */
  433. tmp = S_008020_SOFT_RESET_CP(1);
  434. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  435. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  436. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  437. udelay(50);
  438. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  439. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  440. /* Reset others GPU block if necessary */
  441. if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  442. srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
  443. if (G_000E50_GRBM_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
  444. srbm_reset |= S_000E60_SOFT_RESET_GRBM(1);
  445. if (G_000E50_HI_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
  446. srbm_reset |= S_000E60_SOFT_RESET_IH(1);
  447. if (G_000E50_VMC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  448. srbm_reset |= S_000E60_SOFT_RESET_VMC(1);
  449. if (G_000E50_MCB_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  450. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  451. if (G_000E50_MCDZ_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  452. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  453. if (G_000E50_MCDY_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  454. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  455. if (G_000E50_MCDX_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  456. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  457. if (G_000E50_MCDW_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  458. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  459. if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  460. srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
  461. if (G_000E50_SEM_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  462. srbm_reset |= S_000E60_SOFT_RESET_SEM(1);
  463. dev_info(rdev->dev, "R_000E60_SRBM_SOFT_RESET=0x%08X\n", srbm_reset);
  464. WREG32(R_000E60_SRBM_SOFT_RESET, srbm_reset);
  465. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  466. udelay(50);
  467. WREG32(R_000E60_SRBM_SOFT_RESET, 0);
  468. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  469. /* Wait a little for things to settle down */
  470. udelay(50);
  471. /* After reset we need to reinit the asic as GPU often endup in an
  472. * incoherent state.
  473. */
  474. atom_asic_init(rdev->mode_info.atom_context);
  475. rv515_mc_resume(rdev, &save);
  476. return 0;
  477. }
  478. int r600_gpu_reset(struct radeon_device *rdev)
  479. {
  480. return r600_gpu_soft_reset(rdev);
  481. }
  482. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  483. u32 num_backends,
  484. u32 backend_disable_mask)
  485. {
  486. u32 backend_map = 0;
  487. u32 enabled_backends_mask;
  488. u32 enabled_backends_count;
  489. u32 cur_pipe;
  490. u32 swizzle_pipe[R6XX_MAX_PIPES];
  491. u32 cur_backend;
  492. u32 i;
  493. if (num_tile_pipes > R6XX_MAX_PIPES)
  494. num_tile_pipes = R6XX_MAX_PIPES;
  495. if (num_tile_pipes < 1)
  496. num_tile_pipes = 1;
  497. if (num_backends > R6XX_MAX_BACKENDS)
  498. num_backends = R6XX_MAX_BACKENDS;
  499. if (num_backends < 1)
  500. num_backends = 1;
  501. enabled_backends_mask = 0;
  502. enabled_backends_count = 0;
  503. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  504. if (((backend_disable_mask >> i) & 1) == 0) {
  505. enabled_backends_mask |= (1 << i);
  506. ++enabled_backends_count;
  507. }
  508. if (enabled_backends_count == num_backends)
  509. break;
  510. }
  511. if (enabled_backends_count == 0) {
  512. enabled_backends_mask = 1;
  513. enabled_backends_count = 1;
  514. }
  515. if (enabled_backends_count != num_backends)
  516. num_backends = enabled_backends_count;
  517. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  518. switch (num_tile_pipes) {
  519. case 1:
  520. swizzle_pipe[0] = 0;
  521. break;
  522. case 2:
  523. swizzle_pipe[0] = 0;
  524. swizzle_pipe[1] = 1;
  525. break;
  526. case 3:
  527. swizzle_pipe[0] = 0;
  528. swizzle_pipe[1] = 1;
  529. swizzle_pipe[2] = 2;
  530. break;
  531. case 4:
  532. swizzle_pipe[0] = 0;
  533. swizzle_pipe[1] = 1;
  534. swizzle_pipe[2] = 2;
  535. swizzle_pipe[3] = 3;
  536. break;
  537. case 5:
  538. swizzle_pipe[0] = 0;
  539. swizzle_pipe[1] = 1;
  540. swizzle_pipe[2] = 2;
  541. swizzle_pipe[3] = 3;
  542. swizzle_pipe[4] = 4;
  543. break;
  544. case 6:
  545. swizzle_pipe[0] = 0;
  546. swizzle_pipe[1] = 2;
  547. swizzle_pipe[2] = 4;
  548. swizzle_pipe[3] = 5;
  549. swizzle_pipe[4] = 1;
  550. swizzle_pipe[5] = 3;
  551. break;
  552. case 7:
  553. swizzle_pipe[0] = 0;
  554. swizzle_pipe[1] = 2;
  555. swizzle_pipe[2] = 4;
  556. swizzle_pipe[3] = 6;
  557. swizzle_pipe[4] = 1;
  558. swizzle_pipe[5] = 3;
  559. swizzle_pipe[6] = 5;
  560. break;
  561. case 8:
  562. swizzle_pipe[0] = 0;
  563. swizzle_pipe[1] = 2;
  564. swizzle_pipe[2] = 4;
  565. swizzle_pipe[3] = 6;
  566. swizzle_pipe[4] = 1;
  567. swizzle_pipe[5] = 3;
  568. swizzle_pipe[6] = 5;
  569. swizzle_pipe[7] = 7;
  570. break;
  571. }
  572. cur_backend = 0;
  573. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  574. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  575. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  576. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  577. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  578. }
  579. return backend_map;
  580. }
  581. int r600_count_pipe_bits(uint32_t val)
  582. {
  583. int i, ret = 0;
  584. for (i = 0; i < 32; i++) {
  585. ret += val & 1;
  586. val >>= 1;
  587. }
  588. return ret;
  589. }
  590. void r600_gpu_init(struct radeon_device *rdev)
  591. {
  592. u32 tiling_config;
  593. u32 ramcfg;
  594. u32 tmp;
  595. int i, j;
  596. u32 sq_config;
  597. u32 sq_gpr_resource_mgmt_1 = 0;
  598. u32 sq_gpr_resource_mgmt_2 = 0;
  599. u32 sq_thread_resource_mgmt = 0;
  600. u32 sq_stack_resource_mgmt_1 = 0;
  601. u32 sq_stack_resource_mgmt_2 = 0;
  602. /* FIXME: implement */
  603. switch (rdev->family) {
  604. case CHIP_R600:
  605. rdev->config.r600.max_pipes = 4;
  606. rdev->config.r600.max_tile_pipes = 8;
  607. rdev->config.r600.max_simds = 4;
  608. rdev->config.r600.max_backends = 4;
  609. rdev->config.r600.max_gprs = 256;
  610. rdev->config.r600.max_threads = 192;
  611. rdev->config.r600.max_stack_entries = 256;
  612. rdev->config.r600.max_hw_contexts = 8;
  613. rdev->config.r600.max_gs_threads = 16;
  614. rdev->config.r600.sx_max_export_size = 128;
  615. rdev->config.r600.sx_max_export_pos_size = 16;
  616. rdev->config.r600.sx_max_export_smx_size = 128;
  617. rdev->config.r600.sq_num_cf_insts = 2;
  618. break;
  619. case CHIP_RV630:
  620. case CHIP_RV635:
  621. rdev->config.r600.max_pipes = 2;
  622. rdev->config.r600.max_tile_pipes = 2;
  623. rdev->config.r600.max_simds = 3;
  624. rdev->config.r600.max_backends = 1;
  625. rdev->config.r600.max_gprs = 128;
  626. rdev->config.r600.max_threads = 192;
  627. rdev->config.r600.max_stack_entries = 128;
  628. rdev->config.r600.max_hw_contexts = 8;
  629. rdev->config.r600.max_gs_threads = 4;
  630. rdev->config.r600.sx_max_export_size = 128;
  631. rdev->config.r600.sx_max_export_pos_size = 16;
  632. rdev->config.r600.sx_max_export_smx_size = 128;
  633. rdev->config.r600.sq_num_cf_insts = 2;
  634. break;
  635. case CHIP_RV610:
  636. case CHIP_RV620:
  637. case CHIP_RS780:
  638. case CHIP_RS880:
  639. rdev->config.r600.max_pipes = 1;
  640. rdev->config.r600.max_tile_pipes = 1;
  641. rdev->config.r600.max_simds = 2;
  642. rdev->config.r600.max_backends = 1;
  643. rdev->config.r600.max_gprs = 128;
  644. rdev->config.r600.max_threads = 192;
  645. rdev->config.r600.max_stack_entries = 128;
  646. rdev->config.r600.max_hw_contexts = 4;
  647. rdev->config.r600.max_gs_threads = 4;
  648. rdev->config.r600.sx_max_export_size = 128;
  649. rdev->config.r600.sx_max_export_pos_size = 16;
  650. rdev->config.r600.sx_max_export_smx_size = 128;
  651. rdev->config.r600.sq_num_cf_insts = 1;
  652. break;
  653. case CHIP_RV670:
  654. rdev->config.r600.max_pipes = 4;
  655. rdev->config.r600.max_tile_pipes = 4;
  656. rdev->config.r600.max_simds = 4;
  657. rdev->config.r600.max_backends = 4;
  658. rdev->config.r600.max_gprs = 192;
  659. rdev->config.r600.max_threads = 192;
  660. rdev->config.r600.max_stack_entries = 256;
  661. rdev->config.r600.max_hw_contexts = 8;
  662. rdev->config.r600.max_gs_threads = 16;
  663. rdev->config.r600.sx_max_export_size = 128;
  664. rdev->config.r600.sx_max_export_pos_size = 16;
  665. rdev->config.r600.sx_max_export_smx_size = 128;
  666. rdev->config.r600.sq_num_cf_insts = 2;
  667. break;
  668. default:
  669. break;
  670. }
  671. /* Initialize HDP */
  672. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  673. WREG32((0x2c14 + j), 0x00000000);
  674. WREG32((0x2c18 + j), 0x00000000);
  675. WREG32((0x2c1c + j), 0x00000000);
  676. WREG32((0x2c20 + j), 0x00000000);
  677. WREG32((0x2c24 + j), 0x00000000);
  678. }
  679. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  680. /* Setup tiling */
  681. tiling_config = 0;
  682. ramcfg = RREG32(RAMCFG);
  683. switch (rdev->config.r600.max_tile_pipes) {
  684. case 1:
  685. tiling_config |= PIPE_TILING(0);
  686. break;
  687. case 2:
  688. tiling_config |= PIPE_TILING(1);
  689. break;
  690. case 4:
  691. tiling_config |= PIPE_TILING(2);
  692. break;
  693. case 8:
  694. tiling_config |= PIPE_TILING(3);
  695. break;
  696. default:
  697. break;
  698. }
  699. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  700. tiling_config |= GROUP_SIZE(0);
  701. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  702. if (tmp > 3) {
  703. tiling_config |= ROW_TILING(3);
  704. tiling_config |= SAMPLE_SPLIT(3);
  705. } else {
  706. tiling_config |= ROW_TILING(tmp);
  707. tiling_config |= SAMPLE_SPLIT(tmp);
  708. }
  709. tiling_config |= BANK_SWAPS(1);
  710. tmp = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  711. rdev->config.r600.max_backends,
  712. (0xff << rdev->config.r600.max_backends) & 0xff);
  713. tiling_config |= BACKEND_MAP(tmp);
  714. WREG32(GB_TILING_CONFIG, tiling_config);
  715. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  716. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  717. tmp = BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  718. WREG32(CC_RB_BACKEND_DISABLE, tmp);
  719. /* Setup pipes */
  720. tmp = INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  721. tmp |= INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  722. WREG32(CC_GC_SHADER_PIPE_CONFIG, tmp);
  723. WREG32(GC_USER_SHADER_PIPE_CONFIG, tmp);
  724. tmp = R6XX_MAX_BACKENDS - r600_count_pipe_bits(tmp & INACTIVE_QD_PIPES_MASK);
  725. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  726. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  727. /* Setup some CP states */
  728. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  729. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  730. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  731. SYNC_WALKER | SYNC_ALIGNER));
  732. /* Setup various GPU states */
  733. if (rdev->family == CHIP_RV670)
  734. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  735. tmp = RREG32(SX_DEBUG_1);
  736. tmp |= SMX_EVENT_RELEASE;
  737. if ((rdev->family > CHIP_R600))
  738. tmp |= ENABLE_NEW_SMX_ADDRESS;
  739. WREG32(SX_DEBUG_1, tmp);
  740. if (((rdev->family) == CHIP_R600) ||
  741. ((rdev->family) == CHIP_RV630) ||
  742. ((rdev->family) == CHIP_RV610) ||
  743. ((rdev->family) == CHIP_RV620) ||
  744. ((rdev->family) == CHIP_RS780)) {
  745. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  746. } else {
  747. WREG32(DB_DEBUG, 0);
  748. }
  749. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  750. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  751. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  752. WREG32(VGT_NUM_INSTANCES, 0);
  753. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  754. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  755. tmp = RREG32(SQ_MS_FIFO_SIZES);
  756. if (((rdev->family) == CHIP_RV610) ||
  757. ((rdev->family) == CHIP_RV620) ||
  758. ((rdev->family) == CHIP_RS780)) {
  759. tmp = (CACHE_FIFO_SIZE(0xa) |
  760. FETCH_FIFO_HIWATER(0xa) |
  761. DONE_FIFO_HIWATER(0xe0) |
  762. ALU_UPDATE_FIFO_HIWATER(0x8));
  763. } else if (((rdev->family) == CHIP_R600) ||
  764. ((rdev->family) == CHIP_RV630)) {
  765. tmp &= ~DONE_FIFO_HIWATER(0xff);
  766. tmp |= DONE_FIFO_HIWATER(0x4);
  767. }
  768. WREG32(SQ_MS_FIFO_SIZES, tmp);
  769. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  770. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  771. */
  772. sq_config = RREG32(SQ_CONFIG);
  773. sq_config &= ~(PS_PRIO(3) |
  774. VS_PRIO(3) |
  775. GS_PRIO(3) |
  776. ES_PRIO(3));
  777. sq_config |= (DX9_CONSTS |
  778. VC_ENABLE |
  779. PS_PRIO(0) |
  780. VS_PRIO(1) |
  781. GS_PRIO(2) |
  782. ES_PRIO(3));
  783. if ((rdev->family) == CHIP_R600) {
  784. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  785. NUM_VS_GPRS(124) |
  786. NUM_CLAUSE_TEMP_GPRS(4));
  787. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  788. NUM_ES_GPRS(0));
  789. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  790. NUM_VS_THREADS(48) |
  791. NUM_GS_THREADS(4) |
  792. NUM_ES_THREADS(4));
  793. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  794. NUM_VS_STACK_ENTRIES(128));
  795. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  796. NUM_ES_STACK_ENTRIES(0));
  797. } else if (((rdev->family) == CHIP_RV610) ||
  798. ((rdev->family) == CHIP_RV620) ||
  799. ((rdev->family) == CHIP_RS780)) {
  800. /* no vertex cache */
  801. sq_config &= ~VC_ENABLE;
  802. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  803. NUM_VS_GPRS(44) |
  804. NUM_CLAUSE_TEMP_GPRS(2));
  805. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  806. NUM_ES_GPRS(17));
  807. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  808. NUM_VS_THREADS(78) |
  809. NUM_GS_THREADS(4) |
  810. NUM_ES_THREADS(31));
  811. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  812. NUM_VS_STACK_ENTRIES(40));
  813. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  814. NUM_ES_STACK_ENTRIES(16));
  815. } else if (((rdev->family) == CHIP_RV630) ||
  816. ((rdev->family) == CHIP_RV635)) {
  817. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  818. NUM_VS_GPRS(44) |
  819. NUM_CLAUSE_TEMP_GPRS(2));
  820. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  821. NUM_ES_GPRS(18));
  822. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  823. NUM_VS_THREADS(78) |
  824. NUM_GS_THREADS(4) |
  825. NUM_ES_THREADS(31));
  826. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  827. NUM_VS_STACK_ENTRIES(40));
  828. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  829. NUM_ES_STACK_ENTRIES(16));
  830. } else if ((rdev->family) == CHIP_RV670) {
  831. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  832. NUM_VS_GPRS(44) |
  833. NUM_CLAUSE_TEMP_GPRS(2));
  834. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  835. NUM_ES_GPRS(17));
  836. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  837. NUM_VS_THREADS(78) |
  838. NUM_GS_THREADS(4) |
  839. NUM_ES_THREADS(31));
  840. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  841. NUM_VS_STACK_ENTRIES(64));
  842. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  843. NUM_ES_STACK_ENTRIES(64));
  844. }
  845. WREG32(SQ_CONFIG, sq_config);
  846. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  847. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  848. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  849. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  850. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  851. if (((rdev->family) == CHIP_RV610) ||
  852. ((rdev->family) == CHIP_RV620) ||
  853. ((rdev->family) == CHIP_RS780)) {
  854. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  855. } else {
  856. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  857. }
  858. /* More default values. 2D/3D driver should adjust as needed */
  859. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  860. S1_X(0x4) | S1_Y(0xc)));
  861. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  862. S1_X(0x2) | S1_Y(0x2) |
  863. S2_X(0xa) | S2_Y(0x6) |
  864. S3_X(0x6) | S3_Y(0xa)));
  865. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  866. S1_X(0x4) | S1_Y(0xc) |
  867. S2_X(0x1) | S2_Y(0x6) |
  868. S3_X(0xa) | S3_Y(0xe)));
  869. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  870. S5_X(0x0) | S5_Y(0x0) |
  871. S6_X(0xb) | S6_Y(0x4) |
  872. S7_X(0x7) | S7_Y(0x8)));
  873. WREG32(VGT_STRMOUT_EN, 0);
  874. tmp = rdev->config.r600.max_pipes * 16;
  875. switch (rdev->family) {
  876. case CHIP_RV610:
  877. case CHIP_RS780:
  878. case CHIP_RV620:
  879. tmp += 32;
  880. break;
  881. case CHIP_RV670:
  882. tmp += 128;
  883. break;
  884. default:
  885. break;
  886. }
  887. if (tmp > 256) {
  888. tmp = 256;
  889. }
  890. WREG32(VGT_ES_PER_GS, 128);
  891. WREG32(VGT_GS_PER_ES, tmp);
  892. WREG32(VGT_GS_PER_VS, 2);
  893. WREG32(VGT_GS_VERTEX_REUSE, 16);
  894. /* more default values. 2D/3D driver should adjust as needed */
  895. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  896. WREG32(VGT_STRMOUT_EN, 0);
  897. WREG32(SX_MISC, 0);
  898. WREG32(PA_SC_MODE_CNTL, 0);
  899. WREG32(PA_SC_AA_CONFIG, 0);
  900. WREG32(PA_SC_LINE_STIPPLE, 0);
  901. WREG32(SPI_INPUT_Z, 0);
  902. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  903. WREG32(CB_COLOR7_FRAG, 0);
  904. /* Clear render buffer base addresses */
  905. WREG32(CB_COLOR0_BASE, 0);
  906. WREG32(CB_COLOR1_BASE, 0);
  907. WREG32(CB_COLOR2_BASE, 0);
  908. WREG32(CB_COLOR3_BASE, 0);
  909. WREG32(CB_COLOR4_BASE, 0);
  910. WREG32(CB_COLOR5_BASE, 0);
  911. WREG32(CB_COLOR6_BASE, 0);
  912. WREG32(CB_COLOR7_BASE, 0);
  913. WREG32(CB_COLOR7_FRAG, 0);
  914. switch (rdev->family) {
  915. case CHIP_RV610:
  916. case CHIP_RS780:
  917. case CHIP_RV620:
  918. tmp = TC_L2_SIZE(8);
  919. break;
  920. case CHIP_RV630:
  921. case CHIP_RV635:
  922. tmp = TC_L2_SIZE(4);
  923. break;
  924. case CHIP_R600:
  925. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  926. break;
  927. default:
  928. tmp = TC_L2_SIZE(0);
  929. break;
  930. }
  931. WREG32(TC_CNTL, tmp);
  932. tmp = RREG32(HDP_HOST_PATH_CNTL);
  933. WREG32(HDP_HOST_PATH_CNTL, tmp);
  934. tmp = RREG32(ARB_POP);
  935. tmp |= ENABLE_TC128;
  936. WREG32(ARB_POP, tmp);
  937. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  938. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  939. NUM_CLIP_SEQ(3)));
  940. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  941. }
  942. /*
  943. * Indirect registers accessor
  944. */
  945. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  946. {
  947. u32 r;
  948. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  949. (void)RREG32(PCIE_PORT_INDEX);
  950. r = RREG32(PCIE_PORT_DATA);
  951. return r;
  952. }
  953. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  954. {
  955. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  956. (void)RREG32(PCIE_PORT_INDEX);
  957. WREG32(PCIE_PORT_DATA, (v));
  958. (void)RREG32(PCIE_PORT_DATA);
  959. }
  960. /*
  961. * CP & Ring
  962. */
  963. void r600_cp_stop(struct radeon_device *rdev)
  964. {
  965. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  966. }
  967. int r600_cp_init_microcode(struct radeon_device *rdev)
  968. {
  969. struct platform_device *pdev;
  970. const char *chip_name;
  971. size_t pfp_req_size, me_req_size;
  972. char fw_name[30];
  973. int err;
  974. DRM_DEBUG("\n");
  975. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  976. err = IS_ERR(pdev);
  977. if (err) {
  978. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  979. return -EINVAL;
  980. }
  981. switch (rdev->family) {
  982. case CHIP_R600: chip_name = "R600"; break;
  983. case CHIP_RV610: chip_name = "RV610"; break;
  984. case CHIP_RV630: chip_name = "RV630"; break;
  985. case CHIP_RV620: chip_name = "RV620"; break;
  986. case CHIP_RV635: chip_name = "RV635"; break;
  987. case CHIP_RV670: chip_name = "RV670"; break;
  988. case CHIP_RS780:
  989. case CHIP_RS880: chip_name = "RS780"; break;
  990. case CHIP_RV770: chip_name = "RV770"; break;
  991. case CHIP_RV730:
  992. case CHIP_RV740: chip_name = "RV730"; break;
  993. case CHIP_RV710: chip_name = "RV710"; break;
  994. default: BUG();
  995. }
  996. if (rdev->family >= CHIP_RV770) {
  997. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  998. me_req_size = R700_PM4_UCODE_SIZE * 4;
  999. } else {
  1000. pfp_req_size = PFP_UCODE_SIZE * 4;
  1001. me_req_size = PM4_UCODE_SIZE * 12;
  1002. }
  1003. DRM_INFO("Loading %s CP Microcode\n", chip_name);
  1004. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1005. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1006. if (err)
  1007. goto out;
  1008. if (rdev->pfp_fw->size != pfp_req_size) {
  1009. printk(KERN_ERR
  1010. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1011. rdev->pfp_fw->size, fw_name);
  1012. err = -EINVAL;
  1013. goto out;
  1014. }
  1015. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1016. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1017. if (err)
  1018. goto out;
  1019. if (rdev->me_fw->size != me_req_size) {
  1020. printk(KERN_ERR
  1021. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1022. rdev->me_fw->size, fw_name);
  1023. err = -EINVAL;
  1024. }
  1025. out:
  1026. platform_device_unregister(pdev);
  1027. if (err) {
  1028. if (err != -EINVAL)
  1029. printk(KERN_ERR
  1030. "r600_cp: Failed to load firmware \"%s\"\n",
  1031. fw_name);
  1032. release_firmware(rdev->pfp_fw);
  1033. rdev->pfp_fw = NULL;
  1034. release_firmware(rdev->me_fw);
  1035. rdev->me_fw = NULL;
  1036. }
  1037. return err;
  1038. }
  1039. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1040. {
  1041. const __be32 *fw_data;
  1042. int i;
  1043. if (!rdev->me_fw || !rdev->pfp_fw)
  1044. return -EINVAL;
  1045. r600_cp_stop(rdev);
  1046. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1047. /* Reset cp */
  1048. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1049. RREG32(GRBM_SOFT_RESET);
  1050. mdelay(15);
  1051. WREG32(GRBM_SOFT_RESET, 0);
  1052. WREG32(CP_ME_RAM_WADDR, 0);
  1053. fw_data = (const __be32 *)rdev->me_fw->data;
  1054. WREG32(CP_ME_RAM_WADDR, 0);
  1055. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1056. WREG32(CP_ME_RAM_DATA,
  1057. be32_to_cpup(fw_data++));
  1058. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1059. WREG32(CP_PFP_UCODE_ADDR, 0);
  1060. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1061. WREG32(CP_PFP_UCODE_DATA,
  1062. be32_to_cpup(fw_data++));
  1063. WREG32(CP_PFP_UCODE_ADDR, 0);
  1064. WREG32(CP_ME_RAM_WADDR, 0);
  1065. WREG32(CP_ME_RAM_RADDR, 0);
  1066. return 0;
  1067. }
  1068. int r600_cp_start(struct radeon_device *rdev)
  1069. {
  1070. int r;
  1071. uint32_t cp_me;
  1072. r = radeon_ring_lock(rdev, 7);
  1073. if (r) {
  1074. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1075. return r;
  1076. }
  1077. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1078. radeon_ring_write(rdev, 0x1);
  1079. if (rdev->family < CHIP_RV770) {
  1080. radeon_ring_write(rdev, 0x3);
  1081. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1082. } else {
  1083. radeon_ring_write(rdev, 0x0);
  1084. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1085. }
  1086. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1087. radeon_ring_write(rdev, 0);
  1088. radeon_ring_write(rdev, 0);
  1089. radeon_ring_unlock_commit(rdev);
  1090. cp_me = 0xff;
  1091. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1092. return 0;
  1093. }
  1094. int r600_cp_resume(struct radeon_device *rdev)
  1095. {
  1096. u32 tmp;
  1097. u32 rb_bufsz;
  1098. int r;
  1099. /* Reset cp */
  1100. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1101. RREG32(GRBM_SOFT_RESET);
  1102. mdelay(15);
  1103. WREG32(GRBM_SOFT_RESET, 0);
  1104. /* Set ring buffer size */
  1105. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1106. #ifdef __BIG_ENDIAN
  1107. WREG32(CP_RB_CNTL, BUF_SWAP_32BIT | RB_NO_UPDATE |
  1108. (drm_order(4096/8) << 8) | rb_bufsz);
  1109. #else
  1110. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (drm_order(4096/8) << 8) | rb_bufsz);
  1111. #endif
  1112. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1113. /* Set the write pointer delay */
  1114. WREG32(CP_RB_WPTR_DELAY, 0);
  1115. /* Initialize the ring buffer's read and write pointers */
  1116. tmp = RREG32(CP_RB_CNTL);
  1117. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1118. WREG32(CP_RB_RPTR_WR, 0);
  1119. WREG32(CP_RB_WPTR, 0);
  1120. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  1121. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  1122. mdelay(1);
  1123. WREG32(CP_RB_CNTL, tmp);
  1124. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1125. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1126. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1127. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1128. r600_cp_start(rdev);
  1129. rdev->cp.ready = true;
  1130. r = radeon_ring_test(rdev);
  1131. if (r) {
  1132. rdev->cp.ready = false;
  1133. return r;
  1134. }
  1135. return 0;
  1136. }
  1137. void r600_cp_commit(struct radeon_device *rdev)
  1138. {
  1139. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  1140. (void)RREG32(CP_RB_WPTR);
  1141. }
  1142. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  1143. {
  1144. u32 rb_bufsz;
  1145. /* Align ring size */
  1146. rb_bufsz = drm_order(ring_size / 8);
  1147. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1148. rdev->cp.ring_size = ring_size;
  1149. rdev->cp.align_mask = 16 - 1;
  1150. }
  1151. /*
  1152. * GPU scratch registers helpers function.
  1153. */
  1154. void r600_scratch_init(struct radeon_device *rdev)
  1155. {
  1156. int i;
  1157. rdev->scratch.num_reg = 7;
  1158. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1159. rdev->scratch.free[i] = true;
  1160. rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
  1161. }
  1162. }
  1163. int r600_ring_test(struct radeon_device *rdev)
  1164. {
  1165. uint32_t scratch;
  1166. uint32_t tmp = 0;
  1167. unsigned i;
  1168. int r;
  1169. r = radeon_scratch_get(rdev, &scratch);
  1170. if (r) {
  1171. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1172. return r;
  1173. }
  1174. WREG32(scratch, 0xCAFEDEAD);
  1175. r = radeon_ring_lock(rdev, 3);
  1176. if (r) {
  1177. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1178. radeon_scratch_free(rdev, scratch);
  1179. return r;
  1180. }
  1181. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1182. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1183. radeon_ring_write(rdev, 0xDEADBEEF);
  1184. radeon_ring_unlock_commit(rdev);
  1185. for (i = 0; i < rdev->usec_timeout; i++) {
  1186. tmp = RREG32(scratch);
  1187. if (tmp == 0xDEADBEEF)
  1188. break;
  1189. DRM_UDELAY(1);
  1190. }
  1191. if (i < rdev->usec_timeout) {
  1192. DRM_INFO("ring test succeeded in %d usecs\n", i);
  1193. } else {
  1194. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  1195. scratch, tmp);
  1196. r = -EINVAL;
  1197. }
  1198. radeon_scratch_free(rdev, scratch);
  1199. return r;
  1200. }
  1201. void r600_wb_disable(struct radeon_device *rdev)
  1202. {
  1203. WREG32(SCRATCH_UMSK, 0);
  1204. if (rdev->wb.wb_obj) {
  1205. radeon_object_kunmap(rdev->wb.wb_obj);
  1206. radeon_object_unpin(rdev->wb.wb_obj);
  1207. }
  1208. }
  1209. void r600_wb_fini(struct radeon_device *rdev)
  1210. {
  1211. r600_wb_disable(rdev);
  1212. if (rdev->wb.wb_obj) {
  1213. radeon_object_unref(&rdev->wb.wb_obj);
  1214. rdev->wb.wb = NULL;
  1215. rdev->wb.wb_obj = NULL;
  1216. }
  1217. }
  1218. int r600_wb_enable(struct radeon_device *rdev)
  1219. {
  1220. int r;
  1221. if (rdev->wb.wb_obj == NULL) {
  1222. r = radeon_object_create(rdev, NULL, 4096, true,
  1223. RADEON_GEM_DOMAIN_GTT, false, &rdev->wb.wb_obj);
  1224. if (r) {
  1225. dev_warn(rdev->dev, "failed to create WB buffer (%d).\n", r);
  1226. return r;
  1227. }
  1228. r = radeon_object_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  1229. &rdev->wb.gpu_addr);
  1230. if (r) {
  1231. dev_warn(rdev->dev, "failed to pin WB buffer (%d).\n", r);
  1232. r600_wb_fini(rdev);
  1233. return r;
  1234. }
  1235. r = radeon_object_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  1236. if (r) {
  1237. dev_warn(rdev->dev, "failed to map WB buffer (%d).\n", r);
  1238. r600_wb_fini(rdev);
  1239. return r;
  1240. }
  1241. }
  1242. WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
  1243. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
  1244. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
  1245. WREG32(SCRATCH_UMSK, 0xff);
  1246. return 0;
  1247. }
  1248. void r600_fence_ring_emit(struct radeon_device *rdev,
  1249. struct radeon_fence *fence)
  1250. {
  1251. /* Emit fence sequence & fire IRQ */
  1252. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1253. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1254. radeon_ring_write(rdev, fence->seq);
  1255. }
  1256. int r600_copy_dma(struct radeon_device *rdev,
  1257. uint64_t src_offset,
  1258. uint64_t dst_offset,
  1259. unsigned num_pages,
  1260. struct radeon_fence *fence)
  1261. {
  1262. /* FIXME: implement */
  1263. return 0;
  1264. }
  1265. int r600_copy_blit(struct radeon_device *rdev,
  1266. uint64_t src_offset, uint64_t dst_offset,
  1267. unsigned num_pages, struct radeon_fence *fence)
  1268. {
  1269. r600_blit_prepare_copy(rdev, num_pages * 4096);
  1270. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * 4096);
  1271. r600_blit_done_copy(rdev, fence);
  1272. return 0;
  1273. }
  1274. int r600_irq_process(struct radeon_device *rdev)
  1275. {
  1276. /* FIXME: implement */
  1277. return 0;
  1278. }
  1279. int r600_irq_set(struct radeon_device *rdev)
  1280. {
  1281. /* FIXME: implement */
  1282. return 0;
  1283. }
  1284. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  1285. uint32_t tiling_flags, uint32_t pitch,
  1286. uint32_t offset, uint32_t obj_size)
  1287. {
  1288. /* FIXME: implement */
  1289. return 0;
  1290. }
  1291. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  1292. {
  1293. /* FIXME: implement */
  1294. }
  1295. bool r600_card_posted(struct radeon_device *rdev)
  1296. {
  1297. uint32_t reg;
  1298. /* first check CRTCs */
  1299. reg = RREG32(D1CRTC_CONTROL) |
  1300. RREG32(D2CRTC_CONTROL);
  1301. if (reg & CRTC_EN)
  1302. return true;
  1303. /* then check MEM_SIZE, in case the crtcs are off */
  1304. if (RREG32(CONFIG_MEMSIZE))
  1305. return true;
  1306. return false;
  1307. }
  1308. int r600_startup(struct radeon_device *rdev)
  1309. {
  1310. int r;
  1311. r600_mc_program(rdev);
  1312. r = r600_pcie_gart_enable(rdev);
  1313. if (r)
  1314. return r;
  1315. r600_gpu_init(rdev);
  1316. r = radeon_object_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1317. &rdev->r600_blit.shader_gpu_addr);
  1318. if (r) {
  1319. DRM_ERROR("failed to pin blit object %d\n", r);
  1320. return r;
  1321. }
  1322. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1323. if (r)
  1324. return r;
  1325. r = r600_cp_load_microcode(rdev);
  1326. if (r)
  1327. return r;
  1328. r = r600_cp_resume(rdev);
  1329. if (r)
  1330. return r;
  1331. /* write back buffer are not vital so don't worry about failure */
  1332. r600_wb_enable(rdev);
  1333. return 0;
  1334. }
  1335. int r600_resume(struct radeon_device *rdev)
  1336. {
  1337. int r;
  1338. if (r600_gpu_reset(rdev)) {
  1339. /* FIXME: what do we want to do here ? */
  1340. }
  1341. /* post card */
  1342. atom_asic_init(rdev->mode_info.atom_context);
  1343. /* Initialize clocks */
  1344. r = radeon_clocks_init(rdev);
  1345. if (r) {
  1346. return r;
  1347. }
  1348. r = r600_startup(rdev);
  1349. if (r) {
  1350. DRM_ERROR("r600 startup failed on resume\n");
  1351. return r;
  1352. }
  1353. r = r600_ib_test(rdev);
  1354. if (r) {
  1355. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1356. return r;
  1357. }
  1358. return r;
  1359. }
  1360. int r600_suspend(struct radeon_device *rdev)
  1361. {
  1362. /* FIXME: we should wait for ring to be empty */
  1363. r600_cp_stop(rdev);
  1364. rdev->cp.ready = false;
  1365. r600_wb_disable(rdev);
  1366. r600_pcie_gart_disable(rdev);
  1367. /* unpin shaders bo */
  1368. radeon_object_unpin(rdev->r600_blit.shader_obj);
  1369. return 0;
  1370. }
  1371. /* Plan is to move initialization in that function and use
  1372. * helper function so that radeon_device_init pretty much
  1373. * do nothing more than calling asic specific function. This
  1374. * should also allow to remove a bunch of callback function
  1375. * like vram_info.
  1376. */
  1377. int r600_init(struct radeon_device *rdev)
  1378. {
  1379. int r;
  1380. r = radeon_dummy_page_init(rdev);
  1381. if (r)
  1382. return r;
  1383. if (r600_debugfs_mc_info_init(rdev)) {
  1384. DRM_ERROR("Failed to register debugfs file for mc !\n");
  1385. }
  1386. /* This don't do much */
  1387. r = radeon_gem_init(rdev);
  1388. if (r)
  1389. return r;
  1390. /* Read BIOS */
  1391. if (!radeon_get_bios(rdev)) {
  1392. if (ASIC_IS_AVIVO(rdev))
  1393. return -EINVAL;
  1394. }
  1395. /* Must be an ATOMBIOS */
  1396. if (!rdev->is_atom_bios) {
  1397. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1398. return -EINVAL;
  1399. }
  1400. r = radeon_atombios_init(rdev);
  1401. if (r)
  1402. return r;
  1403. /* Post card if necessary */
  1404. if (!r600_card_posted(rdev) && rdev->bios) {
  1405. DRM_INFO("GPU not posted. posting now...\n");
  1406. atom_asic_init(rdev->mode_info.atom_context);
  1407. }
  1408. /* Initialize scratch registers */
  1409. r600_scratch_init(rdev);
  1410. /* Initialize surface registers */
  1411. radeon_surface_init(rdev);
  1412. radeon_get_clock_info(rdev->ddev);
  1413. r = radeon_clocks_init(rdev);
  1414. if (r)
  1415. return r;
  1416. /* Fence driver */
  1417. r = radeon_fence_driver_init(rdev);
  1418. if (r)
  1419. return r;
  1420. r = r600_mc_init(rdev);
  1421. if (r)
  1422. return r;
  1423. /* Memory manager */
  1424. r = radeon_object_init(rdev);
  1425. if (r)
  1426. return r;
  1427. rdev->cp.ring_obj = NULL;
  1428. r600_ring_init(rdev, 1024 * 1024);
  1429. if (!rdev->me_fw || !rdev->pfp_fw) {
  1430. r = r600_cp_init_microcode(rdev);
  1431. if (r) {
  1432. DRM_ERROR("Failed to load firmware!\n");
  1433. return r;
  1434. }
  1435. }
  1436. r = r600_pcie_gart_init(rdev);
  1437. if (r)
  1438. return r;
  1439. rdev->accel_working = true;
  1440. r = r600_blit_init(rdev);
  1441. if (r) {
  1442. DRM_ERROR("radeon: failled blitter (%d).\n", r);
  1443. return r;
  1444. }
  1445. r = r600_startup(rdev);
  1446. if (r) {
  1447. r600_suspend(rdev);
  1448. r600_wb_fini(rdev);
  1449. radeon_ring_fini(rdev);
  1450. r600_pcie_gart_fini(rdev);
  1451. rdev->accel_working = false;
  1452. }
  1453. if (rdev->accel_working) {
  1454. r = radeon_ib_pool_init(rdev);
  1455. if (r) {
  1456. DRM_ERROR("radeon: failled initializing IB pool (%d).\n", r);
  1457. rdev->accel_working = false;
  1458. }
  1459. r = r600_ib_test(rdev);
  1460. if (r) {
  1461. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1462. rdev->accel_working = false;
  1463. }
  1464. }
  1465. return 0;
  1466. }
  1467. void r600_fini(struct radeon_device *rdev)
  1468. {
  1469. /* Suspend operations */
  1470. r600_suspend(rdev);
  1471. r600_blit_fini(rdev);
  1472. radeon_ring_fini(rdev);
  1473. r600_wb_fini(rdev);
  1474. r600_pcie_gart_fini(rdev);
  1475. radeon_gem_fini(rdev);
  1476. radeon_fence_driver_fini(rdev);
  1477. radeon_clocks_fini(rdev);
  1478. if (rdev->flags & RADEON_IS_AGP)
  1479. radeon_agp_fini(rdev);
  1480. radeon_object_fini(rdev);
  1481. radeon_atombios_fini(rdev);
  1482. kfree(rdev->bios);
  1483. rdev->bios = NULL;
  1484. radeon_dummy_page_fini(rdev);
  1485. }
  1486. /*
  1487. * CS stuff
  1488. */
  1489. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1490. {
  1491. /* FIXME: implement */
  1492. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1493. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  1494. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  1495. radeon_ring_write(rdev, ib->length_dw);
  1496. }
  1497. int r600_ib_test(struct radeon_device *rdev)
  1498. {
  1499. struct radeon_ib *ib;
  1500. uint32_t scratch;
  1501. uint32_t tmp = 0;
  1502. unsigned i;
  1503. int r;
  1504. r = radeon_scratch_get(rdev, &scratch);
  1505. if (r) {
  1506. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  1507. return r;
  1508. }
  1509. WREG32(scratch, 0xCAFEDEAD);
  1510. r = radeon_ib_get(rdev, &ib);
  1511. if (r) {
  1512. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  1513. return r;
  1514. }
  1515. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  1516. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  1517. ib->ptr[2] = 0xDEADBEEF;
  1518. ib->ptr[3] = PACKET2(0);
  1519. ib->ptr[4] = PACKET2(0);
  1520. ib->ptr[5] = PACKET2(0);
  1521. ib->ptr[6] = PACKET2(0);
  1522. ib->ptr[7] = PACKET2(0);
  1523. ib->ptr[8] = PACKET2(0);
  1524. ib->ptr[9] = PACKET2(0);
  1525. ib->ptr[10] = PACKET2(0);
  1526. ib->ptr[11] = PACKET2(0);
  1527. ib->ptr[12] = PACKET2(0);
  1528. ib->ptr[13] = PACKET2(0);
  1529. ib->ptr[14] = PACKET2(0);
  1530. ib->ptr[15] = PACKET2(0);
  1531. ib->length_dw = 16;
  1532. r = radeon_ib_schedule(rdev, ib);
  1533. if (r) {
  1534. radeon_scratch_free(rdev, scratch);
  1535. radeon_ib_free(rdev, &ib);
  1536. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  1537. return r;
  1538. }
  1539. r = radeon_fence_wait(ib->fence, false);
  1540. if (r) {
  1541. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  1542. return r;
  1543. }
  1544. for (i = 0; i < rdev->usec_timeout; i++) {
  1545. tmp = RREG32(scratch);
  1546. if (tmp == 0xDEADBEEF)
  1547. break;
  1548. DRM_UDELAY(1);
  1549. }
  1550. if (i < rdev->usec_timeout) {
  1551. DRM_INFO("ib test succeeded in %u usecs\n", i);
  1552. } else {
  1553. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  1554. scratch, tmp);
  1555. r = -EINVAL;
  1556. }
  1557. radeon_scratch_free(rdev, scratch);
  1558. radeon_ib_free(rdev, &ib);
  1559. return r;
  1560. }
  1561. /*
  1562. * Debugfs info
  1563. */
  1564. #if defined(CONFIG_DEBUG_FS)
  1565. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  1566. {
  1567. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1568. struct drm_device *dev = node->minor->dev;
  1569. struct radeon_device *rdev = dev->dev_private;
  1570. uint32_t rdp, wdp;
  1571. unsigned count, i, j;
  1572. radeon_ring_free_size(rdev);
  1573. rdp = RREG32(CP_RB_RPTR);
  1574. wdp = RREG32(CP_RB_WPTR);
  1575. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  1576. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  1577. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  1578. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  1579. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  1580. seq_printf(m, "%u dwords in ring\n", count);
  1581. for (j = 0; j <= count; j++) {
  1582. i = (rdp + j) & rdev->cp.ptr_mask;
  1583. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  1584. }
  1585. return 0;
  1586. }
  1587. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  1588. {
  1589. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1590. struct drm_device *dev = node->minor->dev;
  1591. struct radeon_device *rdev = dev->dev_private;
  1592. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  1593. DREG32_SYS(m, rdev, VM_L2_STATUS);
  1594. return 0;
  1595. }
  1596. static struct drm_info_list r600_mc_info_list[] = {
  1597. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  1598. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  1599. };
  1600. #endif
  1601. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  1602. {
  1603. #if defined(CONFIG_DEBUG_FS)
  1604. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  1605. #else
  1606. return 0;
  1607. #endif
  1608. }