bnx2x.h 69 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302
  1. /* bnx2x.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2012 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. */
  13. #ifndef BNX2X_H
  14. #define BNX2X_H
  15. #include <linux/pci.h>
  16. #include <linux/netdevice.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/types.h>
  19. #include <linux/pci_regs.h>
  20. /* compilation time flags */
  21. /* define this to make the driver freeze on error to allow getting debug info
  22. * (you will need to reboot afterwards) */
  23. /* #define BNX2X_STOP_ON_ERROR */
  24. #define DRV_MODULE_VERSION "1.78.00-0"
  25. #define DRV_MODULE_RELDATE "2012/09/27"
  26. #define BNX2X_BC_VER 0x040200
  27. #if defined(CONFIG_DCB)
  28. #define BCM_DCBNL
  29. #endif
  30. #include "bnx2x_hsi.h"
  31. #include "../cnic_if.h"
  32. #define BNX2X_MIN_MSIX_VEC_CNT(bp) ((bp)->min_msix_vec_cnt)
  33. #include <linux/mdio.h>
  34. #include "bnx2x_reg.h"
  35. #include "bnx2x_fw_defs.h"
  36. #include "bnx2x_mfw_req.h"
  37. #include "bnx2x_link.h"
  38. #include "bnx2x_sp.h"
  39. #include "bnx2x_dcb.h"
  40. #include "bnx2x_stats.h"
  41. #include "bnx2x_vfpf.h"
  42. enum bnx2x_int_mode {
  43. BNX2X_INT_MODE_MSIX,
  44. BNX2X_INT_MODE_INTX,
  45. BNX2X_INT_MODE_MSI
  46. };
  47. /* error/debug prints */
  48. #define DRV_MODULE_NAME "bnx2x"
  49. /* for messages that are currently off */
  50. #define BNX2X_MSG_OFF 0x0
  51. #define BNX2X_MSG_MCP 0x0010000 /* was: NETIF_MSG_HW */
  52. #define BNX2X_MSG_STATS 0x0020000 /* was: NETIF_MSG_TIMER */
  53. #define BNX2X_MSG_NVM 0x0040000 /* was: NETIF_MSG_HW */
  54. #define BNX2X_MSG_DMAE 0x0080000 /* was: NETIF_MSG_HW */
  55. #define BNX2X_MSG_SP 0x0100000 /* was: NETIF_MSG_INTR */
  56. #define BNX2X_MSG_FP 0x0200000 /* was: NETIF_MSG_INTR */
  57. #define BNX2X_MSG_IOV 0x0800000
  58. #define BNX2X_MSG_IDLE 0x2000000 /* used for idle check*/
  59. #define BNX2X_MSG_ETHTOOL 0x4000000
  60. #define BNX2X_MSG_DCB 0x8000000
  61. /* regular debug print */
  62. #define DP(__mask, fmt, ...) \
  63. do { \
  64. if (unlikely(bp->msg_enable & (__mask))) \
  65. pr_notice("[%s:%d(%s)]" fmt, \
  66. __func__, __LINE__, \
  67. bp->dev ? (bp->dev->name) : "?", \
  68. ##__VA_ARGS__); \
  69. } while (0)
  70. #define DP_CONT(__mask, fmt, ...) \
  71. do { \
  72. if (unlikely(bp->msg_enable & (__mask))) \
  73. pr_cont(fmt, ##__VA_ARGS__); \
  74. } while (0)
  75. /* errors debug print */
  76. #define BNX2X_DBG_ERR(fmt, ...) \
  77. do { \
  78. if (unlikely(netif_msg_probe(bp))) \
  79. pr_err("[%s:%d(%s)]" fmt, \
  80. __func__, __LINE__, \
  81. bp->dev ? (bp->dev->name) : "?", \
  82. ##__VA_ARGS__); \
  83. } while (0)
  84. /* for errors (never masked) */
  85. #define BNX2X_ERR(fmt, ...) \
  86. do { \
  87. pr_err("[%s:%d(%s)]" fmt, \
  88. __func__, __LINE__, \
  89. bp->dev ? (bp->dev->name) : "?", \
  90. ##__VA_ARGS__); \
  91. } while (0)
  92. #define BNX2X_ERROR(fmt, ...) \
  93. pr_err("[%s:%d]" fmt, __func__, __LINE__, ##__VA_ARGS__)
  94. /* before we have a dev->name use dev_info() */
  95. #define BNX2X_DEV_INFO(fmt, ...) \
  96. do { \
  97. if (unlikely(netif_msg_probe(bp))) \
  98. dev_info(&bp->pdev->dev, fmt, ##__VA_ARGS__); \
  99. } while (0)
  100. #ifdef BNX2X_STOP_ON_ERROR
  101. void bnx2x_int_disable(struct bnx2x *bp);
  102. #define bnx2x_panic() \
  103. do { \
  104. bp->panic = 1; \
  105. BNX2X_ERR("driver assert\n"); \
  106. bnx2x_int_disable(bp); \
  107. bnx2x_panic_dump(bp); \
  108. } while (0)
  109. #else
  110. #define bnx2x_panic() \
  111. do { \
  112. bp->panic = 1; \
  113. BNX2X_ERR("driver assert\n"); \
  114. bnx2x_panic_dump(bp); \
  115. } while (0)
  116. #endif
  117. #define bnx2x_mc_addr(ha) ((ha)->addr)
  118. #define bnx2x_uc_addr(ha) ((ha)->addr)
  119. #define U64_LO(x) (u32)(((u64)(x)) & 0xffffffff)
  120. #define U64_HI(x) (u32)(((u64)(x)) >> 32)
  121. #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
  122. #define REG_ADDR(bp, offset) ((bp->regview) + (offset))
  123. #define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
  124. #define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
  125. #define REG_RD16(bp, offset) readw(REG_ADDR(bp, offset))
  126. #define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
  127. #define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
  128. #define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
  129. #define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
  130. #define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
  131. #define REG_RD_DMAE(bp, offset, valp, len32) \
  132. do { \
  133. bnx2x_read_dmae(bp, offset, len32);\
  134. memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
  135. } while (0)
  136. #define REG_WR_DMAE(bp, offset, valp, len32) \
  137. do { \
  138. memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
  139. bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
  140. offset, len32); \
  141. } while (0)
  142. #define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
  143. REG_WR_DMAE(bp, offset, valp, len32)
  144. #define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
  145. do { \
  146. memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
  147. bnx2x_write_big_buf_wb(bp, addr, len32); \
  148. } while (0)
  149. #define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \
  150. offsetof(struct shmem_region, field))
  151. #define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field))
  152. #define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val)
  153. #define SHMEM2_ADDR(bp, field) (bp->common.shmem2_base + \
  154. offsetof(struct shmem2_region, field))
  155. #define SHMEM2_RD(bp, field) REG_RD(bp, SHMEM2_ADDR(bp, field))
  156. #define SHMEM2_WR(bp, field, val) REG_WR(bp, SHMEM2_ADDR(bp, field), val)
  157. #define MF_CFG_ADDR(bp, field) (bp->common.mf_cfg_base + \
  158. offsetof(struct mf_cfg, field))
  159. #define MF2_CFG_ADDR(bp, field) (bp->common.mf2_cfg_base + \
  160. offsetof(struct mf2_cfg, field))
  161. #define MF_CFG_RD(bp, field) REG_RD(bp, MF_CFG_ADDR(bp, field))
  162. #define MF_CFG_WR(bp, field, val) REG_WR(bp,\
  163. MF_CFG_ADDR(bp, field), (val))
  164. #define MF2_CFG_RD(bp, field) REG_RD(bp, MF2_CFG_ADDR(bp, field))
  165. #define SHMEM2_HAS(bp, field) ((bp)->common.shmem2_base && \
  166. (SHMEM2_RD((bp), size) > \
  167. offsetof(struct shmem2_region, field)))
  168. #define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg)
  169. #define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val)
  170. /* SP SB indices */
  171. /* General SP events - stats query, cfc delete, etc */
  172. #define HC_SP_INDEX_ETH_DEF_CONS 3
  173. /* EQ completions */
  174. #define HC_SP_INDEX_EQ_CONS 7
  175. /* FCoE L2 connection completions */
  176. #define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS 6
  177. #define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS 4
  178. /* iSCSI L2 */
  179. #define HC_SP_INDEX_ETH_ISCSI_CQ_CONS 5
  180. #define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS 1
  181. /* Special clients parameters */
  182. /* SB indices */
  183. /* FCoE L2 */
  184. #define BNX2X_FCOE_L2_RX_INDEX \
  185. (&bp->def_status_blk->sp_sb.\
  186. index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS])
  187. #define BNX2X_FCOE_L2_TX_INDEX \
  188. (&bp->def_status_blk->sp_sb.\
  189. index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS])
  190. /**
  191. * CIDs and CLIDs:
  192. * CLIDs below is a CLID for func 0, then the CLID for other
  193. * functions will be calculated by the formula:
  194. *
  195. * FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
  196. *
  197. */
  198. enum {
  199. BNX2X_ISCSI_ETH_CL_ID_IDX,
  200. BNX2X_FCOE_ETH_CL_ID_IDX,
  201. BNX2X_MAX_CNIC_ETH_CL_ID_IDX,
  202. };
  203. #define BNX2X_CNIC_START_ETH_CID(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) *\
  204. (bp)->max_cos)
  205. /* iSCSI L2 */
  206. #define BNX2X_ISCSI_ETH_CID(bp) (BNX2X_CNIC_START_ETH_CID(bp))
  207. /* FCoE L2 */
  208. #define BNX2X_FCOE_ETH_CID(bp) (BNX2X_CNIC_START_ETH_CID(bp) + 1)
  209. #define CNIC_SUPPORT(bp) ((bp)->cnic_support)
  210. #define CNIC_ENABLED(bp) ((bp)->cnic_enabled)
  211. #define CNIC_LOADED(bp) ((bp)->cnic_loaded)
  212. #define FCOE_INIT(bp) ((bp)->fcoe_init)
  213. #define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
  214. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR
  215. #define SM_RX_ID 0
  216. #define SM_TX_ID 1
  217. /* defines for multiple tx priority indices */
  218. #define FIRST_TX_ONLY_COS_INDEX 1
  219. #define FIRST_TX_COS_INDEX 0
  220. /* rules for calculating the cids of tx-only connections */
  221. #define CID_TO_FP(cid, bp) ((cid) % BNX2X_NUM_NON_CNIC_QUEUES(bp))
  222. #define CID_COS_TO_TX_ONLY_CID(cid, cos, bp) \
  223. (cid + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
  224. /* fp index inside class of service range */
  225. #define FP_COS_TO_TXQ(fp, cos, bp) \
  226. ((fp)->index + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
  227. /* Indexes for transmission queues array:
  228. * txdata for RSS i CoS j is at location i + (j * num of RSS)
  229. * txdata for FCoE (if exist) is at location max cos * num of RSS
  230. * txdata for FWD (if exist) is one location after FCoE
  231. * txdata for OOO (if exist) is one location after FWD
  232. */
  233. enum {
  234. FCOE_TXQ_IDX_OFFSET,
  235. FWD_TXQ_IDX_OFFSET,
  236. OOO_TXQ_IDX_OFFSET,
  237. };
  238. #define MAX_ETH_TXQ_IDX(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) * (bp)->max_cos)
  239. #define FCOE_TXQ_IDX(bp) (MAX_ETH_TXQ_IDX(bp) + FCOE_TXQ_IDX_OFFSET)
  240. /* fast path */
  241. /*
  242. * This driver uses new build_skb() API :
  243. * RX ring buffer contains pointer to kmalloc() data only,
  244. * skb are built only after Hardware filled the frame.
  245. */
  246. struct sw_rx_bd {
  247. u8 *data;
  248. DEFINE_DMA_UNMAP_ADDR(mapping);
  249. };
  250. struct sw_tx_bd {
  251. struct sk_buff *skb;
  252. u16 first_bd;
  253. u8 flags;
  254. /* Set on the first BD descriptor when there is a split BD */
  255. #define BNX2X_TSO_SPLIT_BD (1<<0)
  256. };
  257. struct sw_rx_page {
  258. struct page *page;
  259. DEFINE_DMA_UNMAP_ADDR(mapping);
  260. };
  261. union db_prod {
  262. struct doorbell_set_prod data;
  263. u32 raw;
  264. };
  265. /* dropless fc FW/HW related params */
  266. #define BRB_SIZE(bp) (CHIP_IS_E3(bp) ? 1024 : 512)
  267. #define MAX_AGG_QS(bp) (CHIP_IS_E1(bp) ? \
  268. ETH_MAX_AGGREGATION_QUEUES_E1 :\
  269. ETH_MAX_AGGREGATION_QUEUES_E1H_E2)
  270. #define FW_DROP_LEVEL(bp) (3 + MAX_SPQ_PENDING + MAX_AGG_QS(bp))
  271. #define FW_PREFETCH_CNT 16
  272. #define DROPLESS_FC_HEADROOM 100
  273. /* MC hsi */
  274. #define BCM_PAGE_SHIFT 12
  275. #define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT)
  276. #define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1))
  277. #define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
  278. #define PAGES_PER_SGE_SHIFT 0
  279. #define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT)
  280. #define SGE_PAGE_SIZE PAGE_SIZE
  281. #define SGE_PAGE_SHIFT PAGE_SHIFT
  282. #define SGE_PAGE_ALIGN(addr) PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
  283. #define SGE_PAGES (SGE_PAGE_SIZE * PAGES_PER_SGE)
  284. #define TPA_AGG_SIZE min_t(u32, (min_t(u32, 8, MAX_SKB_FRAGS) * \
  285. SGE_PAGES), 0xffff)
  286. /* SGE ring related macros */
  287. #define NUM_RX_SGE_PAGES 2
  288. #define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
  289. #define NEXT_PAGE_SGE_DESC_CNT 2
  290. #define MAX_RX_SGE_CNT (RX_SGE_CNT - NEXT_PAGE_SGE_DESC_CNT)
  291. /* RX_SGE_CNT is promised to be a power of 2 */
  292. #define RX_SGE_MASK (RX_SGE_CNT - 1)
  293. #define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES)
  294. #define MAX_RX_SGE (NUM_RX_SGE - 1)
  295. #define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \
  296. (MAX_RX_SGE_CNT - 1)) ? \
  297. (x) + 1 + NEXT_PAGE_SGE_DESC_CNT : \
  298. (x) + 1)
  299. #define RX_SGE(x) ((x) & MAX_RX_SGE)
  300. /*
  301. * Number of required SGEs is the sum of two:
  302. * 1. Number of possible opened aggregations (next packet for
  303. * these aggregations will probably consume SGE immidiatelly)
  304. * 2. Rest of BRB blocks divided by 2 (block will consume new SGE only
  305. * after placement on BD for new TPA aggregation)
  306. *
  307. * Takes into account NEXT_PAGE_SGE_DESC_CNT "next" elements on each page
  308. */
  309. #define NUM_SGE_REQ (MAX_AGG_QS(bp) + \
  310. (BRB_SIZE(bp) - MAX_AGG_QS(bp)) / 2)
  311. #define NUM_SGE_PG_REQ ((NUM_SGE_REQ + MAX_RX_SGE_CNT - 1) / \
  312. MAX_RX_SGE_CNT)
  313. #define SGE_TH_LO(bp) (NUM_SGE_REQ + \
  314. NUM_SGE_PG_REQ * NEXT_PAGE_SGE_DESC_CNT)
  315. #define SGE_TH_HI(bp) (SGE_TH_LO(bp) + DROPLESS_FC_HEADROOM)
  316. /* Manipulate a bit vector defined as an array of u64 */
  317. /* Number of bits in one sge_mask array element */
  318. #define BIT_VEC64_ELEM_SZ 64
  319. #define BIT_VEC64_ELEM_SHIFT 6
  320. #define BIT_VEC64_ELEM_MASK ((u64)BIT_VEC64_ELEM_SZ - 1)
  321. #define __BIT_VEC64_SET_BIT(el, bit) \
  322. do { \
  323. el = ((el) | ((u64)0x1 << (bit))); \
  324. } while (0)
  325. #define __BIT_VEC64_CLEAR_BIT(el, bit) \
  326. do { \
  327. el = ((el) & (~((u64)0x1 << (bit)))); \
  328. } while (0)
  329. #define BIT_VEC64_SET_BIT(vec64, idx) \
  330. __BIT_VEC64_SET_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
  331. (idx) & BIT_VEC64_ELEM_MASK)
  332. #define BIT_VEC64_CLEAR_BIT(vec64, idx) \
  333. __BIT_VEC64_CLEAR_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
  334. (idx) & BIT_VEC64_ELEM_MASK)
  335. #define BIT_VEC64_TEST_BIT(vec64, idx) \
  336. (((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT] >> \
  337. ((idx) & BIT_VEC64_ELEM_MASK)) & 0x1)
  338. /* Creates a bitmask of all ones in less significant bits.
  339. idx - index of the most significant bit in the created mask */
  340. #define BIT_VEC64_ONES_MASK(idx) \
  341. (((u64)0x1 << (((idx) & BIT_VEC64_ELEM_MASK) + 1)) - 1)
  342. #define BIT_VEC64_ELEM_ONE_MASK ((u64)(~0))
  343. /*******************************************************/
  344. /* Number of u64 elements in SGE mask array */
  345. #define RX_SGE_MASK_LEN (NUM_RX_SGE / BIT_VEC64_ELEM_SZ)
  346. #define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1)
  347. #define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK)
  348. union host_hc_status_block {
  349. /* pointer to fp status block e1x */
  350. struct host_hc_status_block_e1x *e1x_sb;
  351. /* pointer to fp status block e2 */
  352. struct host_hc_status_block_e2 *e2_sb;
  353. };
  354. struct bnx2x_agg_info {
  355. /*
  356. * First aggregation buffer is a data buffer, the following - are pages.
  357. * We will preallocate the data buffer for each aggregation when
  358. * we open the interface and will replace the BD at the consumer
  359. * with this one when we receive the TPA_START CQE in order to
  360. * keep the Rx BD ring consistent.
  361. */
  362. struct sw_rx_bd first_buf;
  363. u8 tpa_state;
  364. #define BNX2X_TPA_START 1
  365. #define BNX2X_TPA_STOP 2
  366. #define BNX2X_TPA_ERROR 3
  367. u8 placement_offset;
  368. u16 parsing_flags;
  369. u16 vlan_tag;
  370. u16 len_on_bd;
  371. u32 rxhash;
  372. bool l4_rxhash;
  373. u16 gro_size;
  374. u16 full_page;
  375. };
  376. #define Q_STATS_OFFSET32(stat_name) \
  377. (offsetof(struct bnx2x_eth_q_stats, stat_name) / 4)
  378. struct bnx2x_fp_txdata {
  379. struct sw_tx_bd *tx_buf_ring;
  380. union eth_tx_bd_types *tx_desc_ring;
  381. dma_addr_t tx_desc_mapping;
  382. u32 cid;
  383. union db_prod tx_db;
  384. u16 tx_pkt_prod;
  385. u16 tx_pkt_cons;
  386. u16 tx_bd_prod;
  387. u16 tx_bd_cons;
  388. unsigned long tx_pkt;
  389. __le16 *tx_cons_sb;
  390. int txq_index;
  391. struct bnx2x_fastpath *parent_fp;
  392. int tx_ring_size;
  393. };
  394. enum bnx2x_tpa_mode_t {
  395. TPA_MODE_LRO,
  396. TPA_MODE_GRO
  397. };
  398. struct bnx2x_fastpath {
  399. struct bnx2x *bp; /* parent */
  400. #define BNX2X_NAPI_WEIGHT 128
  401. struct napi_struct napi;
  402. union host_hc_status_block status_blk;
  403. /* chip independed shortcuts into sb structure */
  404. __le16 *sb_index_values;
  405. __le16 *sb_running_index;
  406. /* chip independed shortcut into rx_prods_offset memory */
  407. u32 ustorm_rx_prods_offset;
  408. u32 rx_buf_size;
  409. u32 rx_frag_size; /* 0 if kmalloced(), or rx_buf_size + NET_SKB_PAD */
  410. dma_addr_t status_blk_mapping;
  411. enum bnx2x_tpa_mode_t mode;
  412. u8 max_cos; /* actual number of active tx coses */
  413. struct bnx2x_fp_txdata *txdata_ptr[BNX2X_MULTI_TX_COS];
  414. struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */
  415. struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */
  416. struct eth_rx_bd *rx_desc_ring;
  417. dma_addr_t rx_desc_mapping;
  418. union eth_rx_cqe *rx_comp_ring;
  419. dma_addr_t rx_comp_mapping;
  420. /* SGE ring */
  421. struct eth_rx_sge *rx_sge_ring;
  422. dma_addr_t rx_sge_mapping;
  423. u64 sge_mask[RX_SGE_MASK_LEN];
  424. u32 cid;
  425. __le16 fp_hc_idx;
  426. u8 index; /* number in fp array */
  427. u8 rx_queue; /* index for skb_record */
  428. u8 cl_id; /* eth client id */
  429. u8 cl_qzone_id;
  430. u8 fw_sb_id; /* status block number in FW */
  431. u8 igu_sb_id; /* status block number in HW */
  432. u16 rx_bd_prod;
  433. u16 rx_bd_cons;
  434. u16 rx_comp_prod;
  435. u16 rx_comp_cons;
  436. u16 rx_sge_prod;
  437. /* The last maximal completed SGE */
  438. u16 last_max_sge;
  439. __le16 *rx_cons_sb;
  440. unsigned long rx_pkt,
  441. rx_calls;
  442. /* TPA related */
  443. struct bnx2x_agg_info *tpa_info;
  444. u8 disable_tpa;
  445. #ifdef BNX2X_STOP_ON_ERROR
  446. u64 tpa_queue_used;
  447. #endif
  448. /* The size is calculated using the following:
  449. sizeof name field from netdev structure +
  450. 4 ('-Xx-' string) +
  451. 4 (for the digits and to make it DWORD aligned) */
  452. #define FP_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8)
  453. char name[FP_NAME_SIZE];
  454. };
  455. #define bnx2x_fp(bp, nr, var) ((bp)->fp[(nr)].var)
  456. #define bnx2x_sp_obj(bp, fp) ((bp)->sp_objs[(fp)->index])
  457. #define bnx2x_fp_stats(bp, fp) (&((bp)->fp_stats[(fp)->index]))
  458. #define bnx2x_fp_qstats(bp, fp) (&((bp)->fp_stats[(fp)->index].eth_q_stats))
  459. /* Use 2500 as a mini-jumbo MTU for FCoE */
  460. #define BNX2X_FCOE_MINI_JUMBO_MTU 2500
  461. #define FCOE_IDX_OFFSET 0
  462. #define FCOE_IDX(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) + \
  463. FCOE_IDX_OFFSET)
  464. #define bnx2x_fcoe_fp(bp) (&bp->fp[FCOE_IDX(bp)])
  465. #define bnx2x_fcoe(bp, var) (bnx2x_fcoe_fp(bp)->var)
  466. #define bnx2x_fcoe_inner_sp_obj(bp) (&bp->sp_objs[FCOE_IDX(bp)])
  467. #define bnx2x_fcoe_sp_obj(bp, var) (bnx2x_fcoe_inner_sp_obj(bp)->var)
  468. #define bnx2x_fcoe_tx(bp, var) (bnx2x_fcoe_fp(bp)-> \
  469. txdata_ptr[FIRST_TX_COS_INDEX] \
  470. ->var)
  471. #define IS_ETH_FP(fp) ((fp)->index < BNX2X_NUM_ETH_QUEUES((fp)->bp))
  472. #define IS_FCOE_FP(fp) ((fp)->index == FCOE_IDX((fp)->bp))
  473. #define IS_FCOE_IDX(idx) ((idx) == FCOE_IDX(bp))
  474. /* MC hsi */
  475. #define MAX_FETCH_BD 13 /* HW max BDs per packet */
  476. #define RX_COPY_THRESH 92
  477. #define NUM_TX_RINGS 16
  478. #define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
  479. #define NEXT_PAGE_TX_DESC_CNT 1
  480. #define MAX_TX_DESC_CNT (TX_DESC_CNT - NEXT_PAGE_TX_DESC_CNT)
  481. #define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
  482. #define MAX_TX_BD (NUM_TX_BD - 1)
  483. #define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
  484. #define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
  485. (MAX_TX_DESC_CNT - 1)) ? \
  486. (x) + 1 + NEXT_PAGE_TX_DESC_CNT : \
  487. (x) + 1)
  488. #define TX_BD(x) ((x) & MAX_TX_BD)
  489. #define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
  490. /* number of NEXT_PAGE descriptors may be required during placement */
  491. #define NEXT_CNT_PER_TX_PKT(bds) \
  492. (((bds) + MAX_TX_DESC_CNT - 1) / \
  493. MAX_TX_DESC_CNT * NEXT_PAGE_TX_DESC_CNT)
  494. /* max BDs per tx packet w/o next_pages:
  495. * START_BD - describes packed
  496. * START_BD(splitted) - includes unpaged data segment for GSO
  497. * PARSING_BD - for TSO and CSUM data
  498. * Frag BDs - decribes pages for frags
  499. */
  500. #define BDS_PER_TX_PKT 3
  501. #define MAX_BDS_PER_TX_PKT (MAX_SKB_FRAGS + BDS_PER_TX_PKT)
  502. /* max BDs per tx packet including next pages */
  503. #define MAX_DESC_PER_TX_PKT (MAX_BDS_PER_TX_PKT + \
  504. NEXT_CNT_PER_TX_PKT(MAX_BDS_PER_TX_PKT))
  505. /* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
  506. #define NUM_RX_RINGS 8
  507. #define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
  508. #define NEXT_PAGE_RX_DESC_CNT 2
  509. #define MAX_RX_DESC_CNT (RX_DESC_CNT - NEXT_PAGE_RX_DESC_CNT)
  510. #define RX_DESC_MASK (RX_DESC_CNT - 1)
  511. #define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
  512. #define MAX_RX_BD (NUM_RX_BD - 1)
  513. #define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
  514. /* dropless fc calculations for BDs
  515. *
  516. * Number of BDs should as number of buffers in BRB:
  517. * Low threshold takes into account NEXT_PAGE_RX_DESC_CNT
  518. * "next" elements on each page
  519. */
  520. #define NUM_BD_REQ BRB_SIZE(bp)
  521. #define NUM_BD_PG_REQ ((NUM_BD_REQ + MAX_RX_DESC_CNT - 1) / \
  522. MAX_RX_DESC_CNT)
  523. #define BD_TH_LO(bp) (NUM_BD_REQ + \
  524. NUM_BD_PG_REQ * NEXT_PAGE_RX_DESC_CNT + \
  525. FW_DROP_LEVEL(bp))
  526. #define BD_TH_HI(bp) (BD_TH_LO(bp) + DROPLESS_FC_HEADROOM)
  527. #define MIN_RX_AVAIL ((bp)->dropless_fc ? BD_TH_HI(bp) + 128 : 128)
  528. #define MIN_RX_SIZE_TPA_HW (CHIP_IS_E1(bp) ? \
  529. ETH_MIN_RX_CQES_WITH_TPA_E1 : \
  530. ETH_MIN_RX_CQES_WITH_TPA_E1H_E2)
  531. #define MIN_RX_SIZE_NONTPA_HW ETH_MIN_RX_CQES_WITHOUT_TPA
  532. #define MIN_RX_SIZE_TPA (max_t(u32, MIN_RX_SIZE_TPA_HW, MIN_RX_AVAIL))
  533. #define MIN_RX_SIZE_NONTPA (max_t(u32, MIN_RX_SIZE_NONTPA_HW,\
  534. MIN_RX_AVAIL))
  535. #define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
  536. (MAX_RX_DESC_CNT - 1)) ? \
  537. (x) + 1 + NEXT_PAGE_RX_DESC_CNT : \
  538. (x) + 1)
  539. #define RX_BD(x) ((x) & MAX_RX_BD)
  540. /*
  541. * As long as CQE is X times bigger than BD entry we have to allocate X times
  542. * more pages for CQ ring in order to keep it balanced with BD ring
  543. */
  544. #define CQE_BD_REL (sizeof(union eth_rx_cqe) / sizeof(struct eth_rx_bd))
  545. #define NUM_RCQ_RINGS (NUM_RX_RINGS * CQE_BD_REL)
  546. #define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
  547. #define NEXT_PAGE_RCQ_DESC_CNT 1
  548. #define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - NEXT_PAGE_RCQ_DESC_CNT)
  549. #define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
  550. #define MAX_RCQ_BD (NUM_RCQ_BD - 1)
  551. #define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
  552. #define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
  553. (MAX_RCQ_DESC_CNT - 1)) ? \
  554. (x) + 1 + NEXT_PAGE_RCQ_DESC_CNT : \
  555. (x) + 1)
  556. #define RCQ_BD(x) ((x) & MAX_RCQ_BD)
  557. /* dropless fc calculations for RCQs
  558. *
  559. * Number of RCQs should be as number of buffers in BRB:
  560. * Low threshold takes into account NEXT_PAGE_RCQ_DESC_CNT
  561. * "next" elements on each page
  562. */
  563. #define NUM_RCQ_REQ BRB_SIZE(bp)
  564. #define NUM_RCQ_PG_REQ ((NUM_BD_REQ + MAX_RCQ_DESC_CNT - 1) / \
  565. MAX_RCQ_DESC_CNT)
  566. #define RCQ_TH_LO(bp) (NUM_RCQ_REQ + \
  567. NUM_RCQ_PG_REQ * NEXT_PAGE_RCQ_DESC_CNT + \
  568. FW_DROP_LEVEL(bp))
  569. #define RCQ_TH_HI(bp) (RCQ_TH_LO(bp) + DROPLESS_FC_HEADROOM)
  570. /* This is needed for determining of last_max */
  571. #define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b))
  572. #define SUB_S32(a, b) (s32)((s32)(a) - (s32)(b))
  573. #define BNX2X_SWCID_SHIFT 17
  574. #define BNX2X_SWCID_MASK ((0x1 << BNX2X_SWCID_SHIFT) - 1)
  575. /* used on a CID received from the HW */
  576. #define SW_CID(x) (le32_to_cpu(x) & BNX2X_SWCID_MASK)
  577. #define CQE_CMD(x) (le32_to_cpu(x) >> \
  578. COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
  579. #define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
  580. le32_to_cpu((bd)->addr_lo))
  581. #define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
  582. #define BNX2X_DB_MIN_SHIFT 3 /* 8 bytes */
  583. #define BNX2X_DB_SHIFT 7 /* 128 bytes*/
  584. #if (BNX2X_DB_SHIFT < BNX2X_DB_MIN_SHIFT)
  585. #error "Min DB doorbell stride is 8"
  586. #endif
  587. #define DPM_TRIGER_TYPE 0x40
  588. #define DOORBELL(bp, cid, val) \
  589. do { \
  590. writel((u32)(val), bp->doorbells + (bp->db_size * (cid)) + \
  591. DPM_TRIGER_TYPE); \
  592. } while (0)
  593. /* TX CSUM helpers */
  594. #define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \
  595. skb->csum_offset)
  596. #define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \
  597. skb->csum_offset))
  598. #define pbd_tcp_flags(skb) (ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)
  599. #define XMIT_PLAIN 0
  600. #define XMIT_CSUM_V4 0x1
  601. #define XMIT_CSUM_V6 0x2
  602. #define XMIT_CSUM_TCP 0x4
  603. #define XMIT_GSO_V4 0x8
  604. #define XMIT_GSO_V6 0x10
  605. #define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6)
  606. #define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6)
  607. /* stuff added to make the code fit 80Col */
  608. #define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
  609. #define CQE_TYPE_START(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_START_AGG)
  610. #define CQE_TYPE_STOP(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_STOP_AGG)
  611. #define CQE_TYPE_SLOW(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_RAMROD)
  612. #define CQE_TYPE_FAST(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_FASTPATH)
  613. #define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
  614. #define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
  615. (((le16_to_cpu(flags) & \
  616. PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
  617. PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
  618. == PRS_FLAG_OVERETH_IPV4)
  619. #define BNX2X_RX_SUM_FIX(cqe) \
  620. BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
  621. #define FP_USB_FUNC_OFF \
  622. offsetof(struct cstorm_status_block_u, func)
  623. #define FP_CSB_FUNC_OFF \
  624. offsetof(struct cstorm_status_block_c, func)
  625. #define HC_INDEX_ETH_RX_CQ_CONS 1
  626. #define HC_INDEX_OOO_TX_CQ_CONS 4
  627. #define HC_INDEX_ETH_TX_CQ_CONS_COS0 5
  628. #define HC_INDEX_ETH_TX_CQ_CONS_COS1 6
  629. #define HC_INDEX_ETH_TX_CQ_CONS_COS2 7
  630. #define HC_INDEX_ETH_FIRST_TX_CQ_CONS HC_INDEX_ETH_TX_CQ_CONS_COS0
  631. #define BNX2X_RX_SB_INDEX \
  632. (&fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS])
  633. #define BNX2X_TX_SB_INDEX_BASE BNX2X_TX_SB_INDEX_COS0
  634. #define BNX2X_TX_SB_INDEX_COS0 \
  635. (&fp->sb_index_values[HC_INDEX_ETH_TX_CQ_CONS_COS0])
  636. /* end of fast path */
  637. /* common */
  638. struct bnx2x_common {
  639. u32 chip_id;
  640. /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
  641. #define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0)
  642. #define CHIP_NUM(bp) (bp->common.chip_id >> 16)
  643. #define CHIP_NUM_57710 0x164e
  644. #define CHIP_NUM_57711 0x164f
  645. #define CHIP_NUM_57711E 0x1650
  646. #define CHIP_NUM_57712 0x1662
  647. #define CHIP_NUM_57712_MF 0x1663
  648. #define CHIP_NUM_57713 0x1651
  649. #define CHIP_NUM_57713E 0x1652
  650. #define CHIP_NUM_57800 0x168a
  651. #define CHIP_NUM_57800_MF 0x16a5
  652. #define CHIP_NUM_57810 0x168e
  653. #define CHIP_NUM_57810_MF 0x16ae
  654. #define CHIP_NUM_57811 0x163d
  655. #define CHIP_NUM_57811_MF 0x163e
  656. #define CHIP_NUM_57840_OBSOLETE 0x168d
  657. #define CHIP_NUM_57840_MF_OBSOLETE 0x16ab
  658. #define CHIP_NUM_57840_4_10 0x16a1
  659. #define CHIP_NUM_57840_2_20 0x16a2
  660. #define CHIP_NUM_57840_MF 0x16a4
  661. #define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710)
  662. #define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711)
  663. #define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E)
  664. #define CHIP_IS_57712(bp) (CHIP_NUM(bp) == CHIP_NUM_57712)
  665. #define CHIP_IS_57712_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57712_MF)
  666. #define CHIP_IS_57800(bp) (CHIP_NUM(bp) == CHIP_NUM_57800)
  667. #define CHIP_IS_57800_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57800_MF)
  668. #define CHIP_IS_57810(bp) (CHIP_NUM(bp) == CHIP_NUM_57810)
  669. #define CHIP_IS_57810_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57810_MF)
  670. #define CHIP_IS_57811(bp) (CHIP_NUM(bp) == CHIP_NUM_57811)
  671. #define CHIP_IS_57811_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57811_MF)
  672. #define CHIP_IS_57840(bp) \
  673. ((CHIP_NUM(bp) == CHIP_NUM_57840_4_10) || \
  674. (CHIP_NUM(bp) == CHIP_NUM_57840_2_20) || \
  675. (CHIP_NUM(bp) == CHIP_NUM_57840_OBSOLETE))
  676. #define CHIP_IS_57840_MF(bp) ((CHIP_NUM(bp) == CHIP_NUM_57840_MF) || \
  677. (CHIP_NUM(bp) == CHIP_NUM_57840_MF_OBSOLETE))
  678. #define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \
  679. CHIP_IS_57711E(bp))
  680. #define CHIP_IS_E2(bp) (CHIP_IS_57712(bp) || \
  681. CHIP_IS_57712_MF(bp))
  682. #define CHIP_IS_E3(bp) (CHIP_IS_57800(bp) || \
  683. CHIP_IS_57800_MF(bp) || \
  684. CHIP_IS_57810(bp) || \
  685. CHIP_IS_57810_MF(bp) || \
  686. CHIP_IS_57811(bp) || \
  687. CHIP_IS_57811_MF(bp) || \
  688. CHIP_IS_57840(bp) || \
  689. CHIP_IS_57840_MF(bp))
  690. #define CHIP_IS_E1x(bp) (CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
  691. #define USES_WARPCORE(bp) (CHIP_IS_E3(bp))
  692. #define IS_E1H_OFFSET (!CHIP_IS_E1(bp))
  693. #define CHIP_REV_SHIFT 12
  694. #define CHIP_REV_MASK (0xF << CHIP_REV_SHIFT)
  695. #define CHIP_REV_VAL(bp) (bp->common.chip_id & CHIP_REV_MASK)
  696. #define CHIP_REV_Ax (0x0 << CHIP_REV_SHIFT)
  697. #define CHIP_REV_Bx (0x1 << CHIP_REV_SHIFT)
  698. /* assume maximum 5 revisions */
  699. #define CHIP_REV_IS_SLOW(bp) (CHIP_REV_VAL(bp) > 0x00005000)
  700. /* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
  701. #define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \
  702. !(CHIP_REV_VAL(bp) & 0x00001000))
  703. /* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
  704. #define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \
  705. (CHIP_REV_VAL(bp) & 0x00001000))
  706. #define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
  707. ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
  708. #define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0)
  709. #define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f)
  710. #define CHIP_REV_SIM(bp) (((CHIP_REV_MASK - CHIP_REV_VAL(bp)) >>\
  711. (CHIP_REV_SHIFT + 1)) \
  712. << CHIP_REV_SHIFT)
  713. #define CHIP_REV(bp) (CHIP_REV_IS_SLOW(bp) ? \
  714. CHIP_REV_SIM(bp) :\
  715. CHIP_REV_VAL(bp))
  716. #define CHIP_IS_E3B0(bp) (CHIP_IS_E3(bp) && \
  717. (CHIP_REV(bp) == CHIP_REV_Bx))
  718. #define CHIP_IS_E3A0(bp) (CHIP_IS_E3(bp) && \
  719. (CHIP_REV(bp) == CHIP_REV_Ax))
  720. /* This define is used in two main places:
  721. * 1. In the early stages of nic_load, to know if to configrue Parser / Searcher
  722. * to nic-only mode or to offload mode. Offload mode is configured if either the
  723. * chip is E1x (where MIC_MODE register is not applicable), or if cnic already
  724. * registered for this port (which means that the user wants storage services).
  725. * 2. During cnic-related load, to know if offload mode is already configured in
  726. * the HW or needs to be configrued.
  727. * Since the transition from nic-mode to offload-mode in HW causes traffic
  728. * coruption, nic-mode is configured only in ports on which storage services
  729. * where never requested.
  730. */
  731. #define CONFIGURE_NIC_MODE(bp) (!CHIP_IS_E1x(bp) && !CNIC_ENABLED(bp))
  732. int flash_size;
  733. #define BNX2X_NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
  734. #define BNX2X_NVRAM_TIMEOUT_COUNT 30000
  735. #define BNX2X_NVRAM_PAGE_SIZE 256
  736. u32 shmem_base;
  737. u32 shmem2_base;
  738. u32 mf_cfg_base;
  739. u32 mf2_cfg_base;
  740. u32 hw_config;
  741. u32 bc_ver;
  742. u8 int_block;
  743. #define INT_BLOCK_HC 0
  744. #define INT_BLOCK_IGU 1
  745. #define INT_BLOCK_MODE_NORMAL 0
  746. #define INT_BLOCK_MODE_BW_COMP 2
  747. #define CHIP_INT_MODE_IS_NBC(bp) \
  748. (!CHIP_IS_E1x(bp) && \
  749. !((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
  750. #define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))
  751. u8 chip_port_mode;
  752. #define CHIP_4_PORT_MODE 0x0
  753. #define CHIP_2_PORT_MODE 0x1
  754. #define CHIP_PORT_MODE_NONE 0x2
  755. #define CHIP_MODE(bp) (bp->common.chip_port_mode)
  756. #define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
  757. u32 boot_mode;
  758. };
  759. /* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
  760. #define BNX2X_IGU_STAS_MSG_VF_CNT 64
  761. #define BNX2X_IGU_STAS_MSG_PF_CNT 4
  762. #define MAX_IGU_ATTN_ACK_TO 100
  763. /* end of common */
  764. /* port */
  765. struct bnx2x_port {
  766. u32 pmf;
  767. u32 link_config[LINK_CONFIG_SIZE];
  768. u32 supported[LINK_CONFIG_SIZE];
  769. /* link settings - missing defines */
  770. #define SUPPORTED_2500baseX_Full (1 << 15)
  771. u32 advertising[LINK_CONFIG_SIZE];
  772. /* link settings - missing defines */
  773. #define ADVERTISED_2500baseX_Full (1 << 15)
  774. u32 phy_addr;
  775. /* used to synchronize phy accesses */
  776. struct mutex phy_mutex;
  777. u32 port_stx;
  778. struct nig_stats old_nig_stats;
  779. };
  780. /* end of port */
  781. #define STATS_OFFSET32(stat_name) \
  782. (offsetof(struct bnx2x_eth_stats, stat_name) / 4)
  783. /* slow path */
  784. /* slow path work-queue */
  785. extern struct workqueue_struct *bnx2x_wq;
  786. #define BNX2X_MAX_NUM_OF_VFS 64
  787. #define BNX2X_VF_CID_WND 0
  788. #define BNX2X_CIDS_PER_VF (1 << BNX2X_VF_CID_WND)
  789. #define BNX2X_FIRST_VF_CID 256
  790. #define BNX2X_VF_CIDS (BNX2X_MAX_NUM_OF_VFS * BNX2X_CIDS_PER_VF)
  791. #define BNX2X_VF_ID_INVALID 0xFF
  792. /*
  793. * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
  794. * control by the number of fast-path status blocks supported by the
  795. * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
  796. * status block represents an independent interrupts context that can
  797. * serve a regular L2 networking queue. However special L2 queues such
  798. * as the FCoE queue do not require a FP-SB and other components like
  799. * the CNIC may consume FP-SB reducing the number of possible L2 queues
  800. *
  801. * If the maximum number of FP-SB available is X then:
  802. * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
  803. * regular L2 queues is Y=X-1
  804. * b. in MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
  805. * c. If the FCoE L2 queue is supported the actual number of L2 queues
  806. * is Y+1
  807. * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
  808. * slow-path interrupts) or Y+2 if CNIC is supported (one additional
  809. * FP interrupt context for the CNIC).
  810. * e. The number of HW context (CID count) is always X or X+1 if FCoE
  811. * L2 queue is supported. the cid for the FCoE L2 queue is always X.
  812. */
  813. /* fast-path interrupt contexts E1x */
  814. #define FP_SB_MAX_E1x 16
  815. /* fast-path interrupt contexts E2 */
  816. #define FP_SB_MAX_E2 HC_SB_MAX_SB_E2
  817. union cdu_context {
  818. struct eth_context eth;
  819. char pad[1024];
  820. };
  821. /* CDU host DB constants */
  822. #define CDU_ILT_PAGE_SZ_HW 2
  823. #define CDU_ILT_PAGE_SZ (8192 << CDU_ILT_PAGE_SZ_HW) /* 32K */
  824. #define ILT_PAGE_CIDS (CDU_ILT_PAGE_SZ / sizeof(union cdu_context))
  825. #define CNIC_ISCSI_CID_MAX 256
  826. #define CNIC_FCOE_CID_MAX 2048
  827. #define CNIC_CID_MAX (CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX)
  828. #define CNIC_ILT_LINES DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)
  829. #define QM_ILT_PAGE_SZ_HW 0
  830. #define QM_ILT_PAGE_SZ (4096 << QM_ILT_PAGE_SZ_HW) /* 4K */
  831. #define QM_CID_ROUND 1024
  832. /* TM (timers) host DB constants */
  833. #define TM_ILT_PAGE_SZ_HW 0
  834. #define TM_ILT_PAGE_SZ (4096 << TM_ILT_PAGE_SZ_HW) /* 4K */
  835. /* #define TM_CONN_NUM (CNIC_STARTING_CID+CNIC_ISCSI_CXT_MAX) */
  836. #define TM_CONN_NUM 1024
  837. #define TM_ILT_SZ (8 * TM_CONN_NUM)
  838. #define TM_ILT_LINES DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)
  839. /* SRC (Searcher) host DB constants */
  840. #define SRC_ILT_PAGE_SZ_HW 0
  841. #define SRC_ILT_PAGE_SZ (4096 << SRC_ILT_PAGE_SZ_HW) /* 4K */
  842. #define SRC_HASH_BITS 10
  843. #define SRC_CONN_NUM (1 << SRC_HASH_BITS) /* 1024 */
  844. #define SRC_ILT_SZ (sizeof(struct src_ent) * SRC_CONN_NUM)
  845. #define SRC_T2_SZ SRC_ILT_SZ
  846. #define SRC_ILT_LINES DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
  847. #define MAX_DMAE_C 8
  848. /* DMA memory not used in fastpath */
  849. struct bnx2x_slowpath {
  850. union {
  851. struct mac_configuration_cmd e1x;
  852. struct eth_classify_rules_ramrod_data e2;
  853. } mac_rdata;
  854. union {
  855. struct tstorm_eth_mac_filter_config e1x;
  856. struct eth_filter_rules_ramrod_data e2;
  857. } rx_mode_rdata;
  858. union {
  859. struct mac_configuration_cmd e1;
  860. struct eth_multicast_rules_ramrod_data e2;
  861. } mcast_rdata;
  862. struct eth_rss_update_ramrod_data rss_rdata;
  863. /* Queue State related ramrods are always sent under rtnl_lock */
  864. union {
  865. struct client_init_ramrod_data init_data;
  866. struct client_update_ramrod_data update_data;
  867. } q_rdata;
  868. union {
  869. struct function_start_data func_start;
  870. /* pfc configuration for DCBX ramrod */
  871. struct flow_control_configuration pfc_config;
  872. } func_rdata;
  873. /* afex ramrod can not be a part of func_rdata union because these
  874. * events might arrive in parallel to other events from func_rdata.
  875. * Therefore, if they would have been defined in the same union,
  876. * data can get corrupted.
  877. */
  878. struct afex_vif_list_ramrod_data func_afex_rdata;
  879. /* used by dmae command executer */
  880. struct dmae_command dmae[MAX_DMAE_C];
  881. u32 stats_comp;
  882. union mac_stats mac_stats;
  883. struct nig_stats nig_stats;
  884. struct host_port_stats port_stats;
  885. struct host_func_stats func_stats;
  886. u32 wb_comp;
  887. u32 wb_data[4];
  888. union drv_info_to_mcp drv_info_to_mcp;
  889. };
  890. #define bnx2x_sp(bp, var) (&bp->slowpath->var)
  891. #define bnx2x_sp_mapping(bp, var) \
  892. (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
  893. /* attn group wiring */
  894. #define MAX_DYNAMIC_ATTN_GRPS 8
  895. struct attn_route {
  896. u32 sig[5];
  897. };
  898. struct iro {
  899. u32 base;
  900. u16 m1;
  901. u16 m2;
  902. u16 m3;
  903. u16 size;
  904. };
  905. struct hw_context {
  906. union cdu_context *vcxt;
  907. dma_addr_t cxt_mapping;
  908. size_t size;
  909. };
  910. /* forward */
  911. struct bnx2x_ilt;
  912. struct bnx2x_vfdb;
  913. enum bnx2x_recovery_state {
  914. BNX2X_RECOVERY_DONE,
  915. BNX2X_RECOVERY_INIT,
  916. BNX2X_RECOVERY_WAIT,
  917. BNX2X_RECOVERY_FAILED,
  918. BNX2X_RECOVERY_NIC_LOADING
  919. };
  920. /*
  921. * Event queue (EQ or event ring) MC hsi
  922. * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
  923. */
  924. #define NUM_EQ_PAGES 1
  925. #define EQ_DESC_CNT_PAGE (BCM_PAGE_SIZE / sizeof(union event_ring_elem))
  926. #define EQ_DESC_MAX_PAGE (EQ_DESC_CNT_PAGE - 1)
  927. #define NUM_EQ_DESC (EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
  928. #define EQ_DESC_MASK (NUM_EQ_DESC - 1)
  929. #define MAX_EQ_AVAIL (EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)
  930. /* depends on EQ_DESC_CNT_PAGE being a power of 2 */
  931. #define NEXT_EQ_IDX(x) ((((x) & EQ_DESC_MAX_PAGE) == \
  932. (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)
  933. /* depends on the above and on NUM_EQ_PAGES being a power of 2 */
  934. #define EQ_DESC(x) ((x) & EQ_DESC_MASK)
  935. #define BNX2X_EQ_INDEX \
  936. (&bp->def_status_blk->sp_sb.\
  937. index_values[HC_SP_INDEX_EQ_CONS])
  938. /* This is a data that will be used to create a link report message.
  939. * We will keep the data used for the last link report in order
  940. * to prevent reporting the same link parameters twice.
  941. */
  942. struct bnx2x_link_report_data {
  943. u16 line_speed; /* Effective line speed */
  944. unsigned long link_report_flags;/* BNX2X_LINK_REPORT_XXX flags */
  945. };
  946. enum {
  947. BNX2X_LINK_REPORT_FD, /* Full DUPLEX */
  948. BNX2X_LINK_REPORT_LINK_DOWN,
  949. BNX2X_LINK_REPORT_RX_FC_ON,
  950. BNX2X_LINK_REPORT_TX_FC_ON,
  951. };
  952. enum {
  953. BNX2X_PORT_QUERY_IDX,
  954. BNX2X_PF_QUERY_IDX,
  955. BNX2X_FCOE_QUERY_IDX,
  956. BNX2X_FIRST_QUEUE_QUERY_IDX,
  957. };
  958. struct bnx2x_fw_stats_req {
  959. struct stats_query_header hdr;
  960. struct stats_query_entry query[FP_SB_MAX_E1x+
  961. BNX2X_FIRST_QUEUE_QUERY_IDX];
  962. };
  963. struct bnx2x_fw_stats_data {
  964. struct stats_counter storm_counters;
  965. struct per_port_stats port;
  966. struct per_pf_stats pf;
  967. struct fcoe_statistics_params fcoe;
  968. struct per_queue_stats queue_stats[1];
  969. };
  970. /* Public slow path states */
  971. enum {
  972. BNX2X_SP_RTNL_SETUP_TC,
  973. BNX2X_SP_RTNL_TX_TIMEOUT,
  974. BNX2X_SP_RTNL_AFEX_F_UPDATE,
  975. BNX2X_SP_RTNL_FAN_FAILURE,
  976. BNX2X_SP_RTNL_VFPF_MCAST,
  977. BNX2X_SP_RTNL_VFPF_STORM_RX_MODE,
  978. };
  979. struct bnx2x_prev_path_list {
  980. u8 bus;
  981. u8 slot;
  982. u8 path;
  983. struct list_head list;
  984. u8 undi;
  985. };
  986. struct bnx2x_sp_objs {
  987. /* MACs object */
  988. struct bnx2x_vlan_mac_obj mac_obj;
  989. /* Queue State object */
  990. struct bnx2x_queue_sp_obj q_obj;
  991. };
  992. struct bnx2x_fp_stats {
  993. struct tstorm_per_queue_stats old_tclient;
  994. struct ustorm_per_queue_stats old_uclient;
  995. struct xstorm_per_queue_stats old_xclient;
  996. struct bnx2x_eth_q_stats eth_q_stats;
  997. struct bnx2x_eth_q_stats_old eth_q_stats_old;
  998. };
  999. struct bnx2x {
  1000. /* Fields used in the tx and intr/napi performance paths
  1001. * are grouped together in the beginning of the structure
  1002. */
  1003. struct bnx2x_fastpath *fp;
  1004. struct bnx2x_sp_objs *sp_objs;
  1005. struct bnx2x_fp_stats *fp_stats;
  1006. struct bnx2x_fp_txdata *bnx2x_txq;
  1007. void __iomem *regview;
  1008. void __iomem *doorbells;
  1009. u16 db_size;
  1010. u8 pf_num; /* absolute PF number */
  1011. u8 pfid; /* per-path PF number */
  1012. int base_fw_ndsb; /**/
  1013. #define BP_PATH(bp) (CHIP_IS_E1x(bp) ? 0 : (bp->pf_num & 1))
  1014. #define BP_PORT(bp) (bp->pfid & 1)
  1015. #define BP_FUNC(bp) (bp->pfid)
  1016. #define BP_ABS_FUNC(bp) (bp->pf_num)
  1017. #define BP_VN(bp) ((bp)->pfid >> 1)
  1018. #define BP_MAX_VN_NUM(bp) (CHIP_MODE_IS_4_PORT(bp) ? 2 : 4)
  1019. #define BP_L_ID(bp) (BP_VN(bp) << 2)
  1020. #define BP_FW_MB_IDX_VN(bp, vn) (BP_PORT(bp) +\
  1021. (vn) * ((CHIP_IS_E1x(bp) || (CHIP_MODE_IS_4_PORT(bp))) ? 2 : 1))
  1022. #define BP_FW_MB_IDX(bp) BP_FW_MB_IDX_VN(bp, BP_VN(bp))
  1023. /* vf pf channel mailbox contains request and response buffers */
  1024. struct bnx2x_vf_mbx_msg *vf2pf_mbox;
  1025. dma_addr_t vf2pf_mbox_mapping;
  1026. /* we set aside a copy of the acquire response */
  1027. struct pfvf_acquire_resp_tlv acquire_resp;
  1028. struct net_device *dev;
  1029. struct pci_dev *pdev;
  1030. const struct iro *iro_arr;
  1031. #define IRO (bp->iro_arr)
  1032. enum bnx2x_recovery_state recovery_state;
  1033. int is_leader;
  1034. struct msix_entry *msix_table;
  1035. int tx_ring_size;
  1036. /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
  1037. #define ETH_OVREHEAD (ETH_HLEN + 8 + 8)
  1038. #define ETH_MIN_PACKET_SIZE 60
  1039. #define ETH_MAX_PACKET_SIZE 1500
  1040. #define ETH_MAX_JUMBO_PACKET_SIZE 9600
  1041. /* TCP with Timestamp Option (32) + IPv6 (40) */
  1042. #define ETH_MAX_TPA_HEADER_SIZE 72
  1043. /* Max supported alignment is 256 (8 shift) */
  1044. #define BNX2X_RX_ALIGN_SHIFT min(8, L1_CACHE_SHIFT)
  1045. /* FW uses 2 Cache lines Alignment for start packet and size
  1046. *
  1047. * We assume skb_build() uses sizeof(struct skb_shared_info) bytes
  1048. * at the end of skb->data, to avoid wasting a full cache line.
  1049. * This reduces memory use (skb->truesize).
  1050. */
  1051. #define BNX2X_FW_RX_ALIGN_START (1UL << BNX2X_RX_ALIGN_SHIFT)
  1052. #define BNX2X_FW_RX_ALIGN_END \
  1053. max_t(u64, 1UL << BNX2X_RX_ALIGN_SHIFT, \
  1054. SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
  1055. #define BNX2X_PXP_DRAM_ALIGN (BNX2X_RX_ALIGN_SHIFT - 5)
  1056. struct host_sp_status_block *def_status_blk;
  1057. #define DEF_SB_IGU_ID 16
  1058. #define DEF_SB_ID HC_SP_SB_ID
  1059. __le16 def_idx;
  1060. __le16 def_att_idx;
  1061. u32 attn_state;
  1062. struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
  1063. /* slow path ring */
  1064. struct eth_spe *spq;
  1065. dma_addr_t spq_mapping;
  1066. u16 spq_prod_idx;
  1067. struct eth_spe *spq_prod_bd;
  1068. struct eth_spe *spq_last_bd;
  1069. __le16 *dsb_sp_prod;
  1070. atomic_t cq_spq_left; /* ETH_XXX ramrods credit */
  1071. /* used to synchronize spq accesses */
  1072. spinlock_t spq_lock;
  1073. /* event queue */
  1074. union event_ring_elem *eq_ring;
  1075. dma_addr_t eq_mapping;
  1076. u16 eq_prod;
  1077. u16 eq_cons;
  1078. __le16 *eq_cons_sb;
  1079. atomic_t eq_spq_left; /* COMMON_XXX ramrods credit */
  1080. /* Counter for marking that there is a STAT_QUERY ramrod pending */
  1081. u16 stats_pending;
  1082. /* Counter for completed statistics ramrods */
  1083. u16 stats_comp;
  1084. /* End of fields used in the performance code paths */
  1085. int panic;
  1086. int msg_enable;
  1087. u32 flags;
  1088. #define PCIX_FLAG (1 << 0)
  1089. #define PCI_32BIT_FLAG (1 << 1)
  1090. #define ONE_PORT_FLAG (1 << 2)
  1091. #define NO_WOL_FLAG (1 << 3)
  1092. #define USING_DAC_FLAG (1 << 4)
  1093. #define USING_MSIX_FLAG (1 << 5)
  1094. #define USING_MSI_FLAG (1 << 6)
  1095. #define DISABLE_MSI_FLAG (1 << 7)
  1096. #define TPA_ENABLE_FLAG (1 << 8)
  1097. #define NO_MCP_FLAG (1 << 9)
  1098. #define GRO_ENABLE_FLAG (1 << 10)
  1099. #define MF_FUNC_DIS (1 << 11)
  1100. #define OWN_CNIC_IRQ (1 << 12)
  1101. #define NO_ISCSI_OOO_FLAG (1 << 13)
  1102. #define NO_ISCSI_FLAG (1 << 14)
  1103. #define NO_FCOE_FLAG (1 << 15)
  1104. #define BC_SUPPORTS_PFC_STATS (1 << 17)
  1105. #define BC_SUPPORTS_FCOE_FEATURES (1 << 19)
  1106. #define USING_SINGLE_MSIX_FLAG (1 << 20)
  1107. #define BC_SUPPORTS_DCBX_MSG_NON_PMF (1 << 21)
  1108. #define IS_VF_FLAG (1 << 22)
  1109. #define BP_NOMCP(bp) ((bp)->flags & NO_MCP_FLAG)
  1110. #define IS_VF(bp) ((bp)->flags & IS_VF_FLAG)
  1111. #define IS_PF(bp) (!((bp)->flags & IS_VF_FLAG))
  1112. #define NO_ISCSI(bp) ((bp)->flags & NO_ISCSI_FLAG)
  1113. #define NO_ISCSI_OOO(bp) ((bp)->flags & NO_ISCSI_OOO_FLAG)
  1114. #define NO_FCOE(bp) ((bp)->flags & NO_FCOE_FLAG)
  1115. u8 cnic_support;
  1116. bool cnic_enabled;
  1117. bool cnic_loaded;
  1118. struct cnic_eth_dev *(*cnic_probe)(struct net_device *);
  1119. /* Flag that indicates that we can start looking for FCoE L2 queue
  1120. * completions in the default status block.
  1121. */
  1122. bool fcoe_init;
  1123. int pm_cap;
  1124. int mrrs;
  1125. struct delayed_work sp_task;
  1126. struct delayed_work sp_rtnl_task;
  1127. struct delayed_work period_task;
  1128. struct timer_list timer;
  1129. int current_interval;
  1130. u16 fw_seq;
  1131. u16 fw_drv_pulse_wr_seq;
  1132. u32 func_stx;
  1133. struct link_params link_params;
  1134. struct link_vars link_vars;
  1135. u32 link_cnt;
  1136. struct bnx2x_link_report_data last_reported_link;
  1137. struct mdio_if_info mdio;
  1138. struct bnx2x_common common;
  1139. struct bnx2x_port port;
  1140. struct cmng_init cmng;
  1141. u32 mf_config[E1HVN_MAX];
  1142. u32 mf_ext_config;
  1143. u32 path_has_ovlan; /* E3 */
  1144. u16 mf_ov;
  1145. u8 mf_mode;
  1146. #define IS_MF(bp) (bp->mf_mode != 0)
  1147. #define IS_MF_SI(bp) (bp->mf_mode == MULTI_FUNCTION_SI)
  1148. #define IS_MF_SD(bp) (bp->mf_mode == MULTI_FUNCTION_SD)
  1149. #define IS_MF_AFEX(bp) (bp->mf_mode == MULTI_FUNCTION_AFEX)
  1150. u8 wol;
  1151. int rx_ring_size;
  1152. u16 tx_quick_cons_trip_int;
  1153. u16 tx_quick_cons_trip;
  1154. u16 tx_ticks_int;
  1155. u16 tx_ticks;
  1156. u16 rx_quick_cons_trip_int;
  1157. u16 rx_quick_cons_trip;
  1158. u16 rx_ticks_int;
  1159. u16 rx_ticks;
  1160. /* Maximal coalescing timeout in us */
  1161. #define BNX2X_MAX_COALESCE_TOUT (0xf0*12)
  1162. u32 lin_cnt;
  1163. u16 state;
  1164. #define BNX2X_STATE_CLOSED 0
  1165. #define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
  1166. #define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
  1167. #define BNX2X_STATE_OPEN 0x3000
  1168. #define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
  1169. #define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
  1170. #define BNX2X_STATE_DIAG 0xe000
  1171. #define BNX2X_STATE_ERROR 0xf000
  1172. #define BNX2X_MAX_PRIORITY 8
  1173. #define BNX2X_MAX_ENTRIES_PER_PRI 16
  1174. #define BNX2X_MAX_COS 3
  1175. #define BNX2X_MAX_TX_COS 2
  1176. int num_queues;
  1177. uint num_ethernet_queues;
  1178. uint num_cnic_queues;
  1179. int num_napi_queues;
  1180. int disable_tpa;
  1181. u32 rx_mode;
  1182. #define BNX2X_RX_MODE_NONE 0
  1183. #define BNX2X_RX_MODE_NORMAL 1
  1184. #define BNX2X_RX_MODE_ALLMULTI 2
  1185. #define BNX2X_RX_MODE_PROMISC 3
  1186. #define BNX2X_MAX_MULTICAST 64
  1187. u8 igu_dsb_id;
  1188. u8 igu_base_sb;
  1189. u8 igu_sb_cnt;
  1190. u8 min_msix_vec_cnt;
  1191. u32 igu_base_addr;
  1192. dma_addr_t def_status_blk_mapping;
  1193. struct bnx2x_slowpath *slowpath;
  1194. dma_addr_t slowpath_mapping;
  1195. /* Total number of FW statistics requests */
  1196. u8 fw_stats_num;
  1197. /*
  1198. * This is a memory buffer that will contain both statistics
  1199. * ramrod request and data.
  1200. */
  1201. void *fw_stats;
  1202. dma_addr_t fw_stats_mapping;
  1203. /*
  1204. * FW statistics request shortcut (points at the
  1205. * beginning of fw_stats buffer).
  1206. */
  1207. struct bnx2x_fw_stats_req *fw_stats_req;
  1208. dma_addr_t fw_stats_req_mapping;
  1209. int fw_stats_req_sz;
  1210. /*
  1211. * FW statistics data shortcut (points at the beginning of
  1212. * fw_stats buffer + fw_stats_req_sz).
  1213. */
  1214. struct bnx2x_fw_stats_data *fw_stats_data;
  1215. dma_addr_t fw_stats_data_mapping;
  1216. int fw_stats_data_sz;
  1217. /* For max 196 cids (64*3 + non-eth), 32KB ILT page size and 1KB
  1218. * context size we need 8 ILT entries.
  1219. */
  1220. #define ILT_MAX_L2_LINES 8
  1221. struct hw_context context[ILT_MAX_L2_LINES];
  1222. struct bnx2x_ilt *ilt;
  1223. #define BP_ILT(bp) ((bp)->ilt)
  1224. #define ILT_MAX_LINES 256
  1225. /*
  1226. * Maximum supported number of RSS queues: number of IGU SBs minus one that goes
  1227. * to CNIC.
  1228. */
  1229. #define BNX2X_MAX_RSS_COUNT(bp) ((bp)->igu_sb_cnt - CNIC_SUPPORT(bp))
  1230. /*
  1231. * Maximum CID count that might be required by the bnx2x:
  1232. * Max RSS * Max_Tx_Multi_Cos + FCoE + iSCSI
  1233. */
  1234. #define BNX2X_L2_CID_COUNT(bp) (BNX2X_NUM_ETH_QUEUES(bp) * BNX2X_MULTI_TX_COS \
  1235. + 2 * CNIC_SUPPORT(bp))
  1236. #define BNX2X_L2_MAX_CID(bp) (BNX2X_MAX_RSS_COUNT(bp) * BNX2X_MULTI_TX_COS \
  1237. + 2 * CNIC_SUPPORT(bp))
  1238. #define L2_ILT_LINES(bp) (DIV_ROUND_UP(BNX2X_L2_CID_COUNT(bp),\
  1239. ILT_PAGE_CIDS))
  1240. int qm_cid_count;
  1241. bool dropless_fc;
  1242. void *t2;
  1243. dma_addr_t t2_mapping;
  1244. struct cnic_ops __rcu *cnic_ops;
  1245. void *cnic_data;
  1246. u32 cnic_tag;
  1247. struct cnic_eth_dev cnic_eth_dev;
  1248. union host_hc_status_block cnic_sb;
  1249. dma_addr_t cnic_sb_mapping;
  1250. struct eth_spe *cnic_kwq;
  1251. struct eth_spe *cnic_kwq_prod;
  1252. struct eth_spe *cnic_kwq_cons;
  1253. struct eth_spe *cnic_kwq_last;
  1254. u16 cnic_kwq_pending;
  1255. u16 cnic_spq_pending;
  1256. u8 fip_mac[ETH_ALEN];
  1257. struct mutex cnic_mutex;
  1258. struct bnx2x_vlan_mac_obj iscsi_l2_mac_obj;
  1259. /* Start index of the "special" (CNIC related) L2 cleints */
  1260. u8 cnic_base_cl_id;
  1261. int dmae_ready;
  1262. /* used to synchronize dmae accesses */
  1263. spinlock_t dmae_lock;
  1264. /* used to protect the FW mail box */
  1265. struct mutex fw_mb_mutex;
  1266. /* used to synchronize stats collecting */
  1267. int stats_state;
  1268. /* used for synchronization of concurrent threads statistics handling */
  1269. spinlock_t stats_lock;
  1270. /* used by dmae command loader */
  1271. struct dmae_command stats_dmae;
  1272. int executer_idx;
  1273. u16 stats_counter;
  1274. struct bnx2x_eth_stats eth_stats;
  1275. struct host_func_stats func_stats;
  1276. struct bnx2x_eth_stats_old eth_stats_old;
  1277. struct bnx2x_net_stats_old net_stats_old;
  1278. struct bnx2x_fw_port_stats_old fw_stats_old;
  1279. bool stats_init;
  1280. struct z_stream_s *strm;
  1281. void *gunzip_buf;
  1282. dma_addr_t gunzip_mapping;
  1283. int gunzip_outlen;
  1284. #define FW_BUF_SIZE 0x8000
  1285. #define GUNZIP_BUF(bp) (bp->gunzip_buf)
  1286. #define GUNZIP_PHYS(bp) (bp->gunzip_mapping)
  1287. #define GUNZIP_OUTLEN(bp) (bp->gunzip_outlen)
  1288. struct raw_op *init_ops;
  1289. /* Init blocks offsets inside init_ops */
  1290. u16 *init_ops_offsets;
  1291. /* Data blob - has 32 bit granularity */
  1292. u32 *init_data;
  1293. u32 init_mode_flags;
  1294. #define INIT_MODE_FLAGS(bp) (bp->init_mode_flags)
  1295. /* Zipped PRAM blobs - raw data */
  1296. const u8 *tsem_int_table_data;
  1297. const u8 *tsem_pram_data;
  1298. const u8 *usem_int_table_data;
  1299. const u8 *usem_pram_data;
  1300. const u8 *xsem_int_table_data;
  1301. const u8 *xsem_pram_data;
  1302. const u8 *csem_int_table_data;
  1303. const u8 *csem_pram_data;
  1304. #define INIT_OPS(bp) (bp->init_ops)
  1305. #define INIT_OPS_OFFSETS(bp) (bp->init_ops_offsets)
  1306. #define INIT_DATA(bp) (bp->init_data)
  1307. #define INIT_TSEM_INT_TABLE_DATA(bp) (bp->tsem_int_table_data)
  1308. #define INIT_TSEM_PRAM_DATA(bp) (bp->tsem_pram_data)
  1309. #define INIT_USEM_INT_TABLE_DATA(bp) (bp->usem_int_table_data)
  1310. #define INIT_USEM_PRAM_DATA(bp) (bp->usem_pram_data)
  1311. #define INIT_XSEM_INT_TABLE_DATA(bp) (bp->xsem_int_table_data)
  1312. #define INIT_XSEM_PRAM_DATA(bp) (bp->xsem_pram_data)
  1313. #define INIT_CSEM_INT_TABLE_DATA(bp) (bp->csem_int_table_data)
  1314. #define INIT_CSEM_PRAM_DATA(bp) (bp->csem_pram_data)
  1315. #define PHY_FW_VER_LEN 20
  1316. char fw_ver[32];
  1317. const struct firmware *firmware;
  1318. struct bnx2x_vfdb *vfdb;
  1319. #define IS_SRIOV(bp) ((bp)->vfdb)
  1320. /* DCB support on/off */
  1321. u16 dcb_state;
  1322. #define BNX2X_DCB_STATE_OFF 0
  1323. #define BNX2X_DCB_STATE_ON 1
  1324. /* DCBX engine mode */
  1325. int dcbx_enabled;
  1326. #define BNX2X_DCBX_ENABLED_OFF 0
  1327. #define BNX2X_DCBX_ENABLED_ON_NEG_OFF 1
  1328. #define BNX2X_DCBX_ENABLED_ON_NEG_ON 2
  1329. #define BNX2X_DCBX_ENABLED_INVALID (-1)
  1330. bool dcbx_mode_uset;
  1331. struct bnx2x_config_dcbx_params dcbx_config_params;
  1332. struct bnx2x_dcbx_port_params dcbx_port_params;
  1333. int dcb_version;
  1334. /* CAM credit pools */
  1335. /* used only in sriov */
  1336. struct bnx2x_credit_pool_obj vlans_pool;
  1337. struct bnx2x_credit_pool_obj macs_pool;
  1338. /* RX_MODE object */
  1339. struct bnx2x_rx_mode_obj rx_mode_obj;
  1340. /* MCAST object */
  1341. struct bnx2x_mcast_obj mcast_obj;
  1342. /* RSS configuration object */
  1343. struct bnx2x_rss_config_obj rss_conf_obj;
  1344. /* Function State controlling object */
  1345. struct bnx2x_func_sp_obj func_obj;
  1346. unsigned long sp_state;
  1347. /* operation indication for the sp_rtnl task */
  1348. unsigned long sp_rtnl_state;
  1349. /* DCBX Negotation results */
  1350. struct dcbx_features dcbx_local_feat;
  1351. u32 dcbx_error;
  1352. #ifdef BCM_DCBNL
  1353. struct dcbx_features dcbx_remote_feat;
  1354. u32 dcbx_remote_flags;
  1355. #endif
  1356. /* AFEX: store default vlan used */
  1357. int afex_def_vlan_tag;
  1358. enum mf_cfg_afex_vlan_mode afex_vlan_mode;
  1359. u32 pending_max;
  1360. /* multiple tx classes of service */
  1361. u8 max_cos;
  1362. /* priority to cos mapping */
  1363. u8 prio_to_cos[8];
  1364. };
  1365. /* Tx queues may be less or equal to Rx queues */
  1366. extern int num_queues;
  1367. #define BNX2X_NUM_QUEUES(bp) (bp->num_queues)
  1368. #define BNX2X_NUM_ETH_QUEUES(bp) ((bp)->num_ethernet_queues)
  1369. #define BNX2X_NUM_NON_CNIC_QUEUES(bp) (BNX2X_NUM_QUEUES(bp) - \
  1370. (bp)->num_cnic_queues)
  1371. #define BNX2X_NUM_RX_QUEUES(bp) BNX2X_NUM_QUEUES(bp)
  1372. #define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 1)
  1373. #define BNX2X_MAX_QUEUES(bp) BNX2X_MAX_RSS_COUNT(bp)
  1374. /* #define is_eth_multi(bp) (BNX2X_NUM_ETH_QUEUES(bp) > 1) */
  1375. #define RSS_IPV4_CAP_MASK \
  1376. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY
  1377. #define RSS_IPV4_TCP_CAP_MASK \
  1378. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY
  1379. #define RSS_IPV6_CAP_MASK \
  1380. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY
  1381. #define RSS_IPV6_TCP_CAP_MASK \
  1382. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY
  1383. /* func init flags */
  1384. #define FUNC_FLG_RSS 0x0001
  1385. #define FUNC_FLG_STATS 0x0002
  1386. /* removed FUNC_FLG_UNMATCHED 0x0004 */
  1387. #define FUNC_FLG_TPA 0x0008
  1388. #define FUNC_FLG_SPQ 0x0010
  1389. #define FUNC_FLG_LEADING 0x0020 /* PF only */
  1390. struct bnx2x_func_init_params {
  1391. /* dma */
  1392. dma_addr_t fw_stat_map; /* valid iff FUNC_FLG_STATS */
  1393. dma_addr_t spq_map; /* valid iff FUNC_FLG_SPQ */
  1394. u16 func_flgs;
  1395. u16 func_id; /* abs fid */
  1396. u16 pf_id;
  1397. u16 spq_prod; /* valid iff FUNC_FLG_SPQ */
  1398. };
  1399. #define for_each_cnic_queue(bp, var) \
  1400. for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
  1401. (var)++) \
  1402. if (skip_queue(bp, var)) \
  1403. continue; \
  1404. else
  1405. #define for_each_eth_queue(bp, var) \
  1406. for ((var) = 0; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
  1407. #define for_each_nondefault_eth_queue(bp, var) \
  1408. for ((var) = 1; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
  1409. #define for_each_queue(bp, var) \
  1410. for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
  1411. if (skip_queue(bp, var)) \
  1412. continue; \
  1413. else
  1414. /* Skip forwarding FP */
  1415. #define for_each_valid_rx_queue(bp, var) \
  1416. for ((var) = 0; \
  1417. (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) : \
  1418. BNX2X_NUM_ETH_QUEUES(bp)); \
  1419. (var)++) \
  1420. if (skip_rx_queue(bp, var)) \
  1421. continue; \
  1422. else
  1423. #define for_each_rx_queue_cnic(bp, var) \
  1424. for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
  1425. (var)++) \
  1426. if (skip_rx_queue(bp, var)) \
  1427. continue; \
  1428. else
  1429. #define for_each_rx_queue(bp, var) \
  1430. for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
  1431. if (skip_rx_queue(bp, var)) \
  1432. continue; \
  1433. else
  1434. /* Skip OOO FP */
  1435. #define for_each_valid_tx_queue(bp, var) \
  1436. for ((var) = 0; \
  1437. (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) : \
  1438. BNX2X_NUM_ETH_QUEUES(bp)); \
  1439. (var)++) \
  1440. if (skip_tx_queue(bp, var)) \
  1441. continue; \
  1442. else
  1443. #define for_each_tx_queue_cnic(bp, var) \
  1444. for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
  1445. (var)++) \
  1446. if (skip_tx_queue(bp, var)) \
  1447. continue; \
  1448. else
  1449. #define for_each_tx_queue(bp, var) \
  1450. for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
  1451. if (skip_tx_queue(bp, var)) \
  1452. continue; \
  1453. else
  1454. #define for_each_nondefault_queue(bp, var) \
  1455. for ((var) = 1; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
  1456. if (skip_queue(bp, var)) \
  1457. continue; \
  1458. else
  1459. #define for_each_cos_in_tx_queue(fp, var) \
  1460. for ((var) = 0; (var) < (fp)->max_cos; (var)++)
  1461. /* skip rx queue
  1462. * if FCOE l2 support is disabled and this is the fcoe L2 queue
  1463. */
  1464. #define skip_rx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
  1465. /* skip tx queue
  1466. * if FCOE l2 support is disabled and this is the fcoe L2 queue
  1467. */
  1468. #define skip_tx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
  1469. #define skip_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx))
  1470. /**
  1471. * bnx2x_set_mac_one - configure a single MAC address
  1472. *
  1473. * @bp: driver handle
  1474. * @mac: MAC to configure
  1475. * @obj: MAC object handle
  1476. * @set: if 'true' add a new MAC, otherwise - delete
  1477. * @mac_type: the type of the MAC to configure (e.g. ETH, UC list)
  1478. * @ramrod_flags: RAMROD_XXX flags (e.g. RAMROD_CONT, RAMROD_COMP_WAIT)
  1479. *
  1480. * Configures one MAC according to provided parameters or continues the
  1481. * execution of previously scheduled commands if RAMROD_CONT is set in
  1482. * ramrod_flags.
  1483. *
  1484. * Returns zero if operation has successfully completed, a positive value if the
  1485. * operation has been successfully scheduled and a negative - if a requested
  1486. * operations has failed.
  1487. */
  1488. int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
  1489. struct bnx2x_vlan_mac_obj *obj, bool set,
  1490. int mac_type, unsigned long *ramrod_flags);
  1491. /**
  1492. * bnx2x_del_all_macs - delete all MACs configured for the specific MAC object
  1493. *
  1494. * @bp: driver handle
  1495. * @mac_obj: MAC object handle
  1496. * @mac_type: type of the MACs to clear (BNX2X_XXX_MAC)
  1497. * @wait_for_comp: if 'true' block until completion
  1498. *
  1499. * Deletes all MACs of the specific type (e.g. ETH, UC list).
  1500. *
  1501. * Returns zero if operation has successfully completed, a positive value if the
  1502. * operation has been successfully scheduled and a negative - if a requested
  1503. * operations has failed.
  1504. */
  1505. int bnx2x_del_all_macs(struct bnx2x *bp,
  1506. struct bnx2x_vlan_mac_obj *mac_obj,
  1507. int mac_type, bool wait_for_comp);
  1508. /* Init Function API */
  1509. void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p);
  1510. u32 bnx2x_get_pretend_reg(struct bnx2x *bp);
  1511. int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
  1512. int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
  1513. int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode);
  1514. int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
  1515. void bnx2x_read_mf_cfg(struct bnx2x *bp);
  1516. int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val);
  1517. /* dmae */
  1518. void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
  1519. void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
  1520. u32 len32);
  1521. void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
  1522. u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
  1523. u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
  1524. u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
  1525. bool with_comp, u8 comp_type);
  1526. u8 bnx2x_is_pcie_pending(struct pci_dev *dev);
  1527. void bnx2x_calc_fc_adv(struct bnx2x *bp);
  1528. int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
  1529. u32 data_hi, u32 data_lo, int cmd_type);
  1530. void bnx2x_update_coalesce(struct bnx2x *bp);
  1531. int bnx2x_get_cur_phy_idx(struct bnx2x *bp);
  1532. static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
  1533. int wait)
  1534. {
  1535. u32 val;
  1536. do {
  1537. val = REG_RD(bp, reg);
  1538. if (val == expected)
  1539. break;
  1540. ms -= wait;
  1541. msleep(wait);
  1542. } while (ms > 0);
  1543. return val;
  1544. }
  1545. void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id,
  1546. bool is_pf);
  1547. #define BNX2X_ILT_ZALLOC(x, y, size) \
  1548. do { \
  1549. x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
  1550. if (x) \
  1551. memset(x, 0, size); \
  1552. } while (0)
  1553. #define BNX2X_ILT_FREE(x, y, size) \
  1554. do { \
  1555. if (x) { \
  1556. dma_free_coherent(&bp->pdev->dev, size, x, y); \
  1557. x = NULL; \
  1558. y = 0; \
  1559. } \
  1560. } while (0)
  1561. #define ILOG2(x) (ilog2((x)))
  1562. #define ILT_NUM_PAGE_ENTRIES (3072)
  1563. /* In 57710/11 we use whole table since we have 8 func
  1564. * In 57712 we have only 4 func, but use same size per func, then only half of
  1565. * the table in use
  1566. */
  1567. #define ILT_PER_FUNC (ILT_NUM_PAGE_ENTRIES/8)
  1568. #define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
  1569. /*
  1570. * the phys address is shifted right 12 bits and has an added
  1571. * 1=valid bit added to the 53rd bit
  1572. * then since this is a wide register(TM)
  1573. * we split it into two 32 bit writes
  1574. */
  1575. #define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
  1576. #define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
  1577. /* load/unload mode */
  1578. #define LOAD_NORMAL 0
  1579. #define LOAD_OPEN 1
  1580. #define LOAD_DIAG 2
  1581. #define LOAD_LOOPBACK_EXT 3
  1582. #define UNLOAD_NORMAL 0
  1583. #define UNLOAD_CLOSE 1
  1584. #define UNLOAD_RECOVERY 2
  1585. /* DMAE command defines */
  1586. #define DMAE_TIMEOUT -1
  1587. #define DMAE_PCI_ERROR -2 /* E2 and onward */
  1588. #define DMAE_NOT_RDY -3
  1589. #define DMAE_PCI_ERR_FLAG 0x80000000
  1590. #define DMAE_SRC_PCI 0
  1591. #define DMAE_SRC_GRC 1
  1592. #define DMAE_DST_NONE 0
  1593. #define DMAE_DST_PCI 1
  1594. #define DMAE_DST_GRC 2
  1595. #define DMAE_COMP_PCI 0
  1596. #define DMAE_COMP_GRC 1
  1597. /* E2 and onward - PCI error handling in the completion */
  1598. #define DMAE_COMP_REGULAR 0
  1599. #define DMAE_COM_SET_ERR 1
  1600. #define DMAE_CMD_SRC_PCI (DMAE_SRC_PCI << \
  1601. DMAE_COMMAND_SRC_SHIFT)
  1602. #define DMAE_CMD_SRC_GRC (DMAE_SRC_GRC << \
  1603. DMAE_COMMAND_SRC_SHIFT)
  1604. #define DMAE_CMD_DST_PCI (DMAE_DST_PCI << \
  1605. DMAE_COMMAND_DST_SHIFT)
  1606. #define DMAE_CMD_DST_GRC (DMAE_DST_GRC << \
  1607. DMAE_COMMAND_DST_SHIFT)
  1608. #define DMAE_CMD_C_DST_PCI (DMAE_COMP_PCI << \
  1609. DMAE_COMMAND_C_DST_SHIFT)
  1610. #define DMAE_CMD_C_DST_GRC (DMAE_COMP_GRC << \
  1611. DMAE_COMMAND_C_DST_SHIFT)
  1612. #define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
  1613. #define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
  1614. #define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
  1615. #define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
  1616. #define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
  1617. #define DMAE_CMD_PORT_0 0
  1618. #define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
  1619. #define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
  1620. #define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
  1621. #define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT
  1622. #define DMAE_SRC_PF 0
  1623. #define DMAE_SRC_VF 1
  1624. #define DMAE_DST_PF 0
  1625. #define DMAE_DST_VF 1
  1626. #define DMAE_C_SRC 0
  1627. #define DMAE_C_DST 1
  1628. #define DMAE_LEN32_RD_MAX 0x80
  1629. #define DMAE_LEN32_WR_MAX(bp) (CHIP_IS_E1(bp) ? 0x400 : 0x2000)
  1630. #define DMAE_COMP_VAL 0x60d0d0ae /* E2 and on - upper bit
  1631. indicates eror */
  1632. #define MAX_DMAE_C_PER_PORT 8
  1633. #define INIT_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
  1634. BP_VN(bp))
  1635. #define PMF_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
  1636. E1HVN_MAX)
  1637. /* PCIE link and speed */
  1638. #define PCICFG_LINK_WIDTH 0x1f00000
  1639. #define PCICFG_LINK_WIDTH_SHIFT 20
  1640. #define PCICFG_LINK_SPEED 0xf0000
  1641. #define PCICFG_LINK_SPEED_SHIFT 16
  1642. #define BNX2X_NUM_TESTS_SF 7
  1643. #define BNX2X_NUM_TESTS_MF 3
  1644. #define BNX2X_NUM_TESTS(bp) (IS_MF(bp) ? BNX2X_NUM_TESTS_MF : \
  1645. BNX2X_NUM_TESTS_SF)
  1646. #define BNX2X_PHY_LOOPBACK 0
  1647. #define BNX2X_MAC_LOOPBACK 1
  1648. #define BNX2X_EXT_LOOPBACK 2
  1649. #define BNX2X_PHY_LOOPBACK_FAILED 1
  1650. #define BNX2X_MAC_LOOPBACK_FAILED 2
  1651. #define BNX2X_EXT_LOOPBACK_FAILED 3
  1652. #define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \
  1653. BNX2X_PHY_LOOPBACK_FAILED)
  1654. #define STROM_ASSERT_ARRAY_SIZE 50
  1655. /* must be used on a CID before placing it on a HW ring */
  1656. #define HW_CID(bp, x) ((BP_PORT(bp) << 23) | \
  1657. (BP_VN(bp) << BNX2X_SWCID_SHIFT) | \
  1658. (x))
  1659. #define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
  1660. #define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
  1661. #define BNX2X_BTR 4
  1662. #define MAX_SPQ_PENDING 8
  1663. /* CMNG constants, as derived from system spec calculations */
  1664. /* default MIN rate in case VNIC min rate is configured to zero - 100Mbps */
  1665. #define DEF_MIN_RATE 100
  1666. /* resolution of the rate shaping timer - 400 usec */
  1667. #define RS_PERIODIC_TIMEOUT_USEC 400
  1668. /* number of bytes in single QM arbitration cycle -
  1669. * coefficient for calculating the fairness timer */
  1670. #define QM_ARB_BYTES 160000
  1671. /* resolution of Min algorithm 1:100 */
  1672. #define MIN_RES 100
  1673. /* how many bytes above threshold for the minimal credit of Min algorithm*/
  1674. #define MIN_ABOVE_THRESH 32768
  1675. /* Fairness algorithm integration time coefficient -
  1676. * for calculating the actual Tfair */
  1677. #define T_FAIR_COEF ((MIN_ABOVE_THRESH + QM_ARB_BYTES) * 8 * MIN_RES)
  1678. /* Memory of fairness algorithm . 2 cycles */
  1679. #define FAIR_MEM 2
  1680. #define ATTN_NIG_FOR_FUNC (1L << 8)
  1681. #define ATTN_SW_TIMER_4_FUNC (1L << 9)
  1682. #define GPIO_2_FUNC (1L << 10)
  1683. #define GPIO_3_FUNC (1L << 11)
  1684. #define GPIO_4_FUNC (1L << 12)
  1685. #define ATTN_GENERAL_ATTN_1 (1L << 13)
  1686. #define ATTN_GENERAL_ATTN_2 (1L << 14)
  1687. #define ATTN_GENERAL_ATTN_3 (1L << 15)
  1688. #define ATTN_GENERAL_ATTN_4 (1L << 13)
  1689. #define ATTN_GENERAL_ATTN_5 (1L << 14)
  1690. #define ATTN_GENERAL_ATTN_6 (1L << 15)
  1691. #define ATTN_HARD_WIRED_MASK 0xff00
  1692. #define ATTENTION_ID 4
  1693. /* stuff added to make the code fit 80Col */
  1694. #define BNX2X_PMF_LINK_ASSERT \
  1695. GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
  1696. #define BNX2X_MC_ASSERT_BITS \
  1697. (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  1698. GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  1699. GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  1700. GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
  1701. #define BNX2X_MCP_ASSERT \
  1702. GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
  1703. #define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
  1704. #define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
  1705. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
  1706. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
  1707. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
  1708. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
  1709. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
  1710. #define HW_INTERRUT_ASSERT_SET_0 \
  1711. (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
  1712. AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
  1713. AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
  1714. AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT)
  1715. #define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
  1716. AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
  1717. AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
  1718. AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
  1719. AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR |\
  1720. AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR |\
  1721. AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR)
  1722. #define HW_INTERRUT_ASSERT_SET_1 \
  1723. (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
  1724. AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
  1725. AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
  1726. AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
  1727. AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
  1728. AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
  1729. AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
  1730. AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
  1731. AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
  1732. AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
  1733. AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
  1734. #define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR |\
  1735. AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
  1736. AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR |\
  1737. AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
  1738. AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR |\
  1739. AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
  1740. AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
  1741. AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR |\
  1742. AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
  1743. AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
  1744. AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
  1745. AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR |\
  1746. AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
  1747. AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
  1748. AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR |\
  1749. AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR)
  1750. #define HW_INTERRUT_ASSERT_SET_2 \
  1751. (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
  1752. AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
  1753. AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
  1754. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
  1755. AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
  1756. #define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
  1757. AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
  1758. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
  1759. AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
  1760. AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
  1761. AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR |\
  1762. AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
  1763. AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
  1764. #define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
  1765. AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
  1766. AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \
  1767. AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
  1768. #define HW_PRTY_ASSERT_SET_4 (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | \
  1769. AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)
  1770. #define MULTI_MASK 0x7f
  1771. #define DEF_USB_FUNC_OFF offsetof(struct cstorm_def_status_block_u, func)
  1772. #define DEF_CSB_FUNC_OFF offsetof(struct cstorm_def_status_block_c, func)
  1773. #define DEF_XSB_FUNC_OFF offsetof(struct xstorm_def_status_block, func)
  1774. #define DEF_TSB_FUNC_OFF offsetof(struct tstorm_def_status_block, func)
  1775. #define DEF_USB_IGU_INDEX_OFF \
  1776. offsetof(struct cstorm_def_status_block_u, igu_index)
  1777. #define DEF_CSB_IGU_INDEX_OFF \
  1778. offsetof(struct cstorm_def_status_block_c, igu_index)
  1779. #define DEF_XSB_IGU_INDEX_OFF \
  1780. offsetof(struct xstorm_def_status_block, igu_index)
  1781. #define DEF_TSB_IGU_INDEX_OFF \
  1782. offsetof(struct tstorm_def_status_block, igu_index)
  1783. #define DEF_USB_SEGMENT_OFF \
  1784. offsetof(struct cstorm_def_status_block_u, segment)
  1785. #define DEF_CSB_SEGMENT_OFF \
  1786. offsetof(struct cstorm_def_status_block_c, segment)
  1787. #define DEF_XSB_SEGMENT_OFF \
  1788. offsetof(struct xstorm_def_status_block, segment)
  1789. #define DEF_TSB_SEGMENT_OFF \
  1790. offsetof(struct tstorm_def_status_block, segment)
  1791. #define BNX2X_SP_DSB_INDEX \
  1792. (&bp->def_status_blk->sp_sb.\
  1793. index_values[HC_SP_INDEX_ETH_DEF_CONS])
  1794. #define SET_FLAG(value, mask, flag) \
  1795. do {\
  1796. (value) &= ~(mask);\
  1797. (value) |= ((flag) << (mask##_SHIFT));\
  1798. } while (0)
  1799. #define GET_FLAG(value, mask) \
  1800. (((value) & (mask)) >> (mask##_SHIFT))
  1801. #define GET_FIELD(value, fname) \
  1802. (((value) & (fname##_MASK)) >> (fname##_SHIFT))
  1803. #define CAM_IS_INVALID(x) \
  1804. (GET_FLAG(x.flags, \
  1805. MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
  1806. (T_ETH_MAC_COMMAND_INVALIDATE))
  1807. /* Number of u32 elements in MC hash array */
  1808. #define MC_HASH_SIZE 8
  1809. #define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \
  1810. TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
  1811. #ifndef PXP2_REG_PXP2_INT_STS
  1812. #define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0
  1813. #endif
  1814. #ifndef ETH_MAX_RX_CLIENTS_E2
  1815. #define ETH_MAX_RX_CLIENTS_E2 ETH_MAX_RX_CLIENTS_E1H
  1816. #endif
  1817. #define BNX2X_VPD_LEN 128
  1818. #define VENDOR_ID_LEN 4
  1819. #define VF_ACQUIRE_THRESH 3
  1820. #define VF_ACQUIRE_MAC_FILTERS 1
  1821. #define VF_ACQUIRE_MC_FILTERS 10
  1822. #define GOOD_ME_REG(me_reg) (((me_reg) & ME_REG_VF_VALID) && \
  1823. (!((me_reg) & ME_REG_VF_ERR)))
  1824. int bnx2x_get_vf_id(struct bnx2x *bp, u32 *vf_id);
  1825. int bnx2x_send_msg2pf(struct bnx2x *bp, u8 *done, dma_addr_t msg_mapping);
  1826. int bnx2x_vfpf_acquire(struct bnx2x *bp, u8 tx_count, u8 rx_count);
  1827. int bnx2x_vfpf_release(struct bnx2x *bp);
  1828. int bnx2x_vfpf_init(struct bnx2x *bp);
  1829. void bnx2x_vfpf_close_vf(struct bnx2x *bp);
  1830. int bnx2x_vfpf_setup_q(struct bnx2x *bp, int fp_idx);
  1831. int bnx2x_vfpf_teardown_queue(struct bnx2x *bp, int qidx);
  1832. int bnx2x_vfpf_set_mac(struct bnx2x *bp);
  1833. int bnx2x_vfpf_set_mcast(struct net_device *dev);
  1834. int bnx2x_vfpf_storm_rx_mode(struct bnx2x *bp);
  1835. int bnx2x_nic_load_analyze_req(struct bnx2x *bp, u32 load_code);
  1836. /* Congestion management fairness mode */
  1837. #define CMNG_FNS_NONE 0
  1838. #define CMNG_FNS_MINMAX 1
  1839. #define HC_SEG_ACCESS_DEF 0 /*Driver decision 0-3*/
  1840. #define HC_SEG_ACCESS_ATTN 4
  1841. #define HC_SEG_ACCESS_NORM 0 /*Driver decision 0-1*/
  1842. static const u32 dmae_reg_go_c[] = {
  1843. DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
  1844. DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
  1845. DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
  1846. DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
  1847. };
  1848. void bnx2x_set_ethtool_ops(struct net_device *netdev);
  1849. void bnx2x_notify_link_changed(struct bnx2x *bp);
  1850. #define BNX2X_MF_SD_PROTOCOL(bp) \
  1851. ((bp)->mf_config[BP_VN(bp)] & FUNC_MF_CFG_PROTOCOL_MASK)
  1852. #define BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) \
  1853. (BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_ISCSI)
  1854. #define BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp) \
  1855. (BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_FCOE)
  1856. #define IS_MF_ISCSI_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp))
  1857. #define IS_MF_FCOE_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp))
  1858. #define BNX2X_MF_EXT_PROTOCOL_FCOE(bp) ((bp)->mf_ext_config & \
  1859. MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
  1860. #define IS_MF_FCOE_AFEX(bp) (IS_MF_AFEX(bp) && BNX2X_MF_EXT_PROTOCOL_FCOE(bp))
  1861. #define IS_MF_STORAGE_SD(bp) (IS_MF_SD(bp) && \
  1862. (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) || \
  1863. BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)))
  1864. enum {
  1865. SWITCH_UPDATE,
  1866. AFEX_UPDATE,
  1867. };
  1868. #define NUM_MACS 8
  1869. #endif /* bnx2x.h */