cclock44xx_data.c 73 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049
  1. /*
  2. * OMAP4 Clock data
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. * Mike Turquette (mturquette@ti.com)
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. *
  16. * XXX Some of the ES1 clocks have been removed/changed; once support
  17. * is added for discriminating clocks by ES level, these should be added back
  18. * in.
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/list.h>
  22. #include <linux/clk-private.h>
  23. #include <linux/clkdev.h>
  24. #include <linux/io.h>
  25. #include "soc.h"
  26. #include "iomap.h"
  27. #include "clock.h"
  28. #include "clock44xx.h"
  29. #include "cm1_44xx.h"
  30. #include "cm2_44xx.h"
  31. #include "cm-regbits-44xx.h"
  32. #include "prm44xx.h"
  33. #include "prm-regbits-44xx.h"
  34. #include "control.h"
  35. #include "scrm44xx.h"
  36. /* OMAP4 modulemode control */
  37. #define OMAP4430_MODULEMODE_HWCTRL_SHIFT 0
  38. #define OMAP4430_MODULEMODE_SWCTRL_SHIFT 1
  39. /*
  40. * OMAP4 ABE DPLL default frequency. In OMAP4460 TRM version V, section
  41. * "3.6.3.2.3 CM1_ABE Clock Generator" states that the "DPLL_ABE_X2_CLK
  42. * must be set to 196.608 MHz" and hence, the DPLL locked frequency is
  43. * half of this value.
  44. */
  45. #define OMAP4_DPLL_ABE_DEFFREQ 98304000
  46. /* Root clocks */
  47. DEFINE_CLK_FIXED_RATE(extalt_clkin_ck, CLK_IS_ROOT, 59000000, 0x0);
  48. DEFINE_CLK_FIXED_RATE(pad_clks_src_ck, CLK_IS_ROOT, 12000000, 0x0);
  49. DEFINE_CLK_GATE(pad_clks_ck, "pad_clks_src_ck", &pad_clks_src_ck, 0x0,
  50. OMAP4430_CM_CLKSEL_ABE, OMAP4430_PAD_CLKS_GATE_SHIFT,
  51. 0x0, NULL);
  52. DEFINE_CLK_FIXED_RATE(pad_slimbus_core_clks_ck, CLK_IS_ROOT, 12000000, 0x0);
  53. DEFINE_CLK_FIXED_RATE(secure_32k_clk_src_ck, CLK_IS_ROOT, 32768, 0x0);
  54. DEFINE_CLK_FIXED_RATE(slimbus_src_clk, CLK_IS_ROOT, 12000000, 0x0);
  55. DEFINE_CLK_GATE(slimbus_clk, "slimbus_src_clk", &slimbus_src_clk, 0x0,
  56. OMAP4430_CM_CLKSEL_ABE, OMAP4430_SLIMBUS_CLK_GATE_SHIFT,
  57. 0x0, NULL);
  58. DEFINE_CLK_FIXED_RATE(sys_32k_ck, CLK_IS_ROOT, 32768, 0x0);
  59. DEFINE_CLK_FIXED_RATE(virt_12000000_ck, CLK_IS_ROOT, 12000000, 0x0);
  60. DEFINE_CLK_FIXED_RATE(virt_13000000_ck, CLK_IS_ROOT, 13000000, 0x0);
  61. DEFINE_CLK_FIXED_RATE(virt_16800000_ck, CLK_IS_ROOT, 16800000, 0x0);
  62. DEFINE_CLK_FIXED_RATE(virt_19200000_ck, CLK_IS_ROOT, 19200000, 0x0);
  63. DEFINE_CLK_FIXED_RATE(virt_26000000_ck, CLK_IS_ROOT, 26000000, 0x0);
  64. DEFINE_CLK_FIXED_RATE(virt_27000000_ck, CLK_IS_ROOT, 27000000, 0x0);
  65. DEFINE_CLK_FIXED_RATE(virt_38400000_ck, CLK_IS_ROOT, 38400000, 0x0);
  66. static const char *sys_clkin_ck_parents[] = {
  67. "virt_12000000_ck", "virt_13000000_ck", "virt_16800000_ck",
  68. "virt_19200000_ck", "virt_26000000_ck", "virt_27000000_ck",
  69. "virt_38400000_ck",
  70. };
  71. DEFINE_CLK_MUX(sys_clkin_ck, sys_clkin_ck_parents, NULL, 0x0,
  72. OMAP4430_CM_SYS_CLKSEL, OMAP4430_SYS_CLKSEL_SHIFT,
  73. OMAP4430_SYS_CLKSEL_WIDTH, CLK_MUX_INDEX_ONE, NULL);
  74. DEFINE_CLK_FIXED_RATE(tie_low_clock_ck, CLK_IS_ROOT, 0, 0x0);
  75. DEFINE_CLK_FIXED_RATE(utmi_phy_clkout_ck, CLK_IS_ROOT, 60000000, 0x0);
  76. DEFINE_CLK_FIXED_RATE(xclk60mhsp1_ck, CLK_IS_ROOT, 60000000, 0x0);
  77. DEFINE_CLK_FIXED_RATE(xclk60mhsp2_ck, CLK_IS_ROOT, 60000000, 0x0);
  78. DEFINE_CLK_FIXED_RATE(xclk60motg_ck, CLK_IS_ROOT, 60000000, 0x0);
  79. /* Module clocks and DPLL outputs */
  80. static const char *abe_dpll_bypass_clk_mux_ck_parents[] = {
  81. "sys_clkin_ck", "sys_32k_ck",
  82. };
  83. DEFINE_CLK_MUX(abe_dpll_bypass_clk_mux_ck, abe_dpll_bypass_clk_mux_ck_parents,
  84. NULL, 0x0, OMAP4430_CM_L4_WKUP_CLKSEL, OMAP4430_CLKSEL_SHIFT,
  85. OMAP4430_CLKSEL_WIDTH, 0x0, NULL);
  86. DEFINE_CLK_MUX(abe_dpll_refclk_mux_ck, abe_dpll_bypass_clk_mux_ck_parents, NULL,
  87. 0x0, OMAP4430_CM_ABE_PLL_REF_CLKSEL, OMAP4430_CLKSEL_0_0_SHIFT,
  88. OMAP4430_CLKSEL_0_0_WIDTH, 0x0, NULL);
  89. /* DPLL_ABE */
  90. static struct dpll_data dpll_abe_dd = {
  91. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
  92. .clk_bypass = &abe_dpll_bypass_clk_mux_ck,
  93. .clk_ref = &abe_dpll_refclk_mux_ck,
  94. .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
  95. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  96. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
  97. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
  98. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  99. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  100. .enable_mask = OMAP4430_DPLL_EN_MASK,
  101. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  102. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  103. .m4xen_mask = OMAP4430_DPLL_REGM4XEN_MASK,
  104. .lpmode_mask = OMAP4430_DPLL_LPMODE_EN_MASK,
  105. .max_multiplier = 2047,
  106. .max_divider = 128,
  107. .min_divider = 1,
  108. };
  109. static const char *dpll_abe_ck_parents[] = {
  110. "abe_dpll_refclk_mux_ck",
  111. };
  112. static struct clk dpll_abe_ck;
  113. static const struct clk_ops dpll_abe_ck_ops = {
  114. .enable = &omap3_noncore_dpll_enable,
  115. .disable = &omap3_noncore_dpll_disable,
  116. .recalc_rate = &omap4_dpll_regm4xen_recalc,
  117. .round_rate = &omap4_dpll_regm4xen_round_rate,
  118. .set_rate = &omap3_noncore_dpll_set_rate,
  119. .get_parent = &omap2_init_dpll_parent,
  120. };
  121. static struct clk_hw_omap dpll_abe_ck_hw = {
  122. .hw = {
  123. .clk = &dpll_abe_ck,
  124. },
  125. .dpll_data = &dpll_abe_dd,
  126. .ops = &clkhwops_omap3_dpll,
  127. };
  128. DEFINE_STRUCT_CLK(dpll_abe_ck, dpll_abe_ck_parents, dpll_abe_ck_ops);
  129. static const char *dpll_abe_x2_ck_parents[] = {
  130. "dpll_abe_ck",
  131. };
  132. static struct clk dpll_abe_x2_ck;
  133. static const struct clk_ops dpll_abe_x2_ck_ops = {
  134. .recalc_rate = &omap3_clkoutx2_recalc,
  135. };
  136. static struct clk_hw_omap dpll_abe_x2_ck_hw = {
  137. .hw = {
  138. .clk = &dpll_abe_x2_ck,
  139. },
  140. .flags = CLOCK_CLKOUTX2,
  141. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  142. .ops = &clkhwops_omap4_dpllmx,
  143. };
  144. DEFINE_STRUCT_CLK(dpll_abe_x2_ck, dpll_abe_x2_ck_parents, dpll_abe_x2_ck_ops);
  145. static const struct clk_ops omap_hsdivider_ops = {
  146. .set_rate = &omap2_clksel_set_rate,
  147. .recalc_rate = &omap2_clksel_recalc,
  148. .round_rate = &omap2_clksel_round_rate,
  149. };
  150. DEFINE_CLK_OMAP_HSDIVIDER(dpll_abe_m2x2_ck, "dpll_abe_x2_ck", &dpll_abe_x2_ck,
  151. 0x0, OMAP4430_CM_DIV_M2_DPLL_ABE,
  152. OMAP4430_DPLL_CLKOUT_DIV_MASK);
  153. DEFINE_CLK_FIXED_FACTOR(abe_24m_fclk, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck,
  154. 0x0, 1, 8);
  155. DEFINE_CLK_DIVIDER(abe_clk, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, 0x0,
  156. OMAP4430_CM_CLKSEL_ABE, OMAP4430_CLKSEL_OPP_SHIFT,
  157. OMAP4430_CLKSEL_OPP_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
  158. DEFINE_CLK_DIVIDER(aess_fclk, "abe_clk", &abe_clk, 0x0,
  159. OMAP4430_CM1_ABE_AESS_CLKCTRL,
  160. OMAP4430_CLKSEL_AESS_FCLK_SHIFT,
  161. OMAP4430_CLKSEL_AESS_FCLK_WIDTH,
  162. 0x0, NULL);
  163. DEFINE_CLK_OMAP_HSDIVIDER(dpll_abe_m3x2_ck, "dpll_abe_x2_ck", &dpll_abe_x2_ck,
  164. 0x0, OMAP4430_CM_DIV_M3_DPLL_ABE,
  165. OMAP4430_DPLL_CLKOUTHIF_DIV_MASK);
  166. static const char *core_hsd_byp_clk_mux_ck_parents[] = {
  167. "sys_clkin_ck", "dpll_abe_m3x2_ck",
  168. };
  169. DEFINE_CLK_MUX(core_hsd_byp_clk_mux_ck, core_hsd_byp_clk_mux_ck_parents, NULL,
  170. 0x0, OMAP4430_CM_CLKSEL_DPLL_CORE,
  171. OMAP4430_DPLL_BYP_CLKSEL_SHIFT, OMAP4430_DPLL_BYP_CLKSEL_WIDTH,
  172. 0x0, NULL);
  173. /* DPLL_CORE */
  174. static struct dpll_data dpll_core_dd = {
  175. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  176. .clk_bypass = &core_hsd_byp_clk_mux_ck,
  177. .clk_ref = &sys_clkin_ck,
  178. .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
  179. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  180. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
  181. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
  182. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  183. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  184. .enable_mask = OMAP4430_DPLL_EN_MASK,
  185. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  186. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  187. .max_multiplier = 2047,
  188. .max_divider = 128,
  189. .min_divider = 1,
  190. };
  191. static const char *dpll_core_ck_parents[] = {
  192. "sys_clkin_ck", "core_hsd_byp_clk_mux_ck"
  193. };
  194. static struct clk dpll_core_ck;
  195. static const struct clk_ops dpll_core_ck_ops = {
  196. .recalc_rate = &omap3_dpll_recalc,
  197. .get_parent = &omap2_init_dpll_parent,
  198. };
  199. static struct clk_hw_omap dpll_core_ck_hw = {
  200. .hw = {
  201. .clk = &dpll_core_ck,
  202. },
  203. .dpll_data = &dpll_core_dd,
  204. .ops = &clkhwops_omap3_dpll,
  205. };
  206. DEFINE_STRUCT_CLK(dpll_core_ck, dpll_core_ck_parents, dpll_core_ck_ops);
  207. static const char *dpll_core_x2_ck_parents[] = {
  208. "dpll_core_ck",
  209. };
  210. static struct clk dpll_core_x2_ck;
  211. static struct clk_hw_omap dpll_core_x2_ck_hw = {
  212. .hw = {
  213. .clk = &dpll_core_x2_ck,
  214. },
  215. };
  216. DEFINE_STRUCT_CLK(dpll_core_x2_ck, dpll_core_x2_ck_parents, dpll_abe_x2_ck_ops);
  217. DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m6x2_ck, "dpll_core_x2_ck",
  218. &dpll_core_x2_ck, 0x0, OMAP4430_CM_DIV_M6_DPLL_CORE,
  219. OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK);
  220. DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m2_ck, "dpll_core_ck", &dpll_core_ck, 0x0,
  221. OMAP4430_CM_DIV_M2_DPLL_CORE,
  222. OMAP4430_DPLL_CLKOUT_DIV_MASK);
  223. DEFINE_CLK_FIXED_FACTOR(ddrphy_ck, "dpll_core_m2_ck", &dpll_core_m2_ck, 0x0, 1,
  224. 2);
  225. DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m5x2_ck, "dpll_core_x2_ck",
  226. &dpll_core_x2_ck, 0x0, OMAP4430_CM_DIV_M5_DPLL_CORE,
  227. OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK);
  228. DEFINE_CLK_DIVIDER(div_core_ck, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, 0x0,
  229. OMAP4430_CM_CLKSEL_CORE, OMAP4430_CLKSEL_CORE_SHIFT,
  230. OMAP4430_CLKSEL_CORE_WIDTH, 0x0, NULL);
  231. DEFINE_CLK_DIVIDER(div_iva_hs_clk, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck,
  232. 0x0, OMAP4430_CM_BYPCLK_DPLL_IVA, OMAP4430_CLKSEL_0_1_SHIFT,
  233. OMAP4430_CLKSEL_0_1_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
  234. DEFINE_CLK_DIVIDER(div_mpu_hs_clk, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck,
  235. 0x0, OMAP4430_CM_BYPCLK_DPLL_MPU, OMAP4430_CLKSEL_0_1_SHIFT,
  236. OMAP4430_CLKSEL_0_1_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
  237. DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m4x2_ck, "dpll_core_x2_ck",
  238. &dpll_core_x2_ck, 0x0, OMAP4430_CM_DIV_M4_DPLL_CORE,
  239. OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK);
  240. DEFINE_CLK_FIXED_FACTOR(dll_clk_div_ck, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck,
  241. 0x0, 1, 2);
  242. DEFINE_CLK_DIVIDER(dpll_abe_m2_ck, "dpll_abe_ck", &dpll_abe_ck, 0x0,
  243. OMAP4430_CM_DIV_M2_DPLL_ABE, OMAP4430_DPLL_CLKOUT_DIV_SHIFT,
  244. OMAP4430_DPLL_CLKOUT_DIV_WIDTH, CLK_DIVIDER_ONE_BASED, NULL);
  245. static const struct clk_ops dmic_fck_ops = {
  246. .enable = &omap2_dflt_clk_enable,
  247. .disable = &omap2_dflt_clk_disable,
  248. .is_enabled = &omap2_dflt_clk_is_enabled,
  249. .recalc_rate = &omap2_clksel_recalc,
  250. .get_parent = &omap2_clksel_find_parent_index,
  251. .set_parent = &omap2_clksel_set_parent,
  252. .init = &omap2_init_clk_clkdm,
  253. };
  254. static const char *dpll_core_m3x2_ck_parents[] = {
  255. "dpll_core_x2_ck",
  256. };
  257. static const struct clksel dpll_core_m3x2_div[] = {
  258. { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
  259. { .parent = NULL },
  260. };
  261. /* XXX Missing round_rate, set_rate in ops */
  262. DEFINE_CLK_OMAP_MUX_GATE(dpll_core_m3x2_ck, NULL, dpll_core_m3x2_div,
  263. OMAP4430_CM_DIV_M3_DPLL_CORE,
  264. OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  265. OMAP4430_CM_DIV_M3_DPLL_CORE,
  266. OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT, NULL,
  267. dpll_core_m3x2_ck_parents, dmic_fck_ops);
  268. DEFINE_CLK_OMAP_HSDIVIDER(dpll_core_m7x2_ck, "dpll_core_x2_ck",
  269. &dpll_core_x2_ck, 0x0, OMAP4430_CM_DIV_M7_DPLL_CORE,
  270. OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK);
  271. static const char *iva_hsd_byp_clk_mux_ck_parents[] = {
  272. "sys_clkin_ck", "div_iva_hs_clk",
  273. };
  274. DEFINE_CLK_MUX(iva_hsd_byp_clk_mux_ck, iva_hsd_byp_clk_mux_ck_parents, NULL,
  275. 0x0, OMAP4430_CM_CLKSEL_DPLL_IVA, OMAP4430_DPLL_BYP_CLKSEL_SHIFT,
  276. OMAP4430_DPLL_BYP_CLKSEL_WIDTH, 0x0, NULL);
  277. /* DPLL_IVA */
  278. static struct dpll_data dpll_iva_dd = {
  279. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  280. .clk_bypass = &iva_hsd_byp_clk_mux_ck,
  281. .clk_ref = &sys_clkin_ck,
  282. .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
  283. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  284. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
  285. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
  286. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  287. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  288. .enable_mask = OMAP4430_DPLL_EN_MASK,
  289. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  290. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  291. .max_multiplier = 2047,
  292. .max_divider = 128,
  293. .min_divider = 1,
  294. };
  295. static const char *dpll_iva_ck_parents[] = {
  296. "sys_clkin_ck", "iva_hsd_byp_clk_mux_ck"
  297. };
  298. static struct clk dpll_iva_ck;
  299. static const struct clk_ops dpll_ck_ops = {
  300. .enable = &omap3_noncore_dpll_enable,
  301. .disable = &omap3_noncore_dpll_disable,
  302. .recalc_rate = &omap3_dpll_recalc,
  303. .round_rate = &omap2_dpll_round_rate,
  304. .set_rate = &omap3_noncore_dpll_set_rate,
  305. .get_parent = &omap2_init_dpll_parent,
  306. };
  307. static struct clk_hw_omap dpll_iva_ck_hw = {
  308. .hw = {
  309. .clk = &dpll_iva_ck,
  310. },
  311. .dpll_data = &dpll_iva_dd,
  312. .ops = &clkhwops_omap3_dpll,
  313. };
  314. DEFINE_STRUCT_CLK(dpll_iva_ck, dpll_iva_ck_parents, dpll_ck_ops);
  315. static const char *dpll_iva_x2_ck_parents[] = {
  316. "dpll_iva_ck",
  317. };
  318. static struct clk dpll_iva_x2_ck;
  319. static struct clk_hw_omap dpll_iva_x2_ck_hw = {
  320. .hw = {
  321. .clk = &dpll_iva_x2_ck,
  322. },
  323. };
  324. DEFINE_STRUCT_CLK(dpll_iva_x2_ck, dpll_iva_x2_ck_parents, dpll_abe_x2_ck_ops);
  325. DEFINE_CLK_OMAP_HSDIVIDER(dpll_iva_m4x2_ck, "dpll_iva_x2_ck", &dpll_iva_x2_ck,
  326. 0x0, OMAP4430_CM_DIV_M4_DPLL_IVA,
  327. OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK);
  328. DEFINE_CLK_OMAP_HSDIVIDER(dpll_iva_m5x2_ck, "dpll_iva_x2_ck", &dpll_iva_x2_ck,
  329. 0x0, OMAP4430_CM_DIV_M5_DPLL_IVA,
  330. OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK);
  331. /* DPLL_MPU */
  332. static struct dpll_data dpll_mpu_dd = {
  333. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
  334. .clk_bypass = &div_mpu_hs_clk,
  335. .clk_ref = &sys_clkin_ck,
  336. .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
  337. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  338. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
  339. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
  340. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  341. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  342. .enable_mask = OMAP4430_DPLL_EN_MASK,
  343. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  344. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  345. .max_multiplier = 2047,
  346. .max_divider = 128,
  347. .min_divider = 1,
  348. };
  349. static const char *dpll_mpu_ck_parents[] = {
  350. "sys_clkin_ck", "div_mpu_hs_clk"
  351. };
  352. static struct clk dpll_mpu_ck;
  353. static struct clk_hw_omap dpll_mpu_ck_hw = {
  354. .hw = {
  355. .clk = &dpll_mpu_ck,
  356. },
  357. .dpll_data = &dpll_mpu_dd,
  358. .ops = &clkhwops_omap3_dpll,
  359. };
  360. DEFINE_STRUCT_CLK(dpll_mpu_ck, dpll_mpu_ck_parents, dpll_ck_ops);
  361. DEFINE_CLK_FIXED_FACTOR(mpu_periphclk, "dpll_mpu_ck", &dpll_mpu_ck, 0x0, 1, 2);
  362. DEFINE_CLK_OMAP_HSDIVIDER(dpll_mpu_m2_ck, "dpll_mpu_ck", &dpll_mpu_ck, 0x0,
  363. OMAP4430_CM_DIV_M2_DPLL_MPU,
  364. OMAP4430_DPLL_CLKOUT_DIV_MASK);
  365. DEFINE_CLK_FIXED_FACTOR(per_hs_clk_div_ck, "dpll_abe_m3x2_ck",
  366. &dpll_abe_m3x2_ck, 0x0, 1, 2);
  367. static const char *per_hsd_byp_clk_mux_ck_parents[] = {
  368. "sys_clkin_ck", "per_hs_clk_div_ck",
  369. };
  370. DEFINE_CLK_MUX(per_hsd_byp_clk_mux_ck, per_hsd_byp_clk_mux_ck_parents, NULL,
  371. 0x0, OMAP4430_CM_CLKSEL_DPLL_PER, OMAP4430_DPLL_BYP_CLKSEL_SHIFT,
  372. OMAP4430_DPLL_BYP_CLKSEL_WIDTH, 0x0, NULL);
  373. /* DPLL_PER */
  374. static struct dpll_data dpll_per_dd = {
  375. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  376. .clk_bypass = &per_hsd_byp_clk_mux_ck,
  377. .clk_ref = &sys_clkin_ck,
  378. .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
  379. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  380. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
  381. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
  382. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  383. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  384. .enable_mask = OMAP4430_DPLL_EN_MASK,
  385. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  386. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  387. .max_multiplier = 2047,
  388. .max_divider = 128,
  389. .min_divider = 1,
  390. };
  391. static const char *dpll_per_ck_parents[] = {
  392. "sys_clkin_ck", "per_hsd_byp_clk_mux_ck"
  393. };
  394. static struct clk dpll_per_ck;
  395. static struct clk_hw_omap dpll_per_ck_hw = {
  396. .hw = {
  397. .clk = &dpll_per_ck,
  398. },
  399. .dpll_data = &dpll_per_dd,
  400. .ops = &clkhwops_omap3_dpll,
  401. };
  402. DEFINE_STRUCT_CLK(dpll_per_ck, dpll_per_ck_parents, dpll_ck_ops);
  403. DEFINE_CLK_DIVIDER(dpll_per_m2_ck, "dpll_per_ck", &dpll_per_ck, 0x0,
  404. OMAP4430_CM_DIV_M2_DPLL_PER, OMAP4430_DPLL_CLKOUT_DIV_SHIFT,
  405. OMAP4430_DPLL_CLKOUT_DIV_WIDTH, CLK_DIVIDER_ONE_BASED, NULL);
  406. static const char *dpll_per_x2_ck_parents[] = {
  407. "dpll_per_ck",
  408. };
  409. static struct clk dpll_per_x2_ck;
  410. static struct clk_hw_omap dpll_per_x2_ck_hw = {
  411. .hw = {
  412. .clk = &dpll_per_x2_ck,
  413. },
  414. .flags = CLOCK_CLKOUTX2,
  415. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  416. .ops = &clkhwops_omap4_dpllmx,
  417. };
  418. DEFINE_STRUCT_CLK(dpll_per_x2_ck, dpll_per_x2_ck_parents, dpll_abe_x2_ck_ops);
  419. DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m2x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
  420. 0x0, OMAP4430_CM_DIV_M2_DPLL_PER,
  421. OMAP4430_DPLL_CLKOUT_DIV_MASK);
  422. static const char *dpll_per_m3x2_ck_parents[] = {
  423. "dpll_per_x2_ck",
  424. };
  425. static const struct clksel dpll_per_m3x2_div[] = {
  426. { .parent = &dpll_per_x2_ck, .rates = div31_1to31_rates },
  427. { .parent = NULL },
  428. };
  429. /* XXX Missing round_rate, set_rate in ops */
  430. DEFINE_CLK_OMAP_MUX_GATE(dpll_per_m3x2_ck, NULL, dpll_per_m3x2_div,
  431. OMAP4430_CM_DIV_M3_DPLL_PER,
  432. OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  433. OMAP4430_CM_DIV_M3_DPLL_PER,
  434. OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT, NULL,
  435. dpll_per_m3x2_ck_parents, dmic_fck_ops);
  436. DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m4x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
  437. 0x0, OMAP4430_CM_DIV_M4_DPLL_PER,
  438. OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK);
  439. DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m5x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
  440. 0x0, OMAP4430_CM_DIV_M5_DPLL_PER,
  441. OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK);
  442. DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m6x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
  443. 0x0, OMAP4430_CM_DIV_M6_DPLL_PER,
  444. OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK);
  445. DEFINE_CLK_OMAP_HSDIVIDER(dpll_per_m7x2_ck, "dpll_per_x2_ck", &dpll_per_x2_ck,
  446. 0x0, OMAP4430_CM_DIV_M7_DPLL_PER,
  447. OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK);
  448. DEFINE_CLK_FIXED_FACTOR(usb_hs_clk_div_ck, "dpll_abe_m3x2_ck",
  449. &dpll_abe_m3x2_ck, 0x0, 1, 3);
  450. /* DPLL_USB */
  451. static struct dpll_data dpll_usb_dd = {
  452. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
  453. .clk_bypass = &usb_hs_clk_div_ck,
  454. .flags = DPLL_J_TYPE,
  455. .clk_ref = &sys_clkin_ck,
  456. .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
  457. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  458. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
  459. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
  460. .mult_mask = OMAP4430_DPLL_MULT_USB_MASK,
  461. .div1_mask = OMAP4430_DPLL_DIV_0_7_MASK,
  462. .enable_mask = OMAP4430_DPLL_EN_MASK,
  463. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  464. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  465. .sddiv_mask = OMAP4430_DPLL_SD_DIV_MASK,
  466. .max_multiplier = 4095,
  467. .max_divider = 256,
  468. .min_divider = 1,
  469. };
  470. static const char *dpll_usb_ck_parents[] = {
  471. "sys_clkin_ck", "usb_hs_clk_div_ck"
  472. };
  473. static struct clk dpll_usb_ck;
  474. static const struct clk_ops dpll_usb_ck_ops = {
  475. .enable = &omap3_noncore_dpll_enable,
  476. .disable = &omap3_noncore_dpll_disable,
  477. .recalc_rate = &omap3_dpll_recalc,
  478. .round_rate = &omap2_dpll_round_rate,
  479. .set_rate = &omap3_noncore_dpll_set_rate,
  480. .get_parent = &omap2_init_dpll_parent,
  481. .init = &omap2_init_clk_clkdm,
  482. };
  483. static struct clk_hw_omap dpll_usb_ck_hw = {
  484. .hw = {
  485. .clk = &dpll_usb_ck,
  486. },
  487. .dpll_data = &dpll_usb_dd,
  488. .clkdm_name = "l3_init_clkdm",
  489. .ops = &clkhwops_omap3_dpll,
  490. };
  491. DEFINE_STRUCT_CLK(dpll_usb_ck, dpll_usb_ck_parents, dpll_usb_ck_ops);
  492. static const char *dpll_usb_clkdcoldo_ck_parents[] = {
  493. "dpll_usb_ck",
  494. };
  495. static struct clk dpll_usb_clkdcoldo_ck;
  496. static const struct clk_ops dpll_usb_clkdcoldo_ck_ops = {
  497. };
  498. static struct clk_hw_omap dpll_usb_clkdcoldo_ck_hw = {
  499. .hw = {
  500. .clk = &dpll_usb_clkdcoldo_ck,
  501. },
  502. .clksel_reg = OMAP4430_CM_CLKDCOLDO_DPLL_USB,
  503. .ops = &clkhwops_omap4_dpllmx,
  504. };
  505. DEFINE_STRUCT_CLK(dpll_usb_clkdcoldo_ck, dpll_usb_clkdcoldo_ck_parents,
  506. dpll_usb_clkdcoldo_ck_ops);
  507. DEFINE_CLK_OMAP_HSDIVIDER(dpll_usb_m2_ck, "dpll_usb_ck", &dpll_usb_ck, 0x0,
  508. OMAP4430_CM_DIV_M2_DPLL_USB,
  509. OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK);
  510. static const char *ducati_clk_mux_ck_parents[] = {
  511. "div_core_ck", "dpll_per_m6x2_ck",
  512. };
  513. DEFINE_CLK_MUX(ducati_clk_mux_ck, ducati_clk_mux_ck_parents, NULL, 0x0,
  514. OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT, OMAP4430_CLKSEL_0_0_SHIFT,
  515. OMAP4430_CLKSEL_0_0_WIDTH, 0x0, NULL);
  516. DEFINE_CLK_FIXED_FACTOR(func_12m_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
  517. 0x0, 1, 16);
  518. DEFINE_CLK_FIXED_FACTOR(func_24m_clk, "dpll_per_m2_ck", &dpll_per_m2_ck, 0x0,
  519. 1, 4);
  520. DEFINE_CLK_FIXED_FACTOR(func_24mc_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
  521. 0x0, 1, 8);
  522. static const struct clk_div_table func_48m_fclk_rates[] = {
  523. { .div = 4, .val = 0 },
  524. { .div = 8, .val = 1 },
  525. { .div = 0 },
  526. };
  527. DEFINE_CLK_DIVIDER_TABLE(func_48m_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
  528. 0x0, OMAP4430_CM_SCALE_FCLK, OMAP4430_SCALE_FCLK_SHIFT,
  529. OMAP4430_SCALE_FCLK_WIDTH, 0x0, func_48m_fclk_rates,
  530. NULL);
  531. DEFINE_CLK_FIXED_FACTOR(func_48mc_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
  532. 0x0, 1, 4);
  533. static const struct clk_div_table func_64m_fclk_rates[] = {
  534. { .div = 2, .val = 0 },
  535. { .div = 4, .val = 1 },
  536. { .div = 0 },
  537. };
  538. DEFINE_CLK_DIVIDER_TABLE(func_64m_fclk, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck,
  539. 0x0, OMAP4430_CM_SCALE_FCLK, OMAP4430_SCALE_FCLK_SHIFT,
  540. OMAP4430_SCALE_FCLK_WIDTH, 0x0, func_64m_fclk_rates,
  541. NULL);
  542. static const struct clk_div_table func_96m_fclk_rates[] = {
  543. { .div = 2, .val = 0 },
  544. { .div = 4, .val = 1 },
  545. { .div = 0 },
  546. };
  547. DEFINE_CLK_DIVIDER_TABLE(func_96m_fclk, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck,
  548. 0x0, OMAP4430_CM_SCALE_FCLK, OMAP4430_SCALE_FCLK_SHIFT,
  549. OMAP4430_SCALE_FCLK_WIDTH, 0x0, func_96m_fclk_rates,
  550. NULL);
  551. static const struct clk_div_table init_60m_fclk_rates[] = {
  552. { .div = 1, .val = 0 },
  553. { .div = 8, .val = 1 },
  554. { .div = 0 },
  555. };
  556. DEFINE_CLK_DIVIDER_TABLE(init_60m_fclk, "dpll_usb_m2_ck", &dpll_usb_m2_ck,
  557. 0x0, OMAP4430_CM_CLKSEL_USB_60MHZ,
  558. OMAP4430_CLKSEL_0_0_SHIFT, OMAP4430_CLKSEL_0_0_WIDTH,
  559. 0x0, init_60m_fclk_rates, NULL);
  560. DEFINE_CLK_DIVIDER(l3_div_ck, "div_core_ck", &div_core_ck, 0x0,
  561. OMAP4430_CM_CLKSEL_CORE, OMAP4430_CLKSEL_L3_SHIFT,
  562. OMAP4430_CLKSEL_L3_WIDTH, 0x0, NULL);
  563. DEFINE_CLK_DIVIDER(l4_div_ck, "l3_div_ck", &l3_div_ck, 0x0,
  564. OMAP4430_CM_CLKSEL_CORE, OMAP4430_CLKSEL_L4_SHIFT,
  565. OMAP4430_CLKSEL_L4_WIDTH, 0x0, NULL);
  566. DEFINE_CLK_FIXED_FACTOR(lp_clk_div_ck, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck,
  567. 0x0, 1, 16);
  568. static const char *l4_wkup_clk_mux_ck_parents[] = {
  569. "sys_clkin_ck", "lp_clk_div_ck",
  570. };
  571. DEFINE_CLK_MUX(l4_wkup_clk_mux_ck, l4_wkup_clk_mux_ck_parents, NULL, 0x0,
  572. OMAP4430_CM_L4_WKUP_CLKSEL, OMAP4430_CLKSEL_0_0_SHIFT,
  573. OMAP4430_CLKSEL_0_0_WIDTH, 0x0, NULL);
  574. static const struct clk_div_table ocp_abe_iclk_rates[] = {
  575. { .div = 2, .val = 0 },
  576. { .div = 1, .val = 1 },
  577. { .div = 0 },
  578. };
  579. DEFINE_CLK_DIVIDER_TABLE(ocp_abe_iclk, "aess_fclk", &aess_fclk, 0x0,
  580. OMAP4430_CM1_ABE_AESS_CLKCTRL,
  581. OMAP4430_CLKSEL_AESS_FCLK_SHIFT,
  582. OMAP4430_CLKSEL_AESS_FCLK_WIDTH,
  583. 0x0, ocp_abe_iclk_rates, NULL);
  584. DEFINE_CLK_FIXED_FACTOR(per_abe_24m_fclk, "dpll_abe_m2_ck", &dpll_abe_m2_ck,
  585. 0x0, 1, 4);
  586. DEFINE_CLK_DIVIDER(per_abe_nc_fclk, "dpll_abe_m2_ck", &dpll_abe_m2_ck, 0x0,
  587. OMAP4430_CM_SCALE_FCLK, OMAP4430_SCALE_FCLK_SHIFT,
  588. OMAP4430_SCALE_FCLK_WIDTH, 0x0, NULL);
  589. DEFINE_CLK_DIVIDER(syc_clk_div_ck, "sys_clkin_ck", &sys_clkin_ck, 0x0,
  590. OMAP4430_CM_ABE_DSS_SYS_CLKSEL, OMAP4430_CLKSEL_0_0_SHIFT,
  591. OMAP4430_CLKSEL_0_0_WIDTH, 0x0, NULL);
  592. static const char *dbgclk_mux_ck_parents[] = {
  593. "sys_clkin_ck"
  594. };
  595. static struct clk dbgclk_mux_ck;
  596. DEFINE_STRUCT_CLK_HW_OMAP(dbgclk_mux_ck, NULL);
  597. DEFINE_STRUCT_CLK(dbgclk_mux_ck, dbgclk_mux_ck_parents,
  598. dpll_usb_clkdcoldo_ck_ops);
  599. /* Leaf clocks controlled by modules */
  600. DEFINE_CLK_GATE(aes1_fck, "l3_div_ck", &l3_div_ck, 0x0,
  601. OMAP4430_CM_L4SEC_AES1_CLKCTRL,
  602. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  603. DEFINE_CLK_GATE(aes2_fck, "l3_div_ck", &l3_div_ck, 0x0,
  604. OMAP4430_CM_L4SEC_AES2_CLKCTRL,
  605. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  606. DEFINE_CLK_GATE(aess_fck, "aess_fclk", &aess_fclk, 0x0,
  607. OMAP4430_CM1_ABE_AESS_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  608. 0x0, NULL);
  609. DEFINE_CLK_GATE(bandgap_fclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  610. OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  611. OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT, 0x0, NULL);
  612. static const struct clk_div_table div_ts_ck_rates[] = {
  613. { .div = 8, .val = 0 },
  614. { .div = 16, .val = 1 },
  615. { .div = 32, .val = 2 },
  616. { .div = 0 },
  617. };
  618. DEFINE_CLK_DIVIDER_TABLE(div_ts_ck, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck,
  619. 0x0, OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  620. OMAP4430_CLKSEL_24_25_SHIFT,
  621. OMAP4430_CLKSEL_24_25_WIDTH, 0x0, div_ts_ck_rates,
  622. NULL);
  623. DEFINE_CLK_GATE(bandgap_ts_fclk, "div_ts_ck", &div_ts_ck, 0x0,
  624. OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  625. OMAP4460_OPTFCLKEN_TS_FCLK_SHIFT,
  626. 0x0, NULL);
  627. DEFINE_CLK_GATE(des3des_fck, "l4_div_ck", &l4_div_ck, 0x0,
  628. OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
  629. OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  630. 0x0, NULL);
  631. static const char *dmic_sync_mux_ck_parents[] = {
  632. "abe_24m_fclk", "syc_clk_div_ck", "func_24m_clk",
  633. };
  634. DEFINE_CLK_MUX(dmic_sync_mux_ck, dmic_sync_mux_ck_parents, NULL,
  635. 0x0, OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  636. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  637. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  638. static const struct clksel func_dmic_abe_gfclk_sel[] = {
  639. { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
  640. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  641. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  642. { .parent = NULL },
  643. };
  644. static const char *dmic_fck_parents[] = {
  645. "dmic_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
  646. };
  647. /* Merged func_dmic_abe_gfclk into dmic */
  648. static struct clk dmic_fck;
  649. DEFINE_CLK_OMAP_MUX_GATE(dmic_fck, "abe_clkdm", func_dmic_abe_gfclk_sel,
  650. OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  651. OMAP4430_CLKSEL_SOURCE_MASK,
  652. OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  653. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  654. dmic_fck_parents, dmic_fck_ops);
  655. DEFINE_CLK_GATE(dsp_fck, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, 0x0,
  656. OMAP4430_CM_TESLA_TESLA_CLKCTRL,
  657. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  658. DEFINE_CLK_GATE(dss_sys_clk, "syc_clk_div_ck", &syc_clk_div_ck, 0x0,
  659. OMAP4430_CM_DSS_DSS_CLKCTRL,
  660. OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT, 0x0, NULL);
  661. DEFINE_CLK_GATE(dss_tv_clk, "extalt_clkin_ck", &extalt_clkin_ck, 0x0,
  662. OMAP4430_CM_DSS_DSS_CLKCTRL,
  663. OMAP4430_OPTFCLKEN_TV_CLK_SHIFT, 0x0, NULL);
  664. DEFINE_CLK_GATE(dss_dss_clk, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, 0x0,
  665. OMAP4430_CM_DSS_DSS_CLKCTRL, OMAP4430_OPTFCLKEN_DSSCLK_SHIFT,
  666. 0x0, NULL);
  667. DEFINE_CLK_GATE(dss_48mhz_clk, "func_48mc_fclk", &func_48mc_fclk, 0x0,
  668. OMAP4430_CM_DSS_DSS_CLKCTRL, OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT,
  669. 0x0, NULL);
  670. DEFINE_CLK_GATE(dss_fck, "l3_div_ck", &l3_div_ck, 0x0,
  671. OMAP4430_CM_DSS_DSS_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  672. 0x0, NULL);
  673. DEFINE_CLK_GATE(efuse_ctrl_cust_fck, "sys_clkin_ck", &sys_clkin_ck, 0x0,
  674. OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
  675. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  676. DEFINE_CLK_GATE(emif1_fck, "ddrphy_ck", &ddrphy_ck, 0x0,
  677. OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
  678. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  679. DEFINE_CLK_GATE(emif2_fck, "ddrphy_ck", &ddrphy_ck, 0x0,
  680. OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
  681. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  682. DEFINE_CLK_DIVIDER(fdif_fck, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, 0x0,
  683. OMAP4430_CM_CAM_FDIF_CLKCTRL, OMAP4430_CLKSEL_FCLK_SHIFT,
  684. OMAP4430_CLKSEL_FCLK_WIDTH, CLK_DIVIDER_POWER_OF_TWO, NULL);
  685. DEFINE_CLK_GATE(fpka_fck, "l4_div_ck", &l4_div_ck, 0x0,
  686. OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
  687. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  688. DEFINE_CLK_GATE(gpio1_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  689. OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  690. OMAP4430_OPTFCLKEN_DBCLK_SHIFT, 0x0, NULL);
  691. DEFINE_CLK_GATE(gpio1_ick, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, 0x0,
  692. OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  693. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  694. DEFINE_CLK_GATE(gpio2_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  695. OMAP4430_CM_L4PER_GPIO2_CLKCTRL, OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  696. 0x0, NULL);
  697. DEFINE_CLK_GATE(gpio2_ick, "l4_div_ck", &l4_div_ck, 0x0,
  698. OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  699. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  700. DEFINE_CLK_GATE(gpio3_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  701. OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  702. OMAP4430_OPTFCLKEN_DBCLK_SHIFT, 0x0, NULL);
  703. DEFINE_CLK_GATE(gpio3_ick, "l4_div_ck", &l4_div_ck, 0x0,
  704. OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  705. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  706. DEFINE_CLK_GATE(gpio4_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  707. OMAP4430_CM_L4PER_GPIO4_CLKCTRL, OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  708. 0x0, NULL);
  709. DEFINE_CLK_GATE(gpio4_ick, "l4_div_ck", &l4_div_ck, 0x0,
  710. OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  711. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  712. DEFINE_CLK_GATE(gpio5_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  713. OMAP4430_CM_L4PER_GPIO5_CLKCTRL, OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  714. 0x0, NULL);
  715. DEFINE_CLK_GATE(gpio5_ick, "l4_div_ck", &l4_div_ck, 0x0,
  716. OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  717. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  718. DEFINE_CLK_GATE(gpio6_dbclk, "sys_32k_ck", &sys_32k_ck, 0x0,
  719. OMAP4430_CM_L4PER_GPIO6_CLKCTRL, OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  720. 0x0, NULL);
  721. DEFINE_CLK_GATE(gpio6_ick, "l4_div_ck", &l4_div_ck, 0x0,
  722. OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  723. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  724. DEFINE_CLK_GATE(gpmc_ick, "l3_div_ck", &l3_div_ck, 0x0,
  725. OMAP4430_CM_L3_2_GPMC_CLKCTRL, OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  726. 0x0, NULL);
  727. static const struct clksel sgx_clk_mux_sel[] = {
  728. { .parent = &dpll_core_m7x2_ck, .rates = div_1_0_rates },
  729. { .parent = &dpll_per_m7x2_ck, .rates = div_1_1_rates },
  730. { .parent = NULL },
  731. };
  732. static const char *gpu_fck_parents[] = {
  733. "dpll_core_m7x2_ck", "dpll_per_m7x2_ck",
  734. };
  735. /* Merged sgx_clk_mux into gpu */
  736. DEFINE_CLK_OMAP_MUX_GATE(gpu_fck, "l3_gfx_clkdm", sgx_clk_mux_sel,
  737. OMAP4430_CM_GFX_GFX_CLKCTRL,
  738. OMAP4430_CLKSEL_SGX_FCLK_MASK,
  739. OMAP4430_CM_GFX_GFX_CLKCTRL,
  740. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  741. gpu_fck_parents, dmic_fck_ops);
  742. DEFINE_CLK_GATE(hdq1w_fck, "func_12m_fclk", &func_12m_fclk, 0x0,
  743. OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
  744. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  745. DEFINE_CLK_DIVIDER(hsi_fck, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, 0x0,
  746. OMAP4430_CM_L3INIT_HSI_CLKCTRL, OMAP4430_CLKSEL_24_25_SHIFT,
  747. OMAP4430_CLKSEL_24_25_WIDTH, CLK_DIVIDER_POWER_OF_TWO,
  748. NULL);
  749. DEFINE_CLK_GATE(i2c1_fck, "func_96m_fclk", &func_96m_fclk, 0x0,
  750. OMAP4430_CM_L4PER_I2C1_CLKCTRL,
  751. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  752. DEFINE_CLK_GATE(i2c2_fck, "func_96m_fclk", &func_96m_fclk, 0x0,
  753. OMAP4430_CM_L4PER_I2C2_CLKCTRL,
  754. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  755. DEFINE_CLK_GATE(i2c3_fck, "func_96m_fclk", &func_96m_fclk, 0x0,
  756. OMAP4430_CM_L4PER_I2C3_CLKCTRL,
  757. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  758. DEFINE_CLK_GATE(i2c4_fck, "func_96m_fclk", &func_96m_fclk, 0x0,
  759. OMAP4430_CM_L4PER_I2C4_CLKCTRL,
  760. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  761. DEFINE_CLK_GATE(ipu_fck, "ducati_clk_mux_ck", &ducati_clk_mux_ck, 0x0,
  762. OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
  763. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  764. DEFINE_CLK_GATE(iss_ctrlclk, "func_96m_fclk", &func_96m_fclk, 0x0,
  765. OMAP4430_CM_CAM_ISS_CLKCTRL, OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT,
  766. 0x0, NULL);
  767. DEFINE_CLK_GATE(iss_fck, "ducati_clk_mux_ck", &ducati_clk_mux_ck, 0x0,
  768. OMAP4430_CM_CAM_ISS_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  769. 0x0, NULL);
  770. DEFINE_CLK_GATE(iva_fck, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, 0x0,
  771. OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
  772. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  773. DEFINE_CLK_GATE(kbd_fck, "sys_32k_ck", &sys_32k_ck, 0x0,
  774. OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
  775. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  776. static struct clk l3_instr_ick;
  777. static const char *l3_instr_ick_parent_names[] = {
  778. "l3_div_ck",
  779. };
  780. static const struct clk_ops l3_instr_ick_ops = {
  781. .enable = &omap2_dflt_clk_enable,
  782. .disable = &omap2_dflt_clk_disable,
  783. .is_enabled = &omap2_dflt_clk_is_enabled,
  784. .init = &omap2_init_clk_clkdm,
  785. };
  786. static struct clk_hw_omap l3_instr_ick_hw = {
  787. .hw = {
  788. .clk = &l3_instr_ick,
  789. },
  790. .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
  791. .enable_bit = OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  792. .clkdm_name = "l3_instr_clkdm",
  793. };
  794. DEFINE_STRUCT_CLK(l3_instr_ick, l3_instr_ick_parent_names, l3_instr_ick_ops);
  795. static struct clk l3_main_3_ick;
  796. static struct clk_hw_omap l3_main_3_ick_hw = {
  797. .hw = {
  798. .clk = &l3_main_3_ick,
  799. },
  800. .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
  801. .enable_bit = OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  802. .clkdm_name = "l3_instr_clkdm",
  803. };
  804. DEFINE_STRUCT_CLK(l3_main_3_ick, l3_instr_ick_parent_names, l3_instr_ick_ops);
  805. DEFINE_CLK_MUX(mcasp_sync_mux_ck, dmic_sync_mux_ck_parents, NULL, 0x0,
  806. OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  807. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  808. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  809. static const struct clksel func_mcasp_abe_gfclk_sel[] = {
  810. { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
  811. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  812. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  813. { .parent = NULL },
  814. };
  815. static const char *mcasp_fck_parents[] = {
  816. "mcasp_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
  817. };
  818. /* Merged func_mcasp_abe_gfclk into mcasp */
  819. DEFINE_CLK_OMAP_MUX_GATE(mcasp_fck, "abe_clkdm", func_mcasp_abe_gfclk_sel,
  820. OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  821. OMAP4430_CLKSEL_SOURCE_MASK,
  822. OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  823. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  824. mcasp_fck_parents, dmic_fck_ops);
  825. DEFINE_CLK_MUX(mcbsp1_sync_mux_ck, dmic_sync_mux_ck_parents, NULL, 0x0,
  826. OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  827. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  828. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  829. static const struct clksel func_mcbsp1_gfclk_sel[] = {
  830. { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
  831. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  832. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  833. { .parent = NULL },
  834. };
  835. static const char *mcbsp1_fck_parents[] = {
  836. "mcbsp1_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
  837. };
  838. /* Merged func_mcbsp1_gfclk into mcbsp1 */
  839. DEFINE_CLK_OMAP_MUX_GATE(mcbsp1_fck, "abe_clkdm", func_mcbsp1_gfclk_sel,
  840. OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  841. OMAP4430_CLKSEL_SOURCE_MASK,
  842. OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  843. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  844. mcbsp1_fck_parents, dmic_fck_ops);
  845. DEFINE_CLK_MUX(mcbsp2_sync_mux_ck, dmic_sync_mux_ck_parents, NULL, 0x0,
  846. OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  847. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  848. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  849. static const struct clksel func_mcbsp2_gfclk_sel[] = {
  850. { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
  851. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  852. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  853. { .parent = NULL },
  854. };
  855. static const char *mcbsp2_fck_parents[] = {
  856. "mcbsp2_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
  857. };
  858. /* Merged func_mcbsp2_gfclk into mcbsp2 */
  859. DEFINE_CLK_OMAP_MUX_GATE(mcbsp2_fck, "abe_clkdm", func_mcbsp2_gfclk_sel,
  860. OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  861. OMAP4430_CLKSEL_SOURCE_MASK,
  862. OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  863. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  864. mcbsp2_fck_parents, dmic_fck_ops);
  865. DEFINE_CLK_MUX(mcbsp3_sync_mux_ck, dmic_sync_mux_ck_parents, NULL, 0x0,
  866. OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  867. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  868. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  869. static const struct clksel func_mcbsp3_gfclk_sel[] = {
  870. { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
  871. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  872. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  873. { .parent = NULL },
  874. };
  875. static const char *mcbsp3_fck_parents[] = {
  876. "mcbsp3_sync_mux_ck", "pad_clks_ck", "slimbus_clk",
  877. };
  878. /* Merged func_mcbsp3_gfclk into mcbsp3 */
  879. DEFINE_CLK_OMAP_MUX_GATE(mcbsp3_fck, "abe_clkdm", func_mcbsp3_gfclk_sel,
  880. OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  881. OMAP4430_CLKSEL_SOURCE_MASK,
  882. OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  883. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  884. mcbsp3_fck_parents, dmic_fck_ops);
  885. static const char *mcbsp4_sync_mux_ck_parents[] = {
  886. "func_96m_fclk", "per_abe_nc_fclk",
  887. };
  888. DEFINE_CLK_MUX(mcbsp4_sync_mux_ck, mcbsp4_sync_mux_ck_parents, NULL, 0x0,
  889. OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  890. OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT,
  891. OMAP4430_CLKSEL_INTERNAL_SOURCE_WIDTH, 0x0, NULL);
  892. static const struct clksel per_mcbsp4_gfclk_sel[] = {
  893. { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
  894. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  895. { .parent = NULL },
  896. };
  897. static const char *mcbsp4_fck_parents[] = {
  898. "mcbsp4_sync_mux_ck", "pad_clks_ck",
  899. };
  900. /* Merged per_mcbsp4_gfclk into mcbsp4 */
  901. DEFINE_CLK_OMAP_MUX_GATE(mcbsp4_fck, "l4_per_clkdm", per_mcbsp4_gfclk_sel,
  902. OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  903. OMAP4430_CLKSEL_SOURCE_24_24_MASK,
  904. OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  905. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  906. mcbsp4_fck_parents, dmic_fck_ops);
  907. DEFINE_CLK_GATE(mcpdm_fck, "pad_clks_ck", &pad_clks_ck, 0x0,
  908. OMAP4430_CM1_ABE_PDM_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  909. 0x0, NULL);
  910. DEFINE_CLK_GATE(mcspi1_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  911. OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
  912. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  913. DEFINE_CLK_GATE(mcspi2_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  914. OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
  915. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  916. DEFINE_CLK_GATE(mcspi3_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  917. OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
  918. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  919. DEFINE_CLK_GATE(mcspi4_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  920. OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
  921. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  922. static const struct clksel hsmmc1_fclk_sel[] = {
  923. { .parent = &func_64m_fclk, .rates = div_1_0_rates },
  924. { .parent = &func_96m_fclk, .rates = div_1_1_rates },
  925. { .parent = NULL },
  926. };
  927. static const char *mmc1_fck_parents[] = {
  928. "func_64m_fclk", "func_96m_fclk",
  929. };
  930. /* Merged hsmmc1_fclk into mmc1 */
  931. DEFINE_CLK_OMAP_MUX_GATE(mmc1_fck, "l3_init_clkdm", hsmmc1_fclk_sel,
  932. OMAP4430_CM_L3INIT_MMC1_CLKCTRL, OMAP4430_CLKSEL_MASK,
  933. OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  934. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  935. mmc1_fck_parents, dmic_fck_ops);
  936. /* Merged hsmmc2_fclk into mmc2 */
  937. DEFINE_CLK_OMAP_MUX_GATE(mmc2_fck, "l3_init_clkdm", hsmmc1_fclk_sel,
  938. OMAP4430_CM_L3INIT_MMC2_CLKCTRL, OMAP4430_CLKSEL_MASK,
  939. OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  940. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  941. mmc1_fck_parents, dmic_fck_ops);
  942. DEFINE_CLK_GATE(mmc3_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  943. OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
  944. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  945. DEFINE_CLK_GATE(mmc4_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  946. OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
  947. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  948. DEFINE_CLK_GATE(mmc5_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  949. OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
  950. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  951. DEFINE_CLK_GATE(ocp2scp_usb_phy_phy_48m, "func_48m_fclk", &func_48m_fclk, 0x0,
  952. OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  953. OMAP4430_OPTFCLKEN_PHY_48M_SHIFT, 0x0, NULL);
  954. DEFINE_CLK_GATE(ocp2scp_usb_phy_ick, "l4_div_ck", &l4_div_ck, 0x0,
  955. OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  956. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  957. static struct clk ocp_wp_noc_ick;
  958. static struct clk_hw_omap ocp_wp_noc_ick_hw = {
  959. .hw = {
  960. .clk = &ocp_wp_noc_ick,
  961. },
  962. .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
  963. .enable_bit = OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  964. .clkdm_name = "l3_instr_clkdm",
  965. };
  966. DEFINE_STRUCT_CLK(ocp_wp_noc_ick, l3_instr_ick_parent_names, l3_instr_ick_ops);
  967. DEFINE_CLK_GATE(rng_ick, "l4_div_ck", &l4_div_ck, 0x0,
  968. OMAP4430_CM_L4SEC_RNG_CLKCTRL, OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  969. 0x0, NULL);
  970. DEFINE_CLK_GATE(sha2md5_fck, "l3_div_ck", &l3_div_ck, 0x0,
  971. OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
  972. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  973. DEFINE_CLK_GATE(sl2if_ick, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, 0x0,
  974. OMAP4430_CM_IVAHD_SL2_CLKCTRL, OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  975. 0x0, NULL);
  976. DEFINE_CLK_GATE(slimbus1_fclk_1, "func_24m_clk", &func_24m_clk, 0x0,
  977. OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  978. OMAP4430_OPTFCLKEN_FCLK1_SHIFT, 0x0, NULL);
  979. DEFINE_CLK_GATE(slimbus1_fclk_0, "abe_24m_fclk", &abe_24m_fclk, 0x0,
  980. OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  981. OMAP4430_OPTFCLKEN_FCLK0_SHIFT, 0x0, NULL);
  982. DEFINE_CLK_GATE(slimbus1_fclk_2, "pad_clks_ck", &pad_clks_ck, 0x0,
  983. OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  984. OMAP4430_OPTFCLKEN_FCLK2_SHIFT, 0x0, NULL);
  985. DEFINE_CLK_GATE(slimbus1_slimbus_clk, "slimbus_clk", &slimbus_clk, 0x0,
  986. OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  987. OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT, 0x0, NULL);
  988. DEFINE_CLK_GATE(slimbus1_fck, "ocp_abe_iclk", &ocp_abe_iclk, 0x0,
  989. OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  990. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  991. DEFINE_CLK_GATE(slimbus2_fclk_1, "per_abe_24m_fclk", &per_abe_24m_fclk, 0x0,
  992. OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  993. OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT, 0x0, NULL);
  994. DEFINE_CLK_GATE(slimbus2_fclk_0, "func_24mc_fclk", &func_24mc_fclk, 0x0,
  995. OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  996. OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT, 0x0, NULL);
  997. DEFINE_CLK_GATE(slimbus2_slimbus_clk, "pad_slimbus_core_clks_ck",
  998. &pad_slimbus_core_clks_ck, 0x0,
  999. OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1000. OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT, 0x0, NULL);
  1001. DEFINE_CLK_GATE(slimbus2_fck, "l4_div_ck", &l4_div_ck, 0x0,
  1002. OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1003. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1004. DEFINE_CLK_GATE(smartreflex_core_fck, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck,
  1005. 0x0, OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
  1006. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1007. DEFINE_CLK_GATE(smartreflex_iva_fck, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck,
  1008. 0x0, OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
  1009. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1010. DEFINE_CLK_GATE(smartreflex_mpu_fck, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck,
  1011. 0x0, OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
  1012. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1013. static const struct clksel dmt1_clk_mux_sel[] = {
  1014. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1015. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  1016. { .parent = NULL },
  1017. };
  1018. /* Merged dmt1_clk_mux into timer1 */
  1019. DEFINE_CLK_OMAP_MUX_GATE(timer1_fck, "l4_wkup_clkdm", dmt1_clk_mux_sel,
  1020. OMAP4430_CM_WKUP_TIMER1_CLKCTRL, OMAP4430_CLKSEL_MASK,
  1021. OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  1022. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1023. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1024. /* Merged cm2_dm10_mux into timer10 */
  1025. DEFINE_CLK_OMAP_MUX_GATE(timer10_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  1026. OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  1027. OMAP4430_CLKSEL_MASK,
  1028. OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  1029. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1030. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1031. /* Merged cm2_dm11_mux into timer11 */
  1032. DEFINE_CLK_OMAP_MUX_GATE(timer11_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  1033. OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  1034. OMAP4430_CLKSEL_MASK,
  1035. OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  1036. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1037. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1038. /* Merged cm2_dm2_mux into timer2 */
  1039. DEFINE_CLK_OMAP_MUX_GATE(timer2_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  1040. OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  1041. OMAP4430_CLKSEL_MASK,
  1042. OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  1043. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1044. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1045. /* Merged cm2_dm3_mux into timer3 */
  1046. DEFINE_CLK_OMAP_MUX_GATE(timer3_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  1047. OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  1048. OMAP4430_CLKSEL_MASK,
  1049. OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  1050. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1051. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1052. /* Merged cm2_dm4_mux into timer4 */
  1053. DEFINE_CLK_OMAP_MUX_GATE(timer4_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  1054. OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  1055. OMAP4430_CLKSEL_MASK,
  1056. OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  1057. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1058. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1059. static const struct clksel timer5_sync_mux_sel[] = {
  1060. { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
  1061. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  1062. { .parent = NULL },
  1063. };
  1064. static const char *timer5_fck_parents[] = {
  1065. "syc_clk_div_ck", "sys_32k_ck",
  1066. };
  1067. /* Merged timer5_sync_mux into timer5 */
  1068. DEFINE_CLK_OMAP_MUX_GATE(timer5_fck, "abe_clkdm", timer5_sync_mux_sel,
  1069. OMAP4430_CM1_ABE_TIMER5_CLKCTRL, OMAP4430_CLKSEL_MASK,
  1070. OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  1071. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1072. timer5_fck_parents, dmic_fck_ops);
  1073. /* Merged timer6_sync_mux into timer6 */
  1074. DEFINE_CLK_OMAP_MUX_GATE(timer6_fck, "abe_clkdm", timer5_sync_mux_sel,
  1075. OMAP4430_CM1_ABE_TIMER6_CLKCTRL, OMAP4430_CLKSEL_MASK,
  1076. OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  1077. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1078. timer5_fck_parents, dmic_fck_ops);
  1079. /* Merged timer7_sync_mux into timer7 */
  1080. DEFINE_CLK_OMAP_MUX_GATE(timer7_fck, "abe_clkdm", timer5_sync_mux_sel,
  1081. OMAP4430_CM1_ABE_TIMER7_CLKCTRL, OMAP4430_CLKSEL_MASK,
  1082. OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  1083. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1084. timer5_fck_parents, dmic_fck_ops);
  1085. /* Merged timer8_sync_mux into timer8 */
  1086. DEFINE_CLK_OMAP_MUX_GATE(timer8_fck, "abe_clkdm", timer5_sync_mux_sel,
  1087. OMAP4430_CM1_ABE_TIMER8_CLKCTRL, OMAP4430_CLKSEL_MASK,
  1088. OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  1089. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1090. timer5_fck_parents, dmic_fck_ops);
  1091. /* Merged cm2_dm9_mux into timer9 */
  1092. DEFINE_CLK_OMAP_MUX_GATE(timer9_fck, "l4_per_clkdm", dmt1_clk_mux_sel,
  1093. OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  1094. OMAP4430_CLKSEL_MASK,
  1095. OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  1096. OMAP4430_MODULEMODE_SWCTRL_SHIFT, NULL,
  1097. abe_dpll_bypass_clk_mux_ck_parents, dmic_fck_ops);
  1098. DEFINE_CLK_GATE(uart1_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  1099. OMAP4430_CM_L4PER_UART1_CLKCTRL,
  1100. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1101. DEFINE_CLK_GATE(uart2_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  1102. OMAP4430_CM_L4PER_UART2_CLKCTRL,
  1103. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1104. DEFINE_CLK_GATE(uart3_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  1105. OMAP4430_CM_L4PER_UART3_CLKCTRL,
  1106. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1107. DEFINE_CLK_GATE(uart4_fck, "func_48m_fclk", &func_48m_fclk, 0x0,
  1108. OMAP4430_CM_L4PER_UART4_CLKCTRL,
  1109. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1110. static struct clk usb_host_fs_fck;
  1111. static const char *usb_host_fs_fck_parent_names[] = {
  1112. "func_48mc_fclk",
  1113. };
  1114. static const struct clk_ops usb_host_fs_fck_ops = {
  1115. .enable = &omap2_dflt_clk_enable,
  1116. .disable = &omap2_dflt_clk_disable,
  1117. .is_enabled = &omap2_dflt_clk_is_enabled,
  1118. };
  1119. static struct clk_hw_omap usb_host_fs_fck_hw = {
  1120. .hw = {
  1121. .clk = &usb_host_fs_fck,
  1122. },
  1123. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
  1124. .enable_bit = OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  1125. .clkdm_name = "l3_init_clkdm",
  1126. };
  1127. DEFINE_STRUCT_CLK(usb_host_fs_fck, usb_host_fs_fck_parent_names,
  1128. usb_host_fs_fck_ops);
  1129. static const char *utmi_p1_gfclk_parents[] = {
  1130. "init_60m_fclk", "xclk60mhsp1_ck",
  1131. };
  1132. DEFINE_CLK_MUX(utmi_p1_gfclk, utmi_p1_gfclk_parents, NULL, 0x0,
  1133. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1134. OMAP4430_CLKSEL_UTMI_P1_SHIFT, OMAP4430_CLKSEL_UTMI_P1_WIDTH,
  1135. 0x0, NULL);
  1136. DEFINE_CLK_GATE(usb_host_hs_utmi_p1_clk, "utmi_p1_gfclk", &utmi_p1_gfclk, 0x0,
  1137. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1138. OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT, 0x0, NULL);
  1139. static const char *utmi_p2_gfclk_parents[] = {
  1140. "init_60m_fclk", "xclk60mhsp2_ck",
  1141. };
  1142. DEFINE_CLK_MUX(utmi_p2_gfclk, utmi_p2_gfclk_parents, NULL, 0x0,
  1143. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1144. OMAP4430_CLKSEL_UTMI_P2_SHIFT, OMAP4430_CLKSEL_UTMI_P2_WIDTH,
  1145. 0x0, NULL);
  1146. DEFINE_CLK_GATE(usb_host_hs_utmi_p2_clk, "utmi_p2_gfclk", &utmi_p2_gfclk, 0x0,
  1147. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1148. OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT, 0x0, NULL);
  1149. DEFINE_CLK_GATE(usb_host_hs_utmi_p3_clk, "init_60m_fclk", &init_60m_fclk, 0x0,
  1150. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1151. OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT, 0x0, NULL);
  1152. DEFINE_CLK_GATE(usb_host_hs_hsic480m_p1_clk, "dpll_usb_m2_ck",
  1153. &dpll_usb_m2_ck, 0x0,
  1154. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1155. OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT, 0x0, NULL);
  1156. DEFINE_CLK_GATE(usb_host_hs_hsic60m_p1_clk, "init_60m_fclk",
  1157. &init_60m_fclk, 0x0,
  1158. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1159. OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT, 0x0, NULL);
  1160. DEFINE_CLK_GATE(usb_host_hs_hsic60m_p2_clk, "init_60m_fclk",
  1161. &init_60m_fclk, 0x0,
  1162. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1163. OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT, 0x0, NULL);
  1164. DEFINE_CLK_GATE(usb_host_hs_hsic480m_p2_clk, "dpll_usb_m2_ck",
  1165. &dpll_usb_m2_ck, 0x0,
  1166. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1167. OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT, 0x0, NULL);
  1168. DEFINE_CLK_GATE(usb_host_hs_func48mclk, "func_48mc_fclk", &func_48mc_fclk, 0x0,
  1169. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1170. OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT, 0x0, NULL);
  1171. DEFINE_CLK_GATE(usb_host_hs_fck, "init_60m_fclk", &init_60m_fclk, 0x0,
  1172. OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  1173. OMAP4430_MODULEMODE_SWCTRL_SHIFT, 0x0, NULL);
  1174. static const char *otg_60m_gfclk_parents[] = {
  1175. "utmi_phy_clkout_ck", "xclk60motg_ck",
  1176. };
  1177. DEFINE_CLK_MUX(otg_60m_gfclk, otg_60m_gfclk_parents, NULL, 0x0,
  1178. OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL, OMAP4430_CLKSEL_60M_SHIFT,
  1179. OMAP4430_CLKSEL_60M_WIDTH, 0x0, NULL);
  1180. DEFINE_CLK_GATE(usb_otg_hs_xclk, "otg_60m_gfclk", &otg_60m_gfclk, 0x0,
  1181. OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  1182. OMAP4430_OPTFCLKEN_XCLK_SHIFT, 0x0, NULL);
  1183. DEFINE_CLK_GATE(usb_otg_hs_ick, "l3_div_ck", &l3_div_ck, 0x0,
  1184. OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  1185. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  1186. DEFINE_CLK_GATE(usb_phy_cm_clk32k, "sys_32k_ck", &sys_32k_ck, 0x0,
  1187. OMAP4430_CM_ALWON_USBPHY_CLKCTRL,
  1188. OMAP4430_OPTFCLKEN_CLK32K_SHIFT, 0x0, NULL);
  1189. DEFINE_CLK_GATE(usb_tll_hs_usb_ch2_clk, "init_60m_fclk", &init_60m_fclk, 0x0,
  1190. OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  1191. OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT, 0x0, NULL);
  1192. DEFINE_CLK_GATE(usb_tll_hs_usb_ch0_clk, "init_60m_fclk", &init_60m_fclk, 0x0,
  1193. OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  1194. OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT, 0x0, NULL);
  1195. DEFINE_CLK_GATE(usb_tll_hs_usb_ch1_clk, "init_60m_fclk", &init_60m_fclk, 0x0,
  1196. OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  1197. OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT, 0x0, NULL);
  1198. DEFINE_CLK_GATE(usb_tll_hs_ick, "l4_div_ck", &l4_div_ck, 0x0,
  1199. OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  1200. OMAP4430_MODULEMODE_HWCTRL_SHIFT, 0x0, NULL);
  1201. static const struct clk_div_table usim_ck_rates[] = {
  1202. { .div = 14, .val = 0 },
  1203. { .div = 18, .val = 1 },
  1204. { .div = 0 },
  1205. };
  1206. DEFINE_CLK_DIVIDER_TABLE(usim_ck, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, 0x0,
  1207. OMAP4430_CM_WKUP_USIM_CLKCTRL,
  1208. OMAP4430_CLKSEL_DIV_SHIFT, OMAP4430_CLKSEL_DIV_WIDTH,
  1209. 0x0, usim_ck_rates, NULL);
  1210. DEFINE_CLK_GATE(usim_fclk, "usim_ck", &usim_ck, 0x0,
  1211. OMAP4430_CM_WKUP_USIM_CLKCTRL, OMAP4430_OPTFCLKEN_FCLK_SHIFT,
  1212. 0x0, NULL);
  1213. DEFINE_CLK_GATE(usim_fck, "sys_32k_ck", &sys_32k_ck, 0x0,
  1214. OMAP4430_CM_WKUP_USIM_CLKCTRL, OMAP4430_MODULEMODE_HWCTRL_SHIFT,
  1215. 0x0, NULL);
  1216. DEFINE_CLK_GATE(wd_timer2_fck, "sys_32k_ck", &sys_32k_ck, 0x0,
  1217. OMAP4430_CM_WKUP_WDT2_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  1218. 0x0, NULL);
  1219. DEFINE_CLK_GATE(wd_timer3_fck, "sys_32k_ck", &sys_32k_ck, 0x0,
  1220. OMAP4430_CM1_ABE_WDT3_CLKCTRL, OMAP4430_MODULEMODE_SWCTRL_SHIFT,
  1221. 0x0, NULL);
  1222. /* Remaining optional clocks */
  1223. static const char *pmd_stm_clock_mux_ck_parents[] = {
  1224. "sys_clkin_ck", "dpll_core_m6x2_ck", "tie_low_clock_ck",
  1225. };
  1226. DEFINE_CLK_MUX(pmd_stm_clock_mux_ck, pmd_stm_clock_mux_ck_parents, NULL, 0x0,
  1227. OMAP4430_CM_EMU_DEBUGSS_CLKCTRL, OMAP4430_PMD_STM_MUX_CTRL_SHIFT,
  1228. OMAP4430_PMD_STM_MUX_CTRL_WIDTH, 0x0, NULL);
  1229. DEFINE_CLK_MUX(pmd_trace_clk_mux_ck, pmd_stm_clock_mux_ck_parents, NULL, 0x0,
  1230. OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  1231. OMAP4430_PMD_TRACE_MUX_CTRL_SHIFT,
  1232. OMAP4430_PMD_TRACE_MUX_CTRL_WIDTH, 0x0, NULL);
  1233. DEFINE_CLK_DIVIDER(stm_clk_div_ck, "pmd_stm_clock_mux_ck",
  1234. &pmd_stm_clock_mux_ck, 0x0, OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  1235. OMAP4430_CLKSEL_PMD_STM_CLK_SHIFT,
  1236. OMAP4430_CLKSEL_PMD_STM_CLK_WIDTH, CLK_DIVIDER_POWER_OF_TWO,
  1237. NULL);
  1238. static const char *trace_clk_div_ck_parents[] = {
  1239. "pmd_trace_clk_mux_ck",
  1240. };
  1241. static const struct clksel trace_clk_div_div[] = {
  1242. { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
  1243. { .parent = NULL },
  1244. };
  1245. static struct clk trace_clk_div_ck;
  1246. static const struct clk_ops trace_clk_div_ck_ops = {
  1247. .recalc_rate = &omap2_clksel_recalc,
  1248. .set_rate = &omap2_clksel_set_rate,
  1249. .round_rate = &omap2_clksel_round_rate,
  1250. .init = &omap2_init_clk_clkdm,
  1251. .enable = &omap2_clkops_enable_clkdm,
  1252. .disable = &omap2_clkops_disable_clkdm,
  1253. };
  1254. static struct clk_hw_omap trace_clk_div_ck_hw = {
  1255. .hw = {
  1256. .clk = &trace_clk_div_ck,
  1257. },
  1258. .clkdm_name = "emu_sys_clkdm",
  1259. .clksel = trace_clk_div_div,
  1260. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  1261. .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
  1262. };
  1263. DEFINE_STRUCT_CLK(trace_clk_div_ck, trace_clk_div_ck_parents,
  1264. trace_clk_div_ck_ops);
  1265. /* SCRM aux clk nodes */
  1266. static const struct clksel auxclk_src_sel[] = {
  1267. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1268. { .parent = &dpll_core_m3x2_ck, .rates = div_1_1_rates },
  1269. { .parent = &dpll_per_m3x2_ck, .rates = div_1_2_rates },
  1270. { .parent = NULL },
  1271. };
  1272. static const char *auxclk_src_ck_parents[] = {
  1273. "sys_clkin_ck", "dpll_core_m3x2_ck", "dpll_per_m3x2_ck",
  1274. };
  1275. static const struct clk_ops auxclk_src_ck_ops = {
  1276. .enable = &omap2_dflt_clk_enable,
  1277. .disable = &omap2_dflt_clk_disable,
  1278. .is_enabled = &omap2_dflt_clk_is_enabled,
  1279. .recalc_rate = &omap2_clksel_recalc,
  1280. .get_parent = &omap2_clksel_find_parent_index,
  1281. };
  1282. DEFINE_CLK_OMAP_MUX_GATE(auxclk0_src_ck, NULL, auxclk_src_sel,
  1283. OMAP4_SCRM_AUXCLK0, OMAP4_SRCSELECT_MASK,
  1284. OMAP4_SCRM_AUXCLK0, OMAP4_ENABLE_SHIFT, NULL,
  1285. auxclk_src_ck_parents, auxclk_src_ck_ops);
  1286. DEFINE_CLK_DIVIDER(auxclk0_ck, "auxclk0_src_ck", &auxclk0_src_ck, 0x0,
  1287. OMAP4_SCRM_AUXCLK0, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
  1288. 0x0, NULL);
  1289. DEFINE_CLK_OMAP_MUX_GATE(auxclk1_src_ck, NULL, auxclk_src_sel,
  1290. OMAP4_SCRM_AUXCLK1, OMAP4_SRCSELECT_MASK,
  1291. OMAP4_SCRM_AUXCLK1, OMAP4_ENABLE_SHIFT, NULL,
  1292. auxclk_src_ck_parents, auxclk_src_ck_ops);
  1293. DEFINE_CLK_DIVIDER(auxclk1_ck, "auxclk1_src_ck", &auxclk1_src_ck, 0x0,
  1294. OMAP4_SCRM_AUXCLK1, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
  1295. 0x0, NULL);
  1296. DEFINE_CLK_OMAP_MUX_GATE(auxclk2_src_ck, NULL, auxclk_src_sel,
  1297. OMAP4_SCRM_AUXCLK2, OMAP4_SRCSELECT_MASK,
  1298. OMAP4_SCRM_AUXCLK2, OMAP4_ENABLE_SHIFT, NULL,
  1299. auxclk_src_ck_parents, auxclk_src_ck_ops);
  1300. DEFINE_CLK_DIVIDER(auxclk2_ck, "auxclk2_src_ck", &auxclk2_src_ck, 0x0,
  1301. OMAP4_SCRM_AUXCLK2, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
  1302. 0x0, NULL);
  1303. DEFINE_CLK_OMAP_MUX_GATE(auxclk3_src_ck, NULL, auxclk_src_sel,
  1304. OMAP4_SCRM_AUXCLK3, OMAP4_SRCSELECT_MASK,
  1305. OMAP4_SCRM_AUXCLK3, OMAP4_ENABLE_SHIFT, NULL,
  1306. auxclk_src_ck_parents, auxclk_src_ck_ops);
  1307. DEFINE_CLK_DIVIDER(auxclk3_ck, "auxclk3_src_ck", &auxclk3_src_ck, 0x0,
  1308. OMAP4_SCRM_AUXCLK3, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
  1309. 0x0, NULL);
  1310. DEFINE_CLK_OMAP_MUX_GATE(auxclk4_src_ck, NULL, auxclk_src_sel,
  1311. OMAP4_SCRM_AUXCLK4, OMAP4_SRCSELECT_MASK,
  1312. OMAP4_SCRM_AUXCLK4, OMAP4_ENABLE_SHIFT, NULL,
  1313. auxclk_src_ck_parents, auxclk_src_ck_ops);
  1314. DEFINE_CLK_DIVIDER(auxclk4_ck, "auxclk4_src_ck", &auxclk4_src_ck, 0x0,
  1315. OMAP4_SCRM_AUXCLK4, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
  1316. 0x0, NULL);
  1317. DEFINE_CLK_OMAP_MUX_GATE(auxclk5_src_ck, NULL, auxclk_src_sel,
  1318. OMAP4_SCRM_AUXCLK5, OMAP4_SRCSELECT_MASK,
  1319. OMAP4_SCRM_AUXCLK5, OMAP4_ENABLE_SHIFT, NULL,
  1320. auxclk_src_ck_parents, auxclk_src_ck_ops);
  1321. DEFINE_CLK_DIVIDER(auxclk5_ck, "auxclk5_src_ck", &auxclk5_src_ck, 0x0,
  1322. OMAP4_SCRM_AUXCLK5, OMAP4_CLKDIV_SHIFT, OMAP4_CLKDIV_WIDTH,
  1323. 0x0, NULL);
  1324. static const char *auxclkreq_ck_parents[] = {
  1325. "auxclk0_ck", "auxclk1_ck", "auxclk2_ck", "auxclk3_ck", "auxclk4_ck",
  1326. "auxclk5_ck",
  1327. };
  1328. DEFINE_CLK_MUX(auxclkreq0_ck, auxclkreq_ck_parents, NULL, 0x0,
  1329. OMAP4_SCRM_AUXCLKREQ0, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
  1330. 0x0, NULL);
  1331. DEFINE_CLK_MUX(auxclkreq1_ck, auxclkreq_ck_parents, NULL, 0x0,
  1332. OMAP4_SCRM_AUXCLKREQ1, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
  1333. 0x0, NULL);
  1334. DEFINE_CLK_MUX(auxclkreq2_ck, auxclkreq_ck_parents, NULL, 0x0,
  1335. OMAP4_SCRM_AUXCLKREQ2, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
  1336. 0x0, NULL);
  1337. DEFINE_CLK_MUX(auxclkreq3_ck, auxclkreq_ck_parents, NULL, 0x0,
  1338. OMAP4_SCRM_AUXCLKREQ3, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
  1339. 0x0, NULL);
  1340. DEFINE_CLK_MUX(auxclkreq4_ck, auxclkreq_ck_parents, NULL, 0x0,
  1341. OMAP4_SCRM_AUXCLKREQ4, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
  1342. 0x0, NULL);
  1343. DEFINE_CLK_MUX(auxclkreq5_ck, auxclkreq_ck_parents, NULL, 0x0,
  1344. OMAP4_SCRM_AUXCLKREQ5, OMAP4_MAPPING_SHIFT, OMAP4_MAPPING_WIDTH,
  1345. 0x0, NULL);
  1346. /*
  1347. * clkdev
  1348. */
  1349. static struct omap_clk omap44xx_clks[] = {
  1350. CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
  1351. CLK(NULL, "pad_clks_src_ck", &pad_clks_src_ck, CK_443X),
  1352. CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
  1353. CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
  1354. CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
  1355. CLK(NULL, "slimbus_src_clk", &slimbus_src_clk, CK_443X),
  1356. CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
  1357. CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
  1358. CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
  1359. CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
  1360. CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
  1361. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
  1362. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
  1363. CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
  1364. CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
  1365. CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
  1366. CLK(NULL, "tie_low_clock_ck", &tie_low_clock_ck, CK_443X),
  1367. CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
  1368. CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
  1369. CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
  1370. CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
  1371. CLK(NULL, "abe_dpll_bypass_clk_mux_ck", &abe_dpll_bypass_clk_mux_ck, CK_443X),
  1372. CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
  1373. CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
  1374. CLK(NULL, "dpll_abe_x2_ck", &dpll_abe_x2_ck, CK_443X),
  1375. CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
  1376. CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
  1377. CLK(NULL, "abe_clk", &abe_clk, CK_443X),
  1378. CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
  1379. CLK(NULL, "dpll_abe_m3x2_ck", &dpll_abe_m3x2_ck, CK_443X),
  1380. CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
  1381. CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
  1382. CLK(NULL, "dpll_core_x2_ck", &dpll_core_x2_ck, CK_443X),
  1383. CLK(NULL, "dpll_core_m6x2_ck", &dpll_core_m6x2_ck, CK_443X),
  1384. CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
  1385. CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
  1386. CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
  1387. CLK(NULL, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, CK_443X),
  1388. CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
  1389. CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
  1390. CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
  1391. CLK(NULL, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck, CK_443X),
  1392. CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
  1393. CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
  1394. CLK(NULL, "dpll_core_m3x2_ck", &dpll_core_m3x2_ck, CK_443X),
  1395. CLK(NULL, "dpll_core_m7x2_ck", &dpll_core_m7x2_ck, CK_443X),
  1396. CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
  1397. CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
  1398. CLK(NULL, "dpll_iva_x2_ck", &dpll_iva_x2_ck, CK_443X),
  1399. CLK(NULL, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, CK_443X),
  1400. CLK(NULL, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, CK_443X),
  1401. CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
  1402. CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
  1403. CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
  1404. CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
  1405. CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
  1406. CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
  1407. CLK(NULL, "dpll_per_x2_ck", &dpll_per_x2_ck, CK_443X),
  1408. CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
  1409. CLK(NULL, "dpll_per_m3x2_ck", &dpll_per_m3x2_ck, CK_443X),
  1410. CLK(NULL, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, CK_443X),
  1411. CLK(NULL, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, CK_443X),
  1412. CLK(NULL, "dpll_per_m6x2_ck", &dpll_per_m6x2_ck, CK_443X),
  1413. CLK(NULL, "dpll_per_m7x2_ck", &dpll_per_m7x2_ck, CK_443X),
  1414. CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
  1415. CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
  1416. CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
  1417. CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
  1418. CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
  1419. CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
  1420. CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
  1421. CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
  1422. CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
  1423. CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
  1424. CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
  1425. CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
  1426. CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
  1427. CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
  1428. CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
  1429. CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
  1430. CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
  1431. CLK("smp_twd", NULL, &mpu_periphclk, CK_443X),
  1432. CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
  1433. CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
  1434. CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
  1435. CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
  1436. CLK(NULL, "aes1_fck", &aes1_fck, CK_443X),
  1437. CLK(NULL, "aes2_fck", &aes2_fck, CK_443X),
  1438. CLK(NULL, "aess_fck", &aess_fck, CK_443X),
  1439. CLK(NULL, "bandgap_fclk", &bandgap_fclk, CK_443X),
  1440. CLK(NULL, "div_ts_ck", &div_ts_ck, CK_446X),
  1441. CLK(NULL, "bandgap_ts_fclk", &bandgap_ts_fclk, CK_446X),
  1442. CLK(NULL, "des3des_fck", &des3des_fck, CK_443X),
  1443. CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
  1444. CLK(NULL, "dmic_fck", &dmic_fck, CK_443X),
  1445. CLK(NULL, "dsp_fck", &dsp_fck, CK_443X),
  1446. CLK(NULL, "dss_sys_clk", &dss_sys_clk, CK_443X),
  1447. CLK(NULL, "dss_tv_clk", &dss_tv_clk, CK_443X),
  1448. CLK(NULL, "dss_dss_clk", &dss_dss_clk, CK_443X),
  1449. CLK(NULL, "dss_48mhz_clk", &dss_48mhz_clk, CK_443X),
  1450. CLK(NULL, "dss_fck", &dss_fck, CK_443X),
  1451. CLK("omapdss_dss", "ick", &dss_fck, CK_443X),
  1452. CLK(NULL, "efuse_ctrl_cust_fck", &efuse_ctrl_cust_fck, CK_443X),
  1453. CLK(NULL, "emif1_fck", &emif1_fck, CK_443X),
  1454. CLK(NULL, "emif2_fck", &emif2_fck, CK_443X),
  1455. CLK(NULL, "fdif_fck", &fdif_fck, CK_443X),
  1456. CLK(NULL, "fpka_fck", &fpka_fck, CK_443X),
  1457. CLK(NULL, "gpio1_dbclk", &gpio1_dbclk, CK_443X),
  1458. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_443X),
  1459. CLK(NULL, "gpio2_dbclk", &gpio2_dbclk, CK_443X),
  1460. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_443X),
  1461. CLK(NULL, "gpio3_dbclk", &gpio3_dbclk, CK_443X),
  1462. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_443X),
  1463. CLK(NULL, "gpio4_dbclk", &gpio4_dbclk, CK_443X),
  1464. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_443X),
  1465. CLK(NULL, "gpio5_dbclk", &gpio5_dbclk, CK_443X),
  1466. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_443X),
  1467. CLK(NULL, "gpio6_dbclk", &gpio6_dbclk, CK_443X),
  1468. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_443X),
  1469. CLK(NULL, "gpmc_ick", &gpmc_ick, CK_443X),
  1470. CLK(NULL, "gpu_fck", &gpu_fck, CK_443X),
  1471. CLK(NULL, "hdq1w_fck", &hdq1w_fck, CK_443X),
  1472. CLK(NULL, "hsi_fck", &hsi_fck, CK_443X),
  1473. CLK(NULL, "i2c1_fck", &i2c1_fck, CK_443X),
  1474. CLK(NULL, "i2c2_fck", &i2c2_fck, CK_443X),
  1475. CLK(NULL, "i2c3_fck", &i2c3_fck, CK_443X),
  1476. CLK(NULL, "i2c4_fck", &i2c4_fck, CK_443X),
  1477. CLK(NULL, "ipu_fck", &ipu_fck, CK_443X),
  1478. CLK(NULL, "iss_ctrlclk", &iss_ctrlclk, CK_443X),
  1479. CLK(NULL, "iss_fck", &iss_fck, CK_443X),
  1480. CLK(NULL, "iva_fck", &iva_fck, CK_443X),
  1481. CLK(NULL, "kbd_fck", &kbd_fck, CK_443X),
  1482. CLK(NULL, "l3_instr_ick", &l3_instr_ick, CK_443X),
  1483. CLK(NULL, "l3_main_3_ick", &l3_main_3_ick, CK_443X),
  1484. CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
  1485. CLK(NULL, "mcasp_fck", &mcasp_fck, CK_443X),
  1486. CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
  1487. CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_443X),
  1488. CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
  1489. CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_443X),
  1490. CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
  1491. CLK(NULL, "mcbsp3_fck", &mcbsp3_fck, CK_443X),
  1492. CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
  1493. CLK(NULL, "mcbsp4_fck", &mcbsp4_fck, CK_443X),
  1494. CLK(NULL, "mcpdm_fck", &mcpdm_fck, CK_443X),
  1495. CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_443X),
  1496. CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_443X),
  1497. CLK(NULL, "mcspi3_fck", &mcspi3_fck, CK_443X),
  1498. CLK(NULL, "mcspi4_fck", &mcspi4_fck, CK_443X),
  1499. CLK(NULL, "mmc1_fck", &mmc1_fck, CK_443X),
  1500. CLK(NULL, "mmc2_fck", &mmc2_fck, CK_443X),
  1501. CLK(NULL, "mmc3_fck", &mmc3_fck, CK_443X),
  1502. CLK(NULL, "mmc4_fck", &mmc4_fck, CK_443X),
  1503. CLK(NULL, "mmc5_fck", &mmc5_fck, CK_443X),
  1504. CLK(NULL, "ocp2scp_usb_phy_phy_48m", &ocp2scp_usb_phy_phy_48m, CK_443X),
  1505. CLK(NULL, "ocp2scp_usb_phy_ick", &ocp2scp_usb_phy_ick, CK_443X),
  1506. CLK(NULL, "ocp_wp_noc_ick", &ocp_wp_noc_ick, CK_443X),
  1507. CLK(NULL, "rng_ick", &rng_ick, CK_443X),
  1508. CLK("omap_rng", "ick", &rng_ick, CK_443X),
  1509. CLK(NULL, "sha2md5_fck", &sha2md5_fck, CK_443X),
  1510. CLK(NULL, "sl2if_ick", &sl2if_ick, CK_443X),
  1511. CLK(NULL, "slimbus1_fclk_1", &slimbus1_fclk_1, CK_443X),
  1512. CLK(NULL, "slimbus1_fclk_0", &slimbus1_fclk_0, CK_443X),
  1513. CLK(NULL, "slimbus1_fclk_2", &slimbus1_fclk_2, CK_443X),
  1514. CLK(NULL, "slimbus1_slimbus_clk", &slimbus1_slimbus_clk, CK_443X),
  1515. CLK(NULL, "slimbus1_fck", &slimbus1_fck, CK_443X),
  1516. CLK(NULL, "slimbus2_fclk_1", &slimbus2_fclk_1, CK_443X),
  1517. CLK(NULL, "slimbus2_fclk_0", &slimbus2_fclk_0, CK_443X),
  1518. CLK(NULL, "slimbus2_slimbus_clk", &slimbus2_slimbus_clk, CK_443X),
  1519. CLK(NULL, "slimbus2_fck", &slimbus2_fck, CK_443X),
  1520. CLK(NULL, "smartreflex_core_fck", &smartreflex_core_fck, CK_443X),
  1521. CLK(NULL, "smartreflex_iva_fck", &smartreflex_iva_fck, CK_443X),
  1522. CLK(NULL, "smartreflex_mpu_fck", &smartreflex_mpu_fck, CK_443X),
  1523. CLK(NULL, "timer1_fck", &timer1_fck, CK_443X),
  1524. CLK(NULL, "timer10_fck", &timer10_fck, CK_443X),
  1525. CLK(NULL, "timer11_fck", &timer11_fck, CK_443X),
  1526. CLK(NULL, "timer2_fck", &timer2_fck, CK_443X),
  1527. CLK(NULL, "timer3_fck", &timer3_fck, CK_443X),
  1528. CLK(NULL, "timer4_fck", &timer4_fck, CK_443X),
  1529. CLK(NULL, "timer5_fck", &timer5_fck, CK_443X),
  1530. CLK(NULL, "timer6_fck", &timer6_fck, CK_443X),
  1531. CLK(NULL, "timer7_fck", &timer7_fck, CK_443X),
  1532. CLK(NULL, "timer8_fck", &timer8_fck, CK_443X),
  1533. CLK(NULL, "timer9_fck", &timer9_fck, CK_443X),
  1534. CLK(NULL, "uart1_fck", &uart1_fck, CK_443X),
  1535. CLK(NULL, "uart2_fck", &uart2_fck, CK_443X),
  1536. CLK(NULL, "uart3_fck", &uart3_fck, CK_443X),
  1537. CLK(NULL, "uart4_fck", &uart4_fck, CK_443X),
  1538. CLK(NULL, "usb_host_fs_fck", &usb_host_fs_fck, CK_443X),
  1539. CLK("usbhs_omap", "fs_fck", &usb_host_fs_fck, CK_443X),
  1540. CLK(NULL, "utmi_p1_gfclk", &utmi_p1_gfclk, CK_443X),
  1541. CLK(NULL, "usb_host_hs_utmi_p1_clk", &usb_host_hs_utmi_p1_clk, CK_443X),
  1542. CLK(NULL, "utmi_p2_gfclk", &utmi_p2_gfclk, CK_443X),
  1543. CLK(NULL, "usb_host_hs_utmi_p2_clk", &usb_host_hs_utmi_p2_clk, CK_443X),
  1544. CLK(NULL, "usb_host_hs_utmi_p3_clk", &usb_host_hs_utmi_p3_clk, CK_443X),
  1545. CLK(NULL, "usb_host_hs_hsic480m_p1_clk", &usb_host_hs_hsic480m_p1_clk, CK_443X),
  1546. CLK(NULL, "usb_host_hs_hsic60m_p1_clk", &usb_host_hs_hsic60m_p1_clk, CK_443X),
  1547. CLK(NULL, "usb_host_hs_hsic60m_p2_clk", &usb_host_hs_hsic60m_p2_clk, CK_443X),
  1548. CLK(NULL, "usb_host_hs_hsic480m_p2_clk", &usb_host_hs_hsic480m_p2_clk, CK_443X),
  1549. CLK(NULL, "usb_host_hs_func48mclk", &usb_host_hs_func48mclk, CK_443X),
  1550. CLK(NULL, "usb_host_hs_fck", &usb_host_hs_fck, CK_443X),
  1551. CLK("usbhs_omap", "hs_fck", &usb_host_hs_fck, CK_443X),
  1552. CLK(NULL, "otg_60m_gfclk", &otg_60m_gfclk, CK_443X),
  1553. CLK(NULL, "usb_otg_hs_xclk", &usb_otg_hs_xclk, CK_443X),
  1554. CLK(NULL, "usb_otg_hs_ick", &usb_otg_hs_ick, CK_443X),
  1555. CLK("musb-omap2430", "ick", &usb_otg_hs_ick, CK_443X),
  1556. CLK(NULL, "usb_phy_cm_clk32k", &usb_phy_cm_clk32k, CK_443X),
  1557. CLK(NULL, "usb_tll_hs_usb_ch2_clk", &usb_tll_hs_usb_ch2_clk, CK_443X),
  1558. CLK(NULL, "usb_tll_hs_usb_ch0_clk", &usb_tll_hs_usb_ch0_clk, CK_443X),
  1559. CLK(NULL, "usb_tll_hs_usb_ch1_clk", &usb_tll_hs_usb_ch1_clk, CK_443X),
  1560. CLK(NULL, "usb_tll_hs_ick", &usb_tll_hs_ick, CK_443X),
  1561. CLK("usbhs_omap", "usbtll_ick", &usb_tll_hs_ick, CK_443X),
  1562. CLK("usbhs_tll", "usbtll_ick", &usb_tll_hs_ick, CK_443X),
  1563. CLK(NULL, "usim_ck", &usim_ck, CK_443X),
  1564. CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
  1565. CLK(NULL, "usim_fck", &usim_fck, CK_443X),
  1566. CLK(NULL, "wd_timer2_fck", &wd_timer2_fck, CK_443X),
  1567. CLK(NULL, "wd_timer3_fck", &wd_timer3_fck, CK_443X),
  1568. CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
  1569. CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
  1570. CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
  1571. CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
  1572. CLK(NULL, "auxclk0_src_ck", &auxclk0_src_ck, CK_443X),
  1573. CLK(NULL, "auxclk0_ck", &auxclk0_ck, CK_443X),
  1574. CLK(NULL, "auxclkreq0_ck", &auxclkreq0_ck, CK_443X),
  1575. CLK(NULL, "auxclk1_src_ck", &auxclk1_src_ck, CK_443X),
  1576. CLK(NULL, "auxclk1_ck", &auxclk1_ck, CK_443X),
  1577. CLK(NULL, "auxclkreq1_ck", &auxclkreq1_ck, CK_443X),
  1578. CLK(NULL, "auxclk2_src_ck", &auxclk2_src_ck, CK_443X),
  1579. CLK(NULL, "auxclk2_ck", &auxclk2_ck, CK_443X),
  1580. CLK(NULL, "auxclkreq2_ck", &auxclkreq2_ck, CK_443X),
  1581. CLK(NULL, "auxclk3_src_ck", &auxclk3_src_ck, CK_443X),
  1582. CLK(NULL, "auxclk3_ck", &auxclk3_ck, CK_443X),
  1583. CLK(NULL, "auxclkreq3_ck", &auxclkreq3_ck, CK_443X),
  1584. CLK(NULL, "auxclk4_src_ck", &auxclk4_src_ck, CK_443X),
  1585. CLK(NULL, "auxclk4_ck", &auxclk4_ck, CK_443X),
  1586. CLK(NULL, "auxclkreq4_ck", &auxclkreq4_ck, CK_443X),
  1587. CLK(NULL, "auxclk5_src_ck", &auxclk5_src_ck, CK_443X),
  1588. CLK(NULL, "auxclk5_ck", &auxclk5_ck, CK_443X),
  1589. CLK(NULL, "auxclkreq5_ck", &auxclkreq5_ck, CK_443X),
  1590. CLK("omap-gpmc", "fck", &dummy_ck, CK_443X),
  1591. CLK("omap_i2c.1", "ick", &dummy_ck, CK_443X),
  1592. CLK("omap_i2c.2", "ick", &dummy_ck, CK_443X),
  1593. CLK("omap_i2c.3", "ick", &dummy_ck, CK_443X),
  1594. CLK("omap_i2c.4", "ick", &dummy_ck, CK_443X),
  1595. CLK(NULL, "mailboxes_ick", &dummy_ck, CK_443X),
  1596. CLK("omap_hsmmc.0", "ick", &dummy_ck, CK_443X),
  1597. CLK("omap_hsmmc.1", "ick", &dummy_ck, CK_443X),
  1598. CLK("omap_hsmmc.2", "ick", &dummy_ck, CK_443X),
  1599. CLK("omap_hsmmc.3", "ick", &dummy_ck, CK_443X),
  1600. CLK("omap_hsmmc.4", "ick", &dummy_ck, CK_443X),
  1601. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_443X),
  1602. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_443X),
  1603. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_443X),
  1604. CLK("omap-mcbsp.4", "ick", &dummy_ck, CK_443X),
  1605. CLK("omap2_mcspi.1", "ick", &dummy_ck, CK_443X),
  1606. CLK("omap2_mcspi.2", "ick", &dummy_ck, CK_443X),
  1607. CLK("omap2_mcspi.3", "ick", &dummy_ck, CK_443X),
  1608. CLK("omap2_mcspi.4", "ick", &dummy_ck, CK_443X),
  1609. CLK(NULL, "uart1_ick", &dummy_ck, CK_443X),
  1610. CLK(NULL, "uart2_ick", &dummy_ck, CK_443X),
  1611. CLK(NULL, "uart3_ick", &dummy_ck, CK_443X),
  1612. CLK(NULL, "uart4_ick", &dummy_ck, CK_443X),
  1613. CLK("usbhs_omap", "usbhost_ick", &dummy_ck, CK_443X),
  1614. CLK("usbhs_omap", "usbtll_fck", &dummy_ck, CK_443X),
  1615. CLK("usbhs_tll", "usbtll_fck", &dummy_ck, CK_443X),
  1616. CLK("omap_wdt", "ick", &dummy_ck, CK_443X),
  1617. CLK(NULL, "timer_32k_ck", &sys_32k_ck, CK_443X),
  1618. /* TODO: Remove "omap_timer.X" aliases once DT migration is complete */
  1619. CLK("omap_timer.1", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1620. CLK("omap_timer.2", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1621. CLK("omap_timer.3", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1622. CLK("omap_timer.4", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1623. CLK("omap_timer.9", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1624. CLK("omap_timer.10", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1625. CLK("omap_timer.11", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1626. CLK("omap_timer.5", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1627. CLK("omap_timer.6", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1628. CLK("omap_timer.7", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1629. CLK("omap_timer.8", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1630. CLK("4a318000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1631. CLK("48032000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1632. CLK("48034000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1633. CLK("48036000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1634. CLK("4803e000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1635. CLK("48086000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1636. CLK("48088000.timer", "timer_sys_ck", &sys_clkin_ck, CK_443X),
  1637. CLK("40138000.timer", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1638. CLK("4013a000.timer", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1639. CLK("4013c000.timer", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1640. CLK("4013e000.timer", "timer_sys_ck", &syc_clk_div_ck, CK_443X),
  1641. CLK(NULL, "cpufreq_ck", &dpll_mpu_ck, CK_443X),
  1642. };
  1643. static const char *enable_init_clks[] = {
  1644. "emif1_fck",
  1645. "emif2_fck",
  1646. "gpmc_ick",
  1647. "l3_instr_ick",
  1648. "l3_main_3_ick",
  1649. "ocp_wp_noc_ick",
  1650. };
  1651. int __init omap4xxx_clk_init(void)
  1652. {
  1653. u32 cpu_clkflg;
  1654. struct omap_clk *c;
  1655. int rc;
  1656. if (cpu_is_omap443x()) {
  1657. cpu_mask = RATE_IN_4430;
  1658. cpu_clkflg = CK_443X;
  1659. } else if (cpu_is_omap446x() || cpu_is_omap447x()) {
  1660. cpu_mask = RATE_IN_4460 | RATE_IN_4430;
  1661. cpu_clkflg = CK_446X | CK_443X;
  1662. if (cpu_is_omap447x())
  1663. pr_warn("WARNING: OMAP4470 clock data incomplete!\n");
  1664. } else {
  1665. return 0;
  1666. }
  1667. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  1668. c++) {
  1669. if (c->cpu & cpu_clkflg) {
  1670. clkdev_add(&c->lk);
  1671. if (!__clk_init(NULL, c->lk.clk))
  1672. omap2_init_clk_hw_omap_clocks(c->lk.clk);
  1673. }
  1674. }
  1675. omap2_clk_disable_autoidle_all();
  1676. omap2_clk_enable_init_clocks(enable_init_clks,
  1677. ARRAY_SIZE(enable_init_clks));
  1678. /*
  1679. * On OMAP4460 the ABE DPLL fails to turn on if in idle low-power
  1680. * state when turning the ABE clock domain. Workaround this by
  1681. * locking the ABE DPLL on boot.
  1682. * Lock the ABE DPLL in any case to avoid issues with audio.
  1683. */
  1684. rc = clk_set_parent(&abe_dpll_refclk_mux_ck, &sys_32k_ck);
  1685. if (!rc)
  1686. rc = clk_set_rate(&dpll_abe_ck, OMAP4_DPLL_ABE_DEFFREQ);
  1687. if (rc)
  1688. pr_err("%s: failed to configure ABE DPLL!\n", __func__);
  1689. return 0;
  1690. }