vmx.c 246 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * Copyright (C) 2006 Qumranet, Inc.
  8. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  9. *
  10. * Authors:
  11. * Avi Kivity <avi@qumranet.com>
  12. * Yaniv Kamay <yaniv@qumranet.com>
  13. *
  14. * This work is licensed under the terms of the GNU GPL, version 2. See
  15. * the COPYING file in the top-level directory.
  16. *
  17. */
  18. #include "irq.h"
  19. #include "mmu.h"
  20. #include "cpuid.h"
  21. #include <linux/kvm_host.h>
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/mm.h>
  25. #include <linux/highmem.h>
  26. #include <linux/sched.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/mod_devicetable.h>
  29. #include <linux/ftrace_event.h>
  30. #include <linux/slab.h>
  31. #include <linux/tboot.h>
  32. #include "kvm_cache_regs.h"
  33. #include "x86.h"
  34. #include <asm/io.h>
  35. #include <asm/desc.h>
  36. #include <asm/vmx.h>
  37. #include <asm/virtext.h>
  38. #include <asm/mce.h>
  39. #include <asm/i387.h>
  40. #include <asm/xcr.h>
  41. #include <asm/perf_event.h>
  42. #include <asm/kexec.h>
  43. #include "trace.h"
  44. #define __ex(x) __kvm_handle_fault_on_reboot(x)
  45. #define __ex_clear(x, reg) \
  46. ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
  47. MODULE_AUTHOR("Qumranet");
  48. MODULE_LICENSE("GPL");
  49. static const struct x86_cpu_id vmx_cpu_id[] = {
  50. X86_FEATURE_MATCH(X86_FEATURE_VMX),
  51. {}
  52. };
  53. MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
  54. static bool __read_mostly enable_vpid = 1;
  55. module_param_named(vpid, enable_vpid, bool, 0444);
  56. static bool __read_mostly flexpriority_enabled = 1;
  57. module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
  58. static bool __read_mostly enable_ept = 1;
  59. module_param_named(ept, enable_ept, bool, S_IRUGO);
  60. static bool __read_mostly enable_unrestricted_guest = 1;
  61. module_param_named(unrestricted_guest,
  62. enable_unrestricted_guest, bool, S_IRUGO);
  63. static bool __read_mostly enable_ept_ad_bits = 1;
  64. module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
  65. static bool __read_mostly emulate_invalid_guest_state = true;
  66. module_param(emulate_invalid_guest_state, bool, S_IRUGO);
  67. static bool __read_mostly vmm_exclusive = 1;
  68. module_param(vmm_exclusive, bool, S_IRUGO);
  69. static bool __read_mostly fasteoi = 1;
  70. module_param(fasteoi, bool, S_IRUGO);
  71. static bool __read_mostly enable_apicv = 1;
  72. module_param(enable_apicv, bool, S_IRUGO);
  73. static bool __read_mostly enable_shadow_vmcs = 1;
  74. module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
  75. /*
  76. * If nested=1, nested virtualization is supported, i.e., guests may use
  77. * VMX and be a hypervisor for its own guests. If nested=0, guests may not
  78. * use VMX instructions.
  79. */
  80. static bool __read_mostly nested = 0;
  81. module_param(nested, bool, S_IRUGO);
  82. #define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
  83. #define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
  84. #define KVM_VM_CR0_ALWAYS_ON \
  85. (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
  86. #define KVM_CR4_GUEST_OWNED_BITS \
  87. (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
  88. | X86_CR4_OSXMMEXCPT)
  89. #define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
  90. #define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
  91. #define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
  92. /*
  93. * These 2 parameters are used to config the controls for Pause-Loop Exiting:
  94. * ple_gap: upper bound on the amount of time between two successive
  95. * executions of PAUSE in a loop. Also indicate if ple enabled.
  96. * According to test, this time is usually smaller than 128 cycles.
  97. * ple_window: upper bound on the amount of time a guest is allowed to execute
  98. * in a PAUSE loop. Tests indicate that most spinlocks are held for
  99. * less than 2^12 cycles
  100. * Time is measured based on a counter that runs at the same rate as the TSC,
  101. * refer SDM volume 3b section 21.6.13 & 22.1.3.
  102. */
  103. #define KVM_VMX_DEFAULT_PLE_GAP 128
  104. #define KVM_VMX_DEFAULT_PLE_WINDOW 4096
  105. static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
  106. module_param(ple_gap, int, S_IRUGO);
  107. static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
  108. module_param(ple_window, int, S_IRUGO);
  109. extern const ulong vmx_return;
  110. #define NR_AUTOLOAD_MSRS 8
  111. #define VMCS02_POOL_SIZE 1
  112. struct vmcs {
  113. u32 revision_id;
  114. u32 abort;
  115. char data[0];
  116. };
  117. /*
  118. * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
  119. * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
  120. * loaded on this CPU (so we can clear them if the CPU goes down).
  121. */
  122. struct loaded_vmcs {
  123. struct vmcs *vmcs;
  124. int cpu;
  125. int launched;
  126. struct list_head loaded_vmcss_on_cpu_link;
  127. };
  128. struct shared_msr_entry {
  129. unsigned index;
  130. u64 data;
  131. u64 mask;
  132. };
  133. /*
  134. * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
  135. * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
  136. * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
  137. * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
  138. * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
  139. * More than one of these structures may exist, if L1 runs multiple L2 guests.
  140. * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
  141. * underlying hardware which will be used to run L2.
  142. * This structure is packed to ensure that its layout is identical across
  143. * machines (necessary for live migration).
  144. * If there are changes in this struct, VMCS12_REVISION must be changed.
  145. */
  146. typedef u64 natural_width;
  147. struct __packed vmcs12 {
  148. /* According to the Intel spec, a VMCS region must start with the
  149. * following two fields. Then follow implementation-specific data.
  150. */
  151. u32 revision_id;
  152. u32 abort;
  153. u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
  154. u32 padding[7]; /* room for future expansion */
  155. u64 io_bitmap_a;
  156. u64 io_bitmap_b;
  157. u64 msr_bitmap;
  158. u64 vm_exit_msr_store_addr;
  159. u64 vm_exit_msr_load_addr;
  160. u64 vm_entry_msr_load_addr;
  161. u64 tsc_offset;
  162. u64 virtual_apic_page_addr;
  163. u64 apic_access_addr;
  164. u64 ept_pointer;
  165. u64 guest_physical_address;
  166. u64 vmcs_link_pointer;
  167. u64 guest_ia32_debugctl;
  168. u64 guest_ia32_pat;
  169. u64 guest_ia32_efer;
  170. u64 guest_ia32_perf_global_ctrl;
  171. u64 guest_pdptr0;
  172. u64 guest_pdptr1;
  173. u64 guest_pdptr2;
  174. u64 guest_pdptr3;
  175. u64 host_ia32_pat;
  176. u64 host_ia32_efer;
  177. u64 host_ia32_perf_global_ctrl;
  178. u64 padding64[8]; /* room for future expansion */
  179. /*
  180. * To allow migration of L1 (complete with its L2 guests) between
  181. * machines of different natural widths (32 or 64 bit), we cannot have
  182. * unsigned long fields with no explict size. We use u64 (aliased
  183. * natural_width) instead. Luckily, x86 is little-endian.
  184. */
  185. natural_width cr0_guest_host_mask;
  186. natural_width cr4_guest_host_mask;
  187. natural_width cr0_read_shadow;
  188. natural_width cr4_read_shadow;
  189. natural_width cr3_target_value0;
  190. natural_width cr3_target_value1;
  191. natural_width cr3_target_value2;
  192. natural_width cr3_target_value3;
  193. natural_width exit_qualification;
  194. natural_width guest_linear_address;
  195. natural_width guest_cr0;
  196. natural_width guest_cr3;
  197. natural_width guest_cr4;
  198. natural_width guest_es_base;
  199. natural_width guest_cs_base;
  200. natural_width guest_ss_base;
  201. natural_width guest_ds_base;
  202. natural_width guest_fs_base;
  203. natural_width guest_gs_base;
  204. natural_width guest_ldtr_base;
  205. natural_width guest_tr_base;
  206. natural_width guest_gdtr_base;
  207. natural_width guest_idtr_base;
  208. natural_width guest_dr7;
  209. natural_width guest_rsp;
  210. natural_width guest_rip;
  211. natural_width guest_rflags;
  212. natural_width guest_pending_dbg_exceptions;
  213. natural_width guest_sysenter_esp;
  214. natural_width guest_sysenter_eip;
  215. natural_width host_cr0;
  216. natural_width host_cr3;
  217. natural_width host_cr4;
  218. natural_width host_fs_base;
  219. natural_width host_gs_base;
  220. natural_width host_tr_base;
  221. natural_width host_gdtr_base;
  222. natural_width host_idtr_base;
  223. natural_width host_ia32_sysenter_esp;
  224. natural_width host_ia32_sysenter_eip;
  225. natural_width host_rsp;
  226. natural_width host_rip;
  227. natural_width paddingl[8]; /* room for future expansion */
  228. u32 pin_based_vm_exec_control;
  229. u32 cpu_based_vm_exec_control;
  230. u32 exception_bitmap;
  231. u32 page_fault_error_code_mask;
  232. u32 page_fault_error_code_match;
  233. u32 cr3_target_count;
  234. u32 vm_exit_controls;
  235. u32 vm_exit_msr_store_count;
  236. u32 vm_exit_msr_load_count;
  237. u32 vm_entry_controls;
  238. u32 vm_entry_msr_load_count;
  239. u32 vm_entry_intr_info_field;
  240. u32 vm_entry_exception_error_code;
  241. u32 vm_entry_instruction_len;
  242. u32 tpr_threshold;
  243. u32 secondary_vm_exec_control;
  244. u32 vm_instruction_error;
  245. u32 vm_exit_reason;
  246. u32 vm_exit_intr_info;
  247. u32 vm_exit_intr_error_code;
  248. u32 idt_vectoring_info_field;
  249. u32 idt_vectoring_error_code;
  250. u32 vm_exit_instruction_len;
  251. u32 vmx_instruction_info;
  252. u32 guest_es_limit;
  253. u32 guest_cs_limit;
  254. u32 guest_ss_limit;
  255. u32 guest_ds_limit;
  256. u32 guest_fs_limit;
  257. u32 guest_gs_limit;
  258. u32 guest_ldtr_limit;
  259. u32 guest_tr_limit;
  260. u32 guest_gdtr_limit;
  261. u32 guest_idtr_limit;
  262. u32 guest_es_ar_bytes;
  263. u32 guest_cs_ar_bytes;
  264. u32 guest_ss_ar_bytes;
  265. u32 guest_ds_ar_bytes;
  266. u32 guest_fs_ar_bytes;
  267. u32 guest_gs_ar_bytes;
  268. u32 guest_ldtr_ar_bytes;
  269. u32 guest_tr_ar_bytes;
  270. u32 guest_interruptibility_info;
  271. u32 guest_activity_state;
  272. u32 guest_sysenter_cs;
  273. u32 host_ia32_sysenter_cs;
  274. u32 vmx_preemption_timer_value;
  275. u32 padding32[7]; /* room for future expansion */
  276. u16 virtual_processor_id;
  277. u16 guest_es_selector;
  278. u16 guest_cs_selector;
  279. u16 guest_ss_selector;
  280. u16 guest_ds_selector;
  281. u16 guest_fs_selector;
  282. u16 guest_gs_selector;
  283. u16 guest_ldtr_selector;
  284. u16 guest_tr_selector;
  285. u16 host_es_selector;
  286. u16 host_cs_selector;
  287. u16 host_ss_selector;
  288. u16 host_ds_selector;
  289. u16 host_fs_selector;
  290. u16 host_gs_selector;
  291. u16 host_tr_selector;
  292. };
  293. /*
  294. * VMCS12_REVISION is an arbitrary id that should be changed if the content or
  295. * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
  296. * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
  297. */
  298. #define VMCS12_REVISION 0x11e57ed0
  299. /*
  300. * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
  301. * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
  302. * current implementation, 4K are reserved to avoid future complications.
  303. */
  304. #define VMCS12_SIZE 0x1000
  305. /* Used to remember the last vmcs02 used for some recently used vmcs12s */
  306. struct vmcs02_list {
  307. struct list_head list;
  308. gpa_t vmptr;
  309. struct loaded_vmcs vmcs02;
  310. };
  311. /*
  312. * The nested_vmx structure is part of vcpu_vmx, and holds information we need
  313. * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
  314. */
  315. struct nested_vmx {
  316. /* Has the level1 guest done vmxon? */
  317. bool vmxon;
  318. /* The guest-physical address of the current VMCS L1 keeps for L2 */
  319. gpa_t current_vmptr;
  320. /* The host-usable pointer to the above */
  321. struct page *current_vmcs12_page;
  322. struct vmcs12 *current_vmcs12;
  323. struct vmcs *current_shadow_vmcs;
  324. /*
  325. * Indicates if the shadow vmcs must be updated with the
  326. * data hold by vmcs12
  327. */
  328. bool sync_shadow_vmcs;
  329. /* vmcs02_list cache of VMCSs recently used to run L2 guests */
  330. struct list_head vmcs02_pool;
  331. int vmcs02_num;
  332. u64 vmcs01_tsc_offset;
  333. /* L2 must run next, and mustn't decide to exit to L1. */
  334. bool nested_run_pending;
  335. /*
  336. * Guest pages referred to in vmcs02 with host-physical pointers, so
  337. * we must keep them pinned while L2 runs.
  338. */
  339. struct page *apic_access_page;
  340. u64 msr_ia32_feature_control;
  341. };
  342. #define POSTED_INTR_ON 0
  343. /* Posted-Interrupt Descriptor */
  344. struct pi_desc {
  345. u32 pir[8]; /* Posted interrupt requested */
  346. u32 control; /* bit 0 of control is outstanding notification bit */
  347. u32 rsvd[7];
  348. } __aligned(64);
  349. static bool pi_test_and_set_on(struct pi_desc *pi_desc)
  350. {
  351. return test_and_set_bit(POSTED_INTR_ON,
  352. (unsigned long *)&pi_desc->control);
  353. }
  354. static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
  355. {
  356. return test_and_clear_bit(POSTED_INTR_ON,
  357. (unsigned long *)&pi_desc->control);
  358. }
  359. static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
  360. {
  361. return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
  362. }
  363. struct vcpu_vmx {
  364. struct kvm_vcpu vcpu;
  365. unsigned long host_rsp;
  366. u8 fail;
  367. u8 cpl;
  368. bool nmi_known_unmasked;
  369. u32 exit_intr_info;
  370. u32 idt_vectoring_info;
  371. ulong rflags;
  372. struct shared_msr_entry *guest_msrs;
  373. int nmsrs;
  374. int save_nmsrs;
  375. unsigned long host_idt_base;
  376. #ifdef CONFIG_X86_64
  377. u64 msr_host_kernel_gs_base;
  378. u64 msr_guest_kernel_gs_base;
  379. #endif
  380. /*
  381. * loaded_vmcs points to the VMCS currently used in this vcpu. For a
  382. * non-nested (L1) guest, it always points to vmcs01. For a nested
  383. * guest (L2), it points to a different VMCS.
  384. */
  385. struct loaded_vmcs vmcs01;
  386. struct loaded_vmcs *loaded_vmcs;
  387. bool __launched; /* temporary, used in vmx_vcpu_run */
  388. struct msr_autoload {
  389. unsigned nr;
  390. struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
  391. struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
  392. } msr_autoload;
  393. struct {
  394. int loaded;
  395. u16 fs_sel, gs_sel, ldt_sel;
  396. #ifdef CONFIG_X86_64
  397. u16 ds_sel, es_sel;
  398. #endif
  399. int gs_ldt_reload_needed;
  400. int fs_reload_needed;
  401. } host_state;
  402. struct {
  403. int vm86_active;
  404. ulong save_rflags;
  405. struct kvm_segment segs[8];
  406. } rmode;
  407. struct {
  408. u32 bitmask; /* 4 bits per segment (1 bit per field) */
  409. struct kvm_save_segment {
  410. u16 selector;
  411. unsigned long base;
  412. u32 limit;
  413. u32 ar;
  414. } seg[8];
  415. } segment_cache;
  416. int vpid;
  417. bool emulation_required;
  418. /* Support for vnmi-less CPUs */
  419. int soft_vnmi_blocked;
  420. ktime_t entry_time;
  421. s64 vnmi_blocked_time;
  422. u32 exit_reason;
  423. bool rdtscp_enabled;
  424. /* Posted interrupt descriptor */
  425. struct pi_desc pi_desc;
  426. /* Support for a guest hypervisor (nested VMX) */
  427. struct nested_vmx nested;
  428. };
  429. enum segment_cache_field {
  430. SEG_FIELD_SEL = 0,
  431. SEG_FIELD_BASE = 1,
  432. SEG_FIELD_LIMIT = 2,
  433. SEG_FIELD_AR = 3,
  434. SEG_FIELD_NR = 4
  435. };
  436. static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
  437. {
  438. return container_of(vcpu, struct vcpu_vmx, vcpu);
  439. }
  440. #define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
  441. #define FIELD(number, name) [number] = VMCS12_OFFSET(name)
  442. #define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
  443. [number##_HIGH] = VMCS12_OFFSET(name)+4
  444. static const unsigned long shadow_read_only_fields[] = {
  445. /*
  446. * We do NOT shadow fields that are modified when L0
  447. * traps and emulates any vmx instruction (e.g. VMPTRLD,
  448. * VMXON...) executed by L1.
  449. * For example, VM_INSTRUCTION_ERROR is read
  450. * by L1 if a vmx instruction fails (part of the error path).
  451. * Note the code assumes this logic. If for some reason
  452. * we start shadowing these fields then we need to
  453. * force a shadow sync when L0 emulates vmx instructions
  454. * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
  455. * by nested_vmx_failValid)
  456. */
  457. VM_EXIT_REASON,
  458. VM_EXIT_INTR_INFO,
  459. VM_EXIT_INSTRUCTION_LEN,
  460. IDT_VECTORING_INFO_FIELD,
  461. IDT_VECTORING_ERROR_CODE,
  462. VM_EXIT_INTR_ERROR_CODE,
  463. EXIT_QUALIFICATION,
  464. GUEST_LINEAR_ADDRESS,
  465. GUEST_PHYSICAL_ADDRESS
  466. };
  467. static const int max_shadow_read_only_fields =
  468. ARRAY_SIZE(shadow_read_only_fields);
  469. static const unsigned long shadow_read_write_fields[] = {
  470. GUEST_RIP,
  471. GUEST_RSP,
  472. GUEST_CR0,
  473. GUEST_CR3,
  474. GUEST_CR4,
  475. GUEST_INTERRUPTIBILITY_INFO,
  476. GUEST_RFLAGS,
  477. GUEST_CS_SELECTOR,
  478. GUEST_CS_AR_BYTES,
  479. GUEST_CS_LIMIT,
  480. GUEST_CS_BASE,
  481. GUEST_ES_BASE,
  482. CR0_GUEST_HOST_MASK,
  483. CR0_READ_SHADOW,
  484. CR4_READ_SHADOW,
  485. TSC_OFFSET,
  486. EXCEPTION_BITMAP,
  487. CPU_BASED_VM_EXEC_CONTROL,
  488. VM_ENTRY_EXCEPTION_ERROR_CODE,
  489. VM_ENTRY_INTR_INFO_FIELD,
  490. VM_ENTRY_INSTRUCTION_LEN,
  491. VM_ENTRY_EXCEPTION_ERROR_CODE,
  492. HOST_FS_BASE,
  493. HOST_GS_BASE,
  494. HOST_FS_SELECTOR,
  495. HOST_GS_SELECTOR
  496. };
  497. static const int max_shadow_read_write_fields =
  498. ARRAY_SIZE(shadow_read_write_fields);
  499. static const unsigned short vmcs_field_to_offset_table[] = {
  500. FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
  501. FIELD(GUEST_ES_SELECTOR, guest_es_selector),
  502. FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
  503. FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
  504. FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
  505. FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
  506. FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
  507. FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
  508. FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
  509. FIELD(HOST_ES_SELECTOR, host_es_selector),
  510. FIELD(HOST_CS_SELECTOR, host_cs_selector),
  511. FIELD(HOST_SS_SELECTOR, host_ss_selector),
  512. FIELD(HOST_DS_SELECTOR, host_ds_selector),
  513. FIELD(HOST_FS_SELECTOR, host_fs_selector),
  514. FIELD(HOST_GS_SELECTOR, host_gs_selector),
  515. FIELD(HOST_TR_SELECTOR, host_tr_selector),
  516. FIELD64(IO_BITMAP_A, io_bitmap_a),
  517. FIELD64(IO_BITMAP_B, io_bitmap_b),
  518. FIELD64(MSR_BITMAP, msr_bitmap),
  519. FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
  520. FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
  521. FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
  522. FIELD64(TSC_OFFSET, tsc_offset),
  523. FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
  524. FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
  525. FIELD64(EPT_POINTER, ept_pointer),
  526. FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
  527. FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
  528. FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
  529. FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
  530. FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
  531. FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
  532. FIELD64(GUEST_PDPTR0, guest_pdptr0),
  533. FIELD64(GUEST_PDPTR1, guest_pdptr1),
  534. FIELD64(GUEST_PDPTR2, guest_pdptr2),
  535. FIELD64(GUEST_PDPTR3, guest_pdptr3),
  536. FIELD64(HOST_IA32_PAT, host_ia32_pat),
  537. FIELD64(HOST_IA32_EFER, host_ia32_efer),
  538. FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
  539. FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
  540. FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
  541. FIELD(EXCEPTION_BITMAP, exception_bitmap),
  542. FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
  543. FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
  544. FIELD(CR3_TARGET_COUNT, cr3_target_count),
  545. FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
  546. FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
  547. FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
  548. FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
  549. FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
  550. FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
  551. FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
  552. FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
  553. FIELD(TPR_THRESHOLD, tpr_threshold),
  554. FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
  555. FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
  556. FIELD(VM_EXIT_REASON, vm_exit_reason),
  557. FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
  558. FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
  559. FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
  560. FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
  561. FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
  562. FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
  563. FIELD(GUEST_ES_LIMIT, guest_es_limit),
  564. FIELD(GUEST_CS_LIMIT, guest_cs_limit),
  565. FIELD(GUEST_SS_LIMIT, guest_ss_limit),
  566. FIELD(GUEST_DS_LIMIT, guest_ds_limit),
  567. FIELD(GUEST_FS_LIMIT, guest_fs_limit),
  568. FIELD(GUEST_GS_LIMIT, guest_gs_limit),
  569. FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
  570. FIELD(GUEST_TR_LIMIT, guest_tr_limit),
  571. FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
  572. FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
  573. FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
  574. FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
  575. FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
  576. FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
  577. FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
  578. FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
  579. FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
  580. FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
  581. FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
  582. FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
  583. FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
  584. FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
  585. FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
  586. FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
  587. FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
  588. FIELD(CR0_READ_SHADOW, cr0_read_shadow),
  589. FIELD(CR4_READ_SHADOW, cr4_read_shadow),
  590. FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
  591. FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
  592. FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
  593. FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
  594. FIELD(EXIT_QUALIFICATION, exit_qualification),
  595. FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
  596. FIELD(GUEST_CR0, guest_cr0),
  597. FIELD(GUEST_CR3, guest_cr3),
  598. FIELD(GUEST_CR4, guest_cr4),
  599. FIELD(GUEST_ES_BASE, guest_es_base),
  600. FIELD(GUEST_CS_BASE, guest_cs_base),
  601. FIELD(GUEST_SS_BASE, guest_ss_base),
  602. FIELD(GUEST_DS_BASE, guest_ds_base),
  603. FIELD(GUEST_FS_BASE, guest_fs_base),
  604. FIELD(GUEST_GS_BASE, guest_gs_base),
  605. FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
  606. FIELD(GUEST_TR_BASE, guest_tr_base),
  607. FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
  608. FIELD(GUEST_IDTR_BASE, guest_idtr_base),
  609. FIELD(GUEST_DR7, guest_dr7),
  610. FIELD(GUEST_RSP, guest_rsp),
  611. FIELD(GUEST_RIP, guest_rip),
  612. FIELD(GUEST_RFLAGS, guest_rflags),
  613. FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
  614. FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
  615. FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
  616. FIELD(HOST_CR0, host_cr0),
  617. FIELD(HOST_CR3, host_cr3),
  618. FIELD(HOST_CR4, host_cr4),
  619. FIELD(HOST_FS_BASE, host_fs_base),
  620. FIELD(HOST_GS_BASE, host_gs_base),
  621. FIELD(HOST_TR_BASE, host_tr_base),
  622. FIELD(HOST_GDTR_BASE, host_gdtr_base),
  623. FIELD(HOST_IDTR_BASE, host_idtr_base),
  624. FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
  625. FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
  626. FIELD(HOST_RSP, host_rsp),
  627. FIELD(HOST_RIP, host_rip),
  628. };
  629. static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
  630. static inline short vmcs_field_to_offset(unsigned long field)
  631. {
  632. if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
  633. return -1;
  634. return vmcs_field_to_offset_table[field];
  635. }
  636. static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
  637. {
  638. return to_vmx(vcpu)->nested.current_vmcs12;
  639. }
  640. static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
  641. {
  642. struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
  643. if (is_error_page(page))
  644. return NULL;
  645. return page;
  646. }
  647. static void nested_release_page(struct page *page)
  648. {
  649. kvm_release_page_dirty(page);
  650. }
  651. static void nested_release_page_clean(struct page *page)
  652. {
  653. kvm_release_page_clean(page);
  654. }
  655. static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
  656. static u64 construct_eptp(unsigned long root_hpa);
  657. static void kvm_cpu_vmxon(u64 addr);
  658. static void kvm_cpu_vmxoff(void);
  659. static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
  660. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  661. struct kvm_segment *var, int seg);
  662. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  663. struct kvm_segment *var, int seg);
  664. static bool guest_state_valid(struct kvm_vcpu *vcpu);
  665. static u32 vmx_segment_access_rights(struct kvm_segment *var);
  666. static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu);
  667. static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
  668. static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
  669. static DEFINE_PER_CPU(struct vmcs *, vmxarea);
  670. static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
  671. /*
  672. * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
  673. * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
  674. */
  675. static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
  676. static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
  677. static unsigned long *vmx_io_bitmap_a;
  678. static unsigned long *vmx_io_bitmap_b;
  679. static unsigned long *vmx_msr_bitmap_legacy;
  680. static unsigned long *vmx_msr_bitmap_longmode;
  681. static unsigned long *vmx_msr_bitmap_legacy_x2apic;
  682. static unsigned long *vmx_msr_bitmap_longmode_x2apic;
  683. static unsigned long *vmx_vmread_bitmap;
  684. static unsigned long *vmx_vmwrite_bitmap;
  685. static bool cpu_has_load_ia32_efer;
  686. static bool cpu_has_load_perf_global_ctrl;
  687. static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
  688. static DEFINE_SPINLOCK(vmx_vpid_lock);
  689. static struct vmcs_config {
  690. int size;
  691. int order;
  692. u32 revision_id;
  693. u32 pin_based_exec_ctrl;
  694. u32 cpu_based_exec_ctrl;
  695. u32 cpu_based_2nd_exec_ctrl;
  696. u32 vmexit_ctrl;
  697. u32 vmentry_ctrl;
  698. } vmcs_config;
  699. static struct vmx_capability {
  700. u32 ept;
  701. u32 vpid;
  702. } vmx_capability;
  703. #define VMX_SEGMENT_FIELD(seg) \
  704. [VCPU_SREG_##seg] = { \
  705. .selector = GUEST_##seg##_SELECTOR, \
  706. .base = GUEST_##seg##_BASE, \
  707. .limit = GUEST_##seg##_LIMIT, \
  708. .ar_bytes = GUEST_##seg##_AR_BYTES, \
  709. }
  710. static const struct kvm_vmx_segment_field {
  711. unsigned selector;
  712. unsigned base;
  713. unsigned limit;
  714. unsigned ar_bytes;
  715. } kvm_vmx_segment_fields[] = {
  716. VMX_SEGMENT_FIELD(CS),
  717. VMX_SEGMENT_FIELD(DS),
  718. VMX_SEGMENT_FIELD(ES),
  719. VMX_SEGMENT_FIELD(FS),
  720. VMX_SEGMENT_FIELD(GS),
  721. VMX_SEGMENT_FIELD(SS),
  722. VMX_SEGMENT_FIELD(TR),
  723. VMX_SEGMENT_FIELD(LDTR),
  724. };
  725. static u64 host_efer;
  726. static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
  727. /*
  728. * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
  729. * away by decrementing the array size.
  730. */
  731. static const u32 vmx_msr_index[] = {
  732. #ifdef CONFIG_X86_64
  733. MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
  734. #endif
  735. MSR_EFER, MSR_TSC_AUX, MSR_STAR,
  736. };
  737. #define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
  738. static inline bool is_page_fault(u32 intr_info)
  739. {
  740. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  741. INTR_INFO_VALID_MASK)) ==
  742. (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
  743. }
  744. static inline bool is_no_device(u32 intr_info)
  745. {
  746. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  747. INTR_INFO_VALID_MASK)) ==
  748. (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
  749. }
  750. static inline bool is_invalid_opcode(u32 intr_info)
  751. {
  752. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  753. INTR_INFO_VALID_MASK)) ==
  754. (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
  755. }
  756. static inline bool is_external_interrupt(u32 intr_info)
  757. {
  758. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  759. == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  760. }
  761. static inline bool is_machine_check(u32 intr_info)
  762. {
  763. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  764. INTR_INFO_VALID_MASK)) ==
  765. (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
  766. }
  767. static inline bool cpu_has_vmx_msr_bitmap(void)
  768. {
  769. return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
  770. }
  771. static inline bool cpu_has_vmx_tpr_shadow(void)
  772. {
  773. return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
  774. }
  775. static inline bool vm_need_tpr_shadow(struct kvm *kvm)
  776. {
  777. return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
  778. }
  779. static inline bool cpu_has_secondary_exec_ctrls(void)
  780. {
  781. return vmcs_config.cpu_based_exec_ctrl &
  782. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  783. }
  784. static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
  785. {
  786. return vmcs_config.cpu_based_2nd_exec_ctrl &
  787. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  788. }
  789. static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
  790. {
  791. return vmcs_config.cpu_based_2nd_exec_ctrl &
  792. SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
  793. }
  794. static inline bool cpu_has_vmx_apic_register_virt(void)
  795. {
  796. return vmcs_config.cpu_based_2nd_exec_ctrl &
  797. SECONDARY_EXEC_APIC_REGISTER_VIRT;
  798. }
  799. static inline bool cpu_has_vmx_virtual_intr_delivery(void)
  800. {
  801. return vmcs_config.cpu_based_2nd_exec_ctrl &
  802. SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
  803. }
  804. static inline bool cpu_has_vmx_posted_intr(void)
  805. {
  806. return vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
  807. }
  808. static inline bool cpu_has_vmx_apicv(void)
  809. {
  810. return cpu_has_vmx_apic_register_virt() &&
  811. cpu_has_vmx_virtual_intr_delivery() &&
  812. cpu_has_vmx_posted_intr();
  813. }
  814. static inline bool cpu_has_vmx_flexpriority(void)
  815. {
  816. return cpu_has_vmx_tpr_shadow() &&
  817. cpu_has_vmx_virtualize_apic_accesses();
  818. }
  819. static inline bool cpu_has_vmx_ept_execute_only(void)
  820. {
  821. return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
  822. }
  823. static inline bool cpu_has_vmx_eptp_uncacheable(void)
  824. {
  825. return vmx_capability.ept & VMX_EPTP_UC_BIT;
  826. }
  827. static inline bool cpu_has_vmx_eptp_writeback(void)
  828. {
  829. return vmx_capability.ept & VMX_EPTP_WB_BIT;
  830. }
  831. static inline bool cpu_has_vmx_ept_2m_page(void)
  832. {
  833. return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
  834. }
  835. static inline bool cpu_has_vmx_ept_1g_page(void)
  836. {
  837. return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
  838. }
  839. static inline bool cpu_has_vmx_ept_4levels(void)
  840. {
  841. return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
  842. }
  843. static inline bool cpu_has_vmx_ept_ad_bits(void)
  844. {
  845. return vmx_capability.ept & VMX_EPT_AD_BIT;
  846. }
  847. static inline bool cpu_has_vmx_invept_context(void)
  848. {
  849. return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
  850. }
  851. static inline bool cpu_has_vmx_invept_global(void)
  852. {
  853. return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
  854. }
  855. static inline bool cpu_has_vmx_invvpid_single(void)
  856. {
  857. return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
  858. }
  859. static inline bool cpu_has_vmx_invvpid_global(void)
  860. {
  861. return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
  862. }
  863. static inline bool cpu_has_vmx_ept(void)
  864. {
  865. return vmcs_config.cpu_based_2nd_exec_ctrl &
  866. SECONDARY_EXEC_ENABLE_EPT;
  867. }
  868. static inline bool cpu_has_vmx_unrestricted_guest(void)
  869. {
  870. return vmcs_config.cpu_based_2nd_exec_ctrl &
  871. SECONDARY_EXEC_UNRESTRICTED_GUEST;
  872. }
  873. static inline bool cpu_has_vmx_ple(void)
  874. {
  875. return vmcs_config.cpu_based_2nd_exec_ctrl &
  876. SECONDARY_EXEC_PAUSE_LOOP_EXITING;
  877. }
  878. static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
  879. {
  880. return flexpriority_enabled && irqchip_in_kernel(kvm);
  881. }
  882. static inline bool cpu_has_vmx_vpid(void)
  883. {
  884. return vmcs_config.cpu_based_2nd_exec_ctrl &
  885. SECONDARY_EXEC_ENABLE_VPID;
  886. }
  887. static inline bool cpu_has_vmx_rdtscp(void)
  888. {
  889. return vmcs_config.cpu_based_2nd_exec_ctrl &
  890. SECONDARY_EXEC_RDTSCP;
  891. }
  892. static inline bool cpu_has_vmx_invpcid(void)
  893. {
  894. return vmcs_config.cpu_based_2nd_exec_ctrl &
  895. SECONDARY_EXEC_ENABLE_INVPCID;
  896. }
  897. static inline bool cpu_has_virtual_nmis(void)
  898. {
  899. return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
  900. }
  901. static inline bool cpu_has_vmx_wbinvd_exit(void)
  902. {
  903. return vmcs_config.cpu_based_2nd_exec_ctrl &
  904. SECONDARY_EXEC_WBINVD_EXITING;
  905. }
  906. static inline bool cpu_has_vmx_shadow_vmcs(void)
  907. {
  908. u64 vmx_msr;
  909. rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
  910. /* check if the cpu supports writing r/o exit information fields */
  911. if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
  912. return false;
  913. return vmcs_config.cpu_based_2nd_exec_ctrl &
  914. SECONDARY_EXEC_SHADOW_VMCS;
  915. }
  916. static inline bool report_flexpriority(void)
  917. {
  918. return flexpriority_enabled;
  919. }
  920. static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
  921. {
  922. return vmcs12->cpu_based_vm_exec_control & bit;
  923. }
  924. static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
  925. {
  926. return (vmcs12->cpu_based_vm_exec_control &
  927. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
  928. (vmcs12->secondary_vm_exec_control & bit);
  929. }
  930. static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
  931. {
  932. return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
  933. }
  934. static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
  935. {
  936. return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
  937. }
  938. static inline bool is_exception(u32 intr_info)
  939. {
  940. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  941. == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
  942. }
  943. static void nested_vmx_vmexit(struct kvm_vcpu *vcpu);
  944. static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
  945. struct vmcs12 *vmcs12,
  946. u32 reason, unsigned long qualification);
  947. static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
  948. {
  949. int i;
  950. for (i = 0; i < vmx->nmsrs; ++i)
  951. if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
  952. return i;
  953. return -1;
  954. }
  955. static inline void __invvpid(int ext, u16 vpid, gva_t gva)
  956. {
  957. struct {
  958. u64 vpid : 16;
  959. u64 rsvd : 48;
  960. u64 gva;
  961. } operand = { vpid, 0, gva };
  962. asm volatile (__ex(ASM_VMX_INVVPID)
  963. /* CF==1 or ZF==1 --> rc = -1 */
  964. "; ja 1f ; ud2 ; 1:"
  965. : : "a"(&operand), "c"(ext) : "cc", "memory");
  966. }
  967. static inline void __invept(int ext, u64 eptp, gpa_t gpa)
  968. {
  969. struct {
  970. u64 eptp, gpa;
  971. } operand = {eptp, gpa};
  972. asm volatile (__ex(ASM_VMX_INVEPT)
  973. /* CF==1 or ZF==1 --> rc = -1 */
  974. "; ja 1f ; ud2 ; 1:\n"
  975. : : "a" (&operand), "c" (ext) : "cc", "memory");
  976. }
  977. static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
  978. {
  979. int i;
  980. i = __find_msr_index(vmx, msr);
  981. if (i >= 0)
  982. return &vmx->guest_msrs[i];
  983. return NULL;
  984. }
  985. static void vmcs_clear(struct vmcs *vmcs)
  986. {
  987. u64 phys_addr = __pa(vmcs);
  988. u8 error;
  989. asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
  990. : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
  991. : "cc", "memory");
  992. if (error)
  993. printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
  994. vmcs, phys_addr);
  995. }
  996. static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
  997. {
  998. vmcs_clear(loaded_vmcs->vmcs);
  999. loaded_vmcs->cpu = -1;
  1000. loaded_vmcs->launched = 0;
  1001. }
  1002. static void vmcs_load(struct vmcs *vmcs)
  1003. {
  1004. u64 phys_addr = __pa(vmcs);
  1005. u8 error;
  1006. asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
  1007. : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
  1008. : "cc", "memory");
  1009. if (error)
  1010. printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
  1011. vmcs, phys_addr);
  1012. }
  1013. #ifdef CONFIG_KEXEC
  1014. /*
  1015. * This bitmap is used to indicate whether the vmclear
  1016. * operation is enabled on all cpus. All disabled by
  1017. * default.
  1018. */
  1019. static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
  1020. static inline void crash_enable_local_vmclear(int cpu)
  1021. {
  1022. cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
  1023. }
  1024. static inline void crash_disable_local_vmclear(int cpu)
  1025. {
  1026. cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
  1027. }
  1028. static inline int crash_local_vmclear_enabled(int cpu)
  1029. {
  1030. return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
  1031. }
  1032. static void crash_vmclear_local_loaded_vmcss(void)
  1033. {
  1034. int cpu = raw_smp_processor_id();
  1035. struct loaded_vmcs *v;
  1036. if (!crash_local_vmclear_enabled(cpu))
  1037. return;
  1038. list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
  1039. loaded_vmcss_on_cpu_link)
  1040. vmcs_clear(v->vmcs);
  1041. }
  1042. #else
  1043. static inline void crash_enable_local_vmclear(int cpu) { }
  1044. static inline void crash_disable_local_vmclear(int cpu) { }
  1045. #endif /* CONFIG_KEXEC */
  1046. static void __loaded_vmcs_clear(void *arg)
  1047. {
  1048. struct loaded_vmcs *loaded_vmcs = arg;
  1049. int cpu = raw_smp_processor_id();
  1050. if (loaded_vmcs->cpu != cpu)
  1051. return; /* vcpu migration can race with cpu offline */
  1052. if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
  1053. per_cpu(current_vmcs, cpu) = NULL;
  1054. crash_disable_local_vmclear(cpu);
  1055. list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
  1056. /*
  1057. * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
  1058. * is before setting loaded_vmcs->vcpu to -1 which is done in
  1059. * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
  1060. * then adds the vmcs into percpu list before it is deleted.
  1061. */
  1062. smp_wmb();
  1063. loaded_vmcs_init(loaded_vmcs);
  1064. crash_enable_local_vmclear(cpu);
  1065. }
  1066. static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
  1067. {
  1068. int cpu = loaded_vmcs->cpu;
  1069. if (cpu != -1)
  1070. smp_call_function_single(cpu,
  1071. __loaded_vmcs_clear, loaded_vmcs, 1);
  1072. }
  1073. static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
  1074. {
  1075. if (vmx->vpid == 0)
  1076. return;
  1077. if (cpu_has_vmx_invvpid_single())
  1078. __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
  1079. }
  1080. static inline void vpid_sync_vcpu_global(void)
  1081. {
  1082. if (cpu_has_vmx_invvpid_global())
  1083. __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
  1084. }
  1085. static inline void vpid_sync_context(struct vcpu_vmx *vmx)
  1086. {
  1087. if (cpu_has_vmx_invvpid_single())
  1088. vpid_sync_vcpu_single(vmx);
  1089. else
  1090. vpid_sync_vcpu_global();
  1091. }
  1092. static inline void ept_sync_global(void)
  1093. {
  1094. if (cpu_has_vmx_invept_global())
  1095. __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
  1096. }
  1097. static inline void ept_sync_context(u64 eptp)
  1098. {
  1099. if (enable_ept) {
  1100. if (cpu_has_vmx_invept_context())
  1101. __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
  1102. else
  1103. ept_sync_global();
  1104. }
  1105. }
  1106. static __always_inline unsigned long vmcs_readl(unsigned long field)
  1107. {
  1108. unsigned long value;
  1109. asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
  1110. : "=a"(value) : "d"(field) : "cc");
  1111. return value;
  1112. }
  1113. static __always_inline u16 vmcs_read16(unsigned long field)
  1114. {
  1115. return vmcs_readl(field);
  1116. }
  1117. static __always_inline u32 vmcs_read32(unsigned long field)
  1118. {
  1119. return vmcs_readl(field);
  1120. }
  1121. static __always_inline u64 vmcs_read64(unsigned long field)
  1122. {
  1123. #ifdef CONFIG_X86_64
  1124. return vmcs_readl(field);
  1125. #else
  1126. return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
  1127. #endif
  1128. }
  1129. static noinline void vmwrite_error(unsigned long field, unsigned long value)
  1130. {
  1131. printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
  1132. field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
  1133. dump_stack();
  1134. }
  1135. static void vmcs_writel(unsigned long field, unsigned long value)
  1136. {
  1137. u8 error;
  1138. asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
  1139. : "=q"(error) : "a"(value), "d"(field) : "cc");
  1140. if (unlikely(error))
  1141. vmwrite_error(field, value);
  1142. }
  1143. static void vmcs_write16(unsigned long field, u16 value)
  1144. {
  1145. vmcs_writel(field, value);
  1146. }
  1147. static void vmcs_write32(unsigned long field, u32 value)
  1148. {
  1149. vmcs_writel(field, value);
  1150. }
  1151. static void vmcs_write64(unsigned long field, u64 value)
  1152. {
  1153. vmcs_writel(field, value);
  1154. #ifndef CONFIG_X86_64
  1155. asm volatile ("");
  1156. vmcs_writel(field+1, value >> 32);
  1157. #endif
  1158. }
  1159. static void vmcs_clear_bits(unsigned long field, u32 mask)
  1160. {
  1161. vmcs_writel(field, vmcs_readl(field) & ~mask);
  1162. }
  1163. static void vmcs_set_bits(unsigned long field, u32 mask)
  1164. {
  1165. vmcs_writel(field, vmcs_readl(field) | mask);
  1166. }
  1167. static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
  1168. {
  1169. vmx->segment_cache.bitmask = 0;
  1170. }
  1171. static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
  1172. unsigned field)
  1173. {
  1174. bool ret;
  1175. u32 mask = 1 << (seg * SEG_FIELD_NR + field);
  1176. if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
  1177. vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
  1178. vmx->segment_cache.bitmask = 0;
  1179. }
  1180. ret = vmx->segment_cache.bitmask & mask;
  1181. vmx->segment_cache.bitmask |= mask;
  1182. return ret;
  1183. }
  1184. static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
  1185. {
  1186. u16 *p = &vmx->segment_cache.seg[seg].selector;
  1187. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
  1188. *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
  1189. return *p;
  1190. }
  1191. static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
  1192. {
  1193. ulong *p = &vmx->segment_cache.seg[seg].base;
  1194. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
  1195. *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
  1196. return *p;
  1197. }
  1198. static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
  1199. {
  1200. u32 *p = &vmx->segment_cache.seg[seg].limit;
  1201. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
  1202. *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
  1203. return *p;
  1204. }
  1205. static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
  1206. {
  1207. u32 *p = &vmx->segment_cache.seg[seg].ar;
  1208. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
  1209. *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
  1210. return *p;
  1211. }
  1212. static void update_exception_bitmap(struct kvm_vcpu *vcpu)
  1213. {
  1214. u32 eb;
  1215. eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
  1216. (1u << NM_VECTOR) | (1u << DB_VECTOR);
  1217. if ((vcpu->guest_debug &
  1218. (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
  1219. (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
  1220. eb |= 1u << BP_VECTOR;
  1221. if (to_vmx(vcpu)->rmode.vm86_active)
  1222. eb = ~0;
  1223. if (enable_ept)
  1224. eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
  1225. if (vcpu->fpu_active)
  1226. eb &= ~(1u << NM_VECTOR);
  1227. /* When we are running a nested L2 guest and L1 specified for it a
  1228. * certain exception bitmap, we must trap the same exceptions and pass
  1229. * them to L1. When running L2, we will only handle the exceptions
  1230. * specified above if L1 did not want them.
  1231. */
  1232. if (is_guest_mode(vcpu))
  1233. eb |= get_vmcs12(vcpu)->exception_bitmap;
  1234. vmcs_write32(EXCEPTION_BITMAP, eb);
  1235. }
  1236. static void clear_atomic_switch_msr_special(unsigned long entry,
  1237. unsigned long exit)
  1238. {
  1239. vmcs_clear_bits(VM_ENTRY_CONTROLS, entry);
  1240. vmcs_clear_bits(VM_EXIT_CONTROLS, exit);
  1241. }
  1242. static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
  1243. {
  1244. unsigned i;
  1245. struct msr_autoload *m = &vmx->msr_autoload;
  1246. switch (msr) {
  1247. case MSR_EFER:
  1248. if (cpu_has_load_ia32_efer) {
  1249. clear_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
  1250. VM_EXIT_LOAD_IA32_EFER);
  1251. return;
  1252. }
  1253. break;
  1254. case MSR_CORE_PERF_GLOBAL_CTRL:
  1255. if (cpu_has_load_perf_global_ctrl) {
  1256. clear_atomic_switch_msr_special(
  1257. VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
  1258. VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
  1259. return;
  1260. }
  1261. break;
  1262. }
  1263. for (i = 0; i < m->nr; ++i)
  1264. if (m->guest[i].index == msr)
  1265. break;
  1266. if (i == m->nr)
  1267. return;
  1268. --m->nr;
  1269. m->guest[i] = m->guest[m->nr];
  1270. m->host[i] = m->host[m->nr];
  1271. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
  1272. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
  1273. }
  1274. static void add_atomic_switch_msr_special(unsigned long entry,
  1275. unsigned long exit, unsigned long guest_val_vmcs,
  1276. unsigned long host_val_vmcs, u64 guest_val, u64 host_val)
  1277. {
  1278. vmcs_write64(guest_val_vmcs, guest_val);
  1279. vmcs_write64(host_val_vmcs, host_val);
  1280. vmcs_set_bits(VM_ENTRY_CONTROLS, entry);
  1281. vmcs_set_bits(VM_EXIT_CONTROLS, exit);
  1282. }
  1283. static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
  1284. u64 guest_val, u64 host_val)
  1285. {
  1286. unsigned i;
  1287. struct msr_autoload *m = &vmx->msr_autoload;
  1288. switch (msr) {
  1289. case MSR_EFER:
  1290. if (cpu_has_load_ia32_efer) {
  1291. add_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
  1292. VM_EXIT_LOAD_IA32_EFER,
  1293. GUEST_IA32_EFER,
  1294. HOST_IA32_EFER,
  1295. guest_val, host_val);
  1296. return;
  1297. }
  1298. break;
  1299. case MSR_CORE_PERF_GLOBAL_CTRL:
  1300. if (cpu_has_load_perf_global_ctrl) {
  1301. add_atomic_switch_msr_special(
  1302. VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
  1303. VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
  1304. GUEST_IA32_PERF_GLOBAL_CTRL,
  1305. HOST_IA32_PERF_GLOBAL_CTRL,
  1306. guest_val, host_val);
  1307. return;
  1308. }
  1309. break;
  1310. }
  1311. for (i = 0; i < m->nr; ++i)
  1312. if (m->guest[i].index == msr)
  1313. break;
  1314. if (i == NR_AUTOLOAD_MSRS) {
  1315. printk_once(KERN_WARNING"Not enough mst switch entries. "
  1316. "Can't add msr %x\n", msr);
  1317. return;
  1318. } else if (i == m->nr) {
  1319. ++m->nr;
  1320. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
  1321. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
  1322. }
  1323. m->guest[i].index = msr;
  1324. m->guest[i].value = guest_val;
  1325. m->host[i].index = msr;
  1326. m->host[i].value = host_val;
  1327. }
  1328. static void reload_tss(void)
  1329. {
  1330. /*
  1331. * VT restores TR but not its size. Useless.
  1332. */
  1333. struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
  1334. struct desc_struct *descs;
  1335. descs = (void *)gdt->address;
  1336. descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
  1337. load_TR_desc();
  1338. }
  1339. static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
  1340. {
  1341. u64 guest_efer;
  1342. u64 ignore_bits;
  1343. guest_efer = vmx->vcpu.arch.efer;
  1344. /*
  1345. * NX is emulated; LMA and LME handled by hardware; SCE meaningless
  1346. * outside long mode
  1347. */
  1348. ignore_bits = EFER_NX | EFER_SCE;
  1349. #ifdef CONFIG_X86_64
  1350. ignore_bits |= EFER_LMA | EFER_LME;
  1351. /* SCE is meaningful only in long mode on Intel */
  1352. if (guest_efer & EFER_LMA)
  1353. ignore_bits &= ~(u64)EFER_SCE;
  1354. #endif
  1355. guest_efer &= ~ignore_bits;
  1356. guest_efer |= host_efer & ignore_bits;
  1357. vmx->guest_msrs[efer_offset].data = guest_efer;
  1358. vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
  1359. clear_atomic_switch_msr(vmx, MSR_EFER);
  1360. /* On ept, can't emulate nx, and must switch nx atomically */
  1361. if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
  1362. guest_efer = vmx->vcpu.arch.efer;
  1363. if (!(guest_efer & EFER_LMA))
  1364. guest_efer &= ~EFER_LME;
  1365. add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
  1366. return false;
  1367. }
  1368. return true;
  1369. }
  1370. static unsigned long segment_base(u16 selector)
  1371. {
  1372. struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
  1373. struct desc_struct *d;
  1374. unsigned long table_base;
  1375. unsigned long v;
  1376. if (!(selector & ~3))
  1377. return 0;
  1378. table_base = gdt->address;
  1379. if (selector & 4) { /* from ldt */
  1380. u16 ldt_selector = kvm_read_ldt();
  1381. if (!(ldt_selector & ~3))
  1382. return 0;
  1383. table_base = segment_base(ldt_selector);
  1384. }
  1385. d = (struct desc_struct *)(table_base + (selector & ~7));
  1386. v = get_desc_base(d);
  1387. #ifdef CONFIG_X86_64
  1388. if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
  1389. v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
  1390. #endif
  1391. return v;
  1392. }
  1393. static inline unsigned long kvm_read_tr_base(void)
  1394. {
  1395. u16 tr;
  1396. asm("str %0" : "=g"(tr));
  1397. return segment_base(tr);
  1398. }
  1399. static void vmx_save_host_state(struct kvm_vcpu *vcpu)
  1400. {
  1401. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1402. int i;
  1403. if (vmx->host_state.loaded)
  1404. return;
  1405. vmx->host_state.loaded = 1;
  1406. /*
  1407. * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
  1408. * allow segment selectors with cpl > 0 or ti == 1.
  1409. */
  1410. vmx->host_state.ldt_sel = kvm_read_ldt();
  1411. vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
  1412. savesegment(fs, vmx->host_state.fs_sel);
  1413. if (!(vmx->host_state.fs_sel & 7)) {
  1414. vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
  1415. vmx->host_state.fs_reload_needed = 0;
  1416. } else {
  1417. vmcs_write16(HOST_FS_SELECTOR, 0);
  1418. vmx->host_state.fs_reload_needed = 1;
  1419. }
  1420. savesegment(gs, vmx->host_state.gs_sel);
  1421. if (!(vmx->host_state.gs_sel & 7))
  1422. vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
  1423. else {
  1424. vmcs_write16(HOST_GS_SELECTOR, 0);
  1425. vmx->host_state.gs_ldt_reload_needed = 1;
  1426. }
  1427. #ifdef CONFIG_X86_64
  1428. savesegment(ds, vmx->host_state.ds_sel);
  1429. savesegment(es, vmx->host_state.es_sel);
  1430. #endif
  1431. #ifdef CONFIG_X86_64
  1432. vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
  1433. vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
  1434. #else
  1435. vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
  1436. vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
  1437. #endif
  1438. #ifdef CONFIG_X86_64
  1439. rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
  1440. if (is_long_mode(&vmx->vcpu))
  1441. wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
  1442. #endif
  1443. for (i = 0; i < vmx->save_nmsrs; ++i)
  1444. kvm_set_shared_msr(vmx->guest_msrs[i].index,
  1445. vmx->guest_msrs[i].data,
  1446. vmx->guest_msrs[i].mask);
  1447. }
  1448. static void __vmx_load_host_state(struct vcpu_vmx *vmx)
  1449. {
  1450. if (!vmx->host_state.loaded)
  1451. return;
  1452. ++vmx->vcpu.stat.host_state_reload;
  1453. vmx->host_state.loaded = 0;
  1454. #ifdef CONFIG_X86_64
  1455. if (is_long_mode(&vmx->vcpu))
  1456. rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
  1457. #endif
  1458. if (vmx->host_state.gs_ldt_reload_needed) {
  1459. kvm_load_ldt(vmx->host_state.ldt_sel);
  1460. #ifdef CONFIG_X86_64
  1461. load_gs_index(vmx->host_state.gs_sel);
  1462. #else
  1463. loadsegment(gs, vmx->host_state.gs_sel);
  1464. #endif
  1465. }
  1466. if (vmx->host_state.fs_reload_needed)
  1467. loadsegment(fs, vmx->host_state.fs_sel);
  1468. #ifdef CONFIG_X86_64
  1469. if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
  1470. loadsegment(ds, vmx->host_state.ds_sel);
  1471. loadsegment(es, vmx->host_state.es_sel);
  1472. }
  1473. #endif
  1474. reload_tss();
  1475. #ifdef CONFIG_X86_64
  1476. wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
  1477. #endif
  1478. /*
  1479. * If the FPU is not active (through the host task or
  1480. * the guest vcpu), then restore the cr0.TS bit.
  1481. */
  1482. if (!user_has_fpu() && !vmx->vcpu.guest_fpu_loaded)
  1483. stts();
  1484. load_gdt(&__get_cpu_var(host_gdt));
  1485. }
  1486. static void vmx_load_host_state(struct vcpu_vmx *vmx)
  1487. {
  1488. preempt_disable();
  1489. __vmx_load_host_state(vmx);
  1490. preempt_enable();
  1491. }
  1492. /*
  1493. * Switches to specified vcpu, until a matching vcpu_put(), but assumes
  1494. * vcpu mutex is already taken.
  1495. */
  1496. static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  1497. {
  1498. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1499. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  1500. if (!vmm_exclusive)
  1501. kvm_cpu_vmxon(phys_addr);
  1502. else if (vmx->loaded_vmcs->cpu != cpu)
  1503. loaded_vmcs_clear(vmx->loaded_vmcs);
  1504. if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
  1505. per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
  1506. vmcs_load(vmx->loaded_vmcs->vmcs);
  1507. }
  1508. if (vmx->loaded_vmcs->cpu != cpu) {
  1509. struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
  1510. unsigned long sysenter_esp;
  1511. kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
  1512. local_irq_disable();
  1513. crash_disable_local_vmclear(cpu);
  1514. /*
  1515. * Read loaded_vmcs->cpu should be before fetching
  1516. * loaded_vmcs->loaded_vmcss_on_cpu_link.
  1517. * See the comments in __loaded_vmcs_clear().
  1518. */
  1519. smp_rmb();
  1520. list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
  1521. &per_cpu(loaded_vmcss_on_cpu, cpu));
  1522. crash_enable_local_vmclear(cpu);
  1523. local_irq_enable();
  1524. /*
  1525. * Linux uses per-cpu TSS and GDT, so set these when switching
  1526. * processors.
  1527. */
  1528. vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
  1529. vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
  1530. rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
  1531. vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
  1532. vmx->loaded_vmcs->cpu = cpu;
  1533. }
  1534. }
  1535. static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
  1536. {
  1537. __vmx_load_host_state(to_vmx(vcpu));
  1538. if (!vmm_exclusive) {
  1539. __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
  1540. vcpu->cpu = -1;
  1541. kvm_cpu_vmxoff();
  1542. }
  1543. }
  1544. static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
  1545. {
  1546. ulong cr0;
  1547. if (vcpu->fpu_active)
  1548. return;
  1549. vcpu->fpu_active = 1;
  1550. cr0 = vmcs_readl(GUEST_CR0);
  1551. cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
  1552. cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
  1553. vmcs_writel(GUEST_CR0, cr0);
  1554. update_exception_bitmap(vcpu);
  1555. vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
  1556. if (is_guest_mode(vcpu))
  1557. vcpu->arch.cr0_guest_owned_bits &=
  1558. ~get_vmcs12(vcpu)->cr0_guest_host_mask;
  1559. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  1560. }
  1561. static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
  1562. /*
  1563. * Return the cr0 value that a nested guest would read. This is a combination
  1564. * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
  1565. * its hypervisor (cr0_read_shadow).
  1566. */
  1567. static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
  1568. {
  1569. return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
  1570. (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
  1571. }
  1572. static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
  1573. {
  1574. return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
  1575. (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
  1576. }
  1577. static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
  1578. {
  1579. /* Note that there is no vcpu->fpu_active = 0 here. The caller must
  1580. * set this *before* calling this function.
  1581. */
  1582. vmx_decache_cr0_guest_bits(vcpu);
  1583. vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
  1584. update_exception_bitmap(vcpu);
  1585. vcpu->arch.cr0_guest_owned_bits = 0;
  1586. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  1587. if (is_guest_mode(vcpu)) {
  1588. /*
  1589. * L1's specified read shadow might not contain the TS bit,
  1590. * so now that we turned on shadowing of this bit, we need to
  1591. * set this bit of the shadow. Like in nested_vmx_run we need
  1592. * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
  1593. * up-to-date here because we just decached cr0.TS (and we'll
  1594. * only update vmcs12->guest_cr0 on nested exit).
  1595. */
  1596. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  1597. vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
  1598. (vcpu->arch.cr0 & X86_CR0_TS);
  1599. vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
  1600. } else
  1601. vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
  1602. }
  1603. static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
  1604. {
  1605. unsigned long rflags, save_rflags;
  1606. if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
  1607. __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
  1608. rflags = vmcs_readl(GUEST_RFLAGS);
  1609. if (to_vmx(vcpu)->rmode.vm86_active) {
  1610. rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
  1611. save_rflags = to_vmx(vcpu)->rmode.save_rflags;
  1612. rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
  1613. }
  1614. to_vmx(vcpu)->rflags = rflags;
  1615. }
  1616. return to_vmx(vcpu)->rflags;
  1617. }
  1618. static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  1619. {
  1620. __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
  1621. to_vmx(vcpu)->rflags = rflags;
  1622. if (to_vmx(vcpu)->rmode.vm86_active) {
  1623. to_vmx(vcpu)->rmode.save_rflags = rflags;
  1624. rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  1625. }
  1626. vmcs_writel(GUEST_RFLAGS, rflags);
  1627. }
  1628. static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  1629. {
  1630. u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  1631. int ret = 0;
  1632. if (interruptibility & GUEST_INTR_STATE_STI)
  1633. ret |= KVM_X86_SHADOW_INT_STI;
  1634. if (interruptibility & GUEST_INTR_STATE_MOV_SS)
  1635. ret |= KVM_X86_SHADOW_INT_MOV_SS;
  1636. return ret & mask;
  1637. }
  1638. static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  1639. {
  1640. u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  1641. u32 interruptibility = interruptibility_old;
  1642. interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
  1643. if (mask & KVM_X86_SHADOW_INT_MOV_SS)
  1644. interruptibility |= GUEST_INTR_STATE_MOV_SS;
  1645. else if (mask & KVM_X86_SHADOW_INT_STI)
  1646. interruptibility |= GUEST_INTR_STATE_STI;
  1647. if ((interruptibility != interruptibility_old))
  1648. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
  1649. }
  1650. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  1651. {
  1652. unsigned long rip;
  1653. rip = kvm_rip_read(vcpu);
  1654. rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  1655. kvm_rip_write(vcpu, rip);
  1656. /* skipping an emulated instruction also counts */
  1657. vmx_set_interrupt_shadow(vcpu, 0);
  1658. }
  1659. /*
  1660. * KVM wants to inject page-faults which it got to the guest. This function
  1661. * checks whether in a nested guest, we need to inject them to L1 or L2.
  1662. */
  1663. static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
  1664. {
  1665. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  1666. if (!(vmcs12->exception_bitmap & (1u << nr)))
  1667. return 0;
  1668. nested_vmx_vmexit(vcpu);
  1669. return 1;
  1670. }
  1671. static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
  1672. bool has_error_code, u32 error_code,
  1673. bool reinject)
  1674. {
  1675. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1676. u32 intr_info = nr | INTR_INFO_VALID_MASK;
  1677. if (!reinject && is_guest_mode(vcpu) &&
  1678. nested_vmx_check_exception(vcpu, nr))
  1679. return;
  1680. if (has_error_code) {
  1681. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
  1682. intr_info |= INTR_INFO_DELIVER_CODE_MASK;
  1683. }
  1684. if (vmx->rmode.vm86_active) {
  1685. int inc_eip = 0;
  1686. if (kvm_exception_is_soft(nr))
  1687. inc_eip = vcpu->arch.event_exit_inst_len;
  1688. if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
  1689. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  1690. return;
  1691. }
  1692. if (kvm_exception_is_soft(nr)) {
  1693. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  1694. vmx->vcpu.arch.event_exit_inst_len);
  1695. intr_info |= INTR_TYPE_SOFT_EXCEPTION;
  1696. } else
  1697. intr_info |= INTR_TYPE_HARD_EXCEPTION;
  1698. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
  1699. }
  1700. static bool vmx_rdtscp_supported(void)
  1701. {
  1702. return cpu_has_vmx_rdtscp();
  1703. }
  1704. static bool vmx_invpcid_supported(void)
  1705. {
  1706. return cpu_has_vmx_invpcid() && enable_ept;
  1707. }
  1708. /*
  1709. * Swap MSR entry in host/guest MSR entry array.
  1710. */
  1711. static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
  1712. {
  1713. struct shared_msr_entry tmp;
  1714. tmp = vmx->guest_msrs[to];
  1715. vmx->guest_msrs[to] = vmx->guest_msrs[from];
  1716. vmx->guest_msrs[from] = tmp;
  1717. }
  1718. static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
  1719. {
  1720. unsigned long *msr_bitmap;
  1721. if (irqchip_in_kernel(vcpu->kvm) && apic_x2apic_mode(vcpu->arch.apic)) {
  1722. if (is_long_mode(vcpu))
  1723. msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
  1724. else
  1725. msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
  1726. } else {
  1727. if (is_long_mode(vcpu))
  1728. msr_bitmap = vmx_msr_bitmap_longmode;
  1729. else
  1730. msr_bitmap = vmx_msr_bitmap_legacy;
  1731. }
  1732. vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
  1733. }
  1734. /*
  1735. * Set up the vmcs to automatically save and restore system
  1736. * msrs. Don't touch the 64-bit msrs if the guest is in legacy
  1737. * mode, as fiddling with msrs is very expensive.
  1738. */
  1739. static void setup_msrs(struct vcpu_vmx *vmx)
  1740. {
  1741. int save_nmsrs, index;
  1742. save_nmsrs = 0;
  1743. #ifdef CONFIG_X86_64
  1744. if (is_long_mode(&vmx->vcpu)) {
  1745. index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
  1746. if (index >= 0)
  1747. move_msr_up(vmx, index, save_nmsrs++);
  1748. index = __find_msr_index(vmx, MSR_LSTAR);
  1749. if (index >= 0)
  1750. move_msr_up(vmx, index, save_nmsrs++);
  1751. index = __find_msr_index(vmx, MSR_CSTAR);
  1752. if (index >= 0)
  1753. move_msr_up(vmx, index, save_nmsrs++);
  1754. index = __find_msr_index(vmx, MSR_TSC_AUX);
  1755. if (index >= 0 && vmx->rdtscp_enabled)
  1756. move_msr_up(vmx, index, save_nmsrs++);
  1757. /*
  1758. * MSR_STAR is only needed on long mode guests, and only
  1759. * if efer.sce is enabled.
  1760. */
  1761. index = __find_msr_index(vmx, MSR_STAR);
  1762. if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
  1763. move_msr_up(vmx, index, save_nmsrs++);
  1764. }
  1765. #endif
  1766. index = __find_msr_index(vmx, MSR_EFER);
  1767. if (index >= 0 && update_transition_efer(vmx, index))
  1768. move_msr_up(vmx, index, save_nmsrs++);
  1769. vmx->save_nmsrs = save_nmsrs;
  1770. if (cpu_has_vmx_msr_bitmap())
  1771. vmx_set_msr_bitmap(&vmx->vcpu);
  1772. }
  1773. /*
  1774. * reads and returns guest's timestamp counter "register"
  1775. * guest_tsc = host_tsc + tsc_offset -- 21.3
  1776. */
  1777. static u64 guest_read_tsc(void)
  1778. {
  1779. u64 host_tsc, tsc_offset;
  1780. rdtscll(host_tsc);
  1781. tsc_offset = vmcs_read64(TSC_OFFSET);
  1782. return host_tsc + tsc_offset;
  1783. }
  1784. /*
  1785. * Like guest_read_tsc, but always returns L1's notion of the timestamp
  1786. * counter, even if a nested guest (L2) is currently running.
  1787. */
  1788. u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
  1789. {
  1790. u64 tsc_offset;
  1791. tsc_offset = is_guest_mode(vcpu) ?
  1792. to_vmx(vcpu)->nested.vmcs01_tsc_offset :
  1793. vmcs_read64(TSC_OFFSET);
  1794. return host_tsc + tsc_offset;
  1795. }
  1796. /*
  1797. * Engage any workarounds for mis-matched TSC rates. Currently limited to
  1798. * software catchup for faster rates on slower CPUs.
  1799. */
  1800. static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
  1801. {
  1802. if (!scale)
  1803. return;
  1804. if (user_tsc_khz > tsc_khz) {
  1805. vcpu->arch.tsc_catchup = 1;
  1806. vcpu->arch.tsc_always_catchup = 1;
  1807. } else
  1808. WARN(1, "user requested TSC rate below hardware speed\n");
  1809. }
  1810. static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
  1811. {
  1812. return vmcs_read64(TSC_OFFSET);
  1813. }
  1814. /*
  1815. * writes 'offset' into guest's timestamp counter offset register
  1816. */
  1817. static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
  1818. {
  1819. if (is_guest_mode(vcpu)) {
  1820. /*
  1821. * We're here if L1 chose not to trap WRMSR to TSC. According
  1822. * to the spec, this should set L1's TSC; The offset that L1
  1823. * set for L2 remains unchanged, and still needs to be added
  1824. * to the newly set TSC to get L2's TSC.
  1825. */
  1826. struct vmcs12 *vmcs12;
  1827. to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
  1828. /* recalculate vmcs02.TSC_OFFSET: */
  1829. vmcs12 = get_vmcs12(vcpu);
  1830. vmcs_write64(TSC_OFFSET, offset +
  1831. (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
  1832. vmcs12->tsc_offset : 0));
  1833. } else {
  1834. trace_kvm_write_tsc_offset(vcpu->vcpu_id,
  1835. vmcs_read64(TSC_OFFSET), offset);
  1836. vmcs_write64(TSC_OFFSET, offset);
  1837. }
  1838. }
  1839. static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
  1840. {
  1841. u64 offset = vmcs_read64(TSC_OFFSET);
  1842. vmcs_write64(TSC_OFFSET, offset + adjustment);
  1843. if (is_guest_mode(vcpu)) {
  1844. /* Even when running L2, the adjustment needs to apply to L1 */
  1845. to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
  1846. } else
  1847. trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
  1848. offset + adjustment);
  1849. }
  1850. static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
  1851. {
  1852. return target_tsc - native_read_tsc();
  1853. }
  1854. static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
  1855. {
  1856. struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
  1857. return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
  1858. }
  1859. /*
  1860. * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
  1861. * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
  1862. * all guests if the "nested" module option is off, and can also be disabled
  1863. * for a single guest by disabling its VMX cpuid bit.
  1864. */
  1865. static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
  1866. {
  1867. return nested && guest_cpuid_has_vmx(vcpu);
  1868. }
  1869. /*
  1870. * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
  1871. * returned for the various VMX controls MSRs when nested VMX is enabled.
  1872. * The same values should also be used to verify that vmcs12 control fields are
  1873. * valid during nested entry from L1 to L2.
  1874. * Each of these control msrs has a low and high 32-bit half: A low bit is on
  1875. * if the corresponding bit in the (32-bit) control field *must* be on, and a
  1876. * bit in the high half is on if the corresponding bit in the control field
  1877. * may be on. See also vmx_control_verify().
  1878. * TODO: allow these variables to be modified (downgraded) by module options
  1879. * or other means.
  1880. */
  1881. static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
  1882. static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
  1883. static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
  1884. static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
  1885. static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
  1886. static u32 nested_vmx_misc_low, nested_vmx_misc_high;
  1887. static u32 nested_vmx_ept_caps;
  1888. static __init void nested_vmx_setup_ctls_msrs(void)
  1889. {
  1890. /*
  1891. * Note that as a general rule, the high half of the MSRs (bits in
  1892. * the control fields which may be 1) should be initialized by the
  1893. * intersection of the underlying hardware's MSR (i.e., features which
  1894. * can be supported) and the list of features we want to expose -
  1895. * because they are known to be properly supported in our code.
  1896. * Also, usually, the low half of the MSRs (bits which must be 1) can
  1897. * be set to 0, meaning that L1 may turn off any of these bits. The
  1898. * reason is that if one of these bits is necessary, it will appear
  1899. * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
  1900. * fields of vmcs01 and vmcs02, will turn these bits off - and
  1901. * nested_vmx_exit_handled() will not pass related exits to L1.
  1902. * These rules have exceptions below.
  1903. */
  1904. /* pin-based controls */
  1905. rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
  1906. nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high);
  1907. /*
  1908. * According to the Intel spec, if bit 55 of VMX_BASIC is off (as it is
  1909. * in our case), bits 1, 2 and 4 (i.e., 0x16) must be 1 in this MSR.
  1910. */
  1911. nested_vmx_pinbased_ctls_low |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
  1912. nested_vmx_pinbased_ctls_high &= PIN_BASED_EXT_INTR_MASK |
  1913. PIN_BASED_NMI_EXITING | PIN_BASED_VIRTUAL_NMIS |
  1914. PIN_BASED_VMX_PREEMPTION_TIMER;
  1915. nested_vmx_pinbased_ctls_high |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
  1916. /*
  1917. * Exit controls
  1918. * If bit 55 of VMX_BASIC is off, bits 0-8 and 10, 11, 13, 14, 16 and
  1919. * 17 must be 1.
  1920. */
  1921. rdmsr(MSR_IA32_VMX_EXIT_CTLS,
  1922. nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high);
  1923. nested_vmx_exit_ctls_low = VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
  1924. /* Note that guest use of VM_EXIT_ACK_INTR_ON_EXIT is not supported. */
  1925. nested_vmx_exit_ctls_high &=
  1926. #ifdef CONFIG_X86_64
  1927. VM_EXIT_HOST_ADDR_SPACE_SIZE |
  1928. #endif
  1929. VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT |
  1930. VM_EXIT_SAVE_VMX_PREEMPTION_TIMER;
  1931. if (!(nested_vmx_pinbased_ctls_high & PIN_BASED_VMX_PREEMPTION_TIMER) ||
  1932. !(nested_vmx_exit_ctls_high & VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)) {
  1933. nested_vmx_exit_ctls_high &= ~VM_EXIT_SAVE_VMX_PREEMPTION_TIMER;
  1934. nested_vmx_pinbased_ctls_high &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
  1935. }
  1936. nested_vmx_exit_ctls_high |= (VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
  1937. VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER);
  1938. /* entry controls */
  1939. rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
  1940. nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
  1941. /* If bit 55 of VMX_BASIC is off, bits 0-8 and 12 must be 1. */
  1942. nested_vmx_entry_ctls_low = VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
  1943. nested_vmx_entry_ctls_high &=
  1944. #ifdef CONFIG_X86_64
  1945. VM_ENTRY_IA32E_MODE |
  1946. #endif
  1947. VM_ENTRY_LOAD_IA32_PAT;
  1948. nested_vmx_entry_ctls_high |= (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR |
  1949. VM_ENTRY_LOAD_IA32_EFER);
  1950. /* cpu-based controls */
  1951. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
  1952. nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
  1953. nested_vmx_procbased_ctls_low = 0;
  1954. nested_vmx_procbased_ctls_high &=
  1955. CPU_BASED_VIRTUAL_INTR_PENDING |
  1956. CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
  1957. CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
  1958. CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
  1959. CPU_BASED_CR3_STORE_EXITING |
  1960. #ifdef CONFIG_X86_64
  1961. CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
  1962. #endif
  1963. CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
  1964. CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
  1965. CPU_BASED_RDPMC_EXITING | CPU_BASED_RDTSC_EXITING |
  1966. CPU_BASED_PAUSE_EXITING |
  1967. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  1968. /*
  1969. * We can allow some features even when not supported by the
  1970. * hardware. For example, L1 can specify an MSR bitmap - and we
  1971. * can use it to avoid exits to L1 - even when L0 runs L2
  1972. * without MSR bitmaps.
  1973. */
  1974. nested_vmx_procbased_ctls_high |= CPU_BASED_USE_MSR_BITMAPS;
  1975. /* secondary cpu-based controls */
  1976. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
  1977. nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
  1978. nested_vmx_secondary_ctls_low = 0;
  1979. nested_vmx_secondary_ctls_high &=
  1980. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
  1981. SECONDARY_EXEC_UNRESTRICTED_GUEST |
  1982. SECONDARY_EXEC_WBINVD_EXITING;
  1983. if (enable_ept) {
  1984. /* nested EPT: emulate EPT also to L1 */
  1985. nested_vmx_secondary_ctls_high |= SECONDARY_EXEC_ENABLE_EPT;
  1986. nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
  1987. VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
  1988. VMX_EPT_INVEPT_BIT;
  1989. nested_vmx_ept_caps &= vmx_capability.ept;
  1990. /*
  1991. * Since invept is completely emulated we support both global
  1992. * and context invalidation independent of what host cpu
  1993. * supports
  1994. */
  1995. nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
  1996. VMX_EPT_EXTENT_CONTEXT_BIT;
  1997. } else
  1998. nested_vmx_ept_caps = 0;
  1999. /* miscellaneous data */
  2000. rdmsr(MSR_IA32_VMX_MISC, nested_vmx_misc_low, nested_vmx_misc_high);
  2001. nested_vmx_misc_low &= VMX_MISC_PREEMPTION_TIMER_RATE_MASK |
  2002. VMX_MISC_SAVE_EFER_LMA;
  2003. nested_vmx_misc_high = 0;
  2004. }
  2005. static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
  2006. {
  2007. /*
  2008. * Bits 0 in high must be 0, and bits 1 in low must be 1.
  2009. */
  2010. return ((control & high) | low) == control;
  2011. }
  2012. static inline u64 vmx_control_msr(u32 low, u32 high)
  2013. {
  2014. return low | ((u64)high << 32);
  2015. }
  2016. /*
  2017. * If we allow our guest to use VMX instructions (i.e., nested VMX), we should
  2018. * also let it use VMX-specific MSRs.
  2019. * vmx_get_vmx_msr() and vmx_set_vmx_msr() return 1 when we handled a
  2020. * VMX-specific MSR, or 0 when we haven't (and the caller should handle it
  2021. * like all other MSRs).
  2022. */
  2023. static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  2024. {
  2025. if (!nested_vmx_allowed(vcpu) && msr_index >= MSR_IA32_VMX_BASIC &&
  2026. msr_index <= MSR_IA32_VMX_TRUE_ENTRY_CTLS) {
  2027. /*
  2028. * According to the spec, processors which do not support VMX
  2029. * should throw a #GP(0) when VMX capability MSRs are read.
  2030. */
  2031. kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
  2032. return 1;
  2033. }
  2034. switch (msr_index) {
  2035. case MSR_IA32_FEATURE_CONTROL:
  2036. if (nested_vmx_allowed(vcpu)) {
  2037. *pdata = to_vmx(vcpu)->nested.msr_ia32_feature_control;
  2038. break;
  2039. }
  2040. return 0;
  2041. case MSR_IA32_VMX_BASIC:
  2042. /*
  2043. * This MSR reports some information about VMX support. We
  2044. * should return information about the VMX we emulate for the
  2045. * guest, and the VMCS structure we give it - not about the
  2046. * VMX support of the underlying hardware.
  2047. */
  2048. *pdata = VMCS12_REVISION |
  2049. ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
  2050. (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
  2051. break;
  2052. case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
  2053. case MSR_IA32_VMX_PINBASED_CTLS:
  2054. *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
  2055. nested_vmx_pinbased_ctls_high);
  2056. break;
  2057. case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
  2058. case MSR_IA32_VMX_PROCBASED_CTLS:
  2059. *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
  2060. nested_vmx_procbased_ctls_high);
  2061. break;
  2062. case MSR_IA32_VMX_TRUE_EXIT_CTLS:
  2063. case MSR_IA32_VMX_EXIT_CTLS:
  2064. *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
  2065. nested_vmx_exit_ctls_high);
  2066. break;
  2067. case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
  2068. case MSR_IA32_VMX_ENTRY_CTLS:
  2069. *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
  2070. nested_vmx_entry_ctls_high);
  2071. break;
  2072. case MSR_IA32_VMX_MISC:
  2073. *pdata = vmx_control_msr(nested_vmx_misc_low,
  2074. nested_vmx_misc_high);
  2075. break;
  2076. /*
  2077. * These MSRs specify bits which the guest must keep fixed (on or off)
  2078. * while L1 is in VMXON mode (in L1's root mode, or running an L2).
  2079. * We picked the standard core2 setting.
  2080. */
  2081. #define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
  2082. #define VMXON_CR4_ALWAYSON X86_CR4_VMXE
  2083. case MSR_IA32_VMX_CR0_FIXED0:
  2084. *pdata = VMXON_CR0_ALWAYSON;
  2085. break;
  2086. case MSR_IA32_VMX_CR0_FIXED1:
  2087. *pdata = -1ULL;
  2088. break;
  2089. case MSR_IA32_VMX_CR4_FIXED0:
  2090. *pdata = VMXON_CR4_ALWAYSON;
  2091. break;
  2092. case MSR_IA32_VMX_CR4_FIXED1:
  2093. *pdata = -1ULL;
  2094. break;
  2095. case MSR_IA32_VMX_VMCS_ENUM:
  2096. *pdata = 0x1f;
  2097. break;
  2098. case MSR_IA32_VMX_PROCBASED_CTLS2:
  2099. *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
  2100. nested_vmx_secondary_ctls_high);
  2101. break;
  2102. case MSR_IA32_VMX_EPT_VPID_CAP:
  2103. /* Currently, no nested vpid support */
  2104. *pdata = nested_vmx_ept_caps;
  2105. break;
  2106. default:
  2107. return 0;
  2108. }
  2109. return 1;
  2110. }
  2111. static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
  2112. {
  2113. u32 msr_index = msr_info->index;
  2114. u64 data = msr_info->data;
  2115. bool host_initialized = msr_info->host_initiated;
  2116. if (!nested_vmx_allowed(vcpu))
  2117. return 0;
  2118. if (msr_index == MSR_IA32_FEATURE_CONTROL) {
  2119. if (!host_initialized &&
  2120. to_vmx(vcpu)->nested.msr_ia32_feature_control
  2121. & FEATURE_CONTROL_LOCKED)
  2122. return 0;
  2123. to_vmx(vcpu)->nested.msr_ia32_feature_control = data;
  2124. return 1;
  2125. }
  2126. /*
  2127. * No need to treat VMX capability MSRs specially: If we don't handle
  2128. * them, handle_wrmsr will #GP(0), which is correct (they are readonly)
  2129. */
  2130. return 0;
  2131. }
  2132. /*
  2133. * Reads an msr value (of 'msr_index') into 'pdata'.
  2134. * Returns 0 on success, non-0 otherwise.
  2135. * Assumes vcpu_load() was already called.
  2136. */
  2137. static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  2138. {
  2139. u64 data;
  2140. struct shared_msr_entry *msr;
  2141. if (!pdata) {
  2142. printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
  2143. return -EINVAL;
  2144. }
  2145. switch (msr_index) {
  2146. #ifdef CONFIG_X86_64
  2147. case MSR_FS_BASE:
  2148. data = vmcs_readl(GUEST_FS_BASE);
  2149. break;
  2150. case MSR_GS_BASE:
  2151. data = vmcs_readl(GUEST_GS_BASE);
  2152. break;
  2153. case MSR_KERNEL_GS_BASE:
  2154. vmx_load_host_state(to_vmx(vcpu));
  2155. data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
  2156. break;
  2157. #endif
  2158. case MSR_EFER:
  2159. return kvm_get_msr_common(vcpu, msr_index, pdata);
  2160. case MSR_IA32_TSC:
  2161. data = guest_read_tsc();
  2162. break;
  2163. case MSR_IA32_SYSENTER_CS:
  2164. data = vmcs_read32(GUEST_SYSENTER_CS);
  2165. break;
  2166. case MSR_IA32_SYSENTER_EIP:
  2167. data = vmcs_readl(GUEST_SYSENTER_EIP);
  2168. break;
  2169. case MSR_IA32_SYSENTER_ESP:
  2170. data = vmcs_readl(GUEST_SYSENTER_ESP);
  2171. break;
  2172. case MSR_TSC_AUX:
  2173. if (!to_vmx(vcpu)->rdtscp_enabled)
  2174. return 1;
  2175. /* Otherwise falls through */
  2176. default:
  2177. if (vmx_get_vmx_msr(vcpu, msr_index, pdata))
  2178. return 0;
  2179. msr = find_msr_entry(to_vmx(vcpu), msr_index);
  2180. if (msr) {
  2181. data = msr->data;
  2182. break;
  2183. }
  2184. return kvm_get_msr_common(vcpu, msr_index, pdata);
  2185. }
  2186. *pdata = data;
  2187. return 0;
  2188. }
  2189. /*
  2190. * Writes msr value into into the appropriate "register".
  2191. * Returns 0 on success, non-0 otherwise.
  2192. * Assumes vcpu_load() was already called.
  2193. */
  2194. static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
  2195. {
  2196. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2197. struct shared_msr_entry *msr;
  2198. int ret = 0;
  2199. u32 msr_index = msr_info->index;
  2200. u64 data = msr_info->data;
  2201. switch (msr_index) {
  2202. case MSR_EFER:
  2203. ret = kvm_set_msr_common(vcpu, msr_info);
  2204. break;
  2205. #ifdef CONFIG_X86_64
  2206. case MSR_FS_BASE:
  2207. vmx_segment_cache_clear(vmx);
  2208. vmcs_writel(GUEST_FS_BASE, data);
  2209. break;
  2210. case MSR_GS_BASE:
  2211. vmx_segment_cache_clear(vmx);
  2212. vmcs_writel(GUEST_GS_BASE, data);
  2213. break;
  2214. case MSR_KERNEL_GS_BASE:
  2215. vmx_load_host_state(vmx);
  2216. vmx->msr_guest_kernel_gs_base = data;
  2217. break;
  2218. #endif
  2219. case MSR_IA32_SYSENTER_CS:
  2220. vmcs_write32(GUEST_SYSENTER_CS, data);
  2221. break;
  2222. case MSR_IA32_SYSENTER_EIP:
  2223. vmcs_writel(GUEST_SYSENTER_EIP, data);
  2224. break;
  2225. case MSR_IA32_SYSENTER_ESP:
  2226. vmcs_writel(GUEST_SYSENTER_ESP, data);
  2227. break;
  2228. case MSR_IA32_TSC:
  2229. kvm_write_tsc(vcpu, msr_info);
  2230. break;
  2231. case MSR_IA32_CR_PAT:
  2232. if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
  2233. vmcs_write64(GUEST_IA32_PAT, data);
  2234. vcpu->arch.pat = data;
  2235. break;
  2236. }
  2237. ret = kvm_set_msr_common(vcpu, msr_info);
  2238. break;
  2239. case MSR_IA32_TSC_ADJUST:
  2240. ret = kvm_set_msr_common(vcpu, msr_info);
  2241. break;
  2242. case MSR_TSC_AUX:
  2243. if (!vmx->rdtscp_enabled)
  2244. return 1;
  2245. /* Check reserved bit, higher 32 bits should be zero */
  2246. if ((data >> 32) != 0)
  2247. return 1;
  2248. /* Otherwise falls through */
  2249. default:
  2250. if (vmx_set_vmx_msr(vcpu, msr_info))
  2251. break;
  2252. msr = find_msr_entry(vmx, msr_index);
  2253. if (msr) {
  2254. msr->data = data;
  2255. if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
  2256. preempt_disable();
  2257. kvm_set_shared_msr(msr->index, msr->data,
  2258. msr->mask);
  2259. preempt_enable();
  2260. }
  2261. break;
  2262. }
  2263. ret = kvm_set_msr_common(vcpu, msr_info);
  2264. }
  2265. return ret;
  2266. }
  2267. static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
  2268. {
  2269. __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
  2270. switch (reg) {
  2271. case VCPU_REGS_RSP:
  2272. vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
  2273. break;
  2274. case VCPU_REGS_RIP:
  2275. vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
  2276. break;
  2277. case VCPU_EXREG_PDPTR:
  2278. if (enable_ept)
  2279. ept_save_pdptrs(vcpu);
  2280. break;
  2281. default:
  2282. break;
  2283. }
  2284. }
  2285. static __init int cpu_has_kvm_support(void)
  2286. {
  2287. return cpu_has_vmx();
  2288. }
  2289. static __init int vmx_disabled_by_bios(void)
  2290. {
  2291. u64 msr;
  2292. rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
  2293. if (msr & FEATURE_CONTROL_LOCKED) {
  2294. /* launched w/ TXT and VMX disabled */
  2295. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
  2296. && tboot_enabled())
  2297. return 1;
  2298. /* launched w/o TXT and VMX only enabled w/ TXT */
  2299. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
  2300. && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
  2301. && !tboot_enabled()) {
  2302. printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
  2303. "activate TXT before enabling KVM\n");
  2304. return 1;
  2305. }
  2306. /* launched w/o TXT and VMX disabled */
  2307. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
  2308. && !tboot_enabled())
  2309. return 1;
  2310. }
  2311. return 0;
  2312. }
  2313. static void kvm_cpu_vmxon(u64 addr)
  2314. {
  2315. asm volatile (ASM_VMX_VMXON_RAX
  2316. : : "a"(&addr), "m"(addr)
  2317. : "memory", "cc");
  2318. }
  2319. static int hardware_enable(void *garbage)
  2320. {
  2321. int cpu = raw_smp_processor_id();
  2322. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  2323. u64 old, test_bits;
  2324. if (read_cr4() & X86_CR4_VMXE)
  2325. return -EBUSY;
  2326. INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
  2327. /*
  2328. * Now we can enable the vmclear operation in kdump
  2329. * since the loaded_vmcss_on_cpu list on this cpu
  2330. * has been initialized.
  2331. *
  2332. * Though the cpu is not in VMX operation now, there
  2333. * is no problem to enable the vmclear operation
  2334. * for the loaded_vmcss_on_cpu list is empty!
  2335. */
  2336. crash_enable_local_vmclear(cpu);
  2337. rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
  2338. test_bits = FEATURE_CONTROL_LOCKED;
  2339. test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
  2340. if (tboot_enabled())
  2341. test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
  2342. if ((old & test_bits) != test_bits) {
  2343. /* enable and lock */
  2344. wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
  2345. }
  2346. write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
  2347. if (vmm_exclusive) {
  2348. kvm_cpu_vmxon(phys_addr);
  2349. ept_sync_global();
  2350. }
  2351. native_store_gdt(&__get_cpu_var(host_gdt));
  2352. return 0;
  2353. }
  2354. static void vmclear_local_loaded_vmcss(void)
  2355. {
  2356. int cpu = raw_smp_processor_id();
  2357. struct loaded_vmcs *v, *n;
  2358. list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
  2359. loaded_vmcss_on_cpu_link)
  2360. __loaded_vmcs_clear(v);
  2361. }
  2362. /* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
  2363. * tricks.
  2364. */
  2365. static void kvm_cpu_vmxoff(void)
  2366. {
  2367. asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
  2368. }
  2369. static void hardware_disable(void *garbage)
  2370. {
  2371. if (vmm_exclusive) {
  2372. vmclear_local_loaded_vmcss();
  2373. kvm_cpu_vmxoff();
  2374. }
  2375. write_cr4(read_cr4() & ~X86_CR4_VMXE);
  2376. }
  2377. static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
  2378. u32 msr, u32 *result)
  2379. {
  2380. u32 vmx_msr_low, vmx_msr_high;
  2381. u32 ctl = ctl_min | ctl_opt;
  2382. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  2383. ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
  2384. ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
  2385. /* Ensure minimum (required) set of control bits are supported. */
  2386. if (ctl_min & ~ctl)
  2387. return -EIO;
  2388. *result = ctl;
  2389. return 0;
  2390. }
  2391. static __init bool allow_1_setting(u32 msr, u32 ctl)
  2392. {
  2393. u32 vmx_msr_low, vmx_msr_high;
  2394. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  2395. return vmx_msr_high & ctl;
  2396. }
  2397. static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
  2398. {
  2399. u32 vmx_msr_low, vmx_msr_high;
  2400. u32 min, opt, min2, opt2;
  2401. u32 _pin_based_exec_control = 0;
  2402. u32 _cpu_based_exec_control = 0;
  2403. u32 _cpu_based_2nd_exec_control = 0;
  2404. u32 _vmexit_control = 0;
  2405. u32 _vmentry_control = 0;
  2406. min = CPU_BASED_HLT_EXITING |
  2407. #ifdef CONFIG_X86_64
  2408. CPU_BASED_CR8_LOAD_EXITING |
  2409. CPU_BASED_CR8_STORE_EXITING |
  2410. #endif
  2411. CPU_BASED_CR3_LOAD_EXITING |
  2412. CPU_BASED_CR3_STORE_EXITING |
  2413. CPU_BASED_USE_IO_BITMAPS |
  2414. CPU_BASED_MOV_DR_EXITING |
  2415. CPU_BASED_USE_TSC_OFFSETING |
  2416. CPU_BASED_MWAIT_EXITING |
  2417. CPU_BASED_MONITOR_EXITING |
  2418. CPU_BASED_INVLPG_EXITING |
  2419. CPU_BASED_RDPMC_EXITING;
  2420. opt = CPU_BASED_TPR_SHADOW |
  2421. CPU_BASED_USE_MSR_BITMAPS |
  2422. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  2423. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
  2424. &_cpu_based_exec_control) < 0)
  2425. return -EIO;
  2426. #ifdef CONFIG_X86_64
  2427. if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
  2428. _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
  2429. ~CPU_BASED_CR8_STORE_EXITING;
  2430. #endif
  2431. if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
  2432. min2 = 0;
  2433. opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
  2434. SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
  2435. SECONDARY_EXEC_WBINVD_EXITING |
  2436. SECONDARY_EXEC_ENABLE_VPID |
  2437. SECONDARY_EXEC_ENABLE_EPT |
  2438. SECONDARY_EXEC_UNRESTRICTED_GUEST |
  2439. SECONDARY_EXEC_PAUSE_LOOP_EXITING |
  2440. SECONDARY_EXEC_RDTSCP |
  2441. SECONDARY_EXEC_ENABLE_INVPCID |
  2442. SECONDARY_EXEC_APIC_REGISTER_VIRT |
  2443. SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
  2444. SECONDARY_EXEC_SHADOW_VMCS;
  2445. if (adjust_vmx_controls(min2, opt2,
  2446. MSR_IA32_VMX_PROCBASED_CTLS2,
  2447. &_cpu_based_2nd_exec_control) < 0)
  2448. return -EIO;
  2449. }
  2450. #ifndef CONFIG_X86_64
  2451. if (!(_cpu_based_2nd_exec_control &
  2452. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
  2453. _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
  2454. #endif
  2455. if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
  2456. _cpu_based_2nd_exec_control &= ~(
  2457. SECONDARY_EXEC_APIC_REGISTER_VIRT |
  2458. SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
  2459. SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
  2460. if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
  2461. /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
  2462. enabled */
  2463. _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
  2464. CPU_BASED_CR3_STORE_EXITING |
  2465. CPU_BASED_INVLPG_EXITING);
  2466. rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
  2467. vmx_capability.ept, vmx_capability.vpid);
  2468. }
  2469. min = 0;
  2470. #ifdef CONFIG_X86_64
  2471. min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
  2472. #endif
  2473. opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
  2474. VM_EXIT_ACK_INTR_ON_EXIT;
  2475. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
  2476. &_vmexit_control) < 0)
  2477. return -EIO;
  2478. min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
  2479. opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR;
  2480. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
  2481. &_pin_based_exec_control) < 0)
  2482. return -EIO;
  2483. if (!(_cpu_based_2nd_exec_control &
  2484. SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
  2485. !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
  2486. _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
  2487. min = 0;
  2488. opt = VM_ENTRY_LOAD_IA32_PAT;
  2489. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
  2490. &_vmentry_control) < 0)
  2491. return -EIO;
  2492. rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
  2493. /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
  2494. if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
  2495. return -EIO;
  2496. #ifdef CONFIG_X86_64
  2497. /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
  2498. if (vmx_msr_high & (1u<<16))
  2499. return -EIO;
  2500. #endif
  2501. /* Require Write-Back (WB) memory type for VMCS accesses. */
  2502. if (((vmx_msr_high >> 18) & 15) != 6)
  2503. return -EIO;
  2504. vmcs_conf->size = vmx_msr_high & 0x1fff;
  2505. vmcs_conf->order = get_order(vmcs_config.size);
  2506. vmcs_conf->revision_id = vmx_msr_low;
  2507. vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
  2508. vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
  2509. vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
  2510. vmcs_conf->vmexit_ctrl = _vmexit_control;
  2511. vmcs_conf->vmentry_ctrl = _vmentry_control;
  2512. cpu_has_load_ia32_efer =
  2513. allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
  2514. VM_ENTRY_LOAD_IA32_EFER)
  2515. && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
  2516. VM_EXIT_LOAD_IA32_EFER);
  2517. cpu_has_load_perf_global_ctrl =
  2518. allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
  2519. VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
  2520. && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
  2521. VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
  2522. /*
  2523. * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
  2524. * but due to arrata below it can't be used. Workaround is to use
  2525. * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
  2526. *
  2527. * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
  2528. *
  2529. * AAK155 (model 26)
  2530. * AAP115 (model 30)
  2531. * AAT100 (model 37)
  2532. * BC86,AAY89,BD102 (model 44)
  2533. * BA97 (model 46)
  2534. *
  2535. */
  2536. if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
  2537. switch (boot_cpu_data.x86_model) {
  2538. case 26:
  2539. case 30:
  2540. case 37:
  2541. case 44:
  2542. case 46:
  2543. cpu_has_load_perf_global_ctrl = false;
  2544. printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
  2545. "does not work properly. Using workaround\n");
  2546. break;
  2547. default:
  2548. break;
  2549. }
  2550. }
  2551. return 0;
  2552. }
  2553. static struct vmcs *alloc_vmcs_cpu(int cpu)
  2554. {
  2555. int node = cpu_to_node(cpu);
  2556. struct page *pages;
  2557. struct vmcs *vmcs;
  2558. pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
  2559. if (!pages)
  2560. return NULL;
  2561. vmcs = page_address(pages);
  2562. memset(vmcs, 0, vmcs_config.size);
  2563. vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
  2564. return vmcs;
  2565. }
  2566. static struct vmcs *alloc_vmcs(void)
  2567. {
  2568. return alloc_vmcs_cpu(raw_smp_processor_id());
  2569. }
  2570. static void free_vmcs(struct vmcs *vmcs)
  2571. {
  2572. free_pages((unsigned long)vmcs, vmcs_config.order);
  2573. }
  2574. /*
  2575. * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
  2576. */
  2577. static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
  2578. {
  2579. if (!loaded_vmcs->vmcs)
  2580. return;
  2581. loaded_vmcs_clear(loaded_vmcs);
  2582. free_vmcs(loaded_vmcs->vmcs);
  2583. loaded_vmcs->vmcs = NULL;
  2584. }
  2585. static void free_kvm_area(void)
  2586. {
  2587. int cpu;
  2588. for_each_possible_cpu(cpu) {
  2589. free_vmcs(per_cpu(vmxarea, cpu));
  2590. per_cpu(vmxarea, cpu) = NULL;
  2591. }
  2592. }
  2593. static __init int alloc_kvm_area(void)
  2594. {
  2595. int cpu;
  2596. for_each_possible_cpu(cpu) {
  2597. struct vmcs *vmcs;
  2598. vmcs = alloc_vmcs_cpu(cpu);
  2599. if (!vmcs) {
  2600. free_kvm_area();
  2601. return -ENOMEM;
  2602. }
  2603. per_cpu(vmxarea, cpu) = vmcs;
  2604. }
  2605. return 0;
  2606. }
  2607. static __init int hardware_setup(void)
  2608. {
  2609. if (setup_vmcs_config(&vmcs_config) < 0)
  2610. return -EIO;
  2611. if (boot_cpu_has(X86_FEATURE_NX))
  2612. kvm_enable_efer_bits(EFER_NX);
  2613. if (!cpu_has_vmx_vpid())
  2614. enable_vpid = 0;
  2615. if (!cpu_has_vmx_shadow_vmcs())
  2616. enable_shadow_vmcs = 0;
  2617. if (!cpu_has_vmx_ept() ||
  2618. !cpu_has_vmx_ept_4levels()) {
  2619. enable_ept = 0;
  2620. enable_unrestricted_guest = 0;
  2621. enable_ept_ad_bits = 0;
  2622. }
  2623. if (!cpu_has_vmx_ept_ad_bits())
  2624. enable_ept_ad_bits = 0;
  2625. if (!cpu_has_vmx_unrestricted_guest())
  2626. enable_unrestricted_guest = 0;
  2627. if (!cpu_has_vmx_flexpriority())
  2628. flexpriority_enabled = 0;
  2629. if (!cpu_has_vmx_tpr_shadow())
  2630. kvm_x86_ops->update_cr8_intercept = NULL;
  2631. if (enable_ept && !cpu_has_vmx_ept_2m_page())
  2632. kvm_disable_largepages();
  2633. if (!cpu_has_vmx_ple())
  2634. ple_gap = 0;
  2635. if (!cpu_has_vmx_apicv())
  2636. enable_apicv = 0;
  2637. if (enable_apicv)
  2638. kvm_x86_ops->update_cr8_intercept = NULL;
  2639. else {
  2640. kvm_x86_ops->hwapic_irr_update = NULL;
  2641. kvm_x86_ops->deliver_posted_interrupt = NULL;
  2642. kvm_x86_ops->sync_pir_to_irr = vmx_sync_pir_to_irr_dummy;
  2643. }
  2644. if (nested)
  2645. nested_vmx_setup_ctls_msrs();
  2646. return alloc_kvm_area();
  2647. }
  2648. static __exit void hardware_unsetup(void)
  2649. {
  2650. free_kvm_area();
  2651. }
  2652. static bool emulation_required(struct kvm_vcpu *vcpu)
  2653. {
  2654. return emulate_invalid_guest_state && !guest_state_valid(vcpu);
  2655. }
  2656. static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
  2657. struct kvm_segment *save)
  2658. {
  2659. if (!emulate_invalid_guest_state) {
  2660. /*
  2661. * CS and SS RPL should be equal during guest entry according
  2662. * to VMX spec, but in reality it is not always so. Since vcpu
  2663. * is in the middle of the transition from real mode to
  2664. * protected mode it is safe to assume that RPL 0 is a good
  2665. * default value.
  2666. */
  2667. if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
  2668. save->selector &= ~SELECTOR_RPL_MASK;
  2669. save->dpl = save->selector & SELECTOR_RPL_MASK;
  2670. save->s = 1;
  2671. }
  2672. vmx_set_segment(vcpu, save, seg);
  2673. }
  2674. static void enter_pmode(struct kvm_vcpu *vcpu)
  2675. {
  2676. unsigned long flags;
  2677. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2678. /*
  2679. * Update real mode segment cache. It may be not up-to-date if sement
  2680. * register was written while vcpu was in a guest mode.
  2681. */
  2682. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
  2683. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
  2684. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
  2685. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
  2686. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
  2687. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
  2688. vmx->rmode.vm86_active = 0;
  2689. vmx_segment_cache_clear(vmx);
  2690. vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
  2691. flags = vmcs_readl(GUEST_RFLAGS);
  2692. flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
  2693. flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
  2694. vmcs_writel(GUEST_RFLAGS, flags);
  2695. vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
  2696. (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
  2697. update_exception_bitmap(vcpu);
  2698. fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
  2699. fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
  2700. fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
  2701. fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
  2702. fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
  2703. fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
  2704. /* CPL is always 0 when CPU enters protected mode */
  2705. __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
  2706. vmx->cpl = 0;
  2707. }
  2708. static void fix_rmode_seg(int seg, struct kvm_segment *save)
  2709. {
  2710. const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  2711. struct kvm_segment var = *save;
  2712. var.dpl = 0x3;
  2713. if (seg == VCPU_SREG_CS)
  2714. var.type = 0x3;
  2715. if (!emulate_invalid_guest_state) {
  2716. var.selector = var.base >> 4;
  2717. var.base = var.base & 0xffff0;
  2718. var.limit = 0xffff;
  2719. var.g = 0;
  2720. var.db = 0;
  2721. var.present = 1;
  2722. var.s = 1;
  2723. var.l = 0;
  2724. var.unusable = 0;
  2725. var.type = 0x3;
  2726. var.avl = 0;
  2727. if (save->base & 0xf)
  2728. printk_once(KERN_WARNING "kvm: segment base is not "
  2729. "paragraph aligned when entering "
  2730. "protected mode (seg=%d)", seg);
  2731. }
  2732. vmcs_write16(sf->selector, var.selector);
  2733. vmcs_write32(sf->base, var.base);
  2734. vmcs_write32(sf->limit, var.limit);
  2735. vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
  2736. }
  2737. static void enter_rmode(struct kvm_vcpu *vcpu)
  2738. {
  2739. unsigned long flags;
  2740. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2741. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
  2742. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
  2743. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
  2744. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
  2745. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
  2746. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
  2747. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
  2748. vmx->rmode.vm86_active = 1;
  2749. /*
  2750. * Very old userspace does not call KVM_SET_TSS_ADDR before entering
  2751. * vcpu. Warn the user that an update is overdue.
  2752. */
  2753. if (!vcpu->kvm->arch.tss_addr)
  2754. printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
  2755. "called before entering vcpu\n");
  2756. vmx_segment_cache_clear(vmx);
  2757. vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
  2758. vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
  2759. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  2760. flags = vmcs_readl(GUEST_RFLAGS);
  2761. vmx->rmode.save_rflags = flags;
  2762. flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  2763. vmcs_writel(GUEST_RFLAGS, flags);
  2764. vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
  2765. update_exception_bitmap(vcpu);
  2766. fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
  2767. fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
  2768. fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
  2769. fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
  2770. fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
  2771. fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
  2772. kvm_mmu_reset_context(vcpu);
  2773. }
  2774. static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  2775. {
  2776. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2777. struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
  2778. if (!msr)
  2779. return;
  2780. /*
  2781. * Force kernel_gs_base reloading before EFER changes, as control
  2782. * of this msr depends on is_long_mode().
  2783. */
  2784. vmx_load_host_state(to_vmx(vcpu));
  2785. vcpu->arch.efer = efer;
  2786. if (efer & EFER_LMA) {
  2787. vmcs_write32(VM_ENTRY_CONTROLS,
  2788. vmcs_read32(VM_ENTRY_CONTROLS) |
  2789. VM_ENTRY_IA32E_MODE);
  2790. msr->data = efer;
  2791. } else {
  2792. vmcs_write32(VM_ENTRY_CONTROLS,
  2793. vmcs_read32(VM_ENTRY_CONTROLS) &
  2794. ~VM_ENTRY_IA32E_MODE);
  2795. msr->data = efer & ~EFER_LME;
  2796. }
  2797. setup_msrs(vmx);
  2798. }
  2799. #ifdef CONFIG_X86_64
  2800. static void enter_lmode(struct kvm_vcpu *vcpu)
  2801. {
  2802. u32 guest_tr_ar;
  2803. vmx_segment_cache_clear(to_vmx(vcpu));
  2804. guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
  2805. if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
  2806. pr_debug_ratelimited("%s: tss fixup for long mode. \n",
  2807. __func__);
  2808. vmcs_write32(GUEST_TR_AR_BYTES,
  2809. (guest_tr_ar & ~AR_TYPE_MASK)
  2810. | AR_TYPE_BUSY_64_TSS);
  2811. }
  2812. vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
  2813. }
  2814. static void exit_lmode(struct kvm_vcpu *vcpu)
  2815. {
  2816. vmcs_write32(VM_ENTRY_CONTROLS,
  2817. vmcs_read32(VM_ENTRY_CONTROLS)
  2818. & ~VM_ENTRY_IA32E_MODE);
  2819. vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
  2820. }
  2821. #endif
  2822. static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
  2823. {
  2824. vpid_sync_context(to_vmx(vcpu));
  2825. if (enable_ept) {
  2826. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2827. return;
  2828. ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
  2829. }
  2830. }
  2831. static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
  2832. {
  2833. ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
  2834. vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
  2835. vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
  2836. }
  2837. static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
  2838. {
  2839. if (enable_ept && is_paging(vcpu))
  2840. vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
  2841. __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
  2842. }
  2843. static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  2844. {
  2845. ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
  2846. vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
  2847. vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
  2848. }
  2849. static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
  2850. {
  2851. struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
  2852. if (!test_bit(VCPU_EXREG_PDPTR,
  2853. (unsigned long *)&vcpu->arch.regs_dirty))
  2854. return;
  2855. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  2856. vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
  2857. vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
  2858. vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
  2859. vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
  2860. }
  2861. }
  2862. static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
  2863. {
  2864. struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
  2865. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  2866. mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
  2867. mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
  2868. mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
  2869. mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
  2870. }
  2871. __set_bit(VCPU_EXREG_PDPTR,
  2872. (unsigned long *)&vcpu->arch.regs_avail);
  2873. __set_bit(VCPU_EXREG_PDPTR,
  2874. (unsigned long *)&vcpu->arch.regs_dirty);
  2875. }
  2876. static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
  2877. static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
  2878. unsigned long cr0,
  2879. struct kvm_vcpu *vcpu)
  2880. {
  2881. if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
  2882. vmx_decache_cr3(vcpu);
  2883. if (!(cr0 & X86_CR0_PG)) {
  2884. /* From paging/starting to nonpaging */
  2885. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  2886. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
  2887. (CPU_BASED_CR3_LOAD_EXITING |
  2888. CPU_BASED_CR3_STORE_EXITING));
  2889. vcpu->arch.cr0 = cr0;
  2890. vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
  2891. } else if (!is_paging(vcpu)) {
  2892. /* From nonpaging to paging */
  2893. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  2894. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
  2895. ~(CPU_BASED_CR3_LOAD_EXITING |
  2896. CPU_BASED_CR3_STORE_EXITING));
  2897. vcpu->arch.cr0 = cr0;
  2898. vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
  2899. }
  2900. if (!(cr0 & X86_CR0_WP))
  2901. *hw_cr0 &= ~X86_CR0_WP;
  2902. }
  2903. static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  2904. {
  2905. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2906. unsigned long hw_cr0;
  2907. hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
  2908. if (enable_unrestricted_guest)
  2909. hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
  2910. else {
  2911. hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
  2912. if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
  2913. enter_pmode(vcpu);
  2914. if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
  2915. enter_rmode(vcpu);
  2916. }
  2917. #ifdef CONFIG_X86_64
  2918. if (vcpu->arch.efer & EFER_LME) {
  2919. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
  2920. enter_lmode(vcpu);
  2921. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
  2922. exit_lmode(vcpu);
  2923. }
  2924. #endif
  2925. if (enable_ept)
  2926. ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
  2927. if (!vcpu->fpu_active)
  2928. hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
  2929. vmcs_writel(CR0_READ_SHADOW, cr0);
  2930. vmcs_writel(GUEST_CR0, hw_cr0);
  2931. vcpu->arch.cr0 = cr0;
  2932. /* depends on vcpu->arch.cr0 to be set to a new value */
  2933. vmx->emulation_required = emulation_required(vcpu);
  2934. }
  2935. static u64 construct_eptp(unsigned long root_hpa)
  2936. {
  2937. u64 eptp;
  2938. /* TODO write the value reading from MSR */
  2939. eptp = VMX_EPT_DEFAULT_MT |
  2940. VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
  2941. if (enable_ept_ad_bits)
  2942. eptp |= VMX_EPT_AD_ENABLE_BIT;
  2943. eptp |= (root_hpa & PAGE_MASK);
  2944. return eptp;
  2945. }
  2946. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  2947. {
  2948. unsigned long guest_cr3;
  2949. u64 eptp;
  2950. guest_cr3 = cr3;
  2951. if (enable_ept) {
  2952. eptp = construct_eptp(cr3);
  2953. vmcs_write64(EPT_POINTER, eptp);
  2954. if (is_paging(vcpu) || is_guest_mode(vcpu))
  2955. guest_cr3 = kvm_read_cr3(vcpu);
  2956. else
  2957. guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
  2958. ept_load_pdptrs(vcpu);
  2959. }
  2960. vmx_flush_tlb(vcpu);
  2961. vmcs_writel(GUEST_CR3, guest_cr3);
  2962. }
  2963. static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  2964. {
  2965. unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
  2966. KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
  2967. if (cr4 & X86_CR4_VMXE) {
  2968. /*
  2969. * To use VMXON (and later other VMX instructions), a guest
  2970. * must first be able to turn on cr4.VMXE (see handle_vmon()).
  2971. * So basically the check on whether to allow nested VMX
  2972. * is here.
  2973. */
  2974. if (!nested_vmx_allowed(vcpu))
  2975. return 1;
  2976. }
  2977. if (to_vmx(vcpu)->nested.vmxon &&
  2978. ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
  2979. return 1;
  2980. vcpu->arch.cr4 = cr4;
  2981. if (enable_ept) {
  2982. if (!is_paging(vcpu)) {
  2983. hw_cr4 &= ~X86_CR4_PAE;
  2984. hw_cr4 |= X86_CR4_PSE;
  2985. /*
  2986. * SMEP is disabled if CPU is in non-paging mode in
  2987. * hardware. However KVM always uses paging mode to
  2988. * emulate guest non-paging mode with TDP.
  2989. * To emulate this behavior, SMEP needs to be manually
  2990. * disabled when guest switches to non-paging mode.
  2991. */
  2992. hw_cr4 &= ~X86_CR4_SMEP;
  2993. } else if (!(cr4 & X86_CR4_PAE)) {
  2994. hw_cr4 &= ~X86_CR4_PAE;
  2995. }
  2996. }
  2997. vmcs_writel(CR4_READ_SHADOW, cr4);
  2998. vmcs_writel(GUEST_CR4, hw_cr4);
  2999. return 0;
  3000. }
  3001. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  3002. struct kvm_segment *var, int seg)
  3003. {
  3004. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3005. u32 ar;
  3006. if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
  3007. *var = vmx->rmode.segs[seg];
  3008. if (seg == VCPU_SREG_TR
  3009. || var->selector == vmx_read_guest_seg_selector(vmx, seg))
  3010. return;
  3011. var->base = vmx_read_guest_seg_base(vmx, seg);
  3012. var->selector = vmx_read_guest_seg_selector(vmx, seg);
  3013. return;
  3014. }
  3015. var->base = vmx_read_guest_seg_base(vmx, seg);
  3016. var->limit = vmx_read_guest_seg_limit(vmx, seg);
  3017. var->selector = vmx_read_guest_seg_selector(vmx, seg);
  3018. ar = vmx_read_guest_seg_ar(vmx, seg);
  3019. var->unusable = (ar >> 16) & 1;
  3020. var->type = ar & 15;
  3021. var->s = (ar >> 4) & 1;
  3022. var->dpl = (ar >> 5) & 3;
  3023. /*
  3024. * Some userspaces do not preserve unusable property. Since usable
  3025. * segment has to be present according to VMX spec we can use present
  3026. * property to amend userspace bug by making unusable segment always
  3027. * nonpresent. vmx_segment_access_rights() already marks nonpresent
  3028. * segment as unusable.
  3029. */
  3030. var->present = !var->unusable;
  3031. var->avl = (ar >> 12) & 1;
  3032. var->l = (ar >> 13) & 1;
  3033. var->db = (ar >> 14) & 1;
  3034. var->g = (ar >> 15) & 1;
  3035. }
  3036. static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  3037. {
  3038. struct kvm_segment s;
  3039. if (to_vmx(vcpu)->rmode.vm86_active) {
  3040. vmx_get_segment(vcpu, &s, seg);
  3041. return s.base;
  3042. }
  3043. return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
  3044. }
  3045. static int vmx_get_cpl(struct kvm_vcpu *vcpu)
  3046. {
  3047. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3048. if (!is_protmode(vcpu))
  3049. return 0;
  3050. if (!is_long_mode(vcpu)
  3051. && (kvm_get_rflags(vcpu) & X86_EFLAGS_VM)) /* if virtual 8086 */
  3052. return 3;
  3053. if (!test_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail)) {
  3054. __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
  3055. vmx->cpl = vmx_read_guest_seg_selector(vmx, VCPU_SREG_CS) & 3;
  3056. }
  3057. return vmx->cpl;
  3058. }
  3059. static u32 vmx_segment_access_rights(struct kvm_segment *var)
  3060. {
  3061. u32 ar;
  3062. if (var->unusable || !var->present)
  3063. ar = 1 << 16;
  3064. else {
  3065. ar = var->type & 15;
  3066. ar |= (var->s & 1) << 4;
  3067. ar |= (var->dpl & 3) << 5;
  3068. ar |= (var->present & 1) << 7;
  3069. ar |= (var->avl & 1) << 12;
  3070. ar |= (var->l & 1) << 13;
  3071. ar |= (var->db & 1) << 14;
  3072. ar |= (var->g & 1) << 15;
  3073. }
  3074. return ar;
  3075. }
  3076. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  3077. struct kvm_segment *var, int seg)
  3078. {
  3079. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3080. const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  3081. vmx_segment_cache_clear(vmx);
  3082. if (seg == VCPU_SREG_CS)
  3083. __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
  3084. if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
  3085. vmx->rmode.segs[seg] = *var;
  3086. if (seg == VCPU_SREG_TR)
  3087. vmcs_write16(sf->selector, var->selector);
  3088. else if (var->s)
  3089. fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
  3090. goto out;
  3091. }
  3092. vmcs_writel(sf->base, var->base);
  3093. vmcs_write32(sf->limit, var->limit);
  3094. vmcs_write16(sf->selector, var->selector);
  3095. /*
  3096. * Fix the "Accessed" bit in AR field of segment registers for older
  3097. * qemu binaries.
  3098. * IA32 arch specifies that at the time of processor reset the
  3099. * "Accessed" bit in the AR field of segment registers is 1. And qemu
  3100. * is setting it to 0 in the userland code. This causes invalid guest
  3101. * state vmexit when "unrestricted guest" mode is turned on.
  3102. * Fix for this setup issue in cpu_reset is being pushed in the qemu
  3103. * tree. Newer qemu binaries with that qemu fix would not need this
  3104. * kvm hack.
  3105. */
  3106. if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
  3107. var->type |= 0x1; /* Accessed */
  3108. vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
  3109. out:
  3110. vmx->emulation_required |= emulation_required(vcpu);
  3111. }
  3112. static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  3113. {
  3114. u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
  3115. *db = (ar >> 14) & 1;
  3116. *l = (ar >> 13) & 1;
  3117. }
  3118. static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  3119. {
  3120. dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
  3121. dt->address = vmcs_readl(GUEST_IDTR_BASE);
  3122. }
  3123. static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  3124. {
  3125. vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
  3126. vmcs_writel(GUEST_IDTR_BASE, dt->address);
  3127. }
  3128. static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  3129. {
  3130. dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
  3131. dt->address = vmcs_readl(GUEST_GDTR_BASE);
  3132. }
  3133. static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  3134. {
  3135. vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
  3136. vmcs_writel(GUEST_GDTR_BASE, dt->address);
  3137. }
  3138. static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
  3139. {
  3140. struct kvm_segment var;
  3141. u32 ar;
  3142. vmx_get_segment(vcpu, &var, seg);
  3143. var.dpl = 0x3;
  3144. if (seg == VCPU_SREG_CS)
  3145. var.type = 0x3;
  3146. ar = vmx_segment_access_rights(&var);
  3147. if (var.base != (var.selector << 4))
  3148. return false;
  3149. if (var.limit != 0xffff)
  3150. return false;
  3151. if (ar != 0xf3)
  3152. return false;
  3153. return true;
  3154. }
  3155. static bool code_segment_valid(struct kvm_vcpu *vcpu)
  3156. {
  3157. struct kvm_segment cs;
  3158. unsigned int cs_rpl;
  3159. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  3160. cs_rpl = cs.selector & SELECTOR_RPL_MASK;
  3161. if (cs.unusable)
  3162. return false;
  3163. if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
  3164. return false;
  3165. if (!cs.s)
  3166. return false;
  3167. if (cs.type & AR_TYPE_WRITEABLE_MASK) {
  3168. if (cs.dpl > cs_rpl)
  3169. return false;
  3170. } else {
  3171. if (cs.dpl != cs_rpl)
  3172. return false;
  3173. }
  3174. if (!cs.present)
  3175. return false;
  3176. /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
  3177. return true;
  3178. }
  3179. static bool stack_segment_valid(struct kvm_vcpu *vcpu)
  3180. {
  3181. struct kvm_segment ss;
  3182. unsigned int ss_rpl;
  3183. vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
  3184. ss_rpl = ss.selector & SELECTOR_RPL_MASK;
  3185. if (ss.unusable)
  3186. return true;
  3187. if (ss.type != 3 && ss.type != 7)
  3188. return false;
  3189. if (!ss.s)
  3190. return false;
  3191. if (ss.dpl != ss_rpl) /* DPL != RPL */
  3192. return false;
  3193. if (!ss.present)
  3194. return false;
  3195. return true;
  3196. }
  3197. static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
  3198. {
  3199. struct kvm_segment var;
  3200. unsigned int rpl;
  3201. vmx_get_segment(vcpu, &var, seg);
  3202. rpl = var.selector & SELECTOR_RPL_MASK;
  3203. if (var.unusable)
  3204. return true;
  3205. if (!var.s)
  3206. return false;
  3207. if (!var.present)
  3208. return false;
  3209. if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
  3210. if (var.dpl < rpl) /* DPL < RPL */
  3211. return false;
  3212. }
  3213. /* TODO: Add other members to kvm_segment_field to allow checking for other access
  3214. * rights flags
  3215. */
  3216. return true;
  3217. }
  3218. static bool tr_valid(struct kvm_vcpu *vcpu)
  3219. {
  3220. struct kvm_segment tr;
  3221. vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
  3222. if (tr.unusable)
  3223. return false;
  3224. if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
  3225. return false;
  3226. if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
  3227. return false;
  3228. if (!tr.present)
  3229. return false;
  3230. return true;
  3231. }
  3232. static bool ldtr_valid(struct kvm_vcpu *vcpu)
  3233. {
  3234. struct kvm_segment ldtr;
  3235. vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
  3236. if (ldtr.unusable)
  3237. return true;
  3238. if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
  3239. return false;
  3240. if (ldtr.type != 2)
  3241. return false;
  3242. if (!ldtr.present)
  3243. return false;
  3244. return true;
  3245. }
  3246. static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
  3247. {
  3248. struct kvm_segment cs, ss;
  3249. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  3250. vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
  3251. return ((cs.selector & SELECTOR_RPL_MASK) ==
  3252. (ss.selector & SELECTOR_RPL_MASK));
  3253. }
  3254. /*
  3255. * Check if guest state is valid. Returns true if valid, false if
  3256. * not.
  3257. * We assume that registers are always usable
  3258. */
  3259. static bool guest_state_valid(struct kvm_vcpu *vcpu)
  3260. {
  3261. if (enable_unrestricted_guest)
  3262. return true;
  3263. /* real mode guest state checks */
  3264. if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
  3265. if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
  3266. return false;
  3267. if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
  3268. return false;
  3269. if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
  3270. return false;
  3271. if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
  3272. return false;
  3273. if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
  3274. return false;
  3275. if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
  3276. return false;
  3277. } else {
  3278. /* protected mode guest state checks */
  3279. if (!cs_ss_rpl_check(vcpu))
  3280. return false;
  3281. if (!code_segment_valid(vcpu))
  3282. return false;
  3283. if (!stack_segment_valid(vcpu))
  3284. return false;
  3285. if (!data_segment_valid(vcpu, VCPU_SREG_DS))
  3286. return false;
  3287. if (!data_segment_valid(vcpu, VCPU_SREG_ES))
  3288. return false;
  3289. if (!data_segment_valid(vcpu, VCPU_SREG_FS))
  3290. return false;
  3291. if (!data_segment_valid(vcpu, VCPU_SREG_GS))
  3292. return false;
  3293. if (!tr_valid(vcpu))
  3294. return false;
  3295. if (!ldtr_valid(vcpu))
  3296. return false;
  3297. }
  3298. /* TODO:
  3299. * - Add checks on RIP
  3300. * - Add checks on RFLAGS
  3301. */
  3302. return true;
  3303. }
  3304. static int init_rmode_tss(struct kvm *kvm)
  3305. {
  3306. gfn_t fn;
  3307. u16 data = 0;
  3308. int r, idx, ret = 0;
  3309. idx = srcu_read_lock(&kvm->srcu);
  3310. fn = kvm->arch.tss_addr >> PAGE_SHIFT;
  3311. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  3312. if (r < 0)
  3313. goto out;
  3314. data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
  3315. r = kvm_write_guest_page(kvm, fn++, &data,
  3316. TSS_IOPB_BASE_OFFSET, sizeof(u16));
  3317. if (r < 0)
  3318. goto out;
  3319. r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
  3320. if (r < 0)
  3321. goto out;
  3322. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  3323. if (r < 0)
  3324. goto out;
  3325. data = ~0;
  3326. r = kvm_write_guest_page(kvm, fn, &data,
  3327. RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
  3328. sizeof(u8));
  3329. if (r < 0)
  3330. goto out;
  3331. ret = 1;
  3332. out:
  3333. srcu_read_unlock(&kvm->srcu, idx);
  3334. return ret;
  3335. }
  3336. static int init_rmode_identity_map(struct kvm *kvm)
  3337. {
  3338. int i, idx, r, ret;
  3339. pfn_t identity_map_pfn;
  3340. u32 tmp;
  3341. if (!enable_ept)
  3342. return 1;
  3343. if (unlikely(!kvm->arch.ept_identity_pagetable)) {
  3344. printk(KERN_ERR "EPT: identity-mapping pagetable "
  3345. "haven't been allocated!\n");
  3346. return 0;
  3347. }
  3348. if (likely(kvm->arch.ept_identity_pagetable_done))
  3349. return 1;
  3350. ret = 0;
  3351. identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
  3352. idx = srcu_read_lock(&kvm->srcu);
  3353. r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
  3354. if (r < 0)
  3355. goto out;
  3356. /* Set up identity-mapping pagetable for EPT in real mode */
  3357. for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
  3358. tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
  3359. _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
  3360. r = kvm_write_guest_page(kvm, identity_map_pfn,
  3361. &tmp, i * sizeof(tmp), sizeof(tmp));
  3362. if (r < 0)
  3363. goto out;
  3364. }
  3365. kvm->arch.ept_identity_pagetable_done = true;
  3366. ret = 1;
  3367. out:
  3368. srcu_read_unlock(&kvm->srcu, idx);
  3369. return ret;
  3370. }
  3371. static void seg_setup(int seg)
  3372. {
  3373. const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  3374. unsigned int ar;
  3375. vmcs_write16(sf->selector, 0);
  3376. vmcs_writel(sf->base, 0);
  3377. vmcs_write32(sf->limit, 0xffff);
  3378. ar = 0x93;
  3379. if (seg == VCPU_SREG_CS)
  3380. ar |= 0x08; /* code segment */
  3381. vmcs_write32(sf->ar_bytes, ar);
  3382. }
  3383. static int alloc_apic_access_page(struct kvm *kvm)
  3384. {
  3385. struct page *page;
  3386. struct kvm_userspace_memory_region kvm_userspace_mem;
  3387. int r = 0;
  3388. mutex_lock(&kvm->slots_lock);
  3389. if (kvm->arch.apic_access_page)
  3390. goto out;
  3391. kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
  3392. kvm_userspace_mem.flags = 0;
  3393. kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
  3394. kvm_userspace_mem.memory_size = PAGE_SIZE;
  3395. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
  3396. if (r)
  3397. goto out;
  3398. page = gfn_to_page(kvm, 0xfee00);
  3399. if (is_error_page(page)) {
  3400. r = -EFAULT;
  3401. goto out;
  3402. }
  3403. kvm->arch.apic_access_page = page;
  3404. out:
  3405. mutex_unlock(&kvm->slots_lock);
  3406. return r;
  3407. }
  3408. static int alloc_identity_pagetable(struct kvm *kvm)
  3409. {
  3410. struct page *page;
  3411. struct kvm_userspace_memory_region kvm_userspace_mem;
  3412. int r = 0;
  3413. mutex_lock(&kvm->slots_lock);
  3414. if (kvm->arch.ept_identity_pagetable)
  3415. goto out;
  3416. kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
  3417. kvm_userspace_mem.flags = 0;
  3418. kvm_userspace_mem.guest_phys_addr =
  3419. kvm->arch.ept_identity_map_addr;
  3420. kvm_userspace_mem.memory_size = PAGE_SIZE;
  3421. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
  3422. if (r)
  3423. goto out;
  3424. page = gfn_to_page(kvm, kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
  3425. if (is_error_page(page)) {
  3426. r = -EFAULT;
  3427. goto out;
  3428. }
  3429. kvm->arch.ept_identity_pagetable = page;
  3430. out:
  3431. mutex_unlock(&kvm->slots_lock);
  3432. return r;
  3433. }
  3434. static void allocate_vpid(struct vcpu_vmx *vmx)
  3435. {
  3436. int vpid;
  3437. vmx->vpid = 0;
  3438. if (!enable_vpid)
  3439. return;
  3440. spin_lock(&vmx_vpid_lock);
  3441. vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
  3442. if (vpid < VMX_NR_VPIDS) {
  3443. vmx->vpid = vpid;
  3444. __set_bit(vpid, vmx_vpid_bitmap);
  3445. }
  3446. spin_unlock(&vmx_vpid_lock);
  3447. }
  3448. static void free_vpid(struct vcpu_vmx *vmx)
  3449. {
  3450. if (!enable_vpid)
  3451. return;
  3452. spin_lock(&vmx_vpid_lock);
  3453. if (vmx->vpid != 0)
  3454. __clear_bit(vmx->vpid, vmx_vpid_bitmap);
  3455. spin_unlock(&vmx_vpid_lock);
  3456. }
  3457. #define MSR_TYPE_R 1
  3458. #define MSR_TYPE_W 2
  3459. static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
  3460. u32 msr, int type)
  3461. {
  3462. int f = sizeof(unsigned long);
  3463. if (!cpu_has_vmx_msr_bitmap())
  3464. return;
  3465. /*
  3466. * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
  3467. * have the write-low and read-high bitmap offsets the wrong way round.
  3468. * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
  3469. */
  3470. if (msr <= 0x1fff) {
  3471. if (type & MSR_TYPE_R)
  3472. /* read-low */
  3473. __clear_bit(msr, msr_bitmap + 0x000 / f);
  3474. if (type & MSR_TYPE_W)
  3475. /* write-low */
  3476. __clear_bit(msr, msr_bitmap + 0x800 / f);
  3477. } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
  3478. msr &= 0x1fff;
  3479. if (type & MSR_TYPE_R)
  3480. /* read-high */
  3481. __clear_bit(msr, msr_bitmap + 0x400 / f);
  3482. if (type & MSR_TYPE_W)
  3483. /* write-high */
  3484. __clear_bit(msr, msr_bitmap + 0xc00 / f);
  3485. }
  3486. }
  3487. static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
  3488. u32 msr, int type)
  3489. {
  3490. int f = sizeof(unsigned long);
  3491. if (!cpu_has_vmx_msr_bitmap())
  3492. return;
  3493. /*
  3494. * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
  3495. * have the write-low and read-high bitmap offsets the wrong way round.
  3496. * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
  3497. */
  3498. if (msr <= 0x1fff) {
  3499. if (type & MSR_TYPE_R)
  3500. /* read-low */
  3501. __set_bit(msr, msr_bitmap + 0x000 / f);
  3502. if (type & MSR_TYPE_W)
  3503. /* write-low */
  3504. __set_bit(msr, msr_bitmap + 0x800 / f);
  3505. } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
  3506. msr &= 0x1fff;
  3507. if (type & MSR_TYPE_R)
  3508. /* read-high */
  3509. __set_bit(msr, msr_bitmap + 0x400 / f);
  3510. if (type & MSR_TYPE_W)
  3511. /* write-high */
  3512. __set_bit(msr, msr_bitmap + 0xc00 / f);
  3513. }
  3514. }
  3515. static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
  3516. {
  3517. if (!longmode_only)
  3518. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
  3519. msr, MSR_TYPE_R | MSR_TYPE_W);
  3520. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
  3521. msr, MSR_TYPE_R | MSR_TYPE_W);
  3522. }
  3523. static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
  3524. {
  3525. __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
  3526. msr, MSR_TYPE_R);
  3527. __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
  3528. msr, MSR_TYPE_R);
  3529. }
  3530. static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
  3531. {
  3532. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
  3533. msr, MSR_TYPE_R);
  3534. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
  3535. msr, MSR_TYPE_R);
  3536. }
  3537. static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
  3538. {
  3539. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
  3540. msr, MSR_TYPE_W);
  3541. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
  3542. msr, MSR_TYPE_W);
  3543. }
  3544. static int vmx_vm_has_apicv(struct kvm *kvm)
  3545. {
  3546. return enable_apicv && irqchip_in_kernel(kvm);
  3547. }
  3548. /*
  3549. * Send interrupt to vcpu via posted interrupt way.
  3550. * 1. If target vcpu is running(non-root mode), send posted interrupt
  3551. * notification to vcpu and hardware will sync PIR to vIRR atomically.
  3552. * 2. If target vcpu isn't running(root mode), kick it to pick up the
  3553. * interrupt from PIR in next vmentry.
  3554. */
  3555. static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
  3556. {
  3557. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3558. int r;
  3559. if (pi_test_and_set_pir(vector, &vmx->pi_desc))
  3560. return;
  3561. r = pi_test_and_set_on(&vmx->pi_desc);
  3562. kvm_make_request(KVM_REQ_EVENT, vcpu);
  3563. #ifdef CONFIG_SMP
  3564. if (!r && (vcpu->mode == IN_GUEST_MODE))
  3565. apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
  3566. POSTED_INTR_VECTOR);
  3567. else
  3568. #endif
  3569. kvm_vcpu_kick(vcpu);
  3570. }
  3571. static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
  3572. {
  3573. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3574. if (!pi_test_and_clear_on(&vmx->pi_desc))
  3575. return;
  3576. kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
  3577. }
  3578. static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu)
  3579. {
  3580. return;
  3581. }
  3582. /*
  3583. * Set up the vmcs's constant host-state fields, i.e., host-state fields that
  3584. * will not change in the lifetime of the guest.
  3585. * Note that host-state that does change is set elsewhere. E.g., host-state
  3586. * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
  3587. */
  3588. static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
  3589. {
  3590. u32 low32, high32;
  3591. unsigned long tmpl;
  3592. struct desc_ptr dt;
  3593. vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
  3594. vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
  3595. vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
  3596. vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
  3597. #ifdef CONFIG_X86_64
  3598. /*
  3599. * Load null selectors, so we can avoid reloading them in
  3600. * __vmx_load_host_state(), in case userspace uses the null selectors
  3601. * too (the expected case).
  3602. */
  3603. vmcs_write16(HOST_DS_SELECTOR, 0);
  3604. vmcs_write16(HOST_ES_SELECTOR, 0);
  3605. #else
  3606. vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  3607. vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  3608. #endif
  3609. vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  3610. vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
  3611. native_store_idt(&dt);
  3612. vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
  3613. vmx->host_idt_base = dt.address;
  3614. vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
  3615. rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
  3616. vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
  3617. rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
  3618. vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
  3619. if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
  3620. rdmsr(MSR_IA32_CR_PAT, low32, high32);
  3621. vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
  3622. }
  3623. }
  3624. static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
  3625. {
  3626. vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
  3627. if (enable_ept)
  3628. vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
  3629. if (is_guest_mode(&vmx->vcpu))
  3630. vmx->vcpu.arch.cr4_guest_owned_bits &=
  3631. ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
  3632. vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
  3633. }
  3634. static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
  3635. {
  3636. u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
  3637. if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
  3638. pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
  3639. return pin_based_exec_ctrl;
  3640. }
  3641. static u32 vmx_exec_control(struct vcpu_vmx *vmx)
  3642. {
  3643. u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
  3644. if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
  3645. exec_control &= ~CPU_BASED_TPR_SHADOW;
  3646. #ifdef CONFIG_X86_64
  3647. exec_control |= CPU_BASED_CR8_STORE_EXITING |
  3648. CPU_BASED_CR8_LOAD_EXITING;
  3649. #endif
  3650. }
  3651. if (!enable_ept)
  3652. exec_control |= CPU_BASED_CR3_STORE_EXITING |
  3653. CPU_BASED_CR3_LOAD_EXITING |
  3654. CPU_BASED_INVLPG_EXITING;
  3655. return exec_control;
  3656. }
  3657. static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
  3658. {
  3659. u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
  3660. if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  3661. exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  3662. if (vmx->vpid == 0)
  3663. exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
  3664. if (!enable_ept) {
  3665. exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
  3666. enable_unrestricted_guest = 0;
  3667. /* Enable INVPCID for non-ept guests may cause performance regression. */
  3668. exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
  3669. }
  3670. if (!enable_unrestricted_guest)
  3671. exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
  3672. if (!ple_gap)
  3673. exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
  3674. if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
  3675. exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
  3676. SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
  3677. exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
  3678. /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
  3679. (handle_vmptrld).
  3680. We can NOT enable shadow_vmcs here because we don't have yet
  3681. a current VMCS12
  3682. */
  3683. exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
  3684. return exec_control;
  3685. }
  3686. static void ept_set_mmio_spte_mask(void)
  3687. {
  3688. /*
  3689. * EPT Misconfigurations can be generated if the value of bits 2:0
  3690. * of an EPT paging-structure entry is 110b (write/execute).
  3691. * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
  3692. * spte.
  3693. */
  3694. kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
  3695. }
  3696. /*
  3697. * Sets up the vmcs for emulated real mode.
  3698. */
  3699. static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
  3700. {
  3701. #ifdef CONFIG_X86_64
  3702. unsigned long a;
  3703. #endif
  3704. int i;
  3705. /* I/O */
  3706. vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
  3707. vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
  3708. if (enable_shadow_vmcs) {
  3709. vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
  3710. vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
  3711. }
  3712. if (cpu_has_vmx_msr_bitmap())
  3713. vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
  3714. vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
  3715. /* Control */
  3716. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
  3717. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
  3718. if (cpu_has_secondary_exec_ctrls()) {
  3719. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  3720. vmx_secondary_exec_control(vmx));
  3721. }
  3722. if (vmx_vm_has_apicv(vmx->vcpu.kvm)) {
  3723. vmcs_write64(EOI_EXIT_BITMAP0, 0);
  3724. vmcs_write64(EOI_EXIT_BITMAP1, 0);
  3725. vmcs_write64(EOI_EXIT_BITMAP2, 0);
  3726. vmcs_write64(EOI_EXIT_BITMAP3, 0);
  3727. vmcs_write16(GUEST_INTR_STATUS, 0);
  3728. vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
  3729. vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
  3730. }
  3731. if (ple_gap) {
  3732. vmcs_write32(PLE_GAP, ple_gap);
  3733. vmcs_write32(PLE_WINDOW, ple_window);
  3734. }
  3735. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
  3736. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
  3737. vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
  3738. vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
  3739. vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
  3740. vmx_set_constant_host_state(vmx);
  3741. #ifdef CONFIG_X86_64
  3742. rdmsrl(MSR_FS_BASE, a);
  3743. vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
  3744. rdmsrl(MSR_GS_BASE, a);
  3745. vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
  3746. #else
  3747. vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
  3748. vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
  3749. #endif
  3750. vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
  3751. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
  3752. vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
  3753. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
  3754. vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
  3755. if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
  3756. u32 msr_low, msr_high;
  3757. u64 host_pat;
  3758. rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
  3759. host_pat = msr_low | ((u64) msr_high << 32);
  3760. /* Write the default value follow host pat */
  3761. vmcs_write64(GUEST_IA32_PAT, host_pat);
  3762. /* Keep arch.pat sync with GUEST_IA32_PAT */
  3763. vmx->vcpu.arch.pat = host_pat;
  3764. }
  3765. for (i = 0; i < NR_VMX_MSR; ++i) {
  3766. u32 index = vmx_msr_index[i];
  3767. u32 data_low, data_high;
  3768. int j = vmx->nmsrs;
  3769. if (rdmsr_safe(index, &data_low, &data_high) < 0)
  3770. continue;
  3771. if (wrmsr_safe(index, data_low, data_high) < 0)
  3772. continue;
  3773. vmx->guest_msrs[j].index = i;
  3774. vmx->guest_msrs[j].data = 0;
  3775. vmx->guest_msrs[j].mask = -1ull;
  3776. ++vmx->nmsrs;
  3777. }
  3778. vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
  3779. /* 22.2.1, 20.8.1 */
  3780. vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
  3781. vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
  3782. set_cr4_guest_host_mask(vmx);
  3783. return 0;
  3784. }
  3785. static void vmx_vcpu_reset(struct kvm_vcpu *vcpu)
  3786. {
  3787. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3788. u64 msr;
  3789. vmx->rmode.vm86_active = 0;
  3790. vmx->soft_vnmi_blocked = 0;
  3791. vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
  3792. kvm_set_cr8(&vmx->vcpu, 0);
  3793. msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  3794. if (kvm_vcpu_is_bsp(&vmx->vcpu))
  3795. msr |= MSR_IA32_APICBASE_BSP;
  3796. kvm_set_apic_base(&vmx->vcpu, msr);
  3797. vmx_segment_cache_clear(vmx);
  3798. seg_setup(VCPU_SREG_CS);
  3799. vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
  3800. vmcs_write32(GUEST_CS_BASE, 0xffff0000);
  3801. seg_setup(VCPU_SREG_DS);
  3802. seg_setup(VCPU_SREG_ES);
  3803. seg_setup(VCPU_SREG_FS);
  3804. seg_setup(VCPU_SREG_GS);
  3805. seg_setup(VCPU_SREG_SS);
  3806. vmcs_write16(GUEST_TR_SELECTOR, 0);
  3807. vmcs_writel(GUEST_TR_BASE, 0);
  3808. vmcs_write32(GUEST_TR_LIMIT, 0xffff);
  3809. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  3810. vmcs_write16(GUEST_LDTR_SELECTOR, 0);
  3811. vmcs_writel(GUEST_LDTR_BASE, 0);
  3812. vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
  3813. vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
  3814. vmcs_write32(GUEST_SYSENTER_CS, 0);
  3815. vmcs_writel(GUEST_SYSENTER_ESP, 0);
  3816. vmcs_writel(GUEST_SYSENTER_EIP, 0);
  3817. vmcs_writel(GUEST_RFLAGS, 0x02);
  3818. kvm_rip_write(vcpu, 0xfff0);
  3819. vmcs_writel(GUEST_GDTR_BASE, 0);
  3820. vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
  3821. vmcs_writel(GUEST_IDTR_BASE, 0);
  3822. vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
  3823. vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
  3824. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
  3825. vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
  3826. /* Special registers */
  3827. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  3828. setup_msrs(vmx);
  3829. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
  3830. if (cpu_has_vmx_tpr_shadow()) {
  3831. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
  3832. if (vm_need_tpr_shadow(vmx->vcpu.kvm))
  3833. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
  3834. __pa(vmx->vcpu.arch.apic->regs));
  3835. vmcs_write32(TPR_THRESHOLD, 0);
  3836. }
  3837. if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  3838. vmcs_write64(APIC_ACCESS_ADDR,
  3839. page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
  3840. if (vmx_vm_has_apicv(vcpu->kvm))
  3841. memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
  3842. if (vmx->vpid != 0)
  3843. vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
  3844. vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
  3845. vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
  3846. vmx_set_cr4(&vmx->vcpu, 0);
  3847. vmx_set_efer(&vmx->vcpu, 0);
  3848. vmx_fpu_activate(&vmx->vcpu);
  3849. update_exception_bitmap(&vmx->vcpu);
  3850. vpid_sync_context(vmx);
  3851. }
  3852. /*
  3853. * In nested virtualization, check if L1 asked to exit on external interrupts.
  3854. * For most existing hypervisors, this will always return true.
  3855. */
  3856. static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
  3857. {
  3858. return get_vmcs12(vcpu)->pin_based_vm_exec_control &
  3859. PIN_BASED_EXT_INTR_MASK;
  3860. }
  3861. static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
  3862. {
  3863. return get_vmcs12(vcpu)->pin_based_vm_exec_control &
  3864. PIN_BASED_NMI_EXITING;
  3865. }
  3866. static int enable_irq_window(struct kvm_vcpu *vcpu)
  3867. {
  3868. u32 cpu_based_vm_exec_control;
  3869. if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
  3870. /*
  3871. * We get here if vmx_interrupt_allowed() said we can't
  3872. * inject to L1 now because L2 must run. The caller will have
  3873. * to make L2 exit right after entry, so we can inject to L1
  3874. * more promptly.
  3875. */
  3876. return -EBUSY;
  3877. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  3878. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  3879. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  3880. return 0;
  3881. }
  3882. static int enable_nmi_window(struct kvm_vcpu *vcpu)
  3883. {
  3884. u32 cpu_based_vm_exec_control;
  3885. if (!cpu_has_virtual_nmis())
  3886. return enable_irq_window(vcpu);
  3887. if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI)
  3888. return enable_irq_window(vcpu);
  3889. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  3890. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
  3891. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  3892. return 0;
  3893. }
  3894. static void vmx_inject_irq(struct kvm_vcpu *vcpu)
  3895. {
  3896. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3897. uint32_t intr;
  3898. int irq = vcpu->arch.interrupt.nr;
  3899. trace_kvm_inj_virq(irq);
  3900. ++vcpu->stat.irq_injections;
  3901. if (vmx->rmode.vm86_active) {
  3902. int inc_eip = 0;
  3903. if (vcpu->arch.interrupt.soft)
  3904. inc_eip = vcpu->arch.event_exit_inst_len;
  3905. if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
  3906. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  3907. return;
  3908. }
  3909. intr = irq | INTR_INFO_VALID_MASK;
  3910. if (vcpu->arch.interrupt.soft) {
  3911. intr |= INTR_TYPE_SOFT_INTR;
  3912. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  3913. vmx->vcpu.arch.event_exit_inst_len);
  3914. } else
  3915. intr |= INTR_TYPE_EXT_INTR;
  3916. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
  3917. }
  3918. static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
  3919. {
  3920. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3921. if (is_guest_mode(vcpu))
  3922. return;
  3923. if (!cpu_has_virtual_nmis()) {
  3924. /*
  3925. * Tracking the NMI-blocked state in software is built upon
  3926. * finding the next open IRQ window. This, in turn, depends on
  3927. * well-behaving guests: They have to keep IRQs disabled at
  3928. * least as long as the NMI handler runs. Otherwise we may
  3929. * cause NMI nesting, maybe breaking the guest. But as this is
  3930. * highly unlikely, we can live with the residual risk.
  3931. */
  3932. vmx->soft_vnmi_blocked = 1;
  3933. vmx->vnmi_blocked_time = 0;
  3934. }
  3935. ++vcpu->stat.nmi_injections;
  3936. vmx->nmi_known_unmasked = false;
  3937. if (vmx->rmode.vm86_active) {
  3938. if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
  3939. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  3940. return;
  3941. }
  3942. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  3943. INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
  3944. }
  3945. static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
  3946. {
  3947. if (!cpu_has_virtual_nmis())
  3948. return to_vmx(vcpu)->soft_vnmi_blocked;
  3949. if (to_vmx(vcpu)->nmi_known_unmasked)
  3950. return false;
  3951. return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
  3952. }
  3953. static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
  3954. {
  3955. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3956. if (!cpu_has_virtual_nmis()) {
  3957. if (vmx->soft_vnmi_blocked != masked) {
  3958. vmx->soft_vnmi_blocked = masked;
  3959. vmx->vnmi_blocked_time = 0;
  3960. }
  3961. } else {
  3962. vmx->nmi_known_unmasked = !masked;
  3963. if (masked)
  3964. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  3965. GUEST_INTR_STATE_NMI);
  3966. else
  3967. vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
  3968. GUEST_INTR_STATE_NMI);
  3969. }
  3970. }
  3971. static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
  3972. {
  3973. if (is_guest_mode(vcpu)) {
  3974. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  3975. if (to_vmx(vcpu)->nested.nested_run_pending)
  3976. return 0;
  3977. if (nested_exit_on_nmi(vcpu)) {
  3978. nested_vmx_vmexit(vcpu);
  3979. vmcs12->vm_exit_reason = EXIT_REASON_EXCEPTION_NMI;
  3980. vmcs12->vm_exit_intr_info = NMI_VECTOR |
  3981. INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK;
  3982. /*
  3983. * The NMI-triggered VM exit counts as injection:
  3984. * clear this one and block further NMIs.
  3985. */
  3986. vcpu->arch.nmi_pending = 0;
  3987. vmx_set_nmi_mask(vcpu, true);
  3988. return 0;
  3989. }
  3990. }
  3991. if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
  3992. return 0;
  3993. return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
  3994. (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
  3995. | GUEST_INTR_STATE_NMI));
  3996. }
  3997. static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
  3998. {
  3999. if (is_guest_mode(vcpu)) {
  4000. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  4001. if (to_vmx(vcpu)->nested.nested_run_pending)
  4002. return 0;
  4003. if (nested_exit_on_intr(vcpu)) {
  4004. nested_vmx_vmexit(vcpu);
  4005. vmcs12->vm_exit_reason =
  4006. EXIT_REASON_EXTERNAL_INTERRUPT;
  4007. vmcs12->vm_exit_intr_info = 0;
  4008. /*
  4009. * fall through to normal code, but now in L1, not L2
  4010. */
  4011. }
  4012. }
  4013. return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  4014. !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
  4015. (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
  4016. }
  4017. static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
  4018. {
  4019. int ret;
  4020. struct kvm_userspace_memory_region tss_mem = {
  4021. .slot = TSS_PRIVATE_MEMSLOT,
  4022. .guest_phys_addr = addr,
  4023. .memory_size = PAGE_SIZE * 3,
  4024. .flags = 0,
  4025. };
  4026. ret = kvm_set_memory_region(kvm, &tss_mem);
  4027. if (ret)
  4028. return ret;
  4029. kvm->arch.tss_addr = addr;
  4030. if (!init_rmode_tss(kvm))
  4031. return -ENOMEM;
  4032. return 0;
  4033. }
  4034. static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
  4035. {
  4036. switch (vec) {
  4037. case BP_VECTOR:
  4038. /*
  4039. * Update instruction length as we may reinject the exception
  4040. * from user space while in guest debugging mode.
  4041. */
  4042. to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
  4043. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  4044. if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
  4045. return false;
  4046. /* fall through */
  4047. case DB_VECTOR:
  4048. if (vcpu->guest_debug &
  4049. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
  4050. return false;
  4051. /* fall through */
  4052. case DE_VECTOR:
  4053. case OF_VECTOR:
  4054. case BR_VECTOR:
  4055. case UD_VECTOR:
  4056. case DF_VECTOR:
  4057. case SS_VECTOR:
  4058. case GP_VECTOR:
  4059. case MF_VECTOR:
  4060. return true;
  4061. break;
  4062. }
  4063. return false;
  4064. }
  4065. static int handle_rmode_exception(struct kvm_vcpu *vcpu,
  4066. int vec, u32 err_code)
  4067. {
  4068. /*
  4069. * Instruction with address size override prefix opcode 0x67
  4070. * Cause the #SS fault with 0 error code in VM86 mode.
  4071. */
  4072. if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
  4073. if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
  4074. if (vcpu->arch.halt_request) {
  4075. vcpu->arch.halt_request = 0;
  4076. return kvm_emulate_halt(vcpu);
  4077. }
  4078. return 1;
  4079. }
  4080. return 0;
  4081. }
  4082. /*
  4083. * Forward all other exceptions that are valid in real mode.
  4084. * FIXME: Breaks guest debugging in real mode, needs to be fixed with
  4085. * the required debugging infrastructure rework.
  4086. */
  4087. kvm_queue_exception(vcpu, vec);
  4088. return 1;
  4089. }
  4090. /*
  4091. * Trigger machine check on the host. We assume all the MSRs are already set up
  4092. * by the CPU and that we still run on the same CPU as the MCE occurred on.
  4093. * We pass a fake environment to the machine check handler because we want
  4094. * the guest to be always treated like user space, no matter what context
  4095. * it used internally.
  4096. */
  4097. static void kvm_machine_check(void)
  4098. {
  4099. #if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
  4100. struct pt_regs regs = {
  4101. .cs = 3, /* Fake ring 3 no matter what the guest ran on */
  4102. .flags = X86_EFLAGS_IF,
  4103. };
  4104. do_machine_check(&regs, 0);
  4105. #endif
  4106. }
  4107. static int handle_machine_check(struct kvm_vcpu *vcpu)
  4108. {
  4109. /* already handled by vcpu_run */
  4110. return 1;
  4111. }
  4112. static int handle_exception(struct kvm_vcpu *vcpu)
  4113. {
  4114. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4115. struct kvm_run *kvm_run = vcpu->run;
  4116. u32 intr_info, ex_no, error_code;
  4117. unsigned long cr2, rip, dr6;
  4118. u32 vect_info;
  4119. enum emulation_result er;
  4120. vect_info = vmx->idt_vectoring_info;
  4121. intr_info = vmx->exit_intr_info;
  4122. if (is_machine_check(intr_info))
  4123. return handle_machine_check(vcpu);
  4124. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
  4125. return 1; /* already handled by vmx_vcpu_run() */
  4126. if (is_no_device(intr_info)) {
  4127. vmx_fpu_activate(vcpu);
  4128. return 1;
  4129. }
  4130. if (is_invalid_opcode(intr_info)) {
  4131. er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
  4132. if (er != EMULATE_DONE)
  4133. kvm_queue_exception(vcpu, UD_VECTOR);
  4134. return 1;
  4135. }
  4136. error_code = 0;
  4137. if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
  4138. error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  4139. /*
  4140. * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
  4141. * MMIO, it is better to report an internal error.
  4142. * See the comments in vmx_handle_exit.
  4143. */
  4144. if ((vect_info & VECTORING_INFO_VALID_MASK) &&
  4145. !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
  4146. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  4147. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
  4148. vcpu->run->internal.ndata = 2;
  4149. vcpu->run->internal.data[0] = vect_info;
  4150. vcpu->run->internal.data[1] = intr_info;
  4151. return 0;
  4152. }
  4153. if (is_page_fault(intr_info)) {
  4154. /* EPT won't cause page fault directly */
  4155. BUG_ON(enable_ept);
  4156. cr2 = vmcs_readl(EXIT_QUALIFICATION);
  4157. trace_kvm_page_fault(cr2, error_code);
  4158. if (kvm_event_needs_reinjection(vcpu))
  4159. kvm_mmu_unprotect_page_virt(vcpu, cr2);
  4160. return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
  4161. }
  4162. ex_no = intr_info & INTR_INFO_VECTOR_MASK;
  4163. if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
  4164. return handle_rmode_exception(vcpu, ex_no, error_code);
  4165. switch (ex_no) {
  4166. case DB_VECTOR:
  4167. dr6 = vmcs_readl(EXIT_QUALIFICATION);
  4168. if (!(vcpu->guest_debug &
  4169. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
  4170. vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
  4171. kvm_queue_exception(vcpu, DB_VECTOR);
  4172. return 1;
  4173. }
  4174. kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
  4175. kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
  4176. /* fall through */
  4177. case BP_VECTOR:
  4178. /*
  4179. * Update instruction length as we may reinject #BP from
  4180. * user space while in guest debugging mode. Reading it for
  4181. * #DB as well causes no harm, it is not used in that case.
  4182. */
  4183. vmx->vcpu.arch.event_exit_inst_len =
  4184. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  4185. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  4186. rip = kvm_rip_read(vcpu);
  4187. kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
  4188. kvm_run->debug.arch.exception = ex_no;
  4189. break;
  4190. default:
  4191. kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
  4192. kvm_run->ex.exception = ex_no;
  4193. kvm_run->ex.error_code = error_code;
  4194. break;
  4195. }
  4196. return 0;
  4197. }
  4198. static int handle_external_interrupt(struct kvm_vcpu *vcpu)
  4199. {
  4200. ++vcpu->stat.irq_exits;
  4201. return 1;
  4202. }
  4203. static int handle_triple_fault(struct kvm_vcpu *vcpu)
  4204. {
  4205. vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
  4206. return 0;
  4207. }
  4208. static int handle_io(struct kvm_vcpu *vcpu)
  4209. {
  4210. unsigned long exit_qualification;
  4211. int size, in, string;
  4212. unsigned port;
  4213. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4214. string = (exit_qualification & 16) != 0;
  4215. in = (exit_qualification & 8) != 0;
  4216. ++vcpu->stat.io_exits;
  4217. if (string || in)
  4218. return emulate_instruction(vcpu, 0) == EMULATE_DONE;
  4219. port = exit_qualification >> 16;
  4220. size = (exit_qualification & 7) + 1;
  4221. skip_emulated_instruction(vcpu);
  4222. return kvm_fast_pio_out(vcpu, size, port);
  4223. }
  4224. static void
  4225. vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  4226. {
  4227. /*
  4228. * Patch in the VMCALL instruction:
  4229. */
  4230. hypercall[0] = 0x0f;
  4231. hypercall[1] = 0x01;
  4232. hypercall[2] = 0xc1;
  4233. }
  4234. static bool nested_cr0_valid(struct vmcs12 *vmcs12, unsigned long val)
  4235. {
  4236. unsigned long always_on = VMXON_CR0_ALWAYSON;
  4237. if (nested_vmx_secondary_ctls_high &
  4238. SECONDARY_EXEC_UNRESTRICTED_GUEST &&
  4239. nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
  4240. always_on &= ~(X86_CR0_PE | X86_CR0_PG);
  4241. return (val & always_on) == always_on;
  4242. }
  4243. /* called to set cr0 as appropriate for a mov-to-cr0 exit. */
  4244. static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
  4245. {
  4246. if (is_guest_mode(vcpu)) {
  4247. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  4248. unsigned long orig_val = val;
  4249. /*
  4250. * We get here when L2 changed cr0 in a way that did not change
  4251. * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
  4252. * but did change L0 shadowed bits. So we first calculate the
  4253. * effective cr0 value that L1 would like to write into the
  4254. * hardware. It consists of the L2-owned bits from the new
  4255. * value combined with the L1-owned bits from L1's guest_cr0.
  4256. */
  4257. val = (val & ~vmcs12->cr0_guest_host_mask) |
  4258. (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
  4259. if (!nested_cr0_valid(vmcs12, val))
  4260. return 1;
  4261. if (kvm_set_cr0(vcpu, val))
  4262. return 1;
  4263. vmcs_writel(CR0_READ_SHADOW, orig_val);
  4264. return 0;
  4265. } else {
  4266. if (to_vmx(vcpu)->nested.vmxon &&
  4267. ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
  4268. return 1;
  4269. return kvm_set_cr0(vcpu, val);
  4270. }
  4271. }
  4272. static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
  4273. {
  4274. if (is_guest_mode(vcpu)) {
  4275. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  4276. unsigned long orig_val = val;
  4277. /* analogously to handle_set_cr0 */
  4278. val = (val & ~vmcs12->cr4_guest_host_mask) |
  4279. (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
  4280. if (kvm_set_cr4(vcpu, val))
  4281. return 1;
  4282. vmcs_writel(CR4_READ_SHADOW, orig_val);
  4283. return 0;
  4284. } else
  4285. return kvm_set_cr4(vcpu, val);
  4286. }
  4287. /* called to set cr0 as approriate for clts instruction exit. */
  4288. static void handle_clts(struct kvm_vcpu *vcpu)
  4289. {
  4290. if (is_guest_mode(vcpu)) {
  4291. /*
  4292. * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
  4293. * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
  4294. * just pretend it's off (also in arch.cr0 for fpu_activate).
  4295. */
  4296. vmcs_writel(CR0_READ_SHADOW,
  4297. vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
  4298. vcpu->arch.cr0 &= ~X86_CR0_TS;
  4299. } else
  4300. vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
  4301. }
  4302. static int handle_cr(struct kvm_vcpu *vcpu)
  4303. {
  4304. unsigned long exit_qualification, val;
  4305. int cr;
  4306. int reg;
  4307. int err;
  4308. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4309. cr = exit_qualification & 15;
  4310. reg = (exit_qualification >> 8) & 15;
  4311. switch ((exit_qualification >> 4) & 3) {
  4312. case 0: /* mov to cr */
  4313. val = kvm_register_read(vcpu, reg);
  4314. trace_kvm_cr_write(cr, val);
  4315. switch (cr) {
  4316. case 0:
  4317. err = handle_set_cr0(vcpu, val);
  4318. kvm_complete_insn_gp(vcpu, err);
  4319. return 1;
  4320. case 3:
  4321. err = kvm_set_cr3(vcpu, val);
  4322. kvm_complete_insn_gp(vcpu, err);
  4323. return 1;
  4324. case 4:
  4325. err = handle_set_cr4(vcpu, val);
  4326. kvm_complete_insn_gp(vcpu, err);
  4327. return 1;
  4328. case 8: {
  4329. u8 cr8_prev = kvm_get_cr8(vcpu);
  4330. u8 cr8 = kvm_register_read(vcpu, reg);
  4331. err = kvm_set_cr8(vcpu, cr8);
  4332. kvm_complete_insn_gp(vcpu, err);
  4333. if (irqchip_in_kernel(vcpu->kvm))
  4334. return 1;
  4335. if (cr8_prev <= cr8)
  4336. return 1;
  4337. vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
  4338. return 0;
  4339. }
  4340. }
  4341. break;
  4342. case 2: /* clts */
  4343. handle_clts(vcpu);
  4344. trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
  4345. skip_emulated_instruction(vcpu);
  4346. vmx_fpu_activate(vcpu);
  4347. return 1;
  4348. case 1: /*mov from cr*/
  4349. switch (cr) {
  4350. case 3:
  4351. val = kvm_read_cr3(vcpu);
  4352. kvm_register_write(vcpu, reg, val);
  4353. trace_kvm_cr_read(cr, val);
  4354. skip_emulated_instruction(vcpu);
  4355. return 1;
  4356. case 8:
  4357. val = kvm_get_cr8(vcpu);
  4358. kvm_register_write(vcpu, reg, val);
  4359. trace_kvm_cr_read(cr, val);
  4360. skip_emulated_instruction(vcpu);
  4361. return 1;
  4362. }
  4363. break;
  4364. case 3: /* lmsw */
  4365. val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
  4366. trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
  4367. kvm_lmsw(vcpu, val);
  4368. skip_emulated_instruction(vcpu);
  4369. return 1;
  4370. default:
  4371. break;
  4372. }
  4373. vcpu->run->exit_reason = 0;
  4374. vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
  4375. (int)(exit_qualification >> 4) & 3, cr);
  4376. return 0;
  4377. }
  4378. static int handle_dr(struct kvm_vcpu *vcpu)
  4379. {
  4380. unsigned long exit_qualification;
  4381. int dr, reg;
  4382. /* Do not handle if the CPL > 0, will trigger GP on re-entry */
  4383. if (!kvm_require_cpl(vcpu, 0))
  4384. return 1;
  4385. dr = vmcs_readl(GUEST_DR7);
  4386. if (dr & DR7_GD) {
  4387. /*
  4388. * As the vm-exit takes precedence over the debug trap, we
  4389. * need to emulate the latter, either for the host or the
  4390. * guest debugging itself.
  4391. */
  4392. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
  4393. vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
  4394. vcpu->run->debug.arch.dr7 = dr;
  4395. vcpu->run->debug.arch.pc =
  4396. vmcs_readl(GUEST_CS_BASE) +
  4397. vmcs_readl(GUEST_RIP);
  4398. vcpu->run->debug.arch.exception = DB_VECTOR;
  4399. vcpu->run->exit_reason = KVM_EXIT_DEBUG;
  4400. return 0;
  4401. } else {
  4402. vcpu->arch.dr7 &= ~DR7_GD;
  4403. vcpu->arch.dr6 |= DR6_BD;
  4404. vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
  4405. kvm_queue_exception(vcpu, DB_VECTOR);
  4406. return 1;
  4407. }
  4408. }
  4409. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4410. dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
  4411. reg = DEBUG_REG_ACCESS_REG(exit_qualification);
  4412. if (exit_qualification & TYPE_MOV_FROM_DR) {
  4413. unsigned long val;
  4414. if (!kvm_get_dr(vcpu, dr, &val))
  4415. kvm_register_write(vcpu, reg, val);
  4416. } else
  4417. kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]);
  4418. skip_emulated_instruction(vcpu);
  4419. return 1;
  4420. }
  4421. static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
  4422. {
  4423. vmcs_writel(GUEST_DR7, val);
  4424. }
  4425. static int handle_cpuid(struct kvm_vcpu *vcpu)
  4426. {
  4427. kvm_emulate_cpuid(vcpu);
  4428. return 1;
  4429. }
  4430. static int handle_rdmsr(struct kvm_vcpu *vcpu)
  4431. {
  4432. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  4433. u64 data;
  4434. if (vmx_get_msr(vcpu, ecx, &data)) {
  4435. trace_kvm_msr_read_ex(ecx);
  4436. kvm_inject_gp(vcpu, 0);
  4437. return 1;
  4438. }
  4439. trace_kvm_msr_read(ecx, data);
  4440. /* FIXME: handling of bits 32:63 of rax, rdx */
  4441. vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
  4442. vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
  4443. skip_emulated_instruction(vcpu);
  4444. return 1;
  4445. }
  4446. static int handle_wrmsr(struct kvm_vcpu *vcpu)
  4447. {
  4448. struct msr_data msr;
  4449. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  4450. u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
  4451. | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
  4452. msr.data = data;
  4453. msr.index = ecx;
  4454. msr.host_initiated = false;
  4455. if (vmx_set_msr(vcpu, &msr) != 0) {
  4456. trace_kvm_msr_write_ex(ecx, data);
  4457. kvm_inject_gp(vcpu, 0);
  4458. return 1;
  4459. }
  4460. trace_kvm_msr_write(ecx, data);
  4461. skip_emulated_instruction(vcpu);
  4462. return 1;
  4463. }
  4464. static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
  4465. {
  4466. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4467. return 1;
  4468. }
  4469. static int handle_interrupt_window(struct kvm_vcpu *vcpu)
  4470. {
  4471. u32 cpu_based_vm_exec_control;
  4472. /* clear pending irq */
  4473. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  4474. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  4475. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  4476. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4477. ++vcpu->stat.irq_window_exits;
  4478. /*
  4479. * If the user space waits to inject interrupts, exit as soon as
  4480. * possible
  4481. */
  4482. if (!irqchip_in_kernel(vcpu->kvm) &&
  4483. vcpu->run->request_interrupt_window &&
  4484. !kvm_cpu_has_interrupt(vcpu)) {
  4485. vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  4486. return 0;
  4487. }
  4488. return 1;
  4489. }
  4490. static int handle_halt(struct kvm_vcpu *vcpu)
  4491. {
  4492. skip_emulated_instruction(vcpu);
  4493. return kvm_emulate_halt(vcpu);
  4494. }
  4495. static int handle_vmcall(struct kvm_vcpu *vcpu)
  4496. {
  4497. skip_emulated_instruction(vcpu);
  4498. kvm_emulate_hypercall(vcpu);
  4499. return 1;
  4500. }
  4501. static int handle_invd(struct kvm_vcpu *vcpu)
  4502. {
  4503. return emulate_instruction(vcpu, 0) == EMULATE_DONE;
  4504. }
  4505. static int handle_invlpg(struct kvm_vcpu *vcpu)
  4506. {
  4507. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4508. kvm_mmu_invlpg(vcpu, exit_qualification);
  4509. skip_emulated_instruction(vcpu);
  4510. return 1;
  4511. }
  4512. static int handle_rdpmc(struct kvm_vcpu *vcpu)
  4513. {
  4514. int err;
  4515. err = kvm_rdpmc(vcpu);
  4516. kvm_complete_insn_gp(vcpu, err);
  4517. return 1;
  4518. }
  4519. static int handle_wbinvd(struct kvm_vcpu *vcpu)
  4520. {
  4521. skip_emulated_instruction(vcpu);
  4522. kvm_emulate_wbinvd(vcpu);
  4523. return 1;
  4524. }
  4525. static int handle_xsetbv(struct kvm_vcpu *vcpu)
  4526. {
  4527. u64 new_bv = kvm_read_edx_eax(vcpu);
  4528. u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
  4529. if (kvm_set_xcr(vcpu, index, new_bv) == 0)
  4530. skip_emulated_instruction(vcpu);
  4531. return 1;
  4532. }
  4533. static int handle_apic_access(struct kvm_vcpu *vcpu)
  4534. {
  4535. if (likely(fasteoi)) {
  4536. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4537. int access_type, offset;
  4538. access_type = exit_qualification & APIC_ACCESS_TYPE;
  4539. offset = exit_qualification & APIC_ACCESS_OFFSET;
  4540. /*
  4541. * Sane guest uses MOV to write EOI, with written value
  4542. * not cared. So make a short-circuit here by avoiding
  4543. * heavy instruction emulation.
  4544. */
  4545. if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
  4546. (offset == APIC_EOI)) {
  4547. kvm_lapic_set_eoi(vcpu);
  4548. skip_emulated_instruction(vcpu);
  4549. return 1;
  4550. }
  4551. }
  4552. return emulate_instruction(vcpu, 0) == EMULATE_DONE;
  4553. }
  4554. static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
  4555. {
  4556. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4557. int vector = exit_qualification & 0xff;
  4558. /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
  4559. kvm_apic_set_eoi_accelerated(vcpu, vector);
  4560. return 1;
  4561. }
  4562. static int handle_apic_write(struct kvm_vcpu *vcpu)
  4563. {
  4564. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4565. u32 offset = exit_qualification & 0xfff;
  4566. /* APIC-write VM exit is trap-like and thus no need to adjust IP */
  4567. kvm_apic_write_nodecode(vcpu, offset);
  4568. return 1;
  4569. }
  4570. static int handle_task_switch(struct kvm_vcpu *vcpu)
  4571. {
  4572. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4573. unsigned long exit_qualification;
  4574. bool has_error_code = false;
  4575. u32 error_code = 0;
  4576. u16 tss_selector;
  4577. int reason, type, idt_v, idt_index;
  4578. idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
  4579. idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
  4580. type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
  4581. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4582. reason = (u32)exit_qualification >> 30;
  4583. if (reason == TASK_SWITCH_GATE && idt_v) {
  4584. switch (type) {
  4585. case INTR_TYPE_NMI_INTR:
  4586. vcpu->arch.nmi_injected = false;
  4587. vmx_set_nmi_mask(vcpu, true);
  4588. break;
  4589. case INTR_TYPE_EXT_INTR:
  4590. case INTR_TYPE_SOFT_INTR:
  4591. kvm_clear_interrupt_queue(vcpu);
  4592. break;
  4593. case INTR_TYPE_HARD_EXCEPTION:
  4594. if (vmx->idt_vectoring_info &
  4595. VECTORING_INFO_DELIVER_CODE_MASK) {
  4596. has_error_code = true;
  4597. error_code =
  4598. vmcs_read32(IDT_VECTORING_ERROR_CODE);
  4599. }
  4600. /* fall through */
  4601. case INTR_TYPE_SOFT_EXCEPTION:
  4602. kvm_clear_exception_queue(vcpu);
  4603. break;
  4604. default:
  4605. break;
  4606. }
  4607. }
  4608. tss_selector = exit_qualification;
  4609. if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
  4610. type != INTR_TYPE_EXT_INTR &&
  4611. type != INTR_TYPE_NMI_INTR))
  4612. skip_emulated_instruction(vcpu);
  4613. if (kvm_task_switch(vcpu, tss_selector,
  4614. type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
  4615. has_error_code, error_code) == EMULATE_FAIL) {
  4616. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  4617. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
  4618. vcpu->run->internal.ndata = 0;
  4619. return 0;
  4620. }
  4621. /* clear all local breakpoint enable flags */
  4622. vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
  4623. /*
  4624. * TODO: What about debug traps on tss switch?
  4625. * Are we supposed to inject them and update dr6?
  4626. */
  4627. return 1;
  4628. }
  4629. static int handle_ept_violation(struct kvm_vcpu *vcpu)
  4630. {
  4631. unsigned long exit_qualification;
  4632. gpa_t gpa;
  4633. u32 error_code;
  4634. int gla_validity;
  4635. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4636. gla_validity = (exit_qualification >> 7) & 0x3;
  4637. if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
  4638. printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
  4639. printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
  4640. (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
  4641. vmcs_readl(GUEST_LINEAR_ADDRESS));
  4642. printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
  4643. (long unsigned int)exit_qualification);
  4644. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  4645. vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
  4646. return 0;
  4647. }
  4648. /*
  4649. * EPT violation happened while executing iret from NMI,
  4650. * "blocked by NMI" bit has to be set before next VM entry.
  4651. * There are errata that may cause this bit to not be set:
  4652. * AAK134, BY25.
  4653. */
  4654. if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
  4655. cpu_has_virtual_nmis() &&
  4656. (exit_qualification & INTR_INFO_UNBLOCK_NMI))
  4657. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
  4658. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  4659. trace_kvm_page_fault(gpa, exit_qualification);
  4660. /* It is a write fault? */
  4661. error_code = exit_qualification & (1U << 1);
  4662. /* It is a fetch fault? */
  4663. error_code |= (exit_qualification & (1U << 2)) << 2;
  4664. /* ept page table is present? */
  4665. error_code |= (exit_qualification >> 3) & 0x1;
  4666. vcpu->arch.exit_qualification = exit_qualification;
  4667. return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
  4668. }
  4669. static u64 ept_rsvd_mask(u64 spte, int level)
  4670. {
  4671. int i;
  4672. u64 mask = 0;
  4673. for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
  4674. mask |= (1ULL << i);
  4675. if (level > 2)
  4676. /* bits 7:3 reserved */
  4677. mask |= 0xf8;
  4678. else if (level == 2) {
  4679. if (spte & (1ULL << 7))
  4680. /* 2MB ref, bits 20:12 reserved */
  4681. mask |= 0x1ff000;
  4682. else
  4683. /* bits 6:3 reserved */
  4684. mask |= 0x78;
  4685. }
  4686. return mask;
  4687. }
  4688. static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
  4689. int level)
  4690. {
  4691. printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
  4692. /* 010b (write-only) */
  4693. WARN_ON((spte & 0x7) == 0x2);
  4694. /* 110b (write/execute) */
  4695. WARN_ON((spte & 0x7) == 0x6);
  4696. /* 100b (execute-only) and value not supported by logical processor */
  4697. if (!cpu_has_vmx_ept_execute_only())
  4698. WARN_ON((spte & 0x7) == 0x4);
  4699. /* not 000b */
  4700. if ((spte & 0x7)) {
  4701. u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
  4702. if (rsvd_bits != 0) {
  4703. printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
  4704. __func__, rsvd_bits);
  4705. WARN_ON(1);
  4706. }
  4707. if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
  4708. u64 ept_mem_type = (spte & 0x38) >> 3;
  4709. if (ept_mem_type == 2 || ept_mem_type == 3 ||
  4710. ept_mem_type == 7) {
  4711. printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
  4712. __func__, ept_mem_type);
  4713. WARN_ON(1);
  4714. }
  4715. }
  4716. }
  4717. }
  4718. static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
  4719. {
  4720. u64 sptes[4];
  4721. int nr_sptes, i, ret;
  4722. gpa_t gpa;
  4723. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  4724. ret = handle_mmio_page_fault_common(vcpu, gpa, true);
  4725. if (likely(ret == RET_MMIO_PF_EMULATE))
  4726. return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
  4727. EMULATE_DONE;
  4728. if (unlikely(ret == RET_MMIO_PF_INVALID))
  4729. return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
  4730. if (unlikely(ret == RET_MMIO_PF_RETRY))
  4731. return 1;
  4732. /* It is the real ept misconfig */
  4733. printk(KERN_ERR "EPT: Misconfiguration.\n");
  4734. printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
  4735. nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
  4736. for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
  4737. ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
  4738. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  4739. vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
  4740. return 0;
  4741. }
  4742. static int handle_nmi_window(struct kvm_vcpu *vcpu)
  4743. {
  4744. u32 cpu_based_vm_exec_control;
  4745. /* clear pending NMI */
  4746. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  4747. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
  4748. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  4749. ++vcpu->stat.nmi_window_exits;
  4750. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4751. return 1;
  4752. }
  4753. static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
  4754. {
  4755. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4756. enum emulation_result err = EMULATE_DONE;
  4757. int ret = 1;
  4758. u32 cpu_exec_ctrl;
  4759. bool intr_window_requested;
  4760. unsigned count = 130;
  4761. cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  4762. intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
  4763. while (!guest_state_valid(vcpu) && count-- != 0) {
  4764. if (intr_window_requested && vmx_interrupt_allowed(vcpu))
  4765. return handle_interrupt_window(&vmx->vcpu);
  4766. if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
  4767. return 1;
  4768. err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
  4769. if (err == EMULATE_USER_EXIT) {
  4770. ++vcpu->stat.mmio_exits;
  4771. ret = 0;
  4772. goto out;
  4773. }
  4774. if (err != EMULATE_DONE) {
  4775. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  4776. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
  4777. vcpu->run->internal.ndata = 0;
  4778. return 0;
  4779. }
  4780. if (vcpu->arch.halt_request) {
  4781. vcpu->arch.halt_request = 0;
  4782. ret = kvm_emulate_halt(vcpu);
  4783. goto out;
  4784. }
  4785. if (signal_pending(current))
  4786. goto out;
  4787. if (need_resched())
  4788. schedule();
  4789. }
  4790. vmx->emulation_required = emulation_required(vcpu);
  4791. out:
  4792. return ret;
  4793. }
  4794. /*
  4795. * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
  4796. * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
  4797. */
  4798. static int handle_pause(struct kvm_vcpu *vcpu)
  4799. {
  4800. skip_emulated_instruction(vcpu);
  4801. kvm_vcpu_on_spin(vcpu);
  4802. return 1;
  4803. }
  4804. static int handle_invalid_op(struct kvm_vcpu *vcpu)
  4805. {
  4806. kvm_queue_exception(vcpu, UD_VECTOR);
  4807. return 1;
  4808. }
  4809. /*
  4810. * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
  4811. * We could reuse a single VMCS for all the L2 guests, but we also want the
  4812. * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
  4813. * allows keeping them loaded on the processor, and in the future will allow
  4814. * optimizations where prepare_vmcs02 doesn't need to set all the fields on
  4815. * every entry if they never change.
  4816. * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
  4817. * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
  4818. *
  4819. * The following functions allocate and free a vmcs02 in this pool.
  4820. */
  4821. /* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
  4822. static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
  4823. {
  4824. struct vmcs02_list *item;
  4825. list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
  4826. if (item->vmptr == vmx->nested.current_vmptr) {
  4827. list_move(&item->list, &vmx->nested.vmcs02_pool);
  4828. return &item->vmcs02;
  4829. }
  4830. if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
  4831. /* Recycle the least recently used VMCS. */
  4832. item = list_entry(vmx->nested.vmcs02_pool.prev,
  4833. struct vmcs02_list, list);
  4834. item->vmptr = vmx->nested.current_vmptr;
  4835. list_move(&item->list, &vmx->nested.vmcs02_pool);
  4836. return &item->vmcs02;
  4837. }
  4838. /* Create a new VMCS */
  4839. item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
  4840. if (!item)
  4841. return NULL;
  4842. item->vmcs02.vmcs = alloc_vmcs();
  4843. if (!item->vmcs02.vmcs) {
  4844. kfree(item);
  4845. return NULL;
  4846. }
  4847. loaded_vmcs_init(&item->vmcs02);
  4848. item->vmptr = vmx->nested.current_vmptr;
  4849. list_add(&(item->list), &(vmx->nested.vmcs02_pool));
  4850. vmx->nested.vmcs02_num++;
  4851. return &item->vmcs02;
  4852. }
  4853. /* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
  4854. static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
  4855. {
  4856. struct vmcs02_list *item;
  4857. list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
  4858. if (item->vmptr == vmptr) {
  4859. free_loaded_vmcs(&item->vmcs02);
  4860. list_del(&item->list);
  4861. kfree(item);
  4862. vmx->nested.vmcs02_num--;
  4863. return;
  4864. }
  4865. }
  4866. /*
  4867. * Free all VMCSs saved for this vcpu, except the one pointed by
  4868. * vmx->loaded_vmcs. These include the VMCSs in vmcs02_pool (except the one
  4869. * currently used, if running L2), and vmcs01 when running L2.
  4870. */
  4871. static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
  4872. {
  4873. struct vmcs02_list *item, *n;
  4874. list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
  4875. if (vmx->loaded_vmcs != &item->vmcs02)
  4876. free_loaded_vmcs(&item->vmcs02);
  4877. list_del(&item->list);
  4878. kfree(item);
  4879. }
  4880. vmx->nested.vmcs02_num = 0;
  4881. if (vmx->loaded_vmcs != &vmx->vmcs01)
  4882. free_loaded_vmcs(&vmx->vmcs01);
  4883. }
  4884. /*
  4885. * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
  4886. * set the success or error code of an emulated VMX instruction, as specified
  4887. * by Vol 2B, VMX Instruction Reference, "Conventions".
  4888. */
  4889. static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
  4890. {
  4891. vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
  4892. & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  4893. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
  4894. }
  4895. static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
  4896. {
  4897. vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
  4898. & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
  4899. X86_EFLAGS_SF | X86_EFLAGS_OF))
  4900. | X86_EFLAGS_CF);
  4901. }
  4902. static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
  4903. u32 vm_instruction_error)
  4904. {
  4905. if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
  4906. /*
  4907. * failValid writes the error number to the current VMCS, which
  4908. * can't be done there isn't a current VMCS.
  4909. */
  4910. nested_vmx_failInvalid(vcpu);
  4911. return;
  4912. }
  4913. vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
  4914. & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  4915. X86_EFLAGS_SF | X86_EFLAGS_OF))
  4916. | X86_EFLAGS_ZF);
  4917. get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
  4918. /*
  4919. * We don't need to force a shadow sync because
  4920. * VM_INSTRUCTION_ERROR is not shadowed
  4921. */
  4922. }
  4923. /*
  4924. * Emulate the VMXON instruction.
  4925. * Currently, we just remember that VMX is active, and do not save or even
  4926. * inspect the argument to VMXON (the so-called "VMXON pointer") because we
  4927. * do not currently need to store anything in that guest-allocated memory
  4928. * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
  4929. * argument is different from the VMXON pointer (which the spec says they do).
  4930. */
  4931. static int handle_vmon(struct kvm_vcpu *vcpu)
  4932. {
  4933. struct kvm_segment cs;
  4934. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4935. struct vmcs *shadow_vmcs;
  4936. const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
  4937. | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
  4938. /* The Intel VMX Instruction Reference lists a bunch of bits that
  4939. * are prerequisite to running VMXON, most notably cr4.VMXE must be
  4940. * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
  4941. * Otherwise, we should fail with #UD. We test these now:
  4942. */
  4943. if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
  4944. !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
  4945. (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
  4946. kvm_queue_exception(vcpu, UD_VECTOR);
  4947. return 1;
  4948. }
  4949. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  4950. if (is_long_mode(vcpu) && !cs.l) {
  4951. kvm_queue_exception(vcpu, UD_VECTOR);
  4952. return 1;
  4953. }
  4954. if (vmx_get_cpl(vcpu)) {
  4955. kvm_inject_gp(vcpu, 0);
  4956. return 1;
  4957. }
  4958. if (vmx->nested.vmxon) {
  4959. nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
  4960. skip_emulated_instruction(vcpu);
  4961. return 1;
  4962. }
  4963. if ((vmx->nested.msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
  4964. != VMXON_NEEDED_FEATURES) {
  4965. kvm_inject_gp(vcpu, 0);
  4966. return 1;
  4967. }
  4968. if (enable_shadow_vmcs) {
  4969. shadow_vmcs = alloc_vmcs();
  4970. if (!shadow_vmcs)
  4971. return -ENOMEM;
  4972. /* mark vmcs as shadow */
  4973. shadow_vmcs->revision_id |= (1u << 31);
  4974. /* init shadow vmcs */
  4975. vmcs_clear(shadow_vmcs);
  4976. vmx->nested.current_shadow_vmcs = shadow_vmcs;
  4977. }
  4978. INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
  4979. vmx->nested.vmcs02_num = 0;
  4980. vmx->nested.vmxon = true;
  4981. skip_emulated_instruction(vcpu);
  4982. nested_vmx_succeed(vcpu);
  4983. return 1;
  4984. }
  4985. /*
  4986. * Intel's VMX Instruction Reference specifies a common set of prerequisites
  4987. * for running VMX instructions (except VMXON, whose prerequisites are
  4988. * slightly different). It also specifies what exception to inject otherwise.
  4989. */
  4990. static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
  4991. {
  4992. struct kvm_segment cs;
  4993. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4994. if (!vmx->nested.vmxon) {
  4995. kvm_queue_exception(vcpu, UD_VECTOR);
  4996. return 0;
  4997. }
  4998. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  4999. if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
  5000. (is_long_mode(vcpu) && !cs.l)) {
  5001. kvm_queue_exception(vcpu, UD_VECTOR);
  5002. return 0;
  5003. }
  5004. if (vmx_get_cpl(vcpu)) {
  5005. kvm_inject_gp(vcpu, 0);
  5006. return 0;
  5007. }
  5008. return 1;
  5009. }
  5010. static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
  5011. {
  5012. u32 exec_control;
  5013. if (enable_shadow_vmcs) {
  5014. if (vmx->nested.current_vmcs12 != NULL) {
  5015. /* copy to memory all shadowed fields in case
  5016. they were modified */
  5017. copy_shadow_to_vmcs12(vmx);
  5018. vmx->nested.sync_shadow_vmcs = false;
  5019. exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  5020. exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
  5021. vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
  5022. vmcs_write64(VMCS_LINK_POINTER, -1ull);
  5023. }
  5024. }
  5025. kunmap(vmx->nested.current_vmcs12_page);
  5026. nested_release_page(vmx->nested.current_vmcs12_page);
  5027. }
  5028. /*
  5029. * Free whatever needs to be freed from vmx->nested when L1 goes down, or
  5030. * just stops using VMX.
  5031. */
  5032. static void free_nested(struct vcpu_vmx *vmx)
  5033. {
  5034. if (!vmx->nested.vmxon)
  5035. return;
  5036. vmx->nested.vmxon = false;
  5037. if (vmx->nested.current_vmptr != -1ull) {
  5038. nested_release_vmcs12(vmx);
  5039. vmx->nested.current_vmptr = -1ull;
  5040. vmx->nested.current_vmcs12 = NULL;
  5041. }
  5042. if (enable_shadow_vmcs)
  5043. free_vmcs(vmx->nested.current_shadow_vmcs);
  5044. /* Unpin physical memory we referred to in current vmcs02 */
  5045. if (vmx->nested.apic_access_page) {
  5046. nested_release_page(vmx->nested.apic_access_page);
  5047. vmx->nested.apic_access_page = 0;
  5048. }
  5049. nested_free_all_saved_vmcss(vmx);
  5050. }
  5051. /* Emulate the VMXOFF instruction */
  5052. static int handle_vmoff(struct kvm_vcpu *vcpu)
  5053. {
  5054. if (!nested_vmx_check_permission(vcpu))
  5055. return 1;
  5056. free_nested(to_vmx(vcpu));
  5057. skip_emulated_instruction(vcpu);
  5058. nested_vmx_succeed(vcpu);
  5059. return 1;
  5060. }
  5061. /*
  5062. * Decode the memory-address operand of a vmx instruction, as recorded on an
  5063. * exit caused by such an instruction (run by a guest hypervisor).
  5064. * On success, returns 0. When the operand is invalid, returns 1 and throws
  5065. * #UD or #GP.
  5066. */
  5067. static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
  5068. unsigned long exit_qualification,
  5069. u32 vmx_instruction_info, gva_t *ret)
  5070. {
  5071. /*
  5072. * According to Vol. 3B, "Information for VM Exits Due to Instruction
  5073. * Execution", on an exit, vmx_instruction_info holds most of the
  5074. * addressing components of the operand. Only the displacement part
  5075. * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
  5076. * For how an actual address is calculated from all these components,
  5077. * refer to Vol. 1, "Operand Addressing".
  5078. */
  5079. int scaling = vmx_instruction_info & 3;
  5080. int addr_size = (vmx_instruction_info >> 7) & 7;
  5081. bool is_reg = vmx_instruction_info & (1u << 10);
  5082. int seg_reg = (vmx_instruction_info >> 15) & 7;
  5083. int index_reg = (vmx_instruction_info >> 18) & 0xf;
  5084. bool index_is_valid = !(vmx_instruction_info & (1u << 22));
  5085. int base_reg = (vmx_instruction_info >> 23) & 0xf;
  5086. bool base_is_valid = !(vmx_instruction_info & (1u << 27));
  5087. if (is_reg) {
  5088. kvm_queue_exception(vcpu, UD_VECTOR);
  5089. return 1;
  5090. }
  5091. /* Addr = segment_base + offset */
  5092. /* offset = base + [index * scale] + displacement */
  5093. *ret = vmx_get_segment_base(vcpu, seg_reg);
  5094. if (base_is_valid)
  5095. *ret += kvm_register_read(vcpu, base_reg);
  5096. if (index_is_valid)
  5097. *ret += kvm_register_read(vcpu, index_reg)<<scaling;
  5098. *ret += exit_qualification; /* holds the displacement */
  5099. if (addr_size == 1) /* 32 bit */
  5100. *ret &= 0xffffffff;
  5101. /*
  5102. * TODO: throw #GP (and return 1) in various cases that the VM*
  5103. * instructions require it - e.g., offset beyond segment limit,
  5104. * unusable or unreadable/unwritable segment, non-canonical 64-bit
  5105. * address, and so on. Currently these are not checked.
  5106. */
  5107. return 0;
  5108. }
  5109. /* Emulate the VMCLEAR instruction */
  5110. static int handle_vmclear(struct kvm_vcpu *vcpu)
  5111. {
  5112. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5113. gva_t gva;
  5114. gpa_t vmptr;
  5115. struct vmcs12 *vmcs12;
  5116. struct page *page;
  5117. struct x86_exception e;
  5118. if (!nested_vmx_check_permission(vcpu))
  5119. return 1;
  5120. if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
  5121. vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
  5122. return 1;
  5123. if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
  5124. sizeof(vmptr), &e)) {
  5125. kvm_inject_page_fault(vcpu, &e);
  5126. return 1;
  5127. }
  5128. if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
  5129. nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
  5130. skip_emulated_instruction(vcpu);
  5131. return 1;
  5132. }
  5133. if (vmptr == vmx->nested.current_vmptr) {
  5134. nested_release_vmcs12(vmx);
  5135. vmx->nested.current_vmptr = -1ull;
  5136. vmx->nested.current_vmcs12 = NULL;
  5137. }
  5138. page = nested_get_page(vcpu, vmptr);
  5139. if (page == NULL) {
  5140. /*
  5141. * For accurate processor emulation, VMCLEAR beyond available
  5142. * physical memory should do nothing at all. However, it is
  5143. * possible that a nested vmx bug, not a guest hypervisor bug,
  5144. * resulted in this case, so let's shut down before doing any
  5145. * more damage:
  5146. */
  5147. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  5148. return 1;
  5149. }
  5150. vmcs12 = kmap(page);
  5151. vmcs12->launch_state = 0;
  5152. kunmap(page);
  5153. nested_release_page(page);
  5154. nested_free_vmcs02(vmx, vmptr);
  5155. skip_emulated_instruction(vcpu);
  5156. nested_vmx_succeed(vcpu);
  5157. return 1;
  5158. }
  5159. static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
  5160. /* Emulate the VMLAUNCH instruction */
  5161. static int handle_vmlaunch(struct kvm_vcpu *vcpu)
  5162. {
  5163. return nested_vmx_run(vcpu, true);
  5164. }
  5165. /* Emulate the VMRESUME instruction */
  5166. static int handle_vmresume(struct kvm_vcpu *vcpu)
  5167. {
  5168. return nested_vmx_run(vcpu, false);
  5169. }
  5170. enum vmcs_field_type {
  5171. VMCS_FIELD_TYPE_U16 = 0,
  5172. VMCS_FIELD_TYPE_U64 = 1,
  5173. VMCS_FIELD_TYPE_U32 = 2,
  5174. VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
  5175. };
  5176. static inline int vmcs_field_type(unsigned long field)
  5177. {
  5178. if (0x1 & field) /* the *_HIGH fields are all 32 bit */
  5179. return VMCS_FIELD_TYPE_U32;
  5180. return (field >> 13) & 0x3 ;
  5181. }
  5182. static inline int vmcs_field_readonly(unsigned long field)
  5183. {
  5184. return (((field >> 10) & 0x3) == 1);
  5185. }
  5186. /*
  5187. * Read a vmcs12 field. Since these can have varying lengths and we return
  5188. * one type, we chose the biggest type (u64) and zero-extend the return value
  5189. * to that size. Note that the caller, handle_vmread, might need to use only
  5190. * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
  5191. * 64-bit fields are to be returned).
  5192. */
  5193. static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
  5194. unsigned long field, u64 *ret)
  5195. {
  5196. short offset = vmcs_field_to_offset(field);
  5197. char *p;
  5198. if (offset < 0)
  5199. return 0;
  5200. p = ((char *)(get_vmcs12(vcpu))) + offset;
  5201. switch (vmcs_field_type(field)) {
  5202. case VMCS_FIELD_TYPE_NATURAL_WIDTH:
  5203. *ret = *((natural_width *)p);
  5204. return 1;
  5205. case VMCS_FIELD_TYPE_U16:
  5206. *ret = *((u16 *)p);
  5207. return 1;
  5208. case VMCS_FIELD_TYPE_U32:
  5209. *ret = *((u32 *)p);
  5210. return 1;
  5211. case VMCS_FIELD_TYPE_U64:
  5212. *ret = *((u64 *)p);
  5213. return 1;
  5214. default:
  5215. return 0; /* can never happen. */
  5216. }
  5217. }
  5218. static inline bool vmcs12_write_any(struct kvm_vcpu *vcpu,
  5219. unsigned long field, u64 field_value){
  5220. short offset = vmcs_field_to_offset(field);
  5221. char *p = ((char *) get_vmcs12(vcpu)) + offset;
  5222. if (offset < 0)
  5223. return false;
  5224. switch (vmcs_field_type(field)) {
  5225. case VMCS_FIELD_TYPE_U16:
  5226. *(u16 *)p = field_value;
  5227. return true;
  5228. case VMCS_FIELD_TYPE_U32:
  5229. *(u32 *)p = field_value;
  5230. return true;
  5231. case VMCS_FIELD_TYPE_U64:
  5232. *(u64 *)p = field_value;
  5233. return true;
  5234. case VMCS_FIELD_TYPE_NATURAL_WIDTH:
  5235. *(natural_width *)p = field_value;
  5236. return true;
  5237. default:
  5238. return false; /* can never happen. */
  5239. }
  5240. }
  5241. static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
  5242. {
  5243. int i;
  5244. unsigned long field;
  5245. u64 field_value;
  5246. struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
  5247. const unsigned long *fields = shadow_read_write_fields;
  5248. const int num_fields = max_shadow_read_write_fields;
  5249. vmcs_load(shadow_vmcs);
  5250. for (i = 0; i < num_fields; i++) {
  5251. field = fields[i];
  5252. switch (vmcs_field_type(field)) {
  5253. case VMCS_FIELD_TYPE_U16:
  5254. field_value = vmcs_read16(field);
  5255. break;
  5256. case VMCS_FIELD_TYPE_U32:
  5257. field_value = vmcs_read32(field);
  5258. break;
  5259. case VMCS_FIELD_TYPE_U64:
  5260. field_value = vmcs_read64(field);
  5261. break;
  5262. case VMCS_FIELD_TYPE_NATURAL_WIDTH:
  5263. field_value = vmcs_readl(field);
  5264. break;
  5265. }
  5266. vmcs12_write_any(&vmx->vcpu, field, field_value);
  5267. }
  5268. vmcs_clear(shadow_vmcs);
  5269. vmcs_load(vmx->loaded_vmcs->vmcs);
  5270. }
  5271. static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
  5272. {
  5273. const unsigned long *fields[] = {
  5274. shadow_read_write_fields,
  5275. shadow_read_only_fields
  5276. };
  5277. const int max_fields[] = {
  5278. max_shadow_read_write_fields,
  5279. max_shadow_read_only_fields
  5280. };
  5281. int i, q;
  5282. unsigned long field;
  5283. u64 field_value = 0;
  5284. struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
  5285. vmcs_load(shadow_vmcs);
  5286. for (q = 0; q < ARRAY_SIZE(fields); q++) {
  5287. for (i = 0; i < max_fields[q]; i++) {
  5288. field = fields[q][i];
  5289. vmcs12_read_any(&vmx->vcpu, field, &field_value);
  5290. switch (vmcs_field_type(field)) {
  5291. case VMCS_FIELD_TYPE_U16:
  5292. vmcs_write16(field, (u16)field_value);
  5293. break;
  5294. case VMCS_FIELD_TYPE_U32:
  5295. vmcs_write32(field, (u32)field_value);
  5296. break;
  5297. case VMCS_FIELD_TYPE_U64:
  5298. vmcs_write64(field, (u64)field_value);
  5299. break;
  5300. case VMCS_FIELD_TYPE_NATURAL_WIDTH:
  5301. vmcs_writel(field, (long)field_value);
  5302. break;
  5303. }
  5304. }
  5305. }
  5306. vmcs_clear(shadow_vmcs);
  5307. vmcs_load(vmx->loaded_vmcs->vmcs);
  5308. }
  5309. /*
  5310. * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
  5311. * used before) all generate the same failure when it is missing.
  5312. */
  5313. static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
  5314. {
  5315. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5316. if (vmx->nested.current_vmptr == -1ull) {
  5317. nested_vmx_failInvalid(vcpu);
  5318. skip_emulated_instruction(vcpu);
  5319. return 0;
  5320. }
  5321. return 1;
  5322. }
  5323. static int handle_vmread(struct kvm_vcpu *vcpu)
  5324. {
  5325. unsigned long field;
  5326. u64 field_value;
  5327. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  5328. u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  5329. gva_t gva = 0;
  5330. if (!nested_vmx_check_permission(vcpu) ||
  5331. !nested_vmx_check_vmcs12(vcpu))
  5332. return 1;
  5333. /* Decode instruction info and find the field to read */
  5334. field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
  5335. /* Read the field, zero-extended to a u64 field_value */
  5336. if (!vmcs12_read_any(vcpu, field, &field_value)) {
  5337. nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
  5338. skip_emulated_instruction(vcpu);
  5339. return 1;
  5340. }
  5341. /*
  5342. * Now copy part of this value to register or memory, as requested.
  5343. * Note that the number of bits actually copied is 32 or 64 depending
  5344. * on the guest's mode (32 or 64 bit), not on the given field's length.
  5345. */
  5346. if (vmx_instruction_info & (1u << 10)) {
  5347. kvm_register_write(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
  5348. field_value);
  5349. } else {
  5350. if (get_vmx_mem_address(vcpu, exit_qualification,
  5351. vmx_instruction_info, &gva))
  5352. return 1;
  5353. /* _system ok, as nested_vmx_check_permission verified cpl=0 */
  5354. kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
  5355. &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
  5356. }
  5357. nested_vmx_succeed(vcpu);
  5358. skip_emulated_instruction(vcpu);
  5359. return 1;
  5360. }
  5361. static int handle_vmwrite(struct kvm_vcpu *vcpu)
  5362. {
  5363. unsigned long field;
  5364. gva_t gva;
  5365. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  5366. u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  5367. /* The value to write might be 32 or 64 bits, depending on L1's long
  5368. * mode, and eventually we need to write that into a field of several
  5369. * possible lengths. The code below first zero-extends the value to 64
  5370. * bit (field_value), and then copies only the approriate number of
  5371. * bits into the vmcs12 field.
  5372. */
  5373. u64 field_value = 0;
  5374. struct x86_exception e;
  5375. if (!nested_vmx_check_permission(vcpu) ||
  5376. !nested_vmx_check_vmcs12(vcpu))
  5377. return 1;
  5378. if (vmx_instruction_info & (1u << 10))
  5379. field_value = kvm_register_read(vcpu,
  5380. (((vmx_instruction_info) >> 3) & 0xf));
  5381. else {
  5382. if (get_vmx_mem_address(vcpu, exit_qualification,
  5383. vmx_instruction_info, &gva))
  5384. return 1;
  5385. if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
  5386. &field_value, (is_long_mode(vcpu) ? 8 : 4), &e)) {
  5387. kvm_inject_page_fault(vcpu, &e);
  5388. return 1;
  5389. }
  5390. }
  5391. field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
  5392. if (vmcs_field_readonly(field)) {
  5393. nested_vmx_failValid(vcpu,
  5394. VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
  5395. skip_emulated_instruction(vcpu);
  5396. return 1;
  5397. }
  5398. if (!vmcs12_write_any(vcpu, field, field_value)) {
  5399. nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
  5400. skip_emulated_instruction(vcpu);
  5401. return 1;
  5402. }
  5403. nested_vmx_succeed(vcpu);
  5404. skip_emulated_instruction(vcpu);
  5405. return 1;
  5406. }
  5407. /* Emulate the VMPTRLD instruction */
  5408. static int handle_vmptrld(struct kvm_vcpu *vcpu)
  5409. {
  5410. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5411. gva_t gva;
  5412. gpa_t vmptr;
  5413. struct x86_exception e;
  5414. u32 exec_control;
  5415. if (!nested_vmx_check_permission(vcpu))
  5416. return 1;
  5417. if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
  5418. vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
  5419. return 1;
  5420. if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
  5421. sizeof(vmptr), &e)) {
  5422. kvm_inject_page_fault(vcpu, &e);
  5423. return 1;
  5424. }
  5425. if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
  5426. nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
  5427. skip_emulated_instruction(vcpu);
  5428. return 1;
  5429. }
  5430. if (vmx->nested.current_vmptr != vmptr) {
  5431. struct vmcs12 *new_vmcs12;
  5432. struct page *page;
  5433. page = nested_get_page(vcpu, vmptr);
  5434. if (page == NULL) {
  5435. nested_vmx_failInvalid(vcpu);
  5436. skip_emulated_instruction(vcpu);
  5437. return 1;
  5438. }
  5439. new_vmcs12 = kmap(page);
  5440. if (new_vmcs12->revision_id != VMCS12_REVISION) {
  5441. kunmap(page);
  5442. nested_release_page_clean(page);
  5443. nested_vmx_failValid(vcpu,
  5444. VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
  5445. skip_emulated_instruction(vcpu);
  5446. return 1;
  5447. }
  5448. if (vmx->nested.current_vmptr != -1ull)
  5449. nested_release_vmcs12(vmx);
  5450. vmx->nested.current_vmptr = vmptr;
  5451. vmx->nested.current_vmcs12 = new_vmcs12;
  5452. vmx->nested.current_vmcs12_page = page;
  5453. if (enable_shadow_vmcs) {
  5454. exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  5455. exec_control |= SECONDARY_EXEC_SHADOW_VMCS;
  5456. vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
  5457. vmcs_write64(VMCS_LINK_POINTER,
  5458. __pa(vmx->nested.current_shadow_vmcs));
  5459. vmx->nested.sync_shadow_vmcs = true;
  5460. }
  5461. }
  5462. nested_vmx_succeed(vcpu);
  5463. skip_emulated_instruction(vcpu);
  5464. return 1;
  5465. }
  5466. /* Emulate the VMPTRST instruction */
  5467. static int handle_vmptrst(struct kvm_vcpu *vcpu)
  5468. {
  5469. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  5470. u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  5471. gva_t vmcs_gva;
  5472. struct x86_exception e;
  5473. if (!nested_vmx_check_permission(vcpu))
  5474. return 1;
  5475. if (get_vmx_mem_address(vcpu, exit_qualification,
  5476. vmx_instruction_info, &vmcs_gva))
  5477. return 1;
  5478. /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
  5479. if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
  5480. (void *)&to_vmx(vcpu)->nested.current_vmptr,
  5481. sizeof(u64), &e)) {
  5482. kvm_inject_page_fault(vcpu, &e);
  5483. return 1;
  5484. }
  5485. nested_vmx_succeed(vcpu);
  5486. skip_emulated_instruction(vcpu);
  5487. return 1;
  5488. }
  5489. /* Emulate the INVEPT instruction */
  5490. static int handle_invept(struct kvm_vcpu *vcpu)
  5491. {
  5492. u32 vmx_instruction_info, types;
  5493. unsigned long type;
  5494. gva_t gva;
  5495. struct x86_exception e;
  5496. struct {
  5497. u64 eptp, gpa;
  5498. } operand;
  5499. u64 eptp_mask = ((1ull << 51) - 1) & PAGE_MASK;
  5500. if (!(nested_vmx_secondary_ctls_high & SECONDARY_EXEC_ENABLE_EPT) ||
  5501. !(nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
  5502. kvm_queue_exception(vcpu, UD_VECTOR);
  5503. return 1;
  5504. }
  5505. if (!nested_vmx_check_permission(vcpu))
  5506. return 1;
  5507. if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
  5508. kvm_queue_exception(vcpu, UD_VECTOR);
  5509. return 1;
  5510. }
  5511. vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  5512. type = kvm_register_read(vcpu, (vmx_instruction_info >> 28) & 0xf);
  5513. types = (nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
  5514. if (!(types & (1UL << type))) {
  5515. nested_vmx_failValid(vcpu,
  5516. VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
  5517. return 1;
  5518. }
  5519. /* According to the Intel VMX instruction reference, the memory
  5520. * operand is read even if it isn't needed (e.g., for type==global)
  5521. */
  5522. if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
  5523. vmx_instruction_info, &gva))
  5524. return 1;
  5525. if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
  5526. sizeof(operand), &e)) {
  5527. kvm_inject_page_fault(vcpu, &e);
  5528. return 1;
  5529. }
  5530. switch (type) {
  5531. case VMX_EPT_EXTENT_CONTEXT:
  5532. if ((operand.eptp & eptp_mask) !=
  5533. (nested_ept_get_cr3(vcpu) & eptp_mask))
  5534. break;
  5535. case VMX_EPT_EXTENT_GLOBAL:
  5536. kvm_mmu_sync_roots(vcpu);
  5537. kvm_mmu_flush_tlb(vcpu);
  5538. nested_vmx_succeed(vcpu);
  5539. break;
  5540. default:
  5541. BUG_ON(1);
  5542. break;
  5543. }
  5544. skip_emulated_instruction(vcpu);
  5545. return 1;
  5546. }
  5547. /*
  5548. * The exit handlers return 1 if the exit was handled fully and guest execution
  5549. * may resume. Otherwise they set the kvm_run parameter to indicate what needs
  5550. * to be done to userspace and return 0.
  5551. */
  5552. static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
  5553. [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
  5554. [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
  5555. [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
  5556. [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
  5557. [EXIT_REASON_IO_INSTRUCTION] = handle_io,
  5558. [EXIT_REASON_CR_ACCESS] = handle_cr,
  5559. [EXIT_REASON_DR_ACCESS] = handle_dr,
  5560. [EXIT_REASON_CPUID] = handle_cpuid,
  5561. [EXIT_REASON_MSR_READ] = handle_rdmsr,
  5562. [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
  5563. [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
  5564. [EXIT_REASON_HLT] = handle_halt,
  5565. [EXIT_REASON_INVD] = handle_invd,
  5566. [EXIT_REASON_INVLPG] = handle_invlpg,
  5567. [EXIT_REASON_RDPMC] = handle_rdpmc,
  5568. [EXIT_REASON_VMCALL] = handle_vmcall,
  5569. [EXIT_REASON_VMCLEAR] = handle_vmclear,
  5570. [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
  5571. [EXIT_REASON_VMPTRLD] = handle_vmptrld,
  5572. [EXIT_REASON_VMPTRST] = handle_vmptrst,
  5573. [EXIT_REASON_VMREAD] = handle_vmread,
  5574. [EXIT_REASON_VMRESUME] = handle_vmresume,
  5575. [EXIT_REASON_VMWRITE] = handle_vmwrite,
  5576. [EXIT_REASON_VMOFF] = handle_vmoff,
  5577. [EXIT_REASON_VMON] = handle_vmon,
  5578. [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
  5579. [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
  5580. [EXIT_REASON_APIC_WRITE] = handle_apic_write,
  5581. [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
  5582. [EXIT_REASON_WBINVD] = handle_wbinvd,
  5583. [EXIT_REASON_XSETBV] = handle_xsetbv,
  5584. [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
  5585. [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
  5586. [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
  5587. [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
  5588. [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
  5589. [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
  5590. [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
  5591. [EXIT_REASON_INVEPT] = handle_invept,
  5592. };
  5593. static const int kvm_vmx_max_exit_handlers =
  5594. ARRAY_SIZE(kvm_vmx_exit_handlers);
  5595. static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
  5596. struct vmcs12 *vmcs12)
  5597. {
  5598. unsigned long exit_qualification;
  5599. gpa_t bitmap, last_bitmap;
  5600. unsigned int port;
  5601. int size;
  5602. u8 b;
  5603. if (nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING))
  5604. return 1;
  5605. if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
  5606. return 0;
  5607. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  5608. port = exit_qualification >> 16;
  5609. size = (exit_qualification & 7) + 1;
  5610. last_bitmap = (gpa_t)-1;
  5611. b = -1;
  5612. while (size > 0) {
  5613. if (port < 0x8000)
  5614. bitmap = vmcs12->io_bitmap_a;
  5615. else if (port < 0x10000)
  5616. bitmap = vmcs12->io_bitmap_b;
  5617. else
  5618. return 1;
  5619. bitmap += (port & 0x7fff) / 8;
  5620. if (last_bitmap != bitmap)
  5621. if (kvm_read_guest(vcpu->kvm, bitmap, &b, 1))
  5622. return 1;
  5623. if (b & (1 << (port & 7)))
  5624. return 1;
  5625. port++;
  5626. size--;
  5627. last_bitmap = bitmap;
  5628. }
  5629. return 0;
  5630. }
  5631. /*
  5632. * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
  5633. * rather than handle it ourselves in L0. I.e., check whether L1 expressed
  5634. * disinterest in the current event (read or write a specific MSR) by using an
  5635. * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
  5636. */
  5637. static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
  5638. struct vmcs12 *vmcs12, u32 exit_reason)
  5639. {
  5640. u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
  5641. gpa_t bitmap;
  5642. if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
  5643. return 1;
  5644. /*
  5645. * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
  5646. * for the four combinations of read/write and low/high MSR numbers.
  5647. * First we need to figure out which of the four to use:
  5648. */
  5649. bitmap = vmcs12->msr_bitmap;
  5650. if (exit_reason == EXIT_REASON_MSR_WRITE)
  5651. bitmap += 2048;
  5652. if (msr_index >= 0xc0000000) {
  5653. msr_index -= 0xc0000000;
  5654. bitmap += 1024;
  5655. }
  5656. /* Then read the msr_index'th bit from this bitmap: */
  5657. if (msr_index < 1024*8) {
  5658. unsigned char b;
  5659. if (kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1))
  5660. return 1;
  5661. return 1 & (b >> (msr_index & 7));
  5662. } else
  5663. return 1; /* let L1 handle the wrong parameter */
  5664. }
  5665. /*
  5666. * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
  5667. * rather than handle it ourselves in L0. I.e., check if L1 wanted to
  5668. * intercept (via guest_host_mask etc.) the current event.
  5669. */
  5670. static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
  5671. struct vmcs12 *vmcs12)
  5672. {
  5673. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  5674. int cr = exit_qualification & 15;
  5675. int reg = (exit_qualification >> 8) & 15;
  5676. unsigned long val = kvm_register_read(vcpu, reg);
  5677. switch ((exit_qualification >> 4) & 3) {
  5678. case 0: /* mov to cr */
  5679. switch (cr) {
  5680. case 0:
  5681. if (vmcs12->cr0_guest_host_mask &
  5682. (val ^ vmcs12->cr0_read_shadow))
  5683. return 1;
  5684. break;
  5685. case 3:
  5686. if ((vmcs12->cr3_target_count >= 1 &&
  5687. vmcs12->cr3_target_value0 == val) ||
  5688. (vmcs12->cr3_target_count >= 2 &&
  5689. vmcs12->cr3_target_value1 == val) ||
  5690. (vmcs12->cr3_target_count >= 3 &&
  5691. vmcs12->cr3_target_value2 == val) ||
  5692. (vmcs12->cr3_target_count >= 4 &&
  5693. vmcs12->cr3_target_value3 == val))
  5694. return 0;
  5695. if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
  5696. return 1;
  5697. break;
  5698. case 4:
  5699. if (vmcs12->cr4_guest_host_mask &
  5700. (vmcs12->cr4_read_shadow ^ val))
  5701. return 1;
  5702. break;
  5703. case 8:
  5704. if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
  5705. return 1;
  5706. break;
  5707. }
  5708. break;
  5709. case 2: /* clts */
  5710. if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
  5711. (vmcs12->cr0_read_shadow & X86_CR0_TS))
  5712. return 1;
  5713. break;
  5714. case 1: /* mov from cr */
  5715. switch (cr) {
  5716. case 3:
  5717. if (vmcs12->cpu_based_vm_exec_control &
  5718. CPU_BASED_CR3_STORE_EXITING)
  5719. return 1;
  5720. break;
  5721. case 8:
  5722. if (vmcs12->cpu_based_vm_exec_control &
  5723. CPU_BASED_CR8_STORE_EXITING)
  5724. return 1;
  5725. break;
  5726. }
  5727. break;
  5728. case 3: /* lmsw */
  5729. /*
  5730. * lmsw can change bits 1..3 of cr0, and only set bit 0 of
  5731. * cr0. Other attempted changes are ignored, with no exit.
  5732. */
  5733. if (vmcs12->cr0_guest_host_mask & 0xe &
  5734. (val ^ vmcs12->cr0_read_shadow))
  5735. return 1;
  5736. if ((vmcs12->cr0_guest_host_mask & 0x1) &&
  5737. !(vmcs12->cr0_read_shadow & 0x1) &&
  5738. (val & 0x1))
  5739. return 1;
  5740. break;
  5741. }
  5742. return 0;
  5743. }
  5744. /*
  5745. * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
  5746. * should handle it ourselves in L0 (and then continue L2). Only call this
  5747. * when in is_guest_mode (L2).
  5748. */
  5749. static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
  5750. {
  5751. u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  5752. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5753. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  5754. u32 exit_reason = vmx->exit_reason;
  5755. if (vmx->nested.nested_run_pending)
  5756. return 0;
  5757. if (unlikely(vmx->fail)) {
  5758. pr_info_ratelimited("%s failed vm entry %x\n", __func__,
  5759. vmcs_read32(VM_INSTRUCTION_ERROR));
  5760. return 1;
  5761. }
  5762. switch (exit_reason) {
  5763. case EXIT_REASON_EXCEPTION_NMI:
  5764. if (!is_exception(intr_info))
  5765. return 0;
  5766. else if (is_page_fault(intr_info))
  5767. return enable_ept;
  5768. return vmcs12->exception_bitmap &
  5769. (1u << (intr_info & INTR_INFO_VECTOR_MASK));
  5770. case EXIT_REASON_EXTERNAL_INTERRUPT:
  5771. return 0;
  5772. case EXIT_REASON_TRIPLE_FAULT:
  5773. return 1;
  5774. case EXIT_REASON_PENDING_INTERRUPT:
  5775. return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
  5776. case EXIT_REASON_NMI_WINDOW:
  5777. return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
  5778. case EXIT_REASON_TASK_SWITCH:
  5779. return 1;
  5780. case EXIT_REASON_CPUID:
  5781. return 1;
  5782. case EXIT_REASON_HLT:
  5783. return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
  5784. case EXIT_REASON_INVD:
  5785. return 1;
  5786. case EXIT_REASON_INVLPG:
  5787. return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
  5788. case EXIT_REASON_RDPMC:
  5789. return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
  5790. case EXIT_REASON_RDTSC:
  5791. return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
  5792. case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
  5793. case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
  5794. case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
  5795. case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
  5796. case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
  5797. case EXIT_REASON_INVEPT:
  5798. /*
  5799. * VMX instructions trap unconditionally. This allows L1 to
  5800. * emulate them for its L2 guest, i.e., allows 3-level nesting!
  5801. */
  5802. return 1;
  5803. case EXIT_REASON_CR_ACCESS:
  5804. return nested_vmx_exit_handled_cr(vcpu, vmcs12);
  5805. case EXIT_REASON_DR_ACCESS:
  5806. return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
  5807. case EXIT_REASON_IO_INSTRUCTION:
  5808. return nested_vmx_exit_handled_io(vcpu, vmcs12);
  5809. case EXIT_REASON_MSR_READ:
  5810. case EXIT_REASON_MSR_WRITE:
  5811. return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
  5812. case EXIT_REASON_INVALID_STATE:
  5813. return 1;
  5814. case EXIT_REASON_MWAIT_INSTRUCTION:
  5815. return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
  5816. case EXIT_REASON_MONITOR_INSTRUCTION:
  5817. return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
  5818. case EXIT_REASON_PAUSE_INSTRUCTION:
  5819. return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
  5820. nested_cpu_has2(vmcs12,
  5821. SECONDARY_EXEC_PAUSE_LOOP_EXITING);
  5822. case EXIT_REASON_MCE_DURING_VMENTRY:
  5823. return 0;
  5824. case EXIT_REASON_TPR_BELOW_THRESHOLD:
  5825. return 1;
  5826. case EXIT_REASON_APIC_ACCESS:
  5827. return nested_cpu_has2(vmcs12,
  5828. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
  5829. case EXIT_REASON_EPT_VIOLATION:
  5830. /*
  5831. * L0 always deals with the EPT violation. If nested EPT is
  5832. * used, and the nested mmu code discovers that the address is
  5833. * missing in the guest EPT table (EPT12), the EPT violation
  5834. * will be injected with nested_ept_inject_page_fault()
  5835. */
  5836. return 0;
  5837. case EXIT_REASON_EPT_MISCONFIG:
  5838. /*
  5839. * L2 never uses directly L1's EPT, but rather L0's own EPT
  5840. * table (shadow on EPT) or a merged EPT table that L0 built
  5841. * (EPT on EPT). So any problems with the structure of the
  5842. * table is L0's fault.
  5843. */
  5844. return 0;
  5845. case EXIT_REASON_PREEMPTION_TIMER:
  5846. return vmcs12->pin_based_vm_exec_control &
  5847. PIN_BASED_VMX_PREEMPTION_TIMER;
  5848. case EXIT_REASON_WBINVD:
  5849. return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
  5850. case EXIT_REASON_XSETBV:
  5851. return 1;
  5852. default:
  5853. return 1;
  5854. }
  5855. }
  5856. static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
  5857. {
  5858. *info1 = vmcs_readl(EXIT_QUALIFICATION);
  5859. *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
  5860. }
  5861. static void nested_adjust_preemption_timer(struct kvm_vcpu *vcpu)
  5862. {
  5863. u64 delta_tsc_l1;
  5864. u32 preempt_val_l1, preempt_val_l2, preempt_scale;
  5865. if (!(get_vmcs12(vcpu)->pin_based_vm_exec_control &
  5866. PIN_BASED_VMX_PREEMPTION_TIMER))
  5867. return;
  5868. preempt_scale = native_read_msr(MSR_IA32_VMX_MISC) &
  5869. MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE;
  5870. preempt_val_l2 = vmcs_read32(VMX_PREEMPTION_TIMER_VALUE);
  5871. delta_tsc_l1 = vmx_read_l1_tsc(vcpu, native_read_tsc())
  5872. - vcpu->arch.last_guest_tsc;
  5873. preempt_val_l1 = delta_tsc_l1 >> preempt_scale;
  5874. if (preempt_val_l2 <= preempt_val_l1)
  5875. preempt_val_l2 = 0;
  5876. else
  5877. preempt_val_l2 -= preempt_val_l1;
  5878. vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, preempt_val_l2);
  5879. }
  5880. /*
  5881. * The guest has exited. See if we can fix it or if we need userspace
  5882. * assistance.
  5883. */
  5884. static int vmx_handle_exit(struct kvm_vcpu *vcpu)
  5885. {
  5886. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5887. u32 exit_reason = vmx->exit_reason;
  5888. u32 vectoring_info = vmx->idt_vectoring_info;
  5889. /* If guest state is invalid, start emulating */
  5890. if (vmx->emulation_required)
  5891. return handle_invalid_guest_state(vcpu);
  5892. if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
  5893. nested_vmx_vmexit(vcpu);
  5894. return 1;
  5895. }
  5896. if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
  5897. vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  5898. vcpu->run->fail_entry.hardware_entry_failure_reason
  5899. = exit_reason;
  5900. return 0;
  5901. }
  5902. if (unlikely(vmx->fail)) {
  5903. vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  5904. vcpu->run->fail_entry.hardware_entry_failure_reason
  5905. = vmcs_read32(VM_INSTRUCTION_ERROR);
  5906. return 0;
  5907. }
  5908. /*
  5909. * Note:
  5910. * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
  5911. * delivery event since it indicates guest is accessing MMIO.
  5912. * The vm-exit can be triggered again after return to guest that
  5913. * will cause infinite loop.
  5914. */
  5915. if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
  5916. (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
  5917. exit_reason != EXIT_REASON_EPT_VIOLATION &&
  5918. exit_reason != EXIT_REASON_TASK_SWITCH)) {
  5919. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  5920. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
  5921. vcpu->run->internal.ndata = 2;
  5922. vcpu->run->internal.data[0] = vectoring_info;
  5923. vcpu->run->internal.data[1] = exit_reason;
  5924. return 0;
  5925. }
  5926. if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
  5927. !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
  5928. get_vmcs12(vcpu))))) {
  5929. if (vmx_interrupt_allowed(vcpu)) {
  5930. vmx->soft_vnmi_blocked = 0;
  5931. } else if (vmx->vnmi_blocked_time > 1000000000LL &&
  5932. vcpu->arch.nmi_pending) {
  5933. /*
  5934. * This CPU don't support us in finding the end of an
  5935. * NMI-blocked window if the guest runs with IRQs
  5936. * disabled. So we pull the trigger after 1 s of
  5937. * futile waiting, but inform the user about this.
  5938. */
  5939. printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
  5940. "state on VCPU %d after 1 s timeout\n",
  5941. __func__, vcpu->vcpu_id);
  5942. vmx->soft_vnmi_blocked = 0;
  5943. }
  5944. }
  5945. if (exit_reason < kvm_vmx_max_exit_handlers
  5946. && kvm_vmx_exit_handlers[exit_reason])
  5947. return kvm_vmx_exit_handlers[exit_reason](vcpu);
  5948. else {
  5949. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  5950. vcpu->run->hw.hardware_exit_reason = exit_reason;
  5951. }
  5952. return 0;
  5953. }
  5954. static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
  5955. {
  5956. if (irr == -1 || tpr < irr) {
  5957. vmcs_write32(TPR_THRESHOLD, 0);
  5958. return;
  5959. }
  5960. vmcs_write32(TPR_THRESHOLD, irr);
  5961. }
  5962. static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
  5963. {
  5964. u32 sec_exec_control;
  5965. /*
  5966. * There is not point to enable virtualize x2apic without enable
  5967. * apicv
  5968. */
  5969. if (!cpu_has_vmx_virtualize_x2apic_mode() ||
  5970. !vmx_vm_has_apicv(vcpu->kvm))
  5971. return;
  5972. if (!vm_need_tpr_shadow(vcpu->kvm))
  5973. return;
  5974. sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  5975. if (set) {
  5976. sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  5977. sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
  5978. } else {
  5979. sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
  5980. sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  5981. }
  5982. vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
  5983. vmx_set_msr_bitmap(vcpu);
  5984. }
  5985. static void vmx_hwapic_isr_update(struct kvm *kvm, int isr)
  5986. {
  5987. u16 status;
  5988. u8 old;
  5989. if (!vmx_vm_has_apicv(kvm))
  5990. return;
  5991. if (isr == -1)
  5992. isr = 0;
  5993. status = vmcs_read16(GUEST_INTR_STATUS);
  5994. old = status >> 8;
  5995. if (isr != old) {
  5996. status &= 0xff;
  5997. status |= isr << 8;
  5998. vmcs_write16(GUEST_INTR_STATUS, status);
  5999. }
  6000. }
  6001. static void vmx_set_rvi(int vector)
  6002. {
  6003. u16 status;
  6004. u8 old;
  6005. status = vmcs_read16(GUEST_INTR_STATUS);
  6006. old = (u8)status & 0xff;
  6007. if ((u8)vector != old) {
  6008. status &= ~0xff;
  6009. status |= (u8)vector;
  6010. vmcs_write16(GUEST_INTR_STATUS, status);
  6011. }
  6012. }
  6013. static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
  6014. {
  6015. if (max_irr == -1)
  6016. return;
  6017. vmx_set_rvi(max_irr);
  6018. }
  6019. static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
  6020. {
  6021. if (!vmx_vm_has_apicv(vcpu->kvm))
  6022. return;
  6023. vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
  6024. vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
  6025. vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
  6026. vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
  6027. }
  6028. static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
  6029. {
  6030. u32 exit_intr_info;
  6031. if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
  6032. || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
  6033. return;
  6034. vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  6035. exit_intr_info = vmx->exit_intr_info;
  6036. /* Handle machine checks before interrupts are enabled */
  6037. if (is_machine_check(exit_intr_info))
  6038. kvm_machine_check();
  6039. /* We need to handle NMIs before interrupts are enabled */
  6040. if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
  6041. (exit_intr_info & INTR_INFO_VALID_MASK)) {
  6042. kvm_before_handle_nmi(&vmx->vcpu);
  6043. asm("int $2");
  6044. kvm_after_handle_nmi(&vmx->vcpu);
  6045. }
  6046. }
  6047. static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
  6048. {
  6049. u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  6050. /*
  6051. * If external interrupt exists, IF bit is set in rflags/eflags on the
  6052. * interrupt stack frame, and interrupt will be enabled on a return
  6053. * from interrupt handler.
  6054. */
  6055. if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
  6056. == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
  6057. unsigned int vector;
  6058. unsigned long entry;
  6059. gate_desc *desc;
  6060. struct vcpu_vmx *vmx = to_vmx(vcpu);
  6061. #ifdef CONFIG_X86_64
  6062. unsigned long tmp;
  6063. #endif
  6064. vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
  6065. desc = (gate_desc *)vmx->host_idt_base + vector;
  6066. entry = gate_offset(*desc);
  6067. asm volatile(
  6068. #ifdef CONFIG_X86_64
  6069. "mov %%" _ASM_SP ", %[sp]\n\t"
  6070. "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
  6071. "push $%c[ss]\n\t"
  6072. "push %[sp]\n\t"
  6073. #endif
  6074. "pushf\n\t"
  6075. "orl $0x200, (%%" _ASM_SP ")\n\t"
  6076. __ASM_SIZE(push) " $%c[cs]\n\t"
  6077. "call *%[entry]\n\t"
  6078. :
  6079. #ifdef CONFIG_X86_64
  6080. [sp]"=&r"(tmp)
  6081. #endif
  6082. :
  6083. [entry]"r"(entry),
  6084. [ss]"i"(__KERNEL_DS),
  6085. [cs]"i"(__KERNEL_CS)
  6086. );
  6087. } else
  6088. local_irq_enable();
  6089. }
  6090. static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
  6091. {
  6092. u32 exit_intr_info;
  6093. bool unblock_nmi;
  6094. u8 vector;
  6095. bool idtv_info_valid;
  6096. idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
  6097. if (cpu_has_virtual_nmis()) {
  6098. if (vmx->nmi_known_unmasked)
  6099. return;
  6100. /*
  6101. * Can't use vmx->exit_intr_info since we're not sure what
  6102. * the exit reason is.
  6103. */
  6104. exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  6105. unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
  6106. vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
  6107. /*
  6108. * SDM 3: 27.7.1.2 (September 2008)
  6109. * Re-set bit "block by NMI" before VM entry if vmexit caused by
  6110. * a guest IRET fault.
  6111. * SDM 3: 23.2.2 (September 2008)
  6112. * Bit 12 is undefined in any of the following cases:
  6113. * If the VM exit sets the valid bit in the IDT-vectoring
  6114. * information field.
  6115. * If the VM exit is due to a double fault.
  6116. */
  6117. if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
  6118. vector != DF_VECTOR && !idtv_info_valid)
  6119. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  6120. GUEST_INTR_STATE_NMI);
  6121. else
  6122. vmx->nmi_known_unmasked =
  6123. !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
  6124. & GUEST_INTR_STATE_NMI);
  6125. } else if (unlikely(vmx->soft_vnmi_blocked))
  6126. vmx->vnmi_blocked_time +=
  6127. ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
  6128. }
  6129. static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
  6130. u32 idt_vectoring_info,
  6131. int instr_len_field,
  6132. int error_code_field)
  6133. {
  6134. u8 vector;
  6135. int type;
  6136. bool idtv_info_valid;
  6137. idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
  6138. vcpu->arch.nmi_injected = false;
  6139. kvm_clear_exception_queue(vcpu);
  6140. kvm_clear_interrupt_queue(vcpu);
  6141. if (!idtv_info_valid)
  6142. return;
  6143. kvm_make_request(KVM_REQ_EVENT, vcpu);
  6144. vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
  6145. type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
  6146. switch (type) {
  6147. case INTR_TYPE_NMI_INTR:
  6148. vcpu->arch.nmi_injected = true;
  6149. /*
  6150. * SDM 3: 27.7.1.2 (September 2008)
  6151. * Clear bit "block by NMI" before VM entry if a NMI
  6152. * delivery faulted.
  6153. */
  6154. vmx_set_nmi_mask(vcpu, false);
  6155. break;
  6156. case INTR_TYPE_SOFT_EXCEPTION:
  6157. vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
  6158. /* fall through */
  6159. case INTR_TYPE_HARD_EXCEPTION:
  6160. if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
  6161. u32 err = vmcs_read32(error_code_field);
  6162. kvm_requeue_exception_e(vcpu, vector, err);
  6163. } else
  6164. kvm_requeue_exception(vcpu, vector);
  6165. break;
  6166. case INTR_TYPE_SOFT_INTR:
  6167. vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
  6168. /* fall through */
  6169. case INTR_TYPE_EXT_INTR:
  6170. kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
  6171. break;
  6172. default:
  6173. break;
  6174. }
  6175. }
  6176. static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
  6177. {
  6178. __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
  6179. VM_EXIT_INSTRUCTION_LEN,
  6180. IDT_VECTORING_ERROR_CODE);
  6181. }
  6182. static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
  6183. {
  6184. __vmx_complete_interrupts(vcpu,
  6185. vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
  6186. VM_ENTRY_INSTRUCTION_LEN,
  6187. VM_ENTRY_EXCEPTION_ERROR_CODE);
  6188. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
  6189. }
  6190. static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
  6191. {
  6192. int i, nr_msrs;
  6193. struct perf_guest_switch_msr *msrs;
  6194. msrs = perf_guest_get_msrs(&nr_msrs);
  6195. if (!msrs)
  6196. return;
  6197. for (i = 0; i < nr_msrs; i++)
  6198. if (msrs[i].host == msrs[i].guest)
  6199. clear_atomic_switch_msr(vmx, msrs[i].msr);
  6200. else
  6201. add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
  6202. msrs[i].host);
  6203. }
  6204. static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
  6205. {
  6206. struct vcpu_vmx *vmx = to_vmx(vcpu);
  6207. unsigned long debugctlmsr;
  6208. /* Record the guest's net vcpu time for enforced NMI injections. */
  6209. if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
  6210. vmx->entry_time = ktime_get();
  6211. /* Don't enter VMX if guest state is invalid, let the exit handler
  6212. start emulation until we arrive back to a valid state */
  6213. if (vmx->emulation_required)
  6214. return;
  6215. if (vmx->nested.sync_shadow_vmcs) {
  6216. copy_vmcs12_to_shadow(vmx);
  6217. vmx->nested.sync_shadow_vmcs = false;
  6218. }
  6219. if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
  6220. vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
  6221. if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
  6222. vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
  6223. /* When single-stepping over STI and MOV SS, we must clear the
  6224. * corresponding interruptibility bits in the guest state. Otherwise
  6225. * vmentry fails as it then expects bit 14 (BS) in pending debug
  6226. * exceptions being set, but that's not correct for the guest debugging
  6227. * case. */
  6228. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  6229. vmx_set_interrupt_shadow(vcpu, 0);
  6230. atomic_switch_perf_msrs(vmx);
  6231. debugctlmsr = get_debugctlmsr();
  6232. if (is_guest_mode(vcpu) && !vmx->nested.nested_run_pending)
  6233. nested_adjust_preemption_timer(vcpu);
  6234. vmx->__launched = vmx->loaded_vmcs->launched;
  6235. asm(
  6236. /* Store host registers */
  6237. "push %%" _ASM_DX "; push %%" _ASM_BP ";"
  6238. "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
  6239. "push %%" _ASM_CX " \n\t"
  6240. "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
  6241. "je 1f \n\t"
  6242. "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
  6243. __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
  6244. "1: \n\t"
  6245. /* Reload cr2 if changed */
  6246. "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
  6247. "mov %%cr2, %%" _ASM_DX " \n\t"
  6248. "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
  6249. "je 2f \n\t"
  6250. "mov %%" _ASM_AX", %%cr2 \n\t"
  6251. "2: \n\t"
  6252. /* Check if vmlaunch of vmresume is needed */
  6253. "cmpl $0, %c[launched](%0) \n\t"
  6254. /* Load guest registers. Don't clobber flags. */
  6255. "mov %c[rax](%0), %%" _ASM_AX " \n\t"
  6256. "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
  6257. "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
  6258. "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
  6259. "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
  6260. "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
  6261. #ifdef CONFIG_X86_64
  6262. "mov %c[r8](%0), %%r8 \n\t"
  6263. "mov %c[r9](%0), %%r9 \n\t"
  6264. "mov %c[r10](%0), %%r10 \n\t"
  6265. "mov %c[r11](%0), %%r11 \n\t"
  6266. "mov %c[r12](%0), %%r12 \n\t"
  6267. "mov %c[r13](%0), %%r13 \n\t"
  6268. "mov %c[r14](%0), %%r14 \n\t"
  6269. "mov %c[r15](%0), %%r15 \n\t"
  6270. #endif
  6271. "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
  6272. /* Enter guest mode */
  6273. "jne 1f \n\t"
  6274. __ex(ASM_VMX_VMLAUNCH) "\n\t"
  6275. "jmp 2f \n\t"
  6276. "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
  6277. "2: "
  6278. /* Save guest registers, load host registers, keep flags */
  6279. "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
  6280. "pop %0 \n\t"
  6281. "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
  6282. "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
  6283. __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
  6284. "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
  6285. "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
  6286. "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
  6287. "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
  6288. #ifdef CONFIG_X86_64
  6289. "mov %%r8, %c[r8](%0) \n\t"
  6290. "mov %%r9, %c[r9](%0) \n\t"
  6291. "mov %%r10, %c[r10](%0) \n\t"
  6292. "mov %%r11, %c[r11](%0) \n\t"
  6293. "mov %%r12, %c[r12](%0) \n\t"
  6294. "mov %%r13, %c[r13](%0) \n\t"
  6295. "mov %%r14, %c[r14](%0) \n\t"
  6296. "mov %%r15, %c[r15](%0) \n\t"
  6297. #endif
  6298. "mov %%cr2, %%" _ASM_AX " \n\t"
  6299. "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
  6300. "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
  6301. "setbe %c[fail](%0) \n\t"
  6302. ".pushsection .rodata \n\t"
  6303. ".global vmx_return \n\t"
  6304. "vmx_return: " _ASM_PTR " 2b \n\t"
  6305. ".popsection"
  6306. : : "c"(vmx), "d"((unsigned long)HOST_RSP),
  6307. [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
  6308. [fail]"i"(offsetof(struct vcpu_vmx, fail)),
  6309. [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
  6310. [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
  6311. [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
  6312. [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
  6313. [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
  6314. [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
  6315. [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
  6316. [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
  6317. #ifdef CONFIG_X86_64
  6318. [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
  6319. [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
  6320. [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
  6321. [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
  6322. [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
  6323. [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
  6324. [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
  6325. [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
  6326. #endif
  6327. [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
  6328. [wordsize]"i"(sizeof(ulong))
  6329. : "cc", "memory"
  6330. #ifdef CONFIG_X86_64
  6331. , "rax", "rbx", "rdi", "rsi"
  6332. , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
  6333. #else
  6334. , "eax", "ebx", "edi", "esi"
  6335. #endif
  6336. );
  6337. /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
  6338. if (debugctlmsr)
  6339. update_debugctlmsr(debugctlmsr);
  6340. #ifndef CONFIG_X86_64
  6341. /*
  6342. * The sysexit path does not restore ds/es, so we must set them to
  6343. * a reasonable value ourselves.
  6344. *
  6345. * We can't defer this to vmx_load_host_state() since that function
  6346. * may be executed in interrupt context, which saves and restore segments
  6347. * around it, nullifying its effect.
  6348. */
  6349. loadsegment(ds, __USER_DS);
  6350. loadsegment(es, __USER_DS);
  6351. #endif
  6352. vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
  6353. | (1 << VCPU_EXREG_RFLAGS)
  6354. | (1 << VCPU_EXREG_CPL)
  6355. | (1 << VCPU_EXREG_PDPTR)
  6356. | (1 << VCPU_EXREG_SEGMENTS)
  6357. | (1 << VCPU_EXREG_CR3));
  6358. vcpu->arch.regs_dirty = 0;
  6359. vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  6360. vmx->loaded_vmcs->launched = 1;
  6361. vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
  6362. trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
  6363. /*
  6364. * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
  6365. * we did not inject a still-pending event to L1 now because of
  6366. * nested_run_pending, we need to re-enable this bit.
  6367. */
  6368. if (vmx->nested.nested_run_pending)
  6369. kvm_make_request(KVM_REQ_EVENT, vcpu);
  6370. vmx->nested.nested_run_pending = 0;
  6371. vmx_complete_atomic_exit(vmx);
  6372. vmx_recover_nmi_blocking(vmx);
  6373. vmx_complete_interrupts(vmx);
  6374. }
  6375. static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
  6376. {
  6377. struct vcpu_vmx *vmx = to_vmx(vcpu);
  6378. free_vpid(vmx);
  6379. free_nested(vmx);
  6380. free_loaded_vmcs(vmx->loaded_vmcs);
  6381. kfree(vmx->guest_msrs);
  6382. kvm_vcpu_uninit(vcpu);
  6383. kmem_cache_free(kvm_vcpu_cache, vmx);
  6384. }
  6385. static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
  6386. {
  6387. int err;
  6388. struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  6389. int cpu;
  6390. if (!vmx)
  6391. return ERR_PTR(-ENOMEM);
  6392. allocate_vpid(vmx);
  6393. err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
  6394. if (err)
  6395. goto free_vcpu;
  6396. vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  6397. err = -ENOMEM;
  6398. if (!vmx->guest_msrs) {
  6399. goto uninit_vcpu;
  6400. }
  6401. vmx->loaded_vmcs = &vmx->vmcs01;
  6402. vmx->loaded_vmcs->vmcs = alloc_vmcs();
  6403. if (!vmx->loaded_vmcs->vmcs)
  6404. goto free_msrs;
  6405. if (!vmm_exclusive)
  6406. kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
  6407. loaded_vmcs_init(vmx->loaded_vmcs);
  6408. if (!vmm_exclusive)
  6409. kvm_cpu_vmxoff();
  6410. cpu = get_cpu();
  6411. vmx_vcpu_load(&vmx->vcpu, cpu);
  6412. vmx->vcpu.cpu = cpu;
  6413. err = vmx_vcpu_setup(vmx);
  6414. vmx_vcpu_put(&vmx->vcpu);
  6415. put_cpu();
  6416. if (err)
  6417. goto free_vmcs;
  6418. if (vm_need_virtualize_apic_accesses(kvm)) {
  6419. err = alloc_apic_access_page(kvm);
  6420. if (err)
  6421. goto free_vmcs;
  6422. }
  6423. if (enable_ept) {
  6424. if (!kvm->arch.ept_identity_map_addr)
  6425. kvm->arch.ept_identity_map_addr =
  6426. VMX_EPT_IDENTITY_PAGETABLE_ADDR;
  6427. err = -ENOMEM;
  6428. if (alloc_identity_pagetable(kvm) != 0)
  6429. goto free_vmcs;
  6430. if (!init_rmode_identity_map(kvm))
  6431. goto free_vmcs;
  6432. }
  6433. vmx->nested.current_vmptr = -1ull;
  6434. vmx->nested.current_vmcs12 = NULL;
  6435. return &vmx->vcpu;
  6436. free_vmcs:
  6437. free_loaded_vmcs(vmx->loaded_vmcs);
  6438. free_msrs:
  6439. kfree(vmx->guest_msrs);
  6440. uninit_vcpu:
  6441. kvm_vcpu_uninit(&vmx->vcpu);
  6442. free_vcpu:
  6443. free_vpid(vmx);
  6444. kmem_cache_free(kvm_vcpu_cache, vmx);
  6445. return ERR_PTR(err);
  6446. }
  6447. static void __init vmx_check_processor_compat(void *rtn)
  6448. {
  6449. struct vmcs_config vmcs_conf;
  6450. *(int *)rtn = 0;
  6451. if (setup_vmcs_config(&vmcs_conf) < 0)
  6452. *(int *)rtn = -EIO;
  6453. if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
  6454. printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
  6455. smp_processor_id());
  6456. *(int *)rtn = -EIO;
  6457. }
  6458. }
  6459. static int get_ept_level(void)
  6460. {
  6461. return VMX_EPT_DEFAULT_GAW + 1;
  6462. }
  6463. static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
  6464. {
  6465. u64 ret;
  6466. /* For VT-d and EPT combination
  6467. * 1. MMIO: always map as UC
  6468. * 2. EPT with VT-d:
  6469. * a. VT-d without snooping control feature: can't guarantee the
  6470. * result, try to trust guest.
  6471. * b. VT-d with snooping control feature: snooping control feature of
  6472. * VT-d engine can guarantee the cache correctness. Just set it
  6473. * to WB to keep consistent with host. So the same as item 3.
  6474. * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
  6475. * consistent with host MTRR
  6476. */
  6477. if (is_mmio)
  6478. ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
  6479. else if (vcpu->kvm->arch.iommu_domain &&
  6480. !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
  6481. ret = kvm_get_guest_memory_type(vcpu, gfn) <<
  6482. VMX_EPT_MT_EPTE_SHIFT;
  6483. else
  6484. ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
  6485. | VMX_EPT_IPAT_BIT;
  6486. return ret;
  6487. }
  6488. static int vmx_get_lpage_level(void)
  6489. {
  6490. if (enable_ept && !cpu_has_vmx_ept_1g_page())
  6491. return PT_DIRECTORY_LEVEL;
  6492. else
  6493. /* For shadow and EPT supported 1GB page */
  6494. return PT_PDPE_LEVEL;
  6495. }
  6496. static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
  6497. {
  6498. struct kvm_cpuid_entry2 *best;
  6499. struct vcpu_vmx *vmx = to_vmx(vcpu);
  6500. u32 exec_control;
  6501. vmx->rdtscp_enabled = false;
  6502. if (vmx_rdtscp_supported()) {
  6503. exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  6504. if (exec_control & SECONDARY_EXEC_RDTSCP) {
  6505. best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  6506. if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
  6507. vmx->rdtscp_enabled = true;
  6508. else {
  6509. exec_control &= ~SECONDARY_EXEC_RDTSCP;
  6510. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  6511. exec_control);
  6512. }
  6513. }
  6514. }
  6515. /* Exposing INVPCID only when PCID is exposed */
  6516. best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
  6517. if (vmx_invpcid_supported() &&
  6518. best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
  6519. guest_cpuid_has_pcid(vcpu)) {
  6520. exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  6521. exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
  6522. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  6523. exec_control);
  6524. } else {
  6525. if (cpu_has_secondary_exec_ctrls()) {
  6526. exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  6527. exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
  6528. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  6529. exec_control);
  6530. }
  6531. if (best)
  6532. best->ebx &= ~bit(X86_FEATURE_INVPCID);
  6533. }
  6534. }
  6535. static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
  6536. {
  6537. if (func == 1 && nested)
  6538. entry->ecx |= bit(X86_FEATURE_VMX);
  6539. }
  6540. static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
  6541. struct x86_exception *fault)
  6542. {
  6543. struct vmcs12 *vmcs12;
  6544. nested_vmx_vmexit(vcpu);
  6545. vmcs12 = get_vmcs12(vcpu);
  6546. if (fault->error_code & PFERR_RSVD_MASK)
  6547. vmcs12->vm_exit_reason = EXIT_REASON_EPT_MISCONFIG;
  6548. else
  6549. vmcs12->vm_exit_reason = EXIT_REASON_EPT_VIOLATION;
  6550. vmcs12->exit_qualification = vcpu->arch.exit_qualification;
  6551. vmcs12->guest_physical_address = fault->address;
  6552. }
  6553. /* Callbacks for nested_ept_init_mmu_context: */
  6554. static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
  6555. {
  6556. /* return the page table to be shadowed - in our case, EPT12 */
  6557. return get_vmcs12(vcpu)->ept_pointer;
  6558. }
  6559. static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
  6560. {
  6561. kvm_init_shadow_ept_mmu(vcpu, &vcpu->arch.mmu,
  6562. nested_vmx_ept_caps & VMX_EPT_EXECUTE_ONLY_BIT);
  6563. vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
  6564. vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
  6565. vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
  6566. vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
  6567. }
  6568. static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
  6569. {
  6570. vcpu->arch.walk_mmu = &vcpu->arch.mmu;
  6571. }
  6572. static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
  6573. struct x86_exception *fault)
  6574. {
  6575. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  6576. WARN_ON(!is_guest_mode(vcpu));
  6577. /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
  6578. if (vmcs12->exception_bitmap & (1u << PF_VECTOR))
  6579. nested_vmx_vmexit(vcpu);
  6580. else
  6581. kvm_inject_page_fault(vcpu, fault);
  6582. }
  6583. /*
  6584. * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
  6585. * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
  6586. * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
  6587. * guest in a way that will both be appropriate to L1's requests, and our
  6588. * needs. In addition to modifying the active vmcs (which is vmcs02), this
  6589. * function also has additional necessary side-effects, like setting various
  6590. * vcpu->arch fields.
  6591. */
  6592. static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  6593. {
  6594. struct vcpu_vmx *vmx = to_vmx(vcpu);
  6595. u32 exec_control;
  6596. u32 exit_control;
  6597. vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
  6598. vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
  6599. vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
  6600. vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
  6601. vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
  6602. vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
  6603. vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
  6604. vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
  6605. vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
  6606. vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
  6607. vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
  6608. vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
  6609. vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
  6610. vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
  6611. vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
  6612. vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
  6613. vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
  6614. vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
  6615. vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
  6616. vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
  6617. vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
  6618. vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
  6619. vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
  6620. vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
  6621. vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
  6622. vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
  6623. vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
  6624. vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
  6625. vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
  6626. vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
  6627. vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
  6628. vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
  6629. vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
  6630. vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
  6631. vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
  6632. vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
  6633. vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
  6634. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  6635. vmcs12->vm_entry_intr_info_field);
  6636. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
  6637. vmcs12->vm_entry_exception_error_code);
  6638. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  6639. vmcs12->vm_entry_instruction_len);
  6640. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
  6641. vmcs12->guest_interruptibility_info);
  6642. vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
  6643. kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
  6644. vmx_set_rflags(vcpu, vmcs12->guest_rflags);
  6645. vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
  6646. vmcs12->guest_pending_dbg_exceptions);
  6647. vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
  6648. vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
  6649. vmcs_write64(VMCS_LINK_POINTER, -1ull);
  6650. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
  6651. (vmcs_config.pin_based_exec_ctrl |
  6652. vmcs12->pin_based_vm_exec_control));
  6653. if (vmcs12->pin_based_vm_exec_control & PIN_BASED_VMX_PREEMPTION_TIMER)
  6654. vmcs_write32(VMX_PREEMPTION_TIMER_VALUE,
  6655. vmcs12->vmx_preemption_timer_value);
  6656. /*
  6657. * Whether page-faults are trapped is determined by a combination of
  6658. * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
  6659. * If enable_ept, L0 doesn't care about page faults and we should
  6660. * set all of these to L1's desires. However, if !enable_ept, L0 does
  6661. * care about (at least some) page faults, and because it is not easy
  6662. * (if at all possible?) to merge L0 and L1's desires, we simply ask
  6663. * to exit on each and every L2 page fault. This is done by setting
  6664. * MASK=MATCH=0 and (see below) EB.PF=1.
  6665. * Note that below we don't need special code to set EB.PF beyond the
  6666. * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
  6667. * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
  6668. * !enable_ept, EB.PF is 1, so the "or" will always be 1.
  6669. *
  6670. * A problem with this approach (when !enable_ept) is that L1 may be
  6671. * injected with more page faults than it asked for. This could have
  6672. * caused problems, but in practice existing hypervisors don't care.
  6673. * To fix this, we will need to emulate the PFEC checking (on the L1
  6674. * page tables), using walk_addr(), when injecting PFs to L1.
  6675. */
  6676. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
  6677. enable_ept ? vmcs12->page_fault_error_code_mask : 0);
  6678. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
  6679. enable_ept ? vmcs12->page_fault_error_code_match : 0);
  6680. if (cpu_has_secondary_exec_ctrls()) {
  6681. u32 exec_control = vmx_secondary_exec_control(vmx);
  6682. if (!vmx->rdtscp_enabled)
  6683. exec_control &= ~SECONDARY_EXEC_RDTSCP;
  6684. /* Take the following fields only from vmcs12 */
  6685. exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  6686. if (nested_cpu_has(vmcs12,
  6687. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
  6688. exec_control |= vmcs12->secondary_vm_exec_control;
  6689. if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
  6690. /*
  6691. * Translate L1 physical address to host physical
  6692. * address for vmcs02. Keep the page pinned, so this
  6693. * physical address remains valid. We keep a reference
  6694. * to it so we can release it later.
  6695. */
  6696. if (vmx->nested.apic_access_page) /* shouldn't happen */
  6697. nested_release_page(vmx->nested.apic_access_page);
  6698. vmx->nested.apic_access_page =
  6699. nested_get_page(vcpu, vmcs12->apic_access_addr);
  6700. /*
  6701. * If translation failed, no matter: This feature asks
  6702. * to exit when accessing the given address, and if it
  6703. * can never be accessed, this feature won't do
  6704. * anything anyway.
  6705. */
  6706. if (!vmx->nested.apic_access_page)
  6707. exec_control &=
  6708. ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  6709. else
  6710. vmcs_write64(APIC_ACCESS_ADDR,
  6711. page_to_phys(vmx->nested.apic_access_page));
  6712. }
  6713. vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
  6714. }
  6715. /*
  6716. * Set host-state according to L0's settings (vmcs12 is irrelevant here)
  6717. * Some constant fields are set here by vmx_set_constant_host_state().
  6718. * Other fields are different per CPU, and will be set later when
  6719. * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
  6720. */
  6721. vmx_set_constant_host_state(vmx);
  6722. /*
  6723. * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
  6724. * entry, but only if the current (host) sp changed from the value
  6725. * we wrote last (vmx->host_rsp). This cache is no longer relevant
  6726. * if we switch vmcs, and rather than hold a separate cache per vmcs,
  6727. * here we just force the write to happen on entry.
  6728. */
  6729. vmx->host_rsp = 0;
  6730. exec_control = vmx_exec_control(vmx); /* L0's desires */
  6731. exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  6732. exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
  6733. exec_control &= ~CPU_BASED_TPR_SHADOW;
  6734. exec_control |= vmcs12->cpu_based_vm_exec_control;
  6735. /*
  6736. * Merging of IO and MSR bitmaps not currently supported.
  6737. * Rather, exit every time.
  6738. */
  6739. exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
  6740. exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
  6741. exec_control |= CPU_BASED_UNCOND_IO_EXITING;
  6742. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
  6743. /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
  6744. * bitwise-or of what L1 wants to trap for L2, and what we want to
  6745. * trap. Note that CR0.TS also needs updating - we do this later.
  6746. */
  6747. update_exception_bitmap(vcpu);
  6748. vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
  6749. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  6750. /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
  6751. * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
  6752. * bits are further modified by vmx_set_efer() below.
  6753. */
  6754. exit_control = vmcs_config.vmexit_ctrl;
  6755. if (vmcs12->pin_based_vm_exec_control & PIN_BASED_VMX_PREEMPTION_TIMER)
  6756. exit_control |= VM_EXIT_SAVE_VMX_PREEMPTION_TIMER;
  6757. vmcs_write32(VM_EXIT_CONTROLS, exit_control);
  6758. /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
  6759. * emulated by vmx_set_efer(), below.
  6760. */
  6761. vmcs_write32(VM_ENTRY_CONTROLS,
  6762. (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
  6763. ~VM_ENTRY_IA32E_MODE) |
  6764. (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
  6765. if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
  6766. vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
  6767. vcpu->arch.pat = vmcs12->guest_ia32_pat;
  6768. } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
  6769. vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
  6770. set_cr4_guest_host_mask(vmx);
  6771. if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
  6772. vmcs_write64(TSC_OFFSET,
  6773. vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
  6774. else
  6775. vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
  6776. if (enable_vpid) {
  6777. /*
  6778. * Trivially support vpid by letting L2s share their parent
  6779. * L1's vpid. TODO: move to a more elaborate solution, giving
  6780. * each L2 its own vpid and exposing the vpid feature to L1.
  6781. */
  6782. vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
  6783. vmx_flush_tlb(vcpu);
  6784. }
  6785. if (nested_cpu_has_ept(vmcs12)) {
  6786. kvm_mmu_unload(vcpu);
  6787. nested_ept_init_mmu_context(vcpu);
  6788. }
  6789. if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
  6790. vcpu->arch.efer = vmcs12->guest_ia32_efer;
  6791. else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
  6792. vcpu->arch.efer |= (EFER_LMA | EFER_LME);
  6793. else
  6794. vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
  6795. /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
  6796. vmx_set_efer(vcpu, vcpu->arch.efer);
  6797. /*
  6798. * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
  6799. * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
  6800. * The CR0_READ_SHADOW is what L2 should have expected to read given
  6801. * the specifications by L1; It's not enough to take
  6802. * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
  6803. * have more bits than L1 expected.
  6804. */
  6805. vmx_set_cr0(vcpu, vmcs12->guest_cr0);
  6806. vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
  6807. vmx_set_cr4(vcpu, vmcs12->guest_cr4);
  6808. vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
  6809. /* shadow page tables on either EPT or shadow page tables */
  6810. kvm_set_cr3(vcpu, vmcs12->guest_cr3);
  6811. kvm_mmu_reset_context(vcpu);
  6812. if (!enable_ept)
  6813. vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
  6814. /*
  6815. * L1 may access the L2's PDPTR, so save them to construct vmcs12
  6816. */
  6817. if (enable_ept) {
  6818. vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
  6819. vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
  6820. vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
  6821. vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
  6822. }
  6823. kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
  6824. kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
  6825. }
  6826. /*
  6827. * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
  6828. * for running an L2 nested guest.
  6829. */
  6830. static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
  6831. {
  6832. struct vmcs12 *vmcs12;
  6833. struct vcpu_vmx *vmx = to_vmx(vcpu);
  6834. int cpu;
  6835. struct loaded_vmcs *vmcs02;
  6836. bool ia32e;
  6837. if (!nested_vmx_check_permission(vcpu) ||
  6838. !nested_vmx_check_vmcs12(vcpu))
  6839. return 1;
  6840. skip_emulated_instruction(vcpu);
  6841. vmcs12 = get_vmcs12(vcpu);
  6842. if (enable_shadow_vmcs)
  6843. copy_shadow_to_vmcs12(vmx);
  6844. /*
  6845. * The nested entry process starts with enforcing various prerequisites
  6846. * on vmcs12 as required by the Intel SDM, and act appropriately when
  6847. * they fail: As the SDM explains, some conditions should cause the
  6848. * instruction to fail, while others will cause the instruction to seem
  6849. * to succeed, but return an EXIT_REASON_INVALID_STATE.
  6850. * To speed up the normal (success) code path, we should avoid checking
  6851. * for misconfigurations which will anyway be caught by the processor
  6852. * when using the merged vmcs02.
  6853. */
  6854. if (vmcs12->launch_state == launch) {
  6855. nested_vmx_failValid(vcpu,
  6856. launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
  6857. : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
  6858. return 1;
  6859. }
  6860. if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE) {
  6861. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  6862. return 1;
  6863. }
  6864. if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
  6865. !IS_ALIGNED(vmcs12->msr_bitmap, PAGE_SIZE)) {
  6866. /*TODO: Also verify bits beyond physical address width are 0*/
  6867. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  6868. return 1;
  6869. }
  6870. if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
  6871. !IS_ALIGNED(vmcs12->apic_access_addr, PAGE_SIZE)) {
  6872. /*TODO: Also verify bits beyond physical address width are 0*/
  6873. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  6874. return 1;
  6875. }
  6876. if (vmcs12->vm_entry_msr_load_count > 0 ||
  6877. vmcs12->vm_exit_msr_load_count > 0 ||
  6878. vmcs12->vm_exit_msr_store_count > 0) {
  6879. pr_warn_ratelimited("%s: VMCS MSR_{LOAD,STORE} unsupported\n",
  6880. __func__);
  6881. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  6882. return 1;
  6883. }
  6884. if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
  6885. nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high) ||
  6886. !vmx_control_verify(vmcs12->secondary_vm_exec_control,
  6887. nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
  6888. !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
  6889. nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
  6890. !vmx_control_verify(vmcs12->vm_exit_controls,
  6891. nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high) ||
  6892. !vmx_control_verify(vmcs12->vm_entry_controls,
  6893. nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high))
  6894. {
  6895. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  6896. return 1;
  6897. }
  6898. if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
  6899. ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
  6900. nested_vmx_failValid(vcpu,
  6901. VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
  6902. return 1;
  6903. }
  6904. if (!nested_cr0_valid(vmcs12, vmcs12->guest_cr0) ||
  6905. ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
  6906. nested_vmx_entry_failure(vcpu, vmcs12,
  6907. EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
  6908. return 1;
  6909. }
  6910. if (vmcs12->vmcs_link_pointer != -1ull) {
  6911. nested_vmx_entry_failure(vcpu, vmcs12,
  6912. EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
  6913. return 1;
  6914. }
  6915. /*
  6916. * If the load IA32_EFER VM-entry control is 1, the following checks
  6917. * are performed on the field for the IA32_EFER MSR:
  6918. * - Bits reserved in the IA32_EFER MSR must be 0.
  6919. * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
  6920. * the IA-32e mode guest VM-exit control. It must also be identical
  6921. * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
  6922. * CR0.PG) is 1.
  6923. */
  6924. if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
  6925. ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
  6926. if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
  6927. ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
  6928. ((vmcs12->guest_cr0 & X86_CR0_PG) &&
  6929. ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
  6930. nested_vmx_entry_failure(vcpu, vmcs12,
  6931. EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
  6932. return 1;
  6933. }
  6934. }
  6935. /*
  6936. * If the load IA32_EFER VM-exit control is 1, bits reserved in the
  6937. * IA32_EFER MSR must be 0 in the field for that register. In addition,
  6938. * the values of the LMA and LME bits in the field must each be that of
  6939. * the host address-space size VM-exit control.
  6940. */
  6941. if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
  6942. ia32e = (vmcs12->vm_exit_controls &
  6943. VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
  6944. if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
  6945. ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
  6946. ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
  6947. nested_vmx_entry_failure(vcpu, vmcs12,
  6948. EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
  6949. return 1;
  6950. }
  6951. }
  6952. /*
  6953. * We're finally done with prerequisite checking, and can start with
  6954. * the nested entry.
  6955. */
  6956. vmcs02 = nested_get_current_vmcs02(vmx);
  6957. if (!vmcs02)
  6958. return -ENOMEM;
  6959. enter_guest_mode(vcpu);
  6960. vmx->nested.nested_run_pending = 1;
  6961. vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
  6962. cpu = get_cpu();
  6963. vmx->loaded_vmcs = vmcs02;
  6964. vmx_vcpu_put(vcpu);
  6965. vmx_vcpu_load(vcpu, cpu);
  6966. vcpu->cpu = cpu;
  6967. put_cpu();
  6968. vmx_segment_cache_clear(vmx);
  6969. vmcs12->launch_state = 1;
  6970. prepare_vmcs02(vcpu, vmcs12);
  6971. /*
  6972. * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
  6973. * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
  6974. * returned as far as L1 is concerned. It will only return (and set
  6975. * the success flag) when L2 exits (see nested_vmx_vmexit()).
  6976. */
  6977. return 1;
  6978. }
  6979. /*
  6980. * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
  6981. * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
  6982. * This function returns the new value we should put in vmcs12.guest_cr0.
  6983. * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
  6984. * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
  6985. * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
  6986. * didn't trap the bit, because if L1 did, so would L0).
  6987. * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
  6988. * been modified by L2, and L1 knows it. So just leave the old value of
  6989. * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
  6990. * isn't relevant, because if L0 traps this bit it can set it to anything.
  6991. * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
  6992. * changed these bits, and therefore they need to be updated, but L0
  6993. * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
  6994. * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
  6995. */
  6996. static inline unsigned long
  6997. vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  6998. {
  6999. return
  7000. /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
  7001. /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
  7002. /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
  7003. vcpu->arch.cr0_guest_owned_bits));
  7004. }
  7005. static inline unsigned long
  7006. vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  7007. {
  7008. return
  7009. /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
  7010. /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
  7011. /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
  7012. vcpu->arch.cr4_guest_owned_bits));
  7013. }
  7014. static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
  7015. struct vmcs12 *vmcs12)
  7016. {
  7017. u32 idt_vectoring;
  7018. unsigned int nr;
  7019. if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
  7020. nr = vcpu->arch.exception.nr;
  7021. idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
  7022. if (kvm_exception_is_soft(nr)) {
  7023. vmcs12->vm_exit_instruction_len =
  7024. vcpu->arch.event_exit_inst_len;
  7025. idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
  7026. } else
  7027. idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
  7028. if (vcpu->arch.exception.has_error_code) {
  7029. idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
  7030. vmcs12->idt_vectoring_error_code =
  7031. vcpu->arch.exception.error_code;
  7032. }
  7033. vmcs12->idt_vectoring_info_field = idt_vectoring;
  7034. } else if (vcpu->arch.nmi_injected) {
  7035. vmcs12->idt_vectoring_info_field =
  7036. INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
  7037. } else if (vcpu->arch.interrupt.pending) {
  7038. nr = vcpu->arch.interrupt.nr;
  7039. idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
  7040. if (vcpu->arch.interrupt.soft) {
  7041. idt_vectoring |= INTR_TYPE_SOFT_INTR;
  7042. vmcs12->vm_entry_instruction_len =
  7043. vcpu->arch.event_exit_inst_len;
  7044. } else
  7045. idt_vectoring |= INTR_TYPE_EXT_INTR;
  7046. vmcs12->idt_vectoring_info_field = idt_vectoring;
  7047. }
  7048. }
  7049. /*
  7050. * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
  7051. * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
  7052. * and this function updates it to reflect the changes to the guest state while
  7053. * L2 was running (and perhaps made some exits which were handled directly by L0
  7054. * without going back to L1), and to reflect the exit reason.
  7055. * Note that we do not have to copy here all VMCS fields, just those that
  7056. * could have changed by the L2 guest or the exit - i.e., the guest-state and
  7057. * exit-information fields only. Other fields are modified by L1 with VMWRITE,
  7058. * which already writes to vmcs12 directly.
  7059. */
  7060. static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  7061. {
  7062. /* update guest state fields: */
  7063. vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
  7064. vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
  7065. kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
  7066. vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  7067. vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
  7068. vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
  7069. vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
  7070. vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
  7071. vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
  7072. vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
  7073. vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
  7074. vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
  7075. vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
  7076. vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
  7077. vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
  7078. vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
  7079. vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
  7080. vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
  7081. vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
  7082. vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
  7083. vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
  7084. vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
  7085. vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
  7086. vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
  7087. vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
  7088. vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
  7089. vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
  7090. vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
  7091. vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
  7092. vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
  7093. vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
  7094. vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
  7095. vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
  7096. vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
  7097. vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
  7098. vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
  7099. vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
  7100. vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
  7101. vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
  7102. vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
  7103. vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
  7104. vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
  7105. vmcs12->guest_interruptibility_info =
  7106. vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  7107. vmcs12->guest_pending_dbg_exceptions =
  7108. vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
  7109. if ((vmcs12->pin_based_vm_exec_control & PIN_BASED_VMX_PREEMPTION_TIMER) &&
  7110. (vmcs12->vm_exit_controls & VM_EXIT_SAVE_VMX_PREEMPTION_TIMER))
  7111. vmcs12->vmx_preemption_timer_value =
  7112. vmcs_read32(VMX_PREEMPTION_TIMER_VALUE);
  7113. /*
  7114. * In some cases (usually, nested EPT), L2 is allowed to change its
  7115. * own CR3 without exiting. If it has changed it, we must keep it.
  7116. * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
  7117. * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
  7118. *
  7119. * Additionally, restore L2's PDPTR to vmcs12.
  7120. */
  7121. if (enable_ept) {
  7122. vmcs12->guest_cr3 = vmcs_read64(GUEST_CR3);
  7123. vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
  7124. vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
  7125. vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
  7126. vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
  7127. }
  7128. vmcs12->vm_entry_controls =
  7129. (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
  7130. (vmcs_read32(VM_ENTRY_CONTROLS) & VM_ENTRY_IA32E_MODE);
  7131. /* TODO: These cannot have changed unless we have MSR bitmaps and
  7132. * the relevant bit asks not to trap the change */
  7133. vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
  7134. if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
  7135. vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
  7136. if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
  7137. vmcs12->guest_ia32_efer = vcpu->arch.efer;
  7138. vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
  7139. vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
  7140. vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
  7141. /* update exit information fields: */
  7142. vmcs12->vm_exit_reason = to_vmx(vcpu)->exit_reason;
  7143. vmcs12->exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  7144. vmcs12->vm_exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  7145. if ((vmcs12->vm_exit_intr_info &
  7146. (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
  7147. (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
  7148. vmcs12->vm_exit_intr_error_code =
  7149. vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  7150. vmcs12->idt_vectoring_info_field = 0;
  7151. vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  7152. vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  7153. if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
  7154. /* vm_entry_intr_info_field is cleared on exit. Emulate this
  7155. * instead of reading the real value. */
  7156. vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
  7157. /*
  7158. * Transfer the event that L0 or L1 may wanted to inject into
  7159. * L2 to IDT_VECTORING_INFO_FIELD.
  7160. */
  7161. vmcs12_save_pending_event(vcpu, vmcs12);
  7162. }
  7163. /*
  7164. * Drop what we picked up for L2 via vmx_complete_interrupts. It is
  7165. * preserved above and would only end up incorrectly in L1.
  7166. */
  7167. vcpu->arch.nmi_injected = false;
  7168. kvm_clear_exception_queue(vcpu);
  7169. kvm_clear_interrupt_queue(vcpu);
  7170. }
  7171. /*
  7172. * A part of what we need to when the nested L2 guest exits and we want to
  7173. * run its L1 parent, is to reset L1's guest state to the host state specified
  7174. * in vmcs12.
  7175. * This function is to be called not only on normal nested exit, but also on
  7176. * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
  7177. * Failures During or After Loading Guest State").
  7178. * This function should be called when the active VMCS is L1's (vmcs01).
  7179. */
  7180. static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
  7181. struct vmcs12 *vmcs12)
  7182. {
  7183. struct kvm_segment seg;
  7184. if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
  7185. vcpu->arch.efer = vmcs12->host_ia32_efer;
  7186. else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
  7187. vcpu->arch.efer |= (EFER_LMA | EFER_LME);
  7188. else
  7189. vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
  7190. vmx_set_efer(vcpu, vcpu->arch.efer);
  7191. kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
  7192. kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
  7193. vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
  7194. /*
  7195. * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
  7196. * actually changed, because it depends on the current state of
  7197. * fpu_active (which may have changed).
  7198. * Note that vmx_set_cr0 refers to efer set above.
  7199. */
  7200. vmx_set_cr0(vcpu, vmcs12->host_cr0);
  7201. /*
  7202. * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
  7203. * to apply the same changes to L1's vmcs. We just set cr0 correctly,
  7204. * but we also need to update cr0_guest_host_mask and exception_bitmap.
  7205. */
  7206. update_exception_bitmap(vcpu);
  7207. vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
  7208. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  7209. /*
  7210. * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
  7211. * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
  7212. */
  7213. vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
  7214. kvm_set_cr4(vcpu, vmcs12->host_cr4);
  7215. if (nested_cpu_has_ept(vmcs12))
  7216. nested_ept_uninit_mmu_context(vcpu);
  7217. kvm_set_cr3(vcpu, vmcs12->host_cr3);
  7218. kvm_mmu_reset_context(vcpu);
  7219. if (!enable_ept)
  7220. vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
  7221. if (enable_vpid) {
  7222. /*
  7223. * Trivially support vpid by letting L2s share their parent
  7224. * L1's vpid. TODO: move to a more elaborate solution, giving
  7225. * each L2 its own vpid and exposing the vpid feature to L1.
  7226. */
  7227. vmx_flush_tlb(vcpu);
  7228. }
  7229. vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
  7230. vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
  7231. vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
  7232. vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
  7233. vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
  7234. if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
  7235. vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
  7236. vcpu->arch.pat = vmcs12->host_ia32_pat;
  7237. }
  7238. if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
  7239. vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
  7240. vmcs12->host_ia32_perf_global_ctrl);
  7241. /* Set L1 segment info according to Intel SDM
  7242. 27.5.2 Loading Host Segment and Descriptor-Table Registers */
  7243. seg = (struct kvm_segment) {
  7244. .base = 0,
  7245. .limit = 0xFFFFFFFF,
  7246. .selector = vmcs12->host_cs_selector,
  7247. .type = 11,
  7248. .present = 1,
  7249. .s = 1,
  7250. .g = 1
  7251. };
  7252. if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
  7253. seg.l = 1;
  7254. else
  7255. seg.db = 1;
  7256. vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
  7257. seg = (struct kvm_segment) {
  7258. .base = 0,
  7259. .limit = 0xFFFFFFFF,
  7260. .type = 3,
  7261. .present = 1,
  7262. .s = 1,
  7263. .db = 1,
  7264. .g = 1
  7265. };
  7266. seg.selector = vmcs12->host_ds_selector;
  7267. vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
  7268. seg.selector = vmcs12->host_es_selector;
  7269. vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
  7270. seg.selector = vmcs12->host_ss_selector;
  7271. vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
  7272. seg.selector = vmcs12->host_fs_selector;
  7273. seg.base = vmcs12->host_fs_base;
  7274. vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
  7275. seg.selector = vmcs12->host_gs_selector;
  7276. seg.base = vmcs12->host_gs_base;
  7277. vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
  7278. seg = (struct kvm_segment) {
  7279. .base = vmcs12->host_tr_base,
  7280. .limit = 0x67,
  7281. .selector = vmcs12->host_tr_selector,
  7282. .type = 11,
  7283. .present = 1
  7284. };
  7285. vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
  7286. kvm_set_dr(vcpu, 7, 0x400);
  7287. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  7288. }
  7289. /*
  7290. * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
  7291. * and modify vmcs12 to make it see what it would expect to see there if
  7292. * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
  7293. */
  7294. static void nested_vmx_vmexit(struct kvm_vcpu *vcpu)
  7295. {
  7296. struct vcpu_vmx *vmx = to_vmx(vcpu);
  7297. int cpu;
  7298. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  7299. /* trying to cancel vmlaunch/vmresume is a bug */
  7300. WARN_ON_ONCE(vmx->nested.nested_run_pending);
  7301. leave_guest_mode(vcpu);
  7302. prepare_vmcs12(vcpu, vmcs12);
  7303. cpu = get_cpu();
  7304. vmx->loaded_vmcs = &vmx->vmcs01;
  7305. vmx_vcpu_put(vcpu);
  7306. vmx_vcpu_load(vcpu, cpu);
  7307. vcpu->cpu = cpu;
  7308. put_cpu();
  7309. vmx_segment_cache_clear(vmx);
  7310. /* if no vmcs02 cache requested, remove the one we used */
  7311. if (VMCS02_POOL_SIZE == 0)
  7312. nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
  7313. load_vmcs12_host_state(vcpu, vmcs12);
  7314. /* Update TSC_OFFSET if TSC was changed while L2 ran */
  7315. vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
  7316. /* This is needed for same reason as it was needed in prepare_vmcs02 */
  7317. vmx->host_rsp = 0;
  7318. /* Unpin physical memory we referred to in vmcs02 */
  7319. if (vmx->nested.apic_access_page) {
  7320. nested_release_page(vmx->nested.apic_access_page);
  7321. vmx->nested.apic_access_page = 0;
  7322. }
  7323. /*
  7324. * Exiting from L2 to L1, we're now back to L1 which thinks it just
  7325. * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
  7326. * success or failure flag accordingly.
  7327. */
  7328. if (unlikely(vmx->fail)) {
  7329. vmx->fail = 0;
  7330. nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
  7331. } else
  7332. nested_vmx_succeed(vcpu);
  7333. if (enable_shadow_vmcs)
  7334. vmx->nested.sync_shadow_vmcs = true;
  7335. }
  7336. /*
  7337. * L1's failure to enter L2 is a subset of a normal exit, as explained in
  7338. * 23.7 "VM-entry failures during or after loading guest state" (this also
  7339. * lists the acceptable exit-reason and exit-qualification parameters).
  7340. * It should only be called before L2 actually succeeded to run, and when
  7341. * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
  7342. */
  7343. static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
  7344. struct vmcs12 *vmcs12,
  7345. u32 reason, unsigned long qualification)
  7346. {
  7347. load_vmcs12_host_state(vcpu, vmcs12);
  7348. vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
  7349. vmcs12->exit_qualification = qualification;
  7350. nested_vmx_succeed(vcpu);
  7351. if (enable_shadow_vmcs)
  7352. to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
  7353. }
  7354. static int vmx_check_intercept(struct kvm_vcpu *vcpu,
  7355. struct x86_instruction_info *info,
  7356. enum x86_intercept_stage stage)
  7357. {
  7358. return X86EMUL_CONTINUE;
  7359. }
  7360. static struct kvm_x86_ops vmx_x86_ops = {
  7361. .cpu_has_kvm_support = cpu_has_kvm_support,
  7362. .disabled_by_bios = vmx_disabled_by_bios,
  7363. .hardware_setup = hardware_setup,
  7364. .hardware_unsetup = hardware_unsetup,
  7365. .check_processor_compatibility = vmx_check_processor_compat,
  7366. .hardware_enable = hardware_enable,
  7367. .hardware_disable = hardware_disable,
  7368. .cpu_has_accelerated_tpr = report_flexpriority,
  7369. .vcpu_create = vmx_create_vcpu,
  7370. .vcpu_free = vmx_free_vcpu,
  7371. .vcpu_reset = vmx_vcpu_reset,
  7372. .prepare_guest_switch = vmx_save_host_state,
  7373. .vcpu_load = vmx_vcpu_load,
  7374. .vcpu_put = vmx_vcpu_put,
  7375. .update_db_bp_intercept = update_exception_bitmap,
  7376. .get_msr = vmx_get_msr,
  7377. .set_msr = vmx_set_msr,
  7378. .get_segment_base = vmx_get_segment_base,
  7379. .get_segment = vmx_get_segment,
  7380. .set_segment = vmx_set_segment,
  7381. .get_cpl = vmx_get_cpl,
  7382. .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
  7383. .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
  7384. .decache_cr3 = vmx_decache_cr3,
  7385. .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
  7386. .set_cr0 = vmx_set_cr0,
  7387. .set_cr3 = vmx_set_cr3,
  7388. .set_cr4 = vmx_set_cr4,
  7389. .set_efer = vmx_set_efer,
  7390. .get_idt = vmx_get_idt,
  7391. .set_idt = vmx_set_idt,
  7392. .get_gdt = vmx_get_gdt,
  7393. .set_gdt = vmx_set_gdt,
  7394. .set_dr7 = vmx_set_dr7,
  7395. .cache_reg = vmx_cache_reg,
  7396. .get_rflags = vmx_get_rflags,
  7397. .set_rflags = vmx_set_rflags,
  7398. .fpu_activate = vmx_fpu_activate,
  7399. .fpu_deactivate = vmx_fpu_deactivate,
  7400. .tlb_flush = vmx_flush_tlb,
  7401. .run = vmx_vcpu_run,
  7402. .handle_exit = vmx_handle_exit,
  7403. .skip_emulated_instruction = skip_emulated_instruction,
  7404. .set_interrupt_shadow = vmx_set_interrupt_shadow,
  7405. .get_interrupt_shadow = vmx_get_interrupt_shadow,
  7406. .patch_hypercall = vmx_patch_hypercall,
  7407. .set_irq = vmx_inject_irq,
  7408. .set_nmi = vmx_inject_nmi,
  7409. .queue_exception = vmx_queue_exception,
  7410. .cancel_injection = vmx_cancel_injection,
  7411. .interrupt_allowed = vmx_interrupt_allowed,
  7412. .nmi_allowed = vmx_nmi_allowed,
  7413. .get_nmi_mask = vmx_get_nmi_mask,
  7414. .set_nmi_mask = vmx_set_nmi_mask,
  7415. .enable_nmi_window = enable_nmi_window,
  7416. .enable_irq_window = enable_irq_window,
  7417. .update_cr8_intercept = update_cr8_intercept,
  7418. .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
  7419. .vm_has_apicv = vmx_vm_has_apicv,
  7420. .load_eoi_exitmap = vmx_load_eoi_exitmap,
  7421. .hwapic_irr_update = vmx_hwapic_irr_update,
  7422. .hwapic_isr_update = vmx_hwapic_isr_update,
  7423. .sync_pir_to_irr = vmx_sync_pir_to_irr,
  7424. .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
  7425. .set_tss_addr = vmx_set_tss_addr,
  7426. .get_tdp_level = get_ept_level,
  7427. .get_mt_mask = vmx_get_mt_mask,
  7428. .get_exit_info = vmx_get_exit_info,
  7429. .get_lpage_level = vmx_get_lpage_level,
  7430. .cpuid_update = vmx_cpuid_update,
  7431. .rdtscp_supported = vmx_rdtscp_supported,
  7432. .invpcid_supported = vmx_invpcid_supported,
  7433. .set_supported_cpuid = vmx_set_supported_cpuid,
  7434. .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
  7435. .set_tsc_khz = vmx_set_tsc_khz,
  7436. .read_tsc_offset = vmx_read_tsc_offset,
  7437. .write_tsc_offset = vmx_write_tsc_offset,
  7438. .adjust_tsc_offset = vmx_adjust_tsc_offset,
  7439. .compute_tsc_offset = vmx_compute_tsc_offset,
  7440. .read_l1_tsc = vmx_read_l1_tsc,
  7441. .set_tdp_cr3 = vmx_set_cr3,
  7442. .check_intercept = vmx_check_intercept,
  7443. .handle_external_intr = vmx_handle_external_intr,
  7444. };
  7445. static int __init vmx_init(void)
  7446. {
  7447. int r, i, msr;
  7448. rdmsrl_safe(MSR_EFER, &host_efer);
  7449. for (i = 0; i < NR_VMX_MSR; ++i)
  7450. kvm_define_shared_msr(i, vmx_msr_index[i]);
  7451. vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
  7452. if (!vmx_io_bitmap_a)
  7453. return -ENOMEM;
  7454. r = -ENOMEM;
  7455. vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
  7456. if (!vmx_io_bitmap_b)
  7457. goto out;
  7458. vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
  7459. if (!vmx_msr_bitmap_legacy)
  7460. goto out1;
  7461. vmx_msr_bitmap_legacy_x2apic =
  7462. (unsigned long *)__get_free_page(GFP_KERNEL);
  7463. if (!vmx_msr_bitmap_legacy_x2apic)
  7464. goto out2;
  7465. vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
  7466. if (!vmx_msr_bitmap_longmode)
  7467. goto out3;
  7468. vmx_msr_bitmap_longmode_x2apic =
  7469. (unsigned long *)__get_free_page(GFP_KERNEL);
  7470. if (!vmx_msr_bitmap_longmode_x2apic)
  7471. goto out4;
  7472. vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
  7473. if (!vmx_vmread_bitmap)
  7474. goto out5;
  7475. vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
  7476. if (!vmx_vmwrite_bitmap)
  7477. goto out6;
  7478. memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
  7479. memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
  7480. /* shadowed read/write fields */
  7481. for (i = 0; i < max_shadow_read_write_fields; i++) {
  7482. clear_bit(shadow_read_write_fields[i], vmx_vmwrite_bitmap);
  7483. clear_bit(shadow_read_write_fields[i], vmx_vmread_bitmap);
  7484. }
  7485. /* shadowed read only fields */
  7486. for (i = 0; i < max_shadow_read_only_fields; i++)
  7487. clear_bit(shadow_read_only_fields[i], vmx_vmread_bitmap);
  7488. /*
  7489. * Allow direct access to the PC debug port (it is often used for I/O
  7490. * delays, but the vmexits simply slow things down).
  7491. */
  7492. memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
  7493. clear_bit(0x80, vmx_io_bitmap_a);
  7494. memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
  7495. memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
  7496. memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
  7497. set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
  7498. r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
  7499. __alignof__(struct vcpu_vmx), THIS_MODULE);
  7500. if (r)
  7501. goto out7;
  7502. #ifdef CONFIG_KEXEC
  7503. rcu_assign_pointer(crash_vmclear_loaded_vmcss,
  7504. crash_vmclear_local_loaded_vmcss);
  7505. #endif
  7506. vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
  7507. vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
  7508. vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
  7509. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
  7510. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
  7511. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
  7512. memcpy(vmx_msr_bitmap_legacy_x2apic,
  7513. vmx_msr_bitmap_legacy, PAGE_SIZE);
  7514. memcpy(vmx_msr_bitmap_longmode_x2apic,
  7515. vmx_msr_bitmap_longmode, PAGE_SIZE);
  7516. if (enable_apicv) {
  7517. for (msr = 0x800; msr <= 0x8ff; msr++)
  7518. vmx_disable_intercept_msr_read_x2apic(msr);
  7519. /* According SDM, in x2apic mode, the whole id reg is used.
  7520. * But in KVM, it only use the highest eight bits. Need to
  7521. * intercept it */
  7522. vmx_enable_intercept_msr_read_x2apic(0x802);
  7523. /* TMCCT */
  7524. vmx_enable_intercept_msr_read_x2apic(0x839);
  7525. /* TPR */
  7526. vmx_disable_intercept_msr_write_x2apic(0x808);
  7527. /* EOI */
  7528. vmx_disable_intercept_msr_write_x2apic(0x80b);
  7529. /* SELF-IPI */
  7530. vmx_disable_intercept_msr_write_x2apic(0x83f);
  7531. }
  7532. if (enable_ept) {
  7533. kvm_mmu_set_mask_ptes(0ull,
  7534. (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
  7535. (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
  7536. 0ull, VMX_EPT_EXECUTABLE_MASK);
  7537. ept_set_mmio_spte_mask();
  7538. kvm_enable_tdp();
  7539. } else
  7540. kvm_disable_tdp();
  7541. return 0;
  7542. out7:
  7543. free_page((unsigned long)vmx_vmwrite_bitmap);
  7544. out6:
  7545. free_page((unsigned long)vmx_vmread_bitmap);
  7546. out5:
  7547. free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
  7548. out4:
  7549. free_page((unsigned long)vmx_msr_bitmap_longmode);
  7550. out3:
  7551. free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
  7552. out2:
  7553. free_page((unsigned long)vmx_msr_bitmap_legacy);
  7554. out1:
  7555. free_page((unsigned long)vmx_io_bitmap_b);
  7556. out:
  7557. free_page((unsigned long)vmx_io_bitmap_a);
  7558. return r;
  7559. }
  7560. static void __exit vmx_exit(void)
  7561. {
  7562. free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
  7563. free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
  7564. free_page((unsigned long)vmx_msr_bitmap_legacy);
  7565. free_page((unsigned long)vmx_msr_bitmap_longmode);
  7566. free_page((unsigned long)vmx_io_bitmap_b);
  7567. free_page((unsigned long)vmx_io_bitmap_a);
  7568. free_page((unsigned long)vmx_vmwrite_bitmap);
  7569. free_page((unsigned long)vmx_vmread_bitmap);
  7570. #ifdef CONFIG_KEXEC
  7571. rcu_assign_pointer(crash_vmclear_loaded_vmcss, NULL);
  7572. synchronize_rcu();
  7573. #endif
  7574. kvm_exit();
  7575. }
  7576. module_init(vmx_init)
  7577. module_exit(vmx_exit)