ppc_asm.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837
  1. /*
  2. * Copyright (C) 1995-1999 Gary Thomas, Paul Mackerras, Cort Dougan.
  3. */
  4. #ifndef _ASM_POWERPC_PPC_ASM_H
  5. #define _ASM_POWERPC_PPC_ASM_H
  6. #include <linux/init.h>
  7. #include <linux/stringify.h>
  8. #include <asm/asm-compat.h>
  9. #include <asm/processor.h>
  10. #include <asm/ppc-opcode.h>
  11. #include <asm/firmware.h>
  12. #ifndef __ASSEMBLY__
  13. #error __FILE__ should only be used in assembler files
  14. #else
  15. #define SZL (BITS_PER_LONG/8)
  16. /*
  17. * Stuff for accurate CPU time accounting.
  18. * These macros handle transitions between user and system state
  19. * in exception entry and exit and accumulate time to the
  20. * user_time and system_time fields in the paca.
  21. */
  22. #ifndef CONFIG_VIRT_CPU_ACCOUNTING_NATIVE
  23. #define ACCOUNT_CPU_USER_ENTRY(ra, rb)
  24. #define ACCOUNT_CPU_USER_EXIT(ra, rb)
  25. #define ACCOUNT_STOLEN_TIME
  26. #else
  27. #define ACCOUNT_CPU_USER_ENTRY(ra, rb) \
  28. MFTB(ra); /* get timebase */ \
  29. ld rb,PACA_STARTTIME_USER(r13); \
  30. std ra,PACA_STARTTIME(r13); \
  31. subf rb,rb,ra; /* subtract start value */ \
  32. ld ra,PACA_USER_TIME(r13); \
  33. add ra,ra,rb; /* add on to user time */ \
  34. std ra,PACA_USER_TIME(r13); \
  35. #define ACCOUNT_CPU_USER_EXIT(ra, rb) \
  36. MFTB(ra); /* get timebase */ \
  37. ld rb,PACA_STARTTIME(r13); \
  38. std ra,PACA_STARTTIME_USER(r13); \
  39. subf rb,rb,ra; /* subtract start value */ \
  40. ld ra,PACA_SYSTEM_TIME(r13); \
  41. add ra,ra,rb; /* add on to system time */ \
  42. std ra,PACA_SYSTEM_TIME(r13)
  43. #ifdef CONFIG_PPC_SPLPAR
  44. #define ACCOUNT_STOLEN_TIME \
  45. BEGIN_FW_FTR_SECTION; \
  46. beq 33f; \
  47. /* from user - see if there are any DTL entries to process */ \
  48. ld r10,PACALPPACAPTR(r13); /* get ptr to VPA */ \
  49. ld r11,PACA_DTL_RIDX(r13); /* get log read index */ \
  50. addi r10,r10,LPPACA_DTLIDX; \
  51. LDX_BE r10,0,r10; /* get log write index */ \
  52. cmpd cr1,r11,r10; \
  53. beq+ cr1,33f; \
  54. bl .accumulate_stolen_time; \
  55. ld r12,_MSR(r1); \
  56. andi. r10,r12,MSR_PR; /* Restore cr0 (coming from user) */ \
  57. 33: \
  58. END_FW_FTR_SECTION_IFSET(FW_FEATURE_SPLPAR)
  59. #else /* CONFIG_PPC_SPLPAR */
  60. #define ACCOUNT_STOLEN_TIME
  61. #endif /* CONFIG_PPC_SPLPAR */
  62. #endif /* CONFIG_VIRT_CPU_ACCOUNTING_NATIVE */
  63. /*
  64. * Macros for storing registers into and loading registers from
  65. * exception frames.
  66. */
  67. #ifdef __powerpc64__
  68. #define SAVE_GPR(n, base) std n,GPR0+8*(n)(base)
  69. #define REST_GPR(n, base) ld n,GPR0+8*(n)(base)
  70. #define SAVE_NVGPRS(base) SAVE_8GPRS(14, base); SAVE_10GPRS(22, base)
  71. #define REST_NVGPRS(base) REST_8GPRS(14, base); REST_10GPRS(22, base)
  72. #else
  73. #define SAVE_GPR(n, base) stw n,GPR0+4*(n)(base)
  74. #define REST_GPR(n, base) lwz n,GPR0+4*(n)(base)
  75. #define SAVE_NVGPRS(base) SAVE_GPR(13, base); SAVE_8GPRS(14, base); \
  76. SAVE_10GPRS(22, base)
  77. #define REST_NVGPRS(base) REST_GPR(13, base); REST_8GPRS(14, base); \
  78. REST_10GPRS(22, base)
  79. #endif
  80. #define SAVE_2GPRS(n, base) SAVE_GPR(n, base); SAVE_GPR(n+1, base)
  81. #define SAVE_4GPRS(n, base) SAVE_2GPRS(n, base); SAVE_2GPRS(n+2, base)
  82. #define SAVE_8GPRS(n, base) SAVE_4GPRS(n, base); SAVE_4GPRS(n+4, base)
  83. #define SAVE_10GPRS(n, base) SAVE_8GPRS(n, base); SAVE_2GPRS(n+8, base)
  84. #define REST_2GPRS(n, base) REST_GPR(n, base); REST_GPR(n+1, base)
  85. #define REST_4GPRS(n, base) REST_2GPRS(n, base); REST_2GPRS(n+2, base)
  86. #define REST_8GPRS(n, base) REST_4GPRS(n, base); REST_4GPRS(n+4, base)
  87. #define REST_10GPRS(n, base) REST_8GPRS(n, base); REST_2GPRS(n+8, base)
  88. #define SAVE_FPR(n, base) stfd n,THREAD_FPR0+8*TS_FPRWIDTH*(n)(base)
  89. #define SAVE_2FPRS(n, base) SAVE_FPR(n, base); SAVE_FPR(n+1, base)
  90. #define SAVE_4FPRS(n, base) SAVE_2FPRS(n, base); SAVE_2FPRS(n+2, base)
  91. #define SAVE_8FPRS(n, base) SAVE_4FPRS(n, base); SAVE_4FPRS(n+4, base)
  92. #define SAVE_16FPRS(n, base) SAVE_8FPRS(n, base); SAVE_8FPRS(n+8, base)
  93. #define SAVE_32FPRS(n, base) SAVE_16FPRS(n, base); SAVE_16FPRS(n+16, base)
  94. #define REST_FPR(n, base) lfd n,THREAD_FPR0+8*TS_FPRWIDTH*(n)(base)
  95. #define REST_2FPRS(n, base) REST_FPR(n, base); REST_FPR(n+1, base)
  96. #define REST_4FPRS(n, base) REST_2FPRS(n, base); REST_2FPRS(n+2, base)
  97. #define REST_8FPRS(n, base) REST_4FPRS(n, base); REST_4FPRS(n+4, base)
  98. #define REST_16FPRS(n, base) REST_8FPRS(n, base); REST_8FPRS(n+8, base)
  99. #define REST_32FPRS(n, base) REST_16FPRS(n, base); REST_16FPRS(n+16, base)
  100. #define SAVE_VR(n,b,base) li b,THREAD_VR0+(16*(n)); stvx n,base,b
  101. #define SAVE_2VRS(n,b,base) SAVE_VR(n,b,base); SAVE_VR(n+1,b,base)
  102. #define SAVE_4VRS(n,b,base) SAVE_2VRS(n,b,base); SAVE_2VRS(n+2,b,base)
  103. #define SAVE_8VRS(n,b,base) SAVE_4VRS(n,b,base); SAVE_4VRS(n+4,b,base)
  104. #define SAVE_16VRS(n,b,base) SAVE_8VRS(n,b,base); SAVE_8VRS(n+8,b,base)
  105. #define SAVE_32VRS(n,b,base) SAVE_16VRS(n,b,base); SAVE_16VRS(n+16,b,base)
  106. #define REST_VR(n,b,base) li b,THREAD_VR0+(16*(n)); lvx n,base,b
  107. #define REST_2VRS(n,b,base) REST_VR(n,b,base); REST_VR(n+1,b,base)
  108. #define REST_4VRS(n,b,base) REST_2VRS(n,b,base); REST_2VRS(n+2,b,base)
  109. #define REST_8VRS(n,b,base) REST_4VRS(n,b,base); REST_4VRS(n+4,b,base)
  110. #define REST_16VRS(n,b,base) REST_8VRS(n,b,base); REST_8VRS(n+8,b,base)
  111. #define REST_32VRS(n,b,base) REST_16VRS(n,b,base); REST_16VRS(n+16,b,base)
  112. /* Save/restore FPRs, VRs and VSRs from their checkpointed backups in
  113. * thread_struct:
  114. */
  115. #define SAVE_FPR_TRANSACT(n, base) stfd n,THREAD_TRANSACT_FPR0+ \
  116. 8*TS_FPRWIDTH*(n)(base)
  117. #define SAVE_2FPRS_TRANSACT(n, base) SAVE_FPR_TRANSACT(n, base); \
  118. SAVE_FPR_TRANSACT(n+1, base)
  119. #define SAVE_4FPRS_TRANSACT(n, base) SAVE_2FPRS_TRANSACT(n, base); \
  120. SAVE_2FPRS_TRANSACT(n+2, base)
  121. #define SAVE_8FPRS_TRANSACT(n, base) SAVE_4FPRS_TRANSACT(n, base); \
  122. SAVE_4FPRS_TRANSACT(n+4, base)
  123. #define SAVE_16FPRS_TRANSACT(n, base) SAVE_8FPRS_TRANSACT(n, base); \
  124. SAVE_8FPRS_TRANSACT(n+8, base)
  125. #define SAVE_32FPRS_TRANSACT(n, base) SAVE_16FPRS_TRANSACT(n, base); \
  126. SAVE_16FPRS_TRANSACT(n+16, base)
  127. #define REST_FPR_TRANSACT(n, base) lfd n,THREAD_TRANSACT_FPR0+ \
  128. 8*TS_FPRWIDTH*(n)(base)
  129. #define REST_2FPRS_TRANSACT(n, base) REST_FPR_TRANSACT(n, base); \
  130. REST_FPR_TRANSACT(n+1, base)
  131. #define REST_4FPRS_TRANSACT(n, base) REST_2FPRS_TRANSACT(n, base); \
  132. REST_2FPRS_TRANSACT(n+2, base)
  133. #define REST_8FPRS_TRANSACT(n, base) REST_4FPRS_TRANSACT(n, base); \
  134. REST_4FPRS_TRANSACT(n+4, base)
  135. #define REST_16FPRS_TRANSACT(n, base) REST_8FPRS_TRANSACT(n, base); \
  136. REST_8FPRS_TRANSACT(n+8, base)
  137. #define REST_32FPRS_TRANSACT(n, base) REST_16FPRS_TRANSACT(n, base); \
  138. REST_16FPRS_TRANSACT(n+16, base)
  139. #define SAVE_VR_TRANSACT(n,b,base) li b,THREAD_TRANSACT_VR0+(16*(n)); \
  140. stvx n,b,base
  141. #define SAVE_2VRS_TRANSACT(n,b,base) SAVE_VR_TRANSACT(n,b,base); \
  142. SAVE_VR_TRANSACT(n+1,b,base)
  143. #define SAVE_4VRS_TRANSACT(n,b,base) SAVE_2VRS_TRANSACT(n,b,base); \
  144. SAVE_2VRS_TRANSACT(n+2,b,base)
  145. #define SAVE_8VRS_TRANSACT(n,b,base) SAVE_4VRS_TRANSACT(n,b,base); \
  146. SAVE_4VRS_TRANSACT(n+4,b,base)
  147. #define SAVE_16VRS_TRANSACT(n,b,base) SAVE_8VRS_TRANSACT(n,b,base); \
  148. SAVE_8VRS_TRANSACT(n+8,b,base)
  149. #define SAVE_32VRS_TRANSACT(n,b,base) SAVE_16VRS_TRANSACT(n,b,base); \
  150. SAVE_16VRS_TRANSACT(n+16,b,base)
  151. #define REST_VR_TRANSACT(n,b,base) li b,THREAD_TRANSACT_VR0+(16*(n)); \
  152. lvx n,b,base
  153. #define REST_2VRS_TRANSACT(n,b,base) REST_VR_TRANSACT(n,b,base); \
  154. REST_VR_TRANSACT(n+1,b,base)
  155. #define REST_4VRS_TRANSACT(n,b,base) REST_2VRS_TRANSACT(n,b,base); \
  156. REST_2VRS_TRANSACT(n+2,b,base)
  157. #define REST_8VRS_TRANSACT(n,b,base) REST_4VRS_TRANSACT(n,b,base); \
  158. REST_4VRS_TRANSACT(n+4,b,base)
  159. #define REST_16VRS_TRANSACT(n,b,base) REST_8VRS_TRANSACT(n,b,base); \
  160. REST_8VRS_TRANSACT(n+8,b,base)
  161. #define REST_32VRS_TRANSACT(n,b,base) REST_16VRS_TRANSACT(n,b,base); \
  162. REST_16VRS_TRANSACT(n+16,b,base)
  163. #define SAVE_VSR_TRANSACT(n,b,base) li b,THREAD_TRANSACT_VSR0+(16*(n)); \
  164. STXVD2X(n,R##base,R##b)
  165. #define SAVE_2VSRS_TRANSACT(n,b,base) SAVE_VSR_TRANSACT(n,b,base); \
  166. SAVE_VSR_TRANSACT(n+1,b,base)
  167. #define SAVE_4VSRS_TRANSACT(n,b,base) SAVE_2VSRS_TRANSACT(n,b,base); \
  168. SAVE_2VSRS_TRANSACT(n+2,b,base)
  169. #define SAVE_8VSRS_TRANSACT(n,b,base) SAVE_4VSRS_TRANSACT(n,b,base); \
  170. SAVE_4VSRS_TRANSACT(n+4,b,base)
  171. #define SAVE_16VSRS_TRANSACT(n,b,base) SAVE_8VSRS_TRANSACT(n,b,base); \
  172. SAVE_8VSRS_TRANSACT(n+8,b,base)
  173. #define SAVE_32VSRS_TRANSACT(n,b,base) SAVE_16VSRS_TRANSACT(n,b,base); \
  174. SAVE_16VSRS_TRANSACT(n+16,b,base)
  175. #define REST_VSR_TRANSACT(n,b,base) li b,THREAD_TRANSACT_VSR0+(16*(n)); \
  176. LXVD2X(n,R##base,R##b)
  177. #define REST_2VSRS_TRANSACT(n,b,base) REST_VSR_TRANSACT(n,b,base); \
  178. REST_VSR_TRANSACT(n+1,b,base)
  179. #define REST_4VSRS_TRANSACT(n,b,base) REST_2VSRS_TRANSACT(n,b,base); \
  180. REST_2VSRS_TRANSACT(n+2,b,base)
  181. #define REST_8VSRS_TRANSACT(n,b,base) REST_4VSRS_TRANSACT(n,b,base); \
  182. REST_4VSRS_TRANSACT(n+4,b,base)
  183. #define REST_16VSRS_TRANSACT(n,b,base) REST_8VSRS_TRANSACT(n,b,base); \
  184. REST_8VSRS_TRANSACT(n+8,b,base)
  185. #define REST_32VSRS_TRANSACT(n,b,base) REST_16VSRS_TRANSACT(n,b,base); \
  186. REST_16VSRS_TRANSACT(n+16,b,base)
  187. /* Save the lower 32 VSRs in the thread VSR region */
  188. #define SAVE_VSR(n,b,base) li b,THREAD_VSR0+(16*(n)); STXVD2X(n,R##base,R##b)
  189. #define SAVE_2VSRS(n,b,base) SAVE_VSR(n,b,base); SAVE_VSR(n+1,b,base)
  190. #define SAVE_4VSRS(n,b,base) SAVE_2VSRS(n,b,base); SAVE_2VSRS(n+2,b,base)
  191. #define SAVE_8VSRS(n,b,base) SAVE_4VSRS(n,b,base); SAVE_4VSRS(n+4,b,base)
  192. #define SAVE_16VSRS(n,b,base) SAVE_8VSRS(n,b,base); SAVE_8VSRS(n+8,b,base)
  193. #define SAVE_32VSRS(n,b,base) SAVE_16VSRS(n,b,base); SAVE_16VSRS(n+16,b,base)
  194. #define REST_VSR(n,b,base) li b,THREAD_VSR0+(16*(n)); LXVD2X(n,R##base,R##b)
  195. #define REST_2VSRS(n,b,base) REST_VSR(n,b,base); REST_VSR(n+1,b,base)
  196. #define REST_4VSRS(n,b,base) REST_2VSRS(n,b,base); REST_2VSRS(n+2,b,base)
  197. #define REST_8VSRS(n,b,base) REST_4VSRS(n,b,base); REST_4VSRS(n+4,b,base)
  198. #define REST_16VSRS(n,b,base) REST_8VSRS(n,b,base); REST_8VSRS(n+8,b,base)
  199. #define REST_32VSRS(n,b,base) REST_16VSRS(n,b,base); REST_16VSRS(n+16,b,base)
  200. /*
  201. * b = base register for addressing, o = base offset from register of 1st EVR
  202. * n = first EVR, s = scratch
  203. */
  204. #define SAVE_EVR(n,s,b,o) evmergehi s,s,n; stw s,o+4*(n)(b)
  205. #define SAVE_2EVRS(n,s,b,o) SAVE_EVR(n,s,b,o); SAVE_EVR(n+1,s,b,o)
  206. #define SAVE_4EVRS(n,s,b,o) SAVE_2EVRS(n,s,b,o); SAVE_2EVRS(n+2,s,b,o)
  207. #define SAVE_8EVRS(n,s,b,o) SAVE_4EVRS(n,s,b,o); SAVE_4EVRS(n+4,s,b,o)
  208. #define SAVE_16EVRS(n,s,b,o) SAVE_8EVRS(n,s,b,o); SAVE_8EVRS(n+8,s,b,o)
  209. #define SAVE_32EVRS(n,s,b,o) SAVE_16EVRS(n,s,b,o); SAVE_16EVRS(n+16,s,b,o)
  210. #define REST_EVR(n,s,b,o) lwz s,o+4*(n)(b); evmergelo n,s,n
  211. #define REST_2EVRS(n,s,b,o) REST_EVR(n,s,b,o); REST_EVR(n+1,s,b,o)
  212. #define REST_4EVRS(n,s,b,o) REST_2EVRS(n,s,b,o); REST_2EVRS(n+2,s,b,o)
  213. #define REST_8EVRS(n,s,b,o) REST_4EVRS(n,s,b,o); REST_4EVRS(n+4,s,b,o)
  214. #define REST_16EVRS(n,s,b,o) REST_8EVRS(n,s,b,o); REST_8EVRS(n+8,s,b,o)
  215. #define REST_32EVRS(n,s,b,o) REST_16EVRS(n,s,b,o); REST_16EVRS(n+16,s,b,o)
  216. /* Macros to adjust thread priority for hardware multithreading */
  217. #define HMT_VERY_LOW or 31,31,31 # very low priority
  218. #define HMT_LOW or 1,1,1
  219. #define HMT_MEDIUM_LOW or 6,6,6 # medium low priority
  220. #define HMT_MEDIUM or 2,2,2
  221. #define HMT_MEDIUM_HIGH or 5,5,5 # medium high priority
  222. #define HMT_HIGH or 3,3,3
  223. #define HMT_EXTRA_HIGH or 7,7,7 # power7 only
  224. #ifdef CONFIG_PPC64
  225. #define ULONG_SIZE 8
  226. #else
  227. #define ULONG_SIZE 4
  228. #endif
  229. #define __VCPU_GPR(n) (VCPU_GPRS + (n * ULONG_SIZE))
  230. #define VCPU_GPR(n) __VCPU_GPR(__REG_##n)
  231. #ifdef __KERNEL__
  232. #ifdef CONFIG_PPC64
  233. #define STACKFRAMESIZE 256
  234. #define __STK_REG(i) (112 + ((i)-14)*8)
  235. #define STK_REG(i) __STK_REG(__REG_##i)
  236. #define __STK_PARAM(i) (48 + ((i)-3)*8)
  237. #define STK_PARAM(i) __STK_PARAM(__REG_##i)
  238. #define XGLUE(a,b) a##b
  239. #define GLUE(a,b) XGLUE(a,b)
  240. #define _GLOBAL(name) \
  241. .section ".text"; \
  242. .align 2 ; \
  243. .globl name; \
  244. .globl GLUE(.,name); \
  245. .section ".opd","aw"; \
  246. name: \
  247. .quad GLUE(.,name); \
  248. .quad .TOC.@tocbase; \
  249. .quad 0; \
  250. .previous; \
  251. .type GLUE(.,name),@function; \
  252. GLUE(.,name):
  253. #define _INIT_GLOBAL(name) \
  254. __REF; \
  255. .align 2 ; \
  256. .globl name; \
  257. .globl GLUE(.,name); \
  258. .section ".opd","aw"; \
  259. name: \
  260. .quad GLUE(.,name); \
  261. .quad .TOC.@tocbase; \
  262. .quad 0; \
  263. .previous; \
  264. .type GLUE(.,name),@function; \
  265. GLUE(.,name):
  266. #define _KPROBE(name) \
  267. .section ".kprobes.text","a"; \
  268. .align 2 ; \
  269. .globl name; \
  270. .globl GLUE(.,name); \
  271. .section ".opd","aw"; \
  272. name: \
  273. .quad GLUE(.,name); \
  274. .quad .TOC.@tocbase; \
  275. .quad 0; \
  276. .previous; \
  277. .type GLUE(.,name),@function; \
  278. GLUE(.,name):
  279. #define _STATIC(name) \
  280. .section ".text"; \
  281. .align 2 ; \
  282. .section ".opd","aw"; \
  283. name: \
  284. .quad GLUE(.,name); \
  285. .quad .TOC.@tocbase; \
  286. .quad 0; \
  287. .previous; \
  288. .type GLUE(.,name),@function; \
  289. GLUE(.,name):
  290. #define _INIT_STATIC(name) \
  291. __REF; \
  292. .align 2 ; \
  293. .section ".opd","aw"; \
  294. name: \
  295. .quad GLUE(.,name); \
  296. .quad .TOC.@tocbase; \
  297. .quad 0; \
  298. .previous; \
  299. .type GLUE(.,name),@function; \
  300. GLUE(.,name):
  301. #else /* 32-bit */
  302. #define _ENTRY(n) \
  303. .globl n; \
  304. n:
  305. #define _GLOBAL(n) \
  306. .text; \
  307. .stabs __stringify(n:F-1),N_FUN,0,0,n;\
  308. .globl n; \
  309. n:
  310. #define _KPROBE(n) \
  311. .section ".kprobes.text","a"; \
  312. .globl n; \
  313. n:
  314. #endif
  315. /*
  316. * LOAD_REG_IMMEDIATE(rn, expr)
  317. * Loads the value of the constant expression 'expr' into register 'rn'
  318. * using immediate instructions only. Use this when it's important not
  319. * to reference other data (i.e. on ppc64 when the TOC pointer is not
  320. * valid) and when 'expr' is a constant or absolute address.
  321. *
  322. * LOAD_REG_ADDR(rn, name)
  323. * Loads the address of label 'name' into register 'rn'. Use this when
  324. * you don't particularly need immediate instructions only, but you need
  325. * the whole address in one register (e.g. it's a structure address and
  326. * you want to access various offsets within it). On ppc32 this is
  327. * identical to LOAD_REG_IMMEDIATE.
  328. *
  329. * LOAD_REG_ADDRBASE(rn, name)
  330. * ADDROFF(name)
  331. * LOAD_REG_ADDRBASE loads part of the address of label 'name' into
  332. * register 'rn'. ADDROFF(name) returns the remainder of the address as
  333. * a constant expression. ADDROFF(name) is a signed expression < 16 bits
  334. * in size, so is suitable for use directly as an offset in load and store
  335. * instructions. Use this when loading/storing a single word or less as:
  336. * LOAD_REG_ADDRBASE(rX, name)
  337. * ld rY,ADDROFF(name)(rX)
  338. */
  339. #ifdef __powerpc64__
  340. #define LOAD_REG_IMMEDIATE(reg,expr) \
  341. lis reg,(expr)@highest; \
  342. ori reg,reg,(expr)@higher; \
  343. rldicr reg,reg,32,31; \
  344. oris reg,reg,(expr)@h; \
  345. ori reg,reg,(expr)@l;
  346. #define LOAD_REG_ADDR(reg,name) \
  347. ld reg,name@got(r2)
  348. #define LOAD_REG_ADDRBASE(reg,name) LOAD_REG_ADDR(reg,name)
  349. #define ADDROFF(name) 0
  350. /* offsets for stack frame layout */
  351. #define LRSAVE 16
  352. #else /* 32-bit */
  353. #define LOAD_REG_IMMEDIATE(reg,expr) \
  354. lis reg,(expr)@ha; \
  355. addi reg,reg,(expr)@l;
  356. #define LOAD_REG_ADDR(reg,name) LOAD_REG_IMMEDIATE(reg, name)
  357. #define LOAD_REG_ADDRBASE(reg, name) lis reg,name@ha
  358. #define ADDROFF(name) name@l
  359. /* offsets for stack frame layout */
  360. #define LRSAVE 4
  361. #endif
  362. /* various errata or part fixups */
  363. #ifdef CONFIG_PPC601_SYNC_FIX
  364. #define SYNC \
  365. BEGIN_FTR_SECTION \
  366. sync; \
  367. isync; \
  368. END_FTR_SECTION_IFSET(CPU_FTR_601)
  369. #define SYNC_601 \
  370. BEGIN_FTR_SECTION \
  371. sync; \
  372. END_FTR_SECTION_IFSET(CPU_FTR_601)
  373. #define ISYNC_601 \
  374. BEGIN_FTR_SECTION \
  375. isync; \
  376. END_FTR_SECTION_IFSET(CPU_FTR_601)
  377. #else
  378. #define SYNC
  379. #define SYNC_601
  380. #define ISYNC_601
  381. #endif
  382. #if defined(CONFIG_PPC_CELL) || defined(CONFIG_PPC_FSL_BOOK3E)
  383. #define MFTB(dest) \
  384. 90: mfspr dest, SPRN_TBRL; \
  385. BEGIN_FTR_SECTION_NESTED(96); \
  386. cmpwi dest,0; \
  387. beq- 90b; \
  388. END_FTR_SECTION_NESTED(CPU_FTR_CELL_TB_BUG, CPU_FTR_CELL_TB_BUG, 96)
  389. #else
  390. #define MFTB(dest) mfspr dest, SPRN_TBRL
  391. #endif
  392. #ifndef CONFIG_SMP
  393. #define TLBSYNC
  394. #else /* CONFIG_SMP */
  395. /* tlbsync is not implemented on 601 */
  396. #define TLBSYNC \
  397. BEGIN_FTR_SECTION \
  398. tlbsync; \
  399. sync; \
  400. END_FTR_SECTION_IFCLR(CPU_FTR_601)
  401. #endif
  402. #ifdef CONFIG_PPC64
  403. #define MTOCRF(FXM, RS) \
  404. BEGIN_FTR_SECTION_NESTED(848); \
  405. mtcrf (FXM), RS; \
  406. FTR_SECTION_ELSE_NESTED(848); \
  407. mtocrf (FXM), RS; \
  408. ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_NOEXECUTE, 848)
  409. /*
  410. * PPR restore macros used in entry_64.S
  411. * Used for P7 or later processors
  412. */
  413. #define HMT_MEDIUM_LOW_HAS_PPR \
  414. BEGIN_FTR_SECTION_NESTED(944) \
  415. HMT_MEDIUM_LOW; \
  416. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,944)
  417. #define SET_DEFAULT_THREAD_PPR(ra, rb) \
  418. BEGIN_FTR_SECTION_NESTED(945) \
  419. lis ra,INIT_PPR@highest; /* default ppr=3 */ \
  420. ld rb,PACACURRENT(r13); \
  421. sldi ra,ra,32; /* 11- 13 bits are used for ppr */ \
  422. std ra,TASKTHREADPPR(rb); \
  423. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,945)
  424. #define RESTORE_PPR(ra, rb) \
  425. BEGIN_FTR_SECTION_NESTED(946) \
  426. ld ra,PACACURRENT(r13); \
  427. ld rb,TASKTHREADPPR(ra); \
  428. mtspr SPRN_PPR,rb; /* Restore PPR */ \
  429. END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,946)
  430. #endif
  431. /*
  432. * This instruction is not implemented on the PPC 603 or 601; however, on
  433. * the 403GCX and 405GP tlbia IS defined and tlbie is not.
  434. * All of these instructions exist in the 8xx, they have magical powers,
  435. * and they must be used.
  436. */
  437. #if !defined(CONFIG_4xx) && !defined(CONFIG_8xx)
  438. #define tlbia \
  439. li r4,1024; \
  440. mtctr r4; \
  441. lis r4,KERNELBASE@h; \
  442. 0: tlbie r4; \
  443. addi r4,r4,0x1000; \
  444. bdnz 0b
  445. #endif
  446. #ifdef CONFIG_IBM440EP_ERR42
  447. #define PPC440EP_ERR42 isync
  448. #else
  449. #define PPC440EP_ERR42
  450. #endif
  451. /* The following stops all load and store data streams associated with stream
  452. * ID (ie. streams created explicitly). The embedded and server mnemonics for
  453. * dcbt are different so we use machine "power4" here explicitly.
  454. */
  455. #define DCBT_STOP_ALL_STREAM_IDS(scratch) \
  456. .machine push ; \
  457. .machine "power4" ; \
  458. lis scratch,0x60000000@h; \
  459. dcbt r0,scratch,0b01010; \
  460. .machine pop
  461. /*
  462. * toreal/fromreal/tophys/tovirt macros. 32-bit BookE makes them
  463. * keep the address intact to be compatible with code shared with
  464. * 32-bit classic.
  465. *
  466. * On the other hand, I find it useful to have them behave as expected
  467. * by their name (ie always do the addition) on 64-bit BookE
  468. */
  469. #if defined(CONFIG_BOOKE) && !defined(CONFIG_PPC64)
  470. #define toreal(rd)
  471. #define fromreal(rd)
  472. /*
  473. * We use addis to ensure compatibility with the "classic" ppc versions of
  474. * these macros, which use rs = 0 to get the tophys offset in rd, rather than
  475. * converting the address in r0, and so this version has to do that too
  476. * (i.e. set register rd to 0 when rs == 0).
  477. */
  478. #define tophys(rd,rs) \
  479. addis rd,rs,0
  480. #define tovirt(rd,rs) \
  481. addis rd,rs,0
  482. #elif defined(CONFIG_PPC64)
  483. #define toreal(rd) /* we can access c000... in real mode */
  484. #define fromreal(rd)
  485. #define tophys(rd,rs) \
  486. clrldi rd,rs,2
  487. #define tovirt(rd,rs) \
  488. rotldi rd,rs,16; \
  489. ori rd,rd,((KERNELBASE>>48)&0xFFFF);\
  490. rotldi rd,rd,48
  491. #else
  492. /*
  493. * On APUS (Amiga PowerPC cpu upgrade board), we don't know the
  494. * physical base address of RAM at compile time.
  495. */
  496. #define toreal(rd) tophys(rd,rd)
  497. #define fromreal(rd) tovirt(rd,rd)
  498. #define tophys(rd,rs) \
  499. 0: addis rd,rs,-PAGE_OFFSET@h; \
  500. .section ".vtop_fixup","aw"; \
  501. .align 1; \
  502. .long 0b; \
  503. .previous
  504. #define tovirt(rd,rs) \
  505. 0: addis rd,rs,PAGE_OFFSET@h; \
  506. .section ".ptov_fixup","aw"; \
  507. .align 1; \
  508. .long 0b; \
  509. .previous
  510. #endif
  511. #ifdef CONFIG_PPC_BOOK3S_64
  512. #define RFI rfid
  513. #define MTMSRD(r) mtmsrd r
  514. #define MTMSR_EERI(reg) mtmsrd reg,1
  515. #else
  516. #define FIX_SRR1(ra, rb)
  517. #ifndef CONFIG_40x
  518. #define RFI rfi
  519. #else
  520. #define RFI rfi; b . /* Prevent prefetch past rfi */
  521. #endif
  522. #define MTMSRD(r) mtmsr r
  523. #define MTMSR_EERI(reg) mtmsr reg
  524. #define CLR_TOP32(r)
  525. #endif
  526. #endif /* __KERNEL__ */
  527. /* The boring bits... */
  528. /* Condition Register Bit Fields */
  529. #define cr0 0
  530. #define cr1 1
  531. #define cr2 2
  532. #define cr3 3
  533. #define cr4 4
  534. #define cr5 5
  535. #define cr6 6
  536. #define cr7 7
  537. /*
  538. * General Purpose Registers (GPRs)
  539. *
  540. * The lower case r0-r31 should be used in preference to the upper
  541. * case R0-R31 as they provide more error checking in the assembler.
  542. * Use R0-31 only when really nessesary.
  543. */
  544. #define r0 %r0
  545. #define r1 %r1
  546. #define r2 %r2
  547. #define r3 %r3
  548. #define r4 %r4
  549. #define r5 %r5
  550. #define r6 %r6
  551. #define r7 %r7
  552. #define r8 %r8
  553. #define r9 %r9
  554. #define r10 %r10
  555. #define r11 %r11
  556. #define r12 %r12
  557. #define r13 %r13
  558. #define r14 %r14
  559. #define r15 %r15
  560. #define r16 %r16
  561. #define r17 %r17
  562. #define r18 %r18
  563. #define r19 %r19
  564. #define r20 %r20
  565. #define r21 %r21
  566. #define r22 %r22
  567. #define r23 %r23
  568. #define r24 %r24
  569. #define r25 %r25
  570. #define r26 %r26
  571. #define r27 %r27
  572. #define r28 %r28
  573. #define r29 %r29
  574. #define r30 %r30
  575. #define r31 %r31
  576. /* Floating Point Registers (FPRs) */
  577. #define fr0 0
  578. #define fr1 1
  579. #define fr2 2
  580. #define fr3 3
  581. #define fr4 4
  582. #define fr5 5
  583. #define fr6 6
  584. #define fr7 7
  585. #define fr8 8
  586. #define fr9 9
  587. #define fr10 10
  588. #define fr11 11
  589. #define fr12 12
  590. #define fr13 13
  591. #define fr14 14
  592. #define fr15 15
  593. #define fr16 16
  594. #define fr17 17
  595. #define fr18 18
  596. #define fr19 19
  597. #define fr20 20
  598. #define fr21 21
  599. #define fr22 22
  600. #define fr23 23
  601. #define fr24 24
  602. #define fr25 25
  603. #define fr26 26
  604. #define fr27 27
  605. #define fr28 28
  606. #define fr29 29
  607. #define fr30 30
  608. #define fr31 31
  609. /* AltiVec Registers (VPRs) */
  610. #define vr0 0
  611. #define vr1 1
  612. #define vr2 2
  613. #define vr3 3
  614. #define vr4 4
  615. #define vr5 5
  616. #define vr6 6
  617. #define vr7 7
  618. #define vr8 8
  619. #define vr9 9
  620. #define vr10 10
  621. #define vr11 11
  622. #define vr12 12
  623. #define vr13 13
  624. #define vr14 14
  625. #define vr15 15
  626. #define vr16 16
  627. #define vr17 17
  628. #define vr18 18
  629. #define vr19 19
  630. #define vr20 20
  631. #define vr21 21
  632. #define vr22 22
  633. #define vr23 23
  634. #define vr24 24
  635. #define vr25 25
  636. #define vr26 26
  637. #define vr27 27
  638. #define vr28 28
  639. #define vr29 29
  640. #define vr30 30
  641. #define vr31 31
  642. /* VSX Registers (VSRs) */
  643. #define vsr0 0
  644. #define vsr1 1
  645. #define vsr2 2
  646. #define vsr3 3
  647. #define vsr4 4
  648. #define vsr5 5
  649. #define vsr6 6
  650. #define vsr7 7
  651. #define vsr8 8
  652. #define vsr9 9
  653. #define vsr10 10
  654. #define vsr11 11
  655. #define vsr12 12
  656. #define vsr13 13
  657. #define vsr14 14
  658. #define vsr15 15
  659. #define vsr16 16
  660. #define vsr17 17
  661. #define vsr18 18
  662. #define vsr19 19
  663. #define vsr20 20
  664. #define vsr21 21
  665. #define vsr22 22
  666. #define vsr23 23
  667. #define vsr24 24
  668. #define vsr25 25
  669. #define vsr26 26
  670. #define vsr27 27
  671. #define vsr28 28
  672. #define vsr29 29
  673. #define vsr30 30
  674. #define vsr31 31
  675. #define vsr32 32
  676. #define vsr33 33
  677. #define vsr34 34
  678. #define vsr35 35
  679. #define vsr36 36
  680. #define vsr37 37
  681. #define vsr38 38
  682. #define vsr39 39
  683. #define vsr40 40
  684. #define vsr41 41
  685. #define vsr42 42
  686. #define vsr43 43
  687. #define vsr44 44
  688. #define vsr45 45
  689. #define vsr46 46
  690. #define vsr47 47
  691. #define vsr48 48
  692. #define vsr49 49
  693. #define vsr50 50
  694. #define vsr51 51
  695. #define vsr52 52
  696. #define vsr53 53
  697. #define vsr54 54
  698. #define vsr55 55
  699. #define vsr56 56
  700. #define vsr57 57
  701. #define vsr58 58
  702. #define vsr59 59
  703. #define vsr60 60
  704. #define vsr61 61
  705. #define vsr62 62
  706. #define vsr63 63
  707. /* SPE Registers (EVPRs) */
  708. #define evr0 0
  709. #define evr1 1
  710. #define evr2 2
  711. #define evr3 3
  712. #define evr4 4
  713. #define evr5 5
  714. #define evr6 6
  715. #define evr7 7
  716. #define evr8 8
  717. #define evr9 9
  718. #define evr10 10
  719. #define evr11 11
  720. #define evr12 12
  721. #define evr13 13
  722. #define evr14 14
  723. #define evr15 15
  724. #define evr16 16
  725. #define evr17 17
  726. #define evr18 18
  727. #define evr19 19
  728. #define evr20 20
  729. #define evr21 21
  730. #define evr22 22
  731. #define evr23 23
  732. #define evr24 24
  733. #define evr25 25
  734. #define evr26 26
  735. #define evr27 27
  736. #define evr28 28
  737. #define evr29 29
  738. #define evr30 30
  739. #define evr31 31
  740. /* some stab codes */
  741. #define N_FUN 36
  742. #define N_RSYM 64
  743. #define N_SLINE 68
  744. #define N_SO 100
  745. #endif /* __ASSEMBLY__ */
  746. #endif /* _ASM_POWERPC_PPC_ASM_H */