hda_intel.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045
  1. /*
  2. *
  3. * hda_intel.c - Implementation of primary alsa driver code base
  4. * for Intel HD Audio.
  5. *
  6. * Copyright(c) 2004 Intel Corporation. All rights reserved.
  7. *
  8. * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
  9. * PeiSen Hou <pshou@realtek.com.tw>
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the Free
  13. * Software Foundation; either version 2 of the License, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but WITHOUT
  17. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  18. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  19. * more details.
  20. *
  21. * You should have received a copy of the GNU General Public License along with
  22. * this program; if not, write to the Free Software Foundation, Inc., 59
  23. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  24. *
  25. * CONTACTS:
  26. *
  27. * Matt Jared matt.jared@intel.com
  28. * Andy Kopp andy.kopp@intel.com
  29. * Dan Kogan dan.d.kogan@intel.com
  30. *
  31. * CHANGES:
  32. *
  33. * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
  34. *
  35. */
  36. #include <asm/io.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/kernel.h>
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/init.h>
  43. #include <linux/slab.h>
  44. #include <linux/pci.h>
  45. #include <linux/mutex.h>
  46. #include <sound/core.h>
  47. #include <sound/initval.h>
  48. #include "hda_codec.h"
  49. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
  50. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
  51. static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
  52. static char *model[SNDRV_CARDS];
  53. static int position_fix[SNDRV_CARDS];
  54. static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
  55. static int single_cmd;
  56. static int enable_msi;
  57. module_param_array(index, int, NULL, 0444);
  58. MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
  59. module_param_array(id, charp, NULL, 0444);
  60. MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
  61. module_param_array(enable, bool, NULL, 0444);
  62. MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
  63. module_param_array(model, charp, NULL, 0444);
  64. MODULE_PARM_DESC(model, "Use the given board model.");
  65. module_param_array(position_fix, int, NULL, 0444);
  66. MODULE_PARM_DESC(position_fix, "Fix DMA pointer "
  67. "(0 = auto, 1 = none, 2 = POSBUF, 3 = FIFO size).");
  68. module_param_array(probe_mask, int, NULL, 0444);
  69. MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
  70. module_param(single_cmd, bool, 0444);
  71. MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
  72. "(for debugging only).");
  73. module_param(enable_msi, int, 0444);
  74. MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
  75. #ifdef CONFIG_SND_HDA_POWER_SAVE
  76. /* power_save option is defined in hda_codec.c */
  77. /* reset the HD-audio controller in power save mode.
  78. * this may give more power-saving, but will take longer time to
  79. * wake up.
  80. */
  81. static int power_save_controller = 1;
  82. module_param(power_save_controller, bool, 0644);
  83. MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
  84. #endif
  85. MODULE_LICENSE("GPL");
  86. MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
  87. "{Intel, ICH6M},"
  88. "{Intel, ICH7},"
  89. "{Intel, ESB2},"
  90. "{Intel, ICH8},"
  91. "{Intel, ICH9},"
  92. "{Intel, ICH10},"
  93. "{Intel, SCH},"
  94. "{ATI, SB450},"
  95. "{ATI, SB600},"
  96. "{ATI, RS600},"
  97. "{ATI, RS690},"
  98. "{ATI, RS780},"
  99. "{ATI, R600},"
  100. "{ATI, RV630},"
  101. "{ATI, RV610},"
  102. "{ATI, RV670},"
  103. "{ATI, RV635},"
  104. "{ATI, RV620},"
  105. "{ATI, RV770},"
  106. "{VIA, VT8251},"
  107. "{VIA, VT8237A},"
  108. "{SiS, SIS966},"
  109. "{ULI, M5461}}");
  110. MODULE_DESCRIPTION("Intel HDA driver");
  111. #define SFX "hda-intel: "
  112. /*
  113. * registers
  114. */
  115. #define ICH6_REG_GCAP 0x00
  116. #define ICH6_REG_VMIN 0x02
  117. #define ICH6_REG_VMAJ 0x03
  118. #define ICH6_REG_OUTPAY 0x04
  119. #define ICH6_REG_INPAY 0x06
  120. #define ICH6_REG_GCTL 0x08
  121. #define ICH6_REG_WAKEEN 0x0c
  122. #define ICH6_REG_STATESTS 0x0e
  123. #define ICH6_REG_GSTS 0x10
  124. #define ICH6_REG_INTCTL 0x20
  125. #define ICH6_REG_INTSTS 0x24
  126. #define ICH6_REG_WALCLK 0x30
  127. #define ICH6_REG_SYNC 0x34
  128. #define ICH6_REG_CORBLBASE 0x40
  129. #define ICH6_REG_CORBUBASE 0x44
  130. #define ICH6_REG_CORBWP 0x48
  131. #define ICH6_REG_CORBRP 0x4A
  132. #define ICH6_REG_CORBCTL 0x4c
  133. #define ICH6_REG_CORBSTS 0x4d
  134. #define ICH6_REG_CORBSIZE 0x4e
  135. #define ICH6_REG_RIRBLBASE 0x50
  136. #define ICH6_REG_RIRBUBASE 0x54
  137. #define ICH6_REG_RIRBWP 0x58
  138. #define ICH6_REG_RINTCNT 0x5a
  139. #define ICH6_REG_RIRBCTL 0x5c
  140. #define ICH6_REG_RIRBSTS 0x5d
  141. #define ICH6_REG_RIRBSIZE 0x5e
  142. #define ICH6_REG_IC 0x60
  143. #define ICH6_REG_IR 0x64
  144. #define ICH6_REG_IRS 0x68
  145. #define ICH6_IRS_VALID (1<<1)
  146. #define ICH6_IRS_BUSY (1<<0)
  147. #define ICH6_REG_DPLBASE 0x70
  148. #define ICH6_REG_DPUBASE 0x74
  149. #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
  150. /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  151. enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
  152. /* stream register offsets from stream base */
  153. #define ICH6_REG_SD_CTL 0x00
  154. #define ICH6_REG_SD_STS 0x03
  155. #define ICH6_REG_SD_LPIB 0x04
  156. #define ICH6_REG_SD_CBL 0x08
  157. #define ICH6_REG_SD_LVI 0x0c
  158. #define ICH6_REG_SD_FIFOW 0x0e
  159. #define ICH6_REG_SD_FIFOSIZE 0x10
  160. #define ICH6_REG_SD_FORMAT 0x12
  161. #define ICH6_REG_SD_BDLPL 0x18
  162. #define ICH6_REG_SD_BDLPU 0x1c
  163. /* PCI space */
  164. #define ICH6_PCIREG_TCSEL 0x44
  165. /*
  166. * other constants
  167. */
  168. /* max number of SDs */
  169. /* ICH, ATI and VIA have 4 playback and 4 capture */
  170. #define ICH6_CAPTURE_INDEX 0
  171. #define ICH6_NUM_CAPTURE 4
  172. #define ICH6_PLAYBACK_INDEX 4
  173. #define ICH6_NUM_PLAYBACK 4
  174. /* ULI has 6 playback and 5 capture */
  175. #define ULI_CAPTURE_INDEX 0
  176. #define ULI_NUM_CAPTURE 5
  177. #define ULI_PLAYBACK_INDEX 5
  178. #define ULI_NUM_PLAYBACK 6
  179. /* ATI HDMI has 1 playback and 0 capture */
  180. #define ATIHDMI_CAPTURE_INDEX 0
  181. #define ATIHDMI_NUM_CAPTURE 0
  182. #define ATIHDMI_PLAYBACK_INDEX 0
  183. #define ATIHDMI_NUM_PLAYBACK 1
  184. /* this number is statically defined for simplicity */
  185. #define MAX_AZX_DEV 16
  186. /* max number of fragments - we may use more if allocating more pages for BDL */
  187. #define BDL_SIZE PAGE_ALIGN(8192)
  188. #define AZX_MAX_FRAG (BDL_SIZE / (MAX_AZX_DEV * 16))
  189. /* max buffer size - no h/w limit, you can increase as you like */
  190. #define AZX_MAX_BUF_SIZE (1024*1024*1024)
  191. /* max number of PCM devics per card */
  192. #define AZX_MAX_AUDIO_PCMS 6
  193. #define AZX_MAX_MODEM_PCMS 2
  194. #define AZX_MAX_PCMS (AZX_MAX_AUDIO_PCMS + AZX_MAX_MODEM_PCMS)
  195. /* RIRB int mask: overrun[2], response[0] */
  196. #define RIRB_INT_RESPONSE 0x01
  197. #define RIRB_INT_OVERRUN 0x04
  198. #define RIRB_INT_MASK 0x05
  199. /* STATESTS int mask: SD2,SD1,SD0 */
  200. #define AZX_MAX_CODECS 3
  201. #define STATESTS_INT_MASK 0x07
  202. /* SD_CTL bits */
  203. #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
  204. #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
  205. #define SD_CTL_STREAM_TAG_MASK (0xf << 20)
  206. #define SD_CTL_STREAM_TAG_SHIFT 20
  207. /* SD_CTL and SD_STS */
  208. #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
  209. #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
  210. #define SD_INT_COMPLETE 0x04 /* completion interrupt */
  211. #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
  212. SD_INT_COMPLETE)
  213. /* SD_STS */
  214. #define SD_STS_FIFO_READY 0x20 /* FIFO ready */
  215. /* INTCTL and INTSTS */
  216. #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
  217. #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
  218. #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
  219. /* GCTL unsolicited response enable bit */
  220. #define ICH6_GCTL_UREN (1<<8)
  221. /* GCTL reset bit */
  222. #define ICH6_GCTL_RESET (1<<0)
  223. /* CORB/RIRB control, read/write pointer */
  224. #define ICH6_RBCTL_DMA_EN 0x02 /* enable DMA */
  225. #define ICH6_RBCTL_IRQ_EN 0x01 /* enable IRQ */
  226. #define ICH6_RBRWP_CLR 0x8000 /* read/write pointer clear */
  227. /* below are so far hardcoded - should read registers in future */
  228. #define ICH6_MAX_CORB_ENTRIES 256
  229. #define ICH6_MAX_RIRB_ENTRIES 256
  230. /* position fix mode */
  231. enum {
  232. POS_FIX_AUTO,
  233. POS_FIX_NONE,
  234. POS_FIX_POSBUF,
  235. POS_FIX_FIFO,
  236. };
  237. /* Defines for ATI HD Audio support in SB450 south bridge */
  238. #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
  239. #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
  240. /* Defines for Nvidia HDA support */
  241. #define NVIDIA_HDA_TRANSREG_ADDR 0x4e
  242. #define NVIDIA_HDA_ENABLE_COHBITS 0x0f
  243. /*
  244. */
  245. struct azx_dev {
  246. u32 *bdl; /* virtual address of the BDL */
  247. dma_addr_t bdl_addr; /* physical address of the BDL */
  248. u32 *posbuf; /* position buffer pointer */
  249. unsigned int bufsize; /* size of the play buffer in bytes */
  250. unsigned int fragsize; /* size of each period in bytes */
  251. unsigned int frags; /* number for period in the play buffer */
  252. unsigned int fifo_size; /* FIFO size */
  253. void __iomem *sd_addr; /* stream descriptor pointer */
  254. u32 sd_int_sta_mask; /* stream int status mask */
  255. /* pcm support */
  256. struct snd_pcm_substream *substream; /* assigned substream,
  257. * set in PCM open
  258. */
  259. unsigned int format_val; /* format value to be set in the
  260. * controller and the codec
  261. */
  262. unsigned char stream_tag; /* assigned stream */
  263. unsigned char index; /* stream index */
  264. /* for sanity check of position buffer */
  265. unsigned int period_intr;
  266. unsigned int opened :1;
  267. unsigned int running :1;
  268. };
  269. /* CORB/RIRB */
  270. struct azx_rb {
  271. u32 *buf; /* CORB/RIRB buffer
  272. * Each CORB entry is 4byte, RIRB is 8byte
  273. */
  274. dma_addr_t addr; /* physical address of CORB/RIRB buffer */
  275. /* for RIRB */
  276. unsigned short rp, wp; /* read/write pointers */
  277. int cmds; /* number of pending requests */
  278. u32 res; /* last read value */
  279. };
  280. struct azx {
  281. struct snd_card *card;
  282. struct pci_dev *pci;
  283. /* chip type specific */
  284. int driver_type;
  285. int playback_streams;
  286. int playback_index_offset;
  287. int capture_streams;
  288. int capture_index_offset;
  289. int num_streams;
  290. /* pci resources */
  291. unsigned long addr;
  292. void __iomem *remap_addr;
  293. int irq;
  294. /* locks */
  295. spinlock_t reg_lock;
  296. struct mutex open_mutex;
  297. /* streams (x num_streams) */
  298. struct azx_dev *azx_dev;
  299. /* PCM */
  300. unsigned int pcm_devs;
  301. struct snd_pcm *pcm[AZX_MAX_PCMS];
  302. /* HD codec */
  303. unsigned short codec_mask;
  304. struct hda_bus *bus;
  305. /* CORB/RIRB */
  306. struct azx_rb corb;
  307. struct azx_rb rirb;
  308. /* BDL, CORB/RIRB and position buffers */
  309. struct snd_dma_buffer bdl;
  310. struct snd_dma_buffer rb;
  311. struct snd_dma_buffer posbuf;
  312. /* flags */
  313. int position_fix;
  314. unsigned int running :1;
  315. unsigned int initialized :1;
  316. unsigned int single_cmd :1;
  317. unsigned int polling_mode :1;
  318. unsigned int msi :1;
  319. /* for debugging */
  320. unsigned int last_cmd; /* last issued command (to sync) */
  321. };
  322. /* driver types */
  323. enum {
  324. AZX_DRIVER_ICH,
  325. AZX_DRIVER_SCH,
  326. AZX_DRIVER_ATI,
  327. AZX_DRIVER_ATIHDMI,
  328. AZX_DRIVER_VIA,
  329. AZX_DRIVER_SIS,
  330. AZX_DRIVER_ULI,
  331. AZX_DRIVER_NVIDIA,
  332. };
  333. static char *driver_short_names[] __devinitdata = {
  334. [AZX_DRIVER_ICH] = "HDA Intel",
  335. [AZX_DRIVER_SCH] = "HDA Intel MID",
  336. [AZX_DRIVER_ATI] = "HDA ATI SB",
  337. [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
  338. [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
  339. [AZX_DRIVER_SIS] = "HDA SIS966",
  340. [AZX_DRIVER_ULI] = "HDA ULI M5461",
  341. [AZX_DRIVER_NVIDIA] = "HDA NVidia",
  342. };
  343. /*
  344. * macros for easy use
  345. */
  346. #define azx_writel(chip,reg,value) \
  347. writel(value, (chip)->remap_addr + ICH6_REG_##reg)
  348. #define azx_readl(chip,reg) \
  349. readl((chip)->remap_addr + ICH6_REG_##reg)
  350. #define azx_writew(chip,reg,value) \
  351. writew(value, (chip)->remap_addr + ICH6_REG_##reg)
  352. #define azx_readw(chip,reg) \
  353. readw((chip)->remap_addr + ICH6_REG_##reg)
  354. #define azx_writeb(chip,reg,value) \
  355. writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
  356. #define azx_readb(chip,reg) \
  357. readb((chip)->remap_addr + ICH6_REG_##reg)
  358. #define azx_sd_writel(dev,reg,value) \
  359. writel(value, (dev)->sd_addr + ICH6_REG_##reg)
  360. #define azx_sd_readl(dev,reg) \
  361. readl((dev)->sd_addr + ICH6_REG_##reg)
  362. #define azx_sd_writew(dev,reg,value) \
  363. writew(value, (dev)->sd_addr + ICH6_REG_##reg)
  364. #define azx_sd_readw(dev,reg) \
  365. readw((dev)->sd_addr + ICH6_REG_##reg)
  366. #define azx_sd_writeb(dev,reg,value) \
  367. writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
  368. #define azx_sd_readb(dev,reg) \
  369. readb((dev)->sd_addr + ICH6_REG_##reg)
  370. /* for pcm support */
  371. #define get_azx_dev(substream) (substream->runtime->private_data)
  372. /* Get the upper 32bit of the given dma_addr_t
  373. * Compiler should optimize and eliminate the code if dma_addr_t is 32bit
  374. */
  375. #define upper_32bit(addr) (sizeof(addr) > 4 ? (u32)((addr) >> 32) : (u32)0)
  376. static int azx_acquire_irq(struct azx *chip, int do_disconnect);
  377. /*
  378. * Interface for HD codec
  379. */
  380. /*
  381. * CORB / RIRB interface
  382. */
  383. static int azx_alloc_cmd_io(struct azx *chip)
  384. {
  385. int err;
  386. /* single page (at least 4096 bytes) must suffice for both ringbuffes */
  387. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  388. snd_dma_pci_data(chip->pci),
  389. PAGE_SIZE, &chip->rb);
  390. if (err < 0) {
  391. snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
  392. return err;
  393. }
  394. return 0;
  395. }
  396. static void azx_init_cmd_io(struct azx *chip)
  397. {
  398. /* CORB set up */
  399. chip->corb.addr = chip->rb.addr;
  400. chip->corb.buf = (u32 *)chip->rb.area;
  401. azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
  402. azx_writel(chip, CORBUBASE, upper_32bit(chip->corb.addr));
  403. /* set the corb size to 256 entries (ULI requires explicitly) */
  404. azx_writeb(chip, CORBSIZE, 0x02);
  405. /* set the corb write pointer to 0 */
  406. azx_writew(chip, CORBWP, 0);
  407. /* reset the corb hw read pointer */
  408. azx_writew(chip, CORBRP, ICH6_RBRWP_CLR);
  409. /* enable corb dma */
  410. azx_writeb(chip, CORBCTL, ICH6_RBCTL_DMA_EN);
  411. /* RIRB set up */
  412. chip->rirb.addr = chip->rb.addr + 2048;
  413. chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
  414. azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
  415. azx_writel(chip, RIRBUBASE, upper_32bit(chip->rirb.addr));
  416. /* set the rirb size to 256 entries (ULI requires explicitly) */
  417. azx_writeb(chip, RIRBSIZE, 0x02);
  418. /* reset the rirb hw write pointer */
  419. azx_writew(chip, RIRBWP, ICH6_RBRWP_CLR);
  420. /* set N=1, get RIRB response interrupt for new entry */
  421. azx_writew(chip, RINTCNT, 1);
  422. /* enable rirb dma and response irq */
  423. azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
  424. chip->rirb.rp = chip->rirb.cmds = 0;
  425. }
  426. static void azx_free_cmd_io(struct azx *chip)
  427. {
  428. /* disable ringbuffer DMAs */
  429. azx_writeb(chip, RIRBCTL, 0);
  430. azx_writeb(chip, CORBCTL, 0);
  431. }
  432. /* send a command */
  433. static int azx_corb_send_cmd(struct hda_codec *codec, u32 val)
  434. {
  435. struct azx *chip = codec->bus->private_data;
  436. unsigned int wp;
  437. /* add command to corb */
  438. wp = azx_readb(chip, CORBWP);
  439. wp++;
  440. wp %= ICH6_MAX_CORB_ENTRIES;
  441. spin_lock_irq(&chip->reg_lock);
  442. chip->rirb.cmds++;
  443. chip->corb.buf[wp] = cpu_to_le32(val);
  444. azx_writel(chip, CORBWP, wp);
  445. spin_unlock_irq(&chip->reg_lock);
  446. return 0;
  447. }
  448. #define ICH6_RIRB_EX_UNSOL_EV (1<<4)
  449. /* retrieve RIRB entry - called from interrupt handler */
  450. static void azx_update_rirb(struct azx *chip)
  451. {
  452. unsigned int rp, wp;
  453. u32 res, res_ex;
  454. wp = azx_readb(chip, RIRBWP);
  455. if (wp == chip->rirb.wp)
  456. return;
  457. chip->rirb.wp = wp;
  458. while (chip->rirb.rp != wp) {
  459. chip->rirb.rp++;
  460. chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
  461. rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
  462. res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
  463. res = le32_to_cpu(chip->rirb.buf[rp]);
  464. if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
  465. snd_hda_queue_unsol_event(chip->bus, res, res_ex);
  466. else if (chip->rirb.cmds) {
  467. chip->rirb.cmds--;
  468. chip->rirb.res = res;
  469. }
  470. }
  471. }
  472. /* receive a response */
  473. static unsigned int azx_rirb_get_response(struct hda_codec *codec)
  474. {
  475. struct azx *chip = codec->bus->private_data;
  476. unsigned long timeout;
  477. again:
  478. timeout = jiffies + msecs_to_jiffies(1000);
  479. for (;;) {
  480. if (chip->polling_mode) {
  481. spin_lock_irq(&chip->reg_lock);
  482. azx_update_rirb(chip);
  483. spin_unlock_irq(&chip->reg_lock);
  484. }
  485. if (!chip->rirb.cmds)
  486. return chip->rirb.res; /* the last value */
  487. if (time_after(jiffies, timeout))
  488. break;
  489. if (codec->bus->needs_damn_long_delay)
  490. msleep(2); /* temporary workaround */
  491. else {
  492. udelay(10);
  493. cond_resched();
  494. }
  495. }
  496. if (chip->msi) {
  497. snd_printk(KERN_WARNING "hda_intel: No response from codec, "
  498. "disabling MSI: last cmd=0x%08x\n", chip->last_cmd);
  499. free_irq(chip->irq, chip);
  500. chip->irq = -1;
  501. pci_disable_msi(chip->pci);
  502. chip->msi = 0;
  503. if (azx_acquire_irq(chip, 1) < 0)
  504. return -1;
  505. goto again;
  506. }
  507. if (!chip->polling_mode) {
  508. snd_printk(KERN_WARNING "hda_intel: azx_get_response timeout, "
  509. "switching to polling mode: last cmd=0x%08x\n",
  510. chip->last_cmd);
  511. chip->polling_mode = 1;
  512. goto again;
  513. }
  514. snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
  515. "switching to single_cmd mode: last cmd=0x%08x\n",
  516. chip->last_cmd);
  517. chip->rirb.rp = azx_readb(chip, RIRBWP);
  518. chip->rirb.cmds = 0;
  519. /* switch to single_cmd mode */
  520. chip->single_cmd = 1;
  521. azx_free_cmd_io(chip);
  522. return -1;
  523. }
  524. /*
  525. * Use the single immediate command instead of CORB/RIRB for simplicity
  526. *
  527. * Note: according to Intel, this is not preferred use. The command was
  528. * intended for the BIOS only, and may get confused with unsolicited
  529. * responses. So, we shouldn't use it for normal operation from the
  530. * driver.
  531. * I left the codes, however, for debugging/testing purposes.
  532. */
  533. /* send a command */
  534. static int azx_single_send_cmd(struct hda_codec *codec, u32 val)
  535. {
  536. struct azx *chip = codec->bus->private_data;
  537. int timeout = 50;
  538. while (timeout--) {
  539. /* check ICB busy bit */
  540. if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
  541. /* Clear IRV valid bit */
  542. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  543. ICH6_IRS_VALID);
  544. azx_writel(chip, IC, val);
  545. azx_writew(chip, IRS, azx_readw(chip, IRS) |
  546. ICH6_IRS_BUSY);
  547. return 0;
  548. }
  549. udelay(1);
  550. }
  551. if (printk_ratelimit())
  552. snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
  553. azx_readw(chip, IRS), val);
  554. return -EIO;
  555. }
  556. /* receive a response */
  557. static unsigned int azx_single_get_response(struct hda_codec *codec)
  558. {
  559. struct azx *chip = codec->bus->private_data;
  560. int timeout = 50;
  561. while (timeout--) {
  562. /* check IRV busy bit */
  563. if (azx_readw(chip, IRS) & ICH6_IRS_VALID)
  564. return azx_readl(chip, IR);
  565. udelay(1);
  566. }
  567. if (printk_ratelimit())
  568. snd_printd(SFX "get_response timeout: IRS=0x%x\n",
  569. azx_readw(chip, IRS));
  570. return (unsigned int)-1;
  571. }
  572. /*
  573. * The below are the main callbacks from hda_codec.
  574. *
  575. * They are just the skeleton to call sub-callbacks according to the
  576. * current setting of chip->single_cmd.
  577. */
  578. /* send a command */
  579. static int azx_send_cmd(struct hda_codec *codec, hda_nid_t nid,
  580. int direct, unsigned int verb,
  581. unsigned int para)
  582. {
  583. struct azx *chip = codec->bus->private_data;
  584. u32 val;
  585. val = (u32)(codec->addr & 0x0f) << 28;
  586. val |= (u32)direct << 27;
  587. val |= (u32)nid << 20;
  588. val |= verb << 8;
  589. val |= para;
  590. chip->last_cmd = val;
  591. if (chip->single_cmd)
  592. return azx_single_send_cmd(codec, val);
  593. else
  594. return azx_corb_send_cmd(codec, val);
  595. }
  596. /* get a response */
  597. static unsigned int azx_get_response(struct hda_codec *codec)
  598. {
  599. struct azx *chip = codec->bus->private_data;
  600. if (chip->single_cmd)
  601. return azx_single_get_response(codec);
  602. else
  603. return azx_rirb_get_response(codec);
  604. }
  605. #ifdef CONFIG_SND_HDA_POWER_SAVE
  606. static void azx_power_notify(struct hda_codec *codec);
  607. #endif
  608. /* reset codec link */
  609. static int azx_reset(struct azx *chip)
  610. {
  611. int count;
  612. /* clear STATESTS */
  613. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  614. /* reset controller */
  615. azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
  616. count = 50;
  617. while (azx_readb(chip, GCTL) && --count)
  618. msleep(1);
  619. /* delay for >= 100us for codec PLL to settle per spec
  620. * Rev 0.9 section 5.5.1
  621. */
  622. msleep(1);
  623. /* Bring controller out of reset */
  624. azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
  625. count = 50;
  626. while (!azx_readb(chip, GCTL) && --count)
  627. msleep(1);
  628. /* Brent Chartrand said to wait >= 540us for codecs to initialize */
  629. msleep(1);
  630. /* check to see if controller is ready */
  631. if (!azx_readb(chip, GCTL)) {
  632. snd_printd("azx_reset: controller not ready!\n");
  633. return -EBUSY;
  634. }
  635. /* Accept unsolicited responses */
  636. azx_writel(chip, GCTL, azx_readl(chip, GCTL) | ICH6_GCTL_UREN);
  637. /* detect codecs */
  638. if (!chip->codec_mask) {
  639. chip->codec_mask = azx_readw(chip, STATESTS);
  640. snd_printdd("codec_mask = 0x%x\n", chip->codec_mask);
  641. }
  642. return 0;
  643. }
  644. /*
  645. * Lowlevel interface
  646. */
  647. /* enable interrupts */
  648. static void azx_int_enable(struct azx *chip)
  649. {
  650. /* enable controller CIE and GIE */
  651. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
  652. ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
  653. }
  654. /* disable interrupts */
  655. static void azx_int_disable(struct azx *chip)
  656. {
  657. int i;
  658. /* disable interrupts in stream descriptor */
  659. for (i = 0; i < chip->num_streams; i++) {
  660. struct azx_dev *azx_dev = &chip->azx_dev[i];
  661. azx_sd_writeb(azx_dev, SD_CTL,
  662. azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
  663. }
  664. /* disable SIE for all streams */
  665. azx_writeb(chip, INTCTL, 0);
  666. /* disable controller CIE and GIE */
  667. azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
  668. ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
  669. }
  670. /* clear interrupts */
  671. static void azx_int_clear(struct azx *chip)
  672. {
  673. int i;
  674. /* clear stream status */
  675. for (i = 0; i < chip->num_streams; i++) {
  676. struct azx_dev *azx_dev = &chip->azx_dev[i];
  677. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  678. }
  679. /* clear STATESTS */
  680. azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
  681. /* clear rirb status */
  682. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  683. /* clear int status */
  684. azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
  685. }
  686. /* start a stream */
  687. static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
  688. {
  689. /* enable SIE */
  690. azx_writeb(chip, INTCTL,
  691. azx_readb(chip, INTCTL) | (1 << azx_dev->index));
  692. /* set DMA start and interrupt mask */
  693. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  694. SD_CTL_DMA_START | SD_INT_MASK);
  695. }
  696. /* stop a stream */
  697. static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
  698. {
  699. /* stop DMA */
  700. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  701. ~(SD_CTL_DMA_START | SD_INT_MASK));
  702. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
  703. /* disable SIE */
  704. azx_writeb(chip, INTCTL,
  705. azx_readb(chip, INTCTL) & ~(1 << azx_dev->index));
  706. }
  707. /*
  708. * reset and start the controller registers
  709. */
  710. static void azx_init_chip(struct azx *chip)
  711. {
  712. if (chip->initialized)
  713. return;
  714. /* reset controller */
  715. azx_reset(chip);
  716. /* initialize interrupts */
  717. azx_int_clear(chip);
  718. azx_int_enable(chip);
  719. /* initialize the codec command I/O */
  720. if (!chip->single_cmd)
  721. azx_init_cmd_io(chip);
  722. /* program the position buffer */
  723. azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
  724. azx_writel(chip, DPUBASE, upper_32bit(chip->posbuf.addr));
  725. chip->initialized = 1;
  726. }
  727. /*
  728. * initialize the PCI registers
  729. */
  730. /* update bits in a PCI register byte */
  731. static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
  732. unsigned char mask, unsigned char val)
  733. {
  734. unsigned char data;
  735. pci_read_config_byte(pci, reg, &data);
  736. data &= ~mask;
  737. data |= (val & mask);
  738. pci_write_config_byte(pci, reg, data);
  739. }
  740. static void azx_init_pci(struct azx *chip)
  741. {
  742. /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
  743. * TCSEL == Traffic Class Select Register, which sets PCI express QOS
  744. * Ensuring these bits are 0 clears playback static on some HD Audio
  745. * codecs
  746. */
  747. update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
  748. switch (chip->driver_type) {
  749. case AZX_DRIVER_ATI:
  750. /* For ATI SB450 azalia HD audio, we need to enable snoop */
  751. update_pci_byte(chip->pci,
  752. ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR,
  753. 0x07, ATI_SB450_HDAUDIO_ENABLE_SNOOP);
  754. break;
  755. case AZX_DRIVER_NVIDIA:
  756. /* For NVIDIA HDA, enable snoop */
  757. update_pci_byte(chip->pci,
  758. NVIDIA_HDA_TRANSREG_ADDR,
  759. 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
  760. break;
  761. }
  762. }
  763. /*
  764. * interrupt handler
  765. */
  766. static irqreturn_t azx_interrupt(int irq, void *dev_id)
  767. {
  768. struct azx *chip = dev_id;
  769. struct azx_dev *azx_dev;
  770. u32 status;
  771. int i;
  772. spin_lock(&chip->reg_lock);
  773. status = azx_readl(chip, INTSTS);
  774. if (status == 0) {
  775. spin_unlock(&chip->reg_lock);
  776. return IRQ_NONE;
  777. }
  778. for (i = 0; i < chip->num_streams; i++) {
  779. azx_dev = &chip->azx_dev[i];
  780. if (status & azx_dev->sd_int_sta_mask) {
  781. azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
  782. if (azx_dev->substream && azx_dev->running) {
  783. azx_dev->period_intr++;
  784. spin_unlock(&chip->reg_lock);
  785. snd_pcm_period_elapsed(azx_dev->substream);
  786. spin_lock(&chip->reg_lock);
  787. }
  788. }
  789. }
  790. /* clear rirb int */
  791. status = azx_readb(chip, RIRBSTS);
  792. if (status & RIRB_INT_MASK) {
  793. if (!chip->single_cmd && (status & RIRB_INT_RESPONSE))
  794. azx_update_rirb(chip);
  795. azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
  796. }
  797. #if 0
  798. /* clear state status int */
  799. if (azx_readb(chip, STATESTS) & 0x04)
  800. azx_writeb(chip, STATESTS, 0x04);
  801. #endif
  802. spin_unlock(&chip->reg_lock);
  803. return IRQ_HANDLED;
  804. }
  805. /*
  806. * set up BDL entries
  807. */
  808. static void azx_setup_periods(struct azx_dev *azx_dev)
  809. {
  810. u32 *bdl = azx_dev->bdl;
  811. dma_addr_t dma_addr = azx_dev->substream->runtime->dma_addr;
  812. int idx;
  813. /* reset BDL address */
  814. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  815. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  816. /* program the initial BDL entries */
  817. for (idx = 0; idx < azx_dev->frags; idx++) {
  818. unsigned int off = idx << 2; /* 4 dword step */
  819. dma_addr_t addr = dma_addr + idx * azx_dev->fragsize;
  820. /* program the address field of the BDL entry */
  821. bdl[off] = cpu_to_le32((u32)addr);
  822. bdl[off+1] = cpu_to_le32(upper_32bit(addr));
  823. /* program the size field of the BDL entry */
  824. bdl[off+2] = cpu_to_le32(azx_dev->fragsize);
  825. /* program the IOC to enable interrupt when buffer completes */
  826. bdl[off+3] = cpu_to_le32(0x01);
  827. }
  828. }
  829. /*
  830. * set up the SD for streaming
  831. */
  832. static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
  833. {
  834. unsigned char val;
  835. int timeout;
  836. /* make sure the run bit is zero for SD */
  837. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
  838. ~SD_CTL_DMA_START);
  839. /* reset stream */
  840. azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
  841. SD_CTL_STREAM_RESET);
  842. udelay(3);
  843. timeout = 300;
  844. while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  845. --timeout)
  846. ;
  847. val &= ~SD_CTL_STREAM_RESET;
  848. azx_sd_writeb(azx_dev, SD_CTL, val);
  849. udelay(3);
  850. timeout = 300;
  851. /* waiting for hardware to report that the stream is out of reset */
  852. while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
  853. --timeout)
  854. ;
  855. /* program the stream_tag */
  856. azx_sd_writel(azx_dev, SD_CTL,
  857. (azx_sd_readl(azx_dev, SD_CTL) & ~SD_CTL_STREAM_TAG_MASK)|
  858. (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT));
  859. /* program the length of samples in cyclic buffer */
  860. azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
  861. /* program the stream format */
  862. /* this value needs to be the same as the one programmed */
  863. azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
  864. /* program the stream LVI (last valid index) of the BDL */
  865. azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
  866. /* program the BDL address */
  867. /* lower BDL address */
  868. azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl_addr);
  869. /* upper BDL address */
  870. azx_sd_writel(azx_dev, SD_BDLPU, upper_32bit(azx_dev->bdl_addr));
  871. /* enable the position buffer */
  872. if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
  873. azx_writel(chip, DPLBASE,
  874. (u32)chip->posbuf.addr |ICH6_DPLBASE_ENABLE);
  875. /* set the interrupt enable bits in the descriptor control register */
  876. azx_sd_writel(azx_dev, SD_CTL,
  877. azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
  878. return 0;
  879. }
  880. /*
  881. * Codec initialization
  882. */
  883. static unsigned int azx_max_codecs[] __devinitdata = {
  884. [AZX_DRIVER_ICH] = 3,
  885. [AZX_DRIVER_ATI] = 4,
  886. [AZX_DRIVER_ATIHDMI] = 4,
  887. [AZX_DRIVER_VIA] = 3, /* FIXME: correct? */
  888. [AZX_DRIVER_SIS] = 3, /* FIXME: correct? */
  889. [AZX_DRIVER_ULI] = 3, /* FIXME: correct? */
  890. [AZX_DRIVER_NVIDIA] = 3, /* FIXME: correct? */
  891. };
  892. static int __devinit azx_codec_create(struct azx *chip, const char *model,
  893. unsigned int codec_probe_mask)
  894. {
  895. struct hda_bus_template bus_temp;
  896. int c, codecs, audio_codecs, err;
  897. memset(&bus_temp, 0, sizeof(bus_temp));
  898. bus_temp.private_data = chip;
  899. bus_temp.modelname = model;
  900. bus_temp.pci = chip->pci;
  901. bus_temp.ops.command = azx_send_cmd;
  902. bus_temp.ops.get_response = azx_get_response;
  903. #ifdef CONFIG_SND_HDA_POWER_SAVE
  904. bus_temp.ops.pm_notify = azx_power_notify;
  905. #endif
  906. err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
  907. if (err < 0)
  908. return err;
  909. codecs = audio_codecs = 0;
  910. for (c = 0; c < AZX_MAX_CODECS; c++) {
  911. if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
  912. struct hda_codec *codec;
  913. err = snd_hda_codec_new(chip->bus, c, &codec);
  914. if (err < 0)
  915. continue;
  916. codecs++;
  917. if (codec->afg)
  918. audio_codecs++;
  919. }
  920. }
  921. if (!audio_codecs) {
  922. /* probe additional slots if no codec is found */
  923. for (; c < azx_max_codecs[chip->driver_type]; c++) {
  924. if ((chip->codec_mask & (1 << c)) & codec_probe_mask) {
  925. err = snd_hda_codec_new(chip->bus, c, NULL);
  926. if (err < 0)
  927. continue;
  928. codecs++;
  929. }
  930. }
  931. }
  932. if (!codecs) {
  933. snd_printk(KERN_ERR SFX "no codecs initialized\n");
  934. return -ENXIO;
  935. }
  936. return 0;
  937. }
  938. /*
  939. * PCM support
  940. */
  941. /* assign a stream for the PCM */
  942. static inline struct azx_dev *azx_assign_device(struct azx *chip, int stream)
  943. {
  944. int dev, i, nums;
  945. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  946. dev = chip->playback_index_offset;
  947. nums = chip->playback_streams;
  948. } else {
  949. dev = chip->capture_index_offset;
  950. nums = chip->capture_streams;
  951. }
  952. for (i = 0; i < nums; i++, dev++)
  953. if (!chip->azx_dev[dev].opened) {
  954. chip->azx_dev[dev].opened = 1;
  955. return &chip->azx_dev[dev];
  956. }
  957. return NULL;
  958. }
  959. /* release the assigned stream */
  960. static inline void azx_release_device(struct azx_dev *azx_dev)
  961. {
  962. azx_dev->opened = 0;
  963. }
  964. static struct snd_pcm_hardware azx_pcm_hw = {
  965. .info = (SNDRV_PCM_INFO_MMAP |
  966. SNDRV_PCM_INFO_INTERLEAVED |
  967. SNDRV_PCM_INFO_BLOCK_TRANSFER |
  968. SNDRV_PCM_INFO_MMAP_VALID |
  969. /* No full-resume yet implemented */
  970. /* SNDRV_PCM_INFO_RESUME |*/
  971. SNDRV_PCM_INFO_PAUSE),
  972. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  973. .rates = SNDRV_PCM_RATE_48000,
  974. .rate_min = 48000,
  975. .rate_max = 48000,
  976. .channels_min = 2,
  977. .channels_max = 2,
  978. .buffer_bytes_max = AZX_MAX_BUF_SIZE,
  979. .period_bytes_min = 128,
  980. .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
  981. .periods_min = 2,
  982. .periods_max = AZX_MAX_FRAG,
  983. .fifo_size = 0,
  984. };
  985. struct azx_pcm {
  986. struct azx *chip;
  987. struct hda_codec *codec;
  988. struct hda_pcm_stream *hinfo[2];
  989. };
  990. static int azx_pcm_open(struct snd_pcm_substream *substream)
  991. {
  992. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  993. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  994. struct azx *chip = apcm->chip;
  995. struct azx_dev *azx_dev;
  996. struct snd_pcm_runtime *runtime = substream->runtime;
  997. unsigned long flags;
  998. int err;
  999. mutex_lock(&chip->open_mutex);
  1000. azx_dev = azx_assign_device(chip, substream->stream);
  1001. if (azx_dev == NULL) {
  1002. mutex_unlock(&chip->open_mutex);
  1003. return -EBUSY;
  1004. }
  1005. runtime->hw = azx_pcm_hw;
  1006. runtime->hw.channels_min = hinfo->channels_min;
  1007. runtime->hw.channels_max = hinfo->channels_max;
  1008. runtime->hw.formats = hinfo->formats;
  1009. runtime->hw.rates = hinfo->rates;
  1010. snd_pcm_limit_hw_rates(runtime);
  1011. snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
  1012. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  1013. 128);
  1014. snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1015. 128);
  1016. snd_hda_power_up(apcm->codec);
  1017. err = hinfo->ops.open(hinfo, apcm->codec, substream);
  1018. if (err < 0) {
  1019. azx_release_device(azx_dev);
  1020. snd_hda_power_down(apcm->codec);
  1021. mutex_unlock(&chip->open_mutex);
  1022. return err;
  1023. }
  1024. spin_lock_irqsave(&chip->reg_lock, flags);
  1025. azx_dev->substream = substream;
  1026. azx_dev->running = 0;
  1027. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1028. runtime->private_data = azx_dev;
  1029. mutex_unlock(&chip->open_mutex);
  1030. return 0;
  1031. }
  1032. static int azx_pcm_close(struct snd_pcm_substream *substream)
  1033. {
  1034. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1035. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1036. struct azx *chip = apcm->chip;
  1037. struct azx_dev *azx_dev = get_azx_dev(substream);
  1038. unsigned long flags;
  1039. mutex_lock(&chip->open_mutex);
  1040. spin_lock_irqsave(&chip->reg_lock, flags);
  1041. azx_dev->substream = NULL;
  1042. azx_dev->running = 0;
  1043. spin_unlock_irqrestore(&chip->reg_lock, flags);
  1044. azx_release_device(azx_dev);
  1045. hinfo->ops.close(hinfo, apcm->codec, substream);
  1046. snd_hda_power_down(apcm->codec);
  1047. mutex_unlock(&chip->open_mutex);
  1048. return 0;
  1049. }
  1050. static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
  1051. struct snd_pcm_hw_params *hw_params)
  1052. {
  1053. return snd_pcm_lib_malloc_pages(substream,
  1054. params_buffer_bytes(hw_params));
  1055. }
  1056. static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
  1057. {
  1058. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1059. struct azx_dev *azx_dev = get_azx_dev(substream);
  1060. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1061. /* reset BDL address */
  1062. azx_sd_writel(azx_dev, SD_BDLPL, 0);
  1063. azx_sd_writel(azx_dev, SD_BDLPU, 0);
  1064. azx_sd_writel(azx_dev, SD_CTL, 0);
  1065. hinfo->ops.cleanup(hinfo, apcm->codec, substream);
  1066. return snd_pcm_lib_free_pages(substream);
  1067. }
  1068. static int azx_pcm_prepare(struct snd_pcm_substream *substream)
  1069. {
  1070. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1071. struct azx *chip = apcm->chip;
  1072. struct azx_dev *azx_dev = get_azx_dev(substream);
  1073. struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
  1074. struct snd_pcm_runtime *runtime = substream->runtime;
  1075. azx_dev->bufsize = snd_pcm_lib_buffer_bytes(substream);
  1076. azx_dev->fragsize = snd_pcm_lib_period_bytes(substream);
  1077. azx_dev->frags = azx_dev->bufsize / azx_dev->fragsize;
  1078. azx_dev->format_val = snd_hda_calc_stream_format(runtime->rate,
  1079. runtime->channels,
  1080. runtime->format,
  1081. hinfo->maxbps);
  1082. if (!azx_dev->format_val) {
  1083. snd_printk(KERN_ERR SFX
  1084. "invalid format_val, rate=%d, ch=%d, format=%d\n",
  1085. runtime->rate, runtime->channels, runtime->format);
  1086. return -EINVAL;
  1087. }
  1088. snd_printdd("azx_pcm_prepare: bufsize=0x%x, fragsize=0x%x, "
  1089. "format=0x%x\n",
  1090. azx_dev->bufsize, azx_dev->fragsize, azx_dev->format_val);
  1091. azx_setup_periods(azx_dev);
  1092. azx_setup_controller(chip, azx_dev);
  1093. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1094. azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
  1095. else
  1096. azx_dev->fifo_size = 0;
  1097. return hinfo->ops.prepare(hinfo, apcm->codec, azx_dev->stream_tag,
  1098. azx_dev->format_val, substream);
  1099. }
  1100. static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
  1101. {
  1102. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1103. struct azx_dev *azx_dev = get_azx_dev(substream);
  1104. struct azx *chip = apcm->chip;
  1105. int err = 0;
  1106. spin_lock(&chip->reg_lock);
  1107. switch (cmd) {
  1108. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1109. case SNDRV_PCM_TRIGGER_RESUME:
  1110. case SNDRV_PCM_TRIGGER_START:
  1111. azx_stream_start(chip, azx_dev);
  1112. azx_dev->running = 1;
  1113. break;
  1114. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1115. case SNDRV_PCM_TRIGGER_SUSPEND:
  1116. case SNDRV_PCM_TRIGGER_STOP:
  1117. azx_stream_stop(chip, azx_dev);
  1118. azx_dev->running = 0;
  1119. break;
  1120. default:
  1121. err = -EINVAL;
  1122. }
  1123. spin_unlock(&chip->reg_lock);
  1124. if (cmd == SNDRV_PCM_TRIGGER_PAUSE_PUSH ||
  1125. cmd == SNDRV_PCM_TRIGGER_SUSPEND ||
  1126. cmd == SNDRV_PCM_TRIGGER_STOP) {
  1127. int timeout = 5000;
  1128. while ((azx_sd_readb(azx_dev, SD_CTL) & SD_CTL_DMA_START) &&
  1129. --timeout)
  1130. ;
  1131. }
  1132. return err;
  1133. }
  1134. static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
  1135. {
  1136. struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
  1137. struct azx *chip = apcm->chip;
  1138. struct azx_dev *azx_dev = get_azx_dev(substream);
  1139. unsigned int pos;
  1140. if (chip->position_fix == POS_FIX_POSBUF ||
  1141. chip->position_fix == POS_FIX_AUTO) {
  1142. /* use the position buffer */
  1143. pos = le32_to_cpu(*azx_dev->posbuf);
  1144. if (chip->position_fix == POS_FIX_AUTO &&
  1145. azx_dev->period_intr == 1 && !pos) {
  1146. printk(KERN_WARNING
  1147. "hda-intel: Invalid position buffer, "
  1148. "using LPIB read method instead.\n");
  1149. chip->position_fix = POS_FIX_NONE;
  1150. goto read_lpib;
  1151. }
  1152. } else {
  1153. read_lpib:
  1154. /* read LPIB */
  1155. pos = azx_sd_readl(azx_dev, SD_LPIB);
  1156. if (chip->position_fix == POS_FIX_FIFO)
  1157. pos += azx_dev->fifo_size;
  1158. }
  1159. if (pos >= azx_dev->bufsize)
  1160. pos = 0;
  1161. return bytes_to_frames(substream->runtime, pos);
  1162. }
  1163. static struct snd_pcm_ops azx_pcm_ops = {
  1164. .open = azx_pcm_open,
  1165. .close = azx_pcm_close,
  1166. .ioctl = snd_pcm_lib_ioctl,
  1167. .hw_params = azx_pcm_hw_params,
  1168. .hw_free = azx_pcm_hw_free,
  1169. .prepare = azx_pcm_prepare,
  1170. .trigger = azx_pcm_trigger,
  1171. .pointer = azx_pcm_pointer,
  1172. };
  1173. static void azx_pcm_free(struct snd_pcm *pcm)
  1174. {
  1175. kfree(pcm->private_data);
  1176. }
  1177. static int __devinit create_codec_pcm(struct azx *chip, struct hda_codec *codec,
  1178. struct hda_pcm *cpcm, int pcm_dev)
  1179. {
  1180. int err;
  1181. struct snd_pcm *pcm;
  1182. struct azx_pcm *apcm;
  1183. /* if no substreams are defined for both playback and capture,
  1184. * it's just a placeholder. ignore it.
  1185. */
  1186. if (!cpcm->stream[0].substreams && !cpcm->stream[1].substreams)
  1187. return 0;
  1188. snd_assert(cpcm->name, return -EINVAL);
  1189. err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
  1190. cpcm->stream[0].substreams,
  1191. cpcm->stream[1].substreams,
  1192. &pcm);
  1193. if (err < 0)
  1194. return err;
  1195. strcpy(pcm->name, cpcm->name);
  1196. apcm = kmalloc(sizeof(*apcm), GFP_KERNEL);
  1197. if (apcm == NULL)
  1198. return -ENOMEM;
  1199. apcm->chip = chip;
  1200. apcm->codec = codec;
  1201. apcm->hinfo[0] = &cpcm->stream[0];
  1202. apcm->hinfo[1] = &cpcm->stream[1];
  1203. pcm->private_data = apcm;
  1204. pcm->private_free = azx_pcm_free;
  1205. if (cpcm->stream[0].substreams)
  1206. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &azx_pcm_ops);
  1207. if (cpcm->stream[1].substreams)
  1208. snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &azx_pcm_ops);
  1209. snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  1210. snd_dma_pci_data(chip->pci),
  1211. 1024 * 64, 1024 * 1024);
  1212. chip->pcm[pcm_dev] = pcm;
  1213. if (chip->pcm_devs < pcm_dev + 1)
  1214. chip->pcm_devs = pcm_dev + 1;
  1215. return 0;
  1216. }
  1217. static int __devinit azx_pcm_create(struct azx *chip)
  1218. {
  1219. struct hda_codec *codec;
  1220. int c, err;
  1221. int pcm_dev;
  1222. err = snd_hda_build_pcms(chip->bus);
  1223. if (err < 0)
  1224. return err;
  1225. /* create audio PCMs */
  1226. pcm_dev = 0;
  1227. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1228. for (c = 0; c < codec->num_pcms; c++) {
  1229. if (codec->pcm_info[c].is_modem)
  1230. continue; /* create later */
  1231. if (pcm_dev >= AZX_MAX_AUDIO_PCMS) {
  1232. snd_printk(KERN_ERR SFX
  1233. "Too many audio PCMs\n");
  1234. return -EINVAL;
  1235. }
  1236. err = create_codec_pcm(chip, codec,
  1237. &codec->pcm_info[c], pcm_dev);
  1238. if (err < 0)
  1239. return err;
  1240. pcm_dev++;
  1241. }
  1242. }
  1243. /* create modem PCMs */
  1244. pcm_dev = AZX_MAX_AUDIO_PCMS;
  1245. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1246. for (c = 0; c < codec->num_pcms; c++) {
  1247. if (!codec->pcm_info[c].is_modem)
  1248. continue; /* already created */
  1249. if (pcm_dev >= AZX_MAX_PCMS) {
  1250. snd_printk(KERN_ERR SFX
  1251. "Too many modem PCMs\n");
  1252. return -EINVAL;
  1253. }
  1254. err = create_codec_pcm(chip, codec,
  1255. &codec->pcm_info[c], pcm_dev);
  1256. if (err < 0)
  1257. return err;
  1258. chip->pcm[pcm_dev]->dev_class = SNDRV_PCM_CLASS_MODEM;
  1259. pcm_dev++;
  1260. }
  1261. }
  1262. return 0;
  1263. }
  1264. /*
  1265. * mixer creation - all stuff is implemented in hda module
  1266. */
  1267. static int __devinit azx_mixer_create(struct azx *chip)
  1268. {
  1269. return snd_hda_build_controls(chip->bus);
  1270. }
  1271. /*
  1272. * initialize SD streams
  1273. */
  1274. static int __devinit azx_init_stream(struct azx *chip)
  1275. {
  1276. int i;
  1277. /* initialize each stream (aka device)
  1278. * assign the starting bdl address to each stream (device)
  1279. * and initialize
  1280. */
  1281. for (i = 0; i < chip->num_streams; i++) {
  1282. unsigned int off = sizeof(u32) * (i * AZX_MAX_FRAG * 4);
  1283. struct azx_dev *azx_dev = &chip->azx_dev[i];
  1284. azx_dev->bdl = (u32 *)(chip->bdl.area + off);
  1285. azx_dev->bdl_addr = chip->bdl.addr + off;
  1286. azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
  1287. /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
  1288. azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
  1289. /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
  1290. azx_dev->sd_int_sta_mask = 1 << i;
  1291. /* stream tag: must be non-zero and unique */
  1292. azx_dev->index = i;
  1293. azx_dev->stream_tag = i + 1;
  1294. }
  1295. return 0;
  1296. }
  1297. static int azx_acquire_irq(struct azx *chip, int do_disconnect)
  1298. {
  1299. if (request_irq(chip->pci->irq, azx_interrupt,
  1300. chip->msi ? 0 : IRQF_SHARED,
  1301. "HDA Intel", chip)) {
  1302. printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
  1303. "disabling device\n", chip->pci->irq);
  1304. if (do_disconnect)
  1305. snd_card_disconnect(chip->card);
  1306. return -1;
  1307. }
  1308. chip->irq = chip->pci->irq;
  1309. pci_intx(chip->pci, !chip->msi);
  1310. return 0;
  1311. }
  1312. static void azx_stop_chip(struct azx *chip)
  1313. {
  1314. if (!chip->initialized)
  1315. return;
  1316. /* disable interrupts */
  1317. azx_int_disable(chip);
  1318. azx_int_clear(chip);
  1319. /* disable CORB/RIRB */
  1320. azx_free_cmd_io(chip);
  1321. /* disable position buffer */
  1322. azx_writel(chip, DPLBASE, 0);
  1323. azx_writel(chip, DPUBASE, 0);
  1324. chip->initialized = 0;
  1325. }
  1326. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1327. /* power-up/down the controller */
  1328. static void azx_power_notify(struct hda_codec *codec)
  1329. {
  1330. struct azx *chip = codec->bus->private_data;
  1331. struct hda_codec *c;
  1332. int power_on = 0;
  1333. list_for_each_entry(c, &codec->bus->codec_list, list) {
  1334. if (c->power_on) {
  1335. power_on = 1;
  1336. break;
  1337. }
  1338. }
  1339. if (power_on)
  1340. azx_init_chip(chip);
  1341. else if (chip->running && power_save_controller)
  1342. azx_stop_chip(chip);
  1343. }
  1344. #endif /* CONFIG_SND_HDA_POWER_SAVE */
  1345. #ifdef CONFIG_PM
  1346. /*
  1347. * power management
  1348. */
  1349. static int azx_suspend(struct pci_dev *pci, pm_message_t state)
  1350. {
  1351. struct snd_card *card = pci_get_drvdata(pci);
  1352. struct azx *chip = card->private_data;
  1353. int i;
  1354. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  1355. for (i = 0; i < chip->pcm_devs; i++)
  1356. snd_pcm_suspend_all(chip->pcm[i]);
  1357. if (chip->initialized)
  1358. snd_hda_suspend(chip->bus, state);
  1359. azx_stop_chip(chip);
  1360. if (chip->irq >= 0) {
  1361. synchronize_irq(chip->irq);
  1362. free_irq(chip->irq, chip);
  1363. chip->irq = -1;
  1364. }
  1365. if (chip->msi)
  1366. pci_disable_msi(chip->pci);
  1367. pci_disable_device(pci);
  1368. pci_save_state(pci);
  1369. pci_set_power_state(pci, pci_choose_state(pci, state));
  1370. return 0;
  1371. }
  1372. static int azx_resume(struct pci_dev *pci)
  1373. {
  1374. struct snd_card *card = pci_get_drvdata(pci);
  1375. struct azx *chip = card->private_data;
  1376. pci_set_power_state(pci, PCI_D0);
  1377. pci_restore_state(pci);
  1378. if (pci_enable_device(pci) < 0) {
  1379. printk(KERN_ERR "hda-intel: pci_enable_device failed, "
  1380. "disabling device\n");
  1381. snd_card_disconnect(card);
  1382. return -EIO;
  1383. }
  1384. pci_set_master(pci);
  1385. if (chip->msi)
  1386. if (pci_enable_msi(pci) < 0)
  1387. chip->msi = 0;
  1388. if (azx_acquire_irq(chip, 1) < 0)
  1389. return -EIO;
  1390. azx_init_pci(chip);
  1391. if (snd_hda_codecs_inuse(chip->bus))
  1392. azx_init_chip(chip);
  1393. snd_hda_resume(chip->bus);
  1394. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  1395. return 0;
  1396. }
  1397. #endif /* CONFIG_PM */
  1398. /*
  1399. * destructor
  1400. */
  1401. static int azx_free(struct azx *chip)
  1402. {
  1403. if (chip->initialized) {
  1404. int i;
  1405. for (i = 0; i < chip->num_streams; i++)
  1406. azx_stream_stop(chip, &chip->azx_dev[i]);
  1407. azx_stop_chip(chip);
  1408. }
  1409. if (chip->irq >= 0) {
  1410. synchronize_irq(chip->irq);
  1411. free_irq(chip->irq, (void*)chip);
  1412. }
  1413. if (chip->msi)
  1414. pci_disable_msi(chip->pci);
  1415. if (chip->remap_addr)
  1416. iounmap(chip->remap_addr);
  1417. if (chip->bdl.area)
  1418. snd_dma_free_pages(&chip->bdl);
  1419. if (chip->rb.area)
  1420. snd_dma_free_pages(&chip->rb);
  1421. if (chip->posbuf.area)
  1422. snd_dma_free_pages(&chip->posbuf);
  1423. pci_release_regions(chip->pci);
  1424. pci_disable_device(chip->pci);
  1425. kfree(chip->azx_dev);
  1426. kfree(chip);
  1427. return 0;
  1428. }
  1429. static int azx_dev_free(struct snd_device *device)
  1430. {
  1431. return azx_free(device->device_data);
  1432. }
  1433. /*
  1434. * white/black-listing for position_fix
  1435. */
  1436. static struct snd_pci_quirk position_fix_list[] __devinitdata = {
  1437. SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_NONE),
  1438. SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_NONE),
  1439. {}
  1440. };
  1441. static int __devinit check_position_fix(struct azx *chip, int fix)
  1442. {
  1443. const struct snd_pci_quirk *q;
  1444. if (fix == POS_FIX_AUTO) {
  1445. q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
  1446. if (q) {
  1447. printk(KERN_INFO
  1448. "hda_intel: position_fix set to %d "
  1449. "for device %04x:%04x\n",
  1450. q->value, q->subvendor, q->subdevice);
  1451. return q->value;
  1452. }
  1453. }
  1454. return fix;
  1455. }
  1456. /*
  1457. * black-lists for probe_mask
  1458. */
  1459. static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
  1460. /* Thinkpad often breaks the controller communication when accessing
  1461. * to the non-working (or non-existing) modem codec slot.
  1462. */
  1463. SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
  1464. SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
  1465. SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
  1466. {}
  1467. };
  1468. static void __devinit check_probe_mask(struct azx *chip, int dev)
  1469. {
  1470. const struct snd_pci_quirk *q;
  1471. if (probe_mask[dev] == -1) {
  1472. q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
  1473. if (q) {
  1474. printk(KERN_INFO
  1475. "hda_intel: probe_mask set to 0x%x "
  1476. "for device %04x:%04x\n",
  1477. q->value, q->subvendor, q->subdevice);
  1478. probe_mask[dev] = q->value;
  1479. }
  1480. }
  1481. }
  1482. /*
  1483. * constructor
  1484. */
  1485. static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
  1486. int dev, int driver_type,
  1487. struct azx **rchip)
  1488. {
  1489. struct azx *chip;
  1490. int err;
  1491. unsigned short gcap;
  1492. static struct snd_device_ops ops = {
  1493. .dev_free = azx_dev_free,
  1494. };
  1495. *rchip = NULL;
  1496. err = pci_enable_device(pci);
  1497. if (err < 0)
  1498. return err;
  1499. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  1500. if (!chip) {
  1501. snd_printk(KERN_ERR SFX "cannot allocate chip\n");
  1502. pci_disable_device(pci);
  1503. return -ENOMEM;
  1504. }
  1505. spin_lock_init(&chip->reg_lock);
  1506. mutex_init(&chip->open_mutex);
  1507. chip->card = card;
  1508. chip->pci = pci;
  1509. chip->irq = -1;
  1510. chip->driver_type = driver_type;
  1511. chip->msi = enable_msi;
  1512. chip->position_fix = check_position_fix(chip, position_fix[dev]);
  1513. check_probe_mask(chip, dev);
  1514. chip->single_cmd = single_cmd;
  1515. #if BITS_PER_LONG != 64
  1516. /* Fix up base address on ULI M5461 */
  1517. if (chip->driver_type == AZX_DRIVER_ULI) {
  1518. u16 tmp3;
  1519. pci_read_config_word(pci, 0x40, &tmp3);
  1520. pci_write_config_word(pci, 0x40, tmp3 | 0x10);
  1521. pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
  1522. }
  1523. #endif
  1524. err = pci_request_regions(pci, "ICH HD audio");
  1525. if (err < 0) {
  1526. kfree(chip);
  1527. pci_disable_device(pci);
  1528. return err;
  1529. }
  1530. chip->addr = pci_resource_start(pci, 0);
  1531. chip->remap_addr = ioremap_nocache(chip->addr, pci_resource_len(pci,0));
  1532. if (chip->remap_addr == NULL) {
  1533. snd_printk(KERN_ERR SFX "ioremap error\n");
  1534. err = -ENXIO;
  1535. goto errout;
  1536. }
  1537. if (chip->msi)
  1538. if (pci_enable_msi(pci) < 0)
  1539. chip->msi = 0;
  1540. if (azx_acquire_irq(chip, 0) < 0) {
  1541. err = -EBUSY;
  1542. goto errout;
  1543. }
  1544. pci_set_master(pci);
  1545. synchronize_irq(chip->irq);
  1546. gcap = azx_readw(chip, GCAP);
  1547. snd_printdd("chipset global capabilities = 0x%x\n", gcap);
  1548. if (gcap) {
  1549. /* read number of streams from GCAP register instead of using
  1550. * hardcoded value
  1551. */
  1552. chip->playback_streams = (gcap & (0xF << 12)) >> 12;
  1553. chip->capture_streams = (gcap & (0xF << 8)) >> 8;
  1554. chip->playback_index_offset = (gcap & (0xF << 12)) >> 12;
  1555. chip->capture_index_offset = 0;
  1556. } else {
  1557. /* gcap didn't give any info, switching to old method */
  1558. switch (chip->driver_type) {
  1559. case AZX_DRIVER_ULI:
  1560. chip->playback_streams = ULI_NUM_PLAYBACK;
  1561. chip->capture_streams = ULI_NUM_CAPTURE;
  1562. chip->playback_index_offset = ULI_PLAYBACK_INDEX;
  1563. chip->capture_index_offset = ULI_CAPTURE_INDEX;
  1564. break;
  1565. case AZX_DRIVER_ATIHDMI:
  1566. chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
  1567. chip->capture_streams = ATIHDMI_NUM_CAPTURE;
  1568. chip->playback_index_offset = ATIHDMI_PLAYBACK_INDEX;
  1569. chip->capture_index_offset = ATIHDMI_CAPTURE_INDEX;
  1570. break;
  1571. default:
  1572. chip->playback_streams = ICH6_NUM_PLAYBACK;
  1573. chip->capture_streams = ICH6_NUM_CAPTURE;
  1574. chip->playback_index_offset = ICH6_PLAYBACK_INDEX;
  1575. chip->capture_index_offset = ICH6_CAPTURE_INDEX;
  1576. break;
  1577. }
  1578. }
  1579. chip->num_streams = chip->playback_streams + chip->capture_streams;
  1580. chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
  1581. GFP_KERNEL);
  1582. if (!chip->azx_dev) {
  1583. snd_printk(KERN_ERR "cannot malloc azx_dev\n");
  1584. goto errout;
  1585. }
  1586. /* allocate memory for the BDL for each stream */
  1587. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  1588. snd_dma_pci_data(chip->pci),
  1589. BDL_SIZE, &chip->bdl);
  1590. if (err < 0) {
  1591. snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
  1592. goto errout;
  1593. }
  1594. /* allocate memory for the position buffer */
  1595. err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
  1596. snd_dma_pci_data(chip->pci),
  1597. chip->num_streams * 8, &chip->posbuf);
  1598. if (err < 0) {
  1599. snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
  1600. goto errout;
  1601. }
  1602. /* allocate CORB/RIRB */
  1603. if (!chip->single_cmd) {
  1604. err = azx_alloc_cmd_io(chip);
  1605. if (err < 0)
  1606. goto errout;
  1607. }
  1608. /* initialize streams */
  1609. azx_init_stream(chip);
  1610. /* initialize chip */
  1611. azx_init_pci(chip);
  1612. azx_init_chip(chip);
  1613. /* codec detection */
  1614. if (!chip->codec_mask) {
  1615. snd_printk(KERN_ERR SFX "no codecs found!\n");
  1616. err = -ENODEV;
  1617. goto errout;
  1618. }
  1619. err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
  1620. if (err <0) {
  1621. snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
  1622. goto errout;
  1623. }
  1624. strcpy(card->driver, "HDA-Intel");
  1625. strcpy(card->shortname, driver_short_names[chip->driver_type]);
  1626. sprintf(card->longname, "%s at 0x%lx irq %i",
  1627. card->shortname, chip->addr, chip->irq);
  1628. *rchip = chip;
  1629. return 0;
  1630. errout:
  1631. azx_free(chip);
  1632. return err;
  1633. }
  1634. static void power_down_all_codecs(struct azx *chip)
  1635. {
  1636. #ifdef CONFIG_SND_HDA_POWER_SAVE
  1637. /* The codecs were powered up in snd_hda_codec_new().
  1638. * Now all initialization done, so turn them down if possible
  1639. */
  1640. struct hda_codec *codec;
  1641. list_for_each_entry(codec, &chip->bus->codec_list, list) {
  1642. snd_hda_power_down(codec);
  1643. }
  1644. #endif
  1645. }
  1646. static int __devinit azx_probe(struct pci_dev *pci,
  1647. const struct pci_device_id *pci_id)
  1648. {
  1649. static int dev;
  1650. struct snd_card *card;
  1651. struct azx *chip;
  1652. int err;
  1653. if (dev >= SNDRV_CARDS)
  1654. return -ENODEV;
  1655. if (!enable[dev]) {
  1656. dev++;
  1657. return -ENOENT;
  1658. }
  1659. card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
  1660. if (!card) {
  1661. snd_printk(KERN_ERR SFX "Error creating card!\n");
  1662. return -ENOMEM;
  1663. }
  1664. err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
  1665. if (err < 0) {
  1666. snd_card_free(card);
  1667. return err;
  1668. }
  1669. card->private_data = chip;
  1670. /* create codec instances */
  1671. err = azx_codec_create(chip, model[dev], probe_mask[dev]);
  1672. if (err < 0) {
  1673. snd_card_free(card);
  1674. return err;
  1675. }
  1676. /* create PCM streams */
  1677. err = azx_pcm_create(chip);
  1678. if (err < 0) {
  1679. snd_card_free(card);
  1680. return err;
  1681. }
  1682. /* create mixer controls */
  1683. err = azx_mixer_create(chip);
  1684. if (err < 0) {
  1685. snd_card_free(card);
  1686. return err;
  1687. }
  1688. snd_card_set_dev(card, &pci->dev);
  1689. err = snd_card_register(card);
  1690. if (err < 0) {
  1691. snd_card_free(card);
  1692. return err;
  1693. }
  1694. pci_set_drvdata(pci, card);
  1695. chip->running = 1;
  1696. power_down_all_codecs(chip);
  1697. dev++;
  1698. return err;
  1699. }
  1700. static void __devexit azx_remove(struct pci_dev *pci)
  1701. {
  1702. snd_card_free(pci_get_drvdata(pci));
  1703. pci_set_drvdata(pci, NULL);
  1704. }
  1705. /* PCI IDs */
  1706. static struct pci_device_id azx_ids[] = {
  1707. { 0x8086, 0x2668, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH6 */
  1708. { 0x8086, 0x27d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH7 */
  1709. { 0x8086, 0x269a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ESB2 */
  1710. { 0x8086, 0x284b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH8 */
  1711. { 0x8086, 0x293e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
  1712. { 0x8086, 0x293f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH9 */
  1713. { 0x8086, 0x3a3e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH10 */
  1714. { 0x8086, 0x3a6e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ICH }, /* ICH10 */
  1715. { 0x8086, 0x811b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SCH }, /* SCH*/
  1716. { 0x1002, 0x437b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB450 */
  1717. { 0x1002, 0x4383, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATI }, /* ATI SB600 */
  1718. { 0x1002, 0x793b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS600 HDMI */
  1719. { 0x1002, 0x7919, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS690 HDMI */
  1720. { 0x1002, 0x960f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RS780 HDMI */
  1721. { 0x1002, 0xaa00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI R600 HDMI */
  1722. { 0x1002, 0xaa08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV630 HDMI */
  1723. { 0x1002, 0xaa10, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV610 HDMI */
  1724. { 0x1002, 0xaa18, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV670 HDMI */
  1725. { 0x1002, 0xaa20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV635 HDMI */
  1726. { 0x1002, 0xaa28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV620 HDMI */
  1727. { 0x1002, 0xaa30, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ATIHDMI }, /* ATI RV770 HDMI */
  1728. { 0x1106, 0x3288, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_VIA }, /* VIA VT8251/VT8237A */
  1729. { 0x1039, 0x7502, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_SIS }, /* SIS966 */
  1730. { 0x10b9, 0x5461, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_ULI }, /* ULI M5461 */
  1731. { 0x10de, 0x026c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP51 */
  1732. { 0x10de, 0x0371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP55 */
  1733. { 0x10de, 0x03e4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
  1734. { 0x10de, 0x03f0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP61 */
  1735. { 0x10de, 0x044a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
  1736. { 0x10de, 0x044b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP65 */
  1737. { 0x10de, 0x055c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
  1738. { 0x10de, 0x055d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP67 */
  1739. { 0x10de, 0x07fc, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
  1740. { 0x10de, 0x07fd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP73 */
  1741. { 0x10de, 0x0774, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1742. { 0x10de, 0x0775, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1743. { 0x10de, 0x0776, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1744. { 0x10de, 0x0777, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP77 */
  1745. { 0x10de, 0x0ac0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
  1746. { 0x10de, 0x0ac1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
  1747. { 0x10de, 0x0ac2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
  1748. { 0x10de, 0x0ac3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, AZX_DRIVER_NVIDIA }, /* NVIDIA MCP79 */
  1749. { 0, }
  1750. };
  1751. MODULE_DEVICE_TABLE(pci, azx_ids);
  1752. /* pci_driver definition */
  1753. static struct pci_driver driver = {
  1754. .name = "HDA Intel",
  1755. .id_table = azx_ids,
  1756. .probe = azx_probe,
  1757. .remove = __devexit_p(azx_remove),
  1758. #ifdef CONFIG_PM
  1759. .suspend = azx_suspend,
  1760. .resume = azx_resume,
  1761. #endif
  1762. };
  1763. static int __init alsa_card_azx_init(void)
  1764. {
  1765. return pci_register_driver(&driver);
  1766. }
  1767. static void __exit alsa_card_azx_exit(void)
  1768. {
  1769. pci_unregister_driver(&driver);
  1770. }
  1771. module_init(alsa_card_azx_init)
  1772. module_exit(alsa_card_azx_exit)