iwl-core.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 - 2009 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *****************************************************************************/
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <net/mac80211.h>
  31. #include "iwl-eeprom.h"
  32. #include "iwl-dev.h" /* FIXME: remove */
  33. #include "iwl-debug.h"
  34. #include "iwl-core.h"
  35. #include "iwl-io.h"
  36. #include "iwl-rfkill.h"
  37. #include "iwl-power.h"
  38. #include "iwl-sta.h"
  39. MODULE_DESCRIPTION("iwl core");
  40. MODULE_VERSION(IWLWIFI_VERSION);
  41. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  42. MODULE_LICENSE("GPL");
  43. #define IWL_DECLARE_RATE_INFO(r, s, ip, in, rp, rn, pp, np) \
  44. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  45. IWL_RATE_SISO_##s##M_PLCP, \
  46. IWL_RATE_MIMO2_##s##M_PLCP,\
  47. IWL_RATE_MIMO3_##s##M_PLCP,\
  48. IWL_RATE_##r##M_IEEE, \
  49. IWL_RATE_##ip##M_INDEX, \
  50. IWL_RATE_##in##M_INDEX, \
  51. IWL_RATE_##rp##M_INDEX, \
  52. IWL_RATE_##rn##M_INDEX, \
  53. IWL_RATE_##pp##M_INDEX, \
  54. IWL_RATE_##np##M_INDEX }
  55. /*
  56. * Parameter order:
  57. * rate, ht rate, prev rate, next rate, prev tgg rate, next tgg rate
  58. *
  59. * If there isn't a valid next or previous rate then INV is used which
  60. * maps to IWL_RATE_INVALID
  61. *
  62. */
  63. const struct iwl_rate_info iwl_rates[IWL_RATE_COUNT] = {
  64. IWL_DECLARE_RATE_INFO(1, INV, INV, 2, INV, 2, INV, 2), /* 1mbps */
  65. IWL_DECLARE_RATE_INFO(2, INV, 1, 5, 1, 5, 1, 5), /* 2mbps */
  66. IWL_DECLARE_RATE_INFO(5, INV, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  67. IWL_DECLARE_RATE_INFO(11, INV, 9, 12, 9, 12, 5, 18), /* 11mbps */
  68. IWL_DECLARE_RATE_INFO(6, 6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  69. IWL_DECLARE_RATE_INFO(9, 6, 6, 11, 6, 11, 5, 11), /* 9mbps */
  70. IWL_DECLARE_RATE_INFO(12, 12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  71. IWL_DECLARE_RATE_INFO(18, 18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  72. IWL_DECLARE_RATE_INFO(24, 24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  73. IWL_DECLARE_RATE_INFO(36, 36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  74. IWL_DECLARE_RATE_INFO(48, 48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  75. IWL_DECLARE_RATE_INFO(54, 54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  76. IWL_DECLARE_RATE_INFO(60, 60, 48, INV, 48, INV, 48, INV),/* 60mbps */
  77. /* FIXME:RS: ^^ should be INV (legacy) */
  78. };
  79. EXPORT_SYMBOL(iwl_rates);
  80. /**
  81. * translate ucode response to mac80211 tx status control values
  82. */
  83. void iwl_hwrate_to_tx_control(struct iwl_priv *priv, u32 rate_n_flags,
  84. struct ieee80211_tx_info *info)
  85. {
  86. int rate_index;
  87. struct ieee80211_tx_rate *r = &info->control.rates[0];
  88. info->antenna_sel_tx =
  89. ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
  90. if (rate_n_flags & RATE_MCS_HT_MSK)
  91. r->flags |= IEEE80211_TX_RC_MCS;
  92. if (rate_n_flags & RATE_MCS_GF_MSK)
  93. r->flags |= IEEE80211_TX_RC_GREEN_FIELD;
  94. if (rate_n_flags & RATE_MCS_FAT_MSK)
  95. r->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
  96. if (rate_n_flags & RATE_MCS_DUP_MSK)
  97. r->flags |= IEEE80211_TX_RC_DUP_DATA;
  98. if (rate_n_flags & RATE_MCS_SGI_MSK)
  99. r->flags |= IEEE80211_TX_RC_SHORT_GI;
  100. rate_index = iwl_hwrate_to_plcp_idx(rate_n_flags);
  101. if (info->band == IEEE80211_BAND_5GHZ)
  102. rate_index -= IWL_FIRST_OFDM_RATE;
  103. r->idx = rate_index;
  104. }
  105. EXPORT_SYMBOL(iwl_hwrate_to_tx_control);
  106. int iwl_hwrate_to_plcp_idx(u32 rate_n_flags)
  107. {
  108. int idx = 0;
  109. /* HT rate format */
  110. if (rate_n_flags & RATE_MCS_HT_MSK) {
  111. idx = (rate_n_flags & 0xff);
  112. if (idx >= IWL_RATE_MIMO3_6M_PLCP)
  113. idx = idx - IWL_RATE_MIMO3_6M_PLCP;
  114. else if (idx >= IWL_RATE_MIMO2_6M_PLCP)
  115. idx = idx - IWL_RATE_MIMO2_6M_PLCP;
  116. idx += IWL_FIRST_OFDM_RATE;
  117. /* skip 9M not supported in ht*/
  118. if (idx >= IWL_RATE_9M_INDEX)
  119. idx += 1;
  120. if ((idx >= IWL_FIRST_OFDM_RATE) && (idx <= IWL_LAST_OFDM_RATE))
  121. return idx;
  122. /* legacy rate format, search for match in table */
  123. } else {
  124. for (idx = 0; idx < ARRAY_SIZE(iwl_rates); idx++)
  125. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  126. return idx;
  127. }
  128. return -1;
  129. }
  130. EXPORT_SYMBOL(iwl_hwrate_to_plcp_idx);
  131. u8 iwl_toggle_tx_ant(struct iwl_priv *priv, u8 ant)
  132. {
  133. int i;
  134. u8 ind = ant;
  135. for (i = 0; i < RATE_ANT_NUM - 1; i++) {
  136. ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
  137. if (priv->hw_params.valid_tx_ant & BIT(ind))
  138. return ind;
  139. }
  140. return ant;
  141. }
  142. const u8 iwl_bcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  143. EXPORT_SYMBOL(iwl_bcast_addr);
  144. /* This function both allocates and initializes hw and priv. */
  145. struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg,
  146. struct ieee80211_ops *hw_ops)
  147. {
  148. struct iwl_priv *priv;
  149. /* mac80211 allocates memory for this device instance, including
  150. * space for this driver's private structure */
  151. struct ieee80211_hw *hw =
  152. ieee80211_alloc_hw(sizeof(struct iwl_priv), hw_ops);
  153. if (hw == NULL) {
  154. printk(KERN_ERR "%s: Can not allocate network device\n",
  155. cfg->name);
  156. goto out;
  157. }
  158. priv = hw->priv;
  159. priv->hw = hw;
  160. out:
  161. return hw;
  162. }
  163. EXPORT_SYMBOL(iwl_alloc_all);
  164. void iwl_hw_detect(struct iwl_priv *priv)
  165. {
  166. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  167. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  168. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  169. }
  170. EXPORT_SYMBOL(iwl_hw_detect);
  171. int iwl_hw_nic_init(struct iwl_priv *priv)
  172. {
  173. unsigned long flags;
  174. struct iwl_rx_queue *rxq = &priv->rxq;
  175. int ret;
  176. /* nic_init */
  177. spin_lock_irqsave(&priv->lock, flags);
  178. priv->cfg->ops->lib->apm_ops.init(priv);
  179. iwl_write32(priv, CSR_INT_COALESCING, 512 / 32);
  180. spin_unlock_irqrestore(&priv->lock, flags);
  181. ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  182. priv->cfg->ops->lib->apm_ops.config(priv);
  183. /* Allocate the RX queue, or reset if it is already allocated */
  184. if (!rxq->bd) {
  185. ret = iwl_rx_queue_alloc(priv);
  186. if (ret) {
  187. IWL_ERR(priv, "Unable to initialize Rx queue\n");
  188. return -ENOMEM;
  189. }
  190. } else
  191. iwl_rx_queue_reset(priv, rxq);
  192. iwl_rx_replenish(priv);
  193. iwl_rx_init(priv, rxq);
  194. spin_lock_irqsave(&priv->lock, flags);
  195. rxq->need_update = 1;
  196. iwl_rx_queue_update_write_ptr(priv, rxq);
  197. spin_unlock_irqrestore(&priv->lock, flags);
  198. /* Allocate and init all Tx and Command queues */
  199. ret = iwl_txq_ctx_reset(priv);
  200. if (ret)
  201. return ret;
  202. set_bit(STATUS_INIT, &priv->status);
  203. return 0;
  204. }
  205. EXPORT_SYMBOL(iwl_hw_nic_init);
  206. void iwl_reset_qos(struct iwl_priv *priv)
  207. {
  208. u16 cw_min = 15;
  209. u16 cw_max = 1023;
  210. u8 aifs = 2;
  211. bool is_legacy = false;
  212. unsigned long flags;
  213. int i;
  214. spin_lock_irqsave(&priv->lock, flags);
  215. /* QoS always active in AP and ADHOC mode
  216. * In STA mode wait for association
  217. */
  218. if (priv->iw_mode == NL80211_IFTYPE_ADHOC ||
  219. priv->iw_mode == NL80211_IFTYPE_AP)
  220. priv->qos_data.qos_active = 1;
  221. else
  222. priv->qos_data.qos_active = 0;
  223. /* check for legacy mode */
  224. if ((priv->iw_mode == NL80211_IFTYPE_ADHOC &&
  225. (priv->active_rate & IWL_OFDM_RATES_MASK) == 0) ||
  226. (priv->iw_mode == NL80211_IFTYPE_STATION &&
  227. (priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK) == 0)) {
  228. cw_min = 31;
  229. is_legacy = 1;
  230. }
  231. if (priv->qos_data.qos_active)
  232. aifs = 3;
  233. priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
  234. priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
  235. priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
  236. priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
  237. priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
  238. if (priv->qos_data.qos_active) {
  239. i = 1;
  240. priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
  241. priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
  242. priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
  243. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  244. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  245. i = 2;
  246. priv->qos_data.def_qos_parm.ac[i].cw_min =
  247. cpu_to_le16((cw_min + 1) / 2 - 1);
  248. priv->qos_data.def_qos_parm.ac[i].cw_max =
  249. cpu_to_le16(cw_max);
  250. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  251. if (is_legacy)
  252. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  253. cpu_to_le16(6016);
  254. else
  255. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  256. cpu_to_le16(3008);
  257. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  258. i = 3;
  259. priv->qos_data.def_qos_parm.ac[i].cw_min =
  260. cpu_to_le16((cw_min + 1) / 4 - 1);
  261. priv->qos_data.def_qos_parm.ac[i].cw_max =
  262. cpu_to_le16((cw_max + 1) / 2 - 1);
  263. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  264. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  265. if (is_legacy)
  266. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  267. cpu_to_le16(3264);
  268. else
  269. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  270. cpu_to_le16(1504);
  271. } else {
  272. for (i = 1; i < 4; i++) {
  273. priv->qos_data.def_qos_parm.ac[i].cw_min =
  274. cpu_to_le16(cw_min);
  275. priv->qos_data.def_qos_parm.ac[i].cw_max =
  276. cpu_to_le16(cw_max);
  277. priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
  278. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  279. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  280. }
  281. }
  282. IWL_DEBUG_QOS("set QoS to default \n");
  283. spin_unlock_irqrestore(&priv->lock, flags);
  284. }
  285. EXPORT_SYMBOL(iwl_reset_qos);
  286. #define MAX_BIT_RATE_40_MHZ 150 /* Mbps */
  287. #define MAX_BIT_RATE_20_MHZ 72 /* Mbps */
  288. static void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
  289. struct ieee80211_sta_ht_cap *ht_info,
  290. enum ieee80211_band band)
  291. {
  292. u16 max_bit_rate = 0;
  293. u8 rx_chains_num = priv->hw_params.rx_chains_num;
  294. u8 tx_chains_num = priv->hw_params.tx_chains_num;
  295. ht_info->cap = 0;
  296. memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
  297. ht_info->ht_supported = true;
  298. ht_info->cap |= IEEE80211_HT_CAP_GRN_FLD;
  299. ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
  300. ht_info->cap |= (IEEE80211_HT_CAP_SM_PS &
  301. (WLAN_HT_CAP_SM_PS_DISABLED << 2));
  302. max_bit_rate = MAX_BIT_RATE_20_MHZ;
  303. if (priv->hw_params.fat_channel & BIT(band)) {
  304. ht_info->cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
  305. ht_info->cap |= IEEE80211_HT_CAP_SGI_40;
  306. ht_info->mcs.rx_mask[4] = 0x01;
  307. max_bit_rate = MAX_BIT_RATE_40_MHZ;
  308. }
  309. if (priv->cfg->mod_params->amsdu_size_8K)
  310. ht_info->cap |= IEEE80211_HT_CAP_MAX_AMSDU;
  311. ht_info->ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
  312. ht_info->ampdu_density = CFG_HT_MPDU_DENSITY_DEF;
  313. ht_info->mcs.rx_mask[0] = 0xFF;
  314. if (rx_chains_num >= 2)
  315. ht_info->mcs.rx_mask[1] = 0xFF;
  316. if (rx_chains_num >= 3)
  317. ht_info->mcs.rx_mask[2] = 0xFF;
  318. /* Highest supported Rx data rate */
  319. max_bit_rate *= rx_chains_num;
  320. WARN_ON(max_bit_rate & ~IEEE80211_HT_MCS_RX_HIGHEST_MASK);
  321. ht_info->mcs.rx_highest = cpu_to_le16(max_bit_rate);
  322. /* Tx MCS capabilities */
  323. ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
  324. if (tx_chains_num != rx_chains_num) {
  325. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
  326. ht_info->mcs.tx_params |= ((tx_chains_num - 1) <<
  327. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  328. }
  329. }
  330. static void iwlcore_init_hw_rates(struct iwl_priv *priv,
  331. struct ieee80211_rate *rates)
  332. {
  333. int i;
  334. for (i = 0; i < IWL_RATE_COUNT; i++) {
  335. rates[i].bitrate = iwl_rates[i].ieee * 5;
  336. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  337. rates[i].hw_value_short = i;
  338. rates[i].flags = 0;
  339. if ((i > IWL_LAST_OFDM_RATE) || (i < IWL_FIRST_OFDM_RATE)) {
  340. /*
  341. * If CCK != 1M then set short preamble rate flag.
  342. */
  343. rates[i].flags |=
  344. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  345. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  346. }
  347. }
  348. }
  349. /**
  350. * iwlcore_init_geos - Initialize mac80211's geo/channel info based from eeprom
  351. */
  352. int iwlcore_init_geos(struct iwl_priv *priv)
  353. {
  354. struct iwl_channel_info *ch;
  355. struct ieee80211_supported_band *sband;
  356. struct ieee80211_channel *channels;
  357. struct ieee80211_channel *geo_ch;
  358. struct ieee80211_rate *rates;
  359. int i = 0;
  360. if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
  361. priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
  362. IWL_DEBUG_INFO("Geography modes already initialized.\n");
  363. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  364. return 0;
  365. }
  366. channels = kzalloc(sizeof(struct ieee80211_channel) *
  367. priv->channel_count, GFP_KERNEL);
  368. if (!channels)
  369. return -ENOMEM;
  370. rates = kzalloc((sizeof(struct ieee80211_rate) * (IWL_RATE_COUNT + 1)),
  371. GFP_KERNEL);
  372. if (!rates) {
  373. kfree(channels);
  374. return -ENOMEM;
  375. }
  376. /* 5.2GHz channels start after the 2.4GHz channels */
  377. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  378. sband->channels = &channels[ARRAY_SIZE(iwl_eeprom_band_1)];
  379. /* just OFDM */
  380. sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
  381. sband->n_bitrates = IWL_RATE_COUNT - IWL_FIRST_OFDM_RATE;
  382. if (priv->cfg->sku & IWL_SKU_N)
  383. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  384. IEEE80211_BAND_5GHZ);
  385. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  386. sband->channels = channels;
  387. /* OFDM & CCK */
  388. sband->bitrates = rates;
  389. sband->n_bitrates = IWL_RATE_COUNT;
  390. if (priv->cfg->sku & IWL_SKU_N)
  391. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  392. IEEE80211_BAND_2GHZ);
  393. priv->ieee_channels = channels;
  394. priv->ieee_rates = rates;
  395. for (i = 0; i < priv->channel_count; i++) {
  396. ch = &priv->channel_info[i];
  397. /* FIXME: might be removed if scan is OK */
  398. if (!is_channel_valid(ch))
  399. continue;
  400. if (is_channel_a_band(ch))
  401. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  402. else
  403. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  404. geo_ch = &sband->channels[sband->n_channels++];
  405. geo_ch->center_freq =
  406. ieee80211_channel_to_frequency(ch->channel);
  407. geo_ch->max_power = ch->max_power_avg;
  408. geo_ch->max_antenna_gain = 0xff;
  409. geo_ch->hw_value = ch->channel;
  410. if (is_channel_valid(ch)) {
  411. if (!(ch->flags & EEPROM_CHANNEL_IBSS))
  412. geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
  413. if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
  414. geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
  415. if (ch->flags & EEPROM_CHANNEL_RADAR)
  416. geo_ch->flags |= IEEE80211_CHAN_RADAR;
  417. geo_ch->flags |= ch->fat_extension_channel;
  418. if (ch->max_power_avg > priv->tx_power_channel_lmt)
  419. priv->tx_power_channel_lmt = ch->max_power_avg;
  420. } else {
  421. geo_ch->flags |= IEEE80211_CHAN_DISABLED;
  422. }
  423. /* Save flags for reg domain usage */
  424. geo_ch->orig_flags = geo_ch->flags;
  425. IWL_DEBUG_INFO("Channel %d Freq=%d[%sGHz] %s flag=0x%X\n",
  426. ch->channel, geo_ch->center_freq,
  427. is_channel_a_band(ch) ? "5.2" : "2.4",
  428. geo_ch->flags & IEEE80211_CHAN_DISABLED ?
  429. "restricted" : "valid",
  430. geo_ch->flags);
  431. }
  432. if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
  433. priv->cfg->sku & IWL_SKU_A) {
  434. IWL_INFO(priv, "Incorrectly detected BG card as ABG. "
  435. "Please send your PCI ID 0x%04X:0x%04X to maintainer.\n",
  436. priv->pci_dev->device,
  437. priv->pci_dev->subsystem_device);
  438. priv->cfg->sku &= ~IWL_SKU_A;
  439. }
  440. IWL_INFO(priv, "Tunable channels: %d 802.11bg, %d 802.11a channels\n",
  441. priv->bands[IEEE80211_BAND_2GHZ].n_channels,
  442. priv->bands[IEEE80211_BAND_5GHZ].n_channels);
  443. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  444. return 0;
  445. }
  446. EXPORT_SYMBOL(iwlcore_init_geos);
  447. /*
  448. * iwlcore_free_geos - undo allocations in iwlcore_init_geos
  449. */
  450. void iwlcore_free_geos(struct iwl_priv *priv)
  451. {
  452. kfree(priv->ieee_channels);
  453. kfree(priv->ieee_rates);
  454. clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
  455. }
  456. EXPORT_SYMBOL(iwlcore_free_geos);
  457. static bool is_single_rx_stream(struct iwl_priv *priv)
  458. {
  459. return !priv->current_ht_config.is_ht ||
  460. ((priv->current_ht_config.mcs.rx_mask[1] == 0) &&
  461. (priv->current_ht_config.mcs.rx_mask[2] == 0));
  462. }
  463. static u8 iwl_is_channel_extension(struct iwl_priv *priv,
  464. enum ieee80211_band band,
  465. u16 channel, u8 extension_chan_offset)
  466. {
  467. const struct iwl_channel_info *ch_info;
  468. ch_info = iwl_get_channel_info(priv, band, channel);
  469. if (!is_channel_valid(ch_info))
  470. return 0;
  471. if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_ABOVE)
  472. return !(ch_info->fat_extension_channel &
  473. IEEE80211_CHAN_NO_FAT_ABOVE);
  474. else if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_BELOW)
  475. return !(ch_info->fat_extension_channel &
  476. IEEE80211_CHAN_NO_FAT_BELOW);
  477. return 0;
  478. }
  479. u8 iwl_is_fat_tx_allowed(struct iwl_priv *priv,
  480. struct ieee80211_sta_ht_cap *sta_ht_inf)
  481. {
  482. struct iwl_ht_info *iwl_ht_conf = &priv->current_ht_config;
  483. if ((!iwl_ht_conf->is_ht) ||
  484. (iwl_ht_conf->supported_chan_width != IWL_CHANNEL_WIDTH_40MHZ) ||
  485. (iwl_ht_conf->extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_NONE))
  486. return 0;
  487. if (sta_ht_inf) {
  488. if ((!sta_ht_inf->ht_supported) ||
  489. (!(sta_ht_inf->cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40)))
  490. return 0;
  491. }
  492. return iwl_is_channel_extension(priv, priv->band,
  493. le16_to_cpu(priv->staging_rxon.channel),
  494. iwl_ht_conf->extension_chan_offset);
  495. }
  496. EXPORT_SYMBOL(iwl_is_fat_tx_allowed);
  497. void iwl_set_rxon_ht(struct iwl_priv *priv, struct iwl_ht_info *ht_info)
  498. {
  499. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  500. u32 val;
  501. if (!ht_info->is_ht) {
  502. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED_MSK |
  503. RXON_FLG_CHANNEL_MODE_PURE_40_MSK |
  504. RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK |
  505. RXON_FLG_FAT_PROT_MSK |
  506. RXON_FLG_HT_PROT_MSK);
  507. return;
  508. }
  509. /* Set up channel bandwidth: 20 MHz only, or 20/40 mixed if fat ok */
  510. if (iwl_is_fat_tx_allowed(priv, NULL))
  511. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  512. else
  513. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED_MSK |
  514. RXON_FLG_CHANNEL_MODE_PURE_40_MSK);
  515. /* Note: control channel is opposite of extension channel */
  516. switch (ht_info->extension_chan_offset) {
  517. case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
  518. rxon->flags &= ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  519. break;
  520. case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
  521. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  522. break;
  523. case IEEE80211_HT_PARAM_CHA_SEC_NONE:
  524. default:
  525. rxon->flags &= ~RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  526. break;
  527. }
  528. val = ht_info->ht_protection;
  529. rxon->flags |= cpu_to_le32(val << RXON_FLG_HT_OPERATING_MODE_POS);
  530. iwl_set_rxon_chain(priv);
  531. IWL_DEBUG_ASSOC("supported HT rate 0x%X 0x%X 0x%X "
  532. "rxon flags 0x%X operation mode :0x%X "
  533. "extension channel offset 0x%x\n",
  534. ht_info->mcs.rx_mask[0],
  535. ht_info->mcs.rx_mask[1],
  536. ht_info->mcs.rx_mask[2],
  537. le32_to_cpu(rxon->flags), ht_info->ht_protection,
  538. ht_info->extension_chan_offset);
  539. return;
  540. }
  541. EXPORT_SYMBOL(iwl_set_rxon_ht);
  542. #define IWL_NUM_RX_CHAINS_MULTIPLE 3
  543. #define IWL_NUM_RX_CHAINS_SINGLE 2
  544. #define IWL_NUM_IDLE_CHAINS_DUAL 2
  545. #define IWL_NUM_IDLE_CHAINS_SINGLE 1
  546. /* Determine how many receiver/antenna chains to use.
  547. * More provides better reception via diversity. Fewer saves power.
  548. * MIMO (dual stream) requires at least 2, but works better with 3.
  549. * This does not determine *which* chains to use, just how many.
  550. */
  551. static int iwl_get_active_rx_chain_count(struct iwl_priv *priv)
  552. {
  553. bool is_single = is_single_rx_stream(priv);
  554. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  555. /* # of Rx chains to use when expecting MIMO. */
  556. if (is_single || (!is_cam && (priv->current_ht_config.sm_ps ==
  557. WLAN_HT_CAP_SM_PS_STATIC)))
  558. return IWL_NUM_RX_CHAINS_SINGLE;
  559. else
  560. return IWL_NUM_RX_CHAINS_MULTIPLE;
  561. }
  562. static int iwl_get_idle_rx_chain_count(struct iwl_priv *priv, int active_cnt)
  563. {
  564. int idle_cnt;
  565. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  566. /* # Rx chains when idling and maybe trying to save power */
  567. switch (priv->current_ht_config.sm_ps) {
  568. case WLAN_HT_CAP_SM_PS_STATIC:
  569. case WLAN_HT_CAP_SM_PS_DYNAMIC:
  570. idle_cnt = (is_cam) ? IWL_NUM_IDLE_CHAINS_DUAL :
  571. IWL_NUM_IDLE_CHAINS_SINGLE;
  572. break;
  573. case WLAN_HT_CAP_SM_PS_DISABLED:
  574. idle_cnt = (is_cam) ? active_cnt : IWL_NUM_IDLE_CHAINS_SINGLE;
  575. break;
  576. case WLAN_HT_CAP_SM_PS_INVALID:
  577. default:
  578. IWL_ERR(priv, "invalid mimo ps mode %d\n",
  579. priv->current_ht_config.sm_ps);
  580. WARN_ON(1);
  581. idle_cnt = -1;
  582. break;
  583. }
  584. return idle_cnt;
  585. }
  586. /* up to 4 chains */
  587. static u8 iwl_count_chain_bitmap(u32 chain_bitmap)
  588. {
  589. u8 res;
  590. res = (chain_bitmap & BIT(0)) >> 0;
  591. res += (chain_bitmap & BIT(1)) >> 1;
  592. res += (chain_bitmap & BIT(2)) >> 2;
  593. res += (chain_bitmap & BIT(4)) >> 4;
  594. return res;
  595. }
  596. /**
  597. * iwl_is_monitor_mode - Determine if interface in monitor mode
  598. *
  599. * priv->iw_mode is set in add_interface, but add_interface is
  600. * never called for monitor mode. The only way mac80211 informs us about
  601. * monitor mode is through configuring filters (call to configure_filter).
  602. */
  603. static bool iwl_is_monitor_mode(struct iwl_priv *priv)
  604. {
  605. return !!(priv->staging_rxon.filter_flags & RXON_FILTER_PROMISC_MSK);
  606. }
  607. /**
  608. * iwl_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  609. *
  610. * Selects how many and which Rx receivers/antennas/chains to use.
  611. * This should not be used for scan command ... it puts data in wrong place.
  612. */
  613. void iwl_set_rxon_chain(struct iwl_priv *priv)
  614. {
  615. bool is_single = is_single_rx_stream(priv);
  616. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  617. u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
  618. u32 active_chains;
  619. u16 rx_chain;
  620. /* Tell uCode which antennas are actually connected.
  621. * Before first association, we assume all antennas are connected.
  622. * Just after first association, iwl_chain_noise_calibration()
  623. * checks which antennas actually *are* connected. */
  624. if (priv->chain_noise_data.active_chains)
  625. active_chains = priv->chain_noise_data.active_chains;
  626. else
  627. active_chains = priv->hw_params.valid_rx_ant;
  628. rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
  629. /* How many receivers should we use? */
  630. active_rx_cnt = iwl_get_active_rx_chain_count(priv);
  631. idle_rx_cnt = iwl_get_idle_rx_chain_count(priv, active_rx_cnt);
  632. /* correct rx chain count according hw settings
  633. * and chain noise calibration
  634. */
  635. valid_rx_cnt = iwl_count_chain_bitmap(active_chains);
  636. if (valid_rx_cnt < active_rx_cnt)
  637. active_rx_cnt = valid_rx_cnt;
  638. if (valid_rx_cnt < idle_rx_cnt)
  639. idle_rx_cnt = valid_rx_cnt;
  640. rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
  641. rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
  642. /* copied from 'iwl_bg_request_scan()' */
  643. /* Force use of chains B and C (0x6) for Rx for 4965
  644. * Avoid A (0x1) because of its off-channel reception on A-band.
  645. * MIMO is not used here, but value is required */
  646. if (iwl_is_monitor_mode(priv) &&
  647. !(priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) &&
  648. ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) == CSR_HW_REV_TYPE_4965)) {
  649. rx_chain = 0x07 << RXON_RX_CHAIN_VALID_POS;
  650. rx_chain |= 0x06 << RXON_RX_CHAIN_FORCE_SEL_POS;
  651. rx_chain |= 0x07 << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
  652. rx_chain |= 0x01 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
  653. }
  654. priv->staging_rxon.rx_chain = cpu_to_le16(rx_chain);
  655. if (!is_single && (active_rx_cnt >= IWL_NUM_RX_CHAINS_SINGLE) && is_cam)
  656. priv->staging_rxon.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  657. else
  658. priv->staging_rxon.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  659. IWL_DEBUG_ASSOC("rx_chain=0x%X active=%d idle=%d\n",
  660. priv->staging_rxon.rx_chain,
  661. active_rx_cnt, idle_rx_cnt);
  662. WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
  663. active_rx_cnt < idle_rx_cnt);
  664. }
  665. EXPORT_SYMBOL(iwl_set_rxon_chain);
  666. /**
  667. * iwl_set_rxon_channel - Set the phymode and channel values in staging RXON
  668. * @phymode: MODE_IEEE80211A sets to 5.2GHz; all else set to 2.4GHz
  669. * @channel: Any channel valid for the requested phymode
  670. * In addition to setting the staging RXON, priv->phymode is also set.
  671. *
  672. * NOTE: Does not commit to the hardware; it sets appropriate bit fields
  673. * in the staging RXON flag structure based on the phymode
  674. */
  675. int iwl_set_rxon_channel(struct iwl_priv *priv, struct ieee80211_channel *ch)
  676. {
  677. enum ieee80211_band band = ch->band;
  678. u16 channel = ieee80211_frequency_to_channel(ch->center_freq);
  679. if (!iwl_get_channel_info(priv, band, channel)) {
  680. IWL_DEBUG_INFO("Could not set channel to %d [%d]\n",
  681. channel, band);
  682. return -EINVAL;
  683. }
  684. if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
  685. (priv->band == band))
  686. return 0;
  687. priv->staging_rxon.channel = cpu_to_le16(channel);
  688. if (band == IEEE80211_BAND_5GHZ)
  689. priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
  690. else
  691. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  692. priv->band = band;
  693. IWL_DEBUG_INFO("Staging channel set to %d [%d]\n", channel, band);
  694. return 0;
  695. }
  696. EXPORT_SYMBOL(iwl_set_rxon_channel);
  697. int iwl_setup_mac(struct iwl_priv *priv)
  698. {
  699. int ret;
  700. struct ieee80211_hw *hw = priv->hw;
  701. hw->rate_control_algorithm = "iwl-agn-rs";
  702. /* Tell mac80211 our characteristics */
  703. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  704. IEEE80211_HW_NOISE_DBM |
  705. IEEE80211_HW_AMPDU_AGGREGATION |
  706. IEEE80211_HW_SUPPORTS_PS;
  707. hw->wiphy->interface_modes =
  708. BIT(NL80211_IFTYPE_STATION) |
  709. BIT(NL80211_IFTYPE_ADHOC);
  710. hw->wiphy->custom_regulatory = true;
  711. /* Default value; 4 EDCA QOS priorities */
  712. hw->queues = 4;
  713. /* queues to support 11n aggregation */
  714. if (priv->cfg->sku & IWL_SKU_N)
  715. hw->ampdu_queues = priv->cfg->mod_params->num_of_ampdu_queues;
  716. hw->conf.beacon_int = 100;
  717. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  718. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  719. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  720. &priv->bands[IEEE80211_BAND_2GHZ];
  721. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  722. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  723. &priv->bands[IEEE80211_BAND_5GHZ];
  724. ret = ieee80211_register_hw(priv->hw);
  725. if (ret) {
  726. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  727. return ret;
  728. }
  729. priv->mac80211_registered = 1;
  730. return 0;
  731. }
  732. EXPORT_SYMBOL(iwl_setup_mac);
  733. int iwl_set_hw_params(struct iwl_priv *priv)
  734. {
  735. priv->hw_params.sw_crypto = priv->cfg->mod_params->sw_crypto;
  736. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  737. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  738. if (priv->cfg->mod_params->amsdu_size_8K)
  739. priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_8K;
  740. else
  741. priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_4K;
  742. priv->hw_params.max_pkt_size = priv->hw_params.rx_buf_size - 256;
  743. if (priv->cfg->mod_params->disable_11n)
  744. priv->cfg->sku &= ~IWL_SKU_N;
  745. /* Device-specific setup */
  746. return priv->cfg->ops->lib->set_hw_params(priv);
  747. }
  748. EXPORT_SYMBOL(iwl_set_hw_params);
  749. int iwl_init_drv(struct iwl_priv *priv)
  750. {
  751. int ret;
  752. priv->ibss_beacon = NULL;
  753. spin_lock_init(&priv->lock);
  754. spin_lock_init(&priv->power_data.lock);
  755. spin_lock_init(&priv->sta_lock);
  756. spin_lock_init(&priv->hcmd_lock);
  757. INIT_LIST_HEAD(&priv->free_frames);
  758. mutex_init(&priv->mutex);
  759. /* Clear the driver's (not device's) station table */
  760. iwl_clear_stations_table(priv);
  761. priv->data_retry_limit = -1;
  762. priv->ieee_channels = NULL;
  763. priv->ieee_rates = NULL;
  764. priv->band = IEEE80211_BAND_2GHZ;
  765. priv->iw_mode = NL80211_IFTYPE_STATION;
  766. priv->current_ht_config.sm_ps = WLAN_HT_CAP_SM_PS_DISABLED;
  767. /* Choose which receivers/antennas to use */
  768. iwl_set_rxon_chain(priv);
  769. iwl_init_scan_params(priv);
  770. iwl_reset_qos(priv);
  771. priv->qos_data.qos_active = 0;
  772. priv->qos_data.qos_cap.val = 0;
  773. priv->rates_mask = IWL_RATES_MASK;
  774. /* If power management is turned on, default to AC mode */
  775. priv->power_mode = IWL_POWER_AC;
  776. priv->tx_power_user_lmt = IWL_TX_POWER_TARGET_POWER_MAX;
  777. ret = iwl_init_channel_map(priv);
  778. if (ret) {
  779. IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
  780. goto err;
  781. }
  782. ret = iwlcore_init_geos(priv);
  783. if (ret) {
  784. IWL_ERR(priv, "initializing geos failed: %d\n", ret);
  785. goto err_free_channel_map;
  786. }
  787. iwlcore_init_hw_rates(priv, priv->ieee_rates);
  788. return 0;
  789. err_free_channel_map:
  790. iwl_free_channel_map(priv);
  791. err:
  792. return ret;
  793. }
  794. EXPORT_SYMBOL(iwl_init_drv);
  795. int iwl_set_tx_power(struct iwl_priv *priv, s8 tx_power, bool force)
  796. {
  797. int ret = 0;
  798. if (tx_power < IWL_TX_POWER_TARGET_POWER_MIN) {
  799. IWL_WARN(priv, "Requested user TXPOWER %d below limit.\n",
  800. priv->tx_power_user_lmt);
  801. return -EINVAL;
  802. }
  803. if (tx_power > IWL_TX_POWER_TARGET_POWER_MAX) {
  804. IWL_WARN(priv, "Requested user TXPOWER %d above limit.\n",
  805. priv->tx_power_user_lmt);
  806. return -EINVAL;
  807. }
  808. if (priv->tx_power_user_lmt != tx_power)
  809. force = true;
  810. priv->tx_power_user_lmt = tx_power;
  811. if (force && priv->cfg->ops->lib->send_tx_power)
  812. ret = priv->cfg->ops->lib->send_tx_power(priv);
  813. return ret;
  814. }
  815. EXPORT_SYMBOL(iwl_set_tx_power);
  816. void iwl_uninit_drv(struct iwl_priv *priv)
  817. {
  818. iwl_calib_free_results(priv);
  819. iwlcore_free_geos(priv);
  820. iwl_free_channel_map(priv);
  821. kfree(priv->scan);
  822. }
  823. EXPORT_SYMBOL(iwl_uninit_drv);
  824. void iwl_disable_interrupts(struct iwl_priv *priv)
  825. {
  826. clear_bit(STATUS_INT_ENABLED, &priv->status);
  827. /* disable interrupts from uCode/NIC to host */
  828. iwl_write32(priv, CSR_INT_MASK, 0x00000000);
  829. /* acknowledge/clear/reset any interrupts still pending
  830. * from uCode or flow handler (Rx/Tx DMA) */
  831. iwl_write32(priv, CSR_INT, 0xffffffff);
  832. iwl_write32(priv, CSR_FH_INT_STATUS, 0xffffffff);
  833. IWL_DEBUG_ISR("Disabled interrupts\n");
  834. }
  835. EXPORT_SYMBOL(iwl_disable_interrupts);
  836. void iwl_enable_interrupts(struct iwl_priv *priv)
  837. {
  838. IWL_DEBUG_ISR("Enabling interrupts\n");
  839. set_bit(STATUS_INT_ENABLED, &priv->status);
  840. iwl_write32(priv, CSR_INT_MASK, CSR_INI_SET_MASK);
  841. }
  842. EXPORT_SYMBOL(iwl_enable_interrupts);
  843. int iwl_send_bt_config(struct iwl_priv *priv)
  844. {
  845. struct iwl_bt_cmd bt_cmd = {
  846. .flags = 3,
  847. .lead_time = 0xAA,
  848. .max_kill = 1,
  849. .kill_ack_mask = 0,
  850. .kill_cts_mask = 0,
  851. };
  852. return iwl_send_cmd_pdu(priv, REPLY_BT_CONFIG,
  853. sizeof(struct iwl_bt_cmd), &bt_cmd);
  854. }
  855. EXPORT_SYMBOL(iwl_send_bt_config);
  856. int iwl_send_statistics_request(struct iwl_priv *priv, u8 flags)
  857. {
  858. u32 stat_flags = 0;
  859. struct iwl_host_cmd cmd = {
  860. .id = REPLY_STATISTICS_CMD,
  861. .meta.flags = flags,
  862. .len = sizeof(stat_flags),
  863. .data = (u8 *) &stat_flags,
  864. };
  865. return iwl_send_cmd(priv, &cmd);
  866. }
  867. EXPORT_SYMBOL(iwl_send_statistics_request);
  868. /**
  869. * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
  870. * using sample data 100 bytes apart. If these sample points are good,
  871. * it's a pretty good bet that everything between them is good, too.
  872. */
  873. static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
  874. {
  875. u32 val;
  876. int ret = 0;
  877. u32 errcnt = 0;
  878. u32 i;
  879. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  880. ret = iwl_grab_nic_access(priv);
  881. if (ret)
  882. return ret;
  883. for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
  884. /* read data comes through single port, auto-incr addr */
  885. /* NOTE: Use the debugless read so we don't flood kernel log
  886. * if IWL_DL_IO is set */
  887. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  888. i + IWL49_RTC_INST_LOWER_BOUND);
  889. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  890. if (val != le32_to_cpu(*image)) {
  891. ret = -EIO;
  892. errcnt++;
  893. if (errcnt >= 3)
  894. break;
  895. }
  896. }
  897. iwl_release_nic_access(priv);
  898. return ret;
  899. }
  900. /**
  901. * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host,
  902. * looking at all data.
  903. */
  904. static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image,
  905. u32 len)
  906. {
  907. u32 val;
  908. u32 save_len = len;
  909. int ret = 0;
  910. u32 errcnt;
  911. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  912. ret = iwl_grab_nic_access(priv);
  913. if (ret)
  914. return ret;
  915. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  916. IWL49_RTC_INST_LOWER_BOUND);
  917. errcnt = 0;
  918. for (; len > 0; len -= sizeof(u32), image++) {
  919. /* read data comes through single port, auto-incr addr */
  920. /* NOTE: Use the debugless read so we don't flood kernel log
  921. * if IWL_DL_IO is set */
  922. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  923. if (val != le32_to_cpu(*image)) {
  924. IWL_ERR(priv, "uCode INST section is invalid at "
  925. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  926. save_len - len, val, le32_to_cpu(*image));
  927. ret = -EIO;
  928. errcnt++;
  929. if (errcnt >= 20)
  930. break;
  931. }
  932. }
  933. iwl_release_nic_access(priv);
  934. if (!errcnt)
  935. IWL_DEBUG_INFO
  936. ("ucode image in INSTRUCTION memory is good\n");
  937. return ret;
  938. }
  939. /**
  940. * iwl_verify_ucode - determine which instruction image is in SRAM,
  941. * and verify its contents
  942. */
  943. int iwl_verify_ucode(struct iwl_priv *priv)
  944. {
  945. __le32 *image;
  946. u32 len;
  947. int ret;
  948. /* Try bootstrap */
  949. image = (__le32 *)priv->ucode_boot.v_addr;
  950. len = priv->ucode_boot.len;
  951. ret = iwlcore_verify_inst_sparse(priv, image, len);
  952. if (!ret) {
  953. IWL_DEBUG_INFO("Bootstrap uCode is good in inst SRAM\n");
  954. return 0;
  955. }
  956. /* Try initialize */
  957. image = (__le32 *)priv->ucode_init.v_addr;
  958. len = priv->ucode_init.len;
  959. ret = iwlcore_verify_inst_sparse(priv, image, len);
  960. if (!ret) {
  961. IWL_DEBUG_INFO("Initialize uCode is good in inst SRAM\n");
  962. return 0;
  963. }
  964. /* Try runtime/protocol */
  965. image = (__le32 *)priv->ucode_code.v_addr;
  966. len = priv->ucode_code.len;
  967. ret = iwlcore_verify_inst_sparse(priv, image, len);
  968. if (!ret) {
  969. IWL_DEBUG_INFO("Runtime uCode is good in inst SRAM\n");
  970. return 0;
  971. }
  972. IWL_ERR(priv, "NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
  973. /* Since nothing seems to match, show first several data entries in
  974. * instruction SRAM, so maybe visual inspection will give a clue.
  975. * Selection of bootstrap image (vs. other images) is arbitrary. */
  976. image = (__le32 *)priv->ucode_boot.v_addr;
  977. len = priv->ucode_boot.len;
  978. ret = iwl_verify_inst_full(priv, image, len);
  979. return ret;
  980. }
  981. EXPORT_SYMBOL(iwl_verify_ucode);
  982. static const char *desc_lookup_text[] = {
  983. "OK",
  984. "FAIL",
  985. "BAD_PARAM",
  986. "BAD_CHECKSUM",
  987. "NMI_INTERRUPT_WDG",
  988. "SYSASSERT",
  989. "FATAL_ERROR",
  990. "BAD_COMMAND",
  991. "HW_ERROR_TUNE_LOCK",
  992. "HW_ERROR_TEMPERATURE",
  993. "ILLEGAL_CHAN_FREQ",
  994. "VCC_NOT_STABLE",
  995. "FH_ERROR",
  996. "NMI_INTERRUPT_HOST",
  997. "NMI_INTERRUPT_ACTION_PT",
  998. "NMI_INTERRUPT_UNKNOWN",
  999. "UCODE_VERSION_MISMATCH",
  1000. "HW_ERROR_ABS_LOCK",
  1001. "HW_ERROR_CAL_LOCK_FAIL",
  1002. "NMI_INTERRUPT_INST_ACTION_PT",
  1003. "NMI_INTERRUPT_DATA_ACTION_PT",
  1004. "NMI_TRM_HW_ER",
  1005. "NMI_INTERRUPT_TRM",
  1006. "NMI_INTERRUPT_BREAK_POINT"
  1007. "DEBUG_0",
  1008. "DEBUG_1",
  1009. "DEBUG_2",
  1010. "DEBUG_3",
  1011. "UNKNOWN"
  1012. };
  1013. static const char *desc_lookup(int i)
  1014. {
  1015. int max = ARRAY_SIZE(desc_lookup_text) - 1;
  1016. if (i < 0 || i > max)
  1017. i = max;
  1018. return desc_lookup_text[i];
  1019. }
  1020. #define ERROR_START_OFFSET (1 * sizeof(u32))
  1021. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  1022. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  1023. {
  1024. u32 data2, line;
  1025. u32 desc, time, count, base, data1;
  1026. u32 blink1, blink2, ilink1, ilink2;
  1027. int ret;
  1028. if (priv->ucode_type == UCODE_INIT)
  1029. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  1030. else
  1031. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  1032. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1033. IWL_ERR(priv, "Not valid error log pointer 0x%08X\n", base);
  1034. return;
  1035. }
  1036. ret = iwl_grab_nic_access(priv);
  1037. if (ret) {
  1038. IWL_WARN(priv, "Can not read from adapter at this time.\n");
  1039. return;
  1040. }
  1041. count = iwl_read_targ_mem(priv, base);
  1042. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  1043. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  1044. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  1045. priv->status, count);
  1046. }
  1047. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  1048. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  1049. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  1050. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  1051. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  1052. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  1053. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  1054. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  1055. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  1056. IWL_ERR(priv, "Desc Time "
  1057. "data1 data2 line\n");
  1058. IWL_ERR(priv, "%-28s (#%02d) %010u 0x%08X 0x%08X %u\n",
  1059. desc_lookup(desc), desc, time, data1, data2, line);
  1060. IWL_ERR(priv, "blink1 blink2 ilink1 ilink2\n");
  1061. IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X\n", blink1, blink2,
  1062. ilink1, ilink2);
  1063. iwl_release_nic_access(priv);
  1064. }
  1065. EXPORT_SYMBOL(iwl_dump_nic_error_log);
  1066. #define EVENT_START_OFFSET (4 * sizeof(u32))
  1067. /**
  1068. * iwl_print_event_log - Dump error event log to syslog
  1069. *
  1070. * NOTE: Must be called with iwl_grab_nic_access() already obtained!
  1071. */
  1072. static void iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  1073. u32 num_events, u32 mode)
  1074. {
  1075. u32 i;
  1076. u32 base; /* SRAM byte address of event log header */
  1077. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  1078. u32 ptr; /* SRAM byte address of log data */
  1079. u32 ev, time, data; /* event log data */
  1080. if (num_events == 0)
  1081. return;
  1082. if (priv->ucode_type == UCODE_INIT)
  1083. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1084. else
  1085. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1086. if (mode == 0)
  1087. event_size = 2 * sizeof(u32);
  1088. else
  1089. event_size = 3 * sizeof(u32);
  1090. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  1091. /* "time" is actually "data" for mode 0 (no timestamp).
  1092. * place event id # at far right for easier visual parsing. */
  1093. for (i = 0; i < num_events; i++) {
  1094. ev = iwl_read_targ_mem(priv, ptr);
  1095. ptr += sizeof(u32);
  1096. time = iwl_read_targ_mem(priv, ptr);
  1097. ptr += sizeof(u32);
  1098. if (mode == 0) {
  1099. /* data, ev */
  1100. IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n", time, ev);
  1101. } else {
  1102. data = iwl_read_targ_mem(priv, ptr);
  1103. ptr += sizeof(u32);
  1104. IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
  1105. time, data, ev);
  1106. }
  1107. }
  1108. }
  1109. void iwl_dump_nic_event_log(struct iwl_priv *priv)
  1110. {
  1111. int ret;
  1112. u32 base; /* SRAM byte address of event log header */
  1113. u32 capacity; /* event log capacity in # entries */
  1114. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  1115. u32 num_wraps; /* # times uCode wrapped to top of log */
  1116. u32 next_entry; /* index of next entry to be written by uCode */
  1117. u32 size; /* # entries that we'll print */
  1118. if (priv->ucode_type == UCODE_INIT)
  1119. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1120. else
  1121. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1122. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1123. IWL_ERR(priv, "Invalid event log pointer 0x%08X\n", base);
  1124. return;
  1125. }
  1126. ret = iwl_grab_nic_access(priv);
  1127. if (ret) {
  1128. IWL_WARN(priv, "Can not read from adapter at this time.\n");
  1129. return;
  1130. }
  1131. /* event log header */
  1132. capacity = iwl_read_targ_mem(priv, base);
  1133. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  1134. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  1135. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  1136. size = num_wraps ? capacity : next_entry;
  1137. /* bail out if nothing in log */
  1138. if (size == 0) {
  1139. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  1140. iwl_release_nic_access(priv);
  1141. return;
  1142. }
  1143. IWL_ERR(priv, "Start IWL Event Log Dump: display count %d, wraps %d\n",
  1144. size, num_wraps);
  1145. /* if uCode has wrapped back to top of log, start at the oldest entry,
  1146. * i.e the next one that uCode would fill. */
  1147. if (num_wraps)
  1148. iwl_print_event_log(priv, next_entry,
  1149. capacity - next_entry, mode);
  1150. /* (then/else) start at top of log */
  1151. iwl_print_event_log(priv, 0, next_entry, mode);
  1152. iwl_release_nic_access(priv);
  1153. }
  1154. EXPORT_SYMBOL(iwl_dump_nic_event_log);
  1155. void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  1156. {
  1157. struct iwl_ct_kill_config cmd;
  1158. unsigned long flags;
  1159. int ret = 0;
  1160. spin_lock_irqsave(&priv->lock, flags);
  1161. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  1162. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  1163. spin_unlock_irqrestore(&priv->lock, flags);
  1164. cmd.critical_temperature_R =
  1165. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1166. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1167. sizeof(cmd), &cmd);
  1168. if (ret)
  1169. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  1170. else
  1171. IWL_DEBUG_INFO("REPLY_CT_KILL_CONFIG_CMD succeeded, "
  1172. "critical temperature is %d\n",
  1173. cmd.critical_temperature_R);
  1174. }
  1175. EXPORT_SYMBOL(iwl_rf_kill_ct_config);
  1176. /*
  1177. * CARD_STATE_CMD
  1178. *
  1179. * Use: Sets the device's internal card state to enable, disable, or halt
  1180. *
  1181. * When in the 'enable' state the card operates as normal.
  1182. * When in the 'disable' state, the card enters into a low power mode.
  1183. * When in the 'halt' state, the card is shut down and must be fully
  1184. * restarted to come back on.
  1185. */
  1186. int iwl_send_card_state(struct iwl_priv *priv, u32 flags, u8 meta_flag)
  1187. {
  1188. struct iwl_host_cmd cmd = {
  1189. .id = REPLY_CARD_STATE_CMD,
  1190. .len = sizeof(u32),
  1191. .data = &flags,
  1192. .meta.flags = meta_flag,
  1193. };
  1194. return iwl_send_cmd(priv, &cmd);
  1195. }
  1196. EXPORT_SYMBOL(iwl_send_card_state);
  1197. void iwl_radio_kill_sw_disable_radio(struct iwl_priv *priv)
  1198. {
  1199. unsigned long flags;
  1200. if (test_bit(STATUS_RF_KILL_SW, &priv->status))
  1201. return;
  1202. IWL_DEBUG_RF_KILL("Manual SW RF KILL set to: RADIO OFF\n");
  1203. iwl_scan_cancel(priv);
  1204. /* FIXME: This is a workaround for AP */
  1205. if (priv->iw_mode != NL80211_IFTYPE_AP) {
  1206. spin_lock_irqsave(&priv->lock, flags);
  1207. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  1208. CSR_UCODE_SW_BIT_RFKILL);
  1209. spin_unlock_irqrestore(&priv->lock, flags);
  1210. /* call the host command only if no hw rf-kill set */
  1211. if (!test_bit(STATUS_RF_KILL_HW, &priv->status) &&
  1212. iwl_is_ready(priv))
  1213. iwl_send_card_state(priv,
  1214. CARD_STATE_CMD_DISABLE, 0);
  1215. set_bit(STATUS_RF_KILL_SW, &priv->status);
  1216. /* make sure mac80211 stop sending Tx frame */
  1217. if (priv->mac80211_registered)
  1218. ieee80211_stop_queues(priv->hw);
  1219. }
  1220. }
  1221. EXPORT_SYMBOL(iwl_radio_kill_sw_disable_radio);
  1222. int iwl_radio_kill_sw_enable_radio(struct iwl_priv *priv)
  1223. {
  1224. unsigned long flags;
  1225. if (!test_bit(STATUS_RF_KILL_SW, &priv->status))
  1226. return 0;
  1227. IWL_DEBUG_RF_KILL("Manual SW RF KILL set to: RADIO ON\n");
  1228. spin_lock_irqsave(&priv->lock, flags);
  1229. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  1230. /* If the driver is up it will receive CARD_STATE_NOTIFICATION
  1231. * notification where it will clear SW rfkill status.
  1232. * Setting it here would break the handler. Only if the
  1233. * interface is down we can set here since we don't
  1234. * receive any further notification.
  1235. */
  1236. if (!priv->is_open)
  1237. clear_bit(STATUS_RF_KILL_SW, &priv->status);
  1238. spin_unlock_irqrestore(&priv->lock, flags);
  1239. /* wake up ucode */
  1240. msleep(10);
  1241. spin_lock_irqsave(&priv->lock, flags);
  1242. iwl_read32(priv, CSR_UCODE_DRV_GP1);
  1243. if (!iwl_grab_nic_access(priv))
  1244. iwl_release_nic_access(priv);
  1245. spin_unlock_irqrestore(&priv->lock, flags);
  1246. if (test_bit(STATUS_RF_KILL_HW, &priv->status)) {
  1247. IWL_DEBUG_RF_KILL("Can not turn radio back on - "
  1248. "disabled by HW switch\n");
  1249. return 0;
  1250. }
  1251. /* when driver is up while rfkill is on, it wont receive
  1252. * any CARD_STATE_NOTIFICATION notifications so we have to
  1253. * restart it in here
  1254. */
  1255. if (priv->is_open && !test_bit(STATUS_ALIVE, &priv->status)) {
  1256. clear_bit(STATUS_RF_KILL_SW, &priv->status);
  1257. if (!iwl_is_rfkill(priv))
  1258. queue_work(priv->workqueue, &priv->up);
  1259. }
  1260. /* If the driver is already loaded, it will receive
  1261. * CARD_STATE_NOTIFICATION notifications and the handler will
  1262. * call restart to reload the driver.
  1263. */
  1264. return 1;
  1265. }
  1266. EXPORT_SYMBOL(iwl_radio_kill_sw_enable_radio);
  1267. void iwl_bg_rf_kill(struct work_struct *work)
  1268. {
  1269. struct iwl_priv *priv = container_of(work, struct iwl_priv, rf_kill);
  1270. wake_up_interruptible(&priv->wait_command_queue);
  1271. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1272. return;
  1273. mutex_lock(&priv->mutex);
  1274. if (!iwl_is_rfkill(priv)) {
  1275. IWL_DEBUG(IWL_DL_RF_KILL,
  1276. "HW and/or SW RF Kill no longer active, restarting "
  1277. "device\n");
  1278. if (!test_bit(STATUS_EXIT_PENDING, &priv->status) &&
  1279. test_bit(STATUS_ALIVE, &priv->status))
  1280. queue_work(priv->workqueue, &priv->restart);
  1281. } else {
  1282. /* make sure mac80211 stop sending Tx frame */
  1283. if (priv->mac80211_registered)
  1284. ieee80211_stop_queues(priv->hw);
  1285. if (!test_bit(STATUS_RF_KILL_HW, &priv->status))
  1286. IWL_DEBUG_RF_KILL("Can not turn radio back on - "
  1287. "disabled by SW switch\n");
  1288. else
  1289. IWL_WARN(priv, "Radio Frequency Kill Switch is On:\n"
  1290. "Kill switch must be turned off for "
  1291. "wireless networking to work.\n");
  1292. }
  1293. mutex_unlock(&priv->mutex);
  1294. iwl_rfkill_set_hw_state(priv);
  1295. }
  1296. EXPORT_SYMBOL(iwl_bg_rf_kill);