base.c 85 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/pci.h>
  50. #include <linux/ethtool.h>
  51. #include <linux/uaccess.h>
  52. #include <net/ieee80211_radiotap.h>
  53. #include <asm/unaligned.h>
  54. #include "base.h"
  55. #include "reg.h"
  56. #include "debug.h"
  57. static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
  58. static int modparam_nohwcrypt;
  59. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  60. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  61. /******************\
  62. * Internal defines *
  63. \******************/
  64. /* Module info */
  65. MODULE_AUTHOR("Jiri Slaby");
  66. MODULE_AUTHOR("Nick Kossifidis");
  67. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  68. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  69. MODULE_LICENSE("Dual BSD/GPL");
  70. MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
  71. /* Known PCI ids */
  72. static struct pci_device_id ath5k_pci_id_table[] __devinitdata = {
  73. { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
  74. { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
  75. { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
  76. { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
  77. { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
  78. { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
  79. { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
  80. { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
  81. { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  82. { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  83. { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  84. { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  85. { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  86. { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  87. { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
  88. { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
  89. { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* PCI-E cards */
  90. { PCI_VDEVICE(ATHEROS, 0x001d), .driver_data = AR5K_AR5212 }, /* 2417 Nala */
  91. { 0 }
  92. };
  93. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  94. /* Known SREVs */
  95. static struct ath5k_srev_name srev_names[] = {
  96. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  97. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  98. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  99. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  100. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  101. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  102. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  103. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  104. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  105. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  106. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  107. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  108. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  109. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  110. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  111. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  112. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  113. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  114. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  115. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  116. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  117. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  118. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  119. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  120. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  121. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  122. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  123. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  124. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  125. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  126. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  127. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  128. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  129. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  130. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  131. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  132. };
  133. static struct ieee80211_rate ath5k_rates[] = {
  134. { .bitrate = 10,
  135. .hw_value = ATH5K_RATE_CODE_1M, },
  136. { .bitrate = 20,
  137. .hw_value = ATH5K_RATE_CODE_2M,
  138. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  139. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  140. { .bitrate = 55,
  141. .hw_value = ATH5K_RATE_CODE_5_5M,
  142. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  143. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  144. { .bitrate = 110,
  145. .hw_value = ATH5K_RATE_CODE_11M,
  146. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  147. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  148. { .bitrate = 60,
  149. .hw_value = ATH5K_RATE_CODE_6M,
  150. .flags = 0 },
  151. { .bitrate = 90,
  152. .hw_value = ATH5K_RATE_CODE_9M,
  153. .flags = 0 },
  154. { .bitrate = 120,
  155. .hw_value = ATH5K_RATE_CODE_12M,
  156. .flags = 0 },
  157. { .bitrate = 180,
  158. .hw_value = ATH5K_RATE_CODE_18M,
  159. .flags = 0 },
  160. { .bitrate = 240,
  161. .hw_value = ATH5K_RATE_CODE_24M,
  162. .flags = 0 },
  163. { .bitrate = 360,
  164. .hw_value = ATH5K_RATE_CODE_36M,
  165. .flags = 0 },
  166. { .bitrate = 480,
  167. .hw_value = ATH5K_RATE_CODE_48M,
  168. .flags = 0 },
  169. { .bitrate = 540,
  170. .hw_value = ATH5K_RATE_CODE_54M,
  171. .flags = 0 },
  172. /* XR missing */
  173. };
  174. /*
  175. * Prototypes - PCI stack related functions
  176. */
  177. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  178. const struct pci_device_id *id);
  179. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  180. #ifdef CONFIG_PM
  181. static int ath5k_pci_suspend(struct pci_dev *pdev,
  182. pm_message_t state);
  183. static int ath5k_pci_resume(struct pci_dev *pdev);
  184. #else
  185. #define ath5k_pci_suspend NULL
  186. #define ath5k_pci_resume NULL
  187. #endif /* CONFIG_PM */
  188. static struct pci_driver ath5k_pci_driver = {
  189. .name = KBUILD_MODNAME,
  190. .id_table = ath5k_pci_id_table,
  191. .probe = ath5k_pci_probe,
  192. .remove = __devexit_p(ath5k_pci_remove),
  193. .suspend = ath5k_pci_suspend,
  194. .resume = ath5k_pci_resume,
  195. };
  196. /*
  197. * Prototypes - MAC 802.11 stack related functions
  198. */
  199. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
  200. static int ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel);
  201. static int ath5k_reset_wake(struct ath5k_softc *sc);
  202. static int ath5k_start(struct ieee80211_hw *hw);
  203. static void ath5k_stop(struct ieee80211_hw *hw);
  204. static int ath5k_add_interface(struct ieee80211_hw *hw,
  205. struct ieee80211_if_init_conf *conf);
  206. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  207. struct ieee80211_if_init_conf *conf);
  208. static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
  209. static int ath5k_config_interface(struct ieee80211_hw *hw,
  210. struct ieee80211_vif *vif,
  211. struct ieee80211_if_conf *conf);
  212. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  213. unsigned int changed_flags,
  214. unsigned int *new_flags,
  215. int mc_count, struct dev_mc_list *mclist);
  216. static int ath5k_set_key(struct ieee80211_hw *hw,
  217. enum set_key_cmd cmd,
  218. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  219. struct ieee80211_key_conf *key);
  220. static int ath5k_get_stats(struct ieee80211_hw *hw,
  221. struct ieee80211_low_level_stats *stats);
  222. static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
  223. struct ieee80211_tx_queue_stats *stats);
  224. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  225. static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
  226. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  227. static int ath5k_beacon_update(struct ath5k_softc *sc,
  228. struct sk_buff *skb);
  229. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  230. struct ieee80211_vif *vif,
  231. struct ieee80211_bss_conf *bss_conf,
  232. u32 changes);
  233. static struct ieee80211_ops ath5k_hw_ops = {
  234. .tx = ath5k_tx,
  235. .start = ath5k_start,
  236. .stop = ath5k_stop,
  237. .add_interface = ath5k_add_interface,
  238. .remove_interface = ath5k_remove_interface,
  239. .config = ath5k_config,
  240. .config_interface = ath5k_config_interface,
  241. .configure_filter = ath5k_configure_filter,
  242. .set_key = ath5k_set_key,
  243. .get_stats = ath5k_get_stats,
  244. .conf_tx = NULL,
  245. .get_tx_stats = ath5k_get_tx_stats,
  246. .get_tsf = ath5k_get_tsf,
  247. .set_tsf = ath5k_set_tsf,
  248. .reset_tsf = ath5k_reset_tsf,
  249. .bss_info_changed = ath5k_bss_info_changed,
  250. };
  251. /*
  252. * Prototypes - Internal functions
  253. */
  254. /* Attach detach */
  255. static int ath5k_attach(struct pci_dev *pdev,
  256. struct ieee80211_hw *hw);
  257. static void ath5k_detach(struct pci_dev *pdev,
  258. struct ieee80211_hw *hw);
  259. /* Channel/mode setup */
  260. static inline short ath5k_ieee2mhz(short chan);
  261. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  262. struct ieee80211_channel *channels,
  263. unsigned int mode,
  264. unsigned int max);
  265. static int ath5k_setup_bands(struct ieee80211_hw *hw);
  266. static int ath5k_chan_set(struct ath5k_softc *sc,
  267. struct ieee80211_channel *chan);
  268. static void ath5k_setcurmode(struct ath5k_softc *sc,
  269. unsigned int mode);
  270. static void ath5k_mode_setup(struct ath5k_softc *sc);
  271. /* Descriptor setup */
  272. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  273. struct pci_dev *pdev);
  274. static void ath5k_desc_free(struct ath5k_softc *sc,
  275. struct pci_dev *pdev);
  276. /* Buffers setup */
  277. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  278. struct ath5k_buf *bf);
  279. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  280. struct ath5k_buf *bf);
  281. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  282. struct ath5k_buf *bf)
  283. {
  284. BUG_ON(!bf);
  285. if (!bf->skb)
  286. return;
  287. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  288. PCI_DMA_TODEVICE);
  289. dev_kfree_skb_any(bf->skb);
  290. bf->skb = NULL;
  291. }
  292. /* Queues setup */
  293. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  294. int qtype, int subtype);
  295. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  296. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  297. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  298. struct ath5k_txq *txq);
  299. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  300. static void ath5k_txq_release(struct ath5k_softc *sc);
  301. /* Rx handling */
  302. static int ath5k_rx_start(struct ath5k_softc *sc);
  303. static void ath5k_rx_stop(struct ath5k_softc *sc);
  304. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  305. struct ath5k_desc *ds,
  306. struct sk_buff *skb,
  307. struct ath5k_rx_status *rs);
  308. static void ath5k_tasklet_rx(unsigned long data);
  309. /* Tx handling */
  310. static void ath5k_tx_processq(struct ath5k_softc *sc,
  311. struct ath5k_txq *txq);
  312. static void ath5k_tasklet_tx(unsigned long data);
  313. /* Beacon handling */
  314. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  315. struct ath5k_buf *bf);
  316. static void ath5k_beacon_send(struct ath5k_softc *sc);
  317. static void ath5k_beacon_config(struct ath5k_softc *sc);
  318. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  319. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  320. {
  321. u64 tsf = ath5k_hw_get_tsf64(ah);
  322. if ((tsf & 0x7fff) < rstamp)
  323. tsf -= 0x8000;
  324. return (tsf & ~0x7fff) | rstamp;
  325. }
  326. /* Interrupt handling */
  327. static int ath5k_init(struct ath5k_softc *sc);
  328. static int ath5k_stop_locked(struct ath5k_softc *sc);
  329. static int ath5k_stop_hw(struct ath5k_softc *sc);
  330. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  331. static void ath5k_tasklet_reset(unsigned long data);
  332. static void ath5k_calibrate(unsigned long data);
  333. /* LED functions */
  334. static int ath5k_init_leds(struct ath5k_softc *sc);
  335. static void ath5k_led_enable(struct ath5k_softc *sc);
  336. static void ath5k_led_off(struct ath5k_softc *sc);
  337. static void ath5k_unregister_leds(struct ath5k_softc *sc);
  338. /*
  339. * Module init/exit functions
  340. */
  341. static int __init
  342. init_ath5k_pci(void)
  343. {
  344. int ret;
  345. ath5k_debug_init();
  346. ret = pci_register_driver(&ath5k_pci_driver);
  347. if (ret) {
  348. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  349. return ret;
  350. }
  351. return 0;
  352. }
  353. static void __exit
  354. exit_ath5k_pci(void)
  355. {
  356. pci_unregister_driver(&ath5k_pci_driver);
  357. ath5k_debug_finish();
  358. }
  359. module_init(init_ath5k_pci);
  360. module_exit(exit_ath5k_pci);
  361. /********************\
  362. * PCI Initialization *
  363. \********************/
  364. static const char *
  365. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  366. {
  367. const char *name = "xxxxx";
  368. unsigned int i;
  369. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  370. if (srev_names[i].sr_type != type)
  371. continue;
  372. if ((val & 0xf0) == srev_names[i].sr_val)
  373. name = srev_names[i].sr_name;
  374. if ((val & 0xff) == srev_names[i].sr_val) {
  375. name = srev_names[i].sr_name;
  376. break;
  377. }
  378. }
  379. return name;
  380. }
  381. static int __devinit
  382. ath5k_pci_probe(struct pci_dev *pdev,
  383. const struct pci_device_id *id)
  384. {
  385. void __iomem *mem;
  386. struct ath5k_softc *sc;
  387. struct ieee80211_hw *hw;
  388. int ret;
  389. u8 csz;
  390. ret = pci_enable_device(pdev);
  391. if (ret) {
  392. dev_err(&pdev->dev, "can't enable device\n");
  393. goto err;
  394. }
  395. /* XXX 32-bit addressing only */
  396. ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  397. if (ret) {
  398. dev_err(&pdev->dev, "32-bit DMA not available\n");
  399. goto err_dis;
  400. }
  401. /*
  402. * Cache line size is used to size and align various
  403. * structures used to communicate with the hardware.
  404. */
  405. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  406. if (csz == 0) {
  407. /*
  408. * Linux 2.4.18 (at least) writes the cache line size
  409. * register as a 16-bit wide register which is wrong.
  410. * We must have this setup properly for rx buffer
  411. * DMA to work so force a reasonable value here if it
  412. * comes up zero.
  413. */
  414. csz = L1_CACHE_BYTES / sizeof(u32);
  415. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  416. }
  417. /*
  418. * The default setting of latency timer yields poor results,
  419. * set it to the value used by other systems. It may be worth
  420. * tweaking this setting more.
  421. */
  422. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  423. /* Enable bus mastering */
  424. pci_set_master(pdev);
  425. /*
  426. * Disable the RETRY_TIMEOUT register (0x41) to keep
  427. * PCI Tx retries from interfering with C3 CPU state.
  428. */
  429. pci_write_config_byte(pdev, 0x41, 0);
  430. ret = pci_request_region(pdev, 0, "ath5k");
  431. if (ret) {
  432. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  433. goto err_dis;
  434. }
  435. mem = pci_iomap(pdev, 0, 0);
  436. if (!mem) {
  437. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  438. ret = -EIO;
  439. goto err_reg;
  440. }
  441. /*
  442. * Allocate hw (mac80211 main struct)
  443. * and hw->priv (driver private data)
  444. */
  445. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  446. if (hw == NULL) {
  447. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  448. ret = -ENOMEM;
  449. goto err_map;
  450. }
  451. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  452. /* Initialize driver private data */
  453. SET_IEEE80211_DEV(hw, &pdev->dev);
  454. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  455. IEEE80211_HW_SIGNAL_DBM |
  456. IEEE80211_HW_NOISE_DBM;
  457. hw->wiphy->interface_modes =
  458. BIT(NL80211_IFTYPE_STATION) |
  459. BIT(NL80211_IFTYPE_ADHOC) |
  460. BIT(NL80211_IFTYPE_MESH_POINT);
  461. hw->extra_tx_headroom = 2;
  462. hw->channel_change_time = 5000;
  463. sc = hw->priv;
  464. sc->hw = hw;
  465. sc->pdev = pdev;
  466. ath5k_debug_init_device(sc);
  467. /*
  468. * Mark the device as detached to avoid processing
  469. * interrupts until setup is complete.
  470. */
  471. __set_bit(ATH_STAT_INVALID, sc->status);
  472. sc->iobase = mem; /* So we can unmap it on detach */
  473. sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
  474. sc->opmode = NL80211_IFTYPE_STATION;
  475. mutex_init(&sc->lock);
  476. spin_lock_init(&sc->rxbuflock);
  477. spin_lock_init(&sc->txbuflock);
  478. spin_lock_init(&sc->block);
  479. /* Set private data */
  480. pci_set_drvdata(pdev, hw);
  481. /* Setup interrupt handler */
  482. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  483. if (ret) {
  484. ATH5K_ERR(sc, "request_irq failed\n");
  485. goto err_free;
  486. }
  487. /* Initialize device */
  488. sc->ah = ath5k_hw_attach(sc, id->driver_data);
  489. if (IS_ERR(sc->ah)) {
  490. ret = PTR_ERR(sc->ah);
  491. goto err_irq;
  492. }
  493. /* set up multi-rate retry capabilities */
  494. if (sc->ah->ah_version == AR5K_AR5212) {
  495. hw->max_rates = 4;
  496. hw->max_rate_tries = 11;
  497. }
  498. /* Finish private driver data initialization */
  499. ret = ath5k_attach(pdev, hw);
  500. if (ret)
  501. goto err_ah;
  502. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  503. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  504. sc->ah->ah_mac_srev,
  505. sc->ah->ah_phy_revision);
  506. if (!sc->ah->ah_single_chip) {
  507. /* Single chip radio (!RF5111) */
  508. if (sc->ah->ah_radio_5ghz_revision &&
  509. !sc->ah->ah_radio_2ghz_revision) {
  510. /* No 5GHz support -> report 2GHz radio */
  511. if (!test_bit(AR5K_MODE_11A,
  512. sc->ah->ah_capabilities.cap_mode)) {
  513. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  514. ath5k_chip_name(AR5K_VERSION_RAD,
  515. sc->ah->ah_radio_5ghz_revision),
  516. sc->ah->ah_radio_5ghz_revision);
  517. /* No 2GHz support (5110 and some
  518. * 5Ghz only cards) -> report 5Ghz radio */
  519. } else if (!test_bit(AR5K_MODE_11B,
  520. sc->ah->ah_capabilities.cap_mode)) {
  521. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  522. ath5k_chip_name(AR5K_VERSION_RAD,
  523. sc->ah->ah_radio_5ghz_revision),
  524. sc->ah->ah_radio_5ghz_revision);
  525. /* Multiband radio */
  526. } else {
  527. ATH5K_INFO(sc, "RF%s multiband radio found"
  528. " (0x%x)\n",
  529. ath5k_chip_name(AR5K_VERSION_RAD,
  530. sc->ah->ah_radio_5ghz_revision),
  531. sc->ah->ah_radio_5ghz_revision);
  532. }
  533. }
  534. /* Multi chip radio (RF5111 - RF2111) ->
  535. * report both 2GHz/5GHz radios */
  536. else if (sc->ah->ah_radio_5ghz_revision &&
  537. sc->ah->ah_radio_2ghz_revision){
  538. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  539. ath5k_chip_name(AR5K_VERSION_RAD,
  540. sc->ah->ah_radio_5ghz_revision),
  541. sc->ah->ah_radio_5ghz_revision);
  542. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  543. ath5k_chip_name(AR5K_VERSION_RAD,
  544. sc->ah->ah_radio_2ghz_revision),
  545. sc->ah->ah_radio_2ghz_revision);
  546. }
  547. }
  548. /* ready to process interrupts */
  549. __clear_bit(ATH_STAT_INVALID, sc->status);
  550. return 0;
  551. err_ah:
  552. ath5k_hw_detach(sc->ah);
  553. err_irq:
  554. free_irq(pdev->irq, sc);
  555. err_free:
  556. ieee80211_free_hw(hw);
  557. err_map:
  558. pci_iounmap(pdev, mem);
  559. err_reg:
  560. pci_release_region(pdev, 0);
  561. err_dis:
  562. pci_disable_device(pdev);
  563. err:
  564. return ret;
  565. }
  566. static void __devexit
  567. ath5k_pci_remove(struct pci_dev *pdev)
  568. {
  569. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  570. struct ath5k_softc *sc = hw->priv;
  571. ath5k_debug_finish_device(sc);
  572. ath5k_detach(pdev, hw);
  573. ath5k_hw_detach(sc->ah);
  574. free_irq(pdev->irq, sc);
  575. pci_iounmap(pdev, sc->iobase);
  576. pci_release_region(pdev, 0);
  577. pci_disable_device(pdev);
  578. ieee80211_free_hw(hw);
  579. }
  580. #ifdef CONFIG_PM
  581. static int
  582. ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  583. {
  584. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  585. struct ath5k_softc *sc = hw->priv;
  586. ath5k_led_off(sc);
  587. free_irq(pdev->irq, sc);
  588. pci_save_state(pdev);
  589. pci_disable_device(pdev);
  590. pci_set_power_state(pdev, PCI_D3hot);
  591. return 0;
  592. }
  593. static int
  594. ath5k_pci_resume(struct pci_dev *pdev)
  595. {
  596. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  597. struct ath5k_softc *sc = hw->priv;
  598. int err;
  599. pci_restore_state(pdev);
  600. err = pci_enable_device(pdev);
  601. if (err)
  602. return err;
  603. /*
  604. * Suspend/Resume resets the PCI configuration space, so we have to
  605. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  606. * PCI Tx retries from interfering with C3 CPU state
  607. */
  608. pci_write_config_byte(pdev, 0x41, 0);
  609. err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  610. if (err) {
  611. ATH5K_ERR(sc, "request_irq failed\n");
  612. goto err_no_irq;
  613. }
  614. ath5k_led_enable(sc);
  615. return 0;
  616. err_no_irq:
  617. pci_disable_device(pdev);
  618. return err;
  619. }
  620. #endif /* CONFIG_PM */
  621. /***********************\
  622. * Driver Initialization *
  623. \***********************/
  624. static int
  625. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  626. {
  627. struct ath5k_softc *sc = hw->priv;
  628. struct ath5k_hw *ah = sc->ah;
  629. u8 mac[ETH_ALEN] = {};
  630. int ret;
  631. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  632. /*
  633. * Check if the MAC has multi-rate retry support.
  634. * We do this by trying to setup a fake extended
  635. * descriptor. MAC's that don't have support will
  636. * return false w/o doing anything. MAC's that do
  637. * support it will return true w/o doing anything.
  638. */
  639. ret = ah->ah_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  640. if (ret < 0)
  641. goto err;
  642. if (ret > 0)
  643. __set_bit(ATH_STAT_MRRETRY, sc->status);
  644. /*
  645. * Collect the channel list. The 802.11 layer
  646. * is resposible for filtering this list based
  647. * on settings like the phy mode and regulatory
  648. * domain restrictions.
  649. */
  650. ret = ath5k_setup_bands(hw);
  651. if (ret) {
  652. ATH5K_ERR(sc, "can't get channels\n");
  653. goto err;
  654. }
  655. /* NB: setup here so ath5k_rate_update is happy */
  656. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  657. ath5k_setcurmode(sc, AR5K_MODE_11A);
  658. else
  659. ath5k_setcurmode(sc, AR5K_MODE_11B);
  660. /*
  661. * Allocate tx+rx descriptors and populate the lists.
  662. */
  663. ret = ath5k_desc_alloc(sc, pdev);
  664. if (ret) {
  665. ATH5K_ERR(sc, "can't allocate descriptors\n");
  666. goto err;
  667. }
  668. /*
  669. * Allocate hardware transmit queues: one queue for
  670. * beacon frames and one data queue for each QoS
  671. * priority. Note that hw functions handle reseting
  672. * these queues at the needed time.
  673. */
  674. ret = ath5k_beaconq_setup(ah);
  675. if (ret < 0) {
  676. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  677. goto err_desc;
  678. }
  679. sc->bhalq = ret;
  680. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  681. if (IS_ERR(sc->txq)) {
  682. ATH5K_ERR(sc, "can't setup xmit queue\n");
  683. ret = PTR_ERR(sc->txq);
  684. goto err_bhal;
  685. }
  686. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  687. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  688. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  689. setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
  690. ret = ath5k_eeprom_read_mac(ah, mac);
  691. if (ret) {
  692. ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
  693. sc->pdev->device);
  694. goto err_queues;
  695. }
  696. SET_IEEE80211_PERM_ADDR(hw, mac);
  697. /* All MAC address bits matter for ACKs */
  698. memset(sc->bssidmask, 0xff, ETH_ALEN);
  699. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  700. ret = ieee80211_register_hw(hw);
  701. if (ret) {
  702. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  703. goto err_queues;
  704. }
  705. ath5k_init_leds(sc);
  706. return 0;
  707. err_queues:
  708. ath5k_txq_release(sc);
  709. err_bhal:
  710. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  711. err_desc:
  712. ath5k_desc_free(sc, pdev);
  713. err:
  714. return ret;
  715. }
  716. static void
  717. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  718. {
  719. struct ath5k_softc *sc = hw->priv;
  720. /*
  721. * NB: the order of these is important:
  722. * o call the 802.11 layer before detaching ath5k_hw to
  723. * insure callbacks into the driver to delete global
  724. * key cache entries can be handled
  725. * o reclaim the tx queue data structures after calling
  726. * the 802.11 layer as we'll get called back to reclaim
  727. * node state and potentially want to use them
  728. * o to cleanup the tx queues the hal is called, so detach
  729. * it last
  730. * XXX: ??? detach ath5k_hw ???
  731. * Other than that, it's straightforward...
  732. */
  733. ieee80211_unregister_hw(hw);
  734. ath5k_desc_free(sc, pdev);
  735. ath5k_txq_release(sc);
  736. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  737. ath5k_unregister_leds(sc);
  738. /*
  739. * NB: can't reclaim these until after ieee80211_ifdetach
  740. * returns because we'll get called back to reclaim node
  741. * state and potentially want to use them.
  742. */
  743. }
  744. /********************\
  745. * Channel/mode setup *
  746. \********************/
  747. /*
  748. * Convert IEEE channel number to MHz frequency.
  749. */
  750. static inline short
  751. ath5k_ieee2mhz(short chan)
  752. {
  753. if (chan <= 14 || chan >= 27)
  754. return ieee80211chan2mhz(chan);
  755. else
  756. return 2212 + chan * 20;
  757. }
  758. static unsigned int
  759. ath5k_copy_channels(struct ath5k_hw *ah,
  760. struct ieee80211_channel *channels,
  761. unsigned int mode,
  762. unsigned int max)
  763. {
  764. unsigned int i, count, size, chfreq, freq, ch;
  765. if (!test_bit(mode, ah->ah_modes))
  766. return 0;
  767. switch (mode) {
  768. case AR5K_MODE_11A:
  769. case AR5K_MODE_11A_TURBO:
  770. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  771. size = 220 ;
  772. chfreq = CHANNEL_5GHZ;
  773. break;
  774. case AR5K_MODE_11B:
  775. case AR5K_MODE_11G:
  776. case AR5K_MODE_11G_TURBO:
  777. size = 26;
  778. chfreq = CHANNEL_2GHZ;
  779. break;
  780. default:
  781. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  782. return 0;
  783. }
  784. for (i = 0, count = 0; i < size && max > 0; i++) {
  785. ch = i + 1 ;
  786. freq = ath5k_ieee2mhz(ch);
  787. /* Check if channel is supported by the chipset */
  788. if (!ath5k_channel_ok(ah, freq, chfreq))
  789. continue;
  790. /* Write channel info and increment counter */
  791. channels[count].center_freq = freq;
  792. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  793. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  794. switch (mode) {
  795. case AR5K_MODE_11A:
  796. case AR5K_MODE_11G:
  797. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  798. break;
  799. case AR5K_MODE_11A_TURBO:
  800. case AR5K_MODE_11G_TURBO:
  801. channels[count].hw_value = chfreq |
  802. CHANNEL_OFDM | CHANNEL_TURBO;
  803. break;
  804. case AR5K_MODE_11B:
  805. channels[count].hw_value = CHANNEL_B;
  806. }
  807. count++;
  808. max--;
  809. }
  810. return count;
  811. }
  812. static void
  813. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  814. {
  815. u8 i;
  816. for (i = 0; i < AR5K_MAX_RATES; i++)
  817. sc->rate_idx[b->band][i] = -1;
  818. for (i = 0; i < b->n_bitrates; i++) {
  819. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  820. if (b->bitrates[i].hw_value_short)
  821. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  822. }
  823. }
  824. static int
  825. ath5k_setup_bands(struct ieee80211_hw *hw)
  826. {
  827. struct ath5k_softc *sc = hw->priv;
  828. struct ath5k_hw *ah = sc->ah;
  829. struct ieee80211_supported_band *sband;
  830. int max_c, count_c = 0;
  831. int i;
  832. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  833. max_c = ARRAY_SIZE(sc->channels);
  834. /* 2GHz band */
  835. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  836. sband->band = IEEE80211_BAND_2GHZ;
  837. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  838. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  839. /* G mode */
  840. memcpy(sband->bitrates, &ath5k_rates[0],
  841. sizeof(struct ieee80211_rate) * 12);
  842. sband->n_bitrates = 12;
  843. sband->channels = sc->channels;
  844. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  845. AR5K_MODE_11G, max_c);
  846. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  847. count_c = sband->n_channels;
  848. max_c -= count_c;
  849. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  850. /* B mode */
  851. memcpy(sband->bitrates, &ath5k_rates[0],
  852. sizeof(struct ieee80211_rate) * 4);
  853. sband->n_bitrates = 4;
  854. /* 5211 only supports B rates and uses 4bit rate codes
  855. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  856. * fix them up here:
  857. */
  858. if (ah->ah_version == AR5K_AR5211) {
  859. for (i = 0; i < 4; i++) {
  860. sband->bitrates[i].hw_value =
  861. sband->bitrates[i].hw_value & 0xF;
  862. sband->bitrates[i].hw_value_short =
  863. sband->bitrates[i].hw_value_short & 0xF;
  864. }
  865. }
  866. sband->channels = sc->channels;
  867. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  868. AR5K_MODE_11B, max_c);
  869. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  870. count_c = sband->n_channels;
  871. max_c -= count_c;
  872. }
  873. ath5k_setup_rate_idx(sc, sband);
  874. /* 5GHz band, A mode */
  875. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  876. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  877. sband->band = IEEE80211_BAND_5GHZ;
  878. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  879. memcpy(sband->bitrates, &ath5k_rates[4],
  880. sizeof(struct ieee80211_rate) * 8);
  881. sband->n_bitrates = 8;
  882. sband->channels = &sc->channels[count_c];
  883. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  884. AR5K_MODE_11A, max_c);
  885. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  886. }
  887. ath5k_setup_rate_idx(sc, sband);
  888. ath5k_debug_dump_bands(sc);
  889. return 0;
  890. }
  891. /*
  892. * Set/change channels. If the channel is really being changed,
  893. * it's done by reseting the chip. To accomplish this we must
  894. * first cleanup any pending DMA, then restart stuff after a la
  895. * ath5k_init.
  896. */
  897. static int
  898. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  899. {
  900. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  901. sc->curchan->center_freq, chan->center_freq);
  902. if (chan->center_freq != sc->curchan->center_freq ||
  903. chan->hw_value != sc->curchan->hw_value) {
  904. sc->curchan = chan;
  905. sc->curband = &sc->sbands[chan->band];
  906. /*
  907. * To switch channels clear any pending DMA operations;
  908. * wait long enough for the RX fifo to drain, reset the
  909. * hardware at the new frequency, and then re-enable
  910. * the relevant bits of the h/w.
  911. */
  912. return ath5k_reset(sc, true, true);
  913. }
  914. return 0;
  915. }
  916. static void
  917. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  918. {
  919. sc->curmode = mode;
  920. if (mode == AR5K_MODE_11A) {
  921. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  922. } else {
  923. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  924. }
  925. }
  926. static void
  927. ath5k_mode_setup(struct ath5k_softc *sc)
  928. {
  929. struct ath5k_hw *ah = sc->ah;
  930. u32 rfilt;
  931. /* configure rx filter */
  932. rfilt = sc->filter_flags;
  933. ath5k_hw_set_rx_filter(ah, rfilt);
  934. if (ath5k_hw_hasbssidmask(ah))
  935. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  936. /* configure operational mode */
  937. ath5k_hw_set_opmode(ah);
  938. ath5k_hw_set_mcast_filter(ah, 0, 0);
  939. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  940. }
  941. static inline int
  942. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  943. {
  944. WARN_ON(hw_rix < 0 || hw_rix > AR5K_MAX_RATES);
  945. return sc->rate_idx[sc->curband->band][hw_rix];
  946. }
  947. /***************\
  948. * Buffers setup *
  949. \***************/
  950. static
  951. struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
  952. {
  953. struct sk_buff *skb;
  954. unsigned int off;
  955. /*
  956. * Allocate buffer with headroom_needed space for the
  957. * fake physical layer header at the start.
  958. */
  959. skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
  960. if (!skb) {
  961. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  962. sc->rxbufsize + sc->cachelsz - 1);
  963. return NULL;
  964. }
  965. /*
  966. * Cache-line-align. This is important (for the
  967. * 5210 at least) as not doing so causes bogus data
  968. * in rx'd frames.
  969. */
  970. off = ((unsigned long)skb->data) % sc->cachelsz;
  971. if (off != 0)
  972. skb_reserve(skb, sc->cachelsz - off);
  973. *skb_addr = pci_map_single(sc->pdev,
  974. skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
  975. if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
  976. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  977. dev_kfree_skb(skb);
  978. return NULL;
  979. }
  980. return skb;
  981. }
  982. static int
  983. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  984. {
  985. struct ath5k_hw *ah = sc->ah;
  986. struct sk_buff *skb = bf->skb;
  987. struct ath5k_desc *ds;
  988. if (!skb) {
  989. skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
  990. if (!skb)
  991. return -ENOMEM;
  992. bf->skb = skb;
  993. }
  994. /*
  995. * Setup descriptors. For receive we always terminate
  996. * the descriptor list with a self-linked entry so we'll
  997. * not get overrun under high load (as can happen with a
  998. * 5212 when ANI processing enables PHY error frames).
  999. *
  1000. * To insure the last descriptor is self-linked we create
  1001. * each descriptor as self-linked and add it to the end. As
  1002. * each additional descriptor is added the previous self-linked
  1003. * entry is ``fixed'' naturally. This should be safe even
  1004. * if DMA is happening. When processing RX interrupts we
  1005. * never remove/process the last, self-linked, entry on the
  1006. * descriptor list. This insures the hardware always has
  1007. * someplace to write a new frame.
  1008. */
  1009. ds = bf->desc;
  1010. ds->ds_link = bf->daddr; /* link to self */
  1011. ds->ds_data = bf->skbaddr;
  1012. ah->ah_setup_rx_desc(ah, ds,
  1013. skb_tailroom(skb), /* buffer size */
  1014. 0);
  1015. if (sc->rxlink != NULL)
  1016. *sc->rxlink = bf->daddr;
  1017. sc->rxlink = &ds->ds_link;
  1018. return 0;
  1019. }
  1020. static int
  1021. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1022. {
  1023. struct ath5k_hw *ah = sc->ah;
  1024. struct ath5k_txq *txq = sc->txq;
  1025. struct ath5k_desc *ds = bf->desc;
  1026. struct sk_buff *skb = bf->skb;
  1027. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1028. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1029. struct ieee80211_rate *rate;
  1030. unsigned int mrr_rate[3], mrr_tries[3];
  1031. int i, ret;
  1032. u16 hw_rate;
  1033. u16 cts_rate = 0;
  1034. u16 duration = 0;
  1035. u8 rc_flags;
  1036. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1037. /* XXX endianness */
  1038. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1039. PCI_DMA_TODEVICE);
  1040. rate = ieee80211_get_tx_rate(sc->hw, info);
  1041. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  1042. flags |= AR5K_TXDESC_NOACK;
  1043. rc_flags = info->control.rates[0].flags;
  1044. hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
  1045. rate->hw_value_short : rate->hw_value;
  1046. pktlen = skb->len;
  1047. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  1048. flags |= AR5K_TXDESC_RTSENA;
  1049. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1050. duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
  1051. sc->vif, pktlen, info));
  1052. }
  1053. if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  1054. flags |= AR5K_TXDESC_CTSENA;
  1055. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  1056. duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
  1057. sc->vif, pktlen, info));
  1058. }
  1059. if (info->control.hw_key) {
  1060. keyidx = info->control.hw_key->hw_key_idx;
  1061. pktlen += info->control.hw_key->icv_len;
  1062. }
  1063. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1064. ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
  1065. (sc->power_level * 2),
  1066. hw_rate,
  1067. info->control.rates[0].count, keyidx, 0, flags,
  1068. cts_rate, duration);
  1069. if (ret)
  1070. goto err_unmap;
  1071. memset(mrr_rate, 0, sizeof(mrr_rate));
  1072. memset(mrr_tries, 0, sizeof(mrr_tries));
  1073. for (i = 0; i < 3; i++) {
  1074. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  1075. if (!rate)
  1076. break;
  1077. mrr_rate[i] = rate->hw_value;
  1078. mrr_tries[i] = info->control.rates[i + 1].count;
  1079. }
  1080. ah->ah_setup_mrr_tx_desc(ah, ds,
  1081. mrr_rate[0], mrr_tries[0],
  1082. mrr_rate[1], mrr_tries[1],
  1083. mrr_rate[2], mrr_tries[2]);
  1084. ds->ds_link = 0;
  1085. ds->ds_data = bf->skbaddr;
  1086. spin_lock_bh(&txq->lock);
  1087. list_add_tail(&bf->list, &txq->q);
  1088. sc->tx_stats[txq->qnum].len++;
  1089. if (txq->link == NULL) /* is this first packet? */
  1090. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  1091. else /* no, so only link it */
  1092. *txq->link = bf->daddr;
  1093. txq->link = &ds->ds_link;
  1094. ath5k_hw_start_tx_dma(ah, txq->qnum);
  1095. mmiowb();
  1096. spin_unlock_bh(&txq->lock);
  1097. return 0;
  1098. err_unmap:
  1099. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1100. return ret;
  1101. }
  1102. /*******************\
  1103. * Descriptors setup *
  1104. \*******************/
  1105. static int
  1106. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1107. {
  1108. struct ath5k_desc *ds;
  1109. struct ath5k_buf *bf;
  1110. dma_addr_t da;
  1111. unsigned int i;
  1112. int ret;
  1113. /* allocate descriptors */
  1114. sc->desc_len = sizeof(struct ath5k_desc) *
  1115. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1116. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1117. if (sc->desc == NULL) {
  1118. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1119. ret = -ENOMEM;
  1120. goto err;
  1121. }
  1122. ds = sc->desc;
  1123. da = sc->desc_daddr;
  1124. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1125. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1126. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1127. sizeof(struct ath5k_buf), GFP_KERNEL);
  1128. if (bf == NULL) {
  1129. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1130. ret = -ENOMEM;
  1131. goto err_free;
  1132. }
  1133. sc->bufptr = bf;
  1134. INIT_LIST_HEAD(&sc->rxbuf);
  1135. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1136. bf->desc = ds;
  1137. bf->daddr = da;
  1138. list_add_tail(&bf->list, &sc->rxbuf);
  1139. }
  1140. INIT_LIST_HEAD(&sc->txbuf);
  1141. sc->txbuf_len = ATH_TXBUF;
  1142. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1143. da += sizeof(*ds)) {
  1144. bf->desc = ds;
  1145. bf->daddr = da;
  1146. list_add_tail(&bf->list, &sc->txbuf);
  1147. }
  1148. /* beacon buffer */
  1149. bf->desc = ds;
  1150. bf->daddr = da;
  1151. sc->bbuf = bf;
  1152. return 0;
  1153. err_free:
  1154. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1155. err:
  1156. sc->desc = NULL;
  1157. return ret;
  1158. }
  1159. static void
  1160. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1161. {
  1162. struct ath5k_buf *bf;
  1163. ath5k_txbuf_free(sc, sc->bbuf);
  1164. list_for_each_entry(bf, &sc->txbuf, list)
  1165. ath5k_txbuf_free(sc, bf);
  1166. list_for_each_entry(bf, &sc->rxbuf, list)
  1167. ath5k_txbuf_free(sc, bf);
  1168. /* Free memory associated with all descriptors */
  1169. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1170. kfree(sc->bufptr);
  1171. sc->bufptr = NULL;
  1172. }
  1173. /**************\
  1174. * Queues setup *
  1175. \**************/
  1176. static struct ath5k_txq *
  1177. ath5k_txq_setup(struct ath5k_softc *sc,
  1178. int qtype, int subtype)
  1179. {
  1180. struct ath5k_hw *ah = sc->ah;
  1181. struct ath5k_txq *txq;
  1182. struct ath5k_txq_info qi = {
  1183. .tqi_subtype = subtype,
  1184. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1185. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1186. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1187. };
  1188. int qnum;
  1189. /*
  1190. * Enable interrupts only for EOL and DESC conditions.
  1191. * We mark tx descriptors to receive a DESC interrupt
  1192. * when a tx queue gets deep; otherwise waiting for the
  1193. * EOL to reap descriptors. Note that this is done to
  1194. * reduce interrupt load and this only defers reaping
  1195. * descriptors, never transmitting frames. Aside from
  1196. * reducing interrupts this also permits more concurrency.
  1197. * The only potential downside is if the tx queue backs
  1198. * up in which case the top half of the kernel may backup
  1199. * due to a lack of tx descriptors.
  1200. */
  1201. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1202. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1203. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1204. if (qnum < 0) {
  1205. /*
  1206. * NB: don't print a message, this happens
  1207. * normally on parts with too few tx queues
  1208. */
  1209. return ERR_PTR(qnum);
  1210. }
  1211. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1212. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1213. qnum, ARRAY_SIZE(sc->txqs));
  1214. ath5k_hw_release_tx_queue(ah, qnum);
  1215. return ERR_PTR(-EINVAL);
  1216. }
  1217. txq = &sc->txqs[qnum];
  1218. if (!txq->setup) {
  1219. txq->qnum = qnum;
  1220. txq->link = NULL;
  1221. INIT_LIST_HEAD(&txq->q);
  1222. spin_lock_init(&txq->lock);
  1223. txq->setup = true;
  1224. }
  1225. return &sc->txqs[qnum];
  1226. }
  1227. static int
  1228. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1229. {
  1230. struct ath5k_txq_info qi = {
  1231. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1232. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1233. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1234. /* NB: for dynamic turbo, don't enable any other interrupts */
  1235. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1236. };
  1237. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1238. }
  1239. static int
  1240. ath5k_beaconq_config(struct ath5k_softc *sc)
  1241. {
  1242. struct ath5k_hw *ah = sc->ah;
  1243. struct ath5k_txq_info qi;
  1244. int ret;
  1245. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1246. if (ret)
  1247. return ret;
  1248. if (sc->opmode == NL80211_IFTYPE_AP ||
  1249. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  1250. /*
  1251. * Always burst out beacon and CAB traffic
  1252. * (aifs = cwmin = cwmax = 0)
  1253. */
  1254. qi.tqi_aifs = 0;
  1255. qi.tqi_cw_min = 0;
  1256. qi.tqi_cw_max = 0;
  1257. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1258. /*
  1259. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1260. */
  1261. qi.tqi_aifs = 0;
  1262. qi.tqi_cw_min = 0;
  1263. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1264. }
  1265. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1266. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1267. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1268. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  1269. if (ret) {
  1270. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1271. "hardware queue!\n", __func__);
  1272. return ret;
  1273. }
  1274. return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
  1275. }
  1276. static void
  1277. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1278. {
  1279. struct ath5k_buf *bf, *bf0;
  1280. /*
  1281. * NB: this assumes output has been stopped and
  1282. * we do not need to block ath5k_tx_tasklet
  1283. */
  1284. spin_lock_bh(&txq->lock);
  1285. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1286. ath5k_debug_printtxbuf(sc, bf);
  1287. ath5k_txbuf_free(sc, bf);
  1288. spin_lock_bh(&sc->txbuflock);
  1289. sc->tx_stats[txq->qnum].len--;
  1290. list_move_tail(&bf->list, &sc->txbuf);
  1291. sc->txbuf_len++;
  1292. spin_unlock_bh(&sc->txbuflock);
  1293. }
  1294. txq->link = NULL;
  1295. spin_unlock_bh(&txq->lock);
  1296. }
  1297. /*
  1298. * Drain the transmit queues and reclaim resources.
  1299. */
  1300. static void
  1301. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1302. {
  1303. struct ath5k_hw *ah = sc->ah;
  1304. unsigned int i;
  1305. /* XXX return value */
  1306. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1307. /* don't touch the hardware if marked invalid */
  1308. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1309. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1310. ath5k_hw_get_txdp(ah, sc->bhalq));
  1311. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1312. if (sc->txqs[i].setup) {
  1313. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1314. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1315. "link %p\n",
  1316. sc->txqs[i].qnum,
  1317. ath5k_hw_get_txdp(ah,
  1318. sc->txqs[i].qnum),
  1319. sc->txqs[i].link);
  1320. }
  1321. }
  1322. ieee80211_wake_queues(sc->hw); /* XXX move to callers */
  1323. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1324. if (sc->txqs[i].setup)
  1325. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1326. }
  1327. static void
  1328. ath5k_txq_release(struct ath5k_softc *sc)
  1329. {
  1330. struct ath5k_txq *txq = sc->txqs;
  1331. unsigned int i;
  1332. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1333. if (txq->setup) {
  1334. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1335. txq->setup = false;
  1336. }
  1337. }
  1338. /*************\
  1339. * RX Handling *
  1340. \*************/
  1341. /*
  1342. * Enable the receive h/w following a reset.
  1343. */
  1344. static int
  1345. ath5k_rx_start(struct ath5k_softc *sc)
  1346. {
  1347. struct ath5k_hw *ah = sc->ah;
  1348. struct ath5k_buf *bf;
  1349. int ret;
  1350. sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
  1351. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
  1352. sc->cachelsz, sc->rxbufsize);
  1353. sc->rxlink = NULL;
  1354. spin_lock_bh(&sc->rxbuflock);
  1355. list_for_each_entry(bf, &sc->rxbuf, list) {
  1356. ret = ath5k_rxbuf_setup(sc, bf);
  1357. if (ret != 0) {
  1358. spin_unlock_bh(&sc->rxbuflock);
  1359. goto err;
  1360. }
  1361. }
  1362. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1363. spin_unlock_bh(&sc->rxbuflock);
  1364. ath5k_hw_set_rxdp(ah, bf->daddr);
  1365. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  1366. ath5k_mode_setup(sc); /* set filters, etc. */
  1367. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1368. return 0;
  1369. err:
  1370. return ret;
  1371. }
  1372. /*
  1373. * Disable the receive h/w in preparation for a reset.
  1374. */
  1375. static void
  1376. ath5k_rx_stop(struct ath5k_softc *sc)
  1377. {
  1378. struct ath5k_hw *ah = sc->ah;
  1379. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  1380. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1381. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1382. ath5k_debug_printrxbuffs(sc, ah);
  1383. sc->rxlink = NULL; /* just in case */
  1384. }
  1385. static unsigned int
  1386. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1387. struct sk_buff *skb, struct ath5k_rx_status *rs)
  1388. {
  1389. struct ieee80211_hdr *hdr = (void *)skb->data;
  1390. unsigned int keyix, hlen;
  1391. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1392. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1393. return RX_FLAG_DECRYPTED;
  1394. /* Apparently when a default key is used to decrypt the packet
  1395. the hw does not set the index used to decrypt. In such cases
  1396. get the index from the packet. */
  1397. hlen = ieee80211_hdrlen(hdr->frame_control);
  1398. if (ieee80211_has_protected(hdr->frame_control) &&
  1399. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1400. skb->len >= hlen + 4) {
  1401. keyix = skb->data[hlen + 3] >> 6;
  1402. if (test_bit(keyix, sc->keymap))
  1403. return RX_FLAG_DECRYPTED;
  1404. }
  1405. return 0;
  1406. }
  1407. static void
  1408. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1409. struct ieee80211_rx_status *rxs)
  1410. {
  1411. u64 tsf, bc_tstamp;
  1412. u32 hw_tu;
  1413. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1414. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1415. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1416. memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
  1417. /*
  1418. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1419. * have updated the local TSF. We have to work around various
  1420. * hardware bugs, though...
  1421. */
  1422. tsf = ath5k_hw_get_tsf64(sc->ah);
  1423. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1424. hw_tu = TSF_TO_TU(tsf);
  1425. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1426. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1427. (unsigned long long)bc_tstamp,
  1428. (unsigned long long)rxs->mactime,
  1429. (unsigned long long)(rxs->mactime - bc_tstamp),
  1430. (unsigned long long)tsf);
  1431. /*
  1432. * Sometimes the HW will give us a wrong tstamp in the rx
  1433. * status, causing the timestamp extension to go wrong.
  1434. * (This seems to happen especially with beacon frames bigger
  1435. * than 78 byte (incl. FCS))
  1436. * But we know that the receive timestamp must be later than the
  1437. * timestamp of the beacon since HW must have synced to that.
  1438. *
  1439. * NOTE: here we assume mactime to be after the frame was
  1440. * received, not like mac80211 which defines it at the start.
  1441. */
  1442. if (bc_tstamp > rxs->mactime) {
  1443. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1444. "fixing mactime from %llx to %llx\n",
  1445. (unsigned long long)rxs->mactime,
  1446. (unsigned long long)tsf);
  1447. rxs->mactime = tsf;
  1448. }
  1449. /*
  1450. * Local TSF might have moved higher than our beacon timers,
  1451. * in that case we have to update them to continue sending
  1452. * beacons. This also takes care of synchronizing beacon sending
  1453. * times with other stations.
  1454. */
  1455. if (hw_tu >= sc->nexttbtt)
  1456. ath5k_beacon_update_timers(sc, bc_tstamp);
  1457. }
  1458. }
  1459. static void
  1460. ath5k_tasklet_rx(unsigned long data)
  1461. {
  1462. struct ieee80211_rx_status rxs = {};
  1463. struct ath5k_rx_status rs = {};
  1464. struct sk_buff *skb, *next_skb;
  1465. dma_addr_t next_skb_addr;
  1466. struct ath5k_softc *sc = (void *)data;
  1467. struct ath5k_buf *bf, *bf_last;
  1468. struct ath5k_desc *ds;
  1469. int ret;
  1470. int hdrlen;
  1471. int padsize;
  1472. spin_lock(&sc->rxbuflock);
  1473. if (list_empty(&sc->rxbuf)) {
  1474. ATH5K_WARN(sc, "empty rx buf pool\n");
  1475. goto unlock;
  1476. }
  1477. bf_last = list_entry(sc->rxbuf.prev, struct ath5k_buf, list);
  1478. do {
  1479. rxs.flag = 0;
  1480. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1481. BUG_ON(bf->skb == NULL);
  1482. skb = bf->skb;
  1483. ds = bf->desc;
  1484. /*
  1485. * last buffer must not be freed to ensure proper hardware
  1486. * function. When the hardware finishes also a packet next to
  1487. * it, we are sure, it doesn't use it anymore and we can go on.
  1488. */
  1489. if (bf_last == bf)
  1490. bf->flags |= 1;
  1491. if (bf->flags) {
  1492. struct ath5k_buf *bf_next = list_entry(bf->list.next,
  1493. struct ath5k_buf, list);
  1494. ret = sc->ah->ah_proc_rx_desc(sc->ah, bf_next->desc,
  1495. &rs);
  1496. if (ret)
  1497. break;
  1498. bf->flags &= ~1;
  1499. /* skip the overwritten one (even status is martian) */
  1500. goto next;
  1501. }
  1502. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1503. if (unlikely(ret == -EINPROGRESS))
  1504. break;
  1505. else if (unlikely(ret)) {
  1506. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1507. spin_unlock(&sc->rxbuflock);
  1508. return;
  1509. }
  1510. if (unlikely(rs.rs_more)) {
  1511. ATH5K_WARN(sc, "unsupported jumbo\n");
  1512. goto next;
  1513. }
  1514. if (unlikely(rs.rs_status)) {
  1515. if (rs.rs_status & AR5K_RXERR_PHY)
  1516. goto next;
  1517. if (rs.rs_status & AR5K_RXERR_DECRYPT) {
  1518. /*
  1519. * Decrypt error. If the error occurred
  1520. * because there was no hardware key, then
  1521. * let the frame through so the upper layers
  1522. * can process it. This is necessary for 5210
  1523. * parts which have no way to setup a ``clear''
  1524. * key cache entry.
  1525. *
  1526. * XXX do key cache faulting
  1527. */
  1528. if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
  1529. !(rs.rs_status & AR5K_RXERR_CRC))
  1530. goto accept;
  1531. }
  1532. if (rs.rs_status & AR5K_RXERR_MIC) {
  1533. rxs.flag |= RX_FLAG_MMIC_ERROR;
  1534. goto accept;
  1535. }
  1536. /* let crypto-error packets fall through in MNTR */
  1537. if ((rs.rs_status &
  1538. ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1539. sc->opmode != NL80211_IFTYPE_MONITOR)
  1540. goto next;
  1541. }
  1542. accept:
  1543. next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
  1544. /*
  1545. * If we can't replace bf->skb with a new skb under memory
  1546. * pressure, just skip this packet
  1547. */
  1548. if (!next_skb)
  1549. goto next;
  1550. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  1551. PCI_DMA_FROMDEVICE);
  1552. skb_put(skb, rs.rs_datalen);
  1553. /* The MAC header is padded to have 32-bit boundary if the
  1554. * packet payload is non-zero. The general calculation for
  1555. * padsize would take into account odd header lengths:
  1556. * padsize = (4 - hdrlen % 4) % 4; However, since only
  1557. * even-length headers are used, padding can only be 0 or 2
  1558. * bytes and we can optimize this a bit. In addition, we must
  1559. * not try to remove padding from short control frames that do
  1560. * not have payload. */
  1561. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1562. padsize = ath5k_pad_size(hdrlen);
  1563. if (padsize) {
  1564. memmove(skb->data + padsize, skb->data, hdrlen);
  1565. skb_pull(skb, padsize);
  1566. }
  1567. /*
  1568. * always extend the mac timestamp, since this information is
  1569. * also needed for proper IBSS merging.
  1570. *
  1571. * XXX: it might be too late to do it here, since rs_tstamp is
  1572. * 15bit only. that means TSF extension has to be done within
  1573. * 32768usec (about 32ms). it might be necessary to move this to
  1574. * the interrupt handler, like it is done in madwifi.
  1575. *
  1576. * Unfortunately we don't know when the hardware takes the rx
  1577. * timestamp (beginning of phy frame, data frame, end of rx?).
  1578. * The only thing we know is that it is hardware specific...
  1579. * On AR5213 it seems the rx timestamp is at the end of the
  1580. * frame, but i'm not sure.
  1581. *
  1582. * NOTE: mac80211 defines mactime at the beginning of the first
  1583. * data symbol. Since we don't have any time references it's
  1584. * impossible to comply to that. This affects IBSS merge only
  1585. * right now, so it's not too bad...
  1586. */
  1587. rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
  1588. rxs.flag |= RX_FLAG_TSFT;
  1589. rxs.freq = sc->curchan->center_freq;
  1590. rxs.band = sc->curband->band;
  1591. rxs.noise = sc->ah->ah_noise_floor;
  1592. rxs.signal = rxs.noise + rs.rs_rssi;
  1593. /* An rssi of 35 indicates you should be able use
  1594. * 54 Mbps reliably. A more elaborate scheme can be used
  1595. * here but it requires a map of SNR/throughput for each
  1596. * possible mode used */
  1597. rxs.qual = rs.rs_rssi * 100 / 35;
  1598. /* rssi can be more than 35 though, anything above that
  1599. * should be considered at 100% */
  1600. if (rxs.qual > 100)
  1601. rxs.qual = 100;
  1602. rxs.antenna = rs.rs_antenna;
  1603. rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
  1604. rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
  1605. if (rxs.rate_idx >= 0 && rs.rs_rate ==
  1606. sc->curband->bitrates[rxs.rate_idx].hw_value_short)
  1607. rxs.flag |= RX_FLAG_SHORTPRE;
  1608. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1609. /* check beacons in IBSS mode */
  1610. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1611. ath5k_check_ibss_tsf(sc, skb, &rxs);
  1612. __ieee80211_rx(sc->hw, skb, &rxs);
  1613. bf->skb = next_skb;
  1614. bf->skbaddr = next_skb_addr;
  1615. next:
  1616. list_move_tail(&bf->list, &sc->rxbuf);
  1617. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1618. unlock:
  1619. spin_unlock(&sc->rxbuflock);
  1620. }
  1621. /*************\
  1622. * TX Handling *
  1623. \*************/
  1624. static void
  1625. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1626. {
  1627. struct ath5k_tx_status ts = {};
  1628. struct ath5k_buf *bf, *bf0;
  1629. struct ath5k_desc *ds;
  1630. struct sk_buff *skb;
  1631. struct ieee80211_tx_info *info;
  1632. int i, ret;
  1633. spin_lock(&txq->lock);
  1634. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1635. ds = bf->desc;
  1636. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1637. if (unlikely(ret == -EINPROGRESS))
  1638. break;
  1639. else if (unlikely(ret)) {
  1640. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1641. ret, txq->qnum);
  1642. break;
  1643. }
  1644. skb = bf->skb;
  1645. info = IEEE80211_SKB_CB(skb);
  1646. bf->skb = NULL;
  1647. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1648. PCI_DMA_TODEVICE);
  1649. ieee80211_tx_info_clear_status(info);
  1650. for (i = 0; i < 4; i++) {
  1651. struct ieee80211_tx_rate *r =
  1652. &info->status.rates[i];
  1653. if (ts.ts_rate[i]) {
  1654. r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
  1655. r->count = ts.ts_retry[i];
  1656. } else {
  1657. r->idx = -1;
  1658. r->count = 0;
  1659. }
  1660. }
  1661. /* count the successful attempt as well */
  1662. info->status.rates[ts.ts_final_idx].count++;
  1663. if (unlikely(ts.ts_status)) {
  1664. sc->ll_stats.dot11ACKFailureCount++;
  1665. if (ts.ts_status & AR5K_TXERR_FILT)
  1666. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1667. } else {
  1668. info->flags |= IEEE80211_TX_STAT_ACK;
  1669. info->status.ack_signal = ts.ts_rssi;
  1670. }
  1671. ieee80211_tx_status(sc->hw, skb);
  1672. sc->tx_stats[txq->qnum].count++;
  1673. spin_lock(&sc->txbuflock);
  1674. sc->tx_stats[txq->qnum].len--;
  1675. list_move_tail(&bf->list, &sc->txbuf);
  1676. sc->txbuf_len++;
  1677. spin_unlock(&sc->txbuflock);
  1678. }
  1679. if (likely(list_empty(&txq->q)))
  1680. txq->link = NULL;
  1681. spin_unlock(&txq->lock);
  1682. if (sc->txbuf_len > ATH_TXBUF / 5)
  1683. ieee80211_wake_queues(sc->hw);
  1684. }
  1685. static void
  1686. ath5k_tasklet_tx(unsigned long data)
  1687. {
  1688. struct ath5k_softc *sc = (void *)data;
  1689. ath5k_tx_processq(sc, sc->txq);
  1690. }
  1691. /*****************\
  1692. * Beacon handling *
  1693. \*****************/
  1694. /*
  1695. * Setup the beacon frame for transmit.
  1696. */
  1697. static int
  1698. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1699. {
  1700. struct sk_buff *skb = bf->skb;
  1701. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1702. struct ath5k_hw *ah = sc->ah;
  1703. struct ath5k_desc *ds;
  1704. int ret, antenna = 0;
  1705. u32 flags;
  1706. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1707. PCI_DMA_TODEVICE);
  1708. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1709. "skbaddr %llx\n", skb, skb->data, skb->len,
  1710. (unsigned long long)bf->skbaddr);
  1711. if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
  1712. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1713. return -EIO;
  1714. }
  1715. ds = bf->desc;
  1716. flags = AR5K_TXDESC_NOACK;
  1717. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1718. ds->ds_link = bf->daddr; /* self-linked */
  1719. flags |= AR5K_TXDESC_VEOL;
  1720. /*
  1721. * Let hardware handle antenna switching if txantenna is not set
  1722. */
  1723. } else {
  1724. ds->ds_link = 0;
  1725. /*
  1726. * Switch antenna every 4 beacons if txantenna is not set
  1727. * XXX assumes two antennas
  1728. */
  1729. if (antenna == 0)
  1730. antenna = sc->bsent & 4 ? 2 : 1;
  1731. }
  1732. ds->ds_data = bf->skbaddr;
  1733. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1734. ieee80211_get_hdrlen_from_skb(skb),
  1735. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1736. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1737. 1, AR5K_TXKEYIX_INVALID,
  1738. antenna, flags, 0, 0);
  1739. if (ret)
  1740. goto err_unmap;
  1741. return 0;
  1742. err_unmap:
  1743. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1744. return ret;
  1745. }
  1746. /*
  1747. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1748. * frame contents are done as needed and the slot time is
  1749. * also adjusted based on current state.
  1750. *
  1751. * this is usually called from interrupt context (ath5k_intr())
  1752. * but also from ath5k_beacon_config() in IBSS mode which in turn
  1753. * can be called from a tasklet and user context
  1754. */
  1755. static void
  1756. ath5k_beacon_send(struct ath5k_softc *sc)
  1757. {
  1758. struct ath5k_buf *bf = sc->bbuf;
  1759. struct ath5k_hw *ah = sc->ah;
  1760. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1761. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1762. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1763. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1764. return;
  1765. }
  1766. /*
  1767. * Check if the previous beacon has gone out. If
  1768. * not don't don't try to post another, skip this
  1769. * period and wait for the next. Missed beacons
  1770. * indicate a problem and should not occur. If we
  1771. * miss too many consecutive beacons reset the device.
  1772. */
  1773. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1774. sc->bmisscount++;
  1775. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1776. "missed %u consecutive beacons\n", sc->bmisscount);
  1777. if (sc->bmisscount > 3) { /* NB: 3 is a guess */
  1778. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1779. "stuck beacon time (%u missed)\n",
  1780. sc->bmisscount);
  1781. tasklet_schedule(&sc->restq);
  1782. }
  1783. return;
  1784. }
  1785. if (unlikely(sc->bmisscount != 0)) {
  1786. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1787. "resume beacon xmit after %u misses\n",
  1788. sc->bmisscount);
  1789. sc->bmisscount = 0;
  1790. }
  1791. /*
  1792. * Stop any current dma and put the new frame on the queue.
  1793. * This should never fail since we check above that no frames
  1794. * are still pending on the queue.
  1795. */
  1796. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1797. ATH5K_WARN(sc, "beacon queue %u didn't stop?\n", sc->bhalq);
  1798. /* NB: hw still stops DMA, so proceed */
  1799. }
  1800. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1801. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1802. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1803. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1804. sc->bsent++;
  1805. }
  1806. /**
  1807. * ath5k_beacon_update_timers - update beacon timers
  1808. *
  1809. * @sc: struct ath5k_softc pointer we are operating on
  1810. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1811. * beacon timer update based on the current HW TSF.
  1812. *
  1813. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1814. * of a received beacon or the current local hardware TSF and write it to the
  1815. * beacon timer registers.
  1816. *
  1817. * This is called in a variety of situations, e.g. when a beacon is received,
  1818. * when a TSF update has been detected, but also when an new IBSS is created or
  1819. * when we otherwise know we have to update the timers, but we keep it in this
  1820. * function to have it all together in one place.
  1821. */
  1822. static void
  1823. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1824. {
  1825. struct ath5k_hw *ah = sc->ah;
  1826. u32 nexttbtt, intval, hw_tu, bc_tu;
  1827. u64 hw_tsf;
  1828. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1829. if (WARN_ON(!intval))
  1830. return;
  1831. /* beacon TSF converted to TU */
  1832. bc_tu = TSF_TO_TU(bc_tsf);
  1833. /* current TSF converted to TU */
  1834. hw_tsf = ath5k_hw_get_tsf64(ah);
  1835. hw_tu = TSF_TO_TU(hw_tsf);
  1836. #define FUDGE 3
  1837. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1838. if (bc_tsf == -1) {
  1839. /*
  1840. * no beacons received, called internally.
  1841. * just need to refresh timers based on HW TSF.
  1842. */
  1843. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1844. } else if (bc_tsf == 0) {
  1845. /*
  1846. * no beacon received, probably called by ath5k_reset_tsf().
  1847. * reset TSF to start with 0.
  1848. */
  1849. nexttbtt = intval;
  1850. intval |= AR5K_BEACON_RESET_TSF;
  1851. } else if (bc_tsf > hw_tsf) {
  1852. /*
  1853. * beacon received, SW merge happend but HW TSF not yet updated.
  1854. * not possible to reconfigure timers yet, but next time we
  1855. * receive a beacon with the same BSSID, the hardware will
  1856. * automatically update the TSF and then we need to reconfigure
  1857. * the timers.
  1858. */
  1859. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1860. "need to wait for HW TSF sync\n");
  1861. return;
  1862. } else {
  1863. /*
  1864. * most important case for beacon synchronization between STA.
  1865. *
  1866. * beacon received and HW TSF has been already updated by HW.
  1867. * update next TBTT based on the TSF of the beacon, but make
  1868. * sure it is ahead of our local TSF timer.
  1869. */
  1870. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1871. }
  1872. #undef FUDGE
  1873. sc->nexttbtt = nexttbtt;
  1874. intval |= AR5K_BEACON_ENA;
  1875. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1876. /*
  1877. * debugging output last in order to preserve the time critical aspect
  1878. * of this function
  1879. */
  1880. if (bc_tsf == -1)
  1881. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1882. "reconfigured timers based on HW TSF\n");
  1883. else if (bc_tsf == 0)
  1884. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1885. "reset HW TSF and timers\n");
  1886. else
  1887. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1888. "updated timers based on beacon TSF\n");
  1889. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1890. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1891. (unsigned long long) bc_tsf,
  1892. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1893. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1894. intval & AR5K_BEACON_PERIOD,
  1895. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1896. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1897. }
  1898. /**
  1899. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1900. *
  1901. * @sc: struct ath5k_softc pointer we are operating on
  1902. *
  1903. * When operating in station mode we want to receive a BMISS interrupt when we
  1904. * stop seeing beacons from the AP we've associated with so we can look for
  1905. * another AP to associate with.
  1906. *
  1907. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1908. * interrupts to detect TSF updates only.
  1909. */
  1910. static void
  1911. ath5k_beacon_config(struct ath5k_softc *sc)
  1912. {
  1913. struct ath5k_hw *ah = sc->ah;
  1914. ath5k_hw_set_imr(ah, 0);
  1915. sc->bmisscount = 0;
  1916. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1917. if (sc->opmode == NL80211_IFTYPE_STATION) {
  1918. sc->imask |= AR5K_INT_BMISS;
  1919. } else if (sc->opmode == NL80211_IFTYPE_ADHOC ||
  1920. sc->opmode == NL80211_IFTYPE_MESH_POINT ||
  1921. sc->opmode == NL80211_IFTYPE_AP) {
  1922. /*
  1923. * In IBSS mode we use a self-linked tx descriptor and let the
  1924. * hardware send the beacons automatically. We have to load it
  1925. * only once here.
  1926. * We use the SWBA interrupt only to keep track of the beacon
  1927. * timers in order to detect automatic TSF updates.
  1928. */
  1929. ath5k_beaconq_config(sc);
  1930. sc->imask |= AR5K_INT_SWBA;
  1931. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1932. if (ath5k_hw_hasveol(ah)) {
  1933. spin_lock(&sc->block);
  1934. ath5k_beacon_send(sc);
  1935. spin_unlock(&sc->block);
  1936. }
  1937. } else
  1938. ath5k_beacon_update_timers(sc, -1);
  1939. }
  1940. ath5k_hw_set_imr(ah, sc->imask);
  1941. }
  1942. /********************\
  1943. * Interrupt handling *
  1944. \********************/
  1945. static int
  1946. ath5k_init(struct ath5k_softc *sc)
  1947. {
  1948. struct ath5k_hw *ah = sc->ah;
  1949. int ret, i;
  1950. mutex_lock(&sc->lock);
  1951. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  1952. /*
  1953. * Stop anything previously setup. This is safe
  1954. * no matter this is the first time through or not.
  1955. */
  1956. ath5k_stop_locked(sc);
  1957. /*
  1958. * The basic interface to setting the hardware in a good
  1959. * state is ``reset''. On return the hardware is known to
  1960. * be powered up and with interrupts disabled. This must
  1961. * be followed by initialization of the appropriate bits
  1962. * and then setup of the interrupt mask.
  1963. */
  1964. sc->curchan = sc->hw->conf.channel;
  1965. sc->curband = &sc->sbands[sc->curchan->band];
  1966. sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
  1967. AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
  1968. AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
  1969. ret = ath5k_reset(sc, false, false);
  1970. if (ret)
  1971. goto done;
  1972. /*
  1973. * Reset the key cache since some parts do not reset the
  1974. * contents on initial power up or resume from suspend.
  1975. */
  1976. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  1977. ath5k_hw_reset_key(ah, i);
  1978. /* Set ack to be sent at low bit-rates */
  1979. ath5k_hw_set_ack_bitrate_high(ah, false);
  1980. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  1981. msecs_to_jiffies(ath5k_calinterval * 1000)));
  1982. ret = 0;
  1983. done:
  1984. mmiowb();
  1985. mutex_unlock(&sc->lock);
  1986. return ret;
  1987. }
  1988. static int
  1989. ath5k_stop_locked(struct ath5k_softc *sc)
  1990. {
  1991. struct ath5k_hw *ah = sc->ah;
  1992. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  1993. test_bit(ATH_STAT_INVALID, sc->status));
  1994. /*
  1995. * Shutdown the hardware and driver:
  1996. * stop output from above
  1997. * disable interrupts
  1998. * turn off timers
  1999. * turn off the radio
  2000. * clear transmit machinery
  2001. * clear receive machinery
  2002. * drain and release tx queues
  2003. * reclaim beacon resources
  2004. * power down hardware
  2005. *
  2006. * Note that some of this work is not possible if the
  2007. * hardware is gone (invalid).
  2008. */
  2009. ieee80211_stop_queues(sc->hw);
  2010. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2011. ath5k_led_off(sc);
  2012. ath5k_hw_set_imr(ah, 0);
  2013. synchronize_irq(sc->pdev->irq);
  2014. }
  2015. ath5k_txq_cleanup(sc);
  2016. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2017. ath5k_rx_stop(sc);
  2018. ath5k_hw_phy_disable(ah);
  2019. } else
  2020. sc->rxlink = NULL;
  2021. return 0;
  2022. }
  2023. /*
  2024. * Stop the device, grabbing the top-level lock to protect
  2025. * against concurrent entry through ath5k_init (which can happen
  2026. * if another thread does a system call and the thread doing the
  2027. * stop is preempted).
  2028. */
  2029. static int
  2030. ath5k_stop_hw(struct ath5k_softc *sc)
  2031. {
  2032. int ret;
  2033. mutex_lock(&sc->lock);
  2034. ret = ath5k_stop_locked(sc);
  2035. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  2036. /*
  2037. * Set the chip in full sleep mode. Note that we are
  2038. * careful to do this only when bringing the interface
  2039. * completely to a stop. When the chip is in this state
  2040. * it must be carefully woken up or references to
  2041. * registers in the PCI clock domain may freeze the bus
  2042. * (and system). This varies by chip and is mostly an
  2043. * issue with newer parts that go to sleep more quickly.
  2044. */
  2045. if (sc->ah->ah_mac_srev >= 0x78) {
  2046. /*
  2047. * XXX
  2048. * don't put newer MAC revisions > 7.8 to sleep because
  2049. * of the above mentioned problems
  2050. */
  2051. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
  2052. "not putting device to sleep\n");
  2053. } else {
  2054. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2055. "putting device to full sleep\n");
  2056. ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
  2057. }
  2058. }
  2059. ath5k_txbuf_free(sc, sc->bbuf);
  2060. mmiowb();
  2061. mutex_unlock(&sc->lock);
  2062. del_timer_sync(&sc->calib_tim);
  2063. tasklet_kill(&sc->rxtq);
  2064. tasklet_kill(&sc->txtq);
  2065. tasklet_kill(&sc->restq);
  2066. return ret;
  2067. }
  2068. static irqreturn_t
  2069. ath5k_intr(int irq, void *dev_id)
  2070. {
  2071. struct ath5k_softc *sc = dev_id;
  2072. struct ath5k_hw *ah = sc->ah;
  2073. enum ath5k_int status;
  2074. unsigned int counter = 1000;
  2075. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  2076. !ath5k_hw_is_intr_pending(ah)))
  2077. return IRQ_NONE;
  2078. do {
  2079. /*
  2080. * Figure out the reason(s) for the interrupt. Note
  2081. * that get_isr returns a pseudo-ISR that may include
  2082. * bits we haven't explicitly enabled so we mask the
  2083. * value to insure we only process bits we requested.
  2084. */
  2085. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  2086. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  2087. status, sc->imask);
  2088. status &= sc->imask; /* discard unasked for bits */
  2089. if (unlikely(status & AR5K_INT_FATAL)) {
  2090. /*
  2091. * Fatal errors are unrecoverable.
  2092. * Typically these are caused by DMA errors.
  2093. */
  2094. tasklet_schedule(&sc->restq);
  2095. } else if (unlikely(status & AR5K_INT_RXORN)) {
  2096. tasklet_schedule(&sc->restq);
  2097. } else {
  2098. if (status & AR5K_INT_SWBA) {
  2099. /*
  2100. * Software beacon alert--time to send a beacon.
  2101. * Handle beacon transmission directly; deferring
  2102. * this is too slow to meet timing constraints
  2103. * under load.
  2104. *
  2105. * In IBSS mode we use this interrupt just to
  2106. * keep track of the next TBTT (target beacon
  2107. * transmission time) in order to detect wether
  2108. * automatic TSF updates happened.
  2109. */
  2110. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  2111. /* XXX: only if VEOL suppported */
  2112. u64 tsf = ath5k_hw_get_tsf64(ah);
  2113. sc->nexttbtt += sc->bintval;
  2114. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  2115. "SWBA nexttbtt: %x hw_tu: %x "
  2116. "TSF: %llx\n",
  2117. sc->nexttbtt,
  2118. TSF_TO_TU(tsf),
  2119. (unsigned long long) tsf);
  2120. } else {
  2121. spin_lock(&sc->block);
  2122. ath5k_beacon_send(sc);
  2123. spin_unlock(&sc->block);
  2124. }
  2125. }
  2126. if (status & AR5K_INT_RXEOL) {
  2127. /*
  2128. * NB: the hardware should re-read the link when
  2129. * RXE bit is written, but it doesn't work at
  2130. * least on older hardware revs.
  2131. */
  2132. sc->rxlink = NULL;
  2133. }
  2134. if (status & AR5K_INT_TXURN) {
  2135. /* bump tx trigger level */
  2136. ath5k_hw_update_tx_triglevel(ah, true);
  2137. }
  2138. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  2139. tasklet_schedule(&sc->rxtq);
  2140. if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
  2141. | AR5K_INT_TXERR | AR5K_INT_TXEOL))
  2142. tasklet_schedule(&sc->txtq);
  2143. if (status & AR5K_INT_BMISS) {
  2144. }
  2145. if (status & AR5K_INT_MIB) {
  2146. /*
  2147. * These stats are also used for ANI i think
  2148. * so how about updating them more often ?
  2149. */
  2150. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2151. }
  2152. }
  2153. } while (ath5k_hw_is_intr_pending(ah) && counter-- > 0);
  2154. if (unlikely(!counter))
  2155. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2156. return IRQ_HANDLED;
  2157. }
  2158. static void
  2159. ath5k_tasklet_reset(unsigned long data)
  2160. {
  2161. struct ath5k_softc *sc = (void *)data;
  2162. ath5k_reset_wake(sc);
  2163. }
  2164. /*
  2165. * Periodically recalibrate the PHY to account
  2166. * for temperature/environment changes.
  2167. */
  2168. static void
  2169. ath5k_calibrate(unsigned long data)
  2170. {
  2171. struct ath5k_softc *sc = (void *)data;
  2172. struct ath5k_hw *ah = sc->ah;
  2173. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2174. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2175. sc->curchan->hw_value);
  2176. if (ath5k_hw_get_rf_gain(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2177. /*
  2178. * Rfgain is out of bounds, reset the chip
  2179. * to load new gain values.
  2180. */
  2181. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2182. ath5k_reset_wake(sc);
  2183. }
  2184. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2185. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2186. ieee80211_frequency_to_channel(
  2187. sc->curchan->center_freq));
  2188. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2189. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2190. }
  2191. /***************\
  2192. * LED functions *
  2193. \***************/
  2194. static void
  2195. ath5k_led_enable(struct ath5k_softc *sc)
  2196. {
  2197. if (test_bit(ATH_STAT_LEDSOFT, sc->status)) {
  2198. ath5k_hw_set_gpio_output(sc->ah, sc->led_pin);
  2199. ath5k_led_off(sc);
  2200. }
  2201. }
  2202. static void
  2203. ath5k_led_on(struct ath5k_softc *sc)
  2204. {
  2205. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2206. return;
  2207. ath5k_hw_set_gpio(sc->ah, sc->led_pin, sc->led_on);
  2208. }
  2209. static void
  2210. ath5k_led_off(struct ath5k_softc *sc)
  2211. {
  2212. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2213. return;
  2214. ath5k_hw_set_gpio(sc->ah, sc->led_pin, !sc->led_on);
  2215. }
  2216. static void
  2217. ath5k_led_brightness_set(struct led_classdev *led_dev,
  2218. enum led_brightness brightness)
  2219. {
  2220. struct ath5k_led *led = container_of(led_dev, struct ath5k_led,
  2221. led_dev);
  2222. if (brightness == LED_OFF)
  2223. ath5k_led_off(led->sc);
  2224. else
  2225. ath5k_led_on(led->sc);
  2226. }
  2227. static int
  2228. ath5k_register_led(struct ath5k_softc *sc, struct ath5k_led *led,
  2229. const char *name, char *trigger)
  2230. {
  2231. int err;
  2232. led->sc = sc;
  2233. strncpy(led->name, name, sizeof(led->name));
  2234. led->led_dev.name = led->name;
  2235. led->led_dev.default_trigger = trigger;
  2236. led->led_dev.brightness_set = ath5k_led_brightness_set;
  2237. err = led_classdev_register(&sc->pdev->dev, &led->led_dev);
  2238. if (err) {
  2239. ATH5K_WARN(sc, "could not register LED %s\n", name);
  2240. led->sc = NULL;
  2241. }
  2242. return err;
  2243. }
  2244. static void
  2245. ath5k_unregister_led(struct ath5k_led *led)
  2246. {
  2247. if (!led->sc)
  2248. return;
  2249. led_classdev_unregister(&led->led_dev);
  2250. ath5k_led_off(led->sc);
  2251. led->sc = NULL;
  2252. }
  2253. static void
  2254. ath5k_unregister_leds(struct ath5k_softc *sc)
  2255. {
  2256. ath5k_unregister_led(&sc->rx_led);
  2257. ath5k_unregister_led(&sc->tx_led);
  2258. }
  2259. static int
  2260. ath5k_init_leds(struct ath5k_softc *sc)
  2261. {
  2262. int ret = 0;
  2263. struct ieee80211_hw *hw = sc->hw;
  2264. struct pci_dev *pdev = sc->pdev;
  2265. char name[ATH5K_LED_MAX_NAME_LEN + 1];
  2266. /*
  2267. * Auto-enable soft led processing for IBM cards and for
  2268. * 5211 minipci cards.
  2269. */
  2270. if (pdev->device == PCI_DEVICE_ID_ATHEROS_AR5212_IBM ||
  2271. pdev->device == PCI_DEVICE_ID_ATHEROS_AR5211) {
  2272. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2273. sc->led_pin = 0;
  2274. sc->led_on = 0; /* active low */
  2275. }
  2276. /* Enable softled on PIN1 on HP Compaq nc6xx, nc4000 & nx5000 laptops */
  2277. if (pdev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ) {
  2278. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2279. sc->led_pin = 1;
  2280. sc->led_on = 1; /* active high */
  2281. }
  2282. /*
  2283. * Pin 3 on Foxconn chips used in Acer Aspire One (0x105b:e008) and
  2284. * in emachines notebooks with AMBIT subsystem.
  2285. */
  2286. if (pdev->subsystem_vendor == PCI_VENDOR_ID_FOXCONN ||
  2287. pdev->subsystem_vendor == PCI_VENDOR_ID_AMBIT) {
  2288. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  2289. sc->led_pin = 3;
  2290. sc->led_on = 0; /* active low */
  2291. }
  2292. if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
  2293. goto out;
  2294. ath5k_led_enable(sc);
  2295. snprintf(name, sizeof(name), "ath5k-%s::rx", wiphy_name(hw->wiphy));
  2296. ret = ath5k_register_led(sc, &sc->rx_led, name,
  2297. ieee80211_get_rx_led_name(hw));
  2298. if (ret)
  2299. goto out;
  2300. snprintf(name, sizeof(name), "ath5k-%s::tx", wiphy_name(hw->wiphy));
  2301. ret = ath5k_register_led(sc, &sc->tx_led, name,
  2302. ieee80211_get_tx_led_name(hw));
  2303. out:
  2304. return ret;
  2305. }
  2306. /********************\
  2307. * Mac80211 functions *
  2308. \********************/
  2309. static int
  2310. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2311. {
  2312. struct ath5k_softc *sc = hw->priv;
  2313. struct ath5k_buf *bf;
  2314. unsigned long flags;
  2315. int hdrlen;
  2316. int padsize;
  2317. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2318. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2319. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2320. /*
  2321. * the hardware expects the header padded to 4 byte boundaries
  2322. * if this is not the case we add the padding after the header
  2323. */
  2324. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  2325. padsize = ath5k_pad_size(hdrlen);
  2326. if (padsize) {
  2327. if (skb_headroom(skb) < padsize) {
  2328. ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
  2329. " headroom to pad %d\n", hdrlen, padsize);
  2330. return NETDEV_TX_BUSY;
  2331. }
  2332. skb_push(skb, padsize);
  2333. memmove(skb->data, skb->data+padsize, hdrlen);
  2334. }
  2335. spin_lock_irqsave(&sc->txbuflock, flags);
  2336. if (list_empty(&sc->txbuf)) {
  2337. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2338. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2339. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  2340. return NETDEV_TX_BUSY;
  2341. }
  2342. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2343. list_del(&bf->list);
  2344. sc->txbuf_len--;
  2345. if (list_empty(&sc->txbuf))
  2346. ieee80211_stop_queues(hw);
  2347. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2348. bf->skb = skb;
  2349. if (ath5k_txbuf_setup(sc, bf)) {
  2350. bf->skb = NULL;
  2351. spin_lock_irqsave(&sc->txbuflock, flags);
  2352. list_add_tail(&bf->list, &sc->txbuf);
  2353. sc->txbuf_len++;
  2354. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2355. dev_kfree_skb_any(skb);
  2356. return NETDEV_TX_OK;
  2357. }
  2358. return NETDEV_TX_OK;
  2359. }
  2360. static int
  2361. ath5k_reset(struct ath5k_softc *sc, bool stop, bool change_channel)
  2362. {
  2363. struct ath5k_hw *ah = sc->ah;
  2364. int ret;
  2365. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2366. if (stop) {
  2367. ath5k_hw_set_imr(ah, 0);
  2368. ath5k_txq_cleanup(sc);
  2369. ath5k_rx_stop(sc);
  2370. }
  2371. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
  2372. if (ret) {
  2373. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2374. goto err;
  2375. }
  2376. /*
  2377. * This is needed only to setup initial state
  2378. * but it's best done after a reset.
  2379. */
  2380. ath5k_hw_set_txpower_limit(sc->ah, 0);
  2381. ret = ath5k_rx_start(sc);
  2382. if (ret) {
  2383. ATH5K_ERR(sc, "can't start recv logic\n");
  2384. goto err;
  2385. }
  2386. /*
  2387. * Change channels and update the h/w rate map if we're switching;
  2388. * e.g. 11a to 11b/g.
  2389. *
  2390. * We may be doing a reset in response to an ioctl that changes the
  2391. * channel so update any state that might change as a result.
  2392. *
  2393. * XXX needed?
  2394. */
  2395. /* ath5k_chan_change(sc, c); */
  2396. ath5k_beacon_config(sc);
  2397. /* intrs are enabled by ath5k_beacon_config */
  2398. return 0;
  2399. err:
  2400. return ret;
  2401. }
  2402. static int
  2403. ath5k_reset_wake(struct ath5k_softc *sc)
  2404. {
  2405. int ret;
  2406. ret = ath5k_reset(sc, true, true);
  2407. if (!ret)
  2408. ieee80211_wake_queues(sc->hw);
  2409. return ret;
  2410. }
  2411. static int ath5k_start(struct ieee80211_hw *hw)
  2412. {
  2413. return ath5k_init(hw->priv);
  2414. }
  2415. static void ath5k_stop(struct ieee80211_hw *hw)
  2416. {
  2417. ath5k_stop_hw(hw->priv);
  2418. }
  2419. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2420. struct ieee80211_if_init_conf *conf)
  2421. {
  2422. struct ath5k_softc *sc = hw->priv;
  2423. int ret;
  2424. mutex_lock(&sc->lock);
  2425. if (sc->vif) {
  2426. ret = 0;
  2427. goto end;
  2428. }
  2429. sc->vif = conf->vif;
  2430. switch (conf->type) {
  2431. case NL80211_IFTYPE_AP:
  2432. case NL80211_IFTYPE_STATION:
  2433. case NL80211_IFTYPE_ADHOC:
  2434. case NL80211_IFTYPE_MESH_POINT:
  2435. case NL80211_IFTYPE_MONITOR:
  2436. sc->opmode = conf->type;
  2437. break;
  2438. default:
  2439. ret = -EOPNOTSUPP;
  2440. goto end;
  2441. }
  2442. /* Set to a reasonable value. Note that this will
  2443. * be set to mac80211's value at ath5k_config(). */
  2444. sc->bintval = 1000;
  2445. ath5k_hw_set_lladdr(sc->ah, conf->mac_addr);
  2446. ret = 0;
  2447. end:
  2448. mutex_unlock(&sc->lock);
  2449. return ret;
  2450. }
  2451. static void
  2452. ath5k_remove_interface(struct ieee80211_hw *hw,
  2453. struct ieee80211_if_init_conf *conf)
  2454. {
  2455. struct ath5k_softc *sc = hw->priv;
  2456. u8 mac[ETH_ALEN] = {};
  2457. mutex_lock(&sc->lock);
  2458. if (sc->vif != conf->vif)
  2459. goto end;
  2460. ath5k_hw_set_lladdr(sc->ah, mac);
  2461. sc->vif = NULL;
  2462. end:
  2463. mutex_unlock(&sc->lock);
  2464. }
  2465. /*
  2466. * TODO: Phy disable/diversity etc
  2467. */
  2468. static int
  2469. ath5k_config(struct ieee80211_hw *hw, u32 changed)
  2470. {
  2471. struct ath5k_softc *sc = hw->priv;
  2472. struct ieee80211_conf *conf = &hw->conf;
  2473. sc->bintval = conf->beacon_int;
  2474. sc->power_level = conf->power_level;
  2475. return ath5k_chan_set(sc, conf->channel);
  2476. }
  2477. static int
  2478. ath5k_config_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  2479. struct ieee80211_if_conf *conf)
  2480. {
  2481. struct ath5k_softc *sc = hw->priv;
  2482. struct ath5k_hw *ah = sc->ah;
  2483. int ret;
  2484. mutex_lock(&sc->lock);
  2485. if (sc->vif != vif) {
  2486. ret = -EIO;
  2487. goto unlock;
  2488. }
  2489. if (conf->changed & IEEE80211_IFCC_BSSID && conf->bssid) {
  2490. /* Cache for later use during resets */
  2491. memcpy(ah->ah_bssid, conf->bssid, ETH_ALEN);
  2492. /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
  2493. * a clean way of letting us retrieve this yet. */
  2494. ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
  2495. mmiowb();
  2496. }
  2497. if (conf->changed & IEEE80211_IFCC_BEACON &&
  2498. (vif->type == NL80211_IFTYPE_ADHOC ||
  2499. vif->type == NL80211_IFTYPE_MESH_POINT ||
  2500. vif->type == NL80211_IFTYPE_AP)) {
  2501. struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
  2502. if (!beacon) {
  2503. ret = -ENOMEM;
  2504. goto unlock;
  2505. }
  2506. ath5k_beacon_update(sc, beacon);
  2507. }
  2508. mutex_unlock(&sc->lock);
  2509. return ath5k_reset_wake(sc);
  2510. unlock:
  2511. mutex_unlock(&sc->lock);
  2512. return ret;
  2513. }
  2514. #define SUPPORTED_FIF_FLAGS \
  2515. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2516. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2517. FIF_BCN_PRBRESP_PROMISC
  2518. /*
  2519. * o always accept unicast, broadcast, and multicast traffic
  2520. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2521. * says it should be
  2522. * o maintain current state of phy ofdm or phy cck error reception.
  2523. * If the hardware detects any of these type of errors then
  2524. * ath5k_hw_get_rx_filter() will pass to us the respective
  2525. * hardware filters to be able to receive these type of frames.
  2526. * o probe request frames are accepted only when operating in
  2527. * hostap, adhoc, or monitor modes
  2528. * o enable promiscuous mode according to the interface state
  2529. * o accept beacons:
  2530. * - when operating in adhoc mode so the 802.11 layer creates
  2531. * node table entries for peers,
  2532. * - when operating in station mode for collecting rssi data when
  2533. * the station is otherwise quiet, or
  2534. * - when scanning
  2535. */
  2536. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2537. unsigned int changed_flags,
  2538. unsigned int *new_flags,
  2539. int mc_count, struct dev_mc_list *mclist)
  2540. {
  2541. struct ath5k_softc *sc = hw->priv;
  2542. struct ath5k_hw *ah = sc->ah;
  2543. u32 mfilt[2], val, rfilt;
  2544. u8 pos;
  2545. int i;
  2546. mfilt[0] = 0;
  2547. mfilt[1] = 0;
  2548. /* Only deal with supported flags */
  2549. changed_flags &= SUPPORTED_FIF_FLAGS;
  2550. *new_flags &= SUPPORTED_FIF_FLAGS;
  2551. /* If HW detects any phy or radar errors, leave those filters on.
  2552. * Also, always enable Unicast, Broadcasts and Multicast
  2553. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2554. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2555. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2556. AR5K_RX_FILTER_MCAST);
  2557. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2558. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2559. rfilt |= AR5K_RX_FILTER_PROM;
  2560. __set_bit(ATH_STAT_PROMISC, sc->status);
  2561. } else {
  2562. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2563. }
  2564. }
  2565. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2566. if (*new_flags & FIF_ALLMULTI) {
  2567. mfilt[0] = ~0;
  2568. mfilt[1] = ~0;
  2569. } else {
  2570. for (i = 0; i < mc_count; i++) {
  2571. if (!mclist)
  2572. break;
  2573. /* calculate XOR of eight 6-bit values */
  2574. val = get_unaligned_le32(mclist->dmi_addr + 0);
  2575. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2576. val = get_unaligned_le32(mclist->dmi_addr + 3);
  2577. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2578. pos &= 0x3f;
  2579. mfilt[pos / 32] |= (1 << (pos % 32));
  2580. /* XXX: we might be able to just do this instead,
  2581. * but not sure, needs testing, if we do use this we'd
  2582. * neet to inform below to not reset the mcast */
  2583. /* ath5k_hw_set_mcast_filterindex(ah,
  2584. * mclist->dmi_addr[5]); */
  2585. mclist = mclist->next;
  2586. }
  2587. }
  2588. /* This is the best we can do */
  2589. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2590. rfilt |= AR5K_RX_FILTER_PHYERR;
  2591. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2592. * and probes for any BSSID, this needs testing */
  2593. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2594. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2595. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2596. * set we should only pass on control frames for this
  2597. * station. This needs testing. I believe right now this
  2598. * enables *all* control frames, which is OK.. but
  2599. * but we should see if we can improve on granularity */
  2600. if (*new_flags & FIF_CONTROL)
  2601. rfilt |= AR5K_RX_FILTER_CONTROL;
  2602. /* Additional settings per mode -- this is per ath5k */
  2603. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2604. if (sc->opmode == NL80211_IFTYPE_MONITOR)
  2605. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2606. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2607. if (sc->opmode != NL80211_IFTYPE_STATION)
  2608. rfilt |= AR5K_RX_FILTER_PROBEREQ;
  2609. if (sc->opmode != NL80211_IFTYPE_AP &&
  2610. sc->opmode != NL80211_IFTYPE_MESH_POINT &&
  2611. test_bit(ATH_STAT_PROMISC, sc->status))
  2612. rfilt |= AR5K_RX_FILTER_PROM;
  2613. if ((sc->opmode == NL80211_IFTYPE_STATION && sc->assoc) ||
  2614. sc->opmode == NL80211_IFTYPE_ADHOC ||
  2615. sc->opmode == NL80211_IFTYPE_AP)
  2616. rfilt |= AR5K_RX_FILTER_BEACON;
  2617. if (sc->opmode == NL80211_IFTYPE_MESH_POINT)
  2618. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2619. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2620. /* Set filters */
  2621. ath5k_hw_set_rx_filter(ah, rfilt);
  2622. /* Set multicast bits */
  2623. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2624. /* Set the cached hw filter flags, this will alter actually
  2625. * be set in HW */
  2626. sc->filter_flags = rfilt;
  2627. }
  2628. static int
  2629. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2630. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  2631. struct ieee80211_key_conf *key)
  2632. {
  2633. struct ath5k_softc *sc = hw->priv;
  2634. int ret = 0;
  2635. if (modparam_nohwcrypt)
  2636. return -EOPNOTSUPP;
  2637. switch (key->alg) {
  2638. case ALG_WEP:
  2639. case ALG_TKIP:
  2640. break;
  2641. case ALG_CCMP:
  2642. return -EOPNOTSUPP;
  2643. default:
  2644. WARN_ON(1);
  2645. return -EINVAL;
  2646. }
  2647. mutex_lock(&sc->lock);
  2648. switch (cmd) {
  2649. case SET_KEY:
  2650. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
  2651. sta ? sta->addr : NULL);
  2652. if (ret) {
  2653. ATH5K_ERR(sc, "can't set the key\n");
  2654. goto unlock;
  2655. }
  2656. __set_bit(key->keyidx, sc->keymap);
  2657. key->hw_key_idx = key->keyidx;
  2658. key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
  2659. IEEE80211_KEY_FLAG_GENERATE_MMIC);
  2660. break;
  2661. case DISABLE_KEY:
  2662. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2663. __clear_bit(key->keyidx, sc->keymap);
  2664. break;
  2665. default:
  2666. ret = -EINVAL;
  2667. goto unlock;
  2668. }
  2669. unlock:
  2670. mmiowb();
  2671. mutex_unlock(&sc->lock);
  2672. return ret;
  2673. }
  2674. static int
  2675. ath5k_get_stats(struct ieee80211_hw *hw,
  2676. struct ieee80211_low_level_stats *stats)
  2677. {
  2678. struct ath5k_softc *sc = hw->priv;
  2679. struct ath5k_hw *ah = sc->ah;
  2680. /* Force update */
  2681. ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
  2682. memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
  2683. return 0;
  2684. }
  2685. static int
  2686. ath5k_get_tx_stats(struct ieee80211_hw *hw,
  2687. struct ieee80211_tx_queue_stats *stats)
  2688. {
  2689. struct ath5k_softc *sc = hw->priv;
  2690. memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
  2691. return 0;
  2692. }
  2693. static u64
  2694. ath5k_get_tsf(struct ieee80211_hw *hw)
  2695. {
  2696. struct ath5k_softc *sc = hw->priv;
  2697. return ath5k_hw_get_tsf64(sc->ah);
  2698. }
  2699. static void
  2700. ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  2701. {
  2702. struct ath5k_softc *sc = hw->priv;
  2703. ath5k_hw_set_tsf64(sc->ah, tsf);
  2704. }
  2705. static void
  2706. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2707. {
  2708. struct ath5k_softc *sc = hw->priv;
  2709. /*
  2710. * in IBSS mode we need to update the beacon timers too.
  2711. * this will also reset the TSF if we call it with 0
  2712. */
  2713. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2714. ath5k_beacon_update_timers(sc, 0);
  2715. else
  2716. ath5k_hw_reset_tsf(sc->ah);
  2717. }
  2718. static int
  2719. ath5k_beacon_update(struct ath5k_softc *sc, struct sk_buff *skb)
  2720. {
  2721. unsigned long flags;
  2722. int ret;
  2723. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2724. spin_lock_irqsave(&sc->block, flags);
  2725. ath5k_txbuf_free(sc, sc->bbuf);
  2726. sc->bbuf->skb = skb;
  2727. ret = ath5k_beacon_setup(sc, sc->bbuf);
  2728. if (ret)
  2729. sc->bbuf->skb = NULL;
  2730. spin_unlock_irqrestore(&sc->block, flags);
  2731. if (!ret) {
  2732. ath5k_beacon_config(sc);
  2733. mmiowb();
  2734. }
  2735. return ret;
  2736. }
  2737. static void
  2738. set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2739. {
  2740. struct ath5k_softc *sc = hw->priv;
  2741. struct ath5k_hw *ah = sc->ah;
  2742. u32 rfilt;
  2743. rfilt = ath5k_hw_get_rx_filter(ah);
  2744. if (enable)
  2745. rfilt |= AR5K_RX_FILTER_BEACON;
  2746. else
  2747. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2748. ath5k_hw_set_rx_filter(ah, rfilt);
  2749. sc->filter_flags = rfilt;
  2750. }
  2751. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  2752. struct ieee80211_vif *vif,
  2753. struct ieee80211_bss_conf *bss_conf,
  2754. u32 changes)
  2755. {
  2756. struct ath5k_softc *sc = hw->priv;
  2757. if (changes & BSS_CHANGED_ASSOC) {
  2758. mutex_lock(&sc->lock);
  2759. sc->assoc = bss_conf->assoc;
  2760. if (sc->opmode == NL80211_IFTYPE_STATION)
  2761. set_beacon_filter(hw, sc->assoc);
  2762. mutex_unlock(&sc->lock);
  2763. }
  2764. }