vmwgfx_drv.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include <linux/module.h>
  28. #include "drmP.h"
  29. #include "vmwgfx_drv.h"
  30. #include "ttm/ttm_placement.h"
  31. #include "ttm/ttm_bo_driver.h"
  32. #include "ttm/ttm_object.h"
  33. #include "ttm/ttm_module.h"
  34. #define VMWGFX_DRIVER_NAME "vmwgfx"
  35. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  36. #define VMWGFX_CHIP_SVGAII 0
  37. #define VMW_FB_RESERVATION 0
  38. #define VMW_MIN_INITIAL_WIDTH 800
  39. #define VMW_MIN_INITIAL_HEIGHT 600
  40. /**
  41. * Fully encoded drm commands. Might move to vmw_drm.h
  42. */
  43. #define DRM_IOCTL_VMW_GET_PARAM \
  44. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  45. struct drm_vmw_getparam_arg)
  46. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  47. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  48. union drm_vmw_alloc_dmabuf_arg)
  49. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  50. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  51. struct drm_vmw_unref_dmabuf_arg)
  52. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  53. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  54. struct drm_vmw_cursor_bypass_arg)
  55. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  56. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  57. struct drm_vmw_control_stream_arg)
  58. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  59. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  60. struct drm_vmw_stream_arg)
  61. #define DRM_IOCTL_VMW_UNREF_STREAM \
  62. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  63. struct drm_vmw_stream_arg)
  64. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  65. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  66. struct drm_vmw_context_arg)
  67. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  68. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  69. struct drm_vmw_context_arg)
  70. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  71. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  72. union drm_vmw_surface_create_arg)
  73. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  74. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  75. struct drm_vmw_surface_arg)
  76. #define DRM_IOCTL_VMW_REF_SURFACE \
  77. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  78. union drm_vmw_surface_reference_arg)
  79. #define DRM_IOCTL_VMW_EXECBUF \
  80. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  81. struct drm_vmw_execbuf_arg)
  82. #define DRM_IOCTL_VMW_GET_3D_CAP \
  83. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
  84. struct drm_vmw_get_3d_cap_arg)
  85. #define DRM_IOCTL_VMW_FENCE_WAIT \
  86. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  87. struct drm_vmw_fence_wait_arg)
  88. #define DRM_IOCTL_VMW_FENCE_SIGNALED \
  89. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
  90. struct drm_vmw_fence_signaled_arg)
  91. #define DRM_IOCTL_VMW_FENCE_UNREF \
  92. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
  93. struct drm_vmw_fence_arg)
  94. #define DRM_IOCTL_VMW_FENCE_EVENT \
  95. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \
  96. struct drm_vmw_fence_event_arg)
  97. #define DRM_IOCTL_VMW_PRESENT \
  98. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
  99. struct drm_vmw_present_arg)
  100. #define DRM_IOCTL_VMW_PRESENT_READBACK \
  101. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
  102. struct drm_vmw_present_readback_arg)
  103. #define DRM_IOCTL_VMW_UPDATE_LAYOUT \
  104. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
  105. struct drm_vmw_update_layout_arg)
  106. /**
  107. * The core DRM version of this macro doesn't account for
  108. * DRM_COMMAND_BASE.
  109. */
  110. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  111. [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_##ioctl, flags, func, DRM_IOCTL_##ioctl}
  112. /**
  113. * Ioctl definitions.
  114. */
  115. static struct drm_ioctl_desc vmw_ioctls[] = {
  116. VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
  117. DRM_AUTH | DRM_UNLOCKED),
  118. VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
  119. DRM_AUTH | DRM_UNLOCKED),
  120. VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
  121. DRM_AUTH | DRM_UNLOCKED),
  122. VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
  123. vmw_kms_cursor_bypass_ioctl,
  124. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  125. VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  126. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  127. VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  128. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  129. VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  130. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  131. VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  132. DRM_AUTH | DRM_UNLOCKED),
  133. VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  134. DRM_AUTH | DRM_UNLOCKED),
  135. VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  136. DRM_AUTH | DRM_UNLOCKED),
  137. VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  138. DRM_AUTH | DRM_UNLOCKED),
  139. VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  140. DRM_AUTH | DRM_UNLOCKED),
  141. VMW_IOCTL_DEF(VMW_EXECBUF, vmw_execbuf_ioctl,
  142. DRM_AUTH | DRM_UNLOCKED),
  143. VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
  144. DRM_AUTH | DRM_UNLOCKED),
  145. VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
  146. vmw_fence_obj_signaled_ioctl,
  147. DRM_AUTH | DRM_UNLOCKED),
  148. VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
  149. DRM_AUTH | DRM_UNLOCKED),
  150. VMW_IOCTL_DEF(VMW_FENCE_EVENT,
  151. vmw_fence_event_ioctl,
  152. DRM_AUTH | DRM_UNLOCKED),
  153. VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
  154. DRM_AUTH | DRM_UNLOCKED),
  155. /* these allow direct access to the framebuffers mark as master only */
  156. VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
  157. DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
  158. VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
  159. vmw_present_readback_ioctl,
  160. DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
  161. VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT,
  162. vmw_kms_update_layout_ioctl,
  163. DRM_MASTER | DRM_UNLOCKED),
  164. };
  165. static struct pci_device_id vmw_pci_id_list[] = {
  166. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  167. {0, 0, 0}
  168. };
  169. static int enable_fbdev;
  170. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  171. static void vmw_master_init(struct vmw_master *);
  172. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  173. void *ptr);
  174. MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
  175. module_param_named(enable_fbdev, enable_fbdev, int, 0600);
  176. static void vmw_print_capabilities(uint32_t capabilities)
  177. {
  178. DRM_INFO("Capabilities:\n");
  179. if (capabilities & SVGA_CAP_RECT_COPY)
  180. DRM_INFO(" Rect copy.\n");
  181. if (capabilities & SVGA_CAP_CURSOR)
  182. DRM_INFO(" Cursor.\n");
  183. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  184. DRM_INFO(" Cursor bypass.\n");
  185. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  186. DRM_INFO(" Cursor bypass 2.\n");
  187. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  188. DRM_INFO(" 8bit emulation.\n");
  189. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  190. DRM_INFO(" Alpha cursor.\n");
  191. if (capabilities & SVGA_CAP_3D)
  192. DRM_INFO(" 3D.\n");
  193. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  194. DRM_INFO(" Extended Fifo.\n");
  195. if (capabilities & SVGA_CAP_MULTIMON)
  196. DRM_INFO(" Multimon.\n");
  197. if (capabilities & SVGA_CAP_PITCHLOCK)
  198. DRM_INFO(" Pitchlock.\n");
  199. if (capabilities & SVGA_CAP_IRQMASK)
  200. DRM_INFO(" Irq mask.\n");
  201. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  202. DRM_INFO(" Display Topology.\n");
  203. if (capabilities & SVGA_CAP_GMR)
  204. DRM_INFO(" GMR.\n");
  205. if (capabilities & SVGA_CAP_TRACES)
  206. DRM_INFO(" Traces.\n");
  207. if (capabilities & SVGA_CAP_GMR2)
  208. DRM_INFO(" GMR2.\n");
  209. if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
  210. DRM_INFO(" Screen Object 2.\n");
  211. }
  212. /**
  213. * vmw_execbuf_prepare_dummy_query - Initialize a query result structure at
  214. * the start of a buffer object.
  215. *
  216. * @dev_priv: The device private structure.
  217. *
  218. * This function will idle the buffer using an uninterruptible wait, then
  219. * map the first page and initialize a pending occlusion query result structure,
  220. * Finally it will unmap the buffer.
  221. *
  222. * TODO: Since we're only mapping a single page, we should optimize the map
  223. * to use kmap_atomic / iomap_atomic.
  224. */
  225. static void vmw_dummy_query_bo_prepare(struct vmw_private *dev_priv)
  226. {
  227. struct ttm_bo_kmap_obj map;
  228. volatile SVGA3dQueryResult *result;
  229. bool dummy;
  230. int ret;
  231. struct ttm_bo_device *bdev = &dev_priv->bdev;
  232. struct ttm_buffer_object *bo = dev_priv->dummy_query_bo;
  233. ttm_bo_reserve(bo, false, false, false, 0);
  234. spin_lock(&bdev->fence_lock);
  235. ret = ttm_bo_wait(bo, false, false, false);
  236. spin_unlock(&bdev->fence_lock);
  237. if (unlikely(ret != 0))
  238. (void) vmw_fallback_wait(dev_priv, false, true, 0, false,
  239. 10*HZ);
  240. ret = ttm_bo_kmap(bo, 0, 1, &map);
  241. if (likely(ret == 0)) {
  242. result = ttm_kmap_obj_virtual(&map, &dummy);
  243. result->totalSize = sizeof(*result);
  244. result->state = SVGA3D_QUERYSTATE_PENDING;
  245. result->result32 = 0xff;
  246. ttm_bo_kunmap(&map);
  247. } else
  248. DRM_ERROR("Dummy query buffer map failed.\n");
  249. ttm_bo_unreserve(bo);
  250. }
  251. /**
  252. * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
  253. *
  254. * @dev_priv: A device private structure.
  255. *
  256. * This function creates a small buffer object that holds the query
  257. * result for dummy queries emitted as query barriers.
  258. * No interruptible waits are done within this function.
  259. *
  260. * Returns an error if bo creation fails.
  261. */
  262. static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
  263. {
  264. return ttm_bo_create(&dev_priv->bdev,
  265. PAGE_SIZE,
  266. ttm_bo_type_device,
  267. &vmw_vram_sys_placement,
  268. 0, 0, false, NULL,
  269. &dev_priv->dummy_query_bo);
  270. }
  271. static int vmw_request_device(struct vmw_private *dev_priv)
  272. {
  273. int ret;
  274. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  275. if (unlikely(ret != 0)) {
  276. DRM_ERROR("Unable to initialize FIFO.\n");
  277. return ret;
  278. }
  279. vmw_fence_fifo_up(dev_priv->fman);
  280. ret = vmw_dummy_query_bo_create(dev_priv);
  281. if (unlikely(ret != 0))
  282. goto out_no_query_bo;
  283. vmw_dummy_query_bo_prepare(dev_priv);
  284. return 0;
  285. out_no_query_bo:
  286. vmw_fence_fifo_down(dev_priv->fman);
  287. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  288. return ret;
  289. }
  290. static void vmw_release_device(struct vmw_private *dev_priv)
  291. {
  292. /*
  293. * Previous destructions should've released
  294. * the pinned bo.
  295. */
  296. BUG_ON(dev_priv->pinned_bo != NULL);
  297. ttm_bo_unref(&dev_priv->dummy_query_bo);
  298. vmw_fence_fifo_down(dev_priv->fman);
  299. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  300. }
  301. /**
  302. * Increase the 3d resource refcount.
  303. * If the count was prevously zero, initialize the fifo, switching to svga
  304. * mode. Note that the master holds a ref as well, and may request an
  305. * explicit switch to svga mode if fb is not running, using @unhide_svga.
  306. */
  307. int vmw_3d_resource_inc(struct vmw_private *dev_priv,
  308. bool unhide_svga)
  309. {
  310. int ret = 0;
  311. mutex_lock(&dev_priv->release_mutex);
  312. if (unlikely(dev_priv->num_3d_resources++ == 0)) {
  313. ret = vmw_request_device(dev_priv);
  314. if (unlikely(ret != 0))
  315. --dev_priv->num_3d_resources;
  316. } else if (unhide_svga) {
  317. mutex_lock(&dev_priv->hw_mutex);
  318. vmw_write(dev_priv, SVGA_REG_ENABLE,
  319. vmw_read(dev_priv, SVGA_REG_ENABLE) &
  320. ~SVGA_REG_ENABLE_HIDE);
  321. mutex_unlock(&dev_priv->hw_mutex);
  322. }
  323. mutex_unlock(&dev_priv->release_mutex);
  324. return ret;
  325. }
  326. /**
  327. * Decrease the 3d resource refcount.
  328. * If the count reaches zero, disable the fifo, switching to vga mode.
  329. * Note that the master holds a refcount as well, and may request an
  330. * explicit switch to vga mode when it releases its refcount to account
  331. * for the situation of an X server vt switch to VGA with 3d resources
  332. * active.
  333. */
  334. void vmw_3d_resource_dec(struct vmw_private *dev_priv,
  335. bool hide_svga)
  336. {
  337. int32_t n3d;
  338. mutex_lock(&dev_priv->release_mutex);
  339. if (unlikely(--dev_priv->num_3d_resources == 0))
  340. vmw_release_device(dev_priv);
  341. else if (hide_svga) {
  342. mutex_lock(&dev_priv->hw_mutex);
  343. vmw_write(dev_priv, SVGA_REG_ENABLE,
  344. vmw_read(dev_priv, SVGA_REG_ENABLE) |
  345. SVGA_REG_ENABLE_HIDE);
  346. mutex_unlock(&dev_priv->hw_mutex);
  347. }
  348. n3d = (int32_t) dev_priv->num_3d_resources;
  349. mutex_unlock(&dev_priv->release_mutex);
  350. BUG_ON(n3d < 0);
  351. }
  352. /**
  353. * Sets the initial_[width|height] fields on the given vmw_private.
  354. *
  355. * It does so by reading SVGA_REG_[WIDTH|HEIGHT] regs and then
  356. * clamping the value to fb_max_[width|height] fields and the
  357. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  358. * If the values appear to be invalid, set them to
  359. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  360. */
  361. static void vmw_get_initial_size(struct vmw_private *dev_priv)
  362. {
  363. uint32_t width;
  364. uint32_t height;
  365. width = vmw_read(dev_priv, SVGA_REG_WIDTH);
  366. height = vmw_read(dev_priv, SVGA_REG_HEIGHT);
  367. width = max_t(uint32_t, width, VMW_MIN_INITIAL_WIDTH);
  368. height = max_t(uint32_t, height, VMW_MIN_INITIAL_HEIGHT);
  369. if (width > dev_priv->fb_max_width ||
  370. height > dev_priv->fb_max_height) {
  371. /*
  372. * This is a host error and shouldn't occur.
  373. */
  374. width = VMW_MIN_INITIAL_WIDTH;
  375. height = VMW_MIN_INITIAL_HEIGHT;
  376. }
  377. dev_priv->initial_width = width;
  378. dev_priv->initial_height = height;
  379. }
  380. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  381. {
  382. struct vmw_private *dev_priv;
  383. int ret;
  384. uint32_t svga_id;
  385. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  386. if (unlikely(dev_priv == NULL)) {
  387. DRM_ERROR("Failed allocating a device private struct.\n");
  388. return -ENOMEM;
  389. }
  390. memset(dev_priv, 0, sizeof(*dev_priv));
  391. pci_set_master(dev->pdev);
  392. dev_priv->dev = dev;
  393. dev_priv->vmw_chipset = chipset;
  394. dev_priv->last_read_seqno = (uint32_t) -100;
  395. mutex_init(&dev_priv->hw_mutex);
  396. mutex_init(&dev_priv->cmdbuf_mutex);
  397. mutex_init(&dev_priv->release_mutex);
  398. rwlock_init(&dev_priv->resource_lock);
  399. idr_init(&dev_priv->context_idr);
  400. idr_init(&dev_priv->surface_idr);
  401. idr_init(&dev_priv->stream_idr);
  402. mutex_init(&dev_priv->init_mutex);
  403. init_waitqueue_head(&dev_priv->fence_queue);
  404. init_waitqueue_head(&dev_priv->fifo_queue);
  405. dev_priv->fence_queue_waiters = 0;
  406. atomic_set(&dev_priv->fifo_queue_waiters, 0);
  407. INIT_LIST_HEAD(&dev_priv->surface_lru);
  408. dev_priv->used_memory_size = 0;
  409. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  410. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  411. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  412. dev_priv->enable_fb = enable_fbdev;
  413. mutex_lock(&dev_priv->hw_mutex);
  414. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  415. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  416. if (svga_id != SVGA_ID_2) {
  417. ret = -ENOSYS;
  418. DRM_ERROR("Unsupported SVGA ID 0x%x\n", svga_id);
  419. mutex_unlock(&dev_priv->hw_mutex);
  420. goto out_err0;
  421. }
  422. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  423. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  424. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  425. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  426. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  427. vmw_get_initial_size(dev_priv);
  428. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  429. dev_priv->max_gmr_descriptors =
  430. vmw_read(dev_priv,
  431. SVGA_REG_GMR_MAX_DESCRIPTOR_LENGTH);
  432. dev_priv->max_gmr_ids =
  433. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  434. }
  435. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  436. dev_priv->max_gmr_pages =
  437. vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
  438. dev_priv->memory_size =
  439. vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
  440. dev_priv->memory_size -= dev_priv->vram_size;
  441. } else {
  442. /*
  443. * An arbitrary limit of 512MiB on surface
  444. * memory. But all HWV8 hardware supports GMR2.
  445. */
  446. dev_priv->memory_size = 512*1024*1024;
  447. }
  448. mutex_unlock(&dev_priv->hw_mutex);
  449. vmw_print_capabilities(dev_priv->capabilities);
  450. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  451. DRM_INFO("Max GMR ids is %u\n",
  452. (unsigned)dev_priv->max_gmr_ids);
  453. DRM_INFO("Max GMR descriptors is %u\n",
  454. (unsigned)dev_priv->max_gmr_descriptors);
  455. }
  456. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  457. DRM_INFO("Max number of GMR pages is %u\n",
  458. (unsigned)dev_priv->max_gmr_pages);
  459. DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
  460. (unsigned)dev_priv->memory_size / 1024);
  461. }
  462. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  463. dev_priv->vram_start, dev_priv->vram_size / 1024);
  464. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  465. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  466. ret = vmw_ttm_global_init(dev_priv);
  467. if (unlikely(ret != 0))
  468. goto out_err0;
  469. vmw_master_init(&dev_priv->fbdev_master);
  470. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  471. dev_priv->active_master = &dev_priv->fbdev_master;
  472. ret = ttm_bo_device_init(&dev_priv->bdev,
  473. dev_priv->bo_global_ref.ref.object,
  474. &vmw_bo_driver, VMWGFX_FILE_PAGE_OFFSET,
  475. false);
  476. if (unlikely(ret != 0)) {
  477. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  478. goto out_err1;
  479. }
  480. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  481. (dev_priv->vram_size >> PAGE_SHIFT));
  482. if (unlikely(ret != 0)) {
  483. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  484. goto out_err2;
  485. }
  486. dev_priv->has_gmr = true;
  487. if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
  488. dev_priv->max_gmr_ids) != 0) {
  489. DRM_INFO("No GMR memory available. "
  490. "Graphics memory resources are very limited.\n");
  491. dev_priv->has_gmr = false;
  492. }
  493. dev_priv->mmio_mtrr = drm_mtrr_add(dev_priv->mmio_start,
  494. dev_priv->mmio_size, DRM_MTRR_WC);
  495. dev_priv->mmio_virt = ioremap_wc(dev_priv->mmio_start,
  496. dev_priv->mmio_size);
  497. if (unlikely(dev_priv->mmio_virt == NULL)) {
  498. ret = -ENOMEM;
  499. DRM_ERROR("Failed mapping MMIO.\n");
  500. goto out_err3;
  501. }
  502. /* Need mmio memory to check for fifo pitchlock cap. */
  503. if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
  504. !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
  505. !vmw_fifo_have_pitchlock(dev_priv)) {
  506. ret = -ENOSYS;
  507. DRM_ERROR("Hardware has no pitchlock\n");
  508. goto out_err4;
  509. }
  510. dev_priv->tdev = ttm_object_device_init
  511. (dev_priv->mem_global_ref.object, 12);
  512. if (unlikely(dev_priv->tdev == NULL)) {
  513. DRM_ERROR("Unable to initialize TTM object management.\n");
  514. ret = -ENOMEM;
  515. goto out_err4;
  516. }
  517. dev->dev_private = dev_priv;
  518. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  519. dev_priv->stealth = (ret != 0);
  520. if (dev_priv->stealth) {
  521. /**
  522. * Request at least the mmio PCI resource.
  523. */
  524. DRM_INFO("It appears like vesafb is loaded. "
  525. "Ignore above error if any.\n");
  526. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  527. if (unlikely(ret != 0)) {
  528. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  529. goto out_no_device;
  530. }
  531. }
  532. dev_priv->fman = vmw_fence_manager_init(dev_priv);
  533. if (unlikely(dev_priv->fman == NULL))
  534. goto out_no_fman;
  535. /* Need to start the fifo to check if we can do screen objects */
  536. ret = vmw_3d_resource_inc(dev_priv, true);
  537. if (unlikely(ret != 0))
  538. goto out_no_fifo;
  539. vmw_kms_save_vga(dev_priv);
  540. /* Start kms and overlay systems, needs fifo. */
  541. ret = vmw_kms_init(dev_priv);
  542. if (unlikely(ret != 0))
  543. goto out_no_kms;
  544. vmw_overlay_init(dev_priv);
  545. /* 3D Depends on Screen Objects being used. */
  546. DRM_INFO("Detected %sdevice 3D availability.\n",
  547. vmw_fifo_have_3d(dev_priv) ?
  548. "" : "no ");
  549. /* We might be done with the fifo now */
  550. if (dev_priv->enable_fb) {
  551. vmw_fb_init(dev_priv);
  552. } else {
  553. vmw_kms_restore_vga(dev_priv);
  554. vmw_3d_resource_dec(dev_priv, true);
  555. }
  556. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  557. ret = drm_irq_install(dev);
  558. if (unlikely(ret != 0)) {
  559. DRM_ERROR("Failed installing irq: %d\n", ret);
  560. goto out_no_irq;
  561. }
  562. }
  563. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  564. register_pm_notifier(&dev_priv->pm_nb);
  565. return 0;
  566. out_no_irq:
  567. if (dev_priv->enable_fb)
  568. vmw_fb_close(dev_priv);
  569. vmw_overlay_close(dev_priv);
  570. vmw_kms_close(dev_priv);
  571. out_no_kms:
  572. /* We still have a 3D resource reference held */
  573. if (dev_priv->enable_fb) {
  574. vmw_kms_restore_vga(dev_priv);
  575. vmw_3d_resource_dec(dev_priv, false);
  576. }
  577. out_no_fifo:
  578. vmw_fence_manager_takedown(dev_priv->fman);
  579. out_no_fman:
  580. if (dev_priv->stealth)
  581. pci_release_region(dev->pdev, 2);
  582. else
  583. pci_release_regions(dev->pdev);
  584. out_no_device:
  585. ttm_object_device_release(&dev_priv->tdev);
  586. out_err4:
  587. iounmap(dev_priv->mmio_virt);
  588. out_err3:
  589. drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
  590. dev_priv->mmio_size, DRM_MTRR_WC);
  591. if (dev_priv->has_gmr)
  592. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  593. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  594. out_err2:
  595. (void)ttm_bo_device_release(&dev_priv->bdev);
  596. out_err1:
  597. vmw_ttm_global_release(dev_priv);
  598. out_err0:
  599. idr_destroy(&dev_priv->surface_idr);
  600. idr_destroy(&dev_priv->context_idr);
  601. idr_destroy(&dev_priv->stream_idr);
  602. kfree(dev_priv);
  603. return ret;
  604. }
  605. static int vmw_driver_unload(struct drm_device *dev)
  606. {
  607. struct vmw_private *dev_priv = vmw_priv(dev);
  608. unregister_pm_notifier(&dev_priv->pm_nb);
  609. if (dev_priv->ctx.cmd_bounce)
  610. vfree(dev_priv->ctx.cmd_bounce);
  611. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  612. drm_irq_uninstall(dev_priv->dev);
  613. if (dev_priv->enable_fb) {
  614. vmw_fb_close(dev_priv);
  615. vmw_kms_restore_vga(dev_priv);
  616. vmw_3d_resource_dec(dev_priv, false);
  617. }
  618. vmw_kms_close(dev_priv);
  619. vmw_overlay_close(dev_priv);
  620. vmw_fence_manager_takedown(dev_priv->fman);
  621. if (dev_priv->stealth)
  622. pci_release_region(dev->pdev, 2);
  623. else
  624. pci_release_regions(dev->pdev);
  625. ttm_object_device_release(&dev_priv->tdev);
  626. iounmap(dev_priv->mmio_virt);
  627. drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
  628. dev_priv->mmio_size, DRM_MTRR_WC);
  629. if (dev_priv->has_gmr)
  630. (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  631. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  632. (void)ttm_bo_device_release(&dev_priv->bdev);
  633. vmw_ttm_global_release(dev_priv);
  634. idr_destroy(&dev_priv->surface_idr);
  635. idr_destroy(&dev_priv->context_idr);
  636. idr_destroy(&dev_priv->stream_idr);
  637. kfree(dev_priv);
  638. return 0;
  639. }
  640. static void vmw_preclose(struct drm_device *dev,
  641. struct drm_file *file_priv)
  642. {
  643. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  644. struct vmw_private *dev_priv = vmw_priv(dev);
  645. vmw_event_fence_fpriv_gone(dev_priv->fman, &vmw_fp->fence_events);
  646. }
  647. static void vmw_postclose(struct drm_device *dev,
  648. struct drm_file *file_priv)
  649. {
  650. struct vmw_fpriv *vmw_fp;
  651. vmw_fp = vmw_fpriv(file_priv);
  652. ttm_object_file_release(&vmw_fp->tfile);
  653. if (vmw_fp->locked_master)
  654. drm_master_put(&vmw_fp->locked_master);
  655. kfree(vmw_fp);
  656. }
  657. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  658. {
  659. struct vmw_private *dev_priv = vmw_priv(dev);
  660. struct vmw_fpriv *vmw_fp;
  661. int ret = -ENOMEM;
  662. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  663. if (unlikely(vmw_fp == NULL))
  664. return ret;
  665. INIT_LIST_HEAD(&vmw_fp->fence_events);
  666. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  667. if (unlikely(vmw_fp->tfile == NULL))
  668. goto out_no_tfile;
  669. file_priv->driver_priv = vmw_fp;
  670. dev_priv->bdev.dev_mapping = dev->dev_mapping;
  671. return 0;
  672. out_no_tfile:
  673. kfree(vmw_fp);
  674. return ret;
  675. }
  676. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  677. unsigned long arg)
  678. {
  679. struct drm_file *file_priv = filp->private_data;
  680. struct drm_device *dev = file_priv->minor->dev;
  681. unsigned int nr = DRM_IOCTL_NR(cmd);
  682. /*
  683. * Do extra checking on driver private ioctls.
  684. */
  685. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  686. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  687. struct drm_ioctl_desc *ioctl =
  688. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  689. if (unlikely(ioctl->cmd_drv != cmd)) {
  690. DRM_ERROR("Invalid command format, ioctl %d\n",
  691. nr - DRM_COMMAND_BASE);
  692. return -EINVAL;
  693. }
  694. }
  695. return drm_ioctl(filp, cmd, arg);
  696. }
  697. static int vmw_firstopen(struct drm_device *dev)
  698. {
  699. struct vmw_private *dev_priv = vmw_priv(dev);
  700. dev_priv->is_opened = true;
  701. return 0;
  702. }
  703. static void vmw_lastclose(struct drm_device *dev)
  704. {
  705. struct vmw_private *dev_priv = vmw_priv(dev);
  706. struct drm_crtc *crtc;
  707. struct drm_mode_set set;
  708. int ret;
  709. /**
  710. * Do nothing on the lastclose call from drm_unload.
  711. */
  712. if (!dev_priv->is_opened)
  713. return;
  714. dev_priv->is_opened = false;
  715. set.x = 0;
  716. set.y = 0;
  717. set.fb = NULL;
  718. set.mode = NULL;
  719. set.connectors = NULL;
  720. set.num_connectors = 0;
  721. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  722. set.crtc = crtc;
  723. ret = crtc->funcs->set_config(&set);
  724. WARN_ON(ret != 0);
  725. }
  726. }
  727. static void vmw_master_init(struct vmw_master *vmaster)
  728. {
  729. ttm_lock_init(&vmaster->lock);
  730. INIT_LIST_HEAD(&vmaster->fb_surf);
  731. mutex_init(&vmaster->fb_surf_mutex);
  732. }
  733. static int vmw_master_create(struct drm_device *dev,
  734. struct drm_master *master)
  735. {
  736. struct vmw_master *vmaster;
  737. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  738. if (unlikely(vmaster == NULL))
  739. return -ENOMEM;
  740. vmw_master_init(vmaster);
  741. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  742. master->driver_priv = vmaster;
  743. return 0;
  744. }
  745. static void vmw_master_destroy(struct drm_device *dev,
  746. struct drm_master *master)
  747. {
  748. struct vmw_master *vmaster = vmw_master(master);
  749. master->driver_priv = NULL;
  750. kfree(vmaster);
  751. }
  752. static int vmw_master_set(struct drm_device *dev,
  753. struct drm_file *file_priv,
  754. bool from_open)
  755. {
  756. struct vmw_private *dev_priv = vmw_priv(dev);
  757. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  758. struct vmw_master *active = dev_priv->active_master;
  759. struct vmw_master *vmaster = vmw_master(file_priv->master);
  760. int ret = 0;
  761. if (!dev_priv->enable_fb) {
  762. ret = vmw_3d_resource_inc(dev_priv, true);
  763. if (unlikely(ret != 0))
  764. return ret;
  765. vmw_kms_save_vga(dev_priv);
  766. mutex_lock(&dev_priv->hw_mutex);
  767. vmw_write(dev_priv, SVGA_REG_TRACES, 0);
  768. mutex_unlock(&dev_priv->hw_mutex);
  769. }
  770. if (active) {
  771. BUG_ON(active != &dev_priv->fbdev_master);
  772. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  773. if (unlikely(ret != 0))
  774. goto out_no_active_lock;
  775. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  776. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  777. if (unlikely(ret != 0)) {
  778. DRM_ERROR("Unable to clean VRAM on "
  779. "master drop.\n");
  780. }
  781. dev_priv->active_master = NULL;
  782. }
  783. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  784. if (!from_open) {
  785. ttm_vt_unlock(&vmaster->lock);
  786. BUG_ON(vmw_fp->locked_master != file_priv->master);
  787. drm_master_put(&vmw_fp->locked_master);
  788. }
  789. dev_priv->active_master = vmaster;
  790. return 0;
  791. out_no_active_lock:
  792. if (!dev_priv->enable_fb) {
  793. mutex_lock(&dev_priv->hw_mutex);
  794. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  795. mutex_unlock(&dev_priv->hw_mutex);
  796. vmw_kms_restore_vga(dev_priv);
  797. vmw_3d_resource_dec(dev_priv, true);
  798. }
  799. return ret;
  800. }
  801. static void vmw_master_drop(struct drm_device *dev,
  802. struct drm_file *file_priv,
  803. bool from_release)
  804. {
  805. struct vmw_private *dev_priv = vmw_priv(dev);
  806. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  807. struct vmw_master *vmaster = vmw_master(file_priv->master);
  808. int ret;
  809. /**
  810. * Make sure the master doesn't disappear while we have
  811. * it locked.
  812. */
  813. vmw_fp->locked_master = drm_master_get(file_priv->master);
  814. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  815. vmw_execbuf_release_pinned_bo(dev_priv, false, 0);
  816. if (unlikely((ret != 0))) {
  817. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  818. drm_master_put(&vmw_fp->locked_master);
  819. }
  820. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  821. if (!dev_priv->enable_fb) {
  822. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  823. if (unlikely(ret != 0))
  824. DRM_ERROR("Unable to clean VRAM on master drop.\n");
  825. mutex_lock(&dev_priv->hw_mutex);
  826. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  827. mutex_unlock(&dev_priv->hw_mutex);
  828. vmw_kms_restore_vga(dev_priv);
  829. vmw_3d_resource_dec(dev_priv, true);
  830. }
  831. dev_priv->active_master = &dev_priv->fbdev_master;
  832. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  833. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  834. if (dev_priv->enable_fb)
  835. vmw_fb_on(dev_priv);
  836. }
  837. static void vmw_remove(struct pci_dev *pdev)
  838. {
  839. struct drm_device *dev = pci_get_drvdata(pdev);
  840. drm_put_dev(dev);
  841. }
  842. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  843. void *ptr)
  844. {
  845. struct vmw_private *dev_priv =
  846. container_of(nb, struct vmw_private, pm_nb);
  847. struct vmw_master *vmaster = dev_priv->active_master;
  848. switch (val) {
  849. case PM_HIBERNATION_PREPARE:
  850. case PM_SUSPEND_PREPARE:
  851. ttm_suspend_lock(&vmaster->lock);
  852. /**
  853. * This empties VRAM and unbinds all GMR bindings.
  854. * Buffer contents is moved to swappable memory.
  855. */
  856. vmw_execbuf_release_pinned_bo(dev_priv, false, 0);
  857. ttm_bo_swapout_all(&dev_priv->bdev);
  858. break;
  859. case PM_POST_HIBERNATION:
  860. case PM_POST_SUSPEND:
  861. case PM_POST_RESTORE:
  862. ttm_suspend_unlock(&vmaster->lock);
  863. break;
  864. case PM_RESTORE_PREPARE:
  865. break;
  866. default:
  867. break;
  868. }
  869. return 0;
  870. }
  871. /**
  872. * These might not be needed with the virtual SVGA device.
  873. */
  874. static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  875. {
  876. struct drm_device *dev = pci_get_drvdata(pdev);
  877. struct vmw_private *dev_priv = vmw_priv(dev);
  878. if (dev_priv->num_3d_resources != 0) {
  879. DRM_INFO("Can't suspend or hibernate "
  880. "while 3D resources are active.\n");
  881. return -EBUSY;
  882. }
  883. pci_save_state(pdev);
  884. pci_disable_device(pdev);
  885. pci_set_power_state(pdev, PCI_D3hot);
  886. return 0;
  887. }
  888. static int vmw_pci_resume(struct pci_dev *pdev)
  889. {
  890. pci_set_power_state(pdev, PCI_D0);
  891. pci_restore_state(pdev);
  892. return pci_enable_device(pdev);
  893. }
  894. static int vmw_pm_suspend(struct device *kdev)
  895. {
  896. struct pci_dev *pdev = to_pci_dev(kdev);
  897. struct pm_message dummy;
  898. dummy.event = 0;
  899. return vmw_pci_suspend(pdev, dummy);
  900. }
  901. static int vmw_pm_resume(struct device *kdev)
  902. {
  903. struct pci_dev *pdev = to_pci_dev(kdev);
  904. return vmw_pci_resume(pdev);
  905. }
  906. static int vmw_pm_prepare(struct device *kdev)
  907. {
  908. struct pci_dev *pdev = to_pci_dev(kdev);
  909. struct drm_device *dev = pci_get_drvdata(pdev);
  910. struct vmw_private *dev_priv = vmw_priv(dev);
  911. /**
  912. * Release 3d reference held by fbdev and potentially
  913. * stop fifo.
  914. */
  915. dev_priv->suspended = true;
  916. if (dev_priv->enable_fb)
  917. vmw_3d_resource_dec(dev_priv, true);
  918. if (dev_priv->num_3d_resources != 0) {
  919. DRM_INFO("Can't suspend or hibernate "
  920. "while 3D resources are active.\n");
  921. if (dev_priv->enable_fb)
  922. vmw_3d_resource_inc(dev_priv, true);
  923. dev_priv->suspended = false;
  924. return -EBUSY;
  925. }
  926. return 0;
  927. }
  928. static void vmw_pm_complete(struct device *kdev)
  929. {
  930. struct pci_dev *pdev = to_pci_dev(kdev);
  931. struct drm_device *dev = pci_get_drvdata(pdev);
  932. struct vmw_private *dev_priv = vmw_priv(dev);
  933. /**
  934. * Reclaim 3d reference held by fbdev and potentially
  935. * start fifo.
  936. */
  937. if (dev_priv->enable_fb)
  938. vmw_3d_resource_inc(dev_priv, false);
  939. dev_priv->suspended = false;
  940. }
  941. static const struct dev_pm_ops vmw_pm_ops = {
  942. .prepare = vmw_pm_prepare,
  943. .complete = vmw_pm_complete,
  944. .suspend = vmw_pm_suspend,
  945. .resume = vmw_pm_resume,
  946. };
  947. static const struct file_operations vmwgfx_driver_fops = {
  948. .owner = THIS_MODULE,
  949. .open = drm_open,
  950. .release = drm_release,
  951. .unlocked_ioctl = vmw_unlocked_ioctl,
  952. .mmap = vmw_mmap,
  953. .poll = vmw_fops_poll,
  954. .read = vmw_fops_read,
  955. .fasync = drm_fasync,
  956. #if defined(CONFIG_COMPAT)
  957. .compat_ioctl = drm_compat_ioctl,
  958. #endif
  959. .llseek = noop_llseek,
  960. };
  961. static struct drm_driver driver = {
  962. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  963. DRIVER_MODESET,
  964. .load = vmw_driver_load,
  965. .unload = vmw_driver_unload,
  966. .firstopen = vmw_firstopen,
  967. .lastclose = vmw_lastclose,
  968. .irq_preinstall = vmw_irq_preinstall,
  969. .irq_postinstall = vmw_irq_postinstall,
  970. .irq_uninstall = vmw_irq_uninstall,
  971. .irq_handler = vmw_irq_handler,
  972. .get_vblank_counter = vmw_get_vblank_counter,
  973. .enable_vblank = vmw_enable_vblank,
  974. .disable_vblank = vmw_disable_vblank,
  975. .ioctls = vmw_ioctls,
  976. .num_ioctls = DRM_ARRAY_SIZE(vmw_ioctls),
  977. .dma_quiescent = NULL, /*vmw_dma_quiescent, */
  978. .master_create = vmw_master_create,
  979. .master_destroy = vmw_master_destroy,
  980. .master_set = vmw_master_set,
  981. .master_drop = vmw_master_drop,
  982. .open = vmw_driver_open,
  983. .preclose = vmw_preclose,
  984. .postclose = vmw_postclose,
  985. .fops = &vmwgfx_driver_fops,
  986. .name = VMWGFX_DRIVER_NAME,
  987. .desc = VMWGFX_DRIVER_DESC,
  988. .date = VMWGFX_DRIVER_DATE,
  989. .major = VMWGFX_DRIVER_MAJOR,
  990. .minor = VMWGFX_DRIVER_MINOR,
  991. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  992. };
  993. static struct pci_driver vmw_pci_driver = {
  994. .name = VMWGFX_DRIVER_NAME,
  995. .id_table = vmw_pci_id_list,
  996. .probe = vmw_probe,
  997. .remove = vmw_remove,
  998. .driver = {
  999. .pm = &vmw_pm_ops
  1000. }
  1001. };
  1002. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1003. {
  1004. return drm_get_pci_dev(pdev, ent, &driver);
  1005. }
  1006. static int __init vmwgfx_init(void)
  1007. {
  1008. int ret;
  1009. ret = drm_pci_init(&driver, &vmw_pci_driver);
  1010. if (ret)
  1011. DRM_ERROR("Failed initializing DRM.\n");
  1012. return ret;
  1013. }
  1014. static void __exit vmwgfx_exit(void)
  1015. {
  1016. drm_pci_exit(&driver, &vmw_pci_driver);
  1017. }
  1018. module_init(vmwgfx_init);
  1019. module_exit(vmwgfx_exit);
  1020. MODULE_AUTHOR("VMware Inc. and others");
  1021. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  1022. MODULE_LICENSE("GPL and additional rights");
  1023. MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
  1024. __stringify(VMWGFX_DRIVER_MINOR) "."
  1025. __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
  1026. "0");