si.c 118 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include "drmP.h"
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include "radeon_drm.h"
  32. #include "sid.h"
  33. #include "atom.h"
  34. #include "si_blit_shaders.h"
  35. #define SI_PFP_UCODE_SIZE 2144
  36. #define SI_PM4_UCODE_SIZE 2144
  37. #define SI_CE_UCODE_SIZE 2144
  38. #define SI_RLC_UCODE_SIZE 2048
  39. #define SI_MC_UCODE_SIZE 7769
  40. MODULE_FIRMWARE("radeon/TAHITI_pfp.bin");
  41. MODULE_FIRMWARE("radeon/TAHITI_me.bin");
  42. MODULE_FIRMWARE("radeon/TAHITI_ce.bin");
  43. MODULE_FIRMWARE("radeon/TAHITI_mc.bin");
  44. MODULE_FIRMWARE("radeon/TAHITI_rlc.bin");
  45. MODULE_FIRMWARE("radeon/PITCAIRN_pfp.bin");
  46. MODULE_FIRMWARE("radeon/PITCAIRN_me.bin");
  47. MODULE_FIRMWARE("radeon/PITCAIRN_ce.bin");
  48. MODULE_FIRMWARE("radeon/PITCAIRN_mc.bin");
  49. MODULE_FIRMWARE("radeon/PITCAIRN_rlc.bin");
  50. MODULE_FIRMWARE("radeon/VERDE_pfp.bin");
  51. MODULE_FIRMWARE("radeon/VERDE_me.bin");
  52. MODULE_FIRMWARE("radeon/VERDE_ce.bin");
  53. MODULE_FIRMWARE("radeon/VERDE_mc.bin");
  54. MODULE_FIRMWARE("radeon/VERDE_rlc.bin");
  55. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  56. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  57. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  58. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  59. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  60. extern u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev);
  61. /* get temperature in millidegrees */
  62. int si_get_temp(struct radeon_device *rdev)
  63. {
  64. u32 temp;
  65. int actual_temp = 0;
  66. temp = (RREG32(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  67. CTF_TEMP_SHIFT;
  68. if (temp & 0x200)
  69. actual_temp = 255;
  70. else
  71. actual_temp = temp & 0x1ff;
  72. actual_temp = (actual_temp * 1000);
  73. return actual_temp;
  74. }
  75. #define TAHITI_IO_MC_REGS_SIZE 36
  76. static const u32 tahiti_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  77. {0x0000006f, 0x03044000},
  78. {0x00000070, 0x0480c018},
  79. {0x00000071, 0x00000040},
  80. {0x00000072, 0x01000000},
  81. {0x00000074, 0x000000ff},
  82. {0x00000075, 0x00143400},
  83. {0x00000076, 0x08ec0800},
  84. {0x00000077, 0x040000cc},
  85. {0x00000079, 0x00000000},
  86. {0x0000007a, 0x21000409},
  87. {0x0000007c, 0x00000000},
  88. {0x0000007d, 0xe8000000},
  89. {0x0000007e, 0x044408a8},
  90. {0x0000007f, 0x00000003},
  91. {0x00000080, 0x00000000},
  92. {0x00000081, 0x01000000},
  93. {0x00000082, 0x02000000},
  94. {0x00000083, 0x00000000},
  95. {0x00000084, 0xe3f3e4f4},
  96. {0x00000085, 0x00052024},
  97. {0x00000087, 0x00000000},
  98. {0x00000088, 0x66036603},
  99. {0x00000089, 0x01000000},
  100. {0x0000008b, 0x1c0a0000},
  101. {0x0000008c, 0xff010000},
  102. {0x0000008e, 0xffffefff},
  103. {0x0000008f, 0xfff3efff},
  104. {0x00000090, 0xfff3efbf},
  105. {0x00000094, 0x00101101},
  106. {0x00000095, 0x00000fff},
  107. {0x00000096, 0x00116fff},
  108. {0x00000097, 0x60010000},
  109. {0x00000098, 0x10010000},
  110. {0x00000099, 0x00006000},
  111. {0x0000009a, 0x00001000},
  112. {0x0000009f, 0x00a77400}
  113. };
  114. static const u32 pitcairn_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  115. {0x0000006f, 0x03044000},
  116. {0x00000070, 0x0480c018},
  117. {0x00000071, 0x00000040},
  118. {0x00000072, 0x01000000},
  119. {0x00000074, 0x000000ff},
  120. {0x00000075, 0x00143400},
  121. {0x00000076, 0x08ec0800},
  122. {0x00000077, 0x040000cc},
  123. {0x00000079, 0x00000000},
  124. {0x0000007a, 0x21000409},
  125. {0x0000007c, 0x00000000},
  126. {0x0000007d, 0xe8000000},
  127. {0x0000007e, 0x044408a8},
  128. {0x0000007f, 0x00000003},
  129. {0x00000080, 0x00000000},
  130. {0x00000081, 0x01000000},
  131. {0x00000082, 0x02000000},
  132. {0x00000083, 0x00000000},
  133. {0x00000084, 0xe3f3e4f4},
  134. {0x00000085, 0x00052024},
  135. {0x00000087, 0x00000000},
  136. {0x00000088, 0x66036603},
  137. {0x00000089, 0x01000000},
  138. {0x0000008b, 0x1c0a0000},
  139. {0x0000008c, 0xff010000},
  140. {0x0000008e, 0xffffefff},
  141. {0x0000008f, 0xfff3efff},
  142. {0x00000090, 0xfff3efbf},
  143. {0x00000094, 0x00101101},
  144. {0x00000095, 0x00000fff},
  145. {0x00000096, 0x00116fff},
  146. {0x00000097, 0x60010000},
  147. {0x00000098, 0x10010000},
  148. {0x00000099, 0x00006000},
  149. {0x0000009a, 0x00001000},
  150. {0x0000009f, 0x00a47400}
  151. };
  152. static const u32 verde_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  153. {0x0000006f, 0x03044000},
  154. {0x00000070, 0x0480c018},
  155. {0x00000071, 0x00000040},
  156. {0x00000072, 0x01000000},
  157. {0x00000074, 0x000000ff},
  158. {0x00000075, 0x00143400},
  159. {0x00000076, 0x08ec0800},
  160. {0x00000077, 0x040000cc},
  161. {0x00000079, 0x00000000},
  162. {0x0000007a, 0x21000409},
  163. {0x0000007c, 0x00000000},
  164. {0x0000007d, 0xe8000000},
  165. {0x0000007e, 0x044408a8},
  166. {0x0000007f, 0x00000003},
  167. {0x00000080, 0x00000000},
  168. {0x00000081, 0x01000000},
  169. {0x00000082, 0x02000000},
  170. {0x00000083, 0x00000000},
  171. {0x00000084, 0xe3f3e4f4},
  172. {0x00000085, 0x00052024},
  173. {0x00000087, 0x00000000},
  174. {0x00000088, 0x66036603},
  175. {0x00000089, 0x01000000},
  176. {0x0000008b, 0x1c0a0000},
  177. {0x0000008c, 0xff010000},
  178. {0x0000008e, 0xffffefff},
  179. {0x0000008f, 0xfff3efff},
  180. {0x00000090, 0xfff3efbf},
  181. {0x00000094, 0x00101101},
  182. {0x00000095, 0x00000fff},
  183. {0x00000096, 0x00116fff},
  184. {0x00000097, 0x60010000},
  185. {0x00000098, 0x10010000},
  186. {0x00000099, 0x00006000},
  187. {0x0000009a, 0x00001000},
  188. {0x0000009f, 0x00a37400}
  189. };
  190. /* ucode loading */
  191. static int si_mc_load_microcode(struct radeon_device *rdev)
  192. {
  193. const __be32 *fw_data;
  194. u32 running, blackout = 0;
  195. u32 *io_mc_regs;
  196. int i, ucode_size, regs_size;
  197. if (!rdev->mc_fw)
  198. return -EINVAL;
  199. switch (rdev->family) {
  200. case CHIP_TAHITI:
  201. io_mc_regs = (u32 *)&tahiti_io_mc_regs;
  202. ucode_size = SI_MC_UCODE_SIZE;
  203. regs_size = TAHITI_IO_MC_REGS_SIZE;
  204. break;
  205. case CHIP_PITCAIRN:
  206. io_mc_regs = (u32 *)&pitcairn_io_mc_regs;
  207. ucode_size = SI_MC_UCODE_SIZE;
  208. regs_size = TAHITI_IO_MC_REGS_SIZE;
  209. break;
  210. case CHIP_VERDE:
  211. default:
  212. io_mc_regs = (u32 *)&verde_io_mc_regs;
  213. ucode_size = SI_MC_UCODE_SIZE;
  214. regs_size = TAHITI_IO_MC_REGS_SIZE;
  215. break;
  216. }
  217. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  218. if (running == 0) {
  219. if (running) {
  220. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  221. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  222. }
  223. /* reset the engine and set to writable */
  224. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  225. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  226. /* load mc io regs */
  227. for (i = 0; i < regs_size; i++) {
  228. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  229. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  230. }
  231. /* load the MC ucode */
  232. fw_data = (const __be32 *)rdev->mc_fw->data;
  233. for (i = 0; i < ucode_size; i++)
  234. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  235. /* put the engine back into the active state */
  236. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  237. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  238. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  239. /* wait for training to complete */
  240. for (i = 0; i < rdev->usec_timeout; i++) {
  241. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  242. break;
  243. udelay(1);
  244. }
  245. for (i = 0; i < rdev->usec_timeout; i++) {
  246. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  247. break;
  248. udelay(1);
  249. }
  250. if (running)
  251. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  252. }
  253. return 0;
  254. }
  255. static int si_init_microcode(struct radeon_device *rdev)
  256. {
  257. struct platform_device *pdev;
  258. const char *chip_name;
  259. const char *rlc_chip_name;
  260. size_t pfp_req_size, me_req_size, ce_req_size, rlc_req_size, mc_req_size;
  261. char fw_name[30];
  262. int err;
  263. DRM_DEBUG("\n");
  264. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  265. err = IS_ERR(pdev);
  266. if (err) {
  267. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  268. return -EINVAL;
  269. }
  270. switch (rdev->family) {
  271. case CHIP_TAHITI:
  272. chip_name = "TAHITI";
  273. rlc_chip_name = "TAHITI";
  274. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  275. me_req_size = SI_PM4_UCODE_SIZE * 4;
  276. ce_req_size = SI_CE_UCODE_SIZE * 4;
  277. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  278. mc_req_size = SI_MC_UCODE_SIZE * 4;
  279. break;
  280. case CHIP_PITCAIRN:
  281. chip_name = "PITCAIRN";
  282. rlc_chip_name = "PITCAIRN";
  283. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  284. me_req_size = SI_PM4_UCODE_SIZE * 4;
  285. ce_req_size = SI_CE_UCODE_SIZE * 4;
  286. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  287. mc_req_size = SI_MC_UCODE_SIZE * 4;
  288. break;
  289. case CHIP_VERDE:
  290. chip_name = "VERDE";
  291. rlc_chip_name = "VERDE";
  292. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  293. me_req_size = SI_PM4_UCODE_SIZE * 4;
  294. ce_req_size = SI_CE_UCODE_SIZE * 4;
  295. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  296. mc_req_size = SI_MC_UCODE_SIZE * 4;
  297. break;
  298. default: BUG();
  299. }
  300. DRM_INFO("Loading %s Microcode\n", chip_name);
  301. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  302. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  303. if (err)
  304. goto out;
  305. if (rdev->pfp_fw->size != pfp_req_size) {
  306. printk(KERN_ERR
  307. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  308. rdev->pfp_fw->size, fw_name);
  309. err = -EINVAL;
  310. goto out;
  311. }
  312. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  313. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  314. if (err)
  315. goto out;
  316. if (rdev->me_fw->size != me_req_size) {
  317. printk(KERN_ERR
  318. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  319. rdev->me_fw->size, fw_name);
  320. err = -EINVAL;
  321. }
  322. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  323. err = request_firmware(&rdev->ce_fw, fw_name, &pdev->dev);
  324. if (err)
  325. goto out;
  326. if (rdev->ce_fw->size != ce_req_size) {
  327. printk(KERN_ERR
  328. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  329. rdev->ce_fw->size, fw_name);
  330. err = -EINVAL;
  331. }
  332. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  333. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  334. if (err)
  335. goto out;
  336. if (rdev->rlc_fw->size != rlc_req_size) {
  337. printk(KERN_ERR
  338. "si_rlc: Bogus length %zu in firmware \"%s\"\n",
  339. rdev->rlc_fw->size, fw_name);
  340. err = -EINVAL;
  341. }
  342. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  343. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  344. if (err)
  345. goto out;
  346. if (rdev->mc_fw->size != mc_req_size) {
  347. printk(KERN_ERR
  348. "si_mc: Bogus length %zu in firmware \"%s\"\n",
  349. rdev->mc_fw->size, fw_name);
  350. err = -EINVAL;
  351. }
  352. out:
  353. platform_device_unregister(pdev);
  354. if (err) {
  355. if (err != -EINVAL)
  356. printk(KERN_ERR
  357. "si_cp: Failed to load firmware \"%s\"\n",
  358. fw_name);
  359. release_firmware(rdev->pfp_fw);
  360. rdev->pfp_fw = NULL;
  361. release_firmware(rdev->me_fw);
  362. rdev->me_fw = NULL;
  363. release_firmware(rdev->ce_fw);
  364. rdev->ce_fw = NULL;
  365. release_firmware(rdev->rlc_fw);
  366. rdev->rlc_fw = NULL;
  367. release_firmware(rdev->mc_fw);
  368. rdev->mc_fw = NULL;
  369. }
  370. return err;
  371. }
  372. /* watermark setup */
  373. static u32 dce6_line_buffer_adjust(struct radeon_device *rdev,
  374. struct radeon_crtc *radeon_crtc,
  375. struct drm_display_mode *mode,
  376. struct drm_display_mode *other_mode)
  377. {
  378. u32 tmp;
  379. /*
  380. * Line Buffer Setup
  381. * There are 3 line buffers, each one shared by 2 display controllers.
  382. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  383. * the display controllers. The paritioning is done via one of four
  384. * preset allocations specified in bits 21:20:
  385. * 0 - half lb
  386. * 2 - whole lb, other crtc must be disabled
  387. */
  388. /* this can get tricky if we have two large displays on a paired group
  389. * of crtcs. Ideally for multiple large displays we'd assign them to
  390. * non-linked crtcs for maximum line buffer allocation.
  391. */
  392. if (radeon_crtc->base.enabled && mode) {
  393. if (other_mode)
  394. tmp = 0; /* 1/2 */
  395. else
  396. tmp = 2; /* whole */
  397. } else
  398. tmp = 0;
  399. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset,
  400. DC_LB_MEMORY_CONFIG(tmp));
  401. if (radeon_crtc->base.enabled && mode) {
  402. switch (tmp) {
  403. case 0:
  404. default:
  405. return 4096 * 2;
  406. case 2:
  407. return 8192 * 2;
  408. }
  409. }
  410. /* controller not enabled, so no lb used */
  411. return 0;
  412. }
  413. static u32 si_get_number_of_dram_channels(struct radeon_device *rdev)
  414. {
  415. u32 tmp = RREG32(MC_SHARED_CHMAP);
  416. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  417. case 0:
  418. default:
  419. return 1;
  420. case 1:
  421. return 2;
  422. case 2:
  423. return 4;
  424. case 3:
  425. return 8;
  426. case 4:
  427. return 3;
  428. case 5:
  429. return 6;
  430. case 6:
  431. return 10;
  432. case 7:
  433. return 12;
  434. case 8:
  435. return 16;
  436. }
  437. }
  438. struct dce6_wm_params {
  439. u32 dram_channels; /* number of dram channels */
  440. u32 yclk; /* bandwidth per dram data pin in kHz */
  441. u32 sclk; /* engine clock in kHz */
  442. u32 disp_clk; /* display clock in kHz */
  443. u32 src_width; /* viewport width */
  444. u32 active_time; /* active display time in ns */
  445. u32 blank_time; /* blank time in ns */
  446. bool interlaced; /* mode is interlaced */
  447. fixed20_12 vsc; /* vertical scale ratio */
  448. u32 num_heads; /* number of active crtcs */
  449. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  450. u32 lb_size; /* line buffer allocated to pipe */
  451. u32 vtaps; /* vertical scaler taps */
  452. };
  453. static u32 dce6_dram_bandwidth(struct dce6_wm_params *wm)
  454. {
  455. /* Calculate raw DRAM Bandwidth */
  456. fixed20_12 dram_efficiency; /* 0.7 */
  457. fixed20_12 yclk, dram_channels, bandwidth;
  458. fixed20_12 a;
  459. a.full = dfixed_const(1000);
  460. yclk.full = dfixed_const(wm->yclk);
  461. yclk.full = dfixed_div(yclk, a);
  462. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  463. a.full = dfixed_const(10);
  464. dram_efficiency.full = dfixed_const(7);
  465. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  466. bandwidth.full = dfixed_mul(dram_channels, yclk);
  467. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  468. return dfixed_trunc(bandwidth);
  469. }
  470. static u32 dce6_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  471. {
  472. /* Calculate DRAM Bandwidth and the part allocated to display. */
  473. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  474. fixed20_12 yclk, dram_channels, bandwidth;
  475. fixed20_12 a;
  476. a.full = dfixed_const(1000);
  477. yclk.full = dfixed_const(wm->yclk);
  478. yclk.full = dfixed_div(yclk, a);
  479. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  480. a.full = dfixed_const(10);
  481. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  482. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  483. bandwidth.full = dfixed_mul(dram_channels, yclk);
  484. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  485. return dfixed_trunc(bandwidth);
  486. }
  487. static u32 dce6_data_return_bandwidth(struct dce6_wm_params *wm)
  488. {
  489. /* Calculate the display Data return Bandwidth */
  490. fixed20_12 return_efficiency; /* 0.8 */
  491. fixed20_12 sclk, bandwidth;
  492. fixed20_12 a;
  493. a.full = dfixed_const(1000);
  494. sclk.full = dfixed_const(wm->sclk);
  495. sclk.full = dfixed_div(sclk, a);
  496. a.full = dfixed_const(10);
  497. return_efficiency.full = dfixed_const(8);
  498. return_efficiency.full = dfixed_div(return_efficiency, a);
  499. a.full = dfixed_const(32);
  500. bandwidth.full = dfixed_mul(a, sclk);
  501. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  502. return dfixed_trunc(bandwidth);
  503. }
  504. static u32 dce6_get_dmif_bytes_per_request(struct dce6_wm_params *wm)
  505. {
  506. return 32;
  507. }
  508. static u32 dce6_dmif_request_bandwidth(struct dce6_wm_params *wm)
  509. {
  510. /* Calculate the DMIF Request Bandwidth */
  511. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  512. fixed20_12 disp_clk, sclk, bandwidth;
  513. fixed20_12 a, b1, b2;
  514. u32 min_bandwidth;
  515. a.full = dfixed_const(1000);
  516. disp_clk.full = dfixed_const(wm->disp_clk);
  517. disp_clk.full = dfixed_div(disp_clk, a);
  518. a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm) / 2);
  519. b1.full = dfixed_mul(a, disp_clk);
  520. a.full = dfixed_const(1000);
  521. sclk.full = dfixed_const(wm->sclk);
  522. sclk.full = dfixed_div(sclk, a);
  523. a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm));
  524. b2.full = dfixed_mul(a, sclk);
  525. a.full = dfixed_const(10);
  526. disp_clk_request_efficiency.full = dfixed_const(8);
  527. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  528. min_bandwidth = min(dfixed_trunc(b1), dfixed_trunc(b2));
  529. a.full = dfixed_const(min_bandwidth);
  530. bandwidth.full = dfixed_mul(a, disp_clk_request_efficiency);
  531. return dfixed_trunc(bandwidth);
  532. }
  533. static u32 dce6_available_bandwidth(struct dce6_wm_params *wm)
  534. {
  535. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  536. u32 dram_bandwidth = dce6_dram_bandwidth(wm);
  537. u32 data_return_bandwidth = dce6_data_return_bandwidth(wm);
  538. u32 dmif_req_bandwidth = dce6_dmif_request_bandwidth(wm);
  539. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  540. }
  541. static u32 dce6_average_bandwidth(struct dce6_wm_params *wm)
  542. {
  543. /* Calculate the display mode Average Bandwidth
  544. * DisplayMode should contain the source and destination dimensions,
  545. * timing, etc.
  546. */
  547. fixed20_12 bpp;
  548. fixed20_12 line_time;
  549. fixed20_12 src_width;
  550. fixed20_12 bandwidth;
  551. fixed20_12 a;
  552. a.full = dfixed_const(1000);
  553. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  554. line_time.full = dfixed_div(line_time, a);
  555. bpp.full = dfixed_const(wm->bytes_per_pixel);
  556. src_width.full = dfixed_const(wm->src_width);
  557. bandwidth.full = dfixed_mul(src_width, bpp);
  558. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  559. bandwidth.full = dfixed_div(bandwidth, line_time);
  560. return dfixed_trunc(bandwidth);
  561. }
  562. static u32 dce6_latency_watermark(struct dce6_wm_params *wm)
  563. {
  564. /* First calcualte the latency in ns */
  565. u32 mc_latency = 2000; /* 2000 ns. */
  566. u32 available_bandwidth = dce6_available_bandwidth(wm);
  567. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  568. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  569. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  570. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  571. (wm->num_heads * cursor_line_pair_return_time);
  572. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  573. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  574. u32 tmp, dmif_size = 12288;
  575. fixed20_12 a, b, c;
  576. if (wm->num_heads == 0)
  577. return 0;
  578. a.full = dfixed_const(2);
  579. b.full = dfixed_const(1);
  580. if ((wm->vsc.full > a.full) ||
  581. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  582. (wm->vtaps >= 5) ||
  583. ((wm->vsc.full >= a.full) && wm->interlaced))
  584. max_src_lines_per_dst_line = 4;
  585. else
  586. max_src_lines_per_dst_line = 2;
  587. a.full = dfixed_const(available_bandwidth);
  588. b.full = dfixed_const(wm->num_heads);
  589. a.full = dfixed_div(a, b);
  590. b.full = dfixed_const(mc_latency + 512);
  591. c.full = dfixed_const(wm->disp_clk);
  592. b.full = dfixed_div(b, c);
  593. c.full = dfixed_const(dmif_size);
  594. b.full = dfixed_div(c, b);
  595. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  596. b.full = dfixed_const(1000);
  597. c.full = dfixed_const(wm->disp_clk);
  598. b.full = dfixed_div(c, b);
  599. c.full = dfixed_const(wm->bytes_per_pixel);
  600. b.full = dfixed_mul(b, c);
  601. lb_fill_bw = min(tmp, dfixed_trunc(b));
  602. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  603. b.full = dfixed_const(1000);
  604. c.full = dfixed_const(lb_fill_bw);
  605. b.full = dfixed_div(c, b);
  606. a.full = dfixed_div(a, b);
  607. line_fill_time = dfixed_trunc(a);
  608. if (line_fill_time < wm->active_time)
  609. return latency;
  610. else
  611. return latency + (line_fill_time - wm->active_time);
  612. }
  613. static bool dce6_average_bandwidth_vs_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  614. {
  615. if (dce6_average_bandwidth(wm) <=
  616. (dce6_dram_bandwidth_for_display(wm) / wm->num_heads))
  617. return true;
  618. else
  619. return false;
  620. };
  621. static bool dce6_average_bandwidth_vs_available_bandwidth(struct dce6_wm_params *wm)
  622. {
  623. if (dce6_average_bandwidth(wm) <=
  624. (dce6_available_bandwidth(wm) / wm->num_heads))
  625. return true;
  626. else
  627. return false;
  628. };
  629. static bool dce6_check_latency_hiding(struct dce6_wm_params *wm)
  630. {
  631. u32 lb_partitions = wm->lb_size / wm->src_width;
  632. u32 line_time = wm->active_time + wm->blank_time;
  633. u32 latency_tolerant_lines;
  634. u32 latency_hiding;
  635. fixed20_12 a;
  636. a.full = dfixed_const(1);
  637. if (wm->vsc.full > a.full)
  638. latency_tolerant_lines = 1;
  639. else {
  640. if (lb_partitions <= (wm->vtaps + 1))
  641. latency_tolerant_lines = 1;
  642. else
  643. latency_tolerant_lines = 2;
  644. }
  645. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  646. if (dce6_latency_watermark(wm) <= latency_hiding)
  647. return true;
  648. else
  649. return false;
  650. }
  651. static void dce6_program_watermarks(struct radeon_device *rdev,
  652. struct radeon_crtc *radeon_crtc,
  653. u32 lb_size, u32 num_heads)
  654. {
  655. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  656. struct dce6_wm_params wm;
  657. u32 pixel_period;
  658. u32 line_time = 0;
  659. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  660. u32 priority_a_mark = 0, priority_b_mark = 0;
  661. u32 priority_a_cnt = PRIORITY_OFF;
  662. u32 priority_b_cnt = PRIORITY_OFF;
  663. u32 tmp, arb_control3;
  664. fixed20_12 a, b, c;
  665. if (radeon_crtc->base.enabled && num_heads && mode) {
  666. pixel_period = 1000000 / (u32)mode->clock;
  667. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  668. priority_a_cnt = 0;
  669. priority_b_cnt = 0;
  670. wm.yclk = rdev->pm.current_mclk * 10;
  671. wm.sclk = rdev->pm.current_sclk * 10;
  672. wm.disp_clk = mode->clock;
  673. wm.src_width = mode->crtc_hdisplay;
  674. wm.active_time = mode->crtc_hdisplay * pixel_period;
  675. wm.blank_time = line_time - wm.active_time;
  676. wm.interlaced = false;
  677. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  678. wm.interlaced = true;
  679. wm.vsc = radeon_crtc->vsc;
  680. wm.vtaps = 1;
  681. if (radeon_crtc->rmx_type != RMX_OFF)
  682. wm.vtaps = 2;
  683. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  684. wm.lb_size = lb_size;
  685. if (rdev->family == CHIP_ARUBA)
  686. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  687. else
  688. wm.dram_channels = si_get_number_of_dram_channels(rdev);
  689. wm.num_heads = num_heads;
  690. /* set for high clocks */
  691. latency_watermark_a = min(dce6_latency_watermark(&wm), (u32)65535);
  692. /* set for low clocks */
  693. /* wm.yclk = low clk; wm.sclk = low clk */
  694. latency_watermark_b = min(dce6_latency_watermark(&wm), (u32)65535);
  695. /* possibly force display priority to high */
  696. /* should really do this at mode validation time... */
  697. if (!dce6_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  698. !dce6_average_bandwidth_vs_available_bandwidth(&wm) ||
  699. !dce6_check_latency_hiding(&wm) ||
  700. (rdev->disp_priority == 2)) {
  701. DRM_DEBUG_KMS("force priority to high\n");
  702. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  703. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  704. }
  705. a.full = dfixed_const(1000);
  706. b.full = dfixed_const(mode->clock);
  707. b.full = dfixed_div(b, a);
  708. c.full = dfixed_const(latency_watermark_a);
  709. c.full = dfixed_mul(c, b);
  710. c.full = dfixed_mul(c, radeon_crtc->hsc);
  711. c.full = dfixed_div(c, a);
  712. a.full = dfixed_const(16);
  713. c.full = dfixed_div(c, a);
  714. priority_a_mark = dfixed_trunc(c);
  715. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  716. a.full = dfixed_const(1000);
  717. b.full = dfixed_const(mode->clock);
  718. b.full = dfixed_div(b, a);
  719. c.full = dfixed_const(latency_watermark_b);
  720. c.full = dfixed_mul(c, b);
  721. c.full = dfixed_mul(c, radeon_crtc->hsc);
  722. c.full = dfixed_div(c, a);
  723. a.full = dfixed_const(16);
  724. c.full = dfixed_div(c, a);
  725. priority_b_mark = dfixed_trunc(c);
  726. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  727. }
  728. /* select wm A */
  729. arb_control3 = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
  730. tmp = arb_control3;
  731. tmp &= ~LATENCY_WATERMARK_MASK(3);
  732. tmp |= LATENCY_WATERMARK_MASK(1);
  733. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
  734. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  735. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  736. LATENCY_HIGH_WATERMARK(line_time)));
  737. /* select wm B */
  738. tmp = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
  739. tmp &= ~LATENCY_WATERMARK_MASK(3);
  740. tmp |= LATENCY_WATERMARK_MASK(2);
  741. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
  742. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  743. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  744. LATENCY_HIGH_WATERMARK(line_time)));
  745. /* restore original selection */
  746. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, arb_control3);
  747. /* write the priority marks */
  748. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  749. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  750. }
  751. void dce6_bandwidth_update(struct radeon_device *rdev)
  752. {
  753. struct drm_display_mode *mode0 = NULL;
  754. struct drm_display_mode *mode1 = NULL;
  755. u32 num_heads = 0, lb_size;
  756. int i;
  757. radeon_update_display_priority(rdev);
  758. for (i = 0; i < rdev->num_crtc; i++) {
  759. if (rdev->mode_info.crtcs[i]->base.enabled)
  760. num_heads++;
  761. }
  762. for (i = 0; i < rdev->num_crtc; i += 2) {
  763. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  764. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  765. lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  766. dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  767. lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  768. dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  769. }
  770. }
  771. /*
  772. * Core functions
  773. */
  774. static void si_tiling_mode_table_init(struct radeon_device *rdev)
  775. {
  776. const u32 num_tile_mode_states = 32;
  777. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  778. switch (rdev->config.si.mem_row_size_in_kb) {
  779. case 1:
  780. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  781. break;
  782. case 2:
  783. default:
  784. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  785. break;
  786. case 4:
  787. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  788. break;
  789. }
  790. if ((rdev->family == CHIP_TAHITI) ||
  791. (rdev->family == CHIP_PITCAIRN)) {
  792. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  793. switch (reg_offset) {
  794. case 0: /* non-AA compressed depth or any compressed stencil */
  795. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  796. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  797. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  798. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  799. NUM_BANKS(ADDR_SURF_16_BANK) |
  800. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  801. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  802. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  803. break;
  804. case 1: /* 2xAA/4xAA compressed depth only */
  805. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  806. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  807. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  808. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  809. NUM_BANKS(ADDR_SURF_16_BANK) |
  810. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  811. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  812. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  813. break;
  814. case 2: /* 8xAA compressed depth only */
  815. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  816. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  817. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  818. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  819. NUM_BANKS(ADDR_SURF_16_BANK) |
  820. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  821. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  822. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  823. break;
  824. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  825. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  826. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  827. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  828. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  829. NUM_BANKS(ADDR_SURF_16_BANK) |
  830. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  831. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  832. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  833. break;
  834. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  835. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  836. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  837. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  838. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  839. NUM_BANKS(ADDR_SURF_16_BANK) |
  840. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  841. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  842. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  843. break;
  844. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  845. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  846. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  847. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  848. TILE_SPLIT(split_equal_to_row_size) |
  849. NUM_BANKS(ADDR_SURF_16_BANK) |
  850. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  851. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  852. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  853. break;
  854. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  855. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  856. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  857. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  858. TILE_SPLIT(split_equal_to_row_size) |
  859. NUM_BANKS(ADDR_SURF_16_BANK) |
  860. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  861. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  862. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  863. break;
  864. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  865. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  866. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  867. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  868. TILE_SPLIT(split_equal_to_row_size) |
  869. NUM_BANKS(ADDR_SURF_16_BANK) |
  870. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  871. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  872. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  873. break;
  874. case 8: /* 1D and 1D Array Surfaces */
  875. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  876. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  877. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  878. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  879. NUM_BANKS(ADDR_SURF_16_BANK) |
  880. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  881. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  882. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  883. break;
  884. case 9: /* Displayable maps. */
  885. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  886. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  887. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  888. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  889. NUM_BANKS(ADDR_SURF_16_BANK) |
  890. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  891. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  892. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  893. break;
  894. case 10: /* Display 8bpp. */
  895. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  896. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  897. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  898. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  899. NUM_BANKS(ADDR_SURF_16_BANK) |
  900. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  901. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  902. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  903. break;
  904. case 11: /* Display 16bpp. */
  905. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  906. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  907. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  908. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  909. NUM_BANKS(ADDR_SURF_16_BANK) |
  910. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  911. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  912. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  913. break;
  914. case 12: /* Display 32bpp. */
  915. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  916. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  917. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  918. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  919. NUM_BANKS(ADDR_SURF_16_BANK) |
  920. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  921. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  922. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  923. break;
  924. case 13: /* Thin. */
  925. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  926. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  927. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  928. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  929. NUM_BANKS(ADDR_SURF_16_BANK) |
  930. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  931. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  932. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  933. break;
  934. case 14: /* Thin 8 bpp. */
  935. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  936. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  937. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  938. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  939. NUM_BANKS(ADDR_SURF_16_BANK) |
  940. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  941. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  942. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  943. break;
  944. case 15: /* Thin 16 bpp. */
  945. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  946. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  947. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  948. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  949. NUM_BANKS(ADDR_SURF_16_BANK) |
  950. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  951. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  952. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  953. break;
  954. case 16: /* Thin 32 bpp. */
  955. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  956. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  957. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  958. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  959. NUM_BANKS(ADDR_SURF_16_BANK) |
  960. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  961. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  962. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  963. break;
  964. case 17: /* Thin 64 bpp. */
  965. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  966. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  967. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  968. TILE_SPLIT(split_equal_to_row_size) |
  969. NUM_BANKS(ADDR_SURF_16_BANK) |
  970. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  971. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  972. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  973. break;
  974. case 21: /* 8 bpp PRT. */
  975. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  976. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  977. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  978. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  979. NUM_BANKS(ADDR_SURF_16_BANK) |
  980. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  981. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  982. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  983. break;
  984. case 22: /* 16 bpp PRT */
  985. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  986. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  987. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  988. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  989. NUM_BANKS(ADDR_SURF_16_BANK) |
  990. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  991. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  992. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  993. break;
  994. case 23: /* 32 bpp PRT */
  995. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  996. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  997. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  998. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  999. NUM_BANKS(ADDR_SURF_16_BANK) |
  1000. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1001. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1002. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1003. break;
  1004. case 24: /* 64 bpp PRT */
  1005. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1006. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1007. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1008. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1009. NUM_BANKS(ADDR_SURF_16_BANK) |
  1010. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1011. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1012. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1013. break;
  1014. case 25: /* 128 bpp PRT */
  1015. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1016. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1017. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1018. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1019. NUM_BANKS(ADDR_SURF_8_BANK) |
  1020. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1021. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1022. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1023. break;
  1024. default:
  1025. gb_tile_moden = 0;
  1026. break;
  1027. }
  1028. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1029. }
  1030. } else if (rdev->family == CHIP_VERDE) {
  1031. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1032. switch (reg_offset) {
  1033. case 0: /* non-AA compressed depth or any compressed stencil */
  1034. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1035. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1036. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1037. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1038. NUM_BANKS(ADDR_SURF_16_BANK) |
  1039. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1040. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1041. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1042. break;
  1043. case 1: /* 2xAA/4xAA compressed depth only */
  1044. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1045. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1046. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1047. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1048. NUM_BANKS(ADDR_SURF_16_BANK) |
  1049. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1050. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1051. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1052. break;
  1053. case 2: /* 8xAA compressed depth only */
  1054. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1055. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1056. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1057. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1058. NUM_BANKS(ADDR_SURF_16_BANK) |
  1059. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1060. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1061. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1062. break;
  1063. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  1064. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1065. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1066. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1067. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1068. NUM_BANKS(ADDR_SURF_16_BANK) |
  1069. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1070. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1071. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1072. break;
  1073. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  1074. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1075. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1076. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1077. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1078. NUM_BANKS(ADDR_SURF_16_BANK) |
  1079. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1080. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1081. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1082. break;
  1083. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  1084. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1085. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1086. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1087. TILE_SPLIT(split_equal_to_row_size) |
  1088. NUM_BANKS(ADDR_SURF_16_BANK) |
  1089. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1090. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1091. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1092. break;
  1093. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  1094. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1095. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1096. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1097. TILE_SPLIT(split_equal_to_row_size) |
  1098. NUM_BANKS(ADDR_SURF_16_BANK) |
  1099. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1100. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1101. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1102. break;
  1103. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  1104. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1105. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1106. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1107. TILE_SPLIT(split_equal_to_row_size) |
  1108. NUM_BANKS(ADDR_SURF_16_BANK) |
  1109. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1110. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1111. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1112. break;
  1113. case 8: /* 1D and 1D Array Surfaces */
  1114. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1115. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1116. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1117. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1118. NUM_BANKS(ADDR_SURF_16_BANK) |
  1119. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1120. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1121. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1122. break;
  1123. case 9: /* Displayable maps. */
  1124. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1125. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1126. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1127. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1128. NUM_BANKS(ADDR_SURF_16_BANK) |
  1129. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1130. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1131. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1132. break;
  1133. case 10: /* Display 8bpp. */
  1134. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1135. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1136. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1137. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1138. NUM_BANKS(ADDR_SURF_16_BANK) |
  1139. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1140. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1141. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1142. break;
  1143. case 11: /* Display 16bpp. */
  1144. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1145. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1146. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1147. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1148. NUM_BANKS(ADDR_SURF_16_BANK) |
  1149. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1150. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1151. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1152. break;
  1153. case 12: /* Display 32bpp. */
  1154. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1155. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1156. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1157. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1158. NUM_BANKS(ADDR_SURF_16_BANK) |
  1159. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1160. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1161. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1162. break;
  1163. case 13: /* Thin. */
  1164. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1165. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1166. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1167. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1168. NUM_BANKS(ADDR_SURF_16_BANK) |
  1169. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1170. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1171. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1172. break;
  1173. case 14: /* Thin 8 bpp. */
  1174. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1175. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1176. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1177. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1178. NUM_BANKS(ADDR_SURF_16_BANK) |
  1179. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1180. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1181. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1182. break;
  1183. case 15: /* Thin 16 bpp. */
  1184. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1185. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1186. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1187. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1188. NUM_BANKS(ADDR_SURF_16_BANK) |
  1189. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1190. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1191. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1192. break;
  1193. case 16: /* Thin 32 bpp. */
  1194. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1195. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1196. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1197. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1198. NUM_BANKS(ADDR_SURF_16_BANK) |
  1199. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1200. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1201. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1202. break;
  1203. case 17: /* Thin 64 bpp. */
  1204. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1205. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1206. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1207. TILE_SPLIT(split_equal_to_row_size) |
  1208. NUM_BANKS(ADDR_SURF_16_BANK) |
  1209. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1210. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1211. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1212. break;
  1213. case 21: /* 8 bpp PRT. */
  1214. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1215. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1216. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1217. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1218. NUM_BANKS(ADDR_SURF_16_BANK) |
  1219. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1220. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1221. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1222. break;
  1223. case 22: /* 16 bpp PRT */
  1224. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1225. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1226. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1227. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1228. NUM_BANKS(ADDR_SURF_16_BANK) |
  1229. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1230. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1231. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1232. break;
  1233. case 23: /* 32 bpp PRT */
  1234. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1235. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1236. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1237. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1238. NUM_BANKS(ADDR_SURF_16_BANK) |
  1239. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1240. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1241. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1242. break;
  1243. case 24: /* 64 bpp PRT */
  1244. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1245. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1246. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1247. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1248. NUM_BANKS(ADDR_SURF_16_BANK) |
  1249. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1250. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1251. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1252. break;
  1253. case 25: /* 128 bpp PRT */
  1254. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1255. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1256. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1257. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1258. NUM_BANKS(ADDR_SURF_8_BANK) |
  1259. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1260. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1261. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1262. break;
  1263. default:
  1264. gb_tile_moden = 0;
  1265. break;
  1266. }
  1267. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1268. }
  1269. } else
  1270. DRM_ERROR("unknown asic: 0x%x\n", rdev->family);
  1271. }
  1272. static void si_select_se_sh(struct radeon_device *rdev,
  1273. u32 se_num, u32 sh_num)
  1274. {
  1275. u32 data = INSTANCE_BROADCAST_WRITES;
  1276. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1277. data = SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  1278. else if (se_num == 0xffffffff)
  1279. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  1280. else if (sh_num == 0xffffffff)
  1281. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  1282. else
  1283. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  1284. WREG32(GRBM_GFX_INDEX, data);
  1285. }
  1286. static u32 si_create_bitmask(u32 bit_width)
  1287. {
  1288. u32 i, mask = 0;
  1289. for (i = 0; i < bit_width; i++) {
  1290. mask <<= 1;
  1291. mask |= 1;
  1292. }
  1293. return mask;
  1294. }
  1295. static u32 si_get_cu_enabled(struct radeon_device *rdev, u32 cu_per_sh)
  1296. {
  1297. u32 data, mask;
  1298. data = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  1299. if (data & 1)
  1300. data &= INACTIVE_CUS_MASK;
  1301. else
  1302. data = 0;
  1303. data |= RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  1304. data >>= INACTIVE_CUS_SHIFT;
  1305. mask = si_create_bitmask(cu_per_sh);
  1306. return ~data & mask;
  1307. }
  1308. static void si_setup_spi(struct radeon_device *rdev,
  1309. u32 se_num, u32 sh_per_se,
  1310. u32 cu_per_sh)
  1311. {
  1312. int i, j, k;
  1313. u32 data, mask, active_cu;
  1314. for (i = 0; i < se_num; i++) {
  1315. for (j = 0; j < sh_per_se; j++) {
  1316. si_select_se_sh(rdev, i, j);
  1317. data = RREG32(SPI_STATIC_THREAD_MGMT_3);
  1318. active_cu = si_get_cu_enabled(rdev, cu_per_sh);
  1319. mask = 1;
  1320. for (k = 0; k < 16; k++) {
  1321. mask <<= k;
  1322. if (active_cu & mask) {
  1323. data &= ~mask;
  1324. WREG32(SPI_STATIC_THREAD_MGMT_3, data);
  1325. break;
  1326. }
  1327. }
  1328. }
  1329. }
  1330. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1331. }
  1332. static u32 si_get_rb_disabled(struct radeon_device *rdev,
  1333. u32 max_rb_num, u32 se_num,
  1334. u32 sh_per_se)
  1335. {
  1336. u32 data, mask;
  1337. data = RREG32(CC_RB_BACKEND_DISABLE);
  1338. if (data & 1)
  1339. data &= BACKEND_DISABLE_MASK;
  1340. else
  1341. data = 0;
  1342. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  1343. data >>= BACKEND_DISABLE_SHIFT;
  1344. mask = si_create_bitmask(max_rb_num / se_num / sh_per_se);
  1345. return data & mask;
  1346. }
  1347. static void si_setup_rb(struct radeon_device *rdev,
  1348. u32 se_num, u32 sh_per_se,
  1349. u32 max_rb_num)
  1350. {
  1351. int i, j;
  1352. u32 data, mask;
  1353. u32 disabled_rbs = 0;
  1354. u32 enabled_rbs = 0;
  1355. for (i = 0; i < se_num; i++) {
  1356. for (j = 0; j < sh_per_se; j++) {
  1357. si_select_se_sh(rdev, i, j);
  1358. data = si_get_rb_disabled(rdev, max_rb_num, se_num, sh_per_se);
  1359. disabled_rbs |= data << ((i * sh_per_se + j) * TAHITI_RB_BITMAP_WIDTH_PER_SH);
  1360. }
  1361. }
  1362. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1363. mask = 1;
  1364. for (i = 0; i < max_rb_num; i++) {
  1365. if (!(disabled_rbs & mask))
  1366. enabled_rbs |= mask;
  1367. mask <<= 1;
  1368. }
  1369. for (i = 0; i < se_num; i++) {
  1370. si_select_se_sh(rdev, i, 0xffffffff);
  1371. data = 0;
  1372. for (j = 0; j < sh_per_se; j++) {
  1373. switch (enabled_rbs & 3) {
  1374. case 1:
  1375. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  1376. break;
  1377. case 2:
  1378. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  1379. break;
  1380. case 3:
  1381. default:
  1382. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  1383. break;
  1384. }
  1385. enabled_rbs >>= 2;
  1386. }
  1387. WREG32(PA_SC_RASTER_CONFIG, data);
  1388. }
  1389. si_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1390. }
  1391. static void si_gpu_init(struct radeon_device *rdev)
  1392. {
  1393. u32 gb_addr_config = 0;
  1394. u32 mc_shared_chmap, mc_arb_ramcfg;
  1395. u32 sx_debug_1;
  1396. u32 hdp_host_path_cntl;
  1397. u32 tmp;
  1398. int i, j;
  1399. switch (rdev->family) {
  1400. case CHIP_TAHITI:
  1401. rdev->config.si.max_shader_engines = 2;
  1402. rdev->config.si.max_tile_pipes = 12;
  1403. rdev->config.si.max_cu_per_sh = 8;
  1404. rdev->config.si.max_sh_per_se = 2;
  1405. rdev->config.si.max_backends_per_se = 4;
  1406. rdev->config.si.max_texture_channel_caches = 12;
  1407. rdev->config.si.max_gprs = 256;
  1408. rdev->config.si.max_gs_threads = 32;
  1409. rdev->config.si.max_hw_contexts = 8;
  1410. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1411. rdev->config.si.sc_prim_fifo_size_backend = 0x100;
  1412. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1413. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1414. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1415. break;
  1416. case CHIP_PITCAIRN:
  1417. rdev->config.si.max_shader_engines = 2;
  1418. rdev->config.si.max_tile_pipes = 8;
  1419. rdev->config.si.max_cu_per_sh = 5;
  1420. rdev->config.si.max_sh_per_se = 2;
  1421. rdev->config.si.max_backends_per_se = 4;
  1422. rdev->config.si.max_texture_channel_caches = 8;
  1423. rdev->config.si.max_gprs = 256;
  1424. rdev->config.si.max_gs_threads = 32;
  1425. rdev->config.si.max_hw_contexts = 8;
  1426. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1427. rdev->config.si.sc_prim_fifo_size_backend = 0x100;
  1428. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1429. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1430. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1431. break;
  1432. case CHIP_VERDE:
  1433. default:
  1434. rdev->config.si.max_shader_engines = 1;
  1435. rdev->config.si.max_tile_pipes = 4;
  1436. rdev->config.si.max_cu_per_sh = 2;
  1437. rdev->config.si.max_sh_per_se = 2;
  1438. rdev->config.si.max_backends_per_se = 4;
  1439. rdev->config.si.max_texture_channel_caches = 4;
  1440. rdev->config.si.max_gprs = 256;
  1441. rdev->config.si.max_gs_threads = 32;
  1442. rdev->config.si.max_hw_contexts = 8;
  1443. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1444. rdev->config.si.sc_prim_fifo_size_backend = 0x40;
  1445. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1446. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1447. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1448. break;
  1449. }
  1450. /* Initialize HDP */
  1451. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1452. WREG32((0x2c14 + j), 0x00000000);
  1453. WREG32((0x2c18 + j), 0x00000000);
  1454. WREG32((0x2c1c + j), 0x00000000);
  1455. WREG32((0x2c20 + j), 0x00000000);
  1456. WREG32((0x2c24 + j), 0x00000000);
  1457. }
  1458. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1459. evergreen_fix_pci_max_read_req_size(rdev);
  1460. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  1461. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1462. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1463. rdev->config.si.num_tile_pipes = rdev->config.si.max_tile_pipes;
  1464. rdev->config.si.mem_max_burst_length_bytes = 256;
  1465. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  1466. rdev->config.si.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1467. if (rdev->config.si.mem_row_size_in_kb > 4)
  1468. rdev->config.si.mem_row_size_in_kb = 4;
  1469. /* XXX use MC settings? */
  1470. rdev->config.si.shader_engine_tile_size = 32;
  1471. rdev->config.si.num_gpus = 1;
  1472. rdev->config.si.multi_gpu_tile_size = 64;
  1473. /* fix up row size */
  1474. gb_addr_config &= ~ROW_SIZE_MASK;
  1475. switch (rdev->config.si.mem_row_size_in_kb) {
  1476. case 1:
  1477. default:
  1478. gb_addr_config |= ROW_SIZE(0);
  1479. break;
  1480. case 2:
  1481. gb_addr_config |= ROW_SIZE(1);
  1482. break;
  1483. case 4:
  1484. gb_addr_config |= ROW_SIZE(2);
  1485. break;
  1486. }
  1487. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1488. * not have bank info, so create a custom tiling dword.
  1489. * bits 3:0 num_pipes
  1490. * bits 7:4 num_banks
  1491. * bits 11:8 group_size
  1492. * bits 15:12 row_size
  1493. */
  1494. rdev->config.si.tile_config = 0;
  1495. switch (rdev->config.si.num_tile_pipes) {
  1496. case 1:
  1497. rdev->config.si.tile_config |= (0 << 0);
  1498. break;
  1499. case 2:
  1500. rdev->config.si.tile_config |= (1 << 0);
  1501. break;
  1502. case 4:
  1503. rdev->config.si.tile_config |= (2 << 0);
  1504. break;
  1505. case 8:
  1506. default:
  1507. /* XXX what about 12? */
  1508. rdev->config.si.tile_config |= (3 << 0);
  1509. break;
  1510. }
  1511. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  1512. case 0: /* four banks */
  1513. rdev->config.si.tile_config |= 0 << 4;
  1514. break;
  1515. case 1: /* eight banks */
  1516. rdev->config.si.tile_config |= 1 << 4;
  1517. break;
  1518. case 2: /* sixteen banks */
  1519. default:
  1520. rdev->config.si.tile_config |= 2 << 4;
  1521. break;
  1522. }
  1523. rdev->config.si.tile_config |=
  1524. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  1525. rdev->config.si.tile_config |=
  1526. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  1527. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1528. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1529. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1530. si_tiling_mode_table_init(rdev);
  1531. si_setup_rb(rdev, rdev->config.si.max_shader_engines,
  1532. rdev->config.si.max_sh_per_se,
  1533. rdev->config.si.max_backends_per_se);
  1534. si_setup_spi(rdev, rdev->config.si.max_shader_engines,
  1535. rdev->config.si.max_sh_per_se,
  1536. rdev->config.si.max_cu_per_sh);
  1537. /* set HW defaults for 3D engine */
  1538. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1539. ROQ_IB2_START(0x2b)));
  1540. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  1541. sx_debug_1 = RREG32(SX_DEBUG_1);
  1542. WREG32(SX_DEBUG_1, sx_debug_1);
  1543. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1544. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_frontend) |
  1545. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_backend) |
  1546. SC_HIZ_TILE_FIFO_SIZE(rdev->config.si.sc_hiz_tile_fifo_size) |
  1547. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.si.sc_earlyz_tile_fifo_size)));
  1548. WREG32(VGT_NUM_INSTANCES, 1);
  1549. WREG32(CP_PERFMON_CNTL, 0);
  1550. WREG32(SQ_CONFIG, 0);
  1551. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1552. FORCE_EOV_MAX_REZ_CNT(255)));
  1553. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  1554. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  1555. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1556. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1557. WREG32(CB_PERFCOUNTER0_SELECT0, 0);
  1558. WREG32(CB_PERFCOUNTER0_SELECT1, 0);
  1559. WREG32(CB_PERFCOUNTER1_SELECT0, 0);
  1560. WREG32(CB_PERFCOUNTER1_SELECT1, 0);
  1561. WREG32(CB_PERFCOUNTER2_SELECT0, 0);
  1562. WREG32(CB_PERFCOUNTER2_SELECT1, 0);
  1563. WREG32(CB_PERFCOUNTER3_SELECT0, 0);
  1564. WREG32(CB_PERFCOUNTER3_SELECT1, 0);
  1565. tmp = RREG32(HDP_MISC_CNTL);
  1566. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1567. WREG32(HDP_MISC_CNTL, tmp);
  1568. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1569. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1570. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1571. udelay(50);
  1572. }
  1573. /*
  1574. * GPU scratch registers helpers function.
  1575. */
  1576. static void si_scratch_init(struct radeon_device *rdev)
  1577. {
  1578. int i;
  1579. rdev->scratch.num_reg = 7;
  1580. rdev->scratch.reg_base = SCRATCH_REG0;
  1581. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1582. rdev->scratch.free[i] = true;
  1583. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  1584. }
  1585. }
  1586. void si_fence_ring_emit(struct radeon_device *rdev,
  1587. struct radeon_fence *fence)
  1588. {
  1589. struct radeon_ring *ring = &rdev->ring[fence->ring];
  1590. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  1591. /* flush read cache over gart */
  1592. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1593. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1594. radeon_ring_write(ring, 0);
  1595. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1596. radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1597. PACKET3_TC_ACTION_ENA |
  1598. PACKET3_SH_KCACHE_ACTION_ENA |
  1599. PACKET3_SH_ICACHE_ACTION_ENA);
  1600. radeon_ring_write(ring, 0xFFFFFFFF);
  1601. radeon_ring_write(ring, 0);
  1602. radeon_ring_write(ring, 10); /* poll interval */
  1603. /* EVENT_WRITE_EOP - flush caches, send int */
  1604. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1605. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
  1606. radeon_ring_write(ring, addr & 0xffffffff);
  1607. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  1608. radeon_ring_write(ring, fence->seq);
  1609. radeon_ring_write(ring, 0);
  1610. }
  1611. /*
  1612. * IB stuff
  1613. */
  1614. void si_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1615. {
  1616. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1617. u32 header;
  1618. if (ib->is_const_ib) {
  1619. /* set switch buffer packet before const IB */
  1620. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1621. radeon_ring_write(ring, 0);
  1622. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  1623. } else {
  1624. u32 next_rptr;
  1625. if (ring->rptr_save_reg) {
  1626. next_rptr = ring->wptr + 3 + 4 + 8;
  1627. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1628. radeon_ring_write(ring, ((ring->rptr_save_reg -
  1629. PACKET3_SET_CONFIG_REG_START) >> 2));
  1630. radeon_ring_write(ring, next_rptr);
  1631. } else if (rdev->wb.enabled) {
  1632. next_rptr = ring->wptr + 5 + 4 + 8;
  1633. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1634. radeon_ring_write(ring, (1 << 8));
  1635. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1636. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  1637. radeon_ring_write(ring, next_rptr);
  1638. }
  1639. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1640. }
  1641. radeon_ring_write(ring, header);
  1642. radeon_ring_write(ring,
  1643. #ifdef __BIG_ENDIAN
  1644. (2 << 0) |
  1645. #endif
  1646. (ib->gpu_addr & 0xFFFFFFFC));
  1647. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1648. radeon_ring_write(ring, ib->length_dw | (ib->vm_id << 24));
  1649. if (!ib->is_const_ib) {
  1650. /* flush read cache over gart for this vmid */
  1651. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1652. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1653. radeon_ring_write(ring, ib->vm_id);
  1654. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1655. radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1656. PACKET3_TC_ACTION_ENA |
  1657. PACKET3_SH_KCACHE_ACTION_ENA |
  1658. PACKET3_SH_ICACHE_ACTION_ENA);
  1659. radeon_ring_write(ring, 0xFFFFFFFF);
  1660. radeon_ring_write(ring, 0);
  1661. radeon_ring_write(ring, 10); /* poll interval */
  1662. }
  1663. }
  1664. /*
  1665. * CP.
  1666. */
  1667. static void si_cp_enable(struct radeon_device *rdev, bool enable)
  1668. {
  1669. if (enable)
  1670. WREG32(CP_ME_CNTL, 0);
  1671. else {
  1672. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1673. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  1674. WREG32(SCRATCH_UMSK, 0);
  1675. }
  1676. udelay(50);
  1677. }
  1678. static int si_cp_load_microcode(struct radeon_device *rdev)
  1679. {
  1680. const __be32 *fw_data;
  1681. int i;
  1682. if (!rdev->me_fw || !rdev->pfp_fw)
  1683. return -EINVAL;
  1684. si_cp_enable(rdev, false);
  1685. /* PFP */
  1686. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1687. WREG32(CP_PFP_UCODE_ADDR, 0);
  1688. for (i = 0; i < SI_PFP_UCODE_SIZE; i++)
  1689. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1690. WREG32(CP_PFP_UCODE_ADDR, 0);
  1691. /* CE */
  1692. fw_data = (const __be32 *)rdev->ce_fw->data;
  1693. WREG32(CP_CE_UCODE_ADDR, 0);
  1694. for (i = 0; i < SI_CE_UCODE_SIZE; i++)
  1695. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  1696. WREG32(CP_CE_UCODE_ADDR, 0);
  1697. /* ME */
  1698. fw_data = (const __be32 *)rdev->me_fw->data;
  1699. WREG32(CP_ME_RAM_WADDR, 0);
  1700. for (i = 0; i < SI_PM4_UCODE_SIZE; i++)
  1701. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1702. WREG32(CP_ME_RAM_WADDR, 0);
  1703. WREG32(CP_PFP_UCODE_ADDR, 0);
  1704. WREG32(CP_CE_UCODE_ADDR, 0);
  1705. WREG32(CP_ME_RAM_WADDR, 0);
  1706. WREG32(CP_ME_RAM_RADDR, 0);
  1707. return 0;
  1708. }
  1709. static int si_cp_start(struct radeon_device *rdev)
  1710. {
  1711. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1712. int r, i;
  1713. r = radeon_ring_lock(rdev, ring, 7 + 4);
  1714. if (r) {
  1715. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1716. return r;
  1717. }
  1718. /* init the CP */
  1719. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1720. radeon_ring_write(ring, 0x1);
  1721. radeon_ring_write(ring, 0x0);
  1722. radeon_ring_write(ring, rdev->config.si.max_hw_contexts - 1);
  1723. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1724. radeon_ring_write(ring, 0);
  1725. radeon_ring_write(ring, 0);
  1726. /* init the CE partitions */
  1727. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1728. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1729. radeon_ring_write(ring, 0xc000);
  1730. radeon_ring_write(ring, 0xe000);
  1731. radeon_ring_unlock_commit(rdev, ring);
  1732. si_cp_enable(rdev, true);
  1733. r = radeon_ring_lock(rdev, ring, si_default_size + 10);
  1734. if (r) {
  1735. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1736. return r;
  1737. }
  1738. /* setup clear context state */
  1739. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1740. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1741. for (i = 0; i < si_default_size; i++)
  1742. radeon_ring_write(ring, si_default_state[i]);
  1743. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1744. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1745. /* set clear context state */
  1746. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1747. radeon_ring_write(ring, 0);
  1748. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1749. radeon_ring_write(ring, 0x00000316);
  1750. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1751. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  1752. radeon_ring_unlock_commit(rdev, ring);
  1753. for (i = RADEON_RING_TYPE_GFX_INDEX; i <= CAYMAN_RING_TYPE_CP2_INDEX; ++i) {
  1754. ring = &rdev->ring[i];
  1755. r = radeon_ring_lock(rdev, ring, 2);
  1756. /* clear the compute context state */
  1757. radeon_ring_write(ring, PACKET3_COMPUTE(PACKET3_CLEAR_STATE, 0));
  1758. radeon_ring_write(ring, 0);
  1759. radeon_ring_unlock_commit(rdev, ring);
  1760. }
  1761. return 0;
  1762. }
  1763. static void si_cp_fini(struct radeon_device *rdev)
  1764. {
  1765. struct radeon_ring *ring;
  1766. si_cp_enable(rdev, false);
  1767. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1768. radeon_ring_fini(rdev, ring);
  1769. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1770. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  1771. radeon_ring_fini(rdev, ring);
  1772. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1773. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  1774. radeon_ring_fini(rdev, ring);
  1775. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1776. }
  1777. static int si_cp_resume(struct radeon_device *rdev)
  1778. {
  1779. struct radeon_ring *ring;
  1780. u32 tmp;
  1781. u32 rb_bufsz;
  1782. int r;
  1783. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1784. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1785. SOFT_RESET_PA |
  1786. SOFT_RESET_VGT |
  1787. SOFT_RESET_SPI |
  1788. SOFT_RESET_SX));
  1789. RREG32(GRBM_SOFT_RESET);
  1790. mdelay(15);
  1791. WREG32(GRBM_SOFT_RESET, 0);
  1792. RREG32(GRBM_SOFT_RESET);
  1793. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1794. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1795. /* Set the write pointer delay */
  1796. WREG32(CP_RB_WPTR_DELAY, 0);
  1797. WREG32(CP_DEBUG, 0);
  1798. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1799. /* ring 0 - compute and gfx */
  1800. /* Set ring buffer size */
  1801. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1802. rb_bufsz = drm_order(ring->ring_size / 8);
  1803. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1804. #ifdef __BIG_ENDIAN
  1805. tmp |= BUF_SWAP_32BIT;
  1806. #endif
  1807. WREG32(CP_RB0_CNTL, tmp);
  1808. /* Initialize the ring buffer's read and write pointers */
  1809. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  1810. ring->wptr = 0;
  1811. WREG32(CP_RB0_WPTR, ring->wptr);
  1812. /* set the wb address wether it's enabled or not */
  1813. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  1814. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1815. if (rdev->wb.enabled)
  1816. WREG32(SCRATCH_UMSK, 0xff);
  1817. else {
  1818. tmp |= RB_NO_UPDATE;
  1819. WREG32(SCRATCH_UMSK, 0);
  1820. }
  1821. mdelay(1);
  1822. WREG32(CP_RB0_CNTL, tmp);
  1823. WREG32(CP_RB0_BASE, ring->gpu_addr >> 8);
  1824. ring->rptr = RREG32(CP_RB0_RPTR);
  1825. /* ring1 - compute only */
  1826. /* Set ring buffer size */
  1827. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  1828. rb_bufsz = drm_order(ring->ring_size / 8);
  1829. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1830. #ifdef __BIG_ENDIAN
  1831. tmp |= BUF_SWAP_32BIT;
  1832. #endif
  1833. WREG32(CP_RB1_CNTL, tmp);
  1834. /* Initialize the ring buffer's read and write pointers */
  1835. WREG32(CP_RB1_CNTL, tmp | RB_RPTR_WR_ENA);
  1836. ring->wptr = 0;
  1837. WREG32(CP_RB1_WPTR, ring->wptr);
  1838. /* set the wb address wether it's enabled or not */
  1839. WREG32(CP_RB1_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFFFFFFFC);
  1840. WREG32(CP_RB1_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFF);
  1841. mdelay(1);
  1842. WREG32(CP_RB1_CNTL, tmp);
  1843. WREG32(CP_RB1_BASE, ring->gpu_addr >> 8);
  1844. ring->rptr = RREG32(CP_RB1_RPTR);
  1845. /* ring2 - compute only */
  1846. /* Set ring buffer size */
  1847. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  1848. rb_bufsz = drm_order(ring->ring_size / 8);
  1849. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1850. #ifdef __BIG_ENDIAN
  1851. tmp |= BUF_SWAP_32BIT;
  1852. #endif
  1853. WREG32(CP_RB2_CNTL, tmp);
  1854. /* Initialize the ring buffer's read and write pointers */
  1855. WREG32(CP_RB2_CNTL, tmp | RB_RPTR_WR_ENA);
  1856. ring->wptr = 0;
  1857. WREG32(CP_RB2_WPTR, ring->wptr);
  1858. /* set the wb address wether it's enabled or not */
  1859. WREG32(CP_RB2_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFFFFFFFC);
  1860. WREG32(CP_RB2_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFF);
  1861. mdelay(1);
  1862. WREG32(CP_RB2_CNTL, tmp);
  1863. WREG32(CP_RB2_BASE, ring->gpu_addr >> 8);
  1864. ring->rptr = RREG32(CP_RB2_RPTR);
  1865. /* start the rings */
  1866. si_cp_start(rdev);
  1867. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  1868. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = true;
  1869. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = true;
  1870. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1871. if (r) {
  1872. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1873. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1874. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1875. return r;
  1876. }
  1877. r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP1_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]);
  1878. if (r) {
  1879. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1880. }
  1881. r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP2_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]);
  1882. if (r) {
  1883. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1884. }
  1885. return 0;
  1886. }
  1887. bool si_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1888. {
  1889. u32 srbm_status;
  1890. u32 grbm_status, grbm_status2;
  1891. u32 grbm_status_se0, grbm_status_se1;
  1892. srbm_status = RREG32(SRBM_STATUS);
  1893. grbm_status = RREG32(GRBM_STATUS);
  1894. grbm_status2 = RREG32(GRBM_STATUS2);
  1895. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  1896. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  1897. if (!(grbm_status & GUI_ACTIVE)) {
  1898. radeon_ring_lockup_update(ring);
  1899. return false;
  1900. }
  1901. /* force CP activities */
  1902. radeon_ring_force_activity(rdev, ring);
  1903. return radeon_ring_test_lockup(rdev, ring);
  1904. }
  1905. static int si_gpu_soft_reset(struct radeon_device *rdev)
  1906. {
  1907. struct evergreen_mc_save save;
  1908. u32 grbm_reset = 0;
  1909. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  1910. return 0;
  1911. dev_info(rdev->dev, "GPU softreset \n");
  1912. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1913. RREG32(GRBM_STATUS));
  1914. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  1915. RREG32(GRBM_STATUS2));
  1916. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1917. RREG32(GRBM_STATUS_SE0));
  1918. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1919. RREG32(GRBM_STATUS_SE1));
  1920. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1921. RREG32(SRBM_STATUS));
  1922. evergreen_mc_stop(rdev, &save);
  1923. if (radeon_mc_wait_for_idle(rdev)) {
  1924. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1925. }
  1926. /* Disable CP parsing/prefetching */
  1927. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  1928. /* reset all the gfx blocks */
  1929. grbm_reset = (SOFT_RESET_CP |
  1930. SOFT_RESET_CB |
  1931. SOFT_RESET_DB |
  1932. SOFT_RESET_GDS |
  1933. SOFT_RESET_PA |
  1934. SOFT_RESET_SC |
  1935. SOFT_RESET_BCI |
  1936. SOFT_RESET_SPI |
  1937. SOFT_RESET_SX |
  1938. SOFT_RESET_TC |
  1939. SOFT_RESET_TA |
  1940. SOFT_RESET_VGT |
  1941. SOFT_RESET_IA);
  1942. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1943. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1944. (void)RREG32(GRBM_SOFT_RESET);
  1945. udelay(50);
  1946. WREG32(GRBM_SOFT_RESET, 0);
  1947. (void)RREG32(GRBM_SOFT_RESET);
  1948. /* Wait a little for things to settle down */
  1949. udelay(50);
  1950. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1951. RREG32(GRBM_STATUS));
  1952. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  1953. RREG32(GRBM_STATUS2));
  1954. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1955. RREG32(GRBM_STATUS_SE0));
  1956. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1957. RREG32(GRBM_STATUS_SE1));
  1958. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1959. RREG32(SRBM_STATUS));
  1960. evergreen_mc_resume(rdev, &save);
  1961. return 0;
  1962. }
  1963. int si_asic_reset(struct radeon_device *rdev)
  1964. {
  1965. return si_gpu_soft_reset(rdev);
  1966. }
  1967. /* MC */
  1968. static void si_mc_program(struct radeon_device *rdev)
  1969. {
  1970. struct evergreen_mc_save save;
  1971. u32 tmp;
  1972. int i, j;
  1973. /* Initialize HDP */
  1974. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1975. WREG32((0x2c14 + j), 0x00000000);
  1976. WREG32((0x2c18 + j), 0x00000000);
  1977. WREG32((0x2c1c + j), 0x00000000);
  1978. WREG32((0x2c20 + j), 0x00000000);
  1979. WREG32((0x2c24 + j), 0x00000000);
  1980. }
  1981. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1982. evergreen_mc_stop(rdev, &save);
  1983. if (radeon_mc_wait_for_idle(rdev)) {
  1984. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1985. }
  1986. /* Lockout access through VGA aperture*/
  1987. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1988. /* Update configuration */
  1989. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1990. rdev->mc.vram_start >> 12);
  1991. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1992. rdev->mc.vram_end >> 12);
  1993. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  1994. rdev->vram_scratch.gpu_addr >> 12);
  1995. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1996. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1997. WREG32(MC_VM_FB_LOCATION, tmp);
  1998. /* XXX double check these! */
  1999. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  2000. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  2001. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  2002. WREG32(MC_VM_AGP_BASE, 0);
  2003. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  2004. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  2005. if (radeon_mc_wait_for_idle(rdev)) {
  2006. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2007. }
  2008. evergreen_mc_resume(rdev, &save);
  2009. /* we need to own VRAM, so turn off the VGA renderer here
  2010. * to stop it overwriting our objects */
  2011. rv515_vga_render_disable(rdev);
  2012. }
  2013. /* SI MC address space is 40 bits */
  2014. static void si_vram_location(struct radeon_device *rdev,
  2015. struct radeon_mc *mc, u64 base)
  2016. {
  2017. mc->vram_start = base;
  2018. if (mc->mc_vram_size > (0xFFFFFFFFFFULL - base + 1)) {
  2019. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  2020. mc->real_vram_size = mc->aper_size;
  2021. mc->mc_vram_size = mc->aper_size;
  2022. }
  2023. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  2024. dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  2025. mc->mc_vram_size >> 20, mc->vram_start,
  2026. mc->vram_end, mc->real_vram_size >> 20);
  2027. }
  2028. static void si_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  2029. {
  2030. u64 size_af, size_bf;
  2031. size_af = ((0xFFFFFFFFFFULL - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  2032. size_bf = mc->vram_start & ~mc->gtt_base_align;
  2033. if (size_bf > size_af) {
  2034. if (mc->gtt_size > size_bf) {
  2035. dev_warn(rdev->dev, "limiting GTT\n");
  2036. mc->gtt_size = size_bf;
  2037. }
  2038. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  2039. } else {
  2040. if (mc->gtt_size > size_af) {
  2041. dev_warn(rdev->dev, "limiting GTT\n");
  2042. mc->gtt_size = size_af;
  2043. }
  2044. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  2045. }
  2046. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  2047. dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  2048. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  2049. }
  2050. static void si_vram_gtt_location(struct radeon_device *rdev,
  2051. struct radeon_mc *mc)
  2052. {
  2053. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  2054. /* leave room for at least 1024M GTT */
  2055. dev_warn(rdev->dev, "limiting VRAM\n");
  2056. mc->real_vram_size = 0xFFC0000000ULL;
  2057. mc->mc_vram_size = 0xFFC0000000ULL;
  2058. }
  2059. si_vram_location(rdev, &rdev->mc, 0);
  2060. rdev->mc.gtt_base_align = 0;
  2061. si_gtt_location(rdev, mc);
  2062. }
  2063. static int si_mc_init(struct radeon_device *rdev)
  2064. {
  2065. u32 tmp;
  2066. int chansize, numchan;
  2067. /* Get VRAM informations */
  2068. rdev->mc.vram_is_ddr = true;
  2069. tmp = RREG32(MC_ARB_RAMCFG);
  2070. if (tmp & CHANSIZE_OVERRIDE) {
  2071. chansize = 16;
  2072. } else if (tmp & CHANSIZE_MASK) {
  2073. chansize = 64;
  2074. } else {
  2075. chansize = 32;
  2076. }
  2077. tmp = RREG32(MC_SHARED_CHMAP);
  2078. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2079. case 0:
  2080. default:
  2081. numchan = 1;
  2082. break;
  2083. case 1:
  2084. numchan = 2;
  2085. break;
  2086. case 2:
  2087. numchan = 4;
  2088. break;
  2089. case 3:
  2090. numchan = 8;
  2091. break;
  2092. case 4:
  2093. numchan = 3;
  2094. break;
  2095. case 5:
  2096. numchan = 6;
  2097. break;
  2098. case 6:
  2099. numchan = 10;
  2100. break;
  2101. case 7:
  2102. numchan = 12;
  2103. break;
  2104. case 8:
  2105. numchan = 16;
  2106. break;
  2107. }
  2108. rdev->mc.vram_width = numchan * chansize;
  2109. /* Could aper size report 0 ? */
  2110. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2111. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2112. /* size in MB on si */
  2113. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2114. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2115. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2116. si_vram_gtt_location(rdev, &rdev->mc);
  2117. radeon_update_bandwidth_info(rdev);
  2118. return 0;
  2119. }
  2120. /*
  2121. * GART
  2122. */
  2123. void si_pcie_gart_tlb_flush(struct radeon_device *rdev)
  2124. {
  2125. /* flush hdp cache */
  2126. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2127. /* bits 0-15 are the VM contexts0-15 */
  2128. WREG32(VM_INVALIDATE_REQUEST, 1);
  2129. }
  2130. int si_pcie_gart_enable(struct radeon_device *rdev)
  2131. {
  2132. int r, i;
  2133. if (rdev->gart.robj == NULL) {
  2134. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  2135. return -EINVAL;
  2136. }
  2137. r = radeon_gart_table_vram_pin(rdev);
  2138. if (r)
  2139. return r;
  2140. radeon_gart_restore(rdev);
  2141. /* Setup TLB control */
  2142. WREG32(MC_VM_MX_L1_TLB_CNTL,
  2143. (0xA << 7) |
  2144. ENABLE_L1_TLB |
  2145. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  2146. ENABLE_ADVANCED_DRIVER_MODEL |
  2147. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  2148. /* Setup L2 cache */
  2149. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  2150. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  2151. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  2152. EFFECTIVE_L2_QUEUE_SIZE(7) |
  2153. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  2154. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  2155. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  2156. L2_CACHE_BIGK_FRAGMENT_SIZE(0));
  2157. /* setup context0 */
  2158. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  2159. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  2160. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  2161. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  2162. (u32)(rdev->dummy_page.addr >> 12));
  2163. WREG32(VM_CONTEXT0_CNTL2, 0);
  2164. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  2165. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  2166. WREG32(0x15D4, 0);
  2167. WREG32(0x15D8, 0);
  2168. WREG32(0x15DC, 0);
  2169. /* empty context1-15 */
  2170. /* FIXME start with 4G, once using 2 level pt switch to full
  2171. * vm size space
  2172. */
  2173. /* set vm size, must be a multiple of 4 */
  2174. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  2175. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  2176. for (i = 1; i < 16; i++) {
  2177. if (i < 8)
  2178. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  2179. rdev->gart.table_addr >> 12);
  2180. else
  2181. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  2182. rdev->gart.table_addr >> 12);
  2183. }
  2184. /* enable context1-15 */
  2185. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  2186. (u32)(rdev->dummy_page.addr >> 12));
  2187. WREG32(VM_CONTEXT1_CNTL2, 0);
  2188. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  2189. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  2190. si_pcie_gart_tlb_flush(rdev);
  2191. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  2192. (unsigned)(rdev->mc.gtt_size >> 20),
  2193. (unsigned long long)rdev->gart.table_addr);
  2194. rdev->gart.ready = true;
  2195. return 0;
  2196. }
  2197. void si_pcie_gart_disable(struct radeon_device *rdev)
  2198. {
  2199. /* Disable all tables */
  2200. WREG32(VM_CONTEXT0_CNTL, 0);
  2201. WREG32(VM_CONTEXT1_CNTL, 0);
  2202. /* Setup TLB control */
  2203. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  2204. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  2205. /* Setup L2 cache */
  2206. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  2207. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  2208. EFFECTIVE_L2_QUEUE_SIZE(7) |
  2209. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  2210. WREG32(VM_L2_CNTL2, 0);
  2211. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  2212. L2_CACHE_BIGK_FRAGMENT_SIZE(0));
  2213. radeon_gart_table_vram_unpin(rdev);
  2214. }
  2215. void si_pcie_gart_fini(struct radeon_device *rdev)
  2216. {
  2217. si_pcie_gart_disable(rdev);
  2218. radeon_gart_table_vram_free(rdev);
  2219. radeon_gart_fini(rdev);
  2220. }
  2221. /* vm parser */
  2222. static bool si_vm_reg_valid(u32 reg)
  2223. {
  2224. /* context regs are fine */
  2225. if (reg >= 0x28000)
  2226. return true;
  2227. /* check config regs */
  2228. switch (reg) {
  2229. case GRBM_GFX_INDEX:
  2230. case VGT_VTX_VECT_EJECT_REG:
  2231. case VGT_CACHE_INVALIDATION:
  2232. case VGT_ESGS_RING_SIZE:
  2233. case VGT_GSVS_RING_SIZE:
  2234. case VGT_GS_VERTEX_REUSE:
  2235. case VGT_PRIMITIVE_TYPE:
  2236. case VGT_INDEX_TYPE:
  2237. case VGT_NUM_INDICES:
  2238. case VGT_NUM_INSTANCES:
  2239. case VGT_TF_RING_SIZE:
  2240. case VGT_HS_OFFCHIP_PARAM:
  2241. case VGT_TF_MEMORY_BASE:
  2242. case PA_CL_ENHANCE:
  2243. case PA_SU_LINE_STIPPLE_VALUE:
  2244. case PA_SC_LINE_STIPPLE_STATE:
  2245. case PA_SC_ENHANCE:
  2246. case SQC_CACHES:
  2247. case SPI_STATIC_THREAD_MGMT_1:
  2248. case SPI_STATIC_THREAD_MGMT_2:
  2249. case SPI_STATIC_THREAD_MGMT_3:
  2250. case SPI_PS_MAX_WAVE_ID:
  2251. case SPI_CONFIG_CNTL:
  2252. case SPI_CONFIG_CNTL_1:
  2253. case TA_CNTL_AUX:
  2254. return true;
  2255. default:
  2256. DRM_ERROR("Invalid register 0x%x in CS\n", reg);
  2257. return false;
  2258. }
  2259. }
  2260. static int si_vm_packet3_ce_check(struct radeon_device *rdev,
  2261. u32 *ib, struct radeon_cs_packet *pkt)
  2262. {
  2263. switch (pkt->opcode) {
  2264. case PACKET3_NOP:
  2265. case PACKET3_SET_BASE:
  2266. case PACKET3_SET_CE_DE_COUNTERS:
  2267. case PACKET3_LOAD_CONST_RAM:
  2268. case PACKET3_WRITE_CONST_RAM:
  2269. case PACKET3_WRITE_CONST_RAM_OFFSET:
  2270. case PACKET3_DUMP_CONST_RAM:
  2271. case PACKET3_INCREMENT_CE_COUNTER:
  2272. case PACKET3_WAIT_ON_DE_COUNTER:
  2273. case PACKET3_CE_WRITE:
  2274. break;
  2275. default:
  2276. DRM_ERROR("Invalid CE packet3: 0x%x\n", pkt->opcode);
  2277. return -EINVAL;
  2278. }
  2279. return 0;
  2280. }
  2281. static int si_vm_packet3_gfx_check(struct radeon_device *rdev,
  2282. u32 *ib, struct radeon_cs_packet *pkt)
  2283. {
  2284. u32 idx = pkt->idx + 1;
  2285. u32 idx_value = ib[idx];
  2286. u32 start_reg, end_reg, reg, i;
  2287. switch (pkt->opcode) {
  2288. case PACKET3_NOP:
  2289. case PACKET3_SET_BASE:
  2290. case PACKET3_CLEAR_STATE:
  2291. case PACKET3_INDEX_BUFFER_SIZE:
  2292. case PACKET3_DISPATCH_DIRECT:
  2293. case PACKET3_DISPATCH_INDIRECT:
  2294. case PACKET3_ALLOC_GDS:
  2295. case PACKET3_WRITE_GDS_RAM:
  2296. case PACKET3_ATOMIC_GDS:
  2297. case PACKET3_ATOMIC:
  2298. case PACKET3_OCCLUSION_QUERY:
  2299. case PACKET3_SET_PREDICATION:
  2300. case PACKET3_COND_EXEC:
  2301. case PACKET3_PRED_EXEC:
  2302. case PACKET3_DRAW_INDIRECT:
  2303. case PACKET3_DRAW_INDEX_INDIRECT:
  2304. case PACKET3_INDEX_BASE:
  2305. case PACKET3_DRAW_INDEX_2:
  2306. case PACKET3_CONTEXT_CONTROL:
  2307. case PACKET3_INDEX_TYPE:
  2308. case PACKET3_DRAW_INDIRECT_MULTI:
  2309. case PACKET3_DRAW_INDEX_AUTO:
  2310. case PACKET3_DRAW_INDEX_IMMD:
  2311. case PACKET3_NUM_INSTANCES:
  2312. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  2313. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2314. case PACKET3_DRAW_INDEX_OFFSET_2:
  2315. case PACKET3_DRAW_INDEX_MULTI_ELEMENT:
  2316. case PACKET3_DRAW_INDEX_INDIRECT_MULTI:
  2317. case PACKET3_MPEG_INDEX:
  2318. case PACKET3_WAIT_REG_MEM:
  2319. case PACKET3_MEM_WRITE:
  2320. case PACKET3_PFP_SYNC_ME:
  2321. case PACKET3_SURFACE_SYNC:
  2322. case PACKET3_EVENT_WRITE:
  2323. case PACKET3_EVENT_WRITE_EOP:
  2324. case PACKET3_EVENT_WRITE_EOS:
  2325. case PACKET3_SET_CONTEXT_REG:
  2326. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  2327. case PACKET3_SET_SH_REG:
  2328. case PACKET3_SET_SH_REG_OFFSET:
  2329. case PACKET3_INCREMENT_DE_COUNTER:
  2330. case PACKET3_WAIT_ON_CE_COUNTER:
  2331. case PACKET3_WAIT_ON_AVAIL_BUFFER:
  2332. case PACKET3_ME_WRITE:
  2333. break;
  2334. case PACKET3_COPY_DATA:
  2335. if ((idx_value & 0xf00) == 0) {
  2336. reg = ib[idx + 3] * 4;
  2337. if (!si_vm_reg_valid(reg))
  2338. return -EINVAL;
  2339. }
  2340. break;
  2341. case PACKET3_WRITE_DATA:
  2342. if ((idx_value & 0xf00) == 0) {
  2343. start_reg = ib[idx + 1] * 4;
  2344. if (idx_value & 0x10000) {
  2345. if (!si_vm_reg_valid(start_reg))
  2346. return -EINVAL;
  2347. } else {
  2348. for (i = 0; i < (pkt->count - 2); i++) {
  2349. reg = start_reg + (4 * i);
  2350. if (!si_vm_reg_valid(reg))
  2351. return -EINVAL;
  2352. }
  2353. }
  2354. }
  2355. break;
  2356. case PACKET3_COND_WRITE:
  2357. if (idx_value & 0x100) {
  2358. reg = ib[idx + 5] * 4;
  2359. if (!si_vm_reg_valid(reg))
  2360. return -EINVAL;
  2361. }
  2362. break;
  2363. case PACKET3_COPY_DW:
  2364. if (idx_value & 0x2) {
  2365. reg = ib[idx + 3] * 4;
  2366. if (!si_vm_reg_valid(reg))
  2367. return -EINVAL;
  2368. }
  2369. break;
  2370. case PACKET3_SET_CONFIG_REG:
  2371. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  2372. end_reg = 4 * pkt->count + start_reg - 4;
  2373. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  2374. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  2375. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  2376. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  2377. return -EINVAL;
  2378. }
  2379. for (i = 0; i < pkt->count; i++) {
  2380. reg = start_reg + (4 * i);
  2381. if (!si_vm_reg_valid(reg))
  2382. return -EINVAL;
  2383. }
  2384. break;
  2385. default:
  2386. DRM_ERROR("Invalid GFX packet3: 0x%x\n", pkt->opcode);
  2387. return -EINVAL;
  2388. }
  2389. return 0;
  2390. }
  2391. static int si_vm_packet3_compute_check(struct radeon_device *rdev,
  2392. u32 *ib, struct radeon_cs_packet *pkt)
  2393. {
  2394. u32 idx = pkt->idx + 1;
  2395. u32 idx_value = ib[idx];
  2396. u32 start_reg, reg, i;
  2397. switch (pkt->opcode) {
  2398. case PACKET3_NOP:
  2399. case PACKET3_SET_BASE:
  2400. case PACKET3_CLEAR_STATE:
  2401. case PACKET3_DISPATCH_DIRECT:
  2402. case PACKET3_DISPATCH_INDIRECT:
  2403. case PACKET3_ALLOC_GDS:
  2404. case PACKET3_WRITE_GDS_RAM:
  2405. case PACKET3_ATOMIC_GDS:
  2406. case PACKET3_ATOMIC:
  2407. case PACKET3_OCCLUSION_QUERY:
  2408. case PACKET3_SET_PREDICATION:
  2409. case PACKET3_COND_EXEC:
  2410. case PACKET3_PRED_EXEC:
  2411. case PACKET3_CONTEXT_CONTROL:
  2412. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2413. case PACKET3_WAIT_REG_MEM:
  2414. case PACKET3_MEM_WRITE:
  2415. case PACKET3_PFP_SYNC_ME:
  2416. case PACKET3_SURFACE_SYNC:
  2417. case PACKET3_EVENT_WRITE:
  2418. case PACKET3_EVENT_WRITE_EOP:
  2419. case PACKET3_EVENT_WRITE_EOS:
  2420. case PACKET3_SET_CONTEXT_REG:
  2421. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  2422. case PACKET3_SET_SH_REG:
  2423. case PACKET3_SET_SH_REG_OFFSET:
  2424. case PACKET3_INCREMENT_DE_COUNTER:
  2425. case PACKET3_WAIT_ON_CE_COUNTER:
  2426. case PACKET3_WAIT_ON_AVAIL_BUFFER:
  2427. case PACKET3_ME_WRITE:
  2428. break;
  2429. case PACKET3_COPY_DATA:
  2430. if ((idx_value & 0xf00) == 0) {
  2431. reg = ib[idx + 3] * 4;
  2432. if (!si_vm_reg_valid(reg))
  2433. return -EINVAL;
  2434. }
  2435. break;
  2436. case PACKET3_WRITE_DATA:
  2437. if ((idx_value & 0xf00) == 0) {
  2438. start_reg = ib[idx + 1] * 4;
  2439. if (idx_value & 0x10000) {
  2440. if (!si_vm_reg_valid(start_reg))
  2441. return -EINVAL;
  2442. } else {
  2443. for (i = 0; i < (pkt->count - 2); i++) {
  2444. reg = start_reg + (4 * i);
  2445. if (!si_vm_reg_valid(reg))
  2446. return -EINVAL;
  2447. }
  2448. }
  2449. }
  2450. break;
  2451. case PACKET3_COND_WRITE:
  2452. if (idx_value & 0x100) {
  2453. reg = ib[idx + 5] * 4;
  2454. if (!si_vm_reg_valid(reg))
  2455. return -EINVAL;
  2456. }
  2457. break;
  2458. case PACKET3_COPY_DW:
  2459. if (idx_value & 0x2) {
  2460. reg = ib[idx + 3] * 4;
  2461. if (!si_vm_reg_valid(reg))
  2462. return -EINVAL;
  2463. }
  2464. break;
  2465. default:
  2466. DRM_ERROR("Invalid Compute packet3: 0x%x\n", pkt->opcode);
  2467. return -EINVAL;
  2468. }
  2469. return 0;
  2470. }
  2471. int si_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  2472. {
  2473. int ret = 0;
  2474. u32 idx = 0;
  2475. struct radeon_cs_packet pkt;
  2476. do {
  2477. pkt.idx = idx;
  2478. pkt.type = CP_PACKET_GET_TYPE(ib->ptr[idx]);
  2479. pkt.count = CP_PACKET_GET_COUNT(ib->ptr[idx]);
  2480. pkt.one_reg_wr = 0;
  2481. switch (pkt.type) {
  2482. case PACKET_TYPE0:
  2483. dev_err(rdev->dev, "Packet0 not allowed!\n");
  2484. ret = -EINVAL;
  2485. break;
  2486. case PACKET_TYPE2:
  2487. idx += 1;
  2488. break;
  2489. case PACKET_TYPE3:
  2490. pkt.opcode = CP_PACKET3_GET_OPCODE(ib->ptr[idx]);
  2491. if (ib->is_const_ib)
  2492. ret = si_vm_packet3_ce_check(rdev, ib->ptr, &pkt);
  2493. else {
  2494. switch (ib->ring) {
  2495. case RADEON_RING_TYPE_GFX_INDEX:
  2496. ret = si_vm_packet3_gfx_check(rdev, ib->ptr, &pkt);
  2497. break;
  2498. case CAYMAN_RING_TYPE_CP1_INDEX:
  2499. case CAYMAN_RING_TYPE_CP2_INDEX:
  2500. ret = si_vm_packet3_compute_check(rdev, ib->ptr, &pkt);
  2501. break;
  2502. default:
  2503. dev_err(rdev->dev, "Non-PM4 ring %d !\n", ib->ring);
  2504. ret = -EINVAL;
  2505. break;
  2506. }
  2507. }
  2508. idx += pkt.count + 2;
  2509. break;
  2510. default:
  2511. dev_err(rdev->dev, "Unknown packet type %d !\n", pkt.type);
  2512. ret = -EINVAL;
  2513. break;
  2514. }
  2515. if (ret)
  2516. break;
  2517. } while (idx < ib->length_dw);
  2518. return ret;
  2519. }
  2520. /*
  2521. * vm
  2522. */
  2523. int si_vm_init(struct radeon_device *rdev)
  2524. {
  2525. /* number of VMs */
  2526. rdev->vm_manager.nvm = 16;
  2527. /* base offset of vram pages */
  2528. rdev->vm_manager.vram_base_offset = 0;
  2529. return 0;
  2530. }
  2531. void si_vm_fini(struct radeon_device *rdev)
  2532. {
  2533. }
  2534. int si_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm, int id)
  2535. {
  2536. if (id < 8)
  2537. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (id << 2), vm->pt_gpu_addr >> 12);
  2538. else
  2539. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((id - 8) << 2),
  2540. vm->pt_gpu_addr >> 12);
  2541. /* flush hdp cache */
  2542. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2543. /* bits 0-15 are the VM contexts0-15 */
  2544. WREG32(VM_INVALIDATE_REQUEST, 1 << id);
  2545. return 0;
  2546. }
  2547. void si_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm)
  2548. {
  2549. if (vm->id < 8)
  2550. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2), 0);
  2551. else
  2552. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2), 0);
  2553. /* flush hdp cache */
  2554. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2555. /* bits 0-15 are the VM contexts0-15 */
  2556. WREG32(VM_INVALIDATE_REQUEST, 1 << vm->id);
  2557. }
  2558. void si_vm_tlb_flush(struct radeon_device *rdev, struct radeon_vm *vm)
  2559. {
  2560. if (vm->id == -1)
  2561. return;
  2562. /* flush hdp cache */
  2563. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2564. /* bits 0-15 are the VM contexts0-15 */
  2565. WREG32(VM_INVALIDATE_REQUEST, 1 << vm->id);
  2566. }
  2567. /*
  2568. * RLC
  2569. */
  2570. void si_rlc_fini(struct radeon_device *rdev)
  2571. {
  2572. int r;
  2573. /* save restore block */
  2574. if (rdev->rlc.save_restore_obj) {
  2575. r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
  2576. if (unlikely(r != 0))
  2577. dev_warn(rdev->dev, "(%d) reserve RLC sr bo failed\n", r);
  2578. radeon_bo_unpin(rdev->rlc.save_restore_obj);
  2579. radeon_bo_unreserve(rdev->rlc.save_restore_obj);
  2580. radeon_bo_unref(&rdev->rlc.save_restore_obj);
  2581. rdev->rlc.save_restore_obj = NULL;
  2582. }
  2583. /* clear state block */
  2584. if (rdev->rlc.clear_state_obj) {
  2585. r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
  2586. if (unlikely(r != 0))
  2587. dev_warn(rdev->dev, "(%d) reserve RLC c bo failed\n", r);
  2588. radeon_bo_unpin(rdev->rlc.clear_state_obj);
  2589. radeon_bo_unreserve(rdev->rlc.clear_state_obj);
  2590. radeon_bo_unref(&rdev->rlc.clear_state_obj);
  2591. rdev->rlc.clear_state_obj = NULL;
  2592. }
  2593. }
  2594. int si_rlc_init(struct radeon_device *rdev)
  2595. {
  2596. int r;
  2597. /* save restore block */
  2598. if (rdev->rlc.save_restore_obj == NULL) {
  2599. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  2600. RADEON_GEM_DOMAIN_VRAM, NULL,
  2601. &rdev->rlc.save_restore_obj);
  2602. if (r) {
  2603. dev_warn(rdev->dev, "(%d) create RLC sr bo failed\n", r);
  2604. return r;
  2605. }
  2606. }
  2607. r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
  2608. if (unlikely(r != 0)) {
  2609. si_rlc_fini(rdev);
  2610. return r;
  2611. }
  2612. r = radeon_bo_pin(rdev->rlc.save_restore_obj, RADEON_GEM_DOMAIN_VRAM,
  2613. &rdev->rlc.save_restore_gpu_addr);
  2614. radeon_bo_unreserve(rdev->rlc.save_restore_obj);
  2615. if (r) {
  2616. dev_warn(rdev->dev, "(%d) pin RLC sr bo failed\n", r);
  2617. si_rlc_fini(rdev);
  2618. return r;
  2619. }
  2620. /* clear state block */
  2621. if (rdev->rlc.clear_state_obj == NULL) {
  2622. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  2623. RADEON_GEM_DOMAIN_VRAM, NULL,
  2624. &rdev->rlc.clear_state_obj);
  2625. if (r) {
  2626. dev_warn(rdev->dev, "(%d) create RLC c bo failed\n", r);
  2627. si_rlc_fini(rdev);
  2628. return r;
  2629. }
  2630. }
  2631. r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
  2632. if (unlikely(r != 0)) {
  2633. si_rlc_fini(rdev);
  2634. return r;
  2635. }
  2636. r = radeon_bo_pin(rdev->rlc.clear_state_obj, RADEON_GEM_DOMAIN_VRAM,
  2637. &rdev->rlc.clear_state_gpu_addr);
  2638. radeon_bo_unreserve(rdev->rlc.clear_state_obj);
  2639. if (r) {
  2640. dev_warn(rdev->dev, "(%d) pin RLC c bo failed\n", r);
  2641. si_rlc_fini(rdev);
  2642. return r;
  2643. }
  2644. return 0;
  2645. }
  2646. static void si_rlc_stop(struct radeon_device *rdev)
  2647. {
  2648. WREG32(RLC_CNTL, 0);
  2649. }
  2650. static void si_rlc_start(struct radeon_device *rdev)
  2651. {
  2652. WREG32(RLC_CNTL, RLC_ENABLE);
  2653. }
  2654. static int si_rlc_resume(struct radeon_device *rdev)
  2655. {
  2656. u32 i;
  2657. const __be32 *fw_data;
  2658. if (!rdev->rlc_fw)
  2659. return -EINVAL;
  2660. si_rlc_stop(rdev);
  2661. WREG32(RLC_RL_BASE, 0);
  2662. WREG32(RLC_RL_SIZE, 0);
  2663. WREG32(RLC_LB_CNTL, 0);
  2664. WREG32(RLC_LB_CNTR_MAX, 0xffffffff);
  2665. WREG32(RLC_LB_CNTR_INIT, 0);
  2666. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  2667. WREG32(RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  2668. WREG32(RLC_MC_CNTL, 0);
  2669. WREG32(RLC_UCODE_CNTL, 0);
  2670. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2671. for (i = 0; i < SI_RLC_UCODE_SIZE; i++) {
  2672. WREG32(RLC_UCODE_ADDR, i);
  2673. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2674. }
  2675. WREG32(RLC_UCODE_ADDR, 0);
  2676. si_rlc_start(rdev);
  2677. return 0;
  2678. }
  2679. static void si_enable_interrupts(struct radeon_device *rdev)
  2680. {
  2681. u32 ih_cntl = RREG32(IH_CNTL);
  2682. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2683. ih_cntl |= ENABLE_INTR;
  2684. ih_rb_cntl |= IH_RB_ENABLE;
  2685. WREG32(IH_CNTL, ih_cntl);
  2686. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2687. rdev->ih.enabled = true;
  2688. }
  2689. static void si_disable_interrupts(struct radeon_device *rdev)
  2690. {
  2691. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2692. u32 ih_cntl = RREG32(IH_CNTL);
  2693. ih_rb_cntl &= ~IH_RB_ENABLE;
  2694. ih_cntl &= ~ENABLE_INTR;
  2695. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2696. WREG32(IH_CNTL, ih_cntl);
  2697. /* set rptr, wptr to 0 */
  2698. WREG32(IH_RB_RPTR, 0);
  2699. WREG32(IH_RB_WPTR, 0);
  2700. rdev->ih.enabled = false;
  2701. rdev->ih.rptr = 0;
  2702. }
  2703. static void si_disable_interrupt_state(struct radeon_device *rdev)
  2704. {
  2705. u32 tmp;
  2706. WREG32(CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2707. WREG32(CP_INT_CNTL_RING1, 0);
  2708. WREG32(CP_INT_CNTL_RING2, 0);
  2709. WREG32(GRBM_INT_CNTL, 0);
  2710. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2711. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2712. if (rdev->num_crtc >= 4) {
  2713. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2714. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2715. }
  2716. if (rdev->num_crtc >= 6) {
  2717. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2718. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2719. }
  2720. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2721. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2722. if (rdev->num_crtc >= 4) {
  2723. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2724. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2725. }
  2726. if (rdev->num_crtc >= 6) {
  2727. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2728. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2729. }
  2730. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2731. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2732. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2733. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2734. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2735. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2736. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2737. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2738. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2739. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2740. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2741. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2742. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2743. }
  2744. static int si_irq_init(struct radeon_device *rdev)
  2745. {
  2746. int ret = 0;
  2747. int rb_bufsz;
  2748. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2749. /* allocate ring */
  2750. ret = r600_ih_ring_alloc(rdev);
  2751. if (ret)
  2752. return ret;
  2753. /* disable irqs */
  2754. si_disable_interrupts(rdev);
  2755. /* init rlc */
  2756. ret = si_rlc_resume(rdev);
  2757. if (ret) {
  2758. r600_ih_ring_fini(rdev);
  2759. return ret;
  2760. }
  2761. /* setup interrupt control */
  2762. /* set dummy read address to ring address */
  2763. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2764. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2765. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2766. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2767. */
  2768. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2769. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2770. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2771. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2772. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2773. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2774. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2775. IH_WPTR_OVERFLOW_CLEAR |
  2776. (rb_bufsz << 1));
  2777. if (rdev->wb.enabled)
  2778. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  2779. /* set the writeback address whether it's enabled or not */
  2780. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  2781. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  2782. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2783. /* set rptr, wptr to 0 */
  2784. WREG32(IH_RB_RPTR, 0);
  2785. WREG32(IH_RB_WPTR, 0);
  2786. /* Default settings for IH_CNTL (disabled at first) */
  2787. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  2788. /* RPTR_REARM only works if msi's are enabled */
  2789. if (rdev->msi_enabled)
  2790. ih_cntl |= RPTR_REARM;
  2791. WREG32(IH_CNTL, ih_cntl);
  2792. /* force the active interrupt state to all disabled */
  2793. si_disable_interrupt_state(rdev);
  2794. pci_set_master(rdev->pdev);
  2795. /* enable irqs */
  2796. si_enable_interrupts(rdev);
  2797. return ret;
  2798. }
  2799. int si_irq_set(struct radeon_device *rdev)
  2800. {
  2801. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2802. u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
  2803. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2804. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2805. u32 grbm_int_cntl = 0;
  2806. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2807. if (!rdev->irq.installed) {
  2808. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2809. return -EINVAL;
  2810. }
  2811. /* don't enable anything if the ih is disabled */
  2812. if (!rdev->ih.enabled) {
  2813. si_disable_interrupts(rdev);
  2814. /* force the active interrupt state to all disabled */
  2815. si_disable_interrupt_state(rdev);
  2816. return 0;
  2817. }
  2818. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2819. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2820. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2821. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2822. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2823. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2824. /* enable CP interrupts on all rings */
  2825. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  2826. DRM_DEBUG("si_irq_set: sw int gfx\n");
  2827. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2828. }
  2829. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  2830. DRM_DEBUG("si_irq_set: sw int cp1\n");
  2831. cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
  2832. }
  2833. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  2834. DRM_DEBUG("si_irq_set: sw int cp2\n");
  2835. cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
  2836. }
  2837. if (rdev->irq.crtc_vblank_int[0] ||
  2838. atomic_read(&rdev->irq.pflip[0])) {
  2839. DRM_DEBUG("si_irq_set: vblank 0\n");
  2840. crtc1 |= VBLANK_INT_MASK;
  2841. }
  2842. if (rdev->irq.crtc_vblank_int[1] ||
  2843. atomic_read(&rdev->irq.pflip[1])) {
  2844. DRM_DEBUG("si_irq_set: vblank 1\n");
  2845. crtc2 |= VBLANK_INT_MASK;
  2846. }
  2847. if (rdev->irq.crtc_vblank_int[2] ||
  2848. atomic_read(&rdev->irq.pflip[2])) {
  2849. DRM_DEBUG("si_irq_set: vblank 2\n");
  2850. crtc3 |= VBLANK_INT_MASK;
  2851. }
  2852. if (rdev->irq.crtc_vblank_int[3] ||
  2853. atomic_read(&rdev->irq.pflip[3])) {
  2854. DRM_DEBUG("si_irq_set: vblank 3\n");
  2855. crtc4 |= VBLANK_INT_MASK;
  2856. }
  2857. if (rdev->irq.crtc_vblank_int[4] ||
  2858. atomic_read(&rdev->irq.pflip[4])) {
  2859. DRM_DEBUG("si_irq_set: vblank 4\n");
  2860. crtc5 |= VBLANK_INT_MASK;
  2861. }
  2862. if (rdev->irq.crtc_vblank_int[5] ||
  2863. atomic_read(&rdev->irq.pflip[5])) {
  2864. DRM_DEBUG("si_irq_set: vblank 5\n");
  2865. crtc6 |= VBLANK_INT_MASK;
  2866. }
  2867. if (rdev->irq.hpd[0]) {
  2868. DRM_DEBUG("si_irq_set: hpd 1\n");
  2869. hpd1 |= DC_HPDx_INT_EN;
  2870. }
  2871. if (rdev->irq.hpd[1]) {
  2872. DRM_DEBUG("si_irq_set: hpd 2\n");
  2873. hpd2 |= DC_HPDx_INT_EN;
  2874. }
  2875. if (rdev->irq.hpd[2]) {
  2876. DRM_DEBUG("si_irq_set: hpd 3\n");
  2877. hpd3 |= DC_HPDx_INT_EN;
  2878. }
  2879. if (rdev->irq.hpd[3]) {
  2880. DRM_DEBUG("si_irq_set: hpd 4\n");
  2881. hpd4 |= DC_HPDx_INT_EN;
  2882. }
  2883. if (rdev->irq.hpd[4]) {
  2884. DRM_DEBUG("si_irq_set: hpd 5\n");
  2885. hpd5 |= DC_HPDx_INT_EN;
  2886. }
  2887. if (rdev->irq.hpd[5]) {
  2888. DRM_DEBUG("si_irq_set: hpd 6\n");
  2889. hpd6 |= DC_HPDx_INT_EN;
  2890. }
  2891. if (rdev->irq.gui_idle) {
  2892. DRM_DEBUG("gui idle\n");
  2893. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2894. }
  2895. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  2896. WREG32(CP_INT_CNTL_RING1, cp_int_cntl1);
  2897. WREG32(CP_INT_CNTL_RING2, cp_int_cntl2);
  2898. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2899. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2900. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2901. if (rdev->num_crtc >= 4) {
  2902. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2903. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2904. }
  2905. if (rdev->num_crtc >= 6) {
  2906. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2907. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2908. }
  2909. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2910. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2911. if (rdev->num_crtc >= 4) {
  2912. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2913. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2914. }
  2915. if (rdev->num_crtc >= 6) {
  2916. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2917. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2918. }
  2919. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2920. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2921. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2922. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2923. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2924. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2925. return 0;
  2926. }
  2927. static inline void si_irq_ack(struct radeon_device *rdev)
  2928. {
  2929. u32 tmp;
  2930. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2931. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2932. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2933. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2934. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2935. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2936. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2937. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2938. if (rdev->num_crtc >= 4) {
  2939. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2940. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2941. }
  2942. if (rdev->num_crtc >= 6) {
  2943. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2944. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2945. }
  2946. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2947. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2948. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2949. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2950. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2951. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2952. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2953. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2954. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2955. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2956. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2957. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2958. if (rdev->num_crtc >= 4) {
  2959. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2960. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2961. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2962. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2963. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2964. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2965. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2966. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2967. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2968. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2969. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2970. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2971. }
  2972. if (rdev->num_crtc >= 6) {
  2973. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2974. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2975. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2976. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2977. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2978. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2979. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2980. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2981. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2982. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2983. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2984. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2985. }
  2986. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2987. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2988. tmp |= DC_HPDx_INT_ACK;
  2989. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2990. }
  2991. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2992. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2993. tmp |= DC_HPDx_INT_ACK;
  2994. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2995. }
  2996. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2997. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2998. tmp |= DC_HPDx_INT_ACK;
  2999. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3000. }
  3001. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  3002. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3003. tmp |= DC_HPDx_INT_ACK;
  3004. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3005. }
  3006. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  3007. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3008. tmp |= DC_HPDx_INT_ACK;
  3009. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3010. }
  3011. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  3012. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3013. tmp |= DC_HPDx_INT_ACK;
  3014. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3015. }
  3016. }
  3017. static void si_irq_disable(struct radeon_device *rdev)
  3018. {
  3019. si_disable_interrupts(rdev);
  3020. /* Wait and acknowledge irq */
  3021. mdelay(1);
  3022. si_irq_ack(rdev);
  3023. si_disable_interrupt_state(rdev);
  3024. }
  3025. static void si_irq_suspend(struct radeon_device *rdev)
  3026. {
  3027. si_irq_disable(rdev);
  3028. si_rlc_stop(rdev);
  3029. }
  3030. static void si_irq_fini(struct radeon_device *rdev)
  3031. {
  3032. si_irq_suspend(rdev);
  3033. r600_ih_ring_fini(rdev);
  3034. }
  3035. static inline u32 si_get_ih_wptr(struct radeon_device *rdev)
  3036. {
  3037. u32 wptr, tmp;
  3038. if (rdev->wb.enabled)
  3039. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3040. else
  3041. wptr = RREG32(IH_RB_WPTR);
  3042. if (wptr & RB_OVERFLOW) {
  3043. /* When a ring buffer overflow happen start parsing interrupt
  3044. * from the last not overwritten vector (wptr + 16). Hopefully
  3045. * this should allow us to catchup.
  3046. */
  3047. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3048. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3049. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3050. tmp = RREG32(IH_RB_CNTL);
  3051. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3052. WREG32(IH_RB_CNTL, tmp);
  3053. }
  3054. return (wptr & rdev->ih.ptr_mask);
  3055. }
  3056. /* SI IV Ring
  3057. * Each IV ring entry is 128 bits:
  3058. * [7:0] - interrupt source id
  3059. * [31:8] - reserved
  3060. * [59:32] - interrupt source data
  3061. * [63:60] - reserved
  3062. * [71:64] - RINGID
  3063. * [79:72] - VMID
  3064. * [127:80] - reserved
  3065. */
  3066. int si_irq_process(struct radeon_device *rdev)
  3067. {
  3068. u32 wptr;
  3069. u32 rptr;
  3070. u32 src_id, src_data, ring_id;
  3071. u32 ring_index;
  3072. bool queue_hotplug = false;
  3073. if (!rdev->ih.enabled || rdev->shutdown)
  3074. return IRQ_NONE;
  3075. wptr = si_get_ih_wptr(rdev);
  3076. restart_ih:
  3077. /* is somebody else already processing irqs? */
  3078. if (atomic_xchg(&rdev->ih.lock, 1))
  3079. return IRQ_NONE;
  3080. rptr = rdev->ih.rptr;
  3081. DRM_DEBUG("si_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3082. /* Order reading of wptr vs. reading of IH ring data */
  3083. rmb();
  3084. /* display interrupts */
  3085. si_irq_ack(rdev);
  3086. while (rptr != wptr) {
  3087. /* wptr/rptr are in bytes! */
  3088. ring_index = rptr / 4;
  3089. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3090. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3091. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  3092. switch (src_id) {
  3093. case 1: /* D1 vblank/vline */
  3094. switch (src_data) {
  3095. case 0: /* D1 vblank */
  3096. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3097. if (rdev->irq.crtc_vblank_int[0]) {
  3098. drm_handle_vblank(rdev->ddev, 0);
  3099. rdev->pm.vblank_sync = true;
  3100. wake_up(&rdev->irq.vblank_queue);
  3101. }
  3102. if (atomic_read(&rdev->irq.pflip[0]))
  3103. radeon_crtc_handle_flip(rdev, 0);
  3104. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3105. DRM_DEBUG("IH: D1 vblank\n");
  3106. }
  3107. break;
  3108. case 1: /* D1 vline */
  3109. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  3110. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3111. DRM_DEBUG("IH: D1 vline\n");
  3112. }
  3113. break;
  3114. default:
  3115. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3116. break;
  3117. }
  3118. break;
  3119. case 2: /* D2 vblank/vline */
  3120. switch (src_data) {
  3121. case 0: /* D2 vblank */
  3122. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  3123. if (rdev->irq.crtc_vblank_int[1]) {
  3124. drm_handle_vblank(rdev->ddev, 1);
  3125. rdev->pm.vblank_sync = true;
  3126. wake_up(&rdev->irq.vblank_queue);
  3127. }
  3128. if (atomic_read(&rdev->irq.pflip[1]))
  3129. radeon_crtc_handle_flip(rdev, 1);
  3130. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  3131. DRM_DEBUG("IH: D2 vblank\n");
  3132. }
  3133. break;
  3134. case 1: /* D2 vline */
  3135. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  3136. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  3137. DRM_DEBUG("IH: D2 vline\n");
  3138. }
  3139. break;
  3140. default:
  3141. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3142. break;
  3143. }
  3144. break;
  3145. case 3: /* D3 vblank/vline */
  3146. switch (src_data) {
  3147. case 0: /* D3 vblank */
  3148. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  3149. if (rdev->irq.crtc_vblank_int[2]) {
  3150. drm_handle_vblank(rdev->ddev, 2);
  3151. rdev->pm.vblank_sync = true;
  3152. wake_up(&rdev->irq.vblank_queue);
  3153. }
  3154. if (atomic_read(&rdev->irq.pflip[2]))
  3155. radeon_crtc_handle_flip(rdev, 2);
  3156. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  3157. DRM_DEBUG("IH: D3 vblank\n");
  3158. }
  3159. break;
  3160. case 1: /* D3 vline */
  3161. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  3162. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  3163. DRM_DEBUG("IH: D3 vline\n");
  3164. }
  3165. break;
  3166. default:
  3167. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3168. break;
  3169. }
  3170. break;
  3171. case 4: /* D4 vblank/vline */
  3172. switch (src_data) {
  3173. case 0: /* D4 vblank */
  3174. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  3175. if (rdev->irq.crtc_vblank_int[3]) {
  3176. drm_handle_vblank(rdev->ddev, 3);
  3177. rdev->pm.vblank_sync = true;
  3178. wake_up(&rdev->irq.vblank_queue);
  3179. }
  3180. if (atomic_read(&rdev->irq.pflip[3]))
  3181. radeon_crtc_handle_flip(rdev, 3);
  3182. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  3183. DRM_DEBUG("IH: D4 vblank\n");
  3184. }
  3185. break;
  3186. case 1: /* D4 vline */
  3187. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  3188. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  3189. DRM_DEBUG("IH: D4 vline\n");
  3190. }
  3191. break;
  3192. default:
  3193. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3194. break;
  3195. }
  3196. break;
  3197. case 5: /* D5 vblank/vline */
  3198. switch (src_data) {
  3199. case 0: /* D5 vblank */
  3200. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  3201. if (rdev->irq.crtc_vblank_int[4]) {
  3202. drm_handle_vblank(rdev->ddev, 4);
  3203. rdev->pm.vblank_sync = true;
  3204. wake_up(&rdev->irq.vblank_queue);
  3205. }
  3206. if (atomic_read(&rdev->irq.pflip[4]))
  3207. radeon_crtc_handle_flip(rdev, 4);
  3208. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  3209. DRM_DEBUG("IH: D5 vblank\n");
  3210. }
  3211. break;
  3212. case 1: /* D5 vline */
  3213. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  3214. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  3215. DRM_DEBUG("IH: D5 vline\n");
  3216. }
  3217. break;
  3218. default:
  3219. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3220. break;
  3221. }
  3222. break;
  3223. case 6: /* D6 vblank/vline */
  3224. switch (src_data) {
  3225. case 0: /* D6 vblank */
  3226. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  3227. if (rdev->irq.crtc_vblank_int[5]) {
  3228. drm_handle_vblank(rdev->ddev, 5);
  3229. rdev->pm.vblank_sync = true;
  3230. wake_up(&rdev->irq.vblank_queue);
  3231. }
  3232. if (atomic_read(&rdev->irq.pflip[5]))
  3233. radeon_crtc_handle_flip(rdev, 5);
  3234. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  3235. DRM_DEBUG("IH: D6 vblank\n");
  3236. }
  3237. break;
  3238. case 1: /* D6 vline */
  3239. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  3240. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  3241. DRM_DEBUG("IH: D6 vline\n");
  3242. }
  3243. break;
  3244. default:
  3245. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3246. break;
  3247. }
  3248. break;
  3249. case 42: /* HPD hotplug */
  3250. switch (src_data) {
  3251. case 0:
  3252. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  3253. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  3254. queue_hotplug = true;
  3255. DRM_DEBUG("IH: HPD1\n");
  3256. }
  3257. break;
  3258. case 1:
  3259. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  3260. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  3261. queue_hotplug = true;
  3262. DRM_DEBUG("IH: HPD2\n");
  3263. }
  3264. break;
  3265. case 2:
  3266. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  3267. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  3268. queue_hotplug = true;
  3269. DRM_DEBUG("IH: HPD3\n");
  3270. }
  3271. break;
  3272. case 3:
  3273. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  3274. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  3275. queue_hotplug = true;
  3276. DRM_DEBUG("IH: HPD4\n");
  3277. }
  3278. break;
  3279. case 4:
  3280. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  3281. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  3282. queue_hotplug = true;
  3283. DRM_DEBUG("IH: HPD5\n");
  3284. }
  3285. break;
  3286. case 5:
  3287. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  3288. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  3289. queue_hotplug = true;
  3290. DRM_DEBUG("IH: HPD6\n");
  3291. }
  3292. break;
  3293. default:
  3294. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3295. break;
  3296. }
  3297. break;
  3298. case 176: /* RINGID0 CP_INT */
  3299. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3300. break;
  3301. case 177: /* RINGID1 CP_INT */
  3302. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3303. break;
  3304. case 178: /* RINGID2 CP_INT */
  3305. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3306. break;
  3307. case 181: /* CP EOP event */
  3308. DRM_DEBUG("IH: CP EOP\n");
  3309. switch (ring_id) {
  3310. case 0:
  3311. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3312. break;
  3313. case 1:
  3314. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3315. break;
  3316. case 2:
  3317. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3318. break;
  3319. }
  3320. break;
  3321. case 233: /* GUI IDLE */
  3322. DRM_DEBUG("IH: GUI idle\n");
  3323. wake_up(&rdev->irq.idle_queue);
  3324. break;
  3325. default:
  3326. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3327. break;
  3328. }
  3329. /* wptr/rptr are in bytes! */
  3330. rptr += 16;
  3331. rptr &= rdev->ih.ptr_mask;
  3332. }
  3333. if (queue_hotplug)
  3334. schedule_work(&rdev->hotplug_work);
  3335. rdev->ih.rptr = rptr;
  3336. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3337. atomic_set(&rdev->ih.lock, 0);
  3338. /* make sure wptr hasn't changed while processing */
  3339. wptr = si_get_ih_wptr(rdev);
  3340. if (wptr != rptr)
  3341. goto restart_ih;
  3342. return IRQ_HANDLED;
  3343. }
  3344. /*
  3345. * startup/shutdown callbacks
  3346. */
  3347. static int si_startup(struct radeon_device *rdev)
  3348. {
  3349. struct radeon_ring *ring;
  3350. int r;
  3351. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  3352. !rdev->rlc_fw || !rdev->mc_fw) {
  3353. r = si_init_microcode(rdev);
  3354. if (r) {
  3355. DRM_ERROR("Failed to load firmware!\n");
  3356. return r;
  3357. }
  3358. }
  3359. r = si_mc_load_microcode(rdev);
  3360. if (r) {
  3361. DRM_ERROR("Failed to load MC firmware!\n");
  3362. return r;
  3363. }
  3364. r = r600_vram_scratch_init(rdev);
  3365. if (r)
  3366. return r;
  3367. si_mc_program(rdev);
  3368. r = si_pcie_gart_enable(rdev);
  3369. if (r)
  3370. return r;
  3371. si_gpu_init(rdev);
  3372. #if 0
  3373. r = evergreen_blit_init(rdev);
  3374. if (r) {
  3375. r600_blit_fini(rdev);
  3376. rdev->asic->copy = NULL;
  3377. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  3378. }
  3379. #endif
  3380. /* allocate rlc buffers */
  3381. r = si_rlc_init(rdev);
  3382. if (r) {
  3383. DRM_ERROR("Failed to init rlc BOs!\n");
  3384. return r;
  3385. }
  3386. /* allocate wb buffer */
  3387. r = radeon_wb_init(rdev);
  3388. if (r)
  3389. return r;
  3390. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3391. if (r) {
  3392. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3393. return r;
  3394. }
  3395. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3396. if (r) {
  3397. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3398. return r;
  3399. }
  3400. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3401. if (r) {
  3402. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3403. return r;
  3404. }
  3405. /* Enable IRQ */
  3406. r = si_irq_init(rdev);
  3407. if (r) {
  3408. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  3409. radeon_irq_kms_fini(rdev);
  3410. return r;
  3411. }
  3412. si_irq_set(rdev);
  3413. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3414. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  3415. CP_RB0_RPTR, CP_RB0_WPTR,
  3416. 0, 0xfffff, RADEON_CP_PACKET2);
  3417. if (r)
  3418. return r;
  3419. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  3420. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  3421. CP_RB1_RPTR, CP_RB1_WPTR,
  3422. 0, 0xfffff, RADEON_CP_PACKET2);
  3423. if (r)
  3424. return r;
  3425. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  3426. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  3427. CP_RB2_RPTR, CP_RB2_WPTR,
  3428. 0, 0xfffff, RADEON_CP_PACKET2);
  3429. if (r)
  3430. return r;
  3431. r = si_cp_load_microcode(rdev);
  3432. if (r)
  3433. return r;
  3434. r = si_cp_resume(rdev);
  3435. if (r)
  3436. return r;
  3437. r = radeon_ib_pool_init(rdev);
  3438. if (r) {
  3439. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3440. return r;
  3441. }
  3442. r = radeon_vm_manager_init(rdev);
  3443. if (r) {
  3444. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  3445. return r;
  3446. }
  3447. return 0;
  3448. }
  3449. int si_resume(struct radeon_device *rdev)
  3450. {
  3451. int r;
  3452. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  3453. * posting will perform necessary task to bring back GPU into good
  3454. * shape.
  3455. */
  3456. /* post card */
  3457. atom_asic_init(rdev->mode_info.atom_context);
  3458. rdev->accel_working = true;
  3459. r = si_startup(rdev);
  3460. if (r) {
  3461. DRM_ERROR("si startup failed on resume\n");
  3462. rdev->accel_working = false;
  3463. return r;
  3464. }
  3465. return r;
  3466. }
  3467. int si_suspend(struct radeon_device *rdev)
  3468. {
  3469. si_cp_enable(rdev, false);
  3470. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3471. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  3472. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  3473. si_irq_suspend(rdev);
  3474. radeon_wb_disable(rdev);
  3475. si_pcie_gart_disable(rdev);
  3476. return 0;
  3477. }
  3478. /* Plan is to move initialization in that function and use
  3479. * helper function so that radeon_device_init pretty much
  3480. * do nothing more than calling asic specific function. This
  3481. * should also allow to remove a bunch of callback function
  3482. * like vram_info.
  3483. */
  3484. int si_init(struct radeon_device *rdev)
  3485. {
  3486. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3487. int r;
  3488. /* Read BIOS */
  3489. if (!radeon_get_bios(rdev)) {
  3490. if (ASIC_IS_AVIVO(rdev))
  3491. return -EINVAL;
  3492. }
  3493. /* Must be an ATOMBIOS */
  3494. if (!rdev->is_atom_bios) {
  3495. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  3496. return -EINVAL;
  3497. }
  3498. r = radeon_atombios_init(rdev);
  3499. if (r)
  3500. return r;
  3501. /* Post card if necessary */
  3502. if (!radeon_card_posted(rdev)) {
  3503. if (!rdev->bios) {
  3504. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  3505. return -EINVAL;
  3506. }
  3507. DRM_INFO("GPU not posted. posting now...\n");
  3508. atom_asic_init(rdev->mode_info.atom_context);
  3509. }
  3510. /* Initialize scratch registers */
  3511. si_scratch_init(rdev);
  3512. /* Initialize surface registers */
  3513. radeon_surface_init(rdev);
  3514. /* Initialize clocks */
  3515. radeon_get_clock_info(rdev->ddev);
  3516. /* Fence driver */
  3517. r = radeon_fence_driver_init(rdev);
  3518. if (r)
  3519. return r;
  3520. /* initialize memory controller */
  3521. r = si_mc_init(rdev);
  3522. if (r)
  3523. return r;
  3524. /* Memory manager */
  3525. r = radeon_bo_init(rdev);
  3526. if (r)
  3527. return r;
  3528. r = radeon_irq_kms_init(rdev);
  3529. if (r)
  3530. return r;
  3531. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3532. ring->ring_obj = NULL;
  3533. r600_ring_init(rdev, ring, 1024 * 1024);
  3534. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  3535. ring->ring_obj = NULL;
  3536. r600_ring_init(rdev, ring, 1024 * 1024);
  3537. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  3538. ring->ring_obj = NULL;
  3539. r600_ring_init(rdev, ring, 1024 * 1024);
  3540. rdev->ih.ring_obj = NULL;
  3541. r600_ih_ring_init(rdev, 64 * 1024);
  3542. r = r600_pcie_gart_init(rdev);
  3543. if (r)
  3544. return r;
  3545. rdev->accel_working = true;
  3546. r = si_startup(rdev);
  3547. if (r) {
  3548. dev_err(rdev->dev, "disabling GPU acceleration\n");
  3549. si_cp_fini(rdev);
  3550. si_irq_fini(rdev);
  3551. si_rlc_fini(rdev);
  3552. radeon_wb_fini(rdev);
  3553. radeon_ib_pool_fini(rdev);
  3554. radeon_vm_manager_fini(rdev);
  3555. radeon_irq_kms_fini(rdev);
  3556. si_pcie_gart_fini(rdev);
  3557. rdev->accel_working = false;
  3558. }
  3559. /* Don't start up if the MC ucode is missing.
  3560. * The default clocks and voltages before the MC ucode
  3561. * is loaded are not suffient for advanced operations.
  3562. */
  3563. if (!rdev->mc_fw) {
  3564. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  3565. return -EINVAL;
  3566. }
  3567. return 0;
  3568. }
  3569. void si_fini(struct radeon_device *rdev)
  3570. {
  3571. #if 0
  3572. r600_blit_fini(rdev);
  3573. #endif
  3574. si_cp_fini(rdev);
  3575. si_irq_fini(rdev);
  3576. si_rlc_fini(rdev);
  3577. radeon_wb_fini(rdev);
  3578. radeon_vm_manager_fini(rdev);
  3579. radeon_ib_pool_fini(rdev);
  3580. radeon_irq_kms_fini(rdev);
  3581. si_pcie_gart_fini(rdev);
  3582. r600_vram_scratch_fini(rdev);
  3583. radeon_gem_fini(rdev);
  3584. radeon_fence_driver_fini(rdev);
  3585. radeon_bo_fini(rdev);
  3586. radeon_atombios_fini(rdev);
  3587. kfree(rdev->bios);
  3588. rdev->bios = NULL;
  3589. }