r600_cs.c 70 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kernel.h>
  29. #include "drmP.h"
  30. #include "radeon.h"
  31. #include "r600d.h"
  32. #include "r600_reg_safe.h"
  33. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  34. struct radeon_cs_reloc **cs_reloc);
  35. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  36. struct radeon_cs_reloc **cs_reloc);
  37. typedef int (*next_reloc_t)(struct radeon_cs_parser*, struct radeon_cs_reloc**);
  38. static next_reloc_t r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_mm;
  39. extern void r600_cs_legacy_get_tiling_conf(struct drm_device *dev, u32 *npipes, u32 *nbanks, u32 *group_size);
  40. struct r600_cs_track {
  41. /* configuration we miror so that we use same code btw kms/ums */
  42. u32 group_size;
  43. u32 nbanks;
  44. u32 npipes;
  45. /* value we track */
  46. u32 sq_config;
  47. u32 nsamples;
  48. u32 cb_color_base_last[8];
  49. struct radeon_bo *cb_color_bo[8];
  50. u64 cb_color_bo_mc[8];
  51. u32 cb_color_bo_offset[8];
  52. struct radeon_bo *cb_color_frag_bo[8]; /* unused */
  53. struct radeon_bo *cb_color_tile_bo[8]; /* unused */
  54. u32 cb_color_info[8];
  55. u32 cb_color_view[8];
  56. u32 cb_color_size_idx[8]; /* unused */
  57. u32 cb_target_mask;
  58. u32 cb_shader_mask; /* unused */
  59. u32 cb_color_size[8];
  60. u32 vgt_strmout_en;
  61. u32 vgt_strmout_buffer_en;
  62. struct radeon_bo *vgt_strmout_bo[4];
  63. u64 vgt_strmout_bo_mc[4]; /* unused */
  64. u32 vgt_strmout_bo_offset[4];
  65. u32 vgt_strmout_size[4];
  66. u32 db_depth_control;
  67. u32 db_depth_info;
  68. u32 db_depth_size_idx;
  69. u32 db_depth_view;
  70. u32 db_depth_size;
  71. u32 db_offset;
  72. struct radeon_bo *db_bo;
  73. u64 db_bo_mc;
  74. bool sx_misc_kill_all_prims;
  75. bool cb_dirty;
  76. bool db_dirty;
  77. bool streamout_dirty;
  78. struct radeon_bo *htile_bo;
  79. u64 htile_offset;
  80. u32 htile_surface;
  81. };
  82. #define FMT_8_BIT(fmt, vc) [fmt] = { 1, 1, 1, vc, CHIP_R600 }
  83. #define FMT_16_BIT(fmt, vc) [fmt] = { 1, 1, 2, vc, CHIP_R600 }
  84. #define FMT_24_BIT(fmt) [fmt] = { 1, 1, 4, 0, CHIP_R600 }
  85. #define FMT_32_BIT(fmt, vc) [fmt] = { 1, 1, 4, vc, CHIP_R600 }
  86. #define FMT_48_BIT(fmt) [fmt] = { 1, 1, 8, 0, CHIP_R600 }
  87. #define FMT_64_BIT(fmt, vc) [fmt] = { 1, 1, 8, vc, CHIP_R600 }
  88. #define FMT_96_BIT(fmt) [fmt] = { 1, 1, 12, 0, CHIP_R600 }
  89. #define FMT_128_BIT(fmt, vc) [fmt] = { 1, 1, 16,vc, CHIP_R600 }
  90. struct gpu_formats {
  91. unsigned blockwidth;
  92. unsigned blockheight;
  93. unsigned blocksize;
  94. unsigned valid_color;
  95. enum radeon_family min_family;
  96. };
  97. static const struct gpu_formats color_formats_table[] = {
  98. /* 8 bit */
  99. FMT_8_BIT(V_038004_COLOR_8, 1),
  100. FMT_8_BIT(V_038004_COLOR_4_4, 1),
  101. FMT_8_BIT(V_038004_COLOR_3_3_2, 1),
  102. FMT_8_BIT(V_038004_FMT_1, 0),
  103. /* 16-bit */
  104. FMT_16_BIT(V_038004_COLOR_16, 1),
  105. FMT_16_BIT(V_038004_COLOR_16_FLOAT, 1),
  106. FMT_16_BIT(V_038004_COLOR_8_8, 1),
  107. FMT_16_BIT(V_038004_COLOR_5_6_5, 1),
  108. FMT_16_BIT(V_038004_COLOR_6_5_5, 1),
  109. FMT_16_BIT(V_038004_COLOR_1_5_5_5, 1),
  110. FMT_16_BIT(V_038004_COLOR_4_4_4_4, 1),
  111. FMT_16_BIT(V_038004_COLOR_5_5_5_1, 1),
  112. /* 24-bit */
  113. FMT_24_BIT(V_038004_FMT_8_8_8),
  114. /* 32-bit */
  115. FMT_32_BIT(V_038004_COLOR_32, 1),
  116. FMT_32_BIT(V_038004_COLOR_32_FLOAT, 1),
  117. FMT_32_BIT(V_038004_COLOR_16_16, 1),
  118. FMT_32_BIT(V_038004_COLOR_16_16_FLOAT, 1),
  119. FMT_32_BIT(V_038004_COLOR_8_24, 1),
  120. FMT_32_BIT(V_038004_COLOR_8_24_FLOAT, 1),
  121. FMT_32_BIT(V_038004_COLOR_24_8, 1),
  122. FMT_32_BIT(V_038004_COLOR_24_8_FLOAT, 1),
  123. FMT_32_BIT(V_038004_COLOR_10_11_11, 1),
  124. FMT_32_BIT(V_038004_COLOR_10_11_11_FLOAT, 1),
  125. FMT_32_BIT(V_038004_COLOR_11_11_10, 1),
  126. FMT_32_BIT(V_038004_COLOR_11_11_10_FLOAT, 1),
  127. FMT_32_BIT(V_038004_COLOR_2_10_10_10, 1),
  128. FMT_32_BIT(V_038004_COLOR_8_8_8_8, 1),
  129. FMT_32_BIT(V_038004_COLOR_10_10_10_2, 1),
  130. FMT_32_BIT(V_038004_FMT_5_9_9_9_SHAREDEXP, 0),
  131. FMT_32_BIT(V_038004_FMT_32_AS_8, 0),
  132. FMT_32_BIT(V_038004_FMT_32_AS_8_8, 0),
  133. /* 48-bit */
  134. FMT_48_BIT(V_038004_FMT_16_16_16),
  135. FMT_48_BIT(V_038004_FMT_16_16_16_FLOAT),
  136. /* 64-bit */
  137. FMT_64_BIT(V_038004_COLOR_X24_8_32_FLOAT, 1),
  138. FMT_64_BIT(V_038004_COLOR_32_32, 1),
  139. FMT_64_BIT(V_038004_COLOR_32_32_FLOAT, 1),
  140. FMT_64_BIT(V_038004_COLOR_16_16_16_16, 1),
  141. FMT_64_BIT(V_038004_COLOR_16_16_16_16_FLOAT, 1),
  142. FMT_96_BIT(V_038004_FMT_32_32_32),
  143. FMT_96_BIT(V_038004_FMT_32_32_32_FLOAT),
  144. /* 128-bit */
  145. FMT_128_BIT(V_038004_COLOR_32_32_32_32, 1),
  146. FMT_128_BIT(V_038004_COLOR_32_32_32_32_FLOAT, 1),
  147. [V_038004_FMT_GB_GR] = { 2, 1, 4, 0 },
  148. [V_038004_FMT_BG_RG] = { 2, 1, 4, 0 },
  149. /* block compressed formats */
  150. [V_038004_FMT_BC1] = { 4, 4, 8, 0 },
  151. [V_038004_FMT_BC2] = { 4, 4, 16, 0 },
  152. [V_038004_FMT_BC3] = { 4, 4, 16, 0 },
  153. [V_038004_FMT_BC4] = { 4, 4, 8, 0 },
  154. [V_038004_FMT_BC5] = { 4, 4, 16, 0},
  155. [V_038004_FMT_BC6] = { 4, 4, 16, 0, CHIP_CEDAR}, /* Evergreen-only */
  156. [V_038004_FMT_BC7] = { 4, 4, 16, 0, CHIP_CEDAR}, /* Evergreen-only */
  157. /* The other Evergreen formats */
  158. [V_038004_FMT_32_AS_32_32_32_32] = { 1, 1, 4, 0, CHIP_CEDAR},
  159. };
  160. bool r600_fmt_is_valid_color(u32 format)
  161. {
  162. if (format >= ARRAY_SIZE(color_formats_table))
  163. return false;
  164. if (color_formats_table[format].valid_color)
  165. return true;
  166. return false;
  167. }
  168. bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family)
  169. {
  170. if (format >= ARRAY_SIZE(color_formats_table))
  171. return false;
  172. if (family < color_formats_table[format].min_family)
  173. return false;
  174. if (color_formats_table[format].blockwidth > 0)
  175. return true;
  176. return false;
  177. }
  178. int r600_fmt_get_blocksize(u32 format)
  179. {
  180. if (format >= ARRAY_SIZE(color_formats_table))
  181. return 0;
  182. return color_formats_table[format].blocksize;
  183. }
  184. int r600_fmt_get_nblocksx(u32 format, u32 w)
  185. {
  186. unsigned bw;
  187. if (format >= ARRAY_SIZE(color_formats_table))
  188. return 0;
  189. bw = color_formats_table[format].blockwidth;
  190. if (bw == 0)
  191. return 0;
  192. return (w + bw - 1) / bw;
  193. }
  194. int r600_fmt_get_nblocksy(u32 format, u32 h)
  195. {
  196. unsigned bh;
  197. if (format >= ARRAY_SIZE(color_formats_table))
  198. return 0;
  199. bh = color_formats_table[format].blockheight;
  200. if (bh == 0)
  201. return 0;
  202. return (h + bh - 1) / bh;
  203. }
  204. struct array_mode_checker {
  205. int array_mode;
  206. u32 group_size;
  207. u32 nbanks;
  208. u32 npipes;
  209. u32 nsamples;
  210. u32 blocksize;
  211. };
  212. /* returns alignment in pixels for pitch/height/depth and bytes for base */
  213. static int r600_get_array_mode_alignment(struct array_mode_checker *values,
  214. u32 *pitch_align,
  215. u32 *height_align,
  216. u32 *depth_align,
  217. u64 *base_align)
  218. {
  219. u32 tile_width = 8;
  220. u32 tile_height = 8;
  221. u32 macro_tile_width = values->nbanks;
  222. u32 macro_tile_height = values->npipes;
  223. u32 tile_bytes = tile_width * tile_height * values->blocksize * values->nsamples;
  224. u32 macro_tile_bytes = macro_tile_width * macro_tile_height * tile_bytes;
  225. switch (values->array_mode) {
  226. case ARRAY_LINEAR_GENERAL:
  227. /* technically tile_width/_height for pitch/height */
  228. *pitch_align = 1; /* tile_width */
  229. *height_align = 1; /* tile_height */
  230. *depth_align = 1;
  231. *base_align = 1;
  232. break;
  233. case ARRAY_LINEAR_ALIGNED:
  234. *pitch_align = max((u32)64, (u32)(values->group_size / values->blocksize));
  235. *height_align = 1;
  236. *depth_align = 1;
  237. *base_align = values->group_size;
  238. break;
  239. case ARRAY_1D_TILED_THIN1:
  240. *pitch_align = max((u32)tile_width,
  241. (u32)(values->group_size /
  242. (tile_height * values->blocksize * values->nsamples)));
  243. *height_align = tile_height;
  244. *depth_align = 1;
  245. *base_align = values->group_size;
  246. break;
  247. case ARRAY_2D_TILED_THIN1:
  248. *pitch_align = max((u32)macro_tile_width * tile_width,
  249. (u32)((values->group_size * values->nbanks) /
  250. (values->blocksize * values->nsamples * tile_width)));
  251. *height_align = macro_tile_height * tile_height;
  252. *depth_align = 1;
  253. *base_align = max(macro_tile_bytes,
  254. (*pitch_align) * values->blocksize * (*height_align) * values->nsamples);
  255. break;
  256. default:
  257. return -EINVAL;
  258. }
  259. return 0;
  260. }
  261. static void r600_cs_track_init(struct r600_cs_track *track)
  262. {
  263. int i;
  264. /* assume DX9 mode */
  265. track->sq_config = DX9_CONSTS;
  266. for (i = 0; i < 8; i++) {
  267. track->cb_color_base_last[i] = 0;
  268. track->cb_color_size[i] = 0;
  269. track->cb_color_size_idx[i] = 0;
  270. track->cb_color_info[i] = 0;
  271. track->cb_color_view[i] = 0xFFFFFFFF;
  272. track->cb_color_bo[i] = NULL;
  273. track->cb_color_bo_offset[i] = 0xFFFFFFFF;
  274. track->cb_color_bo_mc[i] = 0xFFFFFFFF;
  275. }
  276. track->cb_target_mask = 0xFFFFFFFF;
  277. track->cb_shader_mask = 0xFFFFFFFF;
  278. track->cb_dirty = true;
  279. track->db_bo = NULL;
  280. track->db_bo_mc = 0xFFFFFFFF;
  281. /* assume the biggest format and that htile is enabled */
  282. track->db_depth_info = 7 | (1 << 25);
  283. track->db_depth_view = 0xFFFFC000;
  284. track->db_depth_size = 0xFFFFFFFF;
  285. track->db_depth_size_idx = 0;
  286. track->db_depth_control = 0xFFFFFFFF;
  287. track->db_dirty = true;
  288. track->htile_bo = NULL;
  289. track->htile_offset = 0xFFFFFFFF;
  290. track->htile_surface = 0;
  291. for (i = 0; i < 4; i++) {
  292. track->vgt_strmout_size[i] = 0;
  293. track->vgt_strmout_bo[i] = NULL;
  294. track->vgt_strmout_bo_offset[i] = 0xFFFFFFFF;
  295. track->vgt_strmout_bo_mc[i] = 0xFFFFFFFF;
  296. }
  297. track->streamout_dirty = true;
  298. track->sx_misc_kill_all_prims = false;
  299. }
  300. static int r600_cs_track_validate_cb(struct radeon_cs_parser *p, int i)
  301. {
  302. struct r600_cs_track *track = p->track;
  303. u32 slice_tile_max, size, tmp;
  304. u32 height, height_align, pitch, pitch_align, depth_align;
  305. u64 base_offset, base_align;
  306. struct array_mode_checker array_check;
  307. volatile u32 *ib = p->ib.ptr;
  308. unsigned array_mode;
  309. u32 format;
  310. if (G_0280A0_TILE_MODE(track->cb_color_info[i])) {
  311. dev_warn(p->dev, "FMASK or CMASK buffer are not supported by this kernel\n");
  312. return -EINVAL;
  313. }
  314. size = radeon_bo_size(track->cb_color_bo[i]) - track->cb_color_bo_offset[i];
  315. format = G_0280A0_FORMAT(track->cb_color_info[i]);
  316. if (!r600_fmt_is_valid_color(format)) {
  317. dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08X)\n",
  318. __func__, __LINE__, format,
  319. i, track->cb_color_info[i]);
  320. return -EINVAL;
  321. }
  322. /* pitch in pixels */
  323. pitch = (G_028060_PITCH_TILE_MAX(track->cb_color_size[i]) + 1) * 8;
  324. slice_tile_max = G_028060_SLICE_TILE_MAX(track->cb_color_size[i]) + 1;
  325. slice_tile_max *= 64;
  326. height = slice_tile_max / pitch;
  327. if (height > 8192)
  328. height = 8192;
  329. array_mode = G_0280A0_ARRAY_MODE(track->cb_color_info[i]);
  330. base_offset = track->cb_color_bo_mc[i] + track->cb_color_bo_offset[i];
  331. array_check.array_mode = array_mode;
  332. array_check.group_size = track->group_size;
  333. array_check.nbanks = track->nbanks;
  334. array_check.npipes = track->npipes;
  335. array_check.nsamples = track->nsamples;
  336. array_check.blocksize = r600_fmt_get_blocksize(format);
  337. if (r600_get_array_mode_alignment(&array_check,
  338. &pitch_align, &height_align, &depth_align, &base_align)) {
  339. dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
  340. G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
  341. track->cb_color_info[i]);
  342. return -EINVAL;
  343. }
  344. switch (array_mode) {
  345. case V_0280A0_ARRAY_LINEAR_GENERAL:
  346. break;
  347. case V_0280A0_ARRAY_LINEAR_ALIGNED:
  348. break;
  349. case V_0280A0_ARRAY_1D_TILED_THIN1:
  350. /* avoid breaking userspace */
  351. if (height > 7)
  352. height &= ~0x7;
  353. break;
  354. case V_0280A0_ARRAY_2D_TILED_THIN1:
  355. break;
  356. default:
  357. dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
  358. G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
  359. track->cb_color_info[i]);
  360. return -EINVAL;
  361. }
  362. if (!IS_ALIGNED(pitch, pitch_align)) {
  363. dev_warn(p->dev, "%s:%d cb pitch (%d, 0x%x, %d) invalid\n",
  364. __func__, __LINE__, pitch, pitch_align, array_mode);
  365. return -EINVAL;
  366. }
  367. if (!IS_ALIGNED(height, height_align)) {
  368. dev_warn(p->dev, "%s:%d cb height (%d, 0x%x, %d) invalid\n",
  369. __func__, __LINE__, height, height_align, array_mode);
  370. return -EINVAL;
  371. }
  372. if (!IS_ALIGNED(base_offset, base_align)) {
  373. dev_warn(p->dev, "%s offset[%d] 0x%llx 0x%llx, %d not aligned\n", __func__, i,
  374. base_offset, base_align, array_mode);
  375. return -EINVAL;
  376. }
  377. /* check offset */
  378. tmp = r600_fmt_get_nblocksy(format, height) * r600_fmt_get_nblocksx(format, pitch) * r600_fmt_get_blocksize(format);
  379. switch (array_mode) {
  380. default:
  381. case V_0280A0_ARRAY_LINEAR_GENERAL:
  382. case V_0280A0_ARRAY_LINEAR_ALIGNED:
  383. tmp += track->cb_color_view[i] & 0xFF;
  384. break;
  385. case V_0280A0_ARRAY_1D_TILED_THIN1:
  386. case V_0280A0_ARRAY_2D_TILED_THIN1:
  387. tmp += G_028080_SLICE_MAX(track->cb_color_view[i]) * tmp;
  388. break;
  389. }
  390. if ((tmp + track->cb_color_bo_offset[i]) > radeon_bo_size(track->cb_color_bo[i])) {
  391. if (array_mode == V_0280A0_ARRAY_LINEAR_GENERAL) {
  392. /* the initial DDX does bad things with the CB size occasionally */
  393. /* it rounds up height too far for slice tile max but the BO is smaller */
  394. /* r600c,g also seem to flush at bad times in some apps resulting in
  395. * bogus values here. So for linear just allow anything to avoid breaking
  396. * broken userspace.
  397. */
  398. } else {
  399. dev_warn(p->dev, "%s offset[%d] %d %d %d %lu too big (%d %d) (%d %d %d)\n",
  400. __func__, i, array_mode,
  401. track->cb_color_bo_offset[i], tmp,
  402. radeon_bo_size(track->cb_color_bo[i]),
  403. pitch, height, r600_fmt_get_nblocksx(format, pitch),
  404. r600_fmt_get_nblocksy(format, height),
  405. r600_fmt_get_blocksize(format));
  406. return -EINVAL;
  407. }
  408. }
  409. /* limit max tile */
  410. tmp = (height * pitch) >> 6;
  411. if (tmp < slice_tile_max)
  412. slice_tile_max = tmp;
  413. tmp = S_028060_PITCH_TILE_MAX((pitch / 8) - 1) |
  414. S_028060_SLICE_TILE_MAX(slice_tile_max - 1);
  415. ib[track->cb_color_size_idx[i]] = tmp;
  416. return 0;
  417. }
  418. static int r600_cs_track_validate_db(struct radeon_cs_parser *p)
  419. {
  420. struct r600_cs_track *track = p->track;
  421. u32 nviews, bpe, ntiles, size, slice_tile_max, tmp;
  422. u32 height_align, pitch_align, depth_align;
  423. u32 pitch = 8192;
  424. u32 height = 8192;
  425. u64 base_offset, base_align;
  426. struct array_mode_checker array_check;
  427. int array_mode;
  428. volatile u32 *ib = p->ib.ptr;
  429. if (track->db_bo == NULL) {
  430. dev_warn(p->dev, "z/stencil with no depth buffer\n");
  431. return -EINVAL;
  432. }
  433. switch (G_028010_FORMAT(track->db_depth_info)) {
  434. case V_028010_DEPTH_16:
  435. bpe = 2;
  436. break;
  437. case V_028010_DEPTH_X8_24:
  438. case V_028010_DEPTH_8_24:
  439. case V_028010_DEPTH_X8_24_FLOAT:
  440. case V_028010_DEPTH_8_24_FLOAT:
  441. case V_028010_DEPTH_32_FLOAT:
  442. bpe = 4;
  443. break;
  444. case V_028010_DEPTH_X24_8_32_FLOAT:
  445. bpe = 8;
  446. break;
  447. default:
  448. dev_warn(p->dev, "z/stencil with invalid format %d\n", G_028010_FORMAT(track->db_depth_info));
  449. return -EINVAL;
  450. }
  451. if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) {
  452. if (!track->db_depth_size_idx) {
  453. dev_warn(p->dev, "z/stencil buffer size not set\n");
  454. return -EINVAL;
  455. }
  456. tmp = radeon_bo_size(track->db_bo) - track->db_offset;
  457. tmp = (tmp / bpe) >> 6;
  458. if (!tmp) {
  459. dev_warn(p->dev, "z/stencil buffer too small (0x%08X %d %d %ld)\n",
  460. track->db_depth_size, bpe, track->db_offset,
  461. radeon_bo_size(track->db_bo));
  462. return -EINVAL;
  463. }
  464. ib[track->db_depth_size_idx] = S_028000_SLICE_TILE_MAX(tmp - 1) | (track->db_depth_size & 0x3FF);
  465. } else {
  466. size = radeon_bo_size(track->db_bo);
  467. /* pitch in pixels */
  468. pitch = (G_028000_PITCH_TILE_MAX(track->db_depth_size) + 1) * 8;
  469. slice_tile_max = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
  470. slice_tile_max *= 64;
  471. height = slice_tile_max / pitch;
  472. if (height > 8192)
  473. height = 8192;
  474. base_offset = track->db_bo_mc + track->db_offset;
  475. array_mode = G_028010_ARRAY_MODE(track->db_depth_info);
  476. array_check.array_mode = array_mode;
  477. array_check.group_size = track->group_size;
  478. array_check.nbanks = track->nbanks;
  479. array_check.npipes = track->npipes;
  480. array_check.nsamples = track->nsamples;
  481. array_check.blocksize = bpe;
  482. if (r600_get_array_mode_alignment(&array_check,
  483. &pitch_align, &height_align, &depth_align, &base_align)) {
  484. dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
  485. G_028010_ARRAY_MODE(track->db_depth_info),
  486. track->db_depth_info);
  487. return -EINVAL;
  488. }
  489. switch (array_mode) {
  490. case V_028010_ARRAY_1D_TILED_THIN1:
  491. /* don't break userspace */
  492. height &= ~0x7;
  493. break;
  494. case V_028010_ARRAY_2D_TILED_THIN1:
  495. break;
  496. default:
  497. dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
  498. G_028010_ARRAY_MODE(track->db_depth_info),
  499. track->db_depth_info);
  500. return -EINVAL;
  501. }
  502. if (!IS_ALIGNED(pitch, pitch_align)) {
  503. dev_warn(p->dev, "%s:%d db pitch (%d, 0x%x, %d) invalid\n",
  504. __func__, __LINE__, pitch, pitch_align, array_mode);
  505. return -EINVAL;
  506. }
  507. if (!IS_ALIGNED(height, height_align)) {
  508. dev_warn(p->dev, "%s:%d db height (%d, 0x%x, %d) invalid\n",
  509. __func__, __LINE__, height, height_align, array_mode);
  510. return -EINVAL;
  511. }
  512. if (!IS_ALIGNED(base_offset, base_align)) {
  513. dev_warn(p->dev, "%s offset 0x%llx, 0x%llx, %d not aligned\n", __func__,
  514. base_offset, base_align, array_mode);
  515. return -EINVAL;
  516. }
  517. ntiles = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
  518. nviews = G_028004_SLICE_MAX(track->db_depth_view) + 1;
  519. tmp = ntiles * bpe * 64 * nviews;
  520. if ((tmp + track->db_offset) > radeon_bo_size(track->db_bo)) {
  521. dev_warn(p->dev, "z/stencil buffer (%d) too small (0x%08X %d %d %d -> %u have %lu)\n",
  522. array_mode,
  523. track->db_depth_size, ntiles, nviews, bpe, tmp + track->db_offset,
  524. radeon_bo_size(track->db_bo));
  525. return -EINVAL;
  526. }
  527. }
  528. /* hyperz */
  529. if (G_028010_TILE_SURFACE_ENABLE(track->db_depth_info)) {
  530. unsigned long size;
  531. unsigned nbx, nby;
  532. if (track->htile_bo == NULL) {
  533. dev_warn(p->dev, "%s:%d htile enabled without htile surface 0x%08x\n",
  534. __func__, __LINE__, track->db_depth_info);
  535. return -EINVAL;
  536. }
  537. if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) {
  538. dev_warn(p->dev, "%s:%d htile can't be enabled with bogus db_depth_size 0x%08x\n",
  539. __func__, __LINE__, track->db_depth_size);
  540. return -EINVAL;
  541. }
  542. nbx = pitch;
  543. nby = height;
  544. if (G_028D24_LINEAR(track->htile_surface)) {
  545. /* nbx must be 16 htiles aligned == 16 * 8 pixel aligned */
  546. nbx = round_up(nbx, 16 * 8);
  547. /* nby is npipes htiles aligned == npipes * 8 pixel aligned */
  548. nby = round_up(nby, track->npipes * 8);
  549. } else {
  550. /* htile widht & nby (8 or 4) make 2 bits number */
  551. tmp = track->htile_surface & 3;
  552. /* align is htile align * 8, htile align vary according to
  553. * number of pipe and tile width and nby
  554. */
  555. switch (track->npipes) {
  556. case 8:
  557. switch (tmp) {
  558. case 3: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  559. nbx = round_up(nbx, 64 * 8);
  560. nby = round_up(nby, 64 * 8);
  561. break;
  562. case 2: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 8*/
  563. case 1: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 4*/
  564. nbx = round_up(nbx, 64 * 8);
  565. nby = round_up(nby, 32 * 8);
  566. break;
  567. case 0: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 4*/
  568. nbx = round_up(nbx, 32 * 8);
  569. nby = round_up(nby, 32 * 8);
  570. break;
  571. default:
  572. return -EINVAL;
  573. }
  574. break;
  575. case 4:
  576. switch (tmp) {
  577. case 3: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  578. nbx = round_up(nbx, 64 * 8);
  579. nby = round_up(nby, 32 * 8);
  580. break;
  581. case 2: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 8*/
  582. case 1: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 4*/
  583. nbx = round_up(nbx, 32 * 8);
  584. nby = round_up(nby, 32 * 8);
  585. break;
  586. case 0: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 4*/
  587. nbx = round_up(nbx, 32 * 8);
  588. nby = round_up(nby, 16 * 8);
  589. break;
  590. default:
  591. return -EINVAL;
  592. }
  593. break;
  594. case 2:
  595. switch (tmp) {
  596. case 3: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  597. nbx = round_up(nbx, 32 * 8);
  598. nby = round_up(nby, 32 * 8);
  599. break;
  600. case 2: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 8*/
  601. case 1: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 4*/
  602. nbx = round_up(nbx, 32 * 8);
  603. nby = round_up(nby, 16 * 8);
  604. break;
  605. case 0: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 4*/
  606. nbx = round_up(nbx, 16 * 8);
  607. nby = round_up(nby, 16 * 8);
  608. break;
  609. default:
  610. return -EINVAL;
  611. }
  612. break;
  613. case 1:
  614. switch (tmp) {
  615. case 3: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
  616. nbx = round_up(nbx, 32 * 8);
  617. nby = round_up(nby, 16 * 8);
  618. break;
  619. case 2: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 8*/
  620. case 1: /* HTILE_WIDTH = 8 & HTILE_HEIGHT = 4*/
  621. nbx = round_up(nbx, 16 * 8);
  622. nby = round_up(nby, 16 * 8);
  623. break;
  624. case 0: /* HTILE_WIDTH = 4 & HTILE_HEIGHT = 4*/
  625. nbx = round_up(nbx, 16 * 8);
  626. nby = round_up(nby, 8 * 8);
  627. break;
  628. default:
  629. return -EINVAL;
  630. }
  631. break;
  632. default:
  633. dev_warn(p->dev, "%s:%d invalid num pipes %d\n",
  634. __func__, __LINE__, track->npipes);
  635. return -EINVAL;
  636. }
  637. }
  638. /* compute number of htile */
  639. nbx = G_028D24_HTILE_WIDTH(track->htile_surface) ? nbx / 8 : nbx / 4;
  640. nby = G_028D24_HTILE_HEIGHT(track->htile_surface) ? nby / 8 : nby / 4;
  641. size = nbx * nby * 4;
  642. size += track->htile_offset;
  643. if (size > radeon_bo_size(track->htile_bo)) {
  644. dev_warn(p->dev, "%s:%d htile surface too small %ld for %ld (%d %d)\n",
  645. __func__, __LINE__, radeon_bo_size(track->htile_bo),
  646. size, nbx, nby);
  647. return -EINVAL;
  648. }
  649. }
  650. track->db_dirty = false;
  651. return 0;
  652. }
  653. static int r600_cs_track_check(struct radeon_cs_parser *p)
  654. {
  655. struct r600_cs_track *track = p->track;
  656. u32 tmp;
  657. int r, i;
  658. /* on legacy kernel we don't perform advanced check */
  659. if (p->rdev == NULL)
  660. return 0;
  661. /* check streamout */
  662. if (track->streamout_dirty && track->vgt_strmout_en) {
  663. for (i = 0; i < 4; i++) {
  664. if (track->vgt_strmout_buffer_en & (1 << i)) {
  665. if (track->vgt_strmout_bo[i]) {
  666. u64 offset = (u64)track->vgt_strmout_bo_offset[i] +
  667. (u64)track->vgt_strmout_size[i];
  668. if (offset > radeon_bo_size(track->vgt_strmout_bo[i])) {
  669. DRM_ERROR("streamout %d bo too small: 0x%llx, 0x%lx\n",
  670. i, offset,
  671. radeon_bo_size(track->vgt_strmout_bo[i]));
  672. return -EINVAL;
  673. }
  674. } else {
  675. dev_warn(p->dev, "No buffer for streamout %d\n", i);
  676. return -EINVAL;
  677. }
  678. }
  679. }
  680. track->streamout_dirty = false;
  681. }
  682. if (track->sx_misc_kill_all_prims)
  683. return 0;
  684. /* check that we have a cb for each enabled target, we don't check
  685. * shader_mask because it seems mesa isn't always setting it :(
  686. */
  687. if (track->cb_dirty) {
  688. tmp = track->cb_target_mask;
  689. for (i = 0; i < 8; i++) {
  690. if ((tmp >> (i * 4)) & 0xF) {
  691. /* at least one component is enabled */
  692. if (track->cb_color_bo[i] == NULL) {
  693. dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
  694. __func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
  695. return -EINVAL;
  696. }
  697. /* perform rewrite of CB_COLOR[0-7]_SIZE */
  698. r = r600_cs_track_validate_cb(p, i);
  699. if (r)
  700. return r;
  701. }
  702. }
  703. track->cb_dirty = false;
  704. }
  705. /* Check depth buffer */
  706. if (track->db_dirty &&
  707. G_028010_FORMAT(track->db_depth_info) != V_028010_DEPTH_INVALID &&
  708. (G_028800_STENCIL_ENABLE(track->db_depth_control) ||
  709. G_028800_Z_ENABLE(track->db_depth_control))) {
  710. r = r600_cs_track_validate_db(p);
  711. if (r)
  712. return r;
  713. }
  714. return 0;
  715. }
  716. /**
  717. * r600_cs_packet_parse() - parse cp packet and point ib index to next packet
  718. * @parser: parser structure holding parsing context.
  719. * @pkt: where to store packet informations
  720. *
  721. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  722. * if packet is bigger than remaining ib size. or if packets is unknown.
  723. **/
  724. int r600_cs_packet_parse(struct radeon_cs_parser *p,
  725. struct radeon_cs_packet *pkt,
  726. unsigned idx)
  727. {
  728. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  729. uint32_t header;
  730. if (idx >= ib_chunk->length_dw) {
  731. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  732. idx, ib_chunk->length_dw);
  733. return -EINVAL;
  734. }
  735. header = radeon_get_ib_value(p, idx);
  736. pkt->idx = idx;
  737. pkt->type = CP_PACKET_GET_TYPE(header);
  738. pkt->count = CP_PACKET_GET_COUNT(header);
  739. pkt->one_reg_wr = 0;
  740. switch (pkt->type) {
  741. case PACKET_TYPE0:
  742. pkt->reg = CP_PACKET0_GET_REG(header);
  743. break;
  744. case PACKET_TYPE3:
  745. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  746. break;
  747. case PACKET_TYPE2:
  748. pkt->count = -1;
  749. break;
  750. default:
  751. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  752. return -EINVAL;
  753. }
  754. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  755. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  756. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  757. return -EINVAL;
  758. }
  759. return 0;
  760. }
  761. /**
  762. * r600_cs_packet_next_reloc_mm() - parse next packet which should be reloc packet3
  763. * @parser: parser structure holding parsing context.
  764. * @data: pointer to relocation data
  765. * @offset_start: starting offset
  766. * @offset_mask: offset mask (to align start offset on)
  767. * @reloc: reloc informations
  768. *
  769. * Check next packet is relocation packet3, do bo validation and compute
  770. * GPU offset using the provided start.
  771. **/
  772. static int r600_cs_packet_next_reloc_mm(struct radeon_cs_parser *p,
  773. struct radeon_cs_reloc **cs_reloc)
  774. {
  775. struct radeon_cs_chunk *relocs_chunk;
  776. struct radeon_cs_packet p3reloc;
  777. unsigned idx;
  778. int r;
  779. if (p->chunk_relocs_idx == -1) {
  780. DRM_ERROR("No relocation chunk !\n");
  781. return -EINVAL;
  782. }
  783. *cs_reloc = NULL;
  784. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  785. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  786. if (r) {
  787. return r;
  788. }
  789. p->idx += p3reloc.count + 2;
  790. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  791. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  792. p3reloc.idx);
  793. return -EINVAL;
  794. }
  795. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  796. if (idx >= relocs_chunk->length_dw) {
  797. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  798. idx, relocs_chunk->length_dw);
  799. return -EINVAL;
  800. }
  801. /* FIXME: we assume reloc size is 4 dwords */
  802. *cs_reloc = p->relocs_ptr[(idx / 4)];
  803. return 0;
  804. }
  805. /**
  806. * r600_cs_packet_next_reloc_nomm() - parse next packet which should be reloc packet3
  807. * @parser: parser structure holding parsing context.
  808. * @data: pointer to relocation data
  809. * @offset_start: starting offset
  810. * @offset_mask: offset mask (to align start offset on)
  811. * @reloc: reloc informations
  812. *
  813. * Check next packet is relocation packet3, do bo validation and compute
  814. * GPU offset using the provided start.
  815. **/
  816. static int r600_cs_packet_next_reloc_nomm(struct radeon_cs_parser *p,
  817. struct radeon_cs_reloc **cs_reloc)
  818. {
  819. struct radeon_cs_chunk *relocs_chunk;
  820. struct radeon_cs_packet p3reloc;
  821. unsigned idx;
  822. int r;
  823. if (p->chunk_relocs_idx == -1) {
  824. DRM_ERROR("No relocation chunk !\n");
  825. return -EINVAL;
  826. }
  827. *cs_reloc = NULL;
  828. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  829. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  830. if (r) {
  831. return r;
  832. }
  833. p->idx += p3reloc.count + 2;
  834. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  835. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  836. p3reloc.idx);
  837. return -EINVAL;
  838. }
  839. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  840. if (idx >= relocs_chunk->length_dw) {
  841. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  842. idx, relocs_chunk->length_dw);
  843. return -EINVAL;
  844. }
  845. *cs_reloc = p->relocs;
  846. (*cs_reloc)->lobj.gpu_offset = (u64)relocs_chunk->kdata[idx + 3] << 32;
  847. (*cs_reloc)->lobj.gpu_offset |= relocs_chunk->kdata[idx + 0];
  848. return 0;
  849. }
  850. /**
  851. * r600_cs_packet_next_is_pkt3_nop() - test if next packet is packet3 nop for reloc
  852. * @parser: parser structure holding parsing context.
  853. *
  854. * Check next packet is relocation packet3, do bo validation and compute
  855. * GPU offset using the provided start.
  856. **/
  857. static int r600_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p)
  858. {
  859. struct radeon_cs_packet p3reloc;
  860. int r;
  861. r = r600_cs_packet_parse(p, &p3reloc, p->idx);
  862. if (r) {
  863. return 0;
  864. }
  865. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  866. return 0;
  867. }
  868. return 1;
  869. }
  870. /**
  871. * r600_cs_packet_next_vline() - parse userspace VLINE packet
  872. * @parser: parser structure holding parsing context.
  873. *
  874. * Userspace sends a special sequence for VLINE waits.
  875. * PACKET0 - VLINE_START_END + value
  876. * PACKET3 - WAIT_REG_MEM poll vline status reg
  877. * RELOC (P3) - crtc_id in reloc.
  878. *
  879. * This function parses this and relocates the VLINE START END
  880. * and WAIT_REG_MEM packets to the correct crtc.
  881. * It also detects a switched off crtc and nulls out the
  882. * wait in that case.
  883. */
  884. static int r600_cs_packet_parse_vline(struct radeon_cs_parser *p)
  885. {
  886. struct drm_mode_object *obj;
  887. struct drm_crtc *crtc;
  888. struct radeon_crtc *radeon_crtc;
  889. struct radeon_cs_packet p3reloc, wait_reg_mem;
  890. int crtc_id;
  891. int r;
  892. uint32_t header, h_idx, reg, wait_reg_mem_info;
  893. volatile uint32_t *ib;
  894. ib = p->ib.ptr;
  895. /* parse the WAIT_REG_MEM */
  896. r = r600_cs_packet_parse(p, &wait_reg_mem, p->idx);
  897. if (r)
  898. return r;
  899. /* check its a WAIT_REG_MEM */
  900. if (wait_reg_mem.type != PACKET_TYPE3 ||
  901. wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
  902. DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
  903. return -EINVAL;
  904. }
  905. wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
  906. /* bit 4 is reg (0) or mem (1) */
  907. if (wait_reg_mem_info & 0x10) {
  908. DRM_ERROR("vline WAIT_REG_MEM waiting on MEM rather than REG\n");
  909. return -EINVAL;
  910. }
  911. /* waiting for value to be equal */
  912. if ((wait_reg_mem_info & 0x7) != 0x3) {
  913. DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
  914. return -EINVAL;
  915. }
  916. if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != AVIVO_D1MODE_VLINE_STATUS) {
  917. DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
  918. return -EINVAL;
  919. }
  920. if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != AVIVO_D1MODE_VLINE_STAT) {
  921. DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
  922. return -EINVAL;
  923. }
  924. /* jump over the NOP */
  925. r = r600_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
  926. if (r)
  927. return r;
  928. h_idx = p->idx - 2;
  929. p->idx += wait_reg_mem.count + 2;
  930. p->idx += p3reloc.count + 2;
  931. header = radeon_get_ib_value(p, h_idx);
  932. crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
  933. reg = CP_PACKET0_GET_REG(header);
  934. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  935. if (!obj) {
  936. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  937. return -EINVAL;
  938. }
  939. crtc = obj_to_crtc(obj);
  940. radeon_crtc = to_radeon_crtc(crtc);
  941. crtc_id = radeon_crtc->crtc_id;
  942. if (!crtc->enabled) {
  943. /* if the CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
  944. ib[h_idx + 2] = PACKET2(0);
  945. ib[h_idx + 3] = PACKET2(0);
  946. ib[h_idx + 4] = PACKET2(0);
  947. ib[h_idx + 5] = PACKET2(0);
  948. ib[h_idx + 6] = PACKET2(0);
  949. ib[h_idx + 7] = PACKET2(0);
  950. ib[h_idx + 8] = PACKET2(0);
  951. } else if (crtc_id == 1) {
  952. switch (reg) {
  953. case AVIVO_D1MODE_VLINE_START_END:
  954. header &= ~R600_CP_PACKET0_REG_MASK;
  955. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  956. break;
  957. default:
  958. DRM_ERROR("unknown crtc reloc\n");
  959. return -EINVAL;
  960. }
  961. ib[h_idx] = header;
  962. ib[h_idx + 4] = AVIVO_D2MODE_VLINE_STATUS >> 2;
  963. }
  964. return 0;
  965. }
  966. static int r600_packet0_check(struct radeon_cs_parser *p,
  967. struct radeon_cs_packet *pkt,
  968. unsigned idx, unsigned reg)
  969. {
  970. int r;
  971. switch (reg) {
  972. case AVIVO_D1MODE_VLINE_START_END:
  973. r = r600_cs_packet_parse_vline(p);
  974. if (r) {
  975. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  976. idx, reg);
  977. return r;
  978. }
  979. break;
  980. default:
  981. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  982. reg, idx);
  983. return -EINVAL;
  984. }
  985. return 0;
  986. }
  987. static int r600_cs_parse_packet0(struct radeon_cs_parser *p,
  988. struct radeon_cs_packet *pkt)
  989. {
  990. unsigned reg, i;
  991. unsigned idx;
  992. int r;
  993. idx = pkt->idx + 1;
  994. reg = pkt->reg;
  995. for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
  996. r = r600_packet0_check(p, pkt, idx, reg);
  997. if (r) {
  998. return r;
  999. }
  1000. }
  1001. return 0;
  1002. }
  1003. /**
  1004. * r600_cs_check_reg() - check if register is authorized or not
  1005. * @parser: parser structure holding parsing context
  1006. * @reg: register we are testing
  1007. * @idx: index into the cs buffer
  1008. *
  1009. * This function will test against r600_reg_safe_bm and return 0
  1010. * if register is safe. If register is not flag as safe this function
  1011. * will test it against a list of register needind special handling.
  1012. */
  1013. static int r600_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  1014. {
  1015. struct r600_cs_track *track = (struct r600_cs_track *)p->track;
  1016. struct radeon_cs_reloc *reloc;
  1017. u32 m, i, tmp, *ib;
  1018. int r;
  1019. i = (reg >> 7);
  1020. if (i >= ARRAY_SIZE(r600_reg_safe_bm)) {
  1021. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1022. return -EINVAL;
  1023. }
  1024. m = 1 << ((reg >> 2) & 31);
  1025. if (!(r600_reg_safe_bm[i] & m))
  1026. return 0;
  1027. ib = p->ib.ptr;
  1028. switch (reg) {
  1029. /* force following reg to 0 in an attempt to disable out buffer
  1030. * which will need us to better understand how it works to perform
  1031. * security check on it (Jerome)
  1032. */
  1033. case R_0288A8_SQ_ESGS_RING_ITEMSIZE:
  1034. case R_008C44_SQ_ESGS_RING_SIZE:
  1035. case R_0288B0_SQ_ESTMP_RING_ITEMSIZE:
  1036. case R_008C54_SQ_ESTMP_RING_SIZE:
  1037. case R_0288C0_SQ_FBUF_RING_ITEMSIZE:
  1038. case R_008C74_SQ_FBUF_RING_SIZE:
  1039. case R_0288B4_SQ_GSTMP_RING_ITEMSIZE:
  1040. case R_008C5C_SQ_GSTMP_RING_SIZE:
  1041. case R_0288AC_SQ_GSVS_RING_ITEMSIZE:
  1042. case R_008C4C_SQ_GSVS_RING_SIZE:
  1043. case R_0288BC_SQ_PSTMP_RING_ITEMSIZE:
  1044. case R_008C6C_SQ_PSTMP_RING_SIZE:
  1045. case R_0288C4_SQ_REDUC_RING_ITEMSIZE:
  1046. case R_008C7C_SQ_REDUC_RING_SIZE:
  1047. case R_0288B8_SQ_VSTMP_RING_ITEMSIZE:
  1048. case R_008C64_SQ_VSTMP_RING_SIZE:
  1049. case R_0288C8_SQ_GS_VERT_ITEMSIZE:
  1050. /* get value to populate the IB don't remove */
  1051. tmp =radeon_get_ib_value(p, idx);
  1052. ib[idx] = 0;
  1053. break;
  1054. case SQ_CONFIG:
  1055. track->sq_config = radeon_get_ib_value(p, idx);
  1056. break;
  1057. case R_028800_DB_DEPTH_CONTROL:
  1058. track->db_depth_control = radeon_get_ib_value(p, idx);
  1059. track->db_dirty = true;
  1060. break;
  1061. case R_028010_DB_DEPTH_INFO:
  1062. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS) &&
  1063. r600_cs_packet_next_is_pkt3_nop(p)) {
  1064. r = r600_cs_packet_next_reloc(p, &reloc);
  1065. if (r) {
  1066. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1067. "0x%04X\n", reg);
  1068. return -EINVAL;
  1069. }
  1070. track->db_depth_info = radeon_get_ib_value(p, idx);
  1071. ib[idx] &= C_028010_ARRAY_MODE;
  1072. track->db_depth_info &= C_028010_ARRAY_MODE;
  1073. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  1074. ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
  1075. track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
  1076. } else {
  1077. ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
  1078. track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
  1079. }
  1080. } else {
  1081. track->db_depth_info = radeon_get_ib_value(p, idx);
  1082. }
  1083. track->db_dirty = true;
  1084. break;
  1085. case R_028004_DB_DEPTH_VIEW:
  1086. track->db_depth_view = radeon_get_ib_value(p, idx);
  1087. track->db_dirty = true;
  1088. break;
  1089. case R_028000_DB_DEPTH_SIZE:
  1090. track->db_depth_size = radeon_get_ib_value(p, idx);
  1091. track->db_depth_size_idx = idx;
  1092. track->db_dirty = true;
  1093. break;
  1094. case R_028AB0_VGT_STRMOUT_EN:
  1095. track->vgt_strmout_en = radeon_get_ib_value(p, idx);
  1096. track->streamout_dirty = true;
  1097. break;
  1098. case R_028B20_VGT_STRMOUT_BUFFER_EN:
  1099. track->vgt_strmout_buffer_en = radeon_get_ib_value(p, idx);
  1100. track->streamout_dirty = true;
  1101. break;
  1102. case VGT_STRMOUT_BUFFER_BASE_0:
  1103. case VGT_STRMOUT_BUFFER_BASE_1:
  1104. case VGT_STRMOUT_BUFFER_BASE_2:
  1105. case VGT_STRMOUT_BUFFER_BASE_3:
  1106. r = r600_cs_packet_next_reloc(p, &reloc);
  1107. if (r) {
  1108. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1109. "0x%04X\n", reg);
  1110. return -EINVAL;
  1111. }
  1112. tmp = (reg - VGT_STRMOUT_BUFFER_BASE_0) / 16;
  1113. track->vgt_strmout_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
  1114. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1115. track->vgt_strmout_bo[tmp] = reloc->robj;
  1116. track->vgt_strmout_bo_mc[tmp] = reloc->lobj.gpu_offset;
  1117. track->streamout_dirty = true;
  1118. break;
  1119. case VGT_STRMOUT_BUFFER_SIZE_0:
  1120. case VGT_STRMOUT_BUFFER_SIZE_1:
  1121. case VGT_STRMOUT_BUFFER_SIZE_2:
  1122. case VGT_STRMOUT_BUFFER_SIZE_3:
  1123. tmp = (reg - VGT_STRMOUT_BUFFER_SIZE_0) / 16;
  1124. /* size in register is DWs, convert to bytes */
  1125. track->vgt_strmout_size[tmp] = radeon_get_ib_value(p, idx) * 4;
  1126. track->streamout_dirty = true;
  1127. break;
  1128. case CP_COHER_BASE:
  1129. r = r600_cs_packet_next_reloc(p, &reloc);
  1130. if (r) {
  1131. dev_warn(p->dev, "missing reloc for CP_COHER_BASE "
  1132. "0x%04X\n", reg);
  1133. return -EINVAL;
  1134. }
  1135. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1136. break;
  1137. case R_028238_CB_TARGET_MASK:
  1138. track->cb_target_mask = radeon_get_ib_value(p, idx);
  1139. track->cb_dirty = true;
  1140. break;
  1141. case R_02823C_CB_SHADER_MASK:
  1142. track->cb_shader_mask = radeon_get_ib_value(p, idx);
  1143. break;
  1144. case R_028C04_PA_SC_AA_CONFIG:
  1145. tmp = G_028C04_MSAA_NUM_SAMPLES(radeon_get_ib_value(p, idx));
  1146. track->nsamples = 1 << tmp;
  1147. track->cb_dirty = true;
  1148. break;
  1149. case R_0280A0_CB_COLOR0_INFO:
  1150. case R_0280A4_CB_COLOR1_INFO:
  1151. case R_0280A8_CB_COLOR2_INFO:
  1152. case R_0280AC_CB_COLOR3_INFO:
  1153. case R_0280B0_CB_COLOR4_INFO:
  1154. case R_0280B4_CB_COLOR5_INFO:
  1155. case R_0280B8_CB_COLOR6_INFO:
  1156. case R_0280BC_CB_COLOR7_INFO:
  1157. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS) &&
  1158. r600_cs_packet_next_is_pkt3_nop(p)) {
  1159. r = r600_cs_packet_next_reloc(p, &reloc);
  1160. if (r) {
  1161. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1162. return -EINVAL;
  1163. }
  1164. tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
  1165. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  1166. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) {
  1167. ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
  1168. track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
  1169. } else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  1170. ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
  1171. track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
  1172. }
  1173. } else {
  1174. tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
  1175. track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
  1176. }
  1177. track->cb_dirty = true;
  1178. break;
  1179. case R_028080_CB_COLOR0_VIEW:
  1180. case R_028084_CB_COLOR1_VIEW:
  1181. case R_028088_CB_COLOR2_VIEW:
  1182. case R_02808C_CB_COLOR3_VIEW:
  1183. case R_028090_CB_COLOR4_VIEW:
  1184. case R_028094_CB_COLOR5_VIEW:
  1185. case R_028098_CB_COLOR6_VIEW:
  1186. case R_02809C_CB_COLOR7_VIEW:
  1187. tmp = (reg - R_028080_CB_COLOR0_VIEW) / 4;
  1188. track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
  1189. track->cb_dirty = true;
  1190. break;
  1191. case R_028060_CB_COLOR0_SIZE:
  1192. case R_028064_CB_COLOR1_SIZE:
  1193. case R_028068_CB_COLOR2_SIZE:
  1194. case R_02806C_CB_COLOR3_SIZE:
  1195. case R_028070_CB_COLOR4_SIZE:
  1196. case R_028074_CB_COLOR5_SIZE:
  1197. case R_028078_CB_COLOR6_SIZE:
  1198. case R_02807C_CB_COLOR7_SIZE:
  1199. tmp = (reg - R_028060_CB_COLOR0_SIZE) / 4;
  1200. track->cb_color_size[tmp] = radeon_get_ib_value(p, idx);
  1201. track->cb_color_size_idx[tmp] = idx;
  1202. track->cb_dirty = true;
  1203. break;
  1204. /* This register were added late, there is userspace
  1205. * which does provide relocation for those but set
  1206. * 0 offset. In order to avoid breaking old userspace
  1207. * we detect this and set address to point to last
  1208. * CB_COLOR0_BASE, note that if userspace doesn't set
  1209. * CB_COLOR0_BASE before this register we will report
  1210. * error. Old userspace always set CB_COLOR0_BASE
  1211. * before any of this.
  1212. */
  1213. case R_0280E0_CB_COLOR0_FRAG:
  1214. case R_0280E4_CB_COLOR1_FRAG:
  1215. case R_0280E8_CB_COLOR2_FRAG:
  1216. case R_0280EC_CB_COLOR3_FRAG:
  1217. case R_0280F0_CB_COLOR4_FRAG:
  1218. case R_0280F4_CB_COLOR5_FRAG:
  1219. case R_0280F8_CB_COLOR6_FRAG:
  1220. case R_0280FC_CB_COLOR7_FRAG:
  1221. tmp = (reg - R_0280E0_CB_COLOR0_FRAG) / 4;
  1222. if (!r600_cs_packet_next_is_pkt3_nop(p)) {
  1223. if (!track->cb_color_base_last[tmp]) {
  1224. dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
  1225. return -EINVAL;
  1226. }
  1227. ib[idx] = track->cb_color_base_last[tmp];
  1228. track->cb_color_frag_bo[tmp] = track->cb_color_bo[tmp];
  1229. } else {
  1230. r = r600_cs_packet_next_reloc(p, &reloc);
  1231. if (r) {
  1232. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1233. return -EINVAL;
  1234. }
  1235. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1236. track->cb_color_frag_bo[tmp] = reloc->robj;
  1237. }
  1238. break;
  1239. case R_0280C0_CB_COLOR0_TILE:
  1240. case R_0280C4_CB_COLOR1_TILE:
  1241. case R_0280C8_CB_COLOR2_TILE:
  1242. case R_0280CC_CB_COLOR3_TILE:
  1243. case R_0280D0_CB_COLOR4_TILE:
  1244. case R_0280D4_CB_COLOR5_TILE:
  1245. case R_0280D8_CB_COLOR6_TILE:
  1246. case R_0280DC_CB_COLOR7_TILE:
  1247. tmp = (reg - R_0280C0_CB_COLOR0_TILE) / 4;
  1248. if (!r600_cs_packet_next_is_pkt3_nop(p)) {
  1249. if (!track->cb_color_base_last[tmp]) {
  1250. dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
  1251. return -EINVAL;
  1252. }
  1253. ib[idx] = track->cb_color_base_last[tmp];
  1254. track->cb_color_tile_bo[tmp] = track->cb_color_bo[tmp];
  1255. } else {
  1256. r = r600_cs_packet_next_reloc(p, &reloc);
  1257. if (r) {
  1258. dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
  1259. return -EINVAL;
  1260. }
  1261. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1262. track->cb_color_tile_bo[tmp] = reloc->robj;
  1263. }
  1264. break;
  1265. case CB_COLOR0_BASE:
  1266. case CB_COLOR1_BASE:
  1267. case CB_COLOR2_BASE:
  1268. case CB_COLOR3_BASE:
  1269. case CB_COLOR4_BASE:
  1270. case CB_COLOR5_BASE:
  1271. case CB_COLOR6_BASE:
  1272. case CB_COLOR7_BASE:
  1273. r = r600_cs_packet_next_reloc(p, &reloc);
  1274. if (r) {
  1275. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1276. "0x%04X\n", reg);
  1277. return -EINVAL;
  1278. }
  1279. tmp = (reg - CB_COLOR0_BASE) / 4;
  1280. track->cb_color_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
  1281. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1282. track->cb_color_base_last[tmp] = ib[idx];
  1283. track->cb_color_bo[tmp] = reloc->robj;
  1284. track->cb_color_bo_mc[tmp] = reloc->lobj.gpu_offset;
  1285. track->cb_dirty = true;
  1286. break;
  1287. case DB_DEPTH_BASE:
  1288. r = r600_cs_packet_next_reloc(p, &reloc);
  1289. if (r) {
  1290. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1291. "0x%04X\n", reg);
  1292. return -EINVAL;
  1293. }
  1294. track->db_offset = radeon_get_ib_value(p, idx) << 8;
  1295. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1296. track->db_bo = reloc->robj;
  1297. track->db_bo_mc = reloc->lobj.gpu_offset;
  1298. track->db_dirty = true;
  1299. break;
  1300. case DB_HTILE_DATA_BASE:
  1301. r = r600_cs_packet_next_reloc(p, &reloc);
  1302. if (r) {
  1303. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1304. "0x%04X\n", reg);
  1305. return -EINVAL;
  1306. }
  1307. track->htile_offset = radeon_get_ib_value(p, idx) << 8;
  1308. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1309. track->htile_bo = reloc->robj;
  1310. track->db_dirty = true;
  1311. break;
  1312. case DB_HTILE_SURFACE:
  1313. track->htile_surface = radeon_get_ib_value(p, idx);
  1314. track->db_dirty = true;
  1315. break;
  1316. case SQ_PGM_START_FS:
  1317. case SQ_PGM_START_ES:
  1318. case SQ_PGM_START_VS:
  1319. case SQ_PGM_START_GS:
  1320. case SQ_PGM_START_PS:
  1321. case SQ_ALU_CONST_CACHE_GS_0:
  1322. case SQ_ALU_CONST_CACHE_GS_1:
  1323. case SQ_ALU_CONST_CACHE_GS_2:
  1324. case SQ_ALU_CONST_CACHE_GS_3:
  1325. case SQ_ALU_CONST_CACHE_GS_4:
  1326. case SQ_ALU_CONST_CACHE_GS_5:
  1327. case SQ_ALU_CONST_CACHE_GS_6:
  1328. case SQ_ALU_CONST_CACHE_GS_7:
  1329. case SQ_ALU_CONST_CACHE_GS_8:
  1330. case SQ_ALU_CONST_CACHE_GS_9:
  1331. case SQ_ALU_CONST_CACHE_GS_10:
  1332. case SQ_ALU_CONST_CACHE_GS_11:
  1333. case SQ_ALU_CONST_CACHE_GS_12:
  1334. case SQ_ALU_CONST_CACHE_GS_13:
  1335. case SQ_ALU_CONST_CACHE_GS_14:
  1336. case SQ_ALU_CONST_CACHE_GS_15:
  1337. case SQ_ALU_CONST_CACHE_PS_0:
  1338. case SQ_ALU_CONST_CACHE_PS_1:
  1339. case SQ_ALU_CONST_CACHE_PS_2:
  1340. case SQ_ALU_CONST_CACHE_PS_3:
  1341. case SQ_ALU_CONST_CACHE_PS_4:
  1342. case SQ_ALU_CONST_CACHE_PS_5:
  1343. case SQ_ALU_CONST_CACHE_PS_6:
  1344. case SQ_ALU_CONST_CACHE_PS_7:
  1345. case SQ_ALU_CONST_CACHE_PS_8:
  1346. case SQ_ALU_CONST_CACHE_PS_9:
  1347. case SQ_ALU_CONST_CACHE_PS_10:
  1348. case SQ_ALU_CONST_CACHE_PS_11:
  1349. case SQ_ALU_CONST_CACHE_PS_12:
  1350. case SQ_ALU_CONST_CACHE_PS_13:
  1351. case SQ_ALU_CONST_CACHE_PS_14:
  1352. case SQ_ALU_CONST_CACHE_PS_15:
  1353. case SQ_ALU_CONST_CACHE_VS_0:
  1354. case SQ_ALU_CONST_CACHE_VS_1:
  1355. case SQ_ALU_CONST_CACHE_VS_2:
  1356. case SQ_ALU_CONST_CACHE_VS_3:
  1357. case SQ_ALU_CONST_CACHE_VS_4:
  1358. case SQ_ALU_CONST_CACHE_VS_5:
  1359. case SQ_ALU_CONST_CACHE_VS_6:
  1360. case SQ_ALU_CONST_CACHE_VS_7:
  1361. case SQ_ALU_CONST_CACHE_VS_8:
  1362. case SQ_ALU_CONST_CACHE_VS_9:
  1363. case SQ_ALU_CONST_CACHE_VS_10:
  1364. case SQ_ALU_CONST_CACHE_VS_11:
  1365. case SQ_ALU_CONST_CACHE_VS_12:
  1366. case SQ_ALU_CONST_CACHE_VS_13:
  1367. case SQ_ALU_CONST_CACHE_VS_14:
  1368. case SQ_ALU_CONST_CACHE_VS_15:
  1369. r = r600_cs_packet_next_reloc(p, &reloc);
  1370. if (r) {
  1371. dev_warn(p->dev, "bad SET_CONTEXT_REG "
  1372. "0x%04X\n", reg);
  1373. return -EINVAL;
  1374. }
  1375. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1376. break;
  1377. case SX_MEMORY_EXPORT_BASE:
  1378. r = r600_cs_packet_next_reloc(p, &reloc);
  1379. if (r) {
  1380. dev_warn(p->dev, "bad SET_CONFIG_REG "
  1381. "0x%04X\n", reg);
  1382. return -EINVAL;
  1383. }
  1384. ib[idx] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1385. break;
  1386. case SX_MISC:
  1387. track->sx_misc_kill_all_prims = (radeon_get_ib_value(p, idx) & 0x1) != 0;
  1388. break;
  1389. default:
  1390. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1391. return -EINVAL;
  1392. }
  1393. return 0;
  1394. }
  1395. unsigned r600_mip_minify(unsigned size, unsigned level)
  1396. {
  1397. unsigned val;
  1398. val = max(1U, size >> level);
  1399. if (level > 0)
  1400. val = roundup_pow_of_two(val);
  1401. return val;
  1402. }
  1403. static void r600_texture_size(unsigned nfaces, unsigned blevel, unsigned llevel,
  1404. unsigned w0, unsigned h0, unsigned d0, unsigned format,
  1405. unsigned block_align, unsigned height_align, unsigned base_align,
  1406. unsigned *l0_size, unsigned *mipmap_size)
  1407. {
  1408. unsigned offset, i, level;
  1409. unsigned width, height, depth, size;
  1410. unsigned blocksize;
  1411. unsigned nbx, nby;
  1412. unsigned nlevels = llevel - blevel + 1;
  1413. *l0_size = -1;
  1414. blocksize = r600_fmt_get_blocksize(format);
  1415. w0 = r600_mip_minify(w0, 0);
  1416. h0 = r600_mip_minify(h0, 0);
  1417. d0 = r600_mip_minify(d0, 0);
  1418. for(i = 0, offset = 0, level = blevel; i < nlevels; i++, level++) {
  1419. width = r600_mip_minify(w0, i);
  1420. nbx = r600_fmt_get_nblocksx(format, width);
  1421. nbx = round_up(nbx, block_align);
  1422. height = r600_mip_minify(h0, i);
  1423. nby = r600_fmt_get_nblocksy(format, height);
  1424. nby = round_up(nby, height_align);
  1425. depth = r600_mip_minify(d0, i);
  1426. size = nbx * nby * blocksize;
  1427. if (nfaces)
  1428. size *= nfaces;
  1429. else
  1430. size *= depth;
  1431. if (i == 0)
  1432. *l0_size = size;
  1433. if (i == 0 || i == 1)
  1434. offset = round_up(offset, base_align);
  1435. offset += size;
  1436. }
  1437. *mipmap_size = offset;
  1438. if (llevel == 0)
  1439. *mipmap_size = *l0_size;
  1440. if (!blevel)
  1441. *mipmap_size -= *l0_size;
  1442. }
  1443. /**
  1444. * r600_check_texture_resource() - check if register is authorized or not
  1445. * @p: parser structure holding parsing context
  1446. * @idx: index into the cs buffer
  1447. * @texture: texture's bo structure
  1448. * @mipmap: mipmap's bo structure
  1449. *
  1450. * This function will check that the resource has valid field and that
  1451. * the texture and mipmap bo object are big enough to cover this resource.
  1452. */
  1453. static int r600_check_texture_resource(struct radeon_cs_parser *p, u32 idx,
  1454. struct radeon_bo *texture,
  1455. struct radeon_bo *mipmap,
  1456. u64 base_offset,
  1457. u64 mip_offset,
  1458. u32 tiling_flags)
  1459. {
  1460. struct r600_cs_track *track = p->track;
  1461. u32 dim, nfaces, llevel, blevel, w0, h0, d0;
  1462. u32 word0, word1, l0_size, mipmap_size, word2, word3, word4, word5;
  1463. u32 height_align, pitch, pitch_align, depth_align;
  1464. u32 barray, larray;
  1465. u64 base_align;
  1466. struct array_mode_checker array_check;
  1467. u32 format;
  1468. bool is_array;
  1469. /* on legacy kernel we don't perform advanced check */
  1470. if (p->rdev == NULL)
  1471. return 0;
  1472. /* convert to bytes */
  1473. base_offset <<= 8;
  1474. mip_offset <<= 8;
  1475. word0 = radeon_get_ib_value(p, idx + 0);
  1476. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1477. if (tiling_flags & RADEON_TILING_MACRO)
  1478. word0 |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
  1479. else if (tiling_flags & RADEON_TILING_MICRO)
  1480. word0 |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  1481. }
  1482. word1 = radeon_get_ib_value(p, idx + 1);
  1483. word2 = radeon_get_ib_value(p, idx + 2) << 8;
  1484. word3 = radeon_get_ib_value(p, idx + 3) << 8;
  1485. word4 = radeon_get_ib_value(p, idx + 4);
  1486. word5 = radeon_get_ib_value(p, idx + 5);
  1487. dim = G_038000_DIM(word0);
  1488. w0 = G_038000_TEX_WIDTH(word0) + 1;
  1489. pitch = (G_038000_PITCH(word0) + 1) * 8;
  1490. h0 = G_038004_TEX_HEIGHT(word1) + 1;
  1491. d0 = G_038004_TEX_DEPTH(word1);
  1492. format = G_038004_DATA_FORMAT(word1);
  1493. blevel = G_038010_BASE_LEVEL(word4);
  1494. llevel = G_038014_LAST_LEVEL(word5);
  1495. /* pitch in texels */
  1496. array_check.array_mode = G_038000_TILE_MODE(word0);
  1497. array_check.group_size = track->group_size;
  1498. array_check.nbanks = track->nbanks;
  1499. array_check.npipes = track->npipes;
  1500. array_check.nsamples = 1;
  1501. array_check.blocksize = r600_fmt_get_blocksize(format);
  1502. nfaces = 1;
  1503. is_array = false;
  1504. switch (dim) {
  1505. case V_038000_SQ_TEX_DIM_1D:
  1506. case V_038000_SQ_TEX_DIM_2D:
  1507. case V_038000_SQ_TEX_DIM_3D:
  1508. break;
  1509. case V_038000_SQ_TEX_DIM_CUBEMAP:
  1510. if (p->family >= CHIP_RV770)
  1511. nfaces = 8;
  1512. else
  1513. nfaces = 6;
  1514. break;
  1515. case V_038000_SQ_TEX_DIM_1D_ARRAY:
  1516. case V_038000_SQ_TEX_DIM_2D_ARRAY:
  1517. is_array = true;
  1518. break;
  1519. case V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA:
  1520. is_array = true;
  1521. /* fall through */
  1522. case V_038000_SQ_TEX_DIM_2D_MSAA:
  1523. array_check.nsamples = 1 << llevel;
  1524. llevel = 0;
  1525. break;
  1526. default:
  1527. dev_warn(p->dev, "this kernel doesn't support %d texture dim\n", G_038000_DIM(word0));
  1528. return -EINVAL;
  1529. }
  1530. if (!r600_fmt_is_valid_texture(format, p->family)) {
  1531. dev_warn(p->dev, "%s:%d texture invalid format %d\n",
  1532. __func__, __LINE__, format);
  1533. return -EINVAL;
  1534. }
  1535. if (r600_get_array_mode_alignment(&array_check,
  1536. &pitch_align, &height_align, &depth_align, &base_align)) {
  1537. dev_warn(p->dev, "%s:%d tex array mode (%d) invalid\n",
  1538. __func__, __LINE__, G_038000_TILE_MODE(word0));
  1539. return -EINVAL;
  1540. }
  1541. /* XXX check height as well... */
  1542. if (!IS_ALIGNED(pitch, pitch_align)) {
  1543. dev_warn(p->dev, "%s:%d tex pitch (%d, 0x%x, %d) invalid\n",
  1544. __func__, __LINE__, pitch, pitch_align, G_038000_TILE_MODE(word0));
  1545. return -EINVAL;
  1546. }
  1547. if (!IS_ALIGNED(base_offset, base_align)) {
  1548. dev_warn(p->dev, "%s:%d tex base offset (0x%llx, 0x%llx, %d) invalid\n",
  1549. __func__, __LINE__, base_offset, base_align, G_038000_TILE_MODE(word0));
  1550. return -EINVAL;
  1551. }
  1552. if (!IS_ALIGNED(mip_offset, base_align)) {
  1553. dev_warn(p->dev, "%s:%d tex mip offset (0x%llx, 0x%llx, %d) invalid\n",
  1554. __func__, __LINE__, mip_offset, base_align, G_038000_TILE_MODE(word0));
  1555. return -EINVAL;
  1556. }
  1557. if (blevel > llevel) {
  1558. dev_warn(p->dev, "texture blevel %d > llevel %d\n",
  1559. blevel, llevel);
  1560. }
  1561. if (is_array) {
  1562. barray = G_038014_BASE_ARRAY(word5);
  1563. larray = G_038014_LAST_ARRAY(word5);
  1564. nfaces = larray - barray + 1;
  1565. }
  1566. r600_texture_size(nfaces, blevel, llevel, w0, h0, d0, format,
  1567. pitch_align, height_align, base_align,
  1568. &l0_size, &mipmap_size);
  1569. /* using get ib will give us the offset into the texture bo */
  1570. if ((l0_size + word2) > radeon_bo_size(texture)) {
  1571. dev_warn(p->dev, "texture bo too small ((%d %d) (%d %d) %d %d %d -> %d have %ld)\n",
  1572. w0, h0, pitch_align, height_align,
  1573. array_check.array_mode, format, word2,
  1574. l0_size, radeon_bo_size(texture));
  1575. dev_warn(p->dev, "alignments %d %d %d %lld\n", pitch, pitch_align, height_align, base_align);
  1576. return -EINVAL;
  1577. }
  1578. /* using get ib will give us the offset into the mipmap bo */
  1579. if ((mipmap_size + word3) > radeon_bo_size(mipmap)) {
  1580. /*dev_warn(p->dev, "mipmap bo too small (%d %d %d %d %d %d -> %d have %ld)\n",
  1581. w0, h0, format, blevel, nlevels, word3, mipmap_size, radeon_bo_size(texture));*/
  1582. }
  1583. return 0;
  1584. }
  1585. static bool r600_is_safe_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
  1586. {
  1587. u32 m, i;
  1588. i = (reg >> 7);
  1589. if (i >= ARRAY_SIZE(r600_reg_safe_bm)) {
  1590. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1591. return false;
  1592. }
  1593. m = 1 << ((reg >> 2) & 31);
  1594. if (!(r600_reg_safe_bm[i] & m))
  1595. return true;
  1596. dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
  1597. return false;
  1598. }
  1599. static int r600_packet3_check(struct radeon_cs_parser *p,
  1600. struct radeon_cs_packet *pkt)
  1601. {
  1602. struct radeon_cs_reloc *reloc;
  1603. struct r600_cs_track *track;
  1604. volatile u32 *ib;
  1605. unsigned idx;
  1606. unsigned i;
  1607. unsigned start_reg, end_reg, reg;
  1608. int r;
  1609. u32 idx_value;
  1610. track = (struct r600_cs_track *)p->track;
  1611. ib = p->ib.ptr;
  1612. idx = pkt->idx + 1;
  1613. idx_value = radeon_get_ib_value(p, idx);
  1614. switch (pkt->opcode) {
  1615. case PACKET3_SET_PREDICATION:
  1616. {
  1617. int pred_op;
  1618. int tmp;
  1619. uint64_t offset;
  1620. if (pkt->count != 1) {
  1621. DRM_ERROR("bad SET PREDICATION\n");
  1622. return -EINVAL;
  1623. }
  1624. tmp = radeon_get_ib_value(p, idx + 1);
  1625. pred_op = (tmp >> 16) & 0x7;
  1626. /* for the clear predicate operation */
  1627. if (pred_op == 0)
  1628. return 0;
  1629. if (pred_op > 2) {
  1630. DRM_ERROR("bad SET PREDICATION operation %d\n", pred_op);
  1631. return -EINVAL;
  1632. }
  1633. r = r600_cs_packet_next_reloc(p, &reloc);
  1634. if (r) {
  1635. DRM_ERROR("bad SET PREDICATION\n");
  1636. return -EINVAL;
  1637. }
  1638. offset = reloc->lobj.gpu_offset +
  1639. (idx_value & 0xfffffff0) +
  1640. ((u64)(tmp & 0xff) << 32);
  1641. ib[idx + 0] = offset;
  1642. ib[idx + 1] = (tmp & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  1643. }
  1644. break;
  1645. case PACKET3_START_3D_CMDBUF:
  1646. if (p->family >= CHIP_RV770 || pkt->count) {
  1647. DRM_ERROR("bad START_3D\n");
  1648. return -EINVAL;
  1649. }
  1650. break;
  1651. case PACKET3_CONTEXT_CONTROL:
  1652. if (pkt->count != 1) {
  1653. DRM_ERROR("bad CONTEXT_CONTROL\n");
  1654. return -EINVAL;
  1655. }
  1656. break;
  1657. case PACKET3_INDEX_TYPE:
  1658. case PACKET3_NUM_INSTANCES:
  1659. if (pkt->count) {
  1660. DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES\n");
  1661. return -EINVAL;
  1662. }
  1663. break;
  1664. case PACKET3_DRAW_INDEX:
  1665. {
  1666. uint64_t offset;
  1667. if (pkt->count != 3) {
  1668. DRM_ERROR("bad DRAW_INDEX\n");
  1669. return -EINVAL;
  1670. }
  1671. r = r600_cs_packet_next_reloc(p, &reloc);
  1672. if (r) {
  1673. DRM_ERROR("bad DRAW_INDEX\n");
  1674. return -EINVAL;
  1675. }
  1676. offset = reloc->lobj.gpu_offset +
  1677. idx_value +
  1678. ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
  1679. ib[idx+0] = offset;
  1680. ib[idx+1] = upper_32_bits(offset) & 0xff;
  1681. r = r600_cs_track_check(p);
  1682. if (r) {
  1683. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1684. return r;
  1685. }
  1686. break;
  1687. }
  1688. case PACKET3_DRAW_INDEX_AUTO:
  1689. if (pkt->count != 1) {
  1690. DRM_ERROR("bad DRAW_INDEX_AUTO\n");
  1691. return -EINVAL;
  1692. }
  1693. r = r600_cs_track_check(p);
  1694. if (r) {
  1695. dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
  1696. return r;
  1697. }
  1698. break;
  1699. case PACKET3_DRAW_INDEX_IMMD_BE:
  1700. case PACKET3_DRAW_INDEX_IMMD:
  1701. if (pkt->count < 2) {
  1702. DRM_ERROR("bad DRAW_INDEX_IMMD\n");
  1703. return -EINVAL;
  1704. }
  1705. r = r600_cs_track_check(p);
  1706. if (r) {
  1707. dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
  1708. return r;
  1709. }
  1710. break;
  1711. case PACKET3_WAIT_REG_MEM:
  1712. if (pkt->count != 5) {
  1713. DRM_ERROR("bad WAIT_REG_MEM\n");
  1714. return -EINVAL;
  1715. }
  1716. /* bit 4 is reg (0) or mem (1) */
  1717. if (idx_value & 0x10) {
  1718. uint64_t offset;
  1719. r = r600_cs_packet_next_reloc(p, &reloc);
  1720. if (r) {
  1721. DRM_ERROR("bad WAIT_REG_MEM\n");
  1722. return -EINVAL;
  1723. }
  1724. offset = reloc->lobj.gpu_offset +
  1725. (radeon_get_ib_value(p, idx+1) & 0xfffffff0) +
  1726. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  1727. ib[idx+1] = (ib[idx+1] & 0x3) | (offset & 0xfffffff0);
  1728. ib[idx+2] = upper_32_bits(offset) & 0xff;
  1729. }
  1730. break;
  1731. case PACKET3_SURFACE_SYNC:
  1732. if (pkt->count != 3) {
  1733. DRM_ERROR("bad SURFACE_SYNC\n");
  1734. return -EINVAL;
  1735. }
  1736. /* 0xffffffff/0x0 is flush all cache flag */
  1737. if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
  1738. radeon_get_ib_value(p, idx + 2) != 0) {
  1739. r = r600_cs_packet_next_reloc(p, &reloc);
  1740. if (r) {
  1741. DRM_ERROR("bad SURFACE_SYNC\n");
  1742. return -EINVAL;
  1743. }
  1744. ib[idx+2] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1745. }
  1746. break;
  1747. case PACKET3_EVENT_WRITE:
  1748. if (pkt->count != 2 && pkt->count != 0) {
  1749. DRM_ERROR("bad EVENT_WRITE\n");
  1750. return -EINVAL;
  1751. }
  1752. if (pkt->count) {
  1753. uint64_t offset;
  1754. r = r600_cs_packet_next_reloc(p, &reloc);
  1755. if (r) {
  1756. DRM_ERROR("bad EVENT_WRITE\n");
  1757. return -EINVAL;
  1758. }
  1759. offset = reloc->lobj.gpu_offset +
  1760. (radeon_get_ib_value(p, idx+1) & 0xfffffff8) +
  1761. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  1762. ib[idx+1] = offset & 0xfffffff8;
  1763. ib[idx+2] = upper_32_bits(offset) & 0xff;
  1764. }
  1765. break;
  1766. case PACKET3_EVENT_WRITE_EOP:
  1767. {
  1768. uint64_t offset;
  1769. if (pkt->count != 4) {
  1770. DRM_ERROR("bad EVENT_WRITE_EOP\n");
  1771. return -EINVAL;
  1772. }
  1773. r = r600_cs_packet_next_reloc(p, &reloc);
  1774. if (r) {
  1775. DRM_ERROR("bad EVENT_WRITE\n");
  1776. return -EINVAL;
  1777. }
  1778. offset = reloc->lobj.gpu_offset +
  1779. (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
  1780. ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
  1781. ib[idx+1] = offset & 0xfffffffc;
  1782. ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
  1783. break;
  1784. }
  1785. case PACKET3_SET_CONFIG_REG:
  1786. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_OFFSET;
  1787. end_reg = 4 * pkt->count + start_reg - 4;
  1788. if ((start_reg < PACKET3_SET_CONFIG_REG_OFFSET) ||
  1789. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  1790. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  1791. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  1792. return -EINVAL;
  1793. }
  1794. for (i = 0; i < pkt->count; i++) {
  1795. reg = start_reg + (4 * i);
  1796. r = r600_cs_check_reg(p, reg, idx+1+i);
  1797. if (r)
  1798. return r;
  1799. }
  1800. break;
  1801. case PACKET3_SET_CONTEXT_REG:
  1802. start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_OFFSET;
  1803. end_reg = 4 * pkt->count + start_reg - 4;
  1804. if ((start_reg < PACKET3_SET_CONTEXT_REG_OFFSET) ||
  1805. (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
  1806. (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
  1807. DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
  1808. return -EINVAL;
  1809. }
  1810. for (i = 0; i < pkt->count; i++) {
  1811. reg = start_reg + (4 * i);
  1812. r = r600_cs_check_reg(p, reg, idx+1+i);
  1813. if (r)
  1814. return r;
  1815. }
  1816. break;
  1817. case PACKET3_SET_RESOURCE:
  1818. if (pkt->count % 7) {
  1819. DRM_ERROR("bad SET_RESOURCE\n");
  1820. return -EINVAL;
  1821. }
  1822. start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_OFFSET;
  1823. end_reg = 4 * pkt->count + start_reg - 4;
  1824. if ((start_reg < PACKET3_SET_RESOURCE_OFFSET) ||
  1825. (start_reg >= PACKET3_SET_RESOURCE_END) ||
  1826. (end_reg >= PACKET3_SET_RESOURCE_END)) {
  1827. DRM_ERROR("bad SET_RESOURCE\n");
  1828. return -EINVAL;
  1829. }
  1830. for (i = 0; i < (pkt->count / 7); i++) {
  1831. struct radeon_bo *texture, *mipmap;
  1832. u32 size, offset, base_offset, mip_offset;
  1833. switch (G__SQ_VTX_CONSTANT_TYPE(radeon_get_ib_value(p, idx+(i*7)+6+1))) {
  1834. case SQ_TEX_VTX_VALID_TEXTURE:
  1835. /* tex base */
  1836. r = r600_cs_packet_next_reloc(p, &reloc);
  1837. if (r) {
  1838. DRM_ERROR("bad SET_RESOURCE\n");
  1839. return -EINVAL;
  1840. }
  1841. base_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1842. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1843. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1844. ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
  1845. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1846. ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
  1847. }
  1848. texture = reloc->robj;
  1849. /* tex mip base */
  1850. r = r600_cs_packet_next_reloc(p, &reloc);
  1851. if (r) {
  1852. DRM_ERROR("bad SET_RESOURCE\n");
  1853. return -EINVAL;
  1854. }
  1855. mip_offset = (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1856. mipmap = reloc->robj;
  1857. r = r600_check_texture_resource(p, idx+(i*7)+1,
  1858. texture, mipmap,
  1859. base_offset + radeon_get_ib_value(p, idx+1+(i*7)+2),
  1860. mip_offset + radeon_get_ib_value(p, idx+1+(i*7)+3),
  1861. reloc->lobj.tiling_flags);
  1862. if (r)
  1863. return r;
  1864. ib[idx+1+(i*7)+2] += base_offset;
  1865. ib[idx+1+(i*7)+3] += mip_offset;
  1866. break;
  1867. case SQ_TEX_VTX_VALID_BUFFER:
  1868. {
  1869. uint64_t offset64;
  1870. /* vtx base */
  1871. r = r600_cs_packet_next_reloc(p, &reloc);
  1872. if (r) {
  1873. DRM_ERROR("bad SET_RESOURCE\n");
  1874. return -EINVAL;
  1875. }
  1876. offset = radeon_get_ib_value(p, idx+1+(i*7)+0);
  1877. size = radeon_get_ib_value(p, idx+1+(i*7)+1) + 1;
  1878. if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
  1879. /* force size to size of the buffer */
  1880. dev_warn(p->dev, "vbo resource seems too big (%d) for the bo (%ld)\n",
  1881. size + offset, radeon_bo_size(reloc->robj));
  1882. ib[idx+1+(i*7)+1] = radeon_bo_size(reloc->robj) - offset;
  1883. }
  1884. offset64 = reloc->lobj.gpu_offset + offset;
  1885. ib[idx+1+(i*8)+0] = offset64;
  1886. ib[idx+1+(i*8)+2] = (ib[idx+1+(i*8)+2] & 0xffffff00) |
  1887. (upper_32_bits(offset64) & 0xff);
  1888. break;
  1889. }
  1890. case SQ_TEX_VTX_INVALID_TEXTURE:
  1891. case SQ_TEX_VTX_INVALID_BUFFER:
  1892. default:
  1893. DRM_ERROR("bad SET_RESOURCE\n");
  1894. return -EINVAL;
  1895. }
  1896. }
  1897. break;
  1898. case PACKET3_SET_ALU_CONST:
  1899. if (track->sq_config & DX9_CONSTS) {
  1900. start_reg = (idx_value << 2) + PACKET3_SET_ALU_CONST_OFFSET;
  1901. end_reg = 4 * pkt->count + start_reg - 4;
  1902. if ((start_reg < PACKET3_SET_ALU_CONST_OFFSET) ||
  1903. (start_reg >= PACKET3_SET_ALU_CONST_END) ||
  1904. (end_reg >= PACKET3_SET_ALU_CONST_END)) {
  1905. DRM_ERROR("bad SET_ALU_CONST\n");
  1906. return -EINVAL;
  1907. }
  1908. }
  1909. break;
  1910. case PACKET3_SET_BOOL_CONST:
  1911. start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_OFFSET;
  1912. end_reg = 4 * pkt->count + start_reg - 4;
  1913. if ((start_reg < PACKET3_SET_BOOL_CONST_OFFSET) ||
  1914. (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
  1915. (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
  1916. DRM_ERROR("bad SET_BOOL_CONST\n");
  1917. return -EINVAL;
  1918. }
  1919. break;
  1920. case PACKET3_SET_LOOP_CONST:
  1921. start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_OFFSET;
  1922. end_reg = 4 * pkt->count + start_reg - 4;
  1923. if ((start_reg < PACKET3_SET_LOOP_CONST_OFFSET) ||
  1924. (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
  1925. (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
  1926. DRM_ERROR("bad SET_LOOP_CONST\n");
  1927. return -EINVAL;
  1928. }
  1929. break;
  1930. case PACKET3_SET_CTL_CONST:
  1931. start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_OFFSET;
  1932. end_reg = 4 * pkt->count + start_reg - 4;
  1933. if ((start_reg < PACKET3_SET_CTL_CONST_OFFSET) ||
  1934. (start_reg >= PACKET3_SET_CTL_CONST_END) ||
  1935. (end_reg >= PACKET3_SET_CTL_CONST_END)) {
  1936. DRM_ERROR("bad SET_CTL_CONST\n");
  1937. return -EINVAL;
  1938. }
  1939. break;
  1940. case PACKET3_SET_SAMPLER:
  1941. if (pkt->count % 3) {
  1942. DRM_ERROR("bad SET_SAMPLER\n");
  1943. return -EINVAL;
  1944. }
  1945. start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_OFFSET;
  1946. end_reg = 4 * pkt->count + start_reg - 4;
  1947. if ((start_reg < PACKET3_SET_SAMPLER_OFFSET) ||
  1948. (start_reg >= PACKET3_SET_SAMPLER_END) ||
  1949. (end_reg >= PACKET3_SET_SAMPLER_END)) {
  1950. DRM_ERROR("bad SET_SAMPLER\n");
  1951. return -EINVAL;
  1952. }
  1953. break;
  1954. case PACKET3_STRMOUT_BASE_UPDATE:
  1955. if (p->family < CHIP_RV770) {
  1956. DRM_ERROR("STRMOUT_BASE_UPDATE only supported on 7xx\n");
  1957. return -EINVAL;
  1958. }
  1959. if (pkt->count != 1) {
  1960. DRM_ERROR("bad STRMOUT_BASE_UPDATE packet count\n");
  1961. return -EINVAL;
  1962. }
  1963. if (idx_value > 3) {
  1964. DRM_ERROR("bad STRMOUT_BASE_UPDATE index\n");
  1965. return -EINVAL;
  1966. }
  1967. {
  1968. u64 offset;
  1969. r = r600_cs_packet_next_reloc(p, &reloc);
  1970. if (r) {
  1971. DRM_ERROR("bad STRMOUT_BASE_UPDATE reloc\n");
  1972. return -EINVAL;
  1973. }
  1974. if (reloc->robj != track->vgt_strmout_bo[idx_value]) {
  1975. DRM_ERROR("bad STRMOUT_BASE_UPDATE, bo does not match\n");
  1976. return -EINVAL;
  1977. }
  1978. offset = radeon_get_ib_value(p, idx+1) << 8;
  1979. if (offset != track->vgt_strmout_bo_offset[idx_value]) {
  1980. DRM_ERROR("bad STRMOUT_BASE_UPDATE, bo offset does not match: 0x%llx, 0x%x\n",
  1981. offset, track->vgt_strmout_bo_offset[idx_value]);
  1982. return -EINVAL;
  1983. }
  1984. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  1985. DRM_ERROR("bad STRMOUT_BASE_UPDATE bo too small: 0x%llx, 0x%lx\n",
  1986. offset + 4, radeon_bo_size(reloc->robj));
  1987. return -EINVAL;
  1988. }
  1989. ib[idx+1] += (u32)((reloc->lobj.gpu_offset >> 8) & 0xffffffff);
  1990. }
  1991. break;
  1992. case PACKET3_SURFACE_BASE_UPDATE:
  1993. if (p->family >= CHIP_RV770 || p->family == CHIP_R600) {
  1994. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  1995. return -EINVAL;
  1996. }
  1997. if (pkt->count) {
  1998. DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
  1999. return -EINVAL;
  2000. }
  2001. break;
  2002. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2003. if (pkt->count != 4) {
  2004. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (invalid count)\n");
  2005. return -EINVAL;
  2006. }
  2007. /* Updating memory at DST_ADDRESS. */
  2008. if (idx_value & 0x1) {
  2009. u64 offset;
  2010. r = r600_cs_packet_next_reloc(p, &reloc);
  2011. if (r) {
  2012. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing dst reloc)\n");
  2013. return -EINVAL;
  2014. }
  2015. offset = radeon_get_ib_value(p, idx+1);
  2016. offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
  2017. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2018. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE dst bo too small: 0x%llx, 0x%lx\n",
  2019. offset + 4, radeon_bo_size(reloc->robj));
  2020. return -EINVAL;
  2021. }
  2022. offset += reloc->lobj.gpu_offset;
  2023. ib[idx+1] = offset;
  2024. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2025. }
  2026. /* Reading data from SRC_ADDRESS. */
  2027. if (((idx_value >> 1) & 0x3) == 2) {
  2028. u64 offset;
  2029. r = r600_cs_packet_next_reloc(p, &reloc);
  2030. if (r) {
  2031. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing src reloc)\n");
  2032. return -EINVAL;
  2033. }
  2034. offset = radeon_get_ib_value(p, idx+3);
  2035. offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2036. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2037. DRM_ERROR("bad STRMOUT_BUFFER_UPDATE src bo too small: 0x%llx, 0x%lx\n",
  2038. offset + 4, radeon_bo_size(reloc->robj));
  2039. return -EINVAL;
  2040. }
  2041. offset += reloc->lobj.gpu_offset;
  2042. ib[idx+3] = offset;
  2043. ib[idx+4] = upper_32_bits(offset) & 0xff;
  2044. }
  2045. break;
  2046. case PACKET3_COPY_DW:
  2047. if (pkt->count != 4) {
  2048. DRM_ERROR("bad COPY_DW (invalid count)\n");
  2049. return -EINVAL;
  2050. }
  2051. if (idx_value & 0x1) {
  2052. u64 offset;
  2053. /* SRC is memory. */
  2054. r = r600_cs_packet_next_reloc(p, &reloc);
  2055. if (r) {
  2056. DRM_ERROR("bad COPY_DW (missing src reloc)\n");
  2057. return -EINVAL;
  2058. }
  2059. offset = radeon_get_ib_value(p, idx+1);
  2060. offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
  2061. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2062. DRM_ERROR("bad COPY_DW src bo too small: 0x%llx, 0x%lx\n",
  2063. offset + 4, radeon_bo_size(reloc->robj));
  2064. return -EINVAL;
  2065. }
  2066. offset += reloc->lobj.gpu_offset;
  2067. ib[idx+1] = offset;
  2068. ib[idx+2] = upper_32_bits(offset) & 0xff;
  2069. } else {
  2070. /* SRC is a reg. */
  2071. reg = radeon_get_ib_value(p, idx+1) << 2;
  2072. if (!r600_is_safe_reg(p, reg, idx+1))
  2073. return -EINVAL;
  2074. }
  2075. if (idx_value & 0x2) {
  2076. u64 offset;
  2077. /* DST is memory. */
  2078. r = r600_cs_packet_next_reloc(p, &reloc);
  2079. if (r) {
  2080. DRM_ERROR("bad COPY_DW (missing dst reloc)\n");
  2081. return -EINVAL;
  2082. }
  2083. offset = radeon_get_ib_value(p, idx+3);
  2084. offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
  2085. if ((offset + 4) > radeon_bo_size(reloc->robj)) {
  2086. DRM_ERROR("bad COPY_DW dst bo too small: 0x%llx, 0x%lx\n",
  2087. offset + 4, radeon_bo_size(reloc->robj));
  2088. return -EINVAL;
  2089. }
  2090. offset += reloc->lobj.gpu_offset;
  2091. ib[idx+3] = offset;
  2092. ib[idx+4] = upper_32_bits(offset) & 0xff;
  2093. } else {
  2094. /* DST is a reg. */
  2095. reg = radeon_get_ib_value(p, idx+3) << 2;
  2096. if (!r600_is_safe_reg(p, reg, idx+3))
  2097. return -EINVAL;
  2098. }
  2099. break;
  2100. case PACKET3_NOP:
  2101. break;
  2102. default:
  2103. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  2104. return -EINVAL;
  2105. }
  2106. return 0;
  2107. }
  2108. int r600_cs_parse(struct radeon_cs_parser *p)
  2109. {
  2110. struct radeon_cs_packet pkt;
  2111. struct r600_cs_track *track;
  2112. int r;
  2113. if (p->track == NULL) {
  2114. /* initialize tracker, we are in kms */
  2115. track = kzalloc(sizeof(*track), GFP_KERNEL);
  2116. if (track == NULL)
  2117. return -ENOMEM;
  2118. r600_cs_track_init(track);
  2119. if (p->rdev->family < CHIP_RV770) {
  2120. track->npipes = p->rdev->config.r600.tiling_npipes;
  2121. track->nbanks = p->rdev->config.r600.tiling_nbanks;
  2122. track->group_size = p->rdev->config.r600.tiling_group_size;
  2123. } else if (p->rdev->family <= CHIP_RV740) {
  2124. track->npipes = p->rdev->config.rv770.tiling_npipes;
  2125. track->nbanks = p->rdev->config.rv770.tiling_nbanks;
  2126. track->group_size = p->rdev->config.rv770.tiling_group_size;
  2127. }
  2128. p->track = track;
  2129. }
  2130. do {
  2131. r = r600_cs_packet_parse(p, &pkt, p->idx);
  2132. if (r) {
  2133. kfree(p->track);
  2134. p->track = NULL;
  2135. return r;
  2136. }
  2137. p->idx += pkt.count + 2;
  2138. switch (pkt.type) {
  2139. case PACKET_TYPE0:
  2140. r = r600_cs_parse_packet0(p, &pkt);
  2141. break;
  2142. case PACKET_TYPE2:
  2143. break;
  2144. case PACKET_TYPE3:
  2145. r = r600_packet3_check(p, &pkt);
  2146. break;
  2147. default:
  2148. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  2149. kfree(p->track);
  2150. p->track = NULL;
  2151. return -EINVAL;
  2152. }
  2153. if (r) {
  2154. kfree(p->track);
  2155. p->track = NULL;
  2156. return r;
  2157. }
  2158. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  2159. #if 0
  2160. for (r = 0; r < p->ib.length_dw; r++) {
  2161. printk(KERN_INFO "%05d 0x%08X\n", r, p->ib.ptr[r]);
  2162. mdelay(1);
  2163. }
  2164. #endif
  2165. kfree(p->track);
  2166. p->track = NULL;
  2167. return 0;
  2168. }
  2169. static int r600_cs_parser_relocs_legacy(struct radeon_cs_parser *p)
  2170. {
  2171. if (p->chunk_relocs_idx == -1) {
  2172. return 0;
  2173. }
  2174. p->relocs = kzalloc(sizeof(struct radeon_cs_reloc), GFP_KERNEL);
  2175. if (p->relocs == NULL) {
  2176. return -ENOMEM;
  2177. }
  2178. return 0;
  2179. }
  2180. /**
  2181. * cs_parser_fini() - clean parser states
  2182. * @parser: parser structure holding parsing context.
  2183. * @error: error number
  2184. *
  2185. * If error is set than unvalidate buffer, otherwise just free memory
  2186. * used by parsing context.
  2187. **/
  2188. static void r600_cs_parser_fini(struct radeon_cs_parser *parser, int error)
  2189. {
  2190. unsigned i;
  2191. kfree(parser->relocs);
  2192. for (i = 0; i < parser->nchunks; i++) {
  2193. kfree(parser->chunks[i].kdata);
  2194. kfree(parser->chunks[i].kpage[0]);
  2195. kfree(parser->chunks[i].kpage[1]);
  2196. }
  2197. kfree(parser->chunks);
  2198. kfree(parser->chunks_array);
  2199. }
  2200. int r600_cs_legacy(struct drm_device *dev, void *data, struct drm_file *filp,
  2201. unsigned family, u32 *ib, int *l)
  2202. {
  2203. struct radeon_cs_parser parser;
  2204. struct radeon_cs_chunk *ib_chunk;
  2205. struct r600_cs_track *track;
  2206. int r;
  2207. /* initialize tracker */
  2208. track = kzalloc(sizeof(*track), GFP_KERNEL);
  2209. if (track == NULL)
  2210. return -ENOMEM;
  2211. r600_cs_track_init(track);
  2212. r600_cs_legacy_get_tiling_conf(dev, &track->npipes, &track->nbanks, &track->group_size);
  2213. /* initialize parser */
  2214. memset(&parser, 0, sizeof(struct radeon_cs_parser));
  2215. parser.filp = filp;
  2216. parser.dev = &dev->pdev->dev;
  2217. parser.rdev = NULL;
  2218. parser.family = family;
  2219. parser.track = track;
  2220. parser.ib.ptr = ib;
  2221. r = radeon_cs_parser_init(&parser, data);
  2222. if (r) {
  2223. DRM_ERROR("Failed to initialize parser !\n");
  2224. r600_cs_parser_fini(&parser, r);
  2225. return r;
  2226. }
  2227. r = r600_cs_parser_relocs_legacy(&parser);
  2228. if (r) {
  2229. DRM_ERROR("Failed to parse relocation !\n");
  2230. r600_cs_parser_fini(&parser, r);
  2231. return r;
  2232. }
  2233. /* Copy the packet into the IB, the parser will read from the
  2234. * input memory (cached) and write to the IB (which can be
  2235. * uncached). */
  2236. ib_chunk = &parser.chunks[parser.chunk_ib_idx];
  2237. parser.ib.length_dw = ib_chunk->length_dw;
  2238. *l = parser.ib.length_dw;
  2239. r = r600_cs_parse(&parser);
  2240. if (r) {
  2241. DRM_ERROR("Invalid command stream !\n");
  2242. r600_cs_parser_fini(&parser, r);
  2243. return r;
  2244. }
  2245. r = radeon_cs_finish_pages(&parser);
  2246. if (r) {
  2247. DRM_ERROR("Invalid command stream !\n");
  2248. r600_cs_parser_fini(&parser, r);
  2249. return r;
  2250. }
  2251. r600_cs_parser_fini(&parser, r);
  2252. return r;
  2253. }
  2254. void r600_cs_legacy_init(void)
  2255. {
  2256. r600_cs_packet_next_reloc = &r600_cs_packet_next_reloc_nomm;
  2257. }