ni.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include "drmP.h"
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include "radeon_drm.h"
  32. #include "nid.h"
  33. #include "atom.h"
  34. #include "ni_reg.h"
  35. #include "cayman_blit_shaders.h"
  36. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  37. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  38. extern int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
  39. extern void evergreen_mc_program(struct radeon_device *rdev);
  40. extern void evergreen_irq_suspend(struct radeon_device *rdev);
  41. extern int evergreen_mc_init(struct radeon_device *rdev);
  42. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  43. extern void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  44. extern void si_rlc_fini(struct radeon_device *rdev);
  45. extern int si_rlc_init(struct radeon_device *rdev);
  46. #define EVERGREEN_PFP_UCODE_SIZE 1120
  47. #define EVERGREEN_PM4_UCODE_SIZE 1376
  48. #define EVERGREEN_RLC_UCODE_SIZE 768
  49. #define BTC_MC_UCODE_SIZE 6024
  50. #define CAYMAN_PFP_UCODE_SIZE 2176
  51. #define CAYMAN_PM4_UCODE_SIZE 2176
  52. #define CAYMAN_RLC_UCODE_SIZE 1024
  53. #define CAYMAN_MC_UCODE_SIZE 6037
  54. #define ARUBA_RLC_UCODE_SIZE 1536
  55. /* Firmware Names */
  56. MODULE_FIRMWARE("radeon/BARTS_pfp.bin");
  57. MODULE_FIRMWARE("radeon/BARTS_me.bin");
  58. MODULE_FIRMWARE("radeon/BARTS_mc.bin");
  59. MODULE_FIRMWARE("radeon/BTC_rlc.bin");
  60. MODULE_FIRMWARE("radeon/TURKS_pfp.bin");
  61. MODULE_FIRMWARE("radeon/TURKS_me.bin");
  62. MODULE_FIRMWARE("radeon/TURKS_mc.bin");
  63. MODULE_FIRMWARE("radeon/CAICOS_pfp.bin");
  64. MODULE_FIRMWARE("radeon/CAICOS_me.bin");
  65. MODULE_FIRMWARE("radeon/CAICOS_mc.bin");
  66. MODULE_FIRMWARE("radeon/CAYMAN_pfp.bin");
  67. MODULE_FIRMWARE("radeon/CAYMAN_me.bin");
  68. MODULE_FIRMWARE("radeon/CAYMAN_mc.bin");
  69. MODULE_FIRMWARE("radeon/CAYMAN_rlc.bin");
  70. MODULE_FIRMWARE("radeon/ARUBA_pfp.bin");
  71. MODULE_FIRMWARE("radeon/ARUBA_me.bin");
  72. MODULE_FIRMWARE("radeon/ARUBA_rlc.bin");
  73. #define BTC_IO_MC_REGS_SIZE 29
  74. static const u32 barts_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  75. {0x00000077, 0xff010100},
  76. {0x00000078, 0x00000000},
  77. {0x00000079, 0x00001434},
  78. {0x0000007a, 0xcc08ec08},
  79. {0x0000007b, 0x00040000},
  80. {0x0000007c, 0x000080c0},
  81. {0x0000007d, 0x09000000},
  82. {0x0000007e, 0x00210404},
  83. {0x00000081, 0x08a8e800},
  84. {0x00000082, 0x00030444},
  85. {0x00000083, 0x00000000},
  86. {0x00000085, 0x00000001},
  87. {0x00000086, 0x00000002},
  88. {0x00000087, 0x48490000},
  89. {0x00000088, 0x20244647},
  90. {0x00000089, 0x00000005},
  91. {0x0000008b, 0x66030000},
  92. {0x0000008c, 0x00006603},
  93. {0x0000008d, 0x00000100},
  94. {0x0000008f, 0x00001c0a},
  95. {0x00000090, 0xff000001},
  96. {0x00000094, 0x00101101},
  97. {0x00000095, 0x00000fff},
  98. {0x00000096, 0x00116fff},
  99. {0x00000097, 0x60010000},
  100. {0x00000098, 0x10010000},
  101. {0x00000099, 0x00006000},
  102. {0x0000009a, 0x00001000},
  103. {0x0000009f, 0x00946a00}
  104. };
  105. static const u32 turks_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  106. {0x00000077, 0xff010100},
  107. {0x00000078, 0x00000000},
  108. {0x00000079, 0x00001434},
  109. {0x0000007a, 0xcc08ec08},
  110. {0x0000007b, 0x00040000},
  111. {0x0000007c, 0x000080c0},
  112. {0x0000007d, 0x09000000},
  113. {0x0000007e, 0x00210404},
  114. {0x00000081, 0x08a8e800},
  115. {0x00000082, 0x00030444},
  116. {0x00000083, 0x00000000},
  117. {0x00000085, 0x00000001},
  118. {0x00000086, 0x00000002},
  119. {0x00000087, 0x48490000},
  120. {0x00000088, 0x20244647},
  121. {0x00000089, 0x00000005},
  122. {0x0000008b, 0x66030000},
  123. {0x0000008c, 0x00006603},
  124. {0x0000008d, 0x00000100},
  125. {0x0000008f, 0x00001c0a},
  126. {0x00000090, 0xff000001},
  127. {0x00000094, 0x00101101},
  128. {0x00000095, 0x00000fff},
  129. {0x00000096, 0x00116fff},
  130. {0x00000097, 0x60010000},
  131. {0x00000098, 0x10010000},
  132. {0x00000099, 0x00006000},
  133. {0x0000009a, 0x00001000},
  134. {0x0000009f, 0x00936a00}
  135. };
  136. static const u32 caicos_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  137. {0x00000077, 0xff010100},
  138. {0x00000078, 0x00000000},
  139. {0x00000079, 0x00001434},
  140. {0x0000007a, 0xcc08ec08},
  141. {0x0000007b, 0x00040000},
  142. {0x0000007c, 0x000080c0},
  143. {0x0000007d, 0x09000000},
  144. {0x0000007e, 0x00210404},
  145. {0x00000081, 0x08a8e800},
  146. {0x00000082, 0x00030444},
  147. {0x00000083, 0x00000000},
  148. {0x00000085, 0x00000001},
  149. {0x00000086, 0x00000002},
  150. {0x00000087, 0x48490000},
  151. {0x00000088, 0x20244647},
  152. {0x00000089, 0x00000005},
  153. {0x0000008b, 0x66030000},
  154. {0x0000008c, 0x00006603},
  155. {0x0000008d, 0x00000100},
  156. {0x0000008f, 0x00001c0a},
  157. {0x00000090, 0xff000001},
  158. {0x00000094, 0x00101101},
  159. {0x00000095, 0x00000fff},
  160. {0x00000096, 0x00116fff},
  161. {0x00000097, 0x60010000},
  162. {0x00000098, 0x10010000},
  163. {0x00000099, 0x00006000},
  164. {0x0000009a, 0x00001000},
  165. {0x0000009f, 0x00916a00}
  166. };
  167. static const u32 cayman_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  168. {0x00000077, 0xff010100},
  169. {0x00000078, 0x00000000},
  170. {0x00000079, 0x00001434},
  171. {0x0000007a, 0xcc08ec08},
  172. {0x0000007b, 0x00040000},
  173. {0x0000007c, 0x000080c0},
  174. {0x0000007d, 0x09000000},
  175. {0x0000007e, 0x00210404},
  176. {0x00000081, 0x08a8e800},
  177. {0x00000082, 0x00030444},
  178. {0x00000083, 0x00000000},
  179. {0x00000085, 0x00000001},
  180. {0x00000086, 0x00000002},
  181. {0x00000087, 0x48490000},
  182. {0x00000088, 0x20244647},
  183. {0x00000089, 0x00000005},
  184. {0x0000008b, 0x66030000},
  185. {0x0000008c, 0x00006603},
  186. {0x0000008d, 0x00000100},
  187. {0x0000008f, 0x00001c0a},
  188. {0x00000090, 0xff000001},
  189. {0x00000094, 0x00101101},
  190. {0x00000095, 0x00000fff},
  191. {0x00000096, 0x00116fff},
  192. {0x00000097, 0x60010000},
  193. {0x00000098, 0x10010000},
  194. {0x00000099, 0x00006000},
  195. {0x0000009a, 0x00001000},
  196. {0x0000009f, 0x00976b00}
  197. };
  198. int ni_mc_load_microcode(struct radeon_device *rdev)
  199. {
  200. const __be32 *fw_data;
  201. u32 mem_type, running, blackout = 0;
  202. u32 *io_mc_regs;
  203. int i, ucode_size, regs_size;
  204. if (!rdev->mc_fw)
  205. return -EINVAL;
  206. switch (rdev->family) {
  207. case CHIP_BARTS:
  208. io_mc_regs = (u32 *)&barts_io_mc_regs;
  209. ucode_size = BTC_MC_UCODE_SIZE;
  210. regs_size = BTC_IO_MC_REGS_SIZE;
  211. break;
  212. case CHIP_TURKS:
  213. io_mc_regs = (u32 *)&turks_io_mc_regs;
  214. ucode_size = BTC_MC_UCODE_SIZE;
  215. regs_size = BTC_IO_MC_REGS_SIZE;
  216. break;
  217. case CHIP_CAICOS:
  218. default:
  219. io_mc_regs = (u32 *)&caicos_io_mc_regs;
  220. ucode_size = BTC_MC_UCODE_SIZE;
  221. regs_size = BTC_IO_MC_REGS_SIZE;
  222. break;
  223. case CHIP_CAYMAN:
  224. io_mc_regs = (u32 *)&cayman_io_mc_regs;
  225. ucode_size = CAYMAN_MC_UCODE_SIZE;
  226. regs_size = BTC_IO_MC_REGS_SIZE;
  227. break;
  228. }
  229. mem_type = (RREG32(MC_SEQ_MISC0) & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT;
  230. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  231. if ((mem_type == MC_SEQ_MISC0_GDDR5_VALUE) && (running == 0)) {
  232. if (running) {
  233. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  234. WREG32(MC_SHARED_BLACKOUT_CNTL, 1);
  235. }
  236. /* reset the engine and set to writable */
  237. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  238. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  239. /* load mc io regs */
  240. for (i = 0; i < regs_size; i++) {
  241. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  242. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  243. }
  244. /* load the MC ucode */
  245. fw_data = (const __be32 *)rdev->mc_fw->data;
  246. for (i = 0; i < ucode_size; i++)
  247. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  248. /* put the engine back into the active state */
  249. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  250. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  251. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  252. /* wait for training to complete */
  253. for (i = 0; i < rdev->usec_timeout; i++) {
  254. if (RREG32(MC_IO_PAD_CNTL_D0) & MEM_FALL_OUT_CMD)
  255. break;
  256. udelay(1);
  257. }
  258. if (running)
  259. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  260. }
  261. return 0;
  262. }
  263. int ni_init_microcode(struct radeon_device *rdev)
  264. {
  265. struct platform_device *pdev;
  266. const char *chip_name;
  267. const char *rlc_chip_name;
  268. size_t pfp_req_size, me_req_size, rlc_req_size, mc_req_size;
  269. char fw_name[30];
  270. int err;
  271. DRM_DEBUG("\n");
  272. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  273. err = IS_ERR(pdev);
  274. if (err) {
  275. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  276. return -EINVAL;
  277. }
  278. switch (rdev->family) {
  279. case CHIP_BARTS:
  280. chip_name = "BARTS";
  281. rlc_chip_name = "BTC";
  282. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  283. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  284. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  285. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  286. break;
  287. case CHIP_TURKS:
  288. chip_name = "TURKS";
  289. rlc_chip_name = "BTC";
  290. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  291. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  292. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  293. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  294. break;
  295. case CHIP_CAICOS:
  296. chip_name = "CAICOS";
  297. rlc_chip_name = "BTC";
  298. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  299. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  300. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  301. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  302. break;
  303. case CHIP_CAYMAN:
  304. chip_name = "CAYMAN";
  305. rlc_chip_name = "CAYMAN";
  306. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  307. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  308. rlc_req_size = CAYMAN_RLC_UCODE_SIZE * 4;
  309. mc_req_size = CAYMAN_MC_UCODE_SIZE * 4;
  310. break;
  311. case CHIP_ARUBA:
  312. chip_name = "ARUBA";
  313. rlc_chip_name = "ARUBA";
  314. /* pfp/me same size as CAYMAN */
  315. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  316. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  317. rlc_req_size = ARUBA_RLC_UCODE_SIZE * 4;
  318. mc_req_size = 0;
  319. break;
  320. default: BUG();
  321. }
  322. DRM_INFO("Loading %s Microcode\n", chip_name);
  323. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  324. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  325. if (err)
  326. goto out;
  327. if (rdev->pfp_fw->size != pfp_req_size) {
  328. printk(KERN_ERR
  329. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  330. rdev->pfp_fw->size, fw_name);
  331. err = -EINVAL;
  332. goto out;
  333. }
  334. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  335. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  336. if (err)
  337. goto out;
  338. if (rdev->me_fw->size != me_req_size) {
  339. printk(KERN_ERR
  340. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  341. rdev->me_fw->size, fw_name);
  342. err = -EINVAL;
  343. }
  344. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  345. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  346. if (err)
  347. goto out;
  348. if (rdev->rlc_fw->size != rlc_req_size) {
  349. printk(KERN_ERR
  350. "ni_rlc: Bogus length %zu in firmware \"%s\"\n",
  351. rdev->rlc_fw->size, fw_name);
  352. err = -EINVAL;
  353. }
  354. /* no MC ucode on TN */
  355. if (!(rdev->flags & RADEON_IS_IGP)) {
  356. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  357. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  358. if (err)
  359. goto out;
  360. if (rdev->mc_fw->size != mc_req_size) {
  361. printk(KERN_ERR
  362. "ni_mc: Bogus length %zu in firmware \"%s\"\n",
  363. rdev->mc_fw->size, fw_name);
  364. err = -EINVAL;
  365. }
  366. }
  367. out:
  368. platform_device_unregister(pdev);
  369. if (err) {
  370. if (err != -EINVAL)
  371. printk(KERN_ERR
  372. "ni_cp: Failed to load firmware \"%s\"\n",
  373. fw_name);
  374. release_firmware(rdev->pfp_fw);
  375. rdev->pfp_fw = NULL;
  376. release_firmware(rdev->me_fw);
  377. rdev->me_fw = NULL;
  378. release_firmware(rdev->rlc_fw);
  379. rdev->rlc_fw = NULL;
  380. release_firmware(rdev->mc_fw);
  381. rdev->mc_fw = NULL;
  382. }
  383. return err;
  384. }
  385. /*
  386. * Core functions
  387. */
  388. static void cayman_gpu_init(struct radeon_device *rdev)
  389. {
  390. u32 gb_addr_config = 0;
  391. u32 mc_shared_chmap, mc_arb_ramcfg;
  392. u32 cgts_tcc_disable;
  393. u32 sx_debug_1;
  394. u32 smx_dc_ctl0;
  395. u32 cgts_sm_ctrl_reg;
  396. u32 hdp_host_path_cntl;
  397. u32 tmp;
  398. u32 disabled_rb_mask;
  399. int i, j;
  400. switch (rdev->family) {
  401. case CHIP_CAYMAN:
  402. rdev->config.cayman.max_shader_engines = 2;
  403. rdev->config.cayman.max_pipes_per_simd = 4;
  404. rdev->config.cayman.max_tile_pipes = 8;
  405. rdev->config.cayman.max_simds_per_se = 12;
  406. rdev->config.cayman.max_backends_per_se = 4;
  407. rdev->config.cayman.max_texture_channel_caches = 8;
  408. rdev->config.cayman.max_gprs = 256;
  409. rdev->config.cayman.max_threads = 256;
  410. rdev->config.cayman.max_gs_threads = 32;
  411. rdev->config.cayman.max_stack_entries = 512;
  412. rdev->config.cayman.sx_num_of_sets = 8;
  413. rdev->config.cayman.sx_max_export_size = 256;
  414. rdev->config.cayman.sx_max_export_pos_size = 64;
  415. rdev->config.cayman.sx_max_export_smx_size = 192;
  416. rdev->config.cayman.max_hw_contexts = 8;
  417. rdev->config.cayman.sq_num_cf_insts = 2;
  418. rdev->config.cayman.sc_prim_fifo_size = 0x100;
  419. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  420. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  421. gb_addr_config = CAYMAN_GB_ADDR_CONFIG_GOLDEN;
  422. break;
  423. case CHIP_ARUBA:
  424. default:
  425. rdev->config.cayman.max_shader_engines = 1;
  426. rdev->config.cayman.max_pipes_per_simd = 4;
  427. rdev->config.cayman.max_tile_pipes = 2;
  428. if ((rdev->pdev->device == 0x9900) ||
  429. (rdev->pdev->device == 0x9901) ||
  430. (rdev->pdev->device == 0x9905) ||
  431. (rdev->pdev->device == 0x9906) ||
  432. (rdev->pdev->device == 0x9907) ||
  433. (rdev->pdev->device == 0x9908) ||
  434. (rdev->pdev->device == 0x9909) ||
  435. (rdev->pdev->device == 0x9910) ||
  436. (rdev->pdev->device == 0x9917)) {
  437. rdev->config.cayman.max_simds_per_se = 6;
  438. rdev->config.cayman.max_backends_per_se = 2;
  439. } else if ((rdev->pdev->device == 0x9903) ||
  440. (rdev->pdev->device == 0x9904) ||
  441. (rdev->pdev->device == 0x990A) ||
  442. (rdev->pdev->device == 0x9913) ||
  443. (rdev->pdev->device == 0x9918)) {
  444. rdev->config.cayman.max_simds_per_se = 4;
  445. rdev->config.cayman.max_backends_per_se = 2;
  446. } else if ((rdev->pdev->device == 0x9919) ||
  447. (rdev->pdev->device == 0x9990) ||
  448. (rdev->pdev->device == 0x9991) ||
  449. (rdev->pdev->device == 0x9994) ||
  450. (rdev->pdev->device == 0x99A0)) {
  451. rdev->config.cayman.max_simds_per_se = 3;
  452. rdev->config.cayman.max_backends_per_se = 1;
  453. } else {
  454. rdev->config.cayman.max_simds_per_se = 2;
  455. rdev->config.cayman.max_backends_per_se = 1;
  456. }
  457. rdev->config.cayman.max_texture_channel_caches = 2;
  458. rdev->config.cayman.max_gprs = 256;
  459. rdev->config.cayman.max_threads = 256;
  460. rdev->config.cayman.max_gs_threads = 32;
  461. rdev->config.cayman.max_stack_entries = 512;
  462. rdev->config.cayman.sx_num_of_sets = 8;
  463. rdev->config.cayman.sx_max_export_size = 256;
  464. rdev->config.cayman.sx_max_export_pos_size = 64;
  465. rdev->config.cayman.sx_max_export_smx_size = 192;
  466. rdev->config.cayman.max_hw_contexts = 8;
  467. rdev->config.cayman.sq_num_cf_insts = 2;
  468. rdev->config.cayman.sc_prim_fifo_size = 0x40;
  469. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  470. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  471. gb_addr_config = ARUBA_GB_ADDR_CONFIG_GOLDEN;
  472. break;
  473. }
  474. /* Initialize HDP */
  475. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  476. WREG32((0x2c14 + j), 0x00000000);
  477. WREG32((0x2c18 + j), 0x00000000);
  478. WREG32((0x2c1c + j), 0x00000000);
  479. WREG32((0x2c20 + j), 0x00000000);
  480. WREG32((0x2c24 + j), 0x00000000);
  481. }
  482. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  483. evergreen_fix_pci_max_read_req_size(rdev);
  484. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  485. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  486. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  487. rdev->config.cayman.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  488. if (rdev->config.cayman.mem_row_size_in_kb > 4)
  489. rdev->config.cayman.mem_row_size_in_kb = 4;
  490. /* XXX use MC settings? */
  491. rdev->config.cayman.shader_engine_tile_size = 32;
  492. rdev->config.cayman.num_gpus = 1;
  493. rdev->config.cayman.multi_gpu_tile_size = 64;
  494. tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
  495. rdev->config.cayman.num_tile_pipes = (1 << tmp);
  496. tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
  497. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  498. tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
  499. rdev->config.cayman.num_shader_engines = tmp + 1;
  500. tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
  501. rdev->config.cayman.num_gpus = tmp + 1;
  502. tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
  503. rdev->config.cayman.multi_gpu_tile_size = 1 << tmp;
  504. tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
  505. rdev->config.cayman.mem_row_size_in_kb = 1 << tmp;
  506. /* setup tiling info dword. gb_addr_config is not adequate since it does
  507. * not have bank info, so create a custom tiling dword.
  508. * bits 3:0 num_pipes
  509. * bits 7:4 num_banks
  510. * bits 11:8 group_size
  511. * bits 15:12 row_size
  512. */
  513. rdev->config.cayman.tile_config = 0;
  514. switch (rdev->config.cayman.num_tile_pipes) {
  515. case 1:
  516. default:
  517. rdev->config.cayman.tile_config |= (0 << 0);
  518. break;
  519. case 2:
  520. rdev->config.cayman.tile_config |= (1 << 0);
  521. break;
  522. case 4:
  523. rdev->config.cayman.tile_config |= (2 << 0);
  524. break;
  525. case 8:
  526. rdev->config.cayman.tile_config |= (3 << 0);
  527. break;
  528. }
  529. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  530. if (rdev->flags & RADEON_IS_IGP)
  531. rdev->config.cayman.tile_config |= 1 << 4;
  532. else {
  533. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  534. case 0: /* four banks */
  535. rdev->config.cayman.tile_config |= 0 << 4;
  536. break;
  537. case 1: /* eight banks */
  538. rdev->config.cayman.tile_config |= 1 << 4;
  539. break;
  540. case 2: /* sixteen banks */
  541. default:
  542. rdev->config.cayman.tile_config |= 2 << 4;
  543. break;
  544. }
  545. }
  546. rdev->config.cayman.tile_config |=
  547. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  548. rdev->config.cayman.tile_config |=
  549. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  550. tmp = 0;
  551. for (i = (rdev->config.cayman.max_shader_engines - 1); i >= 0; i--) {
  552. u32 rb_disable_bitmap;
  553. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  554. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  555. rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
  556. tmp <<= 4;
  557. tmp |= rb_disable_bitmap;
  558. }
  559. /* enabled rb are just the one not disabled :) */
  560. disabled_rb_mask = tmp;
  561. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  562. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  563. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  564. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  565. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  566. tmp = gb_addr_config & NUM_PIPES_MASK;
  567. tmp = r6xx_remap_render_backend(rdev, tmp,
  568. rdev->config.cayman.max_backends_per_se *
  569. rdev->config.cayman.max_shader_engines,
  570. CAYMAN_MAX_BACKENDS, disabled_rb_mask);
  571. WREG32(GB_BACKEND_MAP, tmp);
  572. cgts_tcc_disable = 0xffff0000;
  573. for (i = 0; i < rdev->config.cayman.max_texture_channel_caches; i++)
  574. cgts_tcc_disable &= ~(1 << (16 + i));
  575. WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
  576. WREG32(CGTS_SYS_TCC_DISABLE, cgts_tcc_disable);
  577. WREG32(CGTS_USER_SYS_TCC_DISABLE, cgts_tcc_disable);
  578. WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
  579. /* reprogram the shader complex */
  580. cgts_sm_ctrl_reg = RREG32(CGTS_SM_CTRL_REG);
  581. for (i = 0; i < 16; i++)
  582. WREG32(CGTS_SM_CTRL_REG, OVERRIDE);
  583. WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
  584. /* set HW defaults for 3D engine */
  585. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  586. sx_debug_1 = RREG32(SX_DEBUG_1);
  587. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  588. WREG32(SX_DEBUG_1, sx_debug_1);
  589. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  590. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  591. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.cayman.sx_num_of_sets);
  592. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  593. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4) | CRC_SIMD_ID_WADDR_DISABLE);
  594. /* need to be explicitly zero-ed */
  595. WREG32(VGT_OFFCHIP_LDS_BASE, 0);
  596. WREG32(SQ_LSTMP_RING_BASE, 0);
  597. WREG32(SQ_HSTMP_RING_BASE, 0);
  598. WREG32(SQ_ESTMP_RING_BASE, 0);
  599. WREG32(SQ_GSTMP_RING_BASE, 0);
  600. WREG32(SQ_VSTMP_RING_BASE, 0);
  601. WREG32(SQ_PSTMP_RING_BASE, 0);
  602. WREG32(TA_CNTL_AUX, DISABLE_CUBE_ANISO);
  603. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.cayman.sx_max_export_size / 4) - 1) |
  604. POSITION_BUFFER_SIZE((rdev->config.cayman.sx_max_export_pos_size / 4) - 1) |
  605. SMX_BUFFER_SIZE((rdev->config.cayman.sx_max_export_smx_size / 4) - 1)));
  606. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.cayman.sc_prim_fifo_size) |
  607. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_hiz_tile_fifo_size) |
  608. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_earlyz_tile_fifo_size)));
  609. WREG32(VGT_NUM_INSTANCES, 1);
  610. WREG32(CP_PERFMON_CNTL, 0);
  611. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.cayman.sq_num_cf_insts) |
  612. FETCH_FIFO_HIWATER(0x4) |
  613. DONE_FIFO_HIWATER(0xe0) |
  614. ALU_UPDATE_FIFO_HIWATER(0x8)));
  615. WREG32(SQ_GPR_RESOURCE_MGMT_1, NUM_CLAUSE_TEMP_GPRS(4));
  616. WREG32(SQ_CONFIG, (VC_ENABLE |
  617. EXPORT_SRC_C |
  618. GFX_PRIO(0) |
  619. CS1_PRIO(0) |
  620. CS2_PRIO(1)));
  621. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, DYN_GPR_ENABLE);
  622. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  623. FORCE_EOV_MAX_REZ_CNT(255)));
  624. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  625. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  626. WREG32(VGT_GS_VERTEX_REUSE, 16);
  627. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  628. WREG32(CB_PERF_CTR0_SEL_0, 0);
  629. WREG32(CB_PERF_CTR0_SEL_1, 0);
  630. WREG32(CB_PERF_CTR1_SEL_0, 0);
  631. WREG32(CB_PERF_CTR1_SEL_1, 0);
  632. WREG32(CB_PERF_CTR2_SEL_0, 0);
  633. WREG32(CB_PERF_CTR2_SEL_1, 0);
  634. WREG32(CB_PERF_CTR3_SEL_0, 0);
  635. WREG32(CB_PERF_CTR3_SEL_1, 0);
  636. tmp = RREG32(HDP_MISC_CNTL);
  637. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  638. WREG32(HDP_MISC_CNTL, tmp);
  639. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  640. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  641. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  642. udelay(50);
  643. }
  644. /*
  645. * GART
  646. */
  647. void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev)
  648. {
  649. /* flush hdp cache */
  650. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  651. /* bits 0-7 are the VM contexts0-7 */
  652. WREG32(VM_INVALIDATE_REQUEST, 1);
  653. }
  654. int cayman_pcie_gart_enable(struct radeon_device *rdev)
  655. {
  656. int i, r;
  657. if (rdev->gart.robj == NULL) {
  658. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  659. return -EINVAL;
  660. }
  661. r = radeon_gart_table_vram_pin(rdev);
  662. if (r)
  663. return r;
  664. radeon_gart_restore(rdev);
  665. /* Setup TLB control */
  666. WREG32(MC_VM_MX_L1_TLB_CNTL,
  667. (0xA << 7) |
  668. ENABLE_L1_TLB |
  669. ENABLE_L1_FRAGMENT_PROCESSING |
  670. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  671. ENABLE_ADVANCED_DRIVER_MODEL |
  672. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  673. /* Setup L2 cache */
  674. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  675. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  676. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  677. EFFECTIVE_L2_QUEUE_SIZE(7) |
  678. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  679. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  680. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  681. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  682. /* setup context0 */
  683. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  684. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  685. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  686. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  687. (u32)(rdev->dummy_page.addr >> 12));
  688. WREG32(VM_CONTEXT0_CNTL2, 0);
  689. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  690. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  691. WREG32(0x15D4, 0);
  692. WREG32(0x15D8, 0);
  693. WREG32(0x15DC, 0);
  694. /* empty context1-7 */
  695. for (i = 1; i < 8; i++) {
  696. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (i << 2), 0);
  697. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (i << 2), 0);
  698. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  699. rdev->gart.table_addr >> 12);
  700. }
  701. /* enable context1-7 */
  702. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  703. (u32)(rdev->dummy_page.addr >> 12));
  704. WREG32(VM_CONTEXT1_CNTL2, 0);
  705. WREG32(VM_CONTEXT1_CNTL, 0);
  706. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  707. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  708. cayman_pcie_gart_tlb_flush(rdev);
  709. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  710. (unsigned)(rdev->mc.gtt_size >> 20),
  711. (unsigned long long)rdev->gart.table_addr);
  712. rdev->gart.ready = true;
  713. return 0;
  714. }
  715. void cayman_pcie_gart_disable(struct radeon_device *rdev)
  716. {
  717. /* Disable all tables */
  718. WREG32(VM_CONTEXT0_CNTL, 0);
  719. WREG32(VM_CONTEXT1_CNTL, 0);
  720. /* Setup TLB control */
  721. WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING |
  722. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  723. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  724. /* Setup L2 cache */
  725. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  726. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  727. EFFECTIVE_L2_QUEUE_SIZE(7) |
  728. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  729. WREG32(VM_L2_CNTL2, 0);
  730. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  731. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  732. radeon_gart_table_vram_unpin(rdev);
  733. }
  734. void cayman_pcie_gart_fini(struct radeon_device *rdev)
  735. {
  736. cayman_pcie_gart_disable(rdev);
  737. radeon_gart_table_vram_free(rdev);
  738. radeon_gart_fini(rdev);
  739. }
  740. void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  741. int ring, u32 cp_int_cntl)
  742. {
  743. u32 srbm_gfx_cntl = RREG32(SRBM_GFX_CNTL) & ~3;
  744. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl | (ring & 3));
  745. WREG32(CP_INT_CNTL, cp_int_cntl);
  746. }
  747. /*
  748. * CP.
  749. */
  750. void cayman_fence_ring_emit(struct radeon_device *rdev,
  751. struct radeon_fence *fence)
  752. {
  753. struct radeon_ring *ring = &rdev->ring[fence->ring];
  754. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  755. /* flush read cache over gart for this vmid */
  756. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  757. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  758. radeon_ring_write(ring, 0);
  759. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  760. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  761. radeon_ring_write(ring, 0xFFFFFFFF);
  762. radeon_ring_write(ring, 0);
  763. radeon_ring_write(ring, 10); /* poll interval */
  764. /* EVENT_WRITE_EOP - flush caches, send int */
  765. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  766. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  767. radeon_ring_write(ring, addr & 0xffffffff);
  768. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  769. radeon_ring_write(ring, fence->seq);
  770. radeon_ring_write(ring, 0);
  771. }
  772. void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  773. {
  774. struct radeon_ring *ring = &rdev->ring[ib->ring];
  775. /* set to DX10/11 mode */
  776. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  777. radeon_ring_write(ring, 1);
  778. if (ring->rptr_save_reg) {
  779. uint32_t next_rptr = ring->wptr + 3 + 4 + 8;
  780. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  781. radeon_ring_write(ring, ((ring->rptr_save_reg -
  782. PACKET3_SET_CONFIG_REG_START) >> 2));
  783. radeon_ring_write(ring, next_rptr);
  784. }
  785. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  786. radeon_ring_write(ring,
  787. #ifdef __BIG_ENDIAN
  788. (2 << 0) |
  789. #endif
  790. (ib->gpu_addr & 0xFFFFFFFC));
  791. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  792. radeon_ring_write(ring, ib->length_dw | (ib->vm_id << 24));
  793. /* flush read cache over gart for this vmid */
  794. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  795. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  796. radeon_ring_write(ring, ib->vm_id);
  797. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  798. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  799. radeon_ring_write(ring, 0xFFFFFFFF);
  800. radeon_ring_write(ring, 0);
  801. radeon_ring_write(ring, 10); /* poll interval */
  802. }
  803. static void cayman_cp_enable(struct radeon_device *rdev, bool enable)
  804. {
  805. if (enable)
  806. WREG32(CP_ME_CNTL, 0);
  807. else {
  808. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  809. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  810. WREG32(SCRATCH_UMSK, 0);
  811. }
  812. }
  813. static int cayman_cp_load_microcode(struct radeon_device *rdev)
  814. {
  815. const __be32 *fw_data;
  816. int i;
  817. if (!rdev->me_fw || !rdev->pfp_fw)
  818. return -EINVAL;
  819. cayman_cp_enable(rdev, false);
  820. fw_data = (const __be32 *)rdev->pfp_fw->data;
  821. WREG32(CP_PFP_UCODE_ADDR, 0);
  822. for (i = 0; i < CAYMAN_PFP_UCODE_SIZE; i++)
  823. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  824. WREG32(CP_PFP_UCODE_ADDR, 0);
  825. fw_data = (const __be32 *)rdev->me_fw->data;
  826. WREG32(CP_ME_RAM_WADDR, 0);
  827. for (i = 0; i < CAYMAN_PM4_UCODE_SIZE; i++)
  828. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  829. WREG32(CP_PFP_UCODE_ADDR, 0);
  830. WREG32(CP_ME_RAM_WADDR, 0);
  831. WREG32(CP_ME_RAM_RADDR, 0);
  832. return 0;
  833. }
  834. static int cayman_cp_start(struct radeon_device *rdev)
  835. {
  836. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  837. int r, i;
  838. r = radeon_ring_lock(rdev, ring, 7);
  839. if (r) {
  840. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  841. return r;
  842. }
  843. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  844. radeon_ring_write(ring, 0x1);
  845. radeon_ring_write(ring, 0x0);
  846. radeon_ring_write(ring, rdev->config.cayman.max_hw_contexts - 1);
  847. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  848. radeon_ring_write(ring, 0);
  849. radeon_ring_write(ring, 0);
  850. radeon_ring_unlock_commit(rdev, ring);
  851. cayman_cp_enable(rdev, true);
  852. r = radeon_ring_lock(rdev, ring, cayman_default_size + 19);
  853. if (r) {
  854. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  855. return r;
  856. }
  857. /* setup clear context state */
  858. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  859. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  860. for (i = 0; i < cayman_default_size; i++)
  861. radeon_ring_write(ring, cayman_default_state[i]);
  862. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  863. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  864. /* set clear context state */
  865. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  866. radeon_ring_write(ring, 0);
  867. /* SQ_VTX_BASE_VTX_LOC */
  868. radeon_ring_write(ring, 0xc0026f00);
  869. radeon_ring_write(ring, 0x00000000);
  870. radeon_ring_write(ring, 0x00000000);
  871. radeon_ring_write(ring, 0x00000000);
  872. /* Clear consts */
  873. radeon_ring_write(ring, 0xc0036f00);
  874. radeon_ring_write(ring, 0x00000bc4);
  875. radeon_ring_write(ring, 0xffffffff);
  876. radeon_ring_write(ring, 0xffffffff);
  877. radeon_ring_write(ring, 0xffffffff);
  878. radeon_ring_write(ring, 0xc0026900);
  879. radeon_ring_write(ring, 0x00000316);
  880. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  881. radeon_ring_write(ring, 0x00000010); /* */
  882. radeon_ring_unlock_commit(rdev, ring);
  883. /* XXX init other rings */
  884. return 0;
  885. }
  886. static void cayman_cp_fini(struct radeon_device *rdev)
  887. {
  888. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  889. cayman_cp_enable(rdev, false);
  890. radeon_ring_fini(rdev, ring);
  891. radeon_scratch_free(rdev, ring->rptr_save_reg);
  892. }
  893. int cayman_cp_resume(struct radeon_device *rdev)
  894. {
  895. static const int ridx[] = {
  896. RADEON_RING_TYPE_GFX_INDEX,
  897. CAYMAN_RING_TYPE_CP1_INDEX,
  898. CAYMAN_RING_TYPE_CP2_INDEX
  899. };
  900. static const unsigned cp_rb_cntl[] = {
  901. CP_RB0_CNTL,
  902. CP_RB1_CNTL,
  903. CP_RB2_CNTL,
  904. };
  905. static const unsigned cp_rb_rptr_addr[] = {
  906. CP_RB0_RPTR_ADDR,
  907. CP_RB1_RPTR_ADDR,
  908. CP_RB2_RPTR_ADDR
  909. };
  910. static const unsigned cp_rb_rptr_addr_hi[] = {
  911. CP_RB0_RPTR_ADDR_HI,
  912. CP_RB1_RPTR_ADDR_HI,
  913. CP_RB2_RPTR_ADDR_HI
  914. };
  915. static const unsigned cp_rb_base[] = {
  916. CP_RB0_BASE,
  917. CP_RB1_BASE,
  918. CP_RB2_BASE
  919. };
  920. struct radeon_ring *ring;
  921. int i, r;
  922. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  923. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  924. SOFT_RESET_PA |
  925. SOFT_RESET_SH |
  926. SOFT_RESET_VGT |
  927. SOFT_RESET_SPI |
  928. SOFT_RESET_SX));
  929. RREG32(GRBM_SOFT_RESET);
  930. mdelay(15);
  931. WREG32(GRBM_SOFT_RESET, 0);
  932. RREG32(GRBM_SOFT_RESET);
  933. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  934. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  935. /* Set the write pointer delay */
  936. WREG32(CP_RB_WPTR_DELAY, 0);
  937. WREG32(CP_DEBUG, (1 << 27));
  938. /* set the wb address wether it's enabled or not */
  939. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  940. WREG32(SCRATCH_UMSK, 0xff);
  941. for (i = 0; i < 3; ++i) {
  942. uint32_t rb_cntl;
  943. uint64_t addr;
  944. /* Set ring buffer size */
  945. ring = &rdev->ring[ridx[i]];
  946. rb_cntl = drm_order(ring->ring_size / 8);
  947. rb_cntl |= drm_order(RADEON_GPU_PAGE_SIZE/8) << 8;
  948. #ifdef __BIG_ENDIAN
  949. rb_cntl |= BUF_SWAP_32BIT;
  950. #endif
  951. WREG32(cp_rb_cntl[i], rb_cntl);
  952. /* set the wb address wether it's enabled or not */
  953. addr = rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET;
  954. WREG32(cp_rb_rptr_addr[i], addr & 0xFFFFFFFC);
  955. WREG32(cp_rb_rptr_addr_hi[i], upper_32_bits(addr) & 0xFF);
  956. }
  957. /* set the rb base addr, this causes an internal reset of ALL rings */
  958. for (i = 0; i < 3; ++i) {
  959. ring = &rdev->ring[ridx[i]];
  960. WREG32(cp_rb_base[i], ring->gpu_addr >> 8);
  961. }
  962. for (i = 0; i < 3; ++i) {
  963. /* Initialize the ring buffer's read and write pointers */
  964. ring = &rdev->ring[ridx[i]];
  965. WREG32_P(cp_rb_cntl[i], RB_RPTR_WR_ENA, ~RB_RPTR_WR_ENA);
  966. ring->rptr = ring->wptr = 0;
  967. WREG32(ring->rptr_reg, ring->rptr);
  968. WREG32(ring->wptr_reg, ring->wptr);
  969. mdelay(1);
  970. WREG32_P(cp_rb_cntl[i], 0, ~RB_RPTR_WR_ENA);
  971. }
  972. /* start the rings */
  973. cayman_cp_start(rdev);
  974. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  975. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  976. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  977. /* this only test cp0 */
  978. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  979. if (r) {
  980. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  981. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  982. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  983. return r;
  984. }
  985. return 0;
  986. }
  987. static int cayman_gpu_soft_reset(struct radeon_device *rdev)
  988. {
  989. struct evergreen_mc_save save;
  990. u32 grbm_reset = 0;
  991. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  992. return 0;
  993. dev_info(rdev->dev, "GPU softreset \n");
  994. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  995. RREG32(GRBM_STATUS));
  996. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  997. RREG32(GRBM_STATUS_SE0));
  998. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  999. RREG32(GRBM_STATUS_SE1));
  1000. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1001. RREG32(SRBM_STATUS));
  1002. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1003. RREG32(CP_STALLED_STAT1));
  1004. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1005. RREG32(CP_STALLED_STAT2));
  1006. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1007. RREG32(CP_BUSY_STAT));
  1008. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1009. RREG32(CP_STAT));
  1010. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_ADDR 0x%08X\n",
  1011. RREG32(0x14F8));
  1012. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_STATUS 0x%08X\n",
  1013. RREG32(0x14D8));
  1014. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1015. RREG32(0x14FC));
  1016. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1017. RREG32(0x14DC));
  1018. evergreen_mc_stop(rdev, &save);
  1019. if (evergreen_mc_wait_for_idle(rdev)) {
  1020. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1021. }
  1022. /* Disable CP parsing/prefetching */
  1023. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1024. /* reset all the gfx blocks */
  1025. grbm_reset = (SOFT_RESET_CP |
  1026. SOFT_RESET_CB |
  1027. SOFT_RESET_DB |
  1028. SOFT_RESET_GDS |
  1029. SOFT_RESET_PA |
  1030. SOFT_RESET_SC |
  1031. SOFT_RESET_SPI |
  1032. SOFT_RESET_SH |
  1033. SOFT_RESET_SX |
  1034. SOFT_RESET_TC |
  1035. SOFT_RESET_TA |
  1036. SOFT_RESET_VGT |
  1037. SOFT_RESET_IA);
  1038. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1039. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1040. (void)RREG32(GRBM_SOFT_RESET);
  1041. udelay(50);
  1042. WREG32(GRBM_SOFT_RESET, 0);
  1043. (void)RREG32(GRBM_SOFT_RESET);
  1044. /* Wait a little for things to settle down */
  1045. udelay(50);
  1046. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1047. RREG32(GRBM_STATUS));
  1048. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1049. RREG32(GRBM_STATUS_SE0));
  1050. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1051. RREG32(GRBM_STATUS_SE1));
  1052. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1053. RREG32(SRBM_STATUS));
  1054. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1055. RREG32(CP_STALLED_STAT1));
  1056. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1057. RREG32(CP_STALLED_STAT2));
  1058. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1059. RREG32(CP_BUSY_STAT));
  1060. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1061. RREG32(CP_STAT));
  1062. evergreen_mc_resume(rdev, &save);
  1063. return 0;
  1064. }
  1065. int cayman_asic_reset(struct radeon_device *rdev)
  1066. {
  1067. return cayman_gpu_soft_reset(rdev);
  1068. }
  1069. static int cayman_startup(struct radeon_device *rdev)
  1070. {
  1071. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1072. int r;
  1073. /* enable pcie gen2 link */
  1074. evergreen_pcie_gen2_enable(rdev);
  1075. if (rdev->flags & RADEON_IS_IGP) {
  1076. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1077. r = ni_init_microcode(rdev);
  1078. if (r) {
  1079. DRM_ERROR("Failed to load firmware!\n");
  1080. return r;
  1081. }
  1082. }
  1083. } else {
  1084. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  1085. r = ni_init_microcode(rdev);
  1086. if (r) {
  1087. DRM_ERROR("Failed to load firmware!\n");
  1088. return r;
  1089. }
  1090. }
  1091. r = ni_mc_load_microcode(rdev);
  1092. if (r) {
  1093. DRM_ERROR("Failed to load MC firmware!\n");
  1094. return r;
  1095. }
  1096. }
  1097. r = r600_vram_scratch_init(rdev);
  1098. if (r)
  1099. return r;
  1100. evergreen_mc_program(rdev);
  1101. r = cayman_pcie_gart_enable(rdev);
  1102. if (r)
  1103. return r;
  1104. cayman_gpu_init(rdev);
  1105. r = evergreen_blit_init(rdev);
  1106. if (r) {
  1107. r600_blit_fini(rdev);
  1108. rdev->asic->copy.copy = NULL;
  1109. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1110. }
  1111. /* allocate rlc buffers */
  1112. if (rdev->flags & RADEON_IS_IGP) {
  1113. r = si_rlc_init(rdev);
  1114. if (r) {
  1115. DRM_ERROR("Failed to init rlc BOs!\n");
  1116. return r;
  1117. }
  1118. }
  1119. /* allocate wb buffer */
  1120. r = radeon_wb_init(rdev);
  1121. if (r)
  1122. return r;
  1123. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  1124. if (r) {
  1125. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1126. return r;
  1127. }
  1128. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  1129. if (r) {
  1130. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1131. return r;
  1132. }
  1133. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  1134. if (r) {
  1135. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1136. return r;
  1137. }
  1138. /* Enable IRQ */
  1139. r = r600_irq_init(rdev);
  1140. if (r) {
  1141. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1142. radeon_irq_kms_fini(rdev);
  1143. return r;
  1144. }
  1145. evergreen_irq_set(rdev);
  1146. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1147. CP_RB0_RPTR, CP_RB0_WPTR,
  1148. 0, 0xfffff, RADEON_CP_PACKET2);
  1149. if (r)
  1150. return r;
  1151. r = cayman_cp_load_microcode(rdev);
  1152. if (r)
  1153. return r;
  1154. r = cayman_cp_resume(rdev);
  1155. if (r)
  1156. return r;
  1157. r = radeon_ib_pool_init(rdev);
  1158. if (r) {
  1159. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1160. return r;
  1161. }
  1162. r = radeon_vm_manager_init(rdev);
  1163. if (r) {
  1164. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  1165. return r;
  1166. }
  1167. r = r600_audio_init(rdev);
  1168. if (r)
  1169. return r;
  1170. return 0;
  1171. }
  1172. int cayman_resume(struct radeon_device *rdev)
  1173. {
  1174. int r;
  1175. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1176. * posting will perform necessary task to bring back GPU into good
  1177. * shape.
  1178. */
  1179. /* post card */
  1180. atom_asic_init(rdev->mode_info.atom_context);
  1181. rdev->accel_working = true;
  1182. r = cayman_startup(rdev);
  1183. if (r) {
  1184. DRM_ERROR("cayman startup failed on resume\n");
  1185. rdev->accel_working = false;
  1186. return r;
  1187. }
  1188. return r;
  1189. }
  1190. int cayman_suspend(struct radeon_device *rdev)
  1191. {
  1192. r600_audio_fini(rdev);
  1193. cayman_cp_enable(rdev, false);
  1194. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1195. evergreen_irq_suspend(rdev);
  1196. radeon_wb_disable(rdev);
  1197. cayman_pcie_gart_disable(rdev);
  1198. return 0;
  1199. }
  1200. /* Plan is to move initialization in that function and use
  1201. * helper function so that radeon_device_init pretty much
  1202. * do nothing more than calling asic specific function. This
  1203. * should also allow to remove a bunch of callback function
  1204. * like vram_info.
  1205. */
  1206. int cayman_init(struct radeon_device *rdev)
  1207. {
  1208. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1209. int r;
  1210. /* Read BIOS */
  1211. if (!radeon_get_bios(rdev)) {
  1212. if (ASIC_IS_AVIVO(rdev))
  1213. return -EINVAL;
  1214. }
  1215. /* Must be an ATOMBIOS */
  1216. if (!rdev->is_atom_bios) {
  1217. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  1218. return -EINVAL;
  1219. }
  1220. r = radeon_atombios_init(rdev);
  1221. if (r)
  1222. return r;
  1223. /* Post card if necessary */
  1224. if (!radeon_card_posted(rdev)) {
  1225. if (!rdev->bios) {
  1226. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1227. return -EINVAL;
  1228. }
  1229. DRM_INFO("GPU not posted. posting now...\n");
  1230. atom_asic_init(rdev->mode_info.atom_context);
  1231. }
  1232. /* Initialize scratch registers */
  1233. r600_scratch_init(rdev);
  1234. /* Initialize surface registers */
  1235. radeon_surface_init(rdev);
  1236. /* Initialize clocks */
  1237. radeon_get_clock_info(rdev->ddev);
  1238. /* Fence driver */
  1239. r = radeon_fence_driver_init(rdev);
  1240. if (r)
  1241. return r;
  1242. /* initialize memory controller */
  1243. r = evergreen_mc_init(rdev);
  1244. if (r)
  1245. return r;
  1246. /* Memory manager */
  1247. r = radeon_bo_init(rdev);
  1248. if (r)
  1249. return r;
  1250. r = radeon_irq_kms_init(rdev);
  1251. if (r)
  1252. return r;
  1253. ring->ring_obj = NULL;
  1254. r600_ring_init(rdev, ring, 1024 * 1024);
  1255. rdev->ih.ring_obj = NULL;
  1256. r600_ih_ring_init(rdev, 64 * 1024);
  1257. r = r600_pcie_gart_init(rdev);
  1258. if (r)
  1259. return r;
  1260. rdev->accel_working = true;
  1261. r = cayman_startup(rdev);
  1262. if (r) {
  1263. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1264. cayman_cp_fini(rdev);
  1265. r600_irq_fini(rdev);
  1266. if (rdev->flags & RADEON_IS_IGP)
  1267. si_rlc_fini(rdev);
  1268. radeon_wb_fini(rdev);
  1269. radeon_ib_pool_fini(rdev);
  1270. radeon_vm_manager_fini(rdev);
  1271. radeon_irq_kms_fini(rdev);
  1272. cayman_pcie_gart_fini(rdev);
  1273. rdev->accel_working = false;
  1274. }
  1275. /* Don't start up if the MC ucode is missing.
  1276. * The default clocks and voltages before the MC ucode
  1277. * is loaded are not suffient for advanced operations.
  1278. *
  1279. * We can skip this check for TN, because there is no MC
  1280. * ucode.
  1281. */
  1282. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  1283. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  1284. return -EINVAL;
  1285. }
  1286. return 0;
  1287. }
  1288. void cayman_fini(struct radeon_device *rdev)
  1289. {
  1290. r600_blit_fini(rdev);
  1291. cayman_cp_fini(rdev);
  1292. r600_irq_fini(rdev);
  1293. if (rdev->flags & RADEON_IS_IGP)
  1294. si_rlc_fini(rdev);
  1295. radeon_wb_fini(rdev);
  1296. radeon_vm_manager_fini(rdev);
  1297. radeon_ib_pool_fini(rdev);
  1298. radeon_irq_kms_fini(rdev);
  1299. cayman_pcie_gart_fini(rdev);
  1300. r600_vram_scratch_fini(rdev);
  1301. radeon_gem_fini(rdev);
  1302. radeon_fence_driver_fini(rdev);
  1303. radeon_bo_fini(rdev);
  1304. radeon_atombios_fini(rdev);
  1305. kfree(rdev->bios);
  1306. rdev->bios = NULL;
  1307. }
  1308. /*
  1309. * vm
  1310. */
  1311. int cayman_vm_init(struct radeon_device *rdev)
  1312. {
  1313. /* number of VMs */
  1314. rdev->vm_manager.nvm = 8;
  1315. /* base offset of vram pages */
  1316. if (rdev->flags & RADEON_IS_IGP) {
  1317. u64 tmp = RREG32(FUS_MC_VM_FB_OFFSET);
  1318. tmp <<= 22;
  1319. rdev->vm_manager.vram_base_offset = tmp;
  1320. } else
  1321. rdev->vm_manager.vram_base_offset = 0;
  1322. return 0;
  1323. }
  1324. void cayman_vm_fini(struct radeon_device *rdev)
  1325. {
  1326. }
  1327. int cayman_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm, int id)
  1328. {
  1329. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (id << 2), 0);
  1330. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (id << 2), vm->last_pfn);
  1331. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (id << 2), vm->pt_gpu_addr >> 12);
  1332. /* flush hdp cache */
  1333. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  1334. /* bits 0-7 are the VM contexts0-7 */
  1335. WREG32(VM_INVALIDATE_REQUEST, 1 << id);
  1336. return 0;
  1337. }
  1338. void cayman_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm)
  1339. {
  1340. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (vm->id << 2), 0);
  1341. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (vm->id << 2), 0);
  1342. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2), 0);
  1343. /* flush hdp cache */
  1344. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  1345. /* bits 0-7 are the VM contexts0-7 */
  1346. WREG32(VM_INVALIDATE_REQUEST, 1 << vm->id);
  1347. }
  1348. void cayman_vm_tlb_flush(struct radeon_device *rdev, struct radeon_vm *vm)
  1349. {
  1350. if (vm->id == -1)
  1351. return;
  1352. /* flush hdp cache */
  1353. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  1354. /* bits 0-7 are the VM contexts0-7 */
  1355. WREG32(VM_INVALIDATE_REQUEST, 1 << vm->id);
  1356. }
  1357. #define R600_PTE_VALID (1 << 0)
  1358. #define R600_PTE_SYSTEM (1 << 1)
  1359. #define R600_PTE_SNOOPED (1 << 2)
  1360. #define R600_PTE_READABLE (1 << 5)
  1361. #define R600_PTE_WRITEABLE (1 << 6)
  1362. uint32_t cayman_vm_page_flags(struct radeon_device *rdev,
  1363. struct radeon_vm *vm,
  1364. uint32_t flags)
  1365. {
  1366. uint32_t r600_flags = 0;
  1367. r600_flags |= (flags & RADEON_VM_PAGE_VALID) ? R600_PTE_VALID : 0;
  1368. r600_flags |= (flags & RADEON_VM_PAGE_READABLE) ? R600_PTE_READABLE : 0;
  1369. r600_flags |= (flags & RADEON_VM_PAGE_WRITEABLE) ? R600_PTE_WRITEABLE : 0;
  1370. if (flags & RADEON_VM_PAGE_SYSTEM) {
  1371. r600_flags |= R600_PTE_SYSTEM;
  1372. r600_flags |= (flags & RADEON_VM_PAGE_SNOOPED) ? R600_PTE_SNOOPED : 0;
  1373. }
  1374. return r600_flags;
  1375. }
  1376. void cayman_vm_set_page(struct radeon_device *rdev, struct radeon_vm *vm,
  1377. unsigned pfn, uint64_t addr, uint32_t flags)
  1378. {
  1379. void __iomem *ptr = (void *)vm->pt;
  1380. addr = addr & 0xFFFFFFFFFFFFF000ULL;
  1381. addr |= flags;
  1382. writeq(addr, ptr + (pfn * 8));
  1383. }