evergreen.c 109 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #include "evergreen_blit_shaders.h"
  36. #define EVERGREEN_PFP_UCODE_SIZE 1120
  37. #define EVERGREEN_PM4_UCODE_SIZE 1376
  38. static void evergreen_gpu_init(struct radeon_device *rdev);
  39. void evergreen_fini(struct radeon_device *rdev);
  40. void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  41. extern void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  42. int ring, u32 cp_int_cntl);
  43. void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  44. unsigned *bankh, unsigned *mtaspect,
  45. unsigned *tile_split)
  46. {
  47. *bankw = (tiling_flags >> RADEON_TILING_EG_BANKW_SHIFT) & RADEON_TILING_EG_BANKW_MASK;
  48. *bankh = (tiling_flags >> RADEON_TILING_EG_BANKH_SHIFT) & RADEON_TILING_EG_BANKH_MASK;
  49. *mtaspect = (tiling_flags >> RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT) & RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK;
  50. *tile_split = (tiling_flags >> RADEON_TILING_EG_TILE_SPLIT_SHIFT) & RADEON_TILING_EG_TILE_SPLIT_MASK;
  51. switch (*bankw) {
  52. default:
  53. case 1: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_1; break;
  54. case 2: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_2; break;
  55. case 4: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_4; break;
  56. case 8: *bankw = EVERGREEN_ADDR_SURF_BANK_WIDTH_8; break;
  57. }
  58. switch (*bankh) {
  59. default:
  60. case 1: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_1; break;
  61. case 2: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_2; break;
  62. case 4: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_4; break;
  63. case 8: *bankh = EVERGREEN_ADDR_SURF_BANK_HEIGHT_8; break;
  64. }
  65. switch (*mtaspect) {
  66. default:
  67. case 1: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_1; break;
  68. case 2: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_2; break;
  69. case 4: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_4; break;
  70. case 8: *mtaspect = EVERGREEN_ADDR_SURF_MACRO_TILE_ASPECT_8; break;
  71. }
  72. }
  73. void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev)
  74. {
  75. u16 ctl, v;
  76. int cap, err;
  77. cap = pci_pcie_cap(rdev->pdev);
  78. if (!cap)
  79. return;
  80. err = pci_read_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, &ctl);
  81. if (err)
  82. return;
  83. v = (ctl & PCI_EXP_DEVCTL_READRQ) >> 12;
  84. /* if bios or OS sets MAX_READ_REQUEST_SIZE to an invalid value, fix it
  85. * to avoid hangs or perfomance issues
  86. */
  87. if ((v == 0) || (v == 6) || (v == 7)) {
  88. ctl &= ~PCI_EXP_DEVCTL_READRQ;
  89. ctl |= (2 << 12);
  90. pci_write_config_word(rdev->pdev, cap + PCI_EXP_DEVCTL, ctl);
  91. }
  92. }
  93. /**
  94. * dce4_wait_for_vblank - vblank wait asic callback.
  95. *
  96. * @rdev: radeon_device pointer
  97. * @crtc: crtc to wait for vblank on
  98. *
  99. * Wait for vblank on the requested crtc (evergreen+).
  100. */
  101. void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc)
  102. {
  103. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
  104. int i;
  105. if (RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset) & EVERGREEN_CRTC_MASTER_EN) {
  106. for (i = 0; i < rdev->usec_timeout; i++) {
  107. if (!(RREG32(EVERGREEN_CRTC_STATUS + radeon_crtc->crtc_offset) & EVERGREEN_CRTC_V_BLANK))
  108. break;
  109. udelay(1);
  110. }
  111. for (i = 0; i < rdev->usec_timeout; i++) {
  112. if (RREG32(EVERGREEN_CRTC_STATUS + radeon_crtc->crtc_offset) & EVERGREEN_CRTC_V_BLANK)
  113. break;
  114. udelay(1);
  115. }
  116. }
  117. }
  118. /**
  119. * radeon_irq_kms_pflip_irq_get - pre-pageflip callback.
  120. *
  121. * @rdev: radeon_device pointer
  122. * @crtc: crtc to prepare for pageflip on
  123. *
  124. * Pre-pageflip callback (evergreen+).
  125. * Enables the pageflip irq (vblank irq).
  126. */
  127. void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc)
  128. {
  129. /* enable the pflip int */
  130. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  131. }
  132. /**
  133. * evergreen_post_page_flip - pos-pageflip callback.
  134. *
  135. * @rdev: radeon_device pointer
  136. * @crtc: crtc to cleanup pageflip on
  137. *
  138. * Post-pageflip callback (evergreen+).
  139. * Disables the pageflip irq (vblank irq).
  140. */
  141. void evergreen_post_page_flip(struct radeon_device *rdev, int crtc)
  142. {
  143. /* disable the pflip int */
  144. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  145. }
  146. /**
  147. * evergreen_page_flip - pageflip callback.
  148. *
  149. * @rdev: radeon_device pointer
  150. * @crtc_id: crtc to cleanup pageflip on
  151. * @crtc_base: new address of the crtc (GPU MC address)
  152. *
  153. * Does the actual pageflip (evergreen+).
  154. * During vblank we take the crtc lock and wait for the update_pending
  155. * bit to go high, when it does, we release the lock, and allow the
  156. * double buffered update to take place.
  157. * Returns the current update pending status.
  158. */
  159. u32 evergreen_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  160. {
  161. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  162. u32 tmp = RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset);
  163. int i;
  164. /* Lock the graphics update lock */
  165. tmp |= EVERGREEN_GRPH_UPDATE_LOCK;
  166. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  167. /* update the scanout addresses */
  168. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  169. upper_32_bits(crtc_base));
  170. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  171. (u32)crtc_base);
  172. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  173. upper_32_bits(crtc_base));
  174. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  175. (u32)crtc_base);
  176. /* Wait for update_pending to go high. */
  177. for (i = 0; i < rdev->usec_timeout; i++) {
  178. if (RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING)
  179. break;
  180. udelay(1);
  181. }
  182. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  183. /* Unlock the lock, so double-buffering can take place inside vblank */
  184. tmp &= ~EVERGREEN_GRPH_UPDATE_LOCK;
  185. WREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  186. /* Return current update_pending status: */
  187. return RREG32(EVERGREEN_GRPH_UPDATE + radeon_crtc->crtc_offset) & EVERGREEN_GRPH_SURFACE_UPDATE_PENDING;
  188. }
  189. /* get temperature in millidegrees */
  190. int evergreen_get_temp(struct radeon_device *rdev)
  191. {
  192. u32 temp, toffset;
  193. int actual_temp = 0;
  194. if (rdev->family == CHIP_JUNIPER) {
  195. toffset = (RREG32(CG_THERMAL_CTRL) & TOFFSET_MASK) >>
  196. TOFFSET_SHIFT;
  197. temp = (RREG32(CG_TS0_STATUS) & TS0_ADC_DOUT_MASK) >>
  198. TS0_ADC_DOUT_SHIFT;
  199. if (toffset & 0x100)
  200. actual_temp = temp / 2 - (0x200 - toffset);
  201. else
  202. actual_temp = temp / 2 + toffset;
  203. actual_temp = actual_temp * 1000;
  204. } else {
  205. temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  206. ASIC_T_SHIFT;
  207. if (temp & 0x400)
  208. actual_temp = -256;
  209. else if (temp & 0x200)
  210. actual_temp = 255;
  211. else if (temp & 0x100) {
  212. actual_temp = temp & 0x1ff;
  213. actual_temp |= ~0x1ff;
  214. } else
  215. actual_temp = temp & 0xff;
  216. actual_temp = (actual_temp * 1000) / 2;
  217. }
  218. return actual_temp;
  219. }
  220. int sumo_get_temp(struct radeon_device *rdev)
  221. {
  222. u32 temp = RREG32(CG_THERMAL_STATUS) & 0xff;
  223. int actual_temp = temp - 49;
  224. return actual_temp * 1000;
  225. }
  226. /**
  227. * sumo_pm_init_profile - Initialize power profiles callback.
  228. *
  229. * @rdev: radeon_device pointer
  230. *
  231. * Initialize the power states used in profile mode
  232. * (sumo, trinity, SI).
  233. * Used for profile mode only.
  234. */
  235. void sumo_pm_init_profile(struct radeon_device *rdev)
  236. {
  237. int idx;
  238. /* default */
  239. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  240. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  241. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  242. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  243. /* low,mid sh/mh */
  244. if (rdev->flags & RADEON_IS_MOBILITY)
  245. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  246. else
  247. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  248. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  249. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  250. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  251. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  252. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  253. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  254. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  255. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  256. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  257. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  258. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  259. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  260. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  261. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  262. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  263. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  264. /* high sh/mh */
  265. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  266. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  267. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  268. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  269. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx =
  270. rdev->pm.power_state[idx].num_clock_modes - 1;
  271. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  272. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  273. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  274. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx =
  275. rdev->pm.power_state[idx].num_clock_modes - 1;
  276. }
  277. /**
  278. * evergreen_pm_misc - set additional pm hw parameters callback.
  279. *
  280. * @rdev: radeon_device pointer
  281. *
  282. * Set non-clock parameters associated with a power state
  283. * (voltage, etc.) (evergreen+).
  284. */
  285. void evergreen_pm_misc(struct radeon_device *rdev)
  286. {
  287. int req_ps_idx = rdev->pm.requested_power_state_index;
  288. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  289. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  290. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  291. if (voltage->type == VOLTAGE_SW) {
  292. /* 0xff01 is a flag rather then an actual voltage */
  293. if (voltage->voltage == 0xff01)
  294. return;
  295. if (voltage->voltage && (voltage->voltage != rdev->pm.current_vddc)) {
  296. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  297. rdev->pm.current_vddc = voltage->voltage;
  298. DRM_DEBUG("Setting: vddc: %d\n", voltage->voltage);
  299. }
  300. /* 0xff01 is a flag rather then an actual voltage */
  301. if (voltage->vddci == 0xff01)
  302. return;
  303. if (voltage->vddci && (voltage->vddci != rdev->pm.current_vddci)) {
  304. radeon_atom_set_voltage(rdev, voltage->vddci, SET_VOLTAGE_TYPE_ASIC_VDDCI);
  305. rdev->pm.current_vddci = voltage->vddci;
  306. DRM_DEBUG("Setting: vddci: %d\n", voltage->vddci);
  307. }
  308. }
  309. }
  310. /**
  311. * evergreen_pm_prepare - pre-power state change callback.
  312. *
  313. * @rdev: radeon_device pointer
  314. *
  315. * Prepare for a power state change (evergreen+).
  316. */
  317. void evergreen_pm_prepare(struct radeon_device *rdev)
  318. {
  319. struct drm_device *ddev = rdev->ddev;
  320. struct drm_crtc *crtc;
  321. struct radeon_crtc *radeon_crtc;
  322. u32 tmp;
  323. /* disable any active CRTCs */
  324. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  325. radeon_crtc = to_radeon_crtc(crtc);
  326. if (radeon_crtc->enabled) {
  327. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  328. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  329. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  330. }
  331. }
  332. }
  333. /**
  334. * evergreen_pm_finish - post-power state change callback.
  335. *
  336. * @rdev: radeon_device pointer
  337. *
  338. * Clean up after a power state change (evergreen+).
  339. */
  340. void evergreen_pm_finish(struct radeon_device *rdev)
  341. {
  342. struct drm_device *ddev = rdev->ddev;
  343. struct drm_crtc *crtc;
  344. struct radeon_crtc *radeon_crtc;
  345. u32 tmp;
  346. /* enable any active CRTCs */
  347. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  348. radeon_crtc = to_radeon_crtc(crtc);
  349. if (radeon_crtc->enabled) {
  350. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  351. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  352. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  353. }
  354. }
  355. }
  356. /**
  357. * evergreen_hpd_sense - hpd sense callback.
  358. *
  359. * @rdev: radeon_device pointer
  360. * @hpd: hpd (hotplug detect) pin
  361. *
  362. * Checks if a digital monitor is connected (evergreen+).
  363. * Returns true if connected, false if not connected.
  364. */
  365. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  366. {
  367. bool connected = false;
  368. switch (hpd) {
  369. case RADEON_HPD_1:
  370. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  371. connected = true;
  372. break;
  373. case RADEON_HPD_2:
  374. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  375. connected = true;
  376. break;
  377. case RADEON_HPD_3:
  378. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  379. connected = true;
  380. break;
  381. case RADEON_HPD_4:
  382. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  383. connected = true;
  384. break;
  385. case RADEON_HPD_5:
  386. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  387. connected = true;
  388. break;
  389. case RADEON_HPD_6:
  390. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  391. connected = true;
  392. break;
  393. default:
  394. break;
  395. }
  396. return connected;
  397. }
  398. /**
  399. * evergreen_hpd_set_polarity - hpd set polarity callback.
  400. *
  401. * @rdev: radeon_device pointer
  402. * @hpd: hpd (hotplug detect) pin
  403. *
  404. * Set the polarity of the hpd pin (evergreen+).
  405. */
  406. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  407. enum radeon_hpd_id hpd)
  408. {
  409. u32 tmp;
  410. bool connected = evergreen_hpd_sense(rdev, hpd);
  411. switch (hpd) {
  412. case RADEON_HPD_1:
  413. tmp = RREG32(DC_HPD1_INT_CONTROL);
  414. if (connected)
  415. tmp &= ~DC_HPDx_INT_POLARITY;
  416. else
  417. tmp |= DC_HPDx_INT_POLARITY;
  418. WREG32(DC_HPD1_INT_CONTROL, tmp);
  419. break;
  420. case RADEON_HPD_2:
  421. tmp = RREG32(DC_HPD2_INT_CONTROL);
  422. if (connected)
  423. tmp &= ~DC_HPDx_INT_POLARITY;
  424. else
  425. tmp |= DC_HPDx_INT_POLARITY;
  426. WREG32(DC_HPD2_INT_CONTROL, tmp);
  427. break;
  428. case RADEON_HPD_3:
  429. tmp = RREG32(DC_HPD3_INT_CONTROL);
  430. if (connected)
  431. tmp &= ~DC_HPDx_INT_POLARITY;
  432. else
  433. tmp |= DC_HPDx_INT_POLARITY;
  434. WREG32(DC_HPD3_INT_CONTROL, tmp);
  435. break;
  436. case RADEON_HPD_4:
  437. tmp = RREG32(DC_HPD4_INT_CONTROL);
  438. if (connected)
  439. tmp &= ~DC_HPDx_INT_POLARITY;
  440. else
  441. tmp |= DC_HPDx_INT_POLARITY;
  442. WREG32(DC_HPD4_INT_CONTROL, tmp);
  443. break;
  444. case RADEON_HPD_5:
  445. tmp = RREG32(DC_HPD5_INT_CONTROL);
  446. if (connected)
  447. tmp &= ~DC_HPDx_INT_POLARITY;
  448. else
  449. tmp |= DC_HPDx_INT_POLARITY;
  450. WREG32(DC_HPD5_INT_CONTROL, tmp);
  451. break;
  452. case RADEON_HPD_6:
  453. tmp = RREG32(DC_HPD6_INT_CONTROL);
  454. if (connected)
  455. tmp &= ~DC_HPDx_INT_POLARITY;
  456. else
  457. tmp |= DC_HPDx_INT_POLARITY;
  458. WREG32(DC_HPD6_INT_CONTROL, tmp);
  459. break;
  460. default:
  461. break;
  462. }
  463. }
  464. /**
  465. * evergreen_hpd_init - hpd setup callback.
  466. *
  467. * @rdev: radeon_device pointer
  468. *
  469. * Setup the hpd pins used by the card (evergreen+).
  470. * Enable the pin, set the polarity, and enable the hpd interrupts.
  471. */
  472. void evergreen_hpd_init(struct radeon_device *rdev)
  473. {
  474. struct drm_device *dev = rdev->ddev;
  475. struct drm_connector *connector;
  476. unsigned enabled = 0;
  477. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  478. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  479. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  480. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  481. switch (radeon_connector->hpd.hpd) {
  482. case RADEON_HPD_1:
  483. WREG32(DC_HPD1_CONTROL, tmp);
  484. break;
  485. case RADEON_HPD_2:
  486. WREG32(DC_HPD2_CONTROL, tmp);
  487. break;
  488. case RADEON_HPD_3:
  489. WREG32(DC_HPD3_CONTROL, tmp);
  490. break;
  491. case RADEON_HPD_4:
  492. WREG32(DC_HPD4_CONTROL, tmp);
  493. break;
  494. case RADEON_HPD_5:
  495. WREG32(DC_HPD5_CONTROL, tmp);
  496. break;
  497. case RADEON_HPD_6:
  498. WREG32(DC_HPD6_CONTROL, tmp);
  499. break;
  500. default:
  501. break;
  502. }
  503. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  504. enabled |= 1 << radeon_connector->hpd.hpd;
  505. }
  506. radeon_irq_kms_enable_hpd(rdev, enabled);
  507. }
  508. /**
  509. * evergreen_hpd_fini - hpd tear down callback.
  510. *
  511. * @rdev: radeon_device pointer
  512. *
  513. * Tear down the hpd pins used by the card (evergreen+).
  514. * Disable the hpd interrupts.
  515. */
  516. void evergreen_hpd_fini(struct radeon_device *rdev)
  517. {
  518. struct drm_device *dev = rdev->ddev;
  519. struct drm_connector *connector;
  520. unsigned disabled = 0;
  521. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  522. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  523. switch (radeon_connector->hpd.hpd) {
  524. case RADEON_HPD_1:
  525. WREG32(DC_HPD1_CONTROL, 0);
  526. break;
  527. case RADEON_HPD_2:
  528. WREG32(DC_HPD2_CONTROL, 0);
  529. break;
  530. case RADEON_HPD_3:
  531. WREG32(DC_HPD3_CONTROL, 0);
  532. break;
  533. case RADEON_HPD_4:
  534. WREG32(DC_HPD4_CONTROL, 0);
  535. break;
  536. case RADEON_HPD_5:
  537. WREG32(DC_HPD5_CONTROL, 0);
  538. break;
  539. case RADEON_HPD_6:
  540. WREG32(DC_HPD6_CONTROL, 0);
  541. break;
  542. default:
  543. break;
  544. }
  545. disabled |= 1 << radeon_connector->hpd.hpd;
  546. }
  547. radeon_irq_kms_disable_hpd(rdev, disabled);
  548. }
  549. /* watermark setup */
  550. static u32 evergreen_line_buffer_adjust(struct radeon_device *rdev,
  551. struct radeon_crtc *radeon_crtc,
  552. struct drm_display_mode *mode,
  553. struct drm_display_mode *other_mode)
  554. {
  555. u32 tmp;
  556. /*
  557. * Line Buffer Setup
  558. * There are 3 line buffers, each one shared by 2 display controllers.
  559. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  560. * the display controllers. The paritioning is done via one of four
  561. * preset allocations specified in bits 2:0:
  562. * first display controller
  563. * 0 - first half of lb (3840 * 2)
  564. * 1 - first 3/4 of lb (5760 * 2)
  565. * 2 - whole lb (7680 * 2), other crtc must be disabled
  566. * 3 - first 1/4 of lb (1920 * 2)
  567. * second display controller
  568. * 4 - second half of lb (3840 * 2)
  569. * 5 - second 3/4 of lb (5760 * 2)
  570. * 6 - whole lb (7680 * 2), other crtc must be disabled
  571. * 7 - last 1/4 of lb (1920 * 2)
  572. */
  573. /* this can get tricky if we have two large displays on a paired group
  574. * of crtcs. Ideally for multiple large displays we'd assign them to
  575. * non-linked crtcs for maximum line buffer allocation.
  576. */
  577. if (radeon_crtc->base.enabled && mode) {
  578. if (other_mode)
  579. tmp = 0; /* 1/2 */
  580. else
  581. tmp = 2; /* whole */
  582. } else
  583. tmp = 0;
  584. /* second controller of the pair uses second half of the lb */
  585. if (radeon_crtc->crtc_id % 2)
  586. tmp += 4;
  587. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset, tmp);
  588. if (radeon_crtc->base.enabled && mode) {
  589. switch (tmp) {
  590. case 0:
  591. case 4:
  592. default:
  593. if (ASIC_IS_DCE5(rdev))
  594. return 4096 * 2;
  595. else
  596. return 3840 * 2;
  597. case 1:
  598. case 5:
  599. if (ASIC_IS_DCE5(rdev))
  600. return 6144 * 2;
  601. else
  602. return 5760 * 2;
  603. case 2:
  604. case 6:
  605. if (ASIC_IS_DCE5(rdev))
  606. return 8192 * 2;
  607. else
  608. return 7680 * 2;
  609. case 3:
  610. case 7:
  611. if (ASIC_IS_DCE5(rdev))
  612. return 2048 * 2;
  613. else
  614. return 1920 * 2;
  615. }
  616. }
  617. /* controller not enabled, so no lb used */
  618. return 0;
  619. }
  620. u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev)
  621. {
  622. u32 tmp = RREG32(MC_SHARED_CHMAP);
  623. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  624. case 0:
  625. default:
  626. return 1;
  627. case 1:
  628. return 2;
  629. case 2:
  630. return 4;
  631. case 3:
  632. return 8;
  633. }
  634. }
  635. struct evergreen_wm_params {
  636. u32 dram_channels; /* number of dram channels */
  637. u32 yclk; /* bandwidth per dram data pin in kHz */
  638. u32 sclk; /* engine clock in kHz */
  639. u32 disp_clk; /* display clock in kHz */
  640. u32 src_width; /* viewport width */
  641. u32 active_time; /* active display time in ns */
  642. u32 blank_time; /* blank time in ns */
  643. bool interlaced; /* mode is interlaced */
  644. fixed20_12 vsc; /* vertical scale ratio */
  645. u32 num_heads; /* number of active crtcs */
  646. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  647. u32 lb_size; /* line buffer allocated to pipe */
  648. u32 vtaps; /* vertical scaler taps */
  649. };
  650. static u32 evergreen_dram_bandwidth(struct evergreen_wm_params *wm)
  651. {
  652. /* Calculate DRAM Bandwidth and the part allocated to display. */
  653. fixed20_12 dram_efficiency; /* 0.7 */
  654. fixed20_12 yclk, dram_channels, bandwidth;
  655. fixed20_12 a;
  656. a.full = dfixed_const(1000);
  657. yclk.full = dfixed_const(wm->yclk);
  658. yclk.full = dfixed_div(yclk, a);
  659. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  660. a.full = dfixed_const(10);
  661. dram_efficiency.full = dfixed_const(7);
  662. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  663. bandwidth.full = dfixed_mul(dram_channels, yclk);
  664. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  665. return dfixed_trunc(bandwidth);
  666. }
  667. static u32 evergreen_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  668. {
  669. /* Calculate DRAM Bandwidth and the part allocated to display. */
  670. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  671. fixed20_12 yclk, dram_channels, bandwidth;
  672. fixed20_12 a;
  673. a.full = dfixed_const(1000);
  674. yclk.full = dfixed_const(wm->yclk);
  675. yclk.full = dfixed_div(yclk, a);
  676. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  677. a.full = dfixed_const(10);
  678. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  679. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  680. bandwidth.full = dfixed_mul(dram_channels, yclk);
  681. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  682. return dfixed_trunc(bandwidth);
  683. }
  684. static u32 evergreen_data_return_bandwidth(struct evergreen_wm_params *wm)
  685. {
  686. /* Calculate the display Data return Bandwidth */
  687. fixed20_12 return_efficiency; /* 0.8 */
  688. fixed20_12 sclk, bandwidth;
  689. fixed20_12 a;
  690. a.full = dfixed_const(1000);
  691. sclk.full = dfixed_const(wm->sclk);
  692. sclk.full = dfixed_div(sclk, a);
  693. a.full = dfixed_const(10);
  694. return_efficiency.full = dfixed_const(8);
  695. return_efficiency.full = dfixed_div(return_efficiency, a);
  696. a.full = dfixed_const(32);
  697. bandwidth.full = dfixed_mul(a, sclk);
  698. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  699. return dfixed_trunc(bandwidth);
  700. }
  701. static u32 evergreen_dmif_request_bandwidth(struct evergreen_wm_params *wm)
  702. {
  703. /* Calculate the DMIF Request Bandwidth */
  704. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  705. fixed20_12 disp_clk, bandwidth;
  706. fixed20_12 a;
  707. a.full = dfixed_const(1000);
  708. disp_clk.full = dfixed_const(wm->disp_clk);
  709. disp_clk.full = dfixed_div(disp_clk, a);
  710. a.full = dfixed_const(10);
  711. disp_clk_request_efficiency.full = dfixed_const(8);
  712. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  713. a.full = dfixed_const(32);
  714. bandwidth.full = dfixed_mul(a, disp_clk);
  715. bandwidth.full = dfixed_mul(bandwidth, disp_clk_request_efficiency);
  716. return dfixed_trunc(bandwidth);
  717. }
  718. static u32 evergreen_available_bandwidth(struct evergreen_wm_params *wm)
  719. {
  720. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  721. u32 dram_bandwidth = evergreen_dram_bandwidth(wm);
  722. u32 data_return_bandwidth = evergreen_data_return_bandwidth(wm);
  723. u32 dmif_req_bandwidth = evergreen_dmif_request_bandwidth(wm);
  724. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  725. }
  726. static u32 evergreen_average_bandwidth(struct evergreen_wm_params *wm)
  727. {
  728. /* Calculate the display mode Average Bandwidth
  729. * DisplayMode should contain the source and destination dimensions,
  730. * timing, etc.
  731. */
  732. fixed20_12 bpp;
  733. fixed20_12 line_time;
  734. fixed20_12 src_width;
  735. fixed20_12 bandwidth;
  736. fixed20_12 a;
  737. a.full = dfixed_const(1000);
  738. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  739. line_time.full = dfixed_div(line_time, a);
  740. bpp.full = dfixed_const(wm->bytes_per_pixel);
  741. src_width.full = dfixed_const(wm->src_width);
  742. bandwidth.full = dfixed_mul(src_width, bpp);
  743. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  744. bandwidth.full = dfixed_div(bandwidth, line_time);
  745. return dfixed_trunc(bandwidth);
  746. }
  747. static u32 evergreen_latency_watermark(struct evergreen_wm_params *wm)
  748. {
  749. /* First calcualte the latency in ns */
  750. u32 mc_latency = 2000; /* 2000 ns. */
  751. u32 available_bandwidth = evergreen_available_bandwidth(wm);
  752. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  753. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  754. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  755. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  756. (wm->num_heads * cursor_line_pair_return_time);
  757. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  758. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  759. fixed20_12 a, b, c;
  760. if (wm->num_heads == 0)
  761. return 0;
  762. a.full = dfixed_const(2);
  763. b.full = dfixed_const(1);
  764. if ((wm->vsc.full > a.full) ||
  765. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  766. (wm->vtaps >= 5) ||
  767. ((wm->vsc.full >= a.full) && wm->interlaced))
  768. max_src_lines_per_dst_line = 4;
  769. else
  770. max_src_lines_per_dst_line = 2;
  771. a.full = dfixed_const(available_bandwidth);
  772. b.full = dfixed_const(wm->num_heads);
  773. a.full = dfixed_div(a, b);
  774. b.full = dfixed_const(1000);
  775. c.full = dfixed_const(wm->disp_clk);
  776. b.full = dfixed_div(c, b);
  777. c.full = dfixed_const(wm->bytes_per_pixel);
  778. b.full = dfixed_mul(b, c);
  779. lb_fill_bw = min(dfixed_trunc(a), dfixed_trunc(b));
  780. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  781. b.full = dfixed_const(1000);
  782. c.full = dfixed_const(lb_fill_bw);
  783. b.full = dfixed_div(c, b);
  784. a.full = dfixed_div(a, b);
  785. line_fill_time = dfixed_trunc(a);
  786. if (line_fill_time < wm->active_time)
  787. return latency;
  788. else
  789. return latency + (line_fill_time - wm->active_time);
  790. }
  791. static bool evergreen_average_bandwidth_vs_dram_bandwidth_for_display(struct evergreen_wm_params *wm)
  792. {
  793. if (evergreen_average_bandwidth(wm) <=
  794. (evergreen_dram_bandwidth_for_display(wm) / wm->num_heads))
  795. return true;
  796. else
  797. return false;
  798. };
  799. static bool evergreen_average_bandwidth_vs_available_bandwidth(struct evergreen_wm_params *wm)
  800. {
  801. if (evergreen_average_bandwidth(wm) <=
  802. (evergreen_available_bandwidth(wm) / wm->num_heads))
  803. return true;
  804. else
  805. return false;
  806. };
  807. static bool evergreen_check_latency_hiding(struct evergreen_wm_params *wm)
  808. {
  809. u32 lb_partitions = wm->lb_size / wm->src_width;
  810. u32 line_time = wm->active_time + wm->blank_time;
  811. u32 latency_tolerant_lines;
  812. u32 latency_hiding;
  813. fixed20_12 a;
  814. a.full = dfixed_const(1);
  815. if (wm->vsc.full > a.full)
  816. latency_tolerant_lines = 1;
  817. else {
  818. if (lb_partitions <= (wm->vtaps + 1))
  819. latency_tolerant_lines = 1;
  820. else
  821. latency_tolerant_lines = 2;
  822. }
  823. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  824. if (evergreen_latency_watermark(wm) <= latency_hiding)
  825. return true;
  826. else
  827. return false;
  828. }
  829. static void evergreen_program_watermarks(struct radeon_device *rdev,
  830. struct radeon_crtc *radeon_crtc,
  831. u32 lb_size, u32 num_heads)
  832. {
  833. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  834. struct evergreen_wm_params wm;
  835. u32 pixel_period;
  836. u32 line_time = 0;
  837. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  838. u32 priority_a_mark = 0, priority_b_mark = 0;
  839. u32 priority_a_cnt = PRIORITY_OFF;
  840. u32 priority_b_cnt = PRIORITY_OFF;
  841. u32 pipe_offset = radeon_crtc->crtc_id * 16;
  842. u32 tmp, arb_control3;
  843. fixed20_12 a, b, c;
  844. if (radeon_crtc->base.enabled && num_heads && mode) {
  845. pixel_period = 1000000 / (u32)mode->clock;
  846. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  847. priority_a_cnt = 0;
  848. priority_b_cnt = 0;
  849. wm.yclk = rdev->pm.current_mclk * 10;
  850. wm.sclk = rdev->pm.current_sclk * 10;
  851. wm.disp_clk = mode->clock;
  852. wm.src_width = mode->crtc_hdisplay;
  853. wm.active_time = mode->crtc_hdisplay * pixel_period;
  854. wm.blank_time = line_time - wm.active_time;
  855. wm.interlaced = false;
  856. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  857. wm.interlaced = true;
  858. wm.vsc = radeon_crtc->vsc;
  859. wm.vtaps = 1;
  860. if (radeon_crtc->rmx_type != RMX_OFF)
  861. wm.vtaps = 2;
  862. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  863. wm.lb_size = lb_size;
  864. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  865. wm.num_heads = num_heads;
  866. /* set for high clocks */
  867. latency_watermark_a = min(evergreen_latency_watermark(&wm), (u32)65535);
  868. /* set for low clocks */
  869. /* wm.yclk = low clk; wm.sclk = low clk */
  870. latency_watermark_b = min(evergreen_latency_watermark(&wm), (u32)65535);
  871. /* possibly force display priority to high */
  872. /* should really do this at mode validation time... */
  873. if (!evergreen_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  874. !evergreen_average_bandwidth_vs_available_bandwidth(&wm) ||
  875. !evergreen_check_latency_hiding(&wm) ||
  876. (rdev->disp_priority == 2)) {
  877. DRM_DEBUG_KMS("force priority to high\n");
  878. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  879. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  880. }
  881. a.full = dfixed_const(1000);
  882. b.full = dfixed_const(mode->clock);
  883. b.full = dfixed_div(b, a);
  884. c.full = dfixed_const(latency_watermark_a);
  885. c.full = dfixed_mul(c, b);
  886. c.full = dfixed_mul(c, radeon_crtc->hsc);
  887. c.full = dfixed_div(c, a);
  888. a.full = dfixed_const(16);
  889. c.full = dfixed_div(c, a);
  890. priority_a_mark = dfixed_trunc(c);
  891. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  892. a.full = dfixed_const(1000);
  893. b.full = dfixed_const(mode->clock);
  894. b.full = dfixed_div(b, a);
  895. c.full = dfixed_const(latency_watermark_b);
  896. c.full = dfixed_mul(c, b);
  897. c.full = dfixed_mul(c, radeon_crtc->hsc);
  898. c.full = dfixed_div(c, a);
  899. a.full = dfixed_const(16);
  900. c.full = dfixed_div(c, a);
  901. priority_b_mark = dfixed_trunc(c);
  902. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  903. }
  904. /* select wm A */
  905. arb_control3 = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  906. tmp = arb_control3;
  907. tmp &= ~LATENCY_WATERMARK_MASK(3);
  908. tmp |= LATENCY_WATERMARK_MASK(1);
  909. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  910. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  911. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  912. LATENCY_HIGH_WATERMARK(line_time)));
  913. /* select wm B */
  914. tmp = RREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset);
  915. tmp &= ~LATENCY_WATERMARK_MASK(3);
  916. tmp |= LATENCY_WATERMARK_MASK(2);
  917. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, tmp);
  918. WREG32(PIPE0_LATENCY_CONTROL + pipe_offset,
  919. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  920. LATENCY_HIGH_WATERMARK(line_time)));
  921. /* restore original selection */
  922. WREG32(PIPE0_ARBITRATION_CONTROL3 + pipe_offset, arb_control3);
  923. /* write the priority marks */
  924. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  925. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  926. }
  927. /**
  928. * evergreen_bandwidth_update - update display watermarks callback.
  929. *
  930. * @rdev: radeon_device pointer
  931. *
  932. * Update the display watermarks based on the requested mode(s)
  933. * (evergreen+).
  934. */
  935. void evergreen_bandwidth_update(struct radeon_device *rdev)
  936. {
  937. struct drm_display_mode *mode0 = NULL;
  938. struct drm_display_mode *mode1 = NULL;
  939. u32 num_heads = 0, lb_size;
  940. int i;
  941. radeon_update_display_priority(rdev);
  942. for (i = 0; i < rdev->num_crtc; i++) {
  943. if (rdev->mode_info.crtcs[i]->base.enabled)
  944. num_heads++;
  945. }
  946. for (i = 0; i < rdev->num_crtc; i += 2) {
  947. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  948. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  949. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  950. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  951. lb_size = evergreen_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  952. evergreen_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  953. }
  954. }
  955. /**
  956. * evergreen_mc_wait_for_idle - wait for MC idle callback.
  957. *
  958. * @rdev: radeon_device pointer
  959. *
  960. * Wait for the MC (memory controller) to be idle.
  961. * (evergreen+).
  962. * Returns 0 if the MC is idle, -1 if not.
  963. */
  964. int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  965. {
  966. unsigned i;
  967. u32 tmp;
  968. for (i = 0; i < rdev->usec_timeout; i++) {
  969. /* read MC_STATUS */
  970. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  971. if (!tmp)
  972. return 0;
  973. udelay(1);
  974. }
  975. return -1;
  976. }
  977. /*
  978. * GART
  979. */
  980. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  981. {
  982. unsigned i;
  983. u32 tmp;
  984. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  985. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  986. for (i = 0; i < rdev->usec_timeout; i++) {
  987. /* read MC_STATUS */
  988. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  989. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  990. if (tmp == 2) {
  991. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  992. return;
  993. }
  994. if (tmp) {
  995. return;
  996. }
  997. udelay(1);
  998. }
  999. }
  1000. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  1001. {
  1002. u32 tmp;
  1003. int r;
  1004. if (rdev->gart.robj == NULL) {
  1005. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  1006. return -EINVAL;
  1007. }
  1008. r = radeon_gart_table_vram_pin(rdev);
  1009. if (r)
  1010. return r;
  1011. radeon_gart_restore(rdev);
  1012. /* Setup L2 cache */
  1013. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1014. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1015. EFFECTIVE_L2_QUEUE_SIZE(7));
  1016. WREG32(VM_L2_CNTL2, 0);
  1017. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1018. /* Setup TLB control */
  1019. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1020. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1021. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  1022. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1023. if (rdev->flags & RADEON_IS_IGP) {
  1024. WREG32(FUS_MC_VM_MD_L1_TLB0_CNTL, tmp);
  1025. WREG32(FUS_MC_VM_MD_L1_TLB1_CNTL, tmp);
  1026. WREG32(FUS_MC_VM_MD_L1_TLB2_CNTL, tmp);
  1027. } else {
  1028. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1029. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1030. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1031. if ((rdev->family == CHIP_JUNIPER) ||
  1032. (rdev->family == CHIP_CYPRESS) ||
  1033. (rdev->family == CHIP_HEMLOCK) ||
  1034. (rdev->family == CHIP_BARTS))
  1035. WREG32(MC_VM_MD_L1_TLB3_CNTL, tmp);
  1036. }
  1037. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1038. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1039. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1040. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1041. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  1042. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  1043. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  1044. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  1045. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  1046. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  1047. (u32)(rdev->dummy_page.addr >> 12));
  1048. WREG32(VM_CONTEXT1_CNTL, 0);
  1049. evergreen_pcie_gart_tlb_flush(rdev);
  1050. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  1051. (unsigned)(rdev->mc.gtt_size >> 20),
  1052. (unsigned long long)rdev->gart.table_addr);
  1053. rdev->gart.ready = true;
  1054. return 0;
  1055. }
  1056. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  1057. {
  1058. u32 tmp;
  1059. /* Disable all tables */
  1060. WREG32(VM_CONTEXT0_CNTL, 0);
  1061. WREG32(VM_CONTEXT1_CNTL, 0);
  1062. /* Setup L2 cache */
  1063. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  1064. EFFECTIVE_L2_QUEUE_SIZE(7));
  1065. WREG32(VM_L2_CNTL2, 0);
  1066. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1067. /* Setup TLB control */
  1068. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1069. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1070. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1071. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1072. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1073. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1074. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1075. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1076. radeon_gart_table_vram_unpin(rdev);
  1077. }
  1078. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  1079. {
  1080. evergreen_pcie_gart_disable(rdev);
  1081. radeon_gart_table_vram_free(rdev);
  1082. radeon_gart_fini(rdev);
  1083. }
  1084. void evergreen_agp_enable(struct radeon_device *rdev)
  1085. {
  1086. u32 tmp;
  1087. /* Setup L2 cache */
  1088. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  1089. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1090. EFFECTIVE_L2_QUEUE_SIZE(7));
  1091. WREG32(VM_L2_CNTL2, 0);
  1092. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  1093. /* Setup TLB control */
  1094. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  1095. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1096. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  1097. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  1098. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  1099. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  1100. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  1101. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  1102. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  1103. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  1104. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  1105. WREG32(VM_CONTEXT0_CNTL, 0);
  1106. WREG32(VM_CONTEXT1_CNTL, 0);
  1107. }
  1108. void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  1109. {
  1110. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  1111. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  1112. /* Stop all video */
  1113. WREG32(VGA_RENDER_CONTROL, 0);
  1114. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  1115. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  1116. if (rdev->num_crtc >= 4) {
  1117. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  1118. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  1119. }
  1120. if (rdev->num_crtc >= 6) {
  1121. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  1122. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  1123. }
  1124. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1125. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1126. if (rdev->num_crtc >= 4) {
  1127. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1128. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1129. }
  1130. if (rdev->num_crtc >= 6) {
  1131. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1132. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1133. }
  1134. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1135. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1136. if (rdev->num_crtc >= 4) {
  1137. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1138. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1139. }
  1140. if (rdev->num_crtc >= 6) {
  1141. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1142. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1143. }
  1144. WREG32(D1VGA_CONTROL, 0);
  1145. WREG32(D2VGA_CONTROL, 0);
  1146. if (rdev->num_crtc >= 4) {
  1147. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  1148. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  1149. }
  1150. if (rdev->num_crtc >= 6) {
  1151. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1152. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1153. }
  1154. }
  1155. void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  1156. {
  1157. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1158. upper_32_bits(rdev->mc.vram_start));
  1159. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1160. upper_32_bits(rdev->mc.vram_start));
  1161. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1162. (u32)rdev->mc.vram_start);
  1163. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  1164. (u32)rdev->mc.vram_start);
  1165. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1166. upper_32_bits(rdev->mc.vram_start));
  1167. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1168. upper_32_bits(rdev->mc.vram_start));
  1169. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1170. (u32)rdev->mc.vram_start);
  1171. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  1172. (u32)rdev->mc.vram_start);
  1173. if (rdev->num_crtc >= 4) {
  1174. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1175. upper_32_bits(rdev->mc.vram_start));
  1176. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1177. upper_32_bits(rdev->mc.vram_start));
  1178. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1179. (u32)rdev->mc.vram_start);
  1180. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  1181. (u32)rdev->mc.vram_start);
  1182. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1183. upper_32_bits(rdev->mc.vram_start));
  1184. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1185. upper_32_bits(rdev->mc.vram_start));
  1186. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1187. (u32)rdev->mc.vram_start);
  1188. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  1189. (u32)rdev->mc.vram_start);
  1190. }
  1191. if (rdev->num_crtc >= 6) {
  1192. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1193. upper_32_bits(rdev->mc.vram_start));
  1194. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1195. upper_32_bits(rdev->mc.vram_start));
  1196. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1197. (u32)rdev->mc.vram_start);
  1198. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  1199. (u32)rdev->mc.vram_start);
  1200. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1201. upper_32_bits(rdev->mc.vram_start));
  1202. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1203. upper_32_bits(rdev->mc.vram_start));
  1204. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1205. (u32)rdev->mc.vram_start);
  1206. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  1207. (u32)rdev->mc.vram_start);
  1208. }
  1209. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  1210. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  1211. /* Unlock host access */
  1212. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  1213. mdelay(1);
  1214. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  1215. }
  1216. void evergreen_mc_program(struct radeon_device *rdev)
  1217. {
  1218. struct evergreen_mc_save save;
  1219. u32 tmp;
  1220. int i, j;
  1221. /* Initialize HDP */
  1222. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1223. WREG32((0x2c14 + j), 0x00000000);
  1224. WREG32((0x2c18 + j), 0x00000000);
  1225. WREG32((0x2c1c + j), 0x00000000);
  1226. WREG32((0x2c20 + j), 0x00000000);
  1227. WREG32((0x2c24 + j), 0x00000000);
  1228. }
  1229. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1230. evergreen_mc_stop(rdev, &save);
  1231. if (evergreen_mc_wait_for_idle(rdev)) {
  1232. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1233. }
  1234. /* Lockout access through VGA aperture*/
  1235. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1236. /* Update configuration */
  1237. if (rdev->flags & RADEON_IS_AGP) {
  1238. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1239. /* VRAM before AGP */
  1240. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1241. rdev->mc.vram_start >> 12);
  1242. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1243. rdev->mc.gtt_end >> 12);
  1244. } else {
  1245. /* VRAM after AGP */
  1246. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1247. rdev->mc.gtt_start >> 12);
  1248. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1249. rdev->mc.vram_end >> 12);
  1250. }
  1251. } else {
  1252. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1253. rdev->mc.vram_start >> 12);
  1254. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1255. rdev->mc.vram_end >> 12);
  1256. }
  1257. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1258. /* llano/ontario only */
  1259. if ((rdev->family == CHIP_PALM) ||
  1260. (rdev->family == CHIP_SUMO) ||
  1261. (rdev->family == CHIP_SUMO2)) {
  1262. tmp = RREG32(MC_FUS_VM_FB_OFFSET) & 0x000FFFFF;
  1263. tmp |= ((rdev->mc.vram_end >> 20) & 0xF) << 24;
  1264. tmp |= ((rdev->mc.vram_start >> 20) & 0xF) << 20;
  1265. WREG32(MC_FUS_VM_FB_OFFSET, tmp);
  1266. }
  1267. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1268. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1269. WREG32(MC_VM_FB_LOCATION, tmp);
  1270. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1271. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  1272. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1273. if (rdev->flags & RADEON_IS_AGP) {
  1274. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  1275. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  1276. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1277. } else {
  1278. WREG32(MC_VM_AGP_BASE, 0);
  1279. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1280. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1281. }
  1282. if (evergreen_mc_wait_for_idle(rdev)) {
  1283. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1284. }
  1285. evergreen_mc_resume(rdev, &save);
  1286. /* we need to own VRAM, so turn off the VGA renderer here
  1287. * to stop it overwriting our objects */
  1288. rv515_vga_render_disable(rdev);
  1289. }
  1290. /*
  1291. * CP.
  1292. */
  1293. void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1294. {
  1295. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1296. u32 next_rptr;
  1297. /* set to DX10/11 mode */
  1298. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  1299. radeon_ring_write(ring, 1);
  1300. if (ring->rptr_save_reg) {
  1301. next_rptr = ring->wptr + 3 + 4;
  1302. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1303. radeon_ring_write(ring, ((ring->rptr_save_reg -
  1304. PACKET3_SET_CONFIG_REG_START) >> 2));
  1305. radeon_ring_write(ring, next_rptr);
  1306. } else if (rdev->wb.enabled) {
  1307. next_rptr = ring->wptr + 5 + 4;
  1308. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  1309. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1310. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  1311. radeon_ring_write(ring, next_rptr);
  1312. radeon_ring_write(ring, 0);
  1313. }
  1314. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1315. radeon_ring_write(ring,
  1316. #ifdef __BIG_ENDIAN
  1317. (2 << 0) |
  1318. #endif
  1319. (ib->gpu_addr & 0xFFFFFFFC));
  1320. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  1321. radeon_ring_write(ring, ib->length_dw);
  1322. }
  1323. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  1324. {
  1325. const __be32 *fw_data;
  1326. int i;
  1327. if (!rdev->me_fw || !rdev->pfp_fw)
  1328. return -EINVAL;
  1329. r700_cp_stop(rdev);
  1330. WREG32(CP_RB_CNTL,
  1331. #ifdef __BIG_ENDIAN
  1332. BUF_SWAP_32BIT |
  1333. #endif
  1334. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1335. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1336. WREG32(CP_PFP_UCODE_ADDR, 0);
  1337. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  1338. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1339. WREG32(CP_PFP_UCODE_ADDR, 0);
  1340. fw_data = (const __be32 *)rdev->me_fw->data;
  1341. WREG32(CP_ME_RAM_WADDR, 0);
  1342. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  1343. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1344. WREG32(CP_PFP_UCODE_ADDR, 0);
  1345. WREG32(CP_ME_RAM_WADDR, 0);
  1346. WREG32(CP_ME_RAM_RADDR, 0);
  1347. return 0;
  1348. }
  1349. static int evergreen_cp_start(struct radeon_device *rdev)
  1350. {
  1351. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1352. int r, i;
  1353. uint32_t cp_me;
  1354. r = radeon_ring_lock(rdev, ring, 7);
  1355. if (r) {
  1356. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1357. return r;
  1358. }
  1359. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1360. radeon_ring_write(ring, 0x1);
  1361. radeon_ring_write(ring, 0x0);
  1362. radeon_ring_write(ring, rdev->config.evergreen.max_hw_contexts - 1);
  1363. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1364. radeon_ring_write(ring, 0);
  1365. radeon_ring_write(ring, 0);
  1366. radeon_ring_unlock_commit(rdev, ring);
  1367. cp_me = 0xff;
  1368. WREG32(CP_ME_CNTL, cp_me);
  1369. r = radeon_ring_lock(rdev, ring, evergreen_default_size + 19);
  1370. if (r) {
  1371. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1372. return r;
  1373. }
  1374. /* setup clear context state */
  1375. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1376. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1377. for (i = 0; i < evergreen_default_size; i++)
  1378. radeon_ring_write(ring, evergreen_default_state[i]);
  1379. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1380. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1381. /* set clear context state */
  1382. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1383. radeon_ring_write(ring, 0);
  1384. /* SQ_VTX_BASE_VTX_LOC */
  1385. radeon_ring_write(ring, 0xc0026f00);
  1386. radeon_ring_write(ring, 0x00000000);
  1387. radeon_ring_write(ring, 0x00000000);
  1388. radeon_ring_write(ring, 0x00000000);
  1389. /* Clear consts */
  1390. radeon_ring_write(ring, 0xc0036f00);
  1391. radeon_ring_write(ring, 0x00000bc4);
  1392. radeon_ring_write(ring, 0xffffffff);
  1393. radeon_ring_write(ring, 0xffffffff);
  1394. radeon_ring_write(ring, 0xffffffff);
  1395. radeon_ring_write(ring, 0xc0026900);
  1396. radeon_ring_write(ring, 0x00000316);
  1397. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1398. radeon_ring_write(ring, 0x00000010); /* */
  1399. radeon_ring_unlock_commit(rdev, ring);
  1400. return 0;
  1401. }
  1402. int evergreen_cp_resume(struct radeon_device *rdev)
  1403. {
  1404. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1405. u32 tmp;
  1406. u32 rb_bufsz;
  1407. int r;
  1408. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1409. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1410. SOFT_RESET_PA |
  1411. SOFT_RESET_SH |
  1412. SOFT_RESET_VGT |
  1413. SOFT_RESET_SPI |
  1414. SOFT_RESET_SX));
  1415. RREG32(GRBM_SOFT_RESET);
  1416. mdelay(15);
  1417. WREG32(GRBM_SOFT_RESET, 0);
  1418. RREG32(GRBM_SOFT_RESET);
  1419. /* Set ring buffer size */
  1420. rb_bufsz = drm_order(ring->ring_size / 8);
  1421. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1422. #ifdef __BIG_ENDIAN
  1423. tmp |= BUF_SWAP_32BIT;
  1424. #endif
  1425. WREG32(CP_RB_CNTL, tmp);
  1426. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1427. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1428. /* Set the write pointer delay */
  1429. WREG32(CP_RB_WPTR_DELAY, 0);
  1430. /* Initialize the ring buffer's read and write pointers */
  1431. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1432. WREG32(CP_RB_RPTR_WR, 0);
  1433. ring->wptr = 0;
  1434. WREG32(CP_RB_WPTR, ring->wptr);
  1435. /* set the wb address wether it's enabled or not */
  1436. WREG32(CP_RB_RPTR_ADDR,
  1437. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  1438. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1439. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1440. if (rdev->wb.enabled)
  1441. WREG32(SCRATCH_UMSK, 0xff);
  1442. else {
  1443. tmp |= RB_NO_UPDATE;
  1444. WREG32(SCRATCH_UMSK, 0);
  1445. }
  1446. mdelay(1);
  1447. WREG32(CP_RB_CNTL, tmp);
  1448. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  1449. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1450. ring->rptr = RREG32(CP_RB_RPTR);
  1451. evergreen_cp_start(rdev);
  1452. ring->ready = true;
  1453. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  1454. if (r) {
  1455. ring->ready = false;
  1456. return r;
  1457. }
  1458. return 0;
  1459. }
  1460. /*
  1461. * Core functions
  1462. */
  1463. static void evergreen_gpu_init(struct radeon_device *rdev)
  1464. {
  1465. u32 gb_addr_config;
  1466. u32 mc_shared_chmap, mc_arb_ramcfg;
  1467. u32 sx_debug_1;
  1468. u32 smx_dc_ctl0;
  1469. u32 sq_config;
  1470. u32 sq_lds_resource_mgmt;
  1471. u32 sq_gpr_resource_mgmt_1;
  1472. u32 sq_gpr_resource_mgmt_2;
  1473. u32 sq_gpr_resource_mgmt_3;
  1474. u32 sq_thread_resource_mgmt;
  1475. u32 sq_thread_resource_mgmt_2;
  1476. u32 sq_stack_resource_mgmt_1;
  1477. u32 sq_stack_resource_mgmt_2;
  1478. u32 sq_stack_resource_mgmt_3;
  1479. u32 vgt_cache_invalidation;
  1480. u32 hdp_host_path_cntl, tmp;
  1481. u32 disabled_rb_mask;
  1482. int i, j, num_shader_engines, ps_thread_count;
  1483. switch (rdev->family) {
  1484. case CHIP_CYPRESS:
  1485. case CHIP_HEMLOCK:
  1486. rdev->config.evergreen.num_ses = 2;
  1487. rdev->config.evergreen.max_pipes = 4;
  1488. rdev->config.evergreen.max_tile_pipes = 8;
  1489. rdev->config.evergreen.max_simds = 10;
  1490. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1491. rdev->config.evergreen.max_gprs = 256;
  1492. rdev->config.evergreen.max_threads = 248;
  1493. rdev->config.evergreen.max_gs_threads = 32;
  1494. rdev->config.evergreen.max_stack_entries = 512;
  1495. rdev->config.evergreen.sx_num_of_sets = 4;
  1496. rdev->config.evergreen.sx_max_export_size = 256;
  1497. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1498. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1499. rdev->config.evergreen.max_hw_contexts = 8;
  1500. rdev->config.evergreen.sq_num_cf_insts = 2;
  1501. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1502. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1503. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1504. gb_addr_config = CYPRESS_GB_ADDR_CONFIG_GOLDEN;
  1505. break;
  1506. case CHIP_JUNIPER:
  1507. rdev->config.evergreen.num_ses = 1;
  1508. rdev->config.evergreen.max_pipes = 4;
  1509. rdev->config.evergreen.max_tile_pipes = 4;
  1510. rdev->config.evergreen.max_simds = 10;
  1511. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1512. rdev->config.evergreen.max_gprs = 256;
  1513. rdev->config.evergreen.max_threads = 248;
  1514. rdev->config.evergreen.max_gs_threads = 32;
  1515. rdev->config.evergreen.max_stack_entries = 512;
  1516. rdev->config.evergreen.sx_num_of_sets = 4;
  1517. rdev->config.evergreen.sx_max_export_size = 256;
  1518. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1519. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1520. rdev->config.evergreen.max_hw_contexts = 8;
  1521. rdev->config.evergreen.sq_num_cf_insts = 2;
  1522. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1523. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1524. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1525. gb_addr_config = JUNIPER_GB_ADDR_CONFIG_GOLDEN;
  1526. break;
  1527. case CHIP_REDWOOD:
  1528. rdev->config.evergreen.num_ses = 1;
  1529. rdev->config.evergreen.max_pipes = 4;
  1530. rdev->config.evergreen.max_tile_pipes = 4;
  1531. rdev->config.evergreen.max_simds = 5;
  1532. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1533. rdev->config.evergreen.max_gprs = 256;
  1534. rdev->config.evergreen.max_threads = 248;
  1535. rdev->config.evergreen.max_gs_threads = 32;
  1536. rdev->config.evergreen.max_stack_entries = 256;
  1537. rdev->config.evergreen.sx_num_of_sets = 4;
  1538. rdev->config.evergreen.sx_max_export_size = 256;
  1539. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1540. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1541. rdev->config.evergreen.max_hw_contexts = 8;
  1542. rdev->config.evergreen.sq_num_cf_insts = 2;
  1543. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1544. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1545. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1546. gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
  1547. break;
  1548. case CHIP_CEDAR:
  1549. default:
  1550. rdev->config.evergreen.num_ses = 1;
  1551. rdev->config.evergreen.max_pipes = 2;
  1552. rdev->config.evergreen.max_tile_pipes = 2;
  1553. rdev->config.evergreen.max_simds = 2;
  1554. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1555. rdev->config.evergreen.max_gprs = 256;
  1556. rdev->config.evergreen.max_threads = 192;
  1557. rdev->config.evergreen.max_gs_threads = 16;
  1558. rdev->config.evergreen.max_stack_entries = 256;
  1559. rdev->config.evergreen.sx_num_of_sets = 4;
  1560. rdev->config.evergreen.sx_max_export_size = 128;
  1561. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1562. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1563. rdev->config.evergreen.max_hw_contexts = 4;
  1564. rdev->config.evergreen.sq_num_cf_insts = 1;
  1565. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1566. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1567. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1568. gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
  1569. break;
  1570. case CHIP_PALM:
  1571. rdev->config.evergreen.num_ses = 1;
  1572. rdev->config.evergreen.max_pipes = 2;
  1573. rdev->config.evergreen.max_tile_pipes = 2;
  1574. rdev->config.evergreen.max_simds = 2;
  1575. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1576. rdev->config.evergreen.max_gprs = 256;
  1577. rdev->config.evergreen.max_threads = 192;
  1578. rdev->config.evergreen.max_gs_threads = 16;
  1579. rdev->config.evergreen.max_stack_entries = 256;
  1580. rdev->config.evergreen.sx_num_of_sets = 4;
  1581. rdev->config.evergreen.sx_max_export_size = 128;
  1582. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1583. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1584. rdev->config.evergreen.max_hw_contexts = 4;
  1585. rdev->config.evergreen.sq_num_cf_insts = 1;
  1586. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1587. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1588. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1589. gb_addr_config = CEDAR_GB_ADDR_CONFIG_GOLDEN;
  1590. break;
  1591. case CHIP_SUMO:
  1592. rdev->config.evergreen.num_ses = 1;
  1593. rdev->config.evergreen.max_pipes = 4;
  1594. rdev->config.evergreen.max_tile_pipes = 2;
  1595. if (rdev->pdev->device == 0x9648)
  1596. rdev->config.evergreen.max_simds = 3;
  1597. else if ((rdev->pdev->device == 0x9647) ||
  1598. (rdev->pdev->device == 0x964a))
  1599. rdev->config.evergreen.max_simds = 4;
  1600. else
  1601. rdev->config.evergreen.max_simds = 5;
  1602. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1603. rdev->config.evergreen.max_gprs = 256;
  1604. rdev->config.evergreen.max_threads = 248;
  1605. rdev->config.evergreen.max_gs_threads = 32;
  1606. rdev->config.evergreen.max_stack_entries = 256;
  1607. rdev->config.evergreen.sx_num_of_sets = 4;
  1608. rdev->config.evergreen.sx_max_export_size = 256;
  1609. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1610. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1611. rdev->config.evergreen.max_hw_contexts = 8;
  1612. rdev->config.evergreen.sq_num_cf_insts = 2;
  1613. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1614. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1615. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1616. gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
  1617. break;
  1618. case CHIP_SUMO2:
  1619. rdev->config.evergreen.num_ses = 1;
  1620. rdev->config.evergreen.max_pipes = 4;
  1621. rdev->config.evergreen.max_tile_pipes = 4;
  1622. rdev->config.evergreen.max_simds = 2;
  1623. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1624. rdev->config.evergreen.max_gprs = 256;
  1625. rdev->config.evergreen.max_threads = 248;
  1626. rdev->config.evergreen.max_gs_threads = 32;
  1627. rdev->config.evergreen.max_stack_entries = 512;
  1628. rdev->config.evergreen.sx_num_of_sets = 4;
  1629. rdev->config.evergreen.sx_max_export_size = 256;
  1630. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1631. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1632. rdev->config.evergreen.max_hw_contexts = 8;
  1633. rdev->config.evergreen.sq_num_cf_insts = 2;
  1634. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1635. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1636. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1637. gb_addr_config = REDWOOD_GB_ADDR_CONFIG_GOLDEN;
  1638. break;
  1639. case CHIP_BARTS:
  1640. rdev->config.evergreen.num_ses = 2;
  1641. rdev->config.evergreen.max_pipes = 4;
  1642. rdev->config.evergreen.max_tile_pipes = 8;
  1643. rdev->config.evergreen.max_simds = 7;
  1644. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  1645. rdev->config.evergreen.max_gprs = 256;
  1646. rdev->config.evergreen.max_threads = 248;
  1647. rdev->config.evergreen.max_gs_threads = 32;
  1648. rdev->config.evergreen.max_stack_entries = 512;
  1649. rdev->config.evergreen.sx_num_of_sets = 4;
  1650. rdev->config.evergreen.sx_max_export_size = 256;
  1651. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1652. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1653. rdev->config.evergreen.max_hw_contexts = 8;
  1654. rdev->config.evergreen.sq_num_cf_insts = 2;
  1655. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1656. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1657. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1658. gb_addr_config = BARTS_GB_ADDR_CONFIG_GOLDEN;
  1659. break;
  1660. case CHIP_TURKS:
  1661. rdev->config.evergreen.num_ses = 1;
  1662. rdev->config.evergreen.max_pipes = 4;
  1663. rdev->config.evergreen.max_tile_pipes = 4;
  1664. rdev->config.evergreen.max_simds = 6;
  1665. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  1666. rdev->config.evergreen.max_gprs = 256;
  1667. rdev->config.evergreen.max_threads = 248;
  1668. rdev->config.evergreen.max_gs_threads = 32;
  1669. rdev->config.evergreen.max_stack_entries = 256;
  1670. rdev->config.evergreen.sx_num_of_sets = 4;
  1671. rdev->config.evergreen.sx_max_export_size = 256;
  1672. rdev->config.evergreen.sx_max_export_pos_size = 64;
  1673. rdev->config.evergreen.sx_max_export_smx_size = 192;
  1674. rdev->config.evergreen.max_hw_contexts = 8;
  1675. rdev->config.evergreen.sq_num_cf_insts = 2;
  1676. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  1677. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1678. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1679. gb_addr_config = TURKS_GB_ADDR_CONFIG_GOLDEN;
  1680. break;
  1681. case CHIP_CAICOS:
  1682. rdev->config.evergreen.num_ses = 1;
  1683. rdev->config.evergreen.max_pipes = 4;
  1684. rdev->config.evergreen.max_tile_pipes = 2;
  1685. rdev->config.evergreen.max_simds = 2;
  1686. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  1687. rdev->config.evergreen.max_gprs = 256;
  1688. rdev->config.evergreen.max_threads = 192;
  1689. rdev->config.evergreen.max_gs_threads = 16;
  1690. rdev->config.evergreen.max_stack_entries = 256;
  1691. rdev->config.evergreen.sx_num_of_sets = 4;
  1692. rdev->config.evergreen.sx_max_export_size = 128;
  1693. rdev->config.evergreen.sx_max_export_pos_size = 32;
  1694. rdev->config.evergreen.sx_max_export_smx_size = 96;
  1695. rdev->config.evergreen.max_hw_contexts = 4;
  1696. rdev->config.evergreen.sq_num_cf_insts = 1;
  1697. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  1698. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  1699. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  1700. gb_addr_config = CAICOS_GB_ADDR_CONFIG_GOLDEN;
  1701. break;
  1702. }
  1703. /* Initialize HDP */
  1704. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1705. WREG32((0x2c14 + j), 0x00000000);
  1706. WREG32((0x2c18 + j), 0x00000000);
  1707. WREG32((0x2c1c + j), 0x00000000);
  1708. WREG32((0x2c20 + j), 0x00000000);
  1709. WREG32((0x2c24 + j), 0x00000000);
  1710. }
  1711. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1712. evergreen_fix_pci_max_read_req_size(rdev);
  1713. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1714. if ((rdev->family == CHIP_PALM) ||
  1715. (rdev->family == CHIP_SUMO) ||
  1716. (rdev->family == CHIP_SUMO2))
  1717. mc_arb_ramcfg = RREG32(FUS_MC_ARB_RAMCFG);
  1718. else
  1719. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1720. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1721. * not have bank info, so create a custom tiling dword.
  1722. * bits 3:0 num_pipes
  1723. * bits 7:4 num_banks
  1724. * bits 11:8 group_size
  1725. * bits 15:12 row_size
  1726. */
  1727. rdev->config.evergreen.tile_config = 0;
  1728. switch (rdev->config.evergreen.max_tile_pipes) {
  1729. case 1:
  1730. default:
  1731. rdev->config.evergreen.tile_config |= (0 << 0);
  1732. break;
  1733. case 2:
  1734. rdev->config.evergreen.tile_config |= (1 << 0);
  1735. break;
  1736. case 4:
  1737. rdev->config.evergreen.tile_config |= (2 << 0);
  1738. break;
  1739. case 8:
  1740. rdev->config.evergreen.tile_config |= (3 << 0);
  1741. break;
  1742. }
  1743. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  1744. if (rdev->flags & RADEON_IS_IGP)
  1745. rdev->config.evergreen.tile_config |= 1 << 4;
  1746. else {
  1747. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  1748. case 0: /* four banks */
  1749. rdev->config.evergreen.tile_config |= 0 << 4;
  1750. break;
  1751. case 1: /* eight banks */
  1752. rdev->config.evergreen.tile_config |= 1 << 4;
  1753. break;
  1754. case 2: /* sixteen banks */
  1755. default:
  1756. rdev->config.evergreen.tile_config |= 2 << 4;
  1757. break;
  1758. }
  1759. }
  1760. rdev->config.evergreen.tile_config |= 0 << 8;
  1761. rdev->config.evergreen.tile_config |=
  1762. ((gb_addr_config & 0x30000000) >> 28) << 12;
  1763. num_shader_engines = (gb_addr_config & NUM_SHADER_ENGINES(3) >> 12) + 1;
  1764. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK)) {
  1765. u32 efuse_straps_4;
  1766. u32 efuse_straps_3;
  1767. WREG32(RCU_IND_INDEX, 0x204);
  1768. efuse_straps_4 = RREG32(RCU_IND_DATA);
  1769. WREG32(RCU_IND_INDEX, 0x203);
  1770. efuse_straps_3 = RREG32(RCU_IND_DATA);
  1771. tmp = (((efuse_straps_4 & 0xf) << 4) |
  1772. ((efuse_straps_3 & 0xf0000000) >> 28));
  1773. } else {
  1774. tmp = 0;
  1775. for (i = (rdev->config.evergreen.num_ses - 1); i >= 0; i--) {
  1776. u32 rb_disable_bitmap;
  1777. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  1778. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  1779. rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
  1780. tmp <<= 4;
  1781. tmp |= rb_disable_bitmap;
  1782. }
  1783. }
  1784. /* enabled rb are just the one not disabled :) */
  1785. disabled_rb_mask = tmp;
  1786. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  1787. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  1788. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1789. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1790. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1791. tmp = gb_addr_config & NUM_PIPES_MASK;
  1792. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.evergreen.max_backends,
  1793. EVERGREEN_MAX_BACKENDS, disabled_rb_mask);
  1794. WREG32(GB_BACKEND_MAP, tmp);
  1795. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1796. WREG32(CGTS_TCC_DISABLE, 0);
  1797. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1798. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1799. /* set HW defaults for 3D engine */
  1800. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1801. ROQ_IB2_START(0x2b)));
  1802. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1803. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1804. SYNC_GRADIENT |
  1805. SYNC_WALKER |
  1806. SYNC_ALIGNER));
  1807. sx_debug_1 = RREG32(SX_DEBUG_1);
  1808. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1809. WREG32(SX_DEBUG_1, sx_debug_1);
  1810. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1811. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1812. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1813. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1814. if (rdev->family <= CHIP_SUMO2)
  1815. WREG32(SMX_SAR_CTL0, 0x00010000);
  1816. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1817. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1818. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1819. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1820. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1821. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1822. WREG32(VGT_NUM_INSTANCES, 1);
  1823. WREG32(SPI_CONFIG_CNTL, 0);
  1824. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1825. WREG32(CP_PERFMON_CNTL, 0);
  1826. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1827. FETCH_FIFO_HIWATER(0x4) |
  1828. DONE_FIFO_HIWATER(0xe0) |
  1829. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1830. sq_config = RREG32(SQ_CONFIG);
  1831. sq_config &= ~(PS_PRIO(3) |
  1832. VS_PRIO(3) |
  1833. GS_PRIO(3) |
  1834. ES_PRIO(3));
  1835. sq_config |= (VC_ENABLE |
  1836. EXPORT_SRC_C |
  1837. PS_PRIO(0) |
  1838. VS_PRIO(1) |
  1839. GS_PRIO(2) |
  1840. ES_PRIO(3));
  1841. switch (rdev->family) {
  1842. case CHIP_CEDAR:
  1843. case CHIP_PALM:
  1844. case CHIP_SUMO:
  1845. case CHIP_SUMO2:
  1846. case CHIP_CAICOS:
  1847. /* no vertex cache */
  1848. sq_config &= ~VC_ENABLE;
  1849. break;
  1850. default:
  1851. break;
  1852. }
  1853. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1854. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1855. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1856. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1857. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1858. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1859. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1860. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1861. switch (rdev->family) {
  1862. case CHIP_CEDAR:
  1863. case CHIP_PALM:
  1864. case CHIP_SUMO:
  1865. case CHIP_SUMO2:
  1866. ps_thread_count = 96;
  1867. break;
  1868. default:
  1869. ps_thread_count = 128;
  1870. break;
  1871. }
  1872. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1873. sq_thread_resource_mgmt |= NUM_VS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1874. sq_thread_resource_mgmt |= NUM_GS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1875. sq_thread_resource_mgmt |= NUM_ES_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1876. sq_thread_resource_mgmt_2 = NUM_HS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1877. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS((((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8);
  1878. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1879. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1880. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1881. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1882. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1883. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1884. WREG32(SQ_CONFIG, sq_config);
  1885. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1886. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1887. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1888. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1889. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1890. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1891. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1892. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1893. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1894. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1895. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1896. FORCE_EOV_MAX_REZ_CNT(255)));
  1897. switch (rdev->family) {
  1898. case CHIP_CEDAR:
  1899. case CHIP_PALM:
  1900. case CHIP_SUMO:
  1901. case CHIP_SUMO2:
  1902. case CHIP_CAICOS:
  1903. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1904. break;
  1905. default:
  1906. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1907. break;
  1908. }
  1909. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1910. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1911. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1912. WREG32(PA_SU_LINE_STIPPLE_VALUE, 0);
  1913. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1914. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, 14);
  1915. WREG32(VGT_OUT_DEALLOC_CNTL, 16);
  1916. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1917. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1918. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1919. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1920. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1921. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1922. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1923. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1924. /* clear render buffer base addresses */
  1925. WREG32(CB_COLOR0_BASE, 0);
  1926. WREG32(CB_COLOR1_BASE, 0);
  1927. WREG32(CB_COLOR2_BASE, 0);
  1928. WREG32(CB_COLOR3_BASE, 0);
  1929. WREG32(CB_COLOR4_BASE, 0);
  1930. WREG32(CB_COLOR5_BASE, 0);
  1931. WREG32(CB_COLOR6_BASE, 0);
  1932. WREG32(CB_COLOR7_BASE, 0);
  1933. WREG32(CB_COLOR8_BASE, 0);
  1934. WREG32(CB_COLOR9_BASE, 0);
  1935. WREG32(CB_COLOR10_BASE, 0);
  1936. WREG32(CB_COLOR11_BASE, 0);
  1937. /* set the shader const cache sizes to 0 */
  1938. for (i = SQ_ALU_CONST_BUFFER_SIZE_PS_0; i < 0x28200; i += 4)
  1939. WREG32(i, 0);
  1940. for (i = SQ_ALU_CONST_BUFFER_SIZE_HS_0; i < 0x29000; i += 4)
  1941. WREG32(i, 0);
  1942. tmp = RREG32(HDP_MISC_CNTL);
  1943. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1944. WREG32(HDP_MISC_CNTL, tmp);
  1945. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1946. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1947. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1948. udelay(50);
  1949. }
  1950. int evergreen_mc_init(struct radeon_device *rdev)
  1951. {
  1952. u32 tmp;
  1953. int chansize, numchan;
  1954. /* Get VRAM informations */
  1955. rdev->mc.vram_is_ddr = true;
  1956. if ((rdev->family == CHIP_PALM) ||
  1957. (rdev->family == CHIP_SUMO) ||
  1958. (rdev->family == CHIP_SUMO2))
  1959. tmp = RREG32(FUS_MC_ARB_RAMCFG);
  1960. else
  1961. tmp = RREG32(MC_ARB_RAMCFG);
  1962. if (tmp & CHANSIZE_OVERRIDE) {
  1963. chansize = 16;
  1964. } else if (tmp & CHANSIZE_MASK) {
  1965. chansize = 64;
  1966. } else {
  1967. chansize = 32;
  1968. }
  1969. tmp = RREG32(MC_SHARED_CHMAP);
  1970. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1971. case 0:
  1972. default:
  1973. numchan = 1;
  1974. break;
  1975. case 1:
  1976. numchan = 2;
  1977. break;
  1978. case 2:
  1979. numchan = 4;
  1980. break;
  1981. case 3:
  1982. numchan = 8;
  1983. break;
  1984. }
  1985. rdev->mc.vram_width = numchan * chansize;
  1986. /* Could aper size report 0 ? */
  1987. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1988. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1989. /* Setup GPU memory space */
  1990. if ((rdev->family == CHIP_PALM) ||
  1991. (rdev->family == CHIP_SUMO) ||
  1992. (rdev->family == CHIP_SUMO2)) {
  1993. /* size in bytes on fusion */
  1994. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1995. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1996. } else {
  1997. /* size in MB on evergreen/cayman/tn */
  1998. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1999. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2000. }
  2001. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2002. r700_vram_gtt_location(rdev, &rdev->mc);
  2003. radeon_update_bandwidth_info(rdev);
  2004. return 0;
  2005. }
  2006. bool evergreen_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2007. {
  2008. u32 srbm_status;
  2009. u32 grbm_status;
  2010. u32 grbm_status_se0, grbm_status_se1;
  2011. srbm_status = RREG32(SRBM_STATUS);
  2012. grbm_status = RREG32(GRBM_STATUS);
  2013. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  2014. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  2015. if (!(grbm_status & GUI_ACTIVE)) {
  2016. radeon_ring_lockup_update(ring);
  2017. return false;
  2018. }
  2019. /* force CP activities */
  2020. radeon_ring_force_activity(rdev, ring);
  2021. return radeon_ring_test_lockup(rdev, ring);
  2022. }
  2023. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  2024. {
  2025. struct evergreen_mc_save save;
  2026. u32 grbm_reset = 0;
  2027. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  2028. return 0;
  2029. dev_info(rdev->dev, "GPU softreset \n");
  2030. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2031. RREG32(GRBM_STATUS));
  2032. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2033. RREG32(GRBM_STATUS_SE0));
  2034. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2035. RREG32(GRBM_STATUS_SE1));
  2036. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2037. RREG32(SRBM_STATUS));
  2038. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  2039. RREG32(CP_STALLED_STAT1));
  2040. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  2041. RREG32(CP_STALLED_STAT2));
  2042. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  2043. RREG32(CP_BUSY_STAT));
  2044. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  2045. RREG32(CP_STAT));
  2046. evergreen_mc_stop(rdev, &save);
  2047. if (evergreen_mc_wait_for_idle(rdev)) {
  2048. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2049. }
  2050. /* Disable CP parsing/prefetching */
  2051. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  2052. /* reset all the gfx blocks */
  2053. grbm_reset = (SOFT_RESET_CP |
  2054. SOFT_RESET_CB |
  2055. SOFT_RESET_DB |
  2056. SOFT_RESET_PA |
  2057. SOFT_RESET_SC |
  2058. SOFT_RESET_SPI |
  2059. SOFT_RESET_SH |
  2060. SOFT_RESET_SX |
  2061. SOFT_RESET_TC |
  2062. SOFT_RESET_TA |
  2063. SOFT_RESET_VC |
  2064. SOFT_RESET_VGT);
  2065. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2066. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2067. (void)RREG32(GRBM_SOFT_RESET);
  2068. udelay(50);
  2069. WREG32(GRBM_SOFT_RESET, 0);
  2070. (void)RREG32(GRBM_SOFT_RESET);
  2071. /* Wait a little for things to settle down */
  2072. udelay(50);
  2073. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2074. RREG32(GRBM_STATUS));
  2075. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2076. RREG32(GRBM_STATUS_SE0));
  2077. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2078. RREG32(GRBM_STATUS_SE1));
  2079. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2080. RREG32(SRBM_STATUS));
  2081. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  2082. RREG32(CP_STALLED_STAT1));
  2083. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  2084. RREG32(CP_STALLED_STAT2));
  2085. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  2086. RREG32(CP_BUSY_STAT));
  2087. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  2088. RREG32(CP_STAT));
  2089. evergreen_mc_resume(rdev, &save);
  2090. return 0;
  2091. }
  2092. int evergreen_asic_reset(struct radeon_device *rdev)
  2093. {
  2094. return evergreen_gpu_soft_reset(rdev);
  2095. }
  2096. /* Interrupts */
  2097. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  2098. {
  2099. switch (crtc) {
  2100. case 0:
  2101. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2102. case 1:
  2103. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2104. case 2:
  2105. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2106. case 3:
  2107. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2108. case 4:
  2109. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2110. case 5:
  2111. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2112. default:
  2113. return 0;
  2114. }
  2115. }
  2116. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  2117. {
  2118. u32 tmp;
  2119. if (rdev->family >= CHIP_CAYMAN) {
  2120. cayman_cp_int_cntl_setup(rdev, 0,
  2121. CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2122. cayman_cp_int_cntl_setup(rdev, 1, 0);
  2123. cayman_cp_int_cntl_setup(rdev, 2, 0);
  2124. } else
  2125. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2126. WREG32(GRBM_INT_CNTL, 0);
  2127. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2128. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2129. if (rdev->num_crtc >= 4) {
  2130. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2131. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2132. }
  2133. if (rdev->num_crtc >= 6) {
  2134. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2135. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2136. }
  2137. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2138. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2139. if (rdev->num_crtc >= 4) {
  2140. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2141. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2142. }
  2143. if (rdev->num_crtc >= 6) {
  2144. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2145. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2146. }
  2147. /* only one DAC on DCE6 */
  2148. if (!ASIC_IS_DCE6(rdev))
  2149. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2150. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2151. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2152. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2153. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2154. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2155. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2156. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2157. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2158. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2159. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2160. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2161. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2162. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2163. }
  2164. int evergreen_irq_set(struct radeon_device *rdev)
  2165. {
  2166. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2167. u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
  2168. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2169. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2170. u32 grbm_int_cntl = 0;
  2171. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2172. u32 afmt1 = 0, afmt2 = 0, afmt3 = 0, afmt4 = 0, afmt5 = 0, afmt6 = 0;
  2173. if (!rdev->irq.installed) {
  2174. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2175. return -EINVAL;
  2176. }
  2177. /* don't enable anything if the ih is disabled */
  2178. if (!rdev->ih.enabled) {
  2179. r600_disable_interrupts(rdev);
  2180. /* force the active interrupt state to all disabled */
  2181. evergreen_disable_interrupt_state(rdev);
  2182. return 0;
  2183. }
  2184. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2185. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2186. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2187. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2188. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2189. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2190. afmt1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2191. afmt2 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2192. afmt3 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2193. afmt4 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2194. afmt5 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2195. afmt6 = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  2196. if (rdev->family >= CHIP_CAYMAN) {
  2197. /* enable CP interrupts on all rings */
  2198. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  2199. DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
  2200. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2201. }
  2202. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  2203. DRM_DEBUG("evergreen_irq_set: sw int cp1\n");
  2204. cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
  2205. }
  2206. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  2207. DRM_DEBUG("evergreen_irq_set: sw int cp2\n");
  2208. cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
  2209. }
  2210. } else {
  2211. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  2212. DRM_DEBUG("evergreen_irq_set: sw int gfx\n");
  2213. cp_int_cntl |= RB_INT_ENABLE;
  2214. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2215. }
  2216. }
  2217. if (rdev->irq.crtc_vblank_int[0] ||
  2218. atomic_read(&rdev->irq.pflip[0])) {
  2219. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  2220. crtc1 |= VBLANK_INT_MASK;
  2221. }
  2222. if (rdev->irq.crtc_vblank_int[1] ||
  2223. atomic_read(&rdev->irq.pflip[1])) {
  2224. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  2225. crtc2 |= VBLANK_INT_MASK;
  2226. }
  2227. if (rdev->irq.crtc_vblank_int[2] ||
  2228. atomic_read(&rdev->irq.pflip[2])) {
  2229. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  2230. crtc3 |= VBLANK_INT_MASK;
  2231. }
  2232. if (rdev->irq.crtc_vblank_int[3] ||
  2233. atomic_read(&rdev->irq.pflip[3])) {
  2234. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  2235. crtc4 |= VBLANK_INT_MASK;
  2236. }
  2237. if (rdev->irq.crtc_vblank_int[4] ||
  2238. atomic_read(&rdev->irq.pflip[4])) {
  2239. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  2240. crtc5 |= VBLANK_INT_MASK;
  2241. }
  2242. if (rdev->irq.crtc_vblank_int[5] ||
  2243. atomic_read(&rdev->irq.pflip[5])) {
  2244. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  2245. crtc6 |= VBLANK_INT_MASK;
  2246. }
  2247. if (rdev->irq.hpd[0]) {
  2248. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  2249. hpd1 |= DC_HPDx_INT_EN;
  2250. }
  2251. if (rdev->irq.hpd[1]) {
  2252. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  2253. hpd2 |= DC_HPDx_INT_EN;
  2254. }
  2255. if (rdev->irq.hpd[2]) {
  2256. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  2257. hpd3 |= DC_HPDx_INT_EN;
  2258. }
  2259. if (rdev->irq.hpd[3]) {
  2260. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  2261. hpd4 |= DC_HPDx_INT_EN;
  2262. }
  2263. if (rdev->irq.hpd[4]) {
  2264. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  2265. hpd5 |= DC_HPDx_INT_EN;
  2266. }
  2267. if (rdev->irq.hpd[5]) {
  2268. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  2269. hpd6 |= DC_HPDx_INT_EN;
  2270. }
  2271. if (rdev->irq.afmt[0]) {
  2272. DRM_DEBUG("evergreen_irq_set: hdmi 0\n");
  2273. afmt1 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2274. }
  2275. if (rdev->irq.afmt[1]) {
  2276. DRM_DEBUG("evergreen_irq_set: hdmi 1\n");
  2277. afmt2 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2278. }
  2279. if (rdev->irq.afmt[2]) {
  2280. DRM_DEBUG("evergreen_irq_set: hdmi 2\n");
  2281. afmt3 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2282. }
  2283. if (rdev->irq.afmt[3]) {
  2284. DRM_DEBUG("evergreen_irq_set: hdmi 3\n");
  2285. afmt4 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2286. }
  2287. if (rdev->irq.afmt[4]) {
  2288. DRM_DEBUG("evergreen_irq_set: hdmi 4\n");
  2289. afmt5 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2290. }
  2291. if (rdev->irq.afmt[5]) {
  2292. DRM_DEBUG("evergreen_irq_set: hdmi 5\n");
  2293. afmt6 |= AFMT_AZ_FORMAT_WTRIG_MASK;
  2294. }
  2295. if (rdev->irq.gui_idle) {
  2296. DRM_DEBUG("gui idle\n");
  2297. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  2298. }
  2299. if (rdev->family >= CHIP_CAYMAN) {
  2300. cayman_cp_int_cntl_setup(rdev, 0, cp_int_cntl);
  2301. cayman_cp_int_cntl_setup(rdev, 1, cp_int_cntl1);
  2302. cayman_cp_int_cntl_setup(rdev, 2, cp_int_cntl2);
  2303. } else
  2304. WREG32(CP_INT_CNTL, cp_int_cntl);
  2305. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  2306. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  2307. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  2308. if (rdev->num_crtc >= 4) {
  2309. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  2310. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  2311. }
  2312. if (rdev->num_crtc >= 6) {
  2313. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  2314. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  2315. }
  2316. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  2317. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  2318. if (rdev->num_crtc >= 4) {
  2319. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  2320. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  2321. }
  2322. if (rdev->num_crtc >= 6) {
  2323. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  2324. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  2325. }
  2326. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2327. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2328. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2329. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2330. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2331. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2332. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, afmt1);
  2333. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, afmt2);
  2334. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, afmt3);
  2335. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, afmt4);
  2336. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, afmt5);
  2337. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, afmt6);
  2338. return 0;
  2339. }
  2340. static void evergreen_irq_ack(struct radeon_device *rdev)
  2341. {
  2342. u32 tmp;
  2343. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2344. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2345. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  2346. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  2347. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  2348. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  2349. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2350. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2351. if (rdev->num_crtc >= 4) {
  2352. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2353. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2354. }
  2355. if (rdev->num_crtc >= 6) {
  2356. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2357. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2358. }
  2359. rdev->irq.stat_regs.evergreen.afmt_status1 = RREG32(AFMT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2360. rdev->irq.stat_regs.evergreen.afmt_status2 = RREG32(AFMT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2361. rdev->irq.stat_regs.evergreen.afmt_status3 = RREG32(AFMT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2362. rdev->irq.stat_regs.evergreen.afmt_status4 = RREG32(AFMT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2363. rdev->irq.stat_regs.evergreen.afmt_status5 = RREG32(AFMT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2364. rdev->irq.stat_regs.evergreen.afmt_status6 = RREG32(AFMT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2365. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  2366. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2367. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  2368. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2369. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  2370. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  2371. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  2372. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  2373. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  2374. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  2375. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  2376. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  2377. if (rdev->num_crtc >= 4) {
  2378. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  2379. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2380. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  2381. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2382. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  2383. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  2384. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  2385. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  2386. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  2387. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  2388. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  2389. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  2390. }
  2391. if (rdev->num_crtc >= 6) {
  2392. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  2393. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2394. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  2395. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  2396. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  2397. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  2398. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  2399. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  2400. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  2401. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  2402. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  2403. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  2404. }
  2405. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2406. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2407. tmp |= DC_HPDx_INT_ACK;
  2408. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2409. }
  2410. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2411. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2412. tmp |= DC_HPDx_INT_ACK;
  2413. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2414. }
  2415. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2416. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2417. tmp |= DC_HPDx_INT_ACK;
  2418. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2419. }
  2420. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2421. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2422. tmp |= DC_HPDx_INT_ACK;
  2423. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2424. }
  2425. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2426. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2427. tmp |= DC_HPDx_INT_ACK;
  2428. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2429. }
  2430. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2431. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2432. tmp |= DC_HPDx_INT_ACK;
  2433. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2434. }
  2435. if (rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG) {
  2436. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  2437. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2438. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, tmp);
  2439. }
  2440. if (rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG) {
  2441. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  2442. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2443. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, tmp);
  2444. }
  2445. if (rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG) {
  2446. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  2447. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2448. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, tmp);
  2449. }
  2450. if (rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG) {
  2451. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  2452. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2453. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, tmp);
  2454. }
  2455. if (rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG) {
  2456. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  2457. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2458. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, tmp);
  2459. }
  2460. if (rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG) {
  2461. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  2462. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  2463. WREG32(AFMT_AUDIO_PACKET_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, tmp);
  2464. }
  2465. }
  2466. void evergreen_irq_disable(struct radeon_device *rdev)
  2467. {
  2468. r600_disable_interrupts(rdev);
  2469. /* Wait and acknowledge irq */
  2470. mdelay(1);
  2471. evergreen_irq_ack(rdev);
  2472. evergreen_disable_interrupt_state(rdev);
  2473. }
  2474. void evergreen_irq_suspend(struct radeon_device *rdev)
  2475. {
  2476. evergreen_irq_disable(rdev);
  2477. r600_rlc_stop(rdev);
  2478. }
  2479. static u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  2480. {
  2481. u32 wptr, tmp;
  2482. if (rdev->wb.enabled)
  2483. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  2484. else
  2485. wptr = RREG32(IH_RB_WPTR);
  2486. if (wptr & RB_OVERFLOW) {
  2487. /* When a ring buffer overflow happen start parsing interrupt
  2488. * from the last not overwritten vector (wptr + 16). Hopefully
  2489. * this should allow us to catchup.
  2490. */
  2491. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2492. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2493. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2494. tmp = RREG32(IH_RB_CNTL);
  2495. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2496. WREG32(IH_RB_CNTL, tmp);
  2497. }
  2498. return (wptr & rdev->ih.ptr_mask);
  2499. }
  2500. int evergreen_irq_process(struct radeon_device *rdev)
  2501. {
  2502. u32 wptr;
  2503. u32 rptr;
  2504. u32 src_id, src_data;
  2505. u32 ring_index;
  2506. bool queue_hotplug = false;
  2507. bool queue_hdmi = false;
  2508. if (!rdev->ih.enabled || rdev->shutdown)
  2509. return IRQ_NONE;
  2510. wptr = evergreen_get_ih_wptr(rdev);
  2511. restart_ih:
  2512. /* is somebody else already processing irqs? */
  2513. if (atomic_xchg(&rdev->ih.lock, 1))
  2514. return IRQ_NONE;
  2515. rptr = rdev->ih.rptr;
  2516. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2517. /* Order reading of wptr vs. reading of IH ring data */
  2518. rmb();
  2519. /* display interrupts */
  2520. evergreen_irq_ack(rdev);
  2521. while (rptr != wptr) {
  2522. /* wptr/rptr are in bytes! */
  2523. ring_index = rptr / 4;
  2524. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  2525. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  2526. switch (src_id) {
  2527. case 1: /* D1 vblank/vline */
  2528. switch (src_data) {
  2529. case 0: /* D1 vblank */
  2530. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  2531. if (rdev->irq.crtc_vblank_int[0]) {
  2532. drm_handle_vblank(rdev->ddev, 0);
  2533. rdev->pm.vblank_sync = true;
  2534. wake_up(&rdev->irq.vblank_queue);
  2535. }
  2536. if (atomic_read(&rdev->irq.pflip[0]))
  2537. radeon_crtc_handle_flip(rdev, 0);
  2538. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2539. DRM_DEBUG("IH: D1 vblank\n");
  2540. }
  2541. break;
  2542. case 1: /* D1 vline */
  2543. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  2544. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2545. DRM_DEBUG("IH: D1 vline\n");
  2546. }
  2547. break;
  2548. default:
  2549. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2550. break;
  2551. }
  2552. break;
  2553. case 2: /* D2 vblank/vline */
  2554. switch (src_data) {
  2555. case 0: /* D2 vblank */
  2556. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  2557. if (rdev->irq.crtc_vblank_int[1]) {
  2558. drm_handle_vblank(rdev->ddev, 1);
  2559. rdev->pm.vblank_sync = true;
  2560. wake_up(&rdev->irq.vblank_queue);
  2561. }
  2562. if (atomic_read(&rdev->irq.pflip[1]))
  2563. radeon_crtc_handle_flip(rdev, 1);
  2564. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  2565. DRM_DEBUG("IH: D2 vblank\n");
  2566. }
  2567. break;
  2568. case 1: /* D2 vline */
  2569. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  2570. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  2571. DRM_DEBUG("IH: D2 vline\n");
  2572. }
  2573. break;
  2574. default:
  2575. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2576. break;
  2577. }
  2578. break;
  2579. case 3: /* D3 vblank/vline */
  2580. switch (src_data) {
  2581. case 0: /* D3 vblank */
  2582. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  2583. if (rdev->irq.crtc_vblank_int[2]) {
  2584. drm_handle_vblank(rdev->ddev, 2);
  2585. rdev->pm.vblank_sync = true;
  2586. wake_up(&rdev->irq.vblank_queue);
  2587. }
  2588. if (atomic_read(&rdev->irq.pflip[2]))
  2589. radeon_crtc_handle_flip(rdev, 2);
  2590. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  2591. DRM_DEBUG("IH: D3 vblank\n");
  2592. }
  2593. break;
  2594. case 1: /* D3 vline */
  2595. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  2596. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  2597. DRM_DEBUG("IH: D3 vline\n");
  2598. }
  2599. break;
  2600. default:
  2601. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2602. break;
  2603. }
  2604. break;
  2605. case 4: /* D4 vblank/vline */
  2606. switch (src_data) {
  2607. case 0: /* D4 vblank */
  2608. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  2609. if (rdev->irq.crtc_vblank_int[3]) {
  2610. drm_handle_vblank(rdev->ddev, 3);
  2611. rdev->pm.vblank_sync = true;
  2612. wake_up(&rdev->irq.vblank_queue);
  2613. }
  2614. if (atomic_read(&rdev->irq.pflip[3]))
  2615. radeon_crtc_handle_flip(rdev, 3);
  2616. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  2617. DRM_DEBUG("IH: D4 vblank\n");
  2618. }
  2619. break;
  2620. case 1: /* D4 vline */
  2621. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  2622. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  2623. DRM_DEBUG("IH: D4 vline\n");
  2624. }
  2625. break;
  2626. default:
  2627. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2628. break;
  2629. }
  2630. break;
  2631. case 5: /* D5 vblank/vline */
  2632. switch (src_data) {
  2633. case 0: /* D5 vblank */
  2634. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  2635. if (rdev->irq.crtc_vblank_int[4]) {
  2636. drm_handle_vblank(rdev->ddev, 4);
  2637. rdev->pm.vblank_sync = true;
  2638. wake_up(&rdev->irq.vblank_queue);
  2639. }
  2640. if (atomic_read(&rdev->irq.pflip[4]))
  2641. radeon_crtc_handle_flip(rdev, 4);
  2642. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  2643. DRM_DEBUG("IH: D5 vblank\n");
  2644. }
  2645. break;
  2646. case 1: /* D5 vline */
  2647. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  2648. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  2649. DRM_DEBUG("IH: D5 vline\n");
  2650. }
  2651. break;
  2652. default:
  2653. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2654. break;
  2655. }
  2656. break;
  2657. case 6: /* D6 vblank/vline */
  2658. switch (src_data) {
  2659. case 0: /* D6 vblank */
  2660. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  2661. if (rdev->irq.crtc_vblank_int[5]) {
  2662. drm_handle_vblank(rdev->ddev, 5);
  2663. rdev->pm.vblank_sync = true;
  2664. wake_up(&rdev->irq.vblank_queue);
  2665. }
  2666. if (atomic_read(&rdev->irq.pflip[5]))
  2667. radeon_crtc_handle_flip(rdev, 5);
  2668. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  2669. DRM_DEBUG("IH: D6 vblank\n");
  2670. }
  2671. break;
  2672. case 1: /* D6 vline */
  2673. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  2674. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  2675. DRM_DEBUG("IH: D6 vline\n");
  2676. }
  2677. break;
  2678. default:
  2679. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2680. break;
  2681. }
  2682. break;
  2683. case 42: /* HPD hotplug */
  2684. switch (src_data) {
  2685. case 0:
  2686. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  2687. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  2688. queue_hotplug = true;
  2689. DRM_DEBUG("IH: HPD1\n");
  2690. }
  2691. break;
  2692. case 1:
  2693. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  2694. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  2695. queue_hotplug = true;
  2696. DRM_DEBUG("IH: HPD2\n");
  2697. }
  2698. break;
  2699. case 2:
  2700. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  2701. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  2702. queue_hotplug = true;
  2703. DRM_DEBUG("IH: HPD3\n");
  2704. }
  2705. break;
  2706. case 3:
  2707. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  2708. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  2709. queue_hotplug = true;
  2710. DRM_DEBUG("IH: HPD4\n");
  2711. }
  2712. break;
  2713. case 4:
  2714. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  2715. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  2716. queue_hotplug = true;
  2717. DRM_DEBUG("IH: HPD5\n");
  2718. }
  2719. break;
  2720. case 5:
  2721. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  2722. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  2723. queue_hotplug = true;
  2724. DRM_DEBUG("IH: HPD6\n");
  2725. }
  2726. break;
  2727. default:
  2728. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2729. break;
  2730. }
  2731. break;
  2732. case 44: /* hdmi */
  2733. switch (src_data) {
  2734. case 0:
  2735. if (rdev->irq.stat_regs.evergreen.afmt_status1 & AFMT_AZ_FORMAT_WTRIG) {
  2736. rdev->irq.stat_regs.evergreen.afmt_status1 &= ~AFMT_AZ_FORMAT_WTRIG;
  2737. queue_hdmi = true;
  2738. DRM_DEBUG("IH: HDMI0\n");
  2739. }
  2740. break;
  2741. case 1:
  2742. if (rdev->irq.stat_regs.evergreen.afmt_status2 & AFMT_AZ_FORMAT_WTRIG) {
  2743. rdev->irq.stat_regs.evergreen.afmt_status2 &= ~AFMT_AZ_FORMAT_WTRIG;
  2744. queue_hdmi = true;
  2745. DRM_DEBUG("IH: HDMI1\n");
  2746. }
  2747. break;
  2748. case 2:
  2749. if (rdev->irq.stat_regs.evergreen.afmt_status3 & AFMT_AZ_FORMAT_WTRIG) {
  2750. rdev->irq.stat_regs.evergreen.afmt_status3 &= ~AFMT_AZ_FORMAT_WTRIG;
  2751. queue_hdmi = true;
  2752. DRM_DEBUG("IH: HDMI2\n");
  2753. }
  2754. break;
  2755. case 3:
  2756. if (rdev->irq.stat_regs.evergreen.afmt_status4 & AFMT_AZ_FORMAT_WTRIG) {
  2757. rdev->irq.stat_regs.evergreen.afmt_status4 &= ~AFMT_AZ_FORMAT_WTRIG;
  2758. queue_hdmi = true;
  2759. DRM_DEBUG("IH: HDMI3\n");
  2760. }
  2761. break;
  2762. case 4:
  2763. if (rdev->irq.stat_regs.evergreen.afmt_status5 & AFMT_AZ_FORMAT_WTRIG) {
  2764. rdev->irq.stat_regs.evergreen.afmt_status5 &= ~AFMT_AZ_FORMAT_WTRIG;
  2765. queue_hdmi = true;
  2766. DRM_DEBUG("IH: HDMI4\n");
  2767. }
  2768. break;
  2769. case 5:
  2770. if (rdev->irq.stat_regs.evergreen.afmt_status6 & AFMT_AZ_FORMAT_WTRIG) {
  2771. rdev->irq.stat_regs.evergreen.afmt_status6 &= ~AFMT_AZ_FORMAT_WTRIG;
  2772. queue_hdmi = true;
  2773. DRM_DEBUG("IH: HDMI5\n");
  2774. }
  2775. break;
  2776. default:
  2777. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  2778. break;
  2779. }
  2780. break;
  2781. case 176: /* CP_INT in ring buffer */
  2782. case 177: /* CP_INT in IB1 */
  2783. case 178: /* CP_INT in IB2 */
  2784. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2785. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2786. break;
  2787. case 181: /* CP EOP event */
  2788. DRM_DEBUG("IH: CP EOP\n");
  2789. if (rdev->family >= CHIP_CAYMAN) {
  2790. switch (src_data) {
  2791. case 0:
  2792. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2793. break;
  2794. case 1:
  2795. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  2796. break;
  2797. case 2:
  2798. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  2799. break;
  2800. }
  2801. } else
  2802. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2803. break;
  2804. case 233: /* GUI IDLE */
  2805. DRM_DEBUG("IH: GUI idle\n");
  2806. wake_up(&rdev->irq.idle_queue);
  2807. break;
  2808. default:
  2809. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2810. break;
  2811. }
  2812. /* wptr/rptr are in bytes! */
  2813. rptr += 16;
  2814. rptr &= rdev->ih.ptr_mask;
  2815. }
  2816. if (queue_hotplug)
  2817. schedule_work(&rdev->hotplug_work);
  2818. if (queue_hdmi)
  2819. schedule_work(&rdev->audio_work);
  2820. rdev->ih.rptr = rptr;
  2821. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2822. atomic_set(&rdev->ih.lock, 0);
  2823. /* make sure wptr hasn't changed while processing */
  2824. wptr = evergreen_get_ih_wptr(rdev);
  2825. if (wptr != rptr)
  2826. goto restart_ih;
  2827. return IRQ_HANDLED;
  2828. }
  2829. static int evergreen_startup(struct radeon_device *rdev)
  2830. {
  2831. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2832. int r;
  2833. /* enable pcie gen2 link */
  2834. evergreen_pcie_gen2_enable(rdev);
  2835. if (ASIC_IS_DCE5(rdev)) {
  2836. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  2837. r = ni_init_microcode(rdev);
  2838. if (r) {
  2839. DRM_ERROR("Failed to load firmware!\n");
  2840. return r;
  2841. }
  2842. }
  2843. r = ni_mc_load_microcode(rdev);
  2844. if (r) {
  2845. DRM_ERROR("Failed to load MC firmware!\n");
  2846. return r;
  2847. }
  2848. } else {
  2849. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2850. r = r600_init_microcode(rdev);
  2851. if (r) {
  2852. DRM_ERROR("Failed to load firmware!\n");
  2853. return r;
  2854. }
  2855. }
  2856. }
  2857. r = r600_vram_scratch_init(rdev);
  2858. if (r)
  2859. return r;
  2860. evergreen_mc_program(rdev);
  2861. if (rdev->flags & RADEON_IS_AGP) {
  2862. evergreen_agp_enable(rdev);
  2863. } else {
  2864. r = evergreen_pcie_gart_enable(rdev);
  2865. if (r)
  2866. return r;
  2867. }
  2868. evergreen_gpu_init(rdev);
  2869. r = evergreen_blit_init(rdev);
  2870. if (r) {
  2871. r600_blit_fini(rdev);
  2872. rdev->asic->copy.copy = NULL;
  2873. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2874. }
  2875. /* allocate wb buffer */
  2876. r = radeon_wb_init(rdev);
  2877. if (r)
  2878. return r;
  2879. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2880. if (r) {
  2881. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2882. return r;
  2883. }
  2884. /* Enable IRQ */
  2885. r = r600_irq_init(rdev);
  2886. if (r) {
  2887. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2888. radeon_irq_kms_fini(rdev);
  2889. return r;
  2890. }
  2891. evergreen_irq_set(rdev);
  2892. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2893. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  2894. 0, 0xfffff, RADEON_CP_PACKET2);
  2895. if (r)
  2896. return r;
  2897. r = evergreen_cp_load_microcode(rdev);
  2898. if (r)
  2899. return r;
  2900. r = evergreen_cp_resume(rdev);
  2901. if (r)
  2902. return r;
  2903. r = radeon_ib_pool_init(rdev);
  2904. if (r) {
  2905. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2906. return r;
  2907. }
  2908. r = r600_audio_init(rdev);
  2909. if (r) {
  2910. DRM_ERROR("radeon: audio init failed\n");
  2911. return r;
  2912. }
  2913. return 0;
  2914. }
  2915. int evergreen_resume(struct radeon_device *rdev)
  2916. {
  2917. int r;
  2918. /* reset the asic, the gfx blocks are often in a bad state
  2919. * after the driver is unloaded or after a resume
  2920. */
  2921. if (radeon_asic_reset(rdev))
  2922. dev_warn(rdev->dev, "GPU reset failed !\n");
  2923. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2924. * posting will perform necessary task to bring back GPU into good
  2925. * shape.
  2926. */
  2927. /* post card */
  2928. atom_asic_init(rdev->mode_info.atom_context);
  2929. rdev->accel_working = true;
  2930. r = evergreen_startup(rdev);
  2931. if (r) {
  2932. DRM_ERROR("evergreen startup failed on resume\n");
  2933. rdev->accel_working = false;
  2934. return r;
  2935. }
  2936. return r;
  2937. }
  2938. int evergreen_suspend(struct radeon_device *rdev)
  2939. {
  2940. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2941. r600_audio_fini(rdev);
  2942. r700_cp_stop(rdev);
  2943. ring->ready = false;
  2944. evergreen_irq_suspend(rdev);
  2945. radeon_wb_disable(rdev);
  2946. evergreen_pcie_gart_disable(rdev);
  2947. return 0;
  2948. }
  2949. /* Plan is to move initialization in that function and use
  2950. * helper function so that radeon_device_init pretty much
  2951. * do nothing more than calling asic specific function. This
  2952. * should also allow to remove a bunch of callback function
  2953. * like vram_info.
  2954. */
  2955. int evergreen_init(struct radeon_device *rdev)
  2956. {
  2957. int r;
  2958. /* Read BIOS */
  2959. if (!radeon_get_bios(rdev)) {
  2960. if (ASIC_IS_AVIVO(rdev))
  2961. return -EINVAL;
  2962. }
  2963. /* Must be an ATOMBIOS */
  2964. if (!rdev->is_atom_bios) {
  2965. dev_err(rdev->dev, "Expecting atombios for evergreen GPU\n");
  2966. return -EINVAL;
  2967. }
  2968. r = radeon_atombios_init(rdev);
  2969. if (r)
  2970. return r;
  2971. /* reset the asic, the gfx blocks are often in a bad state
  2972. * after the driver is unloaded or after a resume
  2973. */
  2974. if (radeon_asic_reset(rdev))
  2975. dev_warn(rdev->dev, "GPU reset failed !\n");
  2976. /* Post card if necessary */
  2977. if (!radeon_card_posted(rdev)) {
  2978. if (!rdev->bios) {
  2979. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2980. return -EINVAL;
  2981. }
  2982. DRM_INFO("GPU not posted. posting now...\n");
  2983. atom_asic_init(rdev->mode_info.atom_context);
  2984. }
  2985. /* Initialize scratch registers */
  2986. r600_scratch_init(rdev);
  2987. /* Initialize surface registers */
  2988. radeon_surface_init(rdev);
  2989. /* Initialize clocks */
  2990. radeon_get_clock_info(rdev->ddev);
  2991. /* Fence driver */
  2992. r = radeon_fence_driver_init(rdev);
  2993. if (r)
  2994. return r;
  2995. /* initialize AGP */
  2996. if (rdev->flags & RADEON_IS_AGP) {
  2997. r = radeon_agp_init(rdev);
  2998. if (r)
  2999. radeon_agp_disable(rdev);
  3000. }
  3001. /* initialize memory controller */
  3002. r = evergreen_mc_init(rdev);
  3003. if (r)
  3004. return r;
  3005. /* Memory manager */
  3006. r = radeon_bo_init(rdev);
  3007. if (r)
  3008. return r;
  3009. r = radeon_irq_kms_init(rdev);
  3010. if (r)
  3011. return r;
  3012. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  3013. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  3014. rdev->ih.ring_obj = NULL;
  3015. r600_ih_ring_init(rdev, 64 * 1024);
  3016. r = r600_pcie_gart_init(rdev);
  3017. if (r)
  3018. return r;
  3019. rdev->accel_working = true;
  3020. r = evergreen_startup(rdev);
  3021. if (r) {
  3022. dev_err(rdev->dev, "disabling GPU acceleration\n");
  3023. r700_cp_fini(rdev);
  3024. r600_irq_fini(rdev);
  3025. radeon_wb_fini(rdev);
  3026. radeon_ib_pool_fini(rdev);
  3027. radeon_irq_kms_fini(rdev);
  3028. evergreen_pcie_gart_fini(rdev);
  3029. rdev->accel_working = false;
  3030. }
  3031. /* Don't start up if the MC ucode is missing on BTC parts.
  3032. * The default clocks and voltages before the MC ucode
  3033. * is loaded are not suffient for advanced operations.
  3034. */
  3035. if (ASIC_IS_DCE5(rdev)) {
  3036. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  3037. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  3038. return -EINVAL;
  3039. }
  3040. }
  3041. return 0;
  3042. }
  3043. void evergreen_fini(struct radeon_device *rdev)
  3044. {
  3045. r600_audio_fini(rdev);
  3046. r600_blit_fini(rdev);
  3047. r700_cp_fini(rdev);
  3048. r600_irq_fini(rdev);
  3049. radeon_wb_fini(rdev);
  3050. radeon_ib_pool_fini(rdev);
  3051. radeon_irq_kms_fini(rdev);
  3052. evergreen_pcie_gart_fini(rdev);
  3053. r600_vram_scratch_fini(rdev);
  3054. radeon_gem_fini(rdev);
  3055. radeon_fence_driver_fini(rdev);
  3056. radeon_agp_fini(rdev);
  3057. radeon_bo_fini(rdev);
  3058. radeon_atombios_fini(rdev);
  3059. kfree(rdev->bios);
  3060. rdev->bios = NULL;
  3061. }
  3062. void evergreen_pcie_gen2_enable(struct radeon_device *rdev)
  3063. {
  3064. u32 link_width_cntl, speed_cntl, mask;
  3065. int ret;
  3066. if (radeon_pcie_gen2 == 0)
  3067. return;
  3068. if (rdev->flags & RADEON_IS_IGP)
  3069. return;
  3070. if (!(rdev->flags & RADEON_IS_PCIE))
  3071. return;
  3072. /* x2 cards have a special sequence */
  3073. if (ASIC_IS_X2(rdev))
  3074. return;
  3075. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  3076. if (ret != 0)
  3077. return;
  3078. if (!(mask & DRM_PCIE_SPEED_50))
  3079. return;
  3080. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  3081. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3082. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  3083. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  3084. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3085. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3086. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3087. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3088. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  3089. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3090. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3091. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  3092. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3093. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3094. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  3095. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3096. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  3097. speed_cntl |= LC_GEN2_EN_STRAP;
  3098. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  3099. } else {
  3100. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  3101. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  3102. if (1)
  3103. link_width_cntl |= LC_UPCONFIGURE_DIS;
  3104. else
  3105. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  3106. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  3107. }
  3108. }