intel_ringbuffer.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /*
  36. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  37. * over cache flushing.
  38. */
  39. struct pipe_control {
  40. struct drm_i915_gem_object *obj;
  41. volatile u32 *cpu_page;
  42. u32 gtt_offset;
  43. };
  44. static inline int ring_space(struct intel_ring_buffer *ring)
  45. {
  46. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  47. if (space < 0)
  48. space += ring->size;
  49. return space;
  50. }
  51. static int
  52. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  53. u32 invalidate_domains,
  54. u32 flush_domains)
  55. {
  56. u32 cmd;
  57. int ret;
  58. cmd = MI_FLUSH;
  59. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  60. cmd |= MI_NO_WRITE_FLUSH;
  61. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  62. cmd |= MI_READ_FLUSH;
  63. ret = intel_ring_begin(ring, 2);
  64. if (ret)
  65. return ret;
  66. intel_ring_emit(ring, cmd);
  67. intel_ring_emit(ring, MI_NOOP);
  68. intel_ring_advance(ring);
  69. return 0;
  70. }
  71. static int
  72. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  73. u32 invalidate_domains,
  74. u32 flush_domains)
  75. {
  76. struct drm_device *dev = ring->dev;
  77. u32 cmd;
  78. int ret;
  79. /*
  80. * read/write caches:
  81. *
  82. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  83. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  84. * also flushed at 2d versus 3d pipeline switches.
  85. *
  86. * read-only caches:
  87. *
  88. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  89. * MI_READ_FLUSH is set, and is always flushed on 965.
  90. *
  91. * I915_GEM_DOMAIN_COMMAND may not exist?
  92. *
  93. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  94. * invalidated when MI_EXE_FLUSH is set.
  95. *
  96. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  97. * invalidated with every MI_FLUSH.
  98. *
  99. * TLBs:
  100. *
  101. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  102. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  103. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  104. * are flushed at any MI_FLUSH.
  105. */
  106. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  107. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  108. cmd &= ~MI_NO_WRITE_FLUSH;
  109. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  110. cmd |= MI_EXE_FLUSH;
  111. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  112. (IS_G4X(dev) || IS_GEN5(dev)))
  113. cmd |= MI_INVALIDATE_ISP;
  114. ret = intel_ring_begin(ring, 2);
  115. if (ret)
  116. return ret;
  117. intel_ring_emit(ring, cmd);
  118. intel_ring_emit(ring, MI_NOOP);
  119. intel_ring_advance(ring);
  120. return 0;
  121. }
  122. /**
  123. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  124. * implementing two workarounds on gen6. From section 1.4.7.1
  125. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  126. *
  127. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  128. * produced by non-pipelined state commands), software needs to first
  129. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  130. * 0.
  131. *
  132. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  133. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  134. *
  135. * And the workaround for these two requires this workaround first:
  136. *
  137. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  138. * BEFORE the pipe-control with a post-sync op and no write-cache
  139. * flushes.
  140. *
  141. * And this last workaround is tricky because of the requirements on
  142. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  143. * volume 2 part 1:
  144. *
  145. * "1 of the following must also be set:
  146. * - Render Target Cache Flush Enable ([12] of DW1)
  147. * - Depth Cache Flush Enable ([0] of DW1)
  148. * - Stall at Pixel Scoreboard ([1] of DW1)
  149. * - Depth Stall ([13] of DW1)
  150. * - Post-Sync Operation ([13] of DW1)
  151. * - Notify Enable ([8] of DW1)"
  152. *
  153. * The cache flushes require the workaround flush that triggered this
  154. * one, so we can't use it. Depth stall would trigger the same.
  155. * Post-sync nonzero is what triggered this second workaround, so we
  156. * can't use that one either. Notify enable is IRQs, which aren't
  157. * really our business. That leaves only stall at scoreboard.
  158. */
  159. static int
  160. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  161. {
  162. struct pipe_control *pc = ring->private;
  163. u32 scratch_addr = pc->gtt_offset + 128;
  164. int ret;
  165. ret = intel_ring_begin(ring, 6);
  166. if (ret)
  167. return ret;
  168. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  169. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  170. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  171. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  172. intel_ring_emit(ring, 0); /* low dword */
  173. intel_ring_emit(ring, 0); /* high dword */
  174. intel_ring_emit(ring, MI_NOOP);
  175. intel_ring_advance(ring);
  176. ret = intel_ring_begin(ring, 6);
  177. if (ret)
  178. return ret;
  179. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  180. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  181. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, 0);
  184. intel_ring_emit(ring, MI_NOOP);
  185. intel_ring_advance(ring);
  186. return 0;
  187. }
  188. static int
  189. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  190. u32 invalidate_domains, u32 flush_domains)
  191. {
  192. u32 flags = 0;
  193. struct pipe_control *pc = ring->private;
  194. u32 scratch_addr = pc->gtt_offset + 128;
  195. int ret;
  196. /* Force SNB workarounds for PIPE_CONTROL flushes */
  197. ret = intel_emit_post_sync_nonzero_flush(ring);
  198. if (ret)
  199. return ret;
  200. /* Just flush everything. Experiments have shown that reducing the
  201. * number of bits based on the write domains has little performance
  202. * impact.
  203. */
  204. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  205. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  206. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  207. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  208. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  209. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  210. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  211. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  212. /*
  213. * Ensure that any following seqno writes only happen when the render
  214. * cache is indeed flushed (but only if the caller actually wants that).
  215. */
  216. if (flush_domains)
  217. flags |= PIPE_CONTROL_CS_STALL;
  218. ret = intel_ring_begin(ring, 6);
  219. if (ret)
  220. return ret;
  221. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  222. intel_ring_emit(ring, flags);
  223. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  224. intel_ring_emit(ring, 0); /* lower dword */
  225. intel_ring_emit(ring, 0); /* uppwer dword */
  226. intel_ring_emit(ring, MI_NOOP);
  227. intel_ring_advance(ring);
  228. return 0;
  229. }
  230. static void ring_write_tail(struct intel_ring_buffer *ring,
  231. u32 value)
  232. {
  233. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  234. I915_WRITE_TAIL(ring, value);
  235. }
  236. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  237. {
  238. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  239. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  240. RING_ACTHD(ring->mmio_base) : ACTHD;
  241. return I915_READ(acthd_reg);
  242. }
  243. static int init_ring_common(struct intel_ring_buffer *ring)
  244. {
  245. struct drm_device *dev = ring->dev;
  246. drm_i915_private_t *dev_priv = dev->dev_private;
  247. struct drm_i915_gem_object *obj = ring->obj;
  248. int ret = 0;
  249. u32 head;
  250. if (HAS_FORCE_WAKE(dev))
  251. gen6_gt_force_wake_get(dev_priv);
  252. /* Stop the ring if it's running. */
  253. I915_WRITE_CTL(ring, 0);
  254. I915_WRITE_HEAD(ring, 0);
  255. ring->write_tail(ring, 0);
  256. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  257. /* G45 ring initialization fails to reset head to zero */
  258. if (head != 0) {
  259. DRM_DEBUG_KMS("%s head not reset to zero "
  260. "ctl %08x head %08x tail %08x start %08x\n",
  261. ring->name,
  262. I915_READ_CTL(ring),
  263. I915_READ_HEAD(ring),
  264. I915_READ_TAIL(ring),
  265. I915_READ_START(ring));
  266. I915_WRITE_HEAD(ring, 0);
  267. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  268. DRM_ERROR("failed to set %s head to zero "
  269. "ctl %08x head %08x tail %08x start %08x\n",
  270. ring->name,
  271. I915_READ_CTL(ring),
  272. I915_READ_HEAD(ring),
  273. I915_READ_TAIL(ring),
  274. I915_READ_START(ring));
  275. }
  276. }
  277. /* Initialize the ring. This must happen _after_ we've cleared the ring
  278. * registers with the above sequence (the readback of the HEAD registers
  279. * also enforces ordering), otherwise the hw might lose the new ring
  280. * register values. */
  281. I915_WRITE_START(ring, obj->gtt_offset);
  282. I915_WRITE_CTL(ring,
  283. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  284. | RING_VALID);
  285. /* If the head is still not zero, the ring is dead */
  286. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  287. I915_READ_START(ring) == obj->gtt_offset &&
  288. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  289. DRM_ERROR("%s initialization failed "
  290. "ctl %08x head %08x tail %08x start %08x\n",
  291. ring->name,
  292. I915_READ_CTL(ring),
  293. I915_READ_HEAD(ring),
  294. I915_READ_TAIL(ring),
  295. I915_READ_START(ring));
  296. ret = -EIO;
  297. goto out;
  298. }
  299. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  300. i915_kernel_lost_context(ring->dev);
  301. else {
  302. ring->head = I915_READ_HEAD(ring);
  303. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  304. ring->space = ring_space(ring);
  305. ring->last_retired_head = -1;
  306. }
  307. out:
  308. if (HAS_FORCE_WAKE(dev))
  309. gen6_gt_force_wake_put(dev_priv);
  310. return ret;
  311. }
  312. static int
  313. init_pipe_control(struct intel_ring_buffer *ring)
  314. {
  315. struct pipe_control *pc;
  316. struct drm_i915_gem_object *obj;
  317. int ret;
  318. if (ring->private)
  319. return 0;
  320. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  321. if (!pc)
  322. return -ENOMEM;
  323. obj = i915_gem_alloc_object(ring->dev, 4096);
  324. if (obj == NULL) {
  325. DRM_ERROR("Failed to allocate seqno page\n");
  326. ret = -ENOMEM;
  327. goto err;
  328. }
  329. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  330. ret = i915_gem_object_pin(obj, 4096, true);
  331. if (ret)
  332. goto err_unref;
  333. pc->gtt_offset = obj->gtt_offset;
  334. pc->cpu_page = kmap(obj->pages[0]);
  335. if (pc->cpu_page == NULL)
  336. goto err_unpin;
  337. pc->obj = obj;
  338. ring->private = pc;
  339. return 0;
  340. err_unpin:
  341. i915_gem_object_unpin(obj);
  342. err_unref:
  343. drm_gem_object_unreference(&obj->base);
  344. err:
  345. kfree(pc);
  346. return ret;
  347. }
  348. static void
  349. cleanup_pipe_control(struct intel_ring_buffer *ring)
  350. {
  351. struct pipe_control *pc = ring->private;
  352. struct drm_i915_gem_object *obj;
  353. if (!ring->private)
  354. return;
  355. obj = pc->obj;
  356. kunmap(obj->pages[0]);
  357. i915_gem_object_unpin(obj);
  358. drm_gem_object_unreference(&obj->base);
  359. kfree(pc);
  360. ring->private = NULL;
  361. }
  362. static int init_render_ring(struct intel_ring_buffer *ring)
  363. {
  364. struct drm_device *dev = ring->dev;
  365. struct drm_i915_private *dev_priv = dev->dev_private;
  366. int ret = init_ring_common(ring);
  367. if (INTEL_INFO(dev)->gen > 3) {
  368. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  369. if (IS_GEN7(dev))
  370. I915_WRITE(GFX_MODE_GEN7,
  371. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  372. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  373. }
  374. if (INTEL_INFO(dev)->gen >= 5) {
  375. ret = init_pipe_control(ring);
  376. if (ret)
  377. return ret;
  378. }
  379. if (IS_GEN6(dev)) {
  380. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  381. * "If this bit is set, STCunit will have LRA as replacement
  382. * policy. [...] This bit must be reset. LRA replacement
  383. * policy is not supported."
  384. */
  385. I915_WRITE(CACHE_MODE_0,
  386. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  387. /* This is not explicitly set for GEN6, so read the register.
  388. * see intel_ring_mi_set_context() for why we care.
  389. * TODO: consider explicitly setting the bit for GEN5
  390. */
  391. ring->itlb_before_ctx_switch =
  392. !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
  393. }
  394. if (INTEL_INFO(dev)->gen >= 6)
  395. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  396. if (IS_IVYBRIDGE(dev))
  397. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  398. return ret;
  399. }
  400. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  401. {
  402. if (!ring->private)
  403. return;
  404. cleanup_pipe_control(ring);
  405. }
  406. static void
  407. update_mboxes(struct intel_ring_buffer *ring,
  408. u32 seqno,
  409. u32 mmio_offset)
  410. {
  411. intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
  412. MI_SEMAPHORE_GLOBAL_GTT |
  413. MI_SEMAPHORE_REGISTER |
  414. MI_SEMAPHORE_UPDATE);
  415. intel_ring_emit(ring, seqno);
  416. intel_ring_emit(ring, mmio_offset);
  417. }
  418. /**
  419. * gen6_add_request - Update the semaphore mailbox registers
  420. *
  421. * @ring - ring that is adding a request
  422. * @seqno - return seqno stuck into the ring
  423. *
  424. * Update the mailbox registers in the *other* rings with the current seqno.
  425. * This acts like a signal in the canonical semaphore.
  426. */
  427. static int
  428. gen6_add_request(struct intel_ring_buffer *ring,
  429. u32 *seqno)
  430. {
  431. u32 mbox1_reg;
  432. u32 mbox2_reg;
  433. int ret;
  434. ret = intel_ring_begin(ring, 10);
  435. if (ret)
  436. return ret;
  437. mbox1_reg = ring->signal_mbox[0];
  438. mbox2_reg = ring->signal_mbox[1];
  439. *seqno = i915_gem_next_request_seqno(ring);
  440. update_mboxes(ring, *seqno, mbox1_reg);
  441. update_mboxes(ring, *seqno, mbox2_reg);
  442. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  443. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  444. intel_ring_emit(ring, *seqno);
  445. intel_ring_emit(ring, MI_USER_INTERRUPT);
  446. intel_ring_advance(ring);
  447. return 0;
  448. }
  449. /**
  450. * intel_ring_sync - sync the waiter to the signaller on seqno
  451. *
  452. * @waiter - ring that is waiting
  453. * @signaller - ring which has, or will signal
  454. * @seqno - seqno which the waiter will block on
  455. */
  456. static int
  457. gen6_ring_sync(struct intel_ring_buffer *waiter,
  458. struct intel_ring_buffer *signaller,
  459. u32 seqno)
  460. {
  461. int ret;
  462. u32 dw1 = MI_SEMAPHORE_MBOX |
  463. MI_SEMAPHORE_COMPARE |
  464. MI_SEMAPHORE_REGISTER;
  465. /* Throughout all of the GEM code, seqno passed implies our current
  466. * seqno is >= the last seqno executed. However for hardware the
  467. * comparison is strictly greater than.
  468. */
  469. seqno -= 1;
  470. WARN_ON(signaller->semaphore_register[waiter->id] ==
  471. MI_SEMAPHORE_SYNC_INVALID);
  472. ret = intel_ring_begin(waiter, 4);
  473. if (ret)
  474. return ret;
  475. intel_ring_emit(waiter,
  476. dw1 | signaller->semaphore_register[waiter->id]);
  477. intel_ring_emit(waiter, seqno);
  478. intel_ring_emit(waiter, 0);
  479. intel_ring_emit(waiter, MI_NOOP);
  480. intel_ring_advance(waiter);
  481. return 0;
  482. }
  483. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  484. do { \
  485. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  486. PIPE_CONTROL_DEPTH_STALL); \
  487. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  488. intel_ring_emit(ring__, 0); \
  489. intel_ring_emit(ring__, 0); \
  490. } while (0)
  491. static int
  492. pc_render_add_request(struct intel_ring_buffer *ring,
  493. u32 *result)
  494. {
  495. u32 seqno = i915_gem_next_request_seqno(ring);
  496. struct pipe_control *pc = ring->private;
  497. u32 scratch_addr = pc->gtt_offset + 128;
  498. int ret;
  499. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  500. * incoherent with writes to memory, i.e. completely fubar,
  501. * so we need to use PIPE_NOTIFY instead.
  502. *
  503. * However, we also need to workaround the qword write
  504. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  505. * memory before requesting an interrupt.
  506. */
  507. ret = intel_ring_begin(ring, 32);
  508. if (ret)
  509. return ret;
  510. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  511. PIPE_CONTROL_WRITE_FLUSH |
  512. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  513. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  514. intel_ring_emit(ring, seqno);
  515. intel_ring_emit(ring, 0);
  516. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  517. scratch_addr += 128; /* write to separate cachelines */
  518. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  519. scratch_addr += 128;
  520. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  521. scratch_addr += 128;
  522. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  523. scratch_addr += 128;
  524. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  525. scratch_addr += 128;
  526. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  527. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  528. PIPE_CONTROL_WRITE_FLUSH |
  529. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  530. PIPE_CONTROL_NOTIFY);
  531. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  532. intel_ring_emit(ring, seqno);
  533. intel_ring_emit(ring, 0);
  534. intel_ring_advance(ring);
  535. *result = seqno;
  536. return 0;
  537. }
  538. static u32
  539. gen6_ring_get_seqno(struct intel_ring_buffer *ring)
  540. {
  541. struct drm_device *dev = ring->dev;
  542. /* Workaround to force correct ordering between irq and seqno writes on
  543. * ivb (and maybe also on snb) by reading from a CS register (like
  544. * ACTHD) before reading the status page. */
  545. if (IS_GEN6(dev) || IS_GEN7(dev))
  546. intel_ring_get_active_head(ring);
  547. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  548. }
  549. static u32
  550. ring_get_seqno(struct intel_ring_buffer *ring)
  551. {
  552. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  553. }
  554. static u32
  555. pc_render_get_seqno(struct intel_ring_buffer *ring)
  556. {
  557. struct pipe_control *pc = ring->private;
  558. return pc->cpu_page[0];
  559. }
  560. static bool
  561. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  562. {
  563. struct drm_device *dev = ring->dev;
  564. drm_i915_private_t *dev_priv = dev->dev_private;
  565. unsigned long flags;
  566. if (!dev->irq_enabled)
  567. return false;
  568. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  569. if (ring->irq_refcount++ == 0) {
  570. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  571. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  572. POSTING_READ(GTIMR);
  573. }
  574. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  575. return true;
  576. }
  577. static void
  578. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  579. {
  580. struct drm_device *dev = ring->dev;
  581. drm_i915_private_t *dev_priv = dev->dev_private;
  582. unsigned long flags;
  583. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  584. if (--ring->irq_refcount == 0) {
  585. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  586. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  587. POSTING_READ(GTIMR);
  588. }
  589. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  590. }
  591. static bool
  592. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  593. {
  594. struct drm_device *dev = ring->dev;
  595. drm_i915_private_t *dev_priv = dev->dev_private;
  596. unsigned long flags;
  597. if (!dev->irq_enabled)
  598. return false;
  599. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  600. if (ring->irq_refcount++ == 0) {
  601. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  602. I915_WRITE(IMR, dev_priv->irq_mask);
  603. POSTING_READ(IMR);
  604. }
  605. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  606. return true;
  607. }
  608. static void
  609. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  610. {
  611. struct drm_device *dev = ring->dev;
  612. drm_i915_private_t *dev_priv = dev->dev_private;
  613. unsigned long flags;
  614. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  615. if (--ring->irq_refcount == 0) {
  616. dev_priv->irq_mask |= ring->irq_enable_mask;
  617. I915_WRITE(IMR, dev_priv->irq_mask);
  618. POSTING_READ(IMR);
  619. }
  620. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  621. }
  622. static bool
  623. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  624. {
  625. struct drm_device *dev = ring->dev;
  626. drm_i915_private_t *dev_priv = dev->dev_private;
  627. unsigned long flags;
  628. if (!dev->irq_enabled)
  629. return false;
  630. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  631. if (ring->irq_refcount++ == 0) {
  632. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  633. I915_WRITE16(IMR, dev_priv->irq_mask);
  634. POSTING_READ16(IMR);
  635. }
  636. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  637. return true;
  638. }
  639. static void
  640. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  641. {
  642. struct drm_device *dev = ring->dev;
  643. drm_i915_private_t *dev_priv = dev->dev_private;
  644. unsigned long flags;
  645. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  646. if (--ring->irq_refcount == 0) {
  647. dev_priv->irq_mask |= ring->irq_enable_mask;
  648. I915_WRITE16(IMR, dev_priv->irq_mask);
  649. POSTING_READ16(IMR);
  650. }
  651. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  652. }
  653. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  654. {
  655. struct drm_device *dev = ring->dev;
  656. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  657. u32 mmio = 0;
  658. /* The ring status page addresses are no longer next to the rest of
  659. * the ring registers as of gen7.
  660. */
  661. if (IS_GEN7(dev)) {
  662. switch (ring->id) {
  663. case RCS:
  664. mmio = RENDER_HWS_PGA_GEN7;
  665. break;
  666. case BCS:
  667. mmio = BLT_HWS_PGA_GEN7;
  668. break;
  669. case VCS:
  670. mmio = BSD_HWS_PGA_GEN7;
  671. break;
  672. }
  673. } else if (IS_GEN6(ring->dev)) {
  674. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  675. } else {
  676. mmio = RING_HWS_PGA(ring->mmio_base);
  677. }
  678. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  679. POSTING_READ(mmio);
  680. }
  681. static int
  682. bsd_ring_flush(struct intel_ring_buffer *ring,
  683. u32 invalidate_domains,
  684. u32 flush_domains)
  685. {
  686. int ret;
  687. ret = intel_ring_begin(ring, 2);
  688. if (ret)
  689. return ret;
  690. intel_ring_emit(ring, MI_FLUSH);
  691. intel_ring_emit(ring, MI_NOOP);
  692. intel_ring_advance(ring);
  693. return 0;
  694. }
  695. static int
  696. i9xx_add_request(struct intel_ring_buffer *ring,
  697. u32 *result)
  698. {
  699. u32 seqno;
  700. int ret;
  701. ret = intel_ring_begin(ring, 4);
  702. if (ret)
  703. return ret;
  704. seqno = i915_gem_next_request_seqno(ring);
  705. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  706. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  707. intel_ring_emit(ring, seqno);
  708. intel_ring_emit(ring, MI_USER_INTERRUPT);
  709. intel_ring_advance(ring);
  710. *result = seqno;
  711. return 0;
  712. }
  713. static bool
  714. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  715. {
  716. struct drm_device *dev = ring->dev;
  717. drm_i915_private_t *dev_priv = dev->dev_private;
  718. unsigned long flags;
  719. if (!dev->irq_enabled)
  720. return false;
  721. /* It looks like we need to prevent the gt from suspending while waiting
  722. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  723. * blt/bsd rings on ivb. */
  724. gen6_gt_force_wake_get(dev_priv);
  725. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  726. if (ring->irq_refcount++ == 0) {
  727. if (IS_IVYBRIDGE(dev) && ring->id == RCS)
  728. I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
  729. GEN6_RENDER_L3_PARITY_ERROR));
  730. else
  731. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  732. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  733. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  734. POSTING_READ(GTIMR);
  735. }
  736. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  737. return true;
  738. }
  739. static void
  740. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  741. {
  742. struct drm_device *dev = ring->dev;
  743. drm_i915_private_t *dev_priv = dev->dev_private;
  744. unsigned long flags;
  745. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  746. if (--ring->irq_refcount == 0) {
  747. if (IS_IVYBRIDGE(dev) && ring->id == RCS)
  748. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  749. else
  750. I915_WRITE_IMR(ring, ~0);
  751. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  752. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  753. POSTING_READ(GTIMR);
  754. }
  755. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  756. gen6_gt_force_wake_put(dev_priv);
  757. }
  758. static int
  759. i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  760. {
  761. int ret;
  762. ret = intel_ring_begin(ring, 2);
  763. if (ret)
  764. return ret;
  765. intel_ring_emit(ring,
  766. MI_BATCH_BUFFER_START |
  767. MI_BATCH_GTT |
  768. MI_BATCH_NON_SECURE_I965);
  769. intel_ring_emit(ring, offset);
  770. intel_ring_advance(ring);
  771. return 0;
  772. }
  773. static int
  774. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  775. u32 offset, u32 len)
  776. {
  777. int ret;
  778. ret = intel_ring_begin(ring, 4);
  779. if (ret)
  780. return ret;
  781. intel_ring_emit(ring, MI_BATCH_BUFFER);
  782. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  783. intel_ring_emit(ring, offset + len - 8);
  784. intel_ring_emit(ring, 0);
  785. intel_ring_advance(ring);
  786. return 0;
  787. }
  788. static int
  789. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  790. u32 offset, u32 len)
  791. {
  792. int ret;
  793. ret = intel_ring_begin(ring, 2);
  794. if (ret)
  795. return ret;
  796. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  797. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  798. intel_ring_advance(ring);
  799. return 0;
  800. }
  801. static void cleanup_status_page(struct intel_ring_buffer *ring)
  802. {
  803. struct drm_i915_gem_object *obj;
  804. obj = ring->status_page.obj;
  805. if (obj == NULL)
  806. return;
  807. kunmap(obj->pages[0]);
  808. i915_gem_object_unpin(obj);
  809. drm_gem_object_unreference(&obj->base);
  810. ring->status_page.obj = NULL;
  811. }
  812. static int init_status_page(struct intel_ring_buffer *ring)
  813. {
  814. struct drm_device *dev = ring->dev;
  815. struct drm_i915_gem_object *obj;
  816. int ret;
  817. obj = i915_gem_alloc_object(dev, 4096);
  818. if (obj == NULL) {
  819. DRM_ERROR("Failed to allocate status page\n");
  820. ret = -ENOMEM;
  821. goto err;
  822. }
  823. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  824. ret = i915_gem_object_pin(obj, 4096, true);
  825. if (ret != 0) {
  826. goto err_unref;
  827. }
  828. ring->status_page.gfx_addr = obj->gtt_offset;
  829. ring->status_page.page_addr = kmap(obj->pages[0]);
  830. if (ring->status_page.page_addr == NULL) {
  831. ret = -ENOMEM;
  832. goto err_unpin;
  833. }
  834. ring->status_page.obj = obj;
  835. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  836. intel_ring_setup_status_page(ring);
  837. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  838. ring->name, ring->status_page.gfx_addr);
  839. return 0;
  840. err_unpin:
  841. i915_gem_object_unpin(obj);
  842. err_unref:
  843. drm_gem_object_unreference(&obj->base);
  844. err:
  845. return ret;
  846. }
  847. static int intel_init_ring_buffer(struct drm_device *dev,
  848. struct intel_ring_buffer *ring)
  849. {
  850. struct drm_i915_gem_object *obj;
  851. struct drm_i915_private *dev_priv = dev->dev_private;
  852. int ret;
  853. ring->dev = dev;
  854. INIT_LIST_HEAD(&ring->active_list);
  855. INIT_LIST_HEAD(&ring->request_list);
  856. INIT_LIST_HEAD(&ring->gpu_write_list);
  857. ring->size = 32 * PAGE_SIZE;
  858. init_waitqueue_head(&ring->irq_queue);
  859. if (I915_NEED_GFX_HWS(dev)) {
  860. ret = init_status_page(ring);
  861. if (ret)
  862. return ret;
  863. }
  864. obj = i915_gem_alloc_object(dev, ring->size);
  865. if (obj == NULL) {
  866. DRM_ERROR("Failed to allocate ringbuffer\n");
  867. ret = -ENOMEM;
  868. goto err_hws;
  869. }
  870. ring->obj = obj;
  871. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  872. if (ret)
  873. goto err_unref;
  874. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  875. if (ret)
  876. goto err_unpin;
  877. ring->virtual_start =
  878. ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
  879. ring->size);
  880. if (ring->virtual_start == NULL) {
  881. DRM_ERROR("Failed to map ringbuffer.\n");
  882. ret = -EINVAL;
  883. goto err_unpin;
  884. }
  885. ret = ring->init(ring);
  886. if (ret)
  887. goto err_unmap;
  888. /* Workaround an erratum on the i830 which causes a hang if
  889. * the TAIL pointer points to within the last 2 cachelines
  890. * of the buffer.
  891. */
  892. ring->effective_size = ring->size;
  893. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  894. ring->effective_size -= 128;
  895. return 0;
  896. err_unmap:
  897. iounmap(ring->virtual_start);
  898. err_unpin:
  899. i915_gem_object_unpin(obj);
  900. err_unref:
  901. drm_gem_object_unreference(&obj->base);
  902. ring->obj = NULL;
  903. err_hws:
  904. cleanup_status_page(ring);
  905. return ret;
  906. }
  907. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  908. {
  909. struct drm_i915_private *dev_priv;
  910. int ret;
  911. if (ring->obj == NULL)
  912. return;
  913. /* Disable the ring buffer. The ring must be idle at this point */
  914. dev_priv = ring->dev->dev_private;
  915. ret = intel_wait_ring_idle(ring);
  916. if (ret)
  917. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  918. ring->name, ret);
  919. I915_WRITE_CTL(ring, 0);
  920. iounmap(ring->virtual_start);
  921. i915_gem_object_unpin(ring->obj);
  922. drm_gem_object_unreference(&ring->obj->base);
  923. ring->obj = NULL;
  924. if (ring->cleanup)
  925. ring->cleanup(ring);
  926. cleanup_status_page(ring);
  927. }
  928. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  929. {
  930. uint32_t __iomem *virt;
  931. int rem = ring->size - ring->tail;
  932. if (ring->space < rem) {
  933. int ret = intel_wait_ring_buffer(ring, rem);
  934. if (ret)
  935. return ret;
  936. }
  937. virt = ring->virtual_start + ring->tail;
  938. rem /= 4;
  939. while (rem--)
  940. iowrite32(MI_NOOP, virt++);
  941. ring->tail = 0;
  942. ring->space = ring_space(ring);
  943. return 0;
  944. }
  945. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  946. {
  947. int ret;
  948. ret = i915_wait_seqno(ring, seqno);
  949. if (!ret)
  950. i915_gem_retire_requests_ring(ring);
  951. return ret;
  952. }
  953. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  954. {
  955. struct drm_i915_gem_request *request;
  956. u32 seqno = 0;
  957. int ret;
  958. i915_gem_retire_requests_ring(ring);
  959. if (ring->last_retired_head != -1) {
  960. ring->head = ring->last_retired_head;
  961. ring->last_retired_head = -1;
  962. ring->space = ring_space(ring);
  963. if (ring->space >= n)
  964. return 0;
  965. }
  966. list_for_each_entry(request, &ring->request_list, list) {
  967. int space;
  968. if (request->tail == -1)
  969. continue;
  970. space = request->tail - (ring->tail + 8);
  971. if (space < 0)
  972. space += ring->size;
  973. if (space >= n) {
  974. seqno = request->seqno;
  975. break;
  976. }
  977. /* Consume this request in case we need more space than
  978. * is available and so need to prevent a race between
  979. * updating last_retired_head and direct reads of
  980. * I915_RING_HEAD. It also provides a nice sanity check.
  981. */
  982. request->tail = -1;
  983. }
  984. if (seqno == 0)
  985. return -ENOSPC;
  986. ret = intel_ring_wait_seqno(ring, seqno);
  987. if (ret)
  988. return ret;
  989. if (WARN_ON(ring->last_retired_head == -1))
  990. return -ENOSPC;
  991. ring->head = ring->last_retired_head;
  992. ring->last_retired_head = -1;
  993. ring->space = ring_space(ring);
  994. if (WARN_ON(ring->space < n))
  995. return -ENOSPC;
  996. return 0;
  997. }
  998. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  999. {
  1000. struct drm_device *dev = ring->dev;
  1001. struct drm_i915_private *dev_priv = dev->dev_private;
  1002. unsigned long end;
  1003. int ret;
  1004. ret = intel_ring_wait_request(ring, n);
  1005. if (ret != -ENOSPC)
  1006. return ret;
  1007. trace_i915_ring_wait_begin(ring);
  1008. /* With GEM the hangcheck timer should kick us out of the loop,
  1009. * leaving it early runs the risk of corrupting GEM state (due
  1010. * to running on almost untested codepaths). But on resume
  1011. * timers don't work yet, so prevent a complete hang in that
  1012. * case by choosing an insanely large timeout. */
  1013. end = jiffies + 60 * HZ;
  1014. do {
  1015. ring->head = I915_READ_HEAD(ring);
  1016. ring->space = ring_space(ring);
  1017. if (ring->space >= n) {
  1018. trace_i915_ring_wait_end(ring);
  1019. return 0;
  1020. }
  1021. if (dev->primary->master) {
  1022. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1023. if (master_priv->sarea_priv)
  1024. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1025. }
  1026. msleep(1);
  1027. ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
  1028. if (ret)
  1029. return ret;
  1030. } while (!time_after(jiffies, end));
  1031. trace_i915_ring_wait_end(ring);
  1032. return -EBUSY;
  1033. }
  1034. int intel_ring_begin(struct intel_ring_buffer *ring,
  1035. int num_dwords)
  1036. {
  1037. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1038. int n = 4*num_dwords;
  1039. int ret;
  1040. ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
  1041. if (ret)
  1042. return ret;
  1043. if (unlikely(ring->tail + n > ring->effective_size)) {
  1044. ret = intel_wrap_ring_buffer(ring);
  1045. if (unlikely(ret))
  1046. return ret;
  1047. }
  1048. if (unlikely(ring->space < n)) {
  1049. ret = intel_wait_ring_buffer(ring, n);
  1050. if (unlikely(ret))
  1051. return ret;
  1052. }
  1053. ring->space -= n;
  1054. return 0;
  1055. }
  1056. void intel_ring_advance(struct intel_ring_buffer *ring)
  1057. {
  1058. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1059. ring->tail &= ring->size - 1;
  1060. if (dev_priv->stop_rings & intel_ring_flag(ring))
  1061. return;
  1062. ring->write_tail(ring, ring->tail);
  1063. }
  1064. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1065. u32 value)
  1066. {
  1067. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1068. /* Every tail move must follow the sequence below */
  1069. /* Disable notification that the ring is IDLE. The GT
  1070. * will then assume that it is busy and bring it out of rc6.
  1071. */
  1072. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1073. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1074. /* Clear the context id. Here be magic! */
  1075. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1076. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1077. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1078. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1079. 50))
  1080. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1081. /* Now that the ring is fully powered up, update the tail */
  1082. I915_WRITE_TAIL(ring, value);
  1083. POSTING_READ(RING_TAIL(ring->mmio_base));
  1084. /* Let the ring send IDLE messages to the GT again,
  1085. * and so let it sleep to conserve power when idle.
  1086. */
  1087. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1088. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1089. }
  1090. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1091. u32 invalidate, u32 flush)
  1092. {
  1093. uint32_t cmd;
  1094. int ret;
  1095. ret = intel_ring_begin(ring, 4);
  1096. if (ret)
  1097. return ret;
  1098. cmd = MI_FLUSH_DW;
  1099. if (invalidate & I915_GEM_GPU_DOMAINS)
  1100. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1101. intel_ring_emit(ring, cmd);
  1102. intel_ring_emit(ring, 0);
  1103. intel_ring_emit(ring, 0);
  1104. intel_ring_emit(ring, MI_NOOP);
  1105. intel_ring_advance(ring);
  1106. return 0;
  1107. }
  1108. static int
  1109. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1110. u32 offset, u32 len)
  1111. {
  1112. int ret;
  1113. ret = intel_ring_begin(ring, 2);
  1114. if (ret)
  1115. return ret;
  1116. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  1117. /* bit0-7 is the length on GEN6+ */
  1118. intel_ring_emit(ring, offset);
  1119. intel_ring_advance(ring);
  1120. return 0;
  1121. }
  1122. /* Blitter support (SandyBridge+) */
  1123. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1124. u32 invalidate, u32 flush)
  1125. {
  1126. uint32_t cmd;
  1127. int ret;
  1128. ret = intel_ring_begin(ring, 4);
  1129. if (ret)
  1130. return ret;
  1131. cmd = MI_FLUSH_DW;
  1132. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1133. cmd |= MI_INVALIDATE_TLB;
  1134. intel_ring_emit(ring, cmd);
  1135. intel_ring_emit(ring, 0);
  1136. intel_ring_emit(ring, 0);
  1137. intel_ring_emit(ring, MI_NOOP);
  1138. intel_ring_advance(ring);
  1139. return 0;
  1140. }
  1141. int intel_init_render_ring_buffer(struct drm_device *dev)
  1142. {
  1143. drm_i915_private_t *dev_priv = dev->dev_private;
  1144. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1145. ring->name = "render ring";
  1146. ring->id = RCS;
  1147. ring->mmio_base = RENDER_RING_BASE;
  1148. if (INTEL_INFO(dev)->gen >= 6) {
  1149. ring->add_request = gen6_add_request;
  1150. ring->flush = gen6_render_ring_flush;
  1151. ring->irq_get = gen6_ring_get_irq;
  1152. ring->irq_put = gen6_ring_put_irq;
  1153. ring->irq_enable_mask = GT_USER_INTERRUPT;
  1154. ring->get_seqno = gen6_ring_get_seqno;
  1155. ring->sync_to = gen6_ring_sync;
  1156. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
  1157. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
  1158. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
  1159. ring->signal_mbox[0] = GEN6_VRSYNC;
  1160. ring->signal_mbox[1] = GEN6_BRSYNC;
  1161. } else if (IS_GEN5(dev)) {
  1162. ring->add_request = pc_render_add_request;
  1163. ring->flush = gen4_render_ring_flush;
  1164. ring->get_seqno = pc_render_get_seqno;
  1165. ring->irq_get = gen5_ring_get_irq;
  1166. ring->irq_put = gen5_ring_put_irq;
  1167. ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
  1168. } else {
  1169. ring->add_request = i9xx_add_request;
  1170. if (INTEL_INFO(dev)->gen < 4)
  1171. ring->flush = gen2_render_ring_flush;
  1172. else
  1173. ring->flush = gen4_render_ring_flush;
  1174. ring->get_seqno = ring_get_seqno;
  1175. if (IS_GEN2(dev)) {
  1176. ring->irq_get = i8xx_ring_get_irq;
  1177. ring->irq_put = i8xx_ring_put_irq;
  1178. } else {
  1179. ring->irq_get = i9xx_ring_get_irq;
  1180. ring->irq_put = i9xx_ring_put_irq;
  1181. }
  1182. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1183. }
  1184. ring->write_tail = ring_write_tail;
  1185. if (INTEL_INFO(dev)->gen >= 6)
  1186. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1187. else if (INTEL_INFO(dev)->gen >= 4)
  1188. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1189. else if (IS_I830(dev) || IS_845G(dev))
  1190. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1191. else
  1192. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1193. ring->init = init_render_ring;
  1194. ring->cleanup = render_ring_cleanup;
  1195. if (!I915_NEED_GFX_HWS(dev)) {
  1196. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1197. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1198. }
  1199. return intel_init_ring_buffer(dev, ring);
  1200. }
  1201. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1202. {
  1203. drm_i915_private_t *dev_priv = dev->dev_private;
  1204. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1205. ring->name = "render ring";
  1206. ring->id = RCS;
  1207. ring->mmio_base = RENDER_RING_BASE;
  1208. if (INTEL_INFO(dev)->gen >= 6) {
  1209. /* non-kms not supported on gen6+ */
  1210. return -ENODEV;
  1211. }
  1212. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1213. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1214. * the special gen5 functions. */
  1215. ring->add_request = i9xx_add_request;
  1216. if (INTEL_INFO(dev)->gen < 4)
  1217. ring->flush = gen2_render_ring_flush;
  1218. else
  1219. ring->flush = gen4_render_ring_flush;
  1220. ring->get_seqno = ring_get_seqno;
  1221. if (IS_GEN2(dev)) {
  1222. ring->irq_get = i8xx_ring_get_irq;
  1223. ring->irq_put = i8xx_ring_put_irq;
  1224. } else {
  1225. ring->irq_get = i9xx_ring_get_irq;
  1226. ring->irq_put = i9xx_ring_put_irq;
  1227. }
  1228. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1229. ring->write_tail = ring_write_tail;
  1230. if (INTEL_INFO(dev)->gen >= 4)
  1231. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1232. else if (IS_I830(dev) || IS_845G(dev))
  1233. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1234. else
  1235. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1236. ring->init = init_render_ring;
  1237. ring->cleanup = render_ring_cleanup;
  1238. if (!I915_NEED_GFX_HWS(dev))
  1239. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1240. ring->dev = dev;
  1241. INIT_LIST_HEAD(&ring->active_list);
  1242. INIT_LIST_HEAD(&ring->request_list);
  1243. INIT_LIST_HEAD(&ring->gpu_write_list);
  1244. ring->size = size;
  1245. ring->effective_size = ring->size;
  1246. if (IS_I830(ring->dev))
  1247. ring->effective_size -= 128;
  1248. ring->virtual_start = ioremap_wc(start, size);
  1249. if (ring->virtual_start == NULL) {
  1250. DRM_ERROR("can not ioremap virtual address for"
  1251. " ring buffer\n");
  1252. return -ENOMEM;
  1253. }
  1254. return 0;
  1255. }
  1256. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1257. {
  1258. drm_i915_private_t *dev_priv = dev->dev_private;
  1259. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1260. ring->name = "bsd ring";
  1261. ring->id = VCS;
  1262. ring->write_tail = ring_write_tail;
  1263. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1264. ring->mmio_base = GEN6_BSD_RING_BASE;
  1265. /* gen6 bsd needs a special wa for tail updates */
  1266. if (IS_GEN6(dev))
  1267. ring->write_tail = gen6_bsd_ring_write_tail;
  1268. ring->flush = gen6_ring_flush;
  1269. ring->add_request = gen6_add_request;
  1270. ring->get_seqno = gen6_ring_get_seqno;
  1271. ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
  1272. ring->irq_get = gen6_ring_get_irq;
  1273. ring->irq_put = gen6_ring_put_irq;
  1274. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1275. ring->sync_to = gen6_ring_sync;
  1276. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
  1277. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
  1278. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
  1279. ring->signal_mbox[0] = GEN6_RVSYNC;
  1280. ring->signal_mbox[1] = GEN6_BVSYNC;
  1281. } else {
  1282. ring->mmio_base = BSD_RING_BASE;
  1283. ring->flush = bsd_ring_flush;
  1284. ring->add_request = i9xx_add_request;
  1285. ring->get_seqno = ring_get_seqno;
  1286. if (IS_GEN5(dev)) {
  1287. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1288. ring->irq_get = gen5_ring_get_irq;
  1289. ring->irq_put = gen5_ring_put_irq;
  1290. } else {
  1291. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1292. ring->irq_get = i9xx_ring_get_irq;
  1293. ring->irq_put = i9xx_ring_put_irq;
  1294. }
  1295. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1296. }
  1297. ring->init = init_ring_common;
  1298. return intel_init_ring_buffer(dev, ring);
  1299. }
  1300. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1301. {
  1302. drm_i915_private_t *dev_priv = dev->dev_private;
  1303. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1304. ring->name = "blitter ring";
  1305. ring->id = BCS;
  1306. ring->mmio_base = BLT_RING_BASE;
  1307. ring->write_tail = ring_write_tail;
  1308. ring->flush = blt_ring_flush;
  1309. ring->add_request = gen6_add_request;
  1310. ring->get_seqno = gen6_ring_get_seqno;
  1311. ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
  1312. ring->irq_get = gen6_ring_get_irq;
  1313. ring->irq_put = gen6_ring_put_irq;
  1314. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1315. ring->sync_to = gen6_ring_sync;
  1316. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
  1317. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
  1318. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
  1319. ring->signal_mbox[0] = GEN6_RBSYNC;
  1320. ring->signal_mbox[1] = GEN6_VBSYNC;
  1321. ring->init = init_ring_common;
  1322. return intel_init_ring_buffer(dev, ring);
  1323. }