i915_drv.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #include <linux/console.h>
  37. #include <linux/module.h>
  38. #include "drm_crtc_helper.h"
  39. static int i915_modeset __read_mostly = -1;
  40. module_param_named(modeset, i915_modeset, int, 0400);
  41. MODULE_PARM_DESC(modeset,
  42. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  43. "1=on, -1=force vga console preference [default])");
  44. unsigned int i915_fbpercrtc __always_unused = 0;
  45. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  46. int i915_panel_ignore_lid __read_mostly = 0;
  47. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  48. MODULE_PARM_DESC(panel_ignore_lid,
  49. "Override lid status (0=autodetect [default], 1=lid open, "
  50. "-1=lid closed)");
  51. unsigned int i915_powersave __read_mostly = 1;
  52. module_param_named(powersave, i915_powersave, int, 0600);
  53. MODULE_PARM_DESC(powersave,
  54. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  55. int i915_semaphores __read_mostly = -1;
  56. module_param_named(semaphores, i915_semaphores, int, 0600);
  57. MODULE_PARM_DESC(semaphores,
  58. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  59. int i915_enable_rc6 __read_mostly = -1;
  60. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  61. MODULE_PARM_DESC(i915_enable_rc6,
  62. "Enable power-saving render C-state 6. "
  63. "Different stages can be selected via bitmask values "
  64. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  65. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  66. "default: -1 (use per-chip default)");
  67. int i915_enable_fbc __read_mostly = -1;
  68. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  69. MODULE_PARM_DESC(i915_enable_fbc,
  70. "Enable frame buffer compression for power savings "
  71. "(default: -1 (use per-chip default))");
  72. unsigned int i915_lvds_downclock __read_mostly = 0;
  73. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  74. MODULE_PARM_DESC(lvds_downclock,
  75. "Use panel (LVDS/eDP) downclocking for power savings "
  76. "(default: false)");
  77. int i915_lvds_channel_mode __read_mostly;
  78. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  79. MODULE_PARM_DESC(lvds_channel_mode,
  80. "Specify LVDS channel mode "
  81. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  82. int i915_panel_use_ssc __read_mostly = -1;
  83. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  84. MODULE_PARM_DESC(lvds_use_ssc,
  85. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  86. "(default: auto from VBT)");
  87. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  88. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  89. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  90. "Override/Ignore selection of SDVO panel mode in the VBT "
  91. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  92. static bool i915_try_reset __read_mostly = true;
  93. module_param_named(reset, i915_try_reset, bool, 0600);
  94. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  95. bool i915_enable_hangcheck __read_mostly = true;
  96. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  97. MODULE_PARM_DESC(enable_hangcheck,
  98. "Periodically check GPU activity for detecting hangs. "
  99. "WARNING: Disabling this can cause system wide hangs. "
  100. "(default: true)");
  101. int i915_enable_ppgtt __read_mostly = -1;
  102. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  103. MODULE_PARM_DESC(i915_enable_ppgtt,
  104. "Enable PPGTT (default: true)");
  105. static struct drm_driver driver;
  106. extern int intel_agp_enabled;
  107. #define INTEL_VGA_DEVICE(id, info) { \
  108. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  109. .class_mask = 0xff0000, \
  110. .vendor = 0x8086, \
  111. .device = id, \
  112. .subvendor = PCI_ANY_ID, \
  113. .subdevice = PCI_ANY_ID, \
  114. .driver_data = (unsigned long) info }
  115. static const struct intel_device_info intel_i830_info = {
  116. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  117. .has_overlay = 1, .overlay_needs_physical = 1,
  118. };
  119. static const struct intel_device_info intel_845g_info = {
  120. .gen = 2,
  121. .has_overlay = 1, .overlay_needs_physical = 1,
  122. };
  123. static const struct intel_device_info intel_i85x_info = {
  124. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  125. .cursor_needs_physical = 1,
  126. .has_overlay = 1, .overlay_needs_physical = 1,
  127. };
  128. static const struct intel_device_info intel_i865g_info = {
  129. .gen = 2,
  130. .has_overlay = 1, .overlay_needs_physical = 1,
  131. };
  132. static const struct intel_device_info intel_i915g_info = {
  133. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  134. .has_overlay = 1, .overlay_needs_physical = 1,
  135. };
  136. static const struct intel_device_info intel_i915gm_info = {
  137. .gen = 3, .is_mobile = 1,
  138. .cursor_needs_physical = 1,
  139. .has_overlay = 1, .overlay_needs_physical = 1,
  140. .supports_tv = 1,
  141. };
  142. static const struct intel_device_info intel_i945g_info = {
  143. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  144. .has_overlay = 1, .overlay_needs_physical = 1,
  145. };
  146. static const struct intel_device_info intel_i945gm_info = {
  147. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  148. .has_hotplug = 1, .cursor_needs_physical = 1,
  149. .has_overlay = 1, .overlay_needs_physical = 1,
  150. .supports_tv = 1,
  151. };
  152. static const struct intel_device_info intel_i965g_info = {
  153. .gen = 4, .is_broadwater = 1,
  154. .has_hotplug = 1,
  155. .has_overlay = 1,
  156. };
  157. static const struct intel_device_info intel_i965gm_info = {
  158. .gen = 4, .is_crestline = 1,
  159. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  160. .has_overlay = 1,
  161. .supports_tv = 1,
  162. };
  163. static const struct intel_device_info intel_g33_info = {
  164. .gen = 3, .is_g33 = 1,
  165. .need_gfx_hws = 1, .has_hotplug = 1,
  166. .has_overlay = 1,
  167. };
  168. static const struct intel_device_info intel_g45_info = {
  169. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  170. .has_pipe_cxsr = 1, .has_hotplug = 1,
  171. .has_bsd_ring = 1,
  172. };
  173. static const struct intel_device_info intel_gm45_info = {
  174. .gen = 4, .is_g4x = 1,
  175. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  176. .has_pipe_cxsr = 1, .has_hotplug = 1,
  177. .supports_tv = 1,
  178. .has_bsd_ring = 1,
  179. };
  180. static const struct intel_device_info intel_pineview_info = {
  181. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  182. .need_gfx_hws = 1, .has_hotplug = 1,
  183. .has_overlay = 1,
  184. };
  185. static const struct intel_device_info intel_ironlake_d_info = {
  186. .gen = 5,
  187. .need_gfx_hws = 1, .has_hotplug = 1,
  188. .has_bsd_ring = 1,
  189. };
  190. static const struct intel_device_info intel_ironlake_m_info = {
  191. .gen = 5, .is_mobile = 1,
  192. .need_gfx_hws = 1, .has_hotplug = 1,
  193. .has_fbc = 1,
  194. .has_bsd_ring = 1,
  195. };
  196. static const struct intel_device_info intel_sandybridge_d_info = {
  197. .gen = 6,
  198. .need_gfx_hws = 1, .has_hotplug = 1,
  199. .has_bsd_ring = 1,
  200. .has_blt_ring = 1,
  201. .has_llc = 1,
  202. .has_force_wake = 1,
  203. };
  204. static const struct intel_device_info intel_sandybridge_m_info = {
  205. .gen = 6, .is_mobile = 1,
  206. .need_gfx_hws = 1, .has_hotplug = 1,
  207. .has_fbc = 1,
  208. .has_bsd_ring = 1,
  209. .has_blt_ring = 1,
  210. .has_llc = 1,
  211. .has_force_wake = 1,
  212. };
  213. static const struct intel_device_info intel_ivybridge_d_info = {
  214. .is_ivybridge = 1, .gen = 7,
  215. .need_gfx_hws = 1, .has_hotplug = 1,
  216. .has_bsd_ring = 1,
  217. .has_blt_ring = 1,
  218. .has_llc = 1,
  219. .has_force_wake = 1,
  220. };
  221. static const struct intel_device_info intel_ivybridge_m_info = {
  222. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  223. .need_gfx_hws = 1, .has_hotplug = 1,
  224. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  225. .has_bsd_ring = 1,
  226. .has_blt_ring = 1,
  227. .has_llc = 1,
  228. .has_force_wake = 1,
  229. };
  230. static const struct intel_device_info intel_valleyview_m_info = {
  231. .gen = 7, .is_mobile = 1,
  232. .need_gfx_hws = 1, .has_hotplug = 1,
  233. .has_fbc = 0,
  234. .has_bsd_ring = 1,
  235. .has_blt_ring = 1,
  236. .is_valleyview = 1,
  237. };
  238. static const struct intel_device_info intel_valleyview_d_info = {
  239. .gen = 7,
  240. .need_gfx_hws = 1, .has_hotplug = 1,
  241. .has_fbc = 0,
  242. .has_bsd_ring = 1,
  243. .has_blt_ring = 1,
  244. .is_valleyview = 1,
  245. };
  246. static const struct intel_device_info intel_haswell_d_info = {
  247. .is_haswell = 1, .gen = 7,
  248. .need_gfx_hws = 1, .has_hotplug = 1,
  249. .has_bsd_ring = 1,
  250. .has_blt_ring = 1,
  251. .has_llc = 1,
  252. .has_force_wake = 1,
  253. };
  254. static const struct intel_device_info intel_haswell_m_info = {
  255. .is_haswell = 1, .gen = 7, .is_mobile = 1,
  256. .need_gfx_hws = 1, .has_hotplug = 1,
  257. .has_bsd_ring = 1,
  258. .has_blt_ring = 1,
  259. .has_llc = 1,
  260. .has_force_wake = 1,
  261. };
  262. static const struct pci_device_id pciidlist[] = { /* aka */
  263. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  264. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  265. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  266. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  267. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  268. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  269. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  270. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  271. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  272. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  273. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  274. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  275. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  276. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  277. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  278. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  279. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  280. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  281. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  282. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  283. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  284. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  285. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  286. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  287. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  288. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  289. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  290. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  291. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  292. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  293. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  294. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  295. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  296. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  297. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  298. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  299. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  300. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  301. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  302. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  303. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  304. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  305. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  306. INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
  307. INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
  308. INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
  309. INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT2 desktop */
  310. INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
  311. INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
  312. INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT2 server */
  313. INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
  314. INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
  315. INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
  316. INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
  317. INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
  318. INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT2 desktop */
  319. INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
  320. INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
  321. INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT2 server */
  322. INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
  323. INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
  324. INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT2 mobile */
  325. INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
  326. INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
  327. INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT2 desktop */
  328. INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
  329. INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
  330. INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT2 server */
  331. INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
  332. INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
  333. INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT2 mobile */
  334. INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT1 desktop */
  335. INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT2 desktop */
  336. INTEL_VGA_DEVICE(0x0D32, &intel_haswell_d_info), /* CRW GT2 desktop */
  337. INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT1 server */
  338. INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT2 server */
  339. INTEL_VGA_DEVICE(0x0D3A, &intel_haswell_d_info), /* CRW GT2 server */
  340. INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT1 mobile */
  341. INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT2 mobile */
  342. INTEL_VGA_DEVICE(0x0D36, &intel_haswell_m_info), /* CRW GT2 mobile */
  343. INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
  344. INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
  345. INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
  346. {0, 0, 0}
  347. };
  348. #if defined(CONFIG_DRM_I915_KMS)
  349. MODULE_DEVICE_TABLE(pci, pciidlist);
  350. #endif
  351. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  352. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  353. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  354. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  355. #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
  356. void intel_detect_pch(struct drm_device *dev)
  357. {
  358. struct drm_i915_private *dev_priv = dev->dev_private;
  359. struct pci_dev *pch;
  360. /*
  361. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  362. * make graphics device passthrough work easy for VMM, that only
  363. * need to expose ISA bridge to let driver know the real hardware
  364. * underneath. This is a requirement from virtualization team.
  365. */
  366. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  367. if (pch) {
  368. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  369. int id;
  370. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  371. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  372. dev_priv->pch_type = PCH_IBX;
  373. dev_priv->num_pch_pll = 2;
  374. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  375. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  376. dev_priv->pch_type = PCH_CPT;
  377. dev_priv->num_pch_pll = 2;
  378. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  379. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  380. /* PantherPoint is CPT compatible */
  381. dev_priv->pch_type = PCH_CPT;
  382. dev_priv->num_pch_pll = 2;
  383. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  384. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  385. dev_priv->pch_type = PCH_LPT;
  386. dev_priv->num_pch_pll = 0;
  387. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  388. }
  389. BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
  390. }
  391. pci_dev_put(pch);
  392. }
  393. }
  394. bool i915_semaphore_is_enabled(struct drm_device *dev)
  395. {
  396. if (INTEL_INFO(dev)->gen < 6)
  397. return 0;
  398. if (i915_semaphores >= 0)
  399. return i915_semaphores;
  400. #ifdef CONFIG_INTEL_IOMMU
  401. /* Enable semaphores on SNB when IO remapping is off */
  402. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  403. return false;
  404. #endif
  405. return 1;
  406. }
  407. static int i915_drm_freeze(struct drm_device *dev)
  408. {
  409. struct drm_i915_private *dev_priv = dev->dev_private;
  410. drm_kms_helper_poll_disable(dev);
  411. pci_save_state(dev->pdev);
  412. /* If KMS is active, we do the leavevt stuff here */
  413. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  414. int error = i915_gem_idle(dev);
  415. if (error) {
  416. dev_err(&dev->pdev->dev,
  417. "GEM idle failed, resume might fail\n");
  418. return error;
  419. }
  420. drm_irq_uninstall(dev);
  421. }
  422. i915_save_state(dev);
  423. intel_opregion_fini(dev);
  424. /* Modeset on resume, not lid events */
  425. dev_priv->modeset_on_lid = 0;
  426. console_lock();
  427. intel_fbdev_set_suspend(dev, 1);
  428. console_unlock();
  429. return 0;
  430. }
  431. int i915_suspend(struct drm_device *dev, pm_message_t state)
  432. {
  433. int error;
  434. if (!dev || !dev->dev_private) {
  435. DRM_ERROR("dev: %p\n", dev);
  436. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  437. return -ENODEV;
  438. }
  439. if (state.event == PM_EVENT_PRETHAW)
  440. return 0;
  441. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  442. return 0;
  443. error = i915_drm_freeze(dev);
  444. if (error)
  445. return error;
  446. if (state.event == PM_EVENT_SUSPEND) {
  447. /* Shut down the device */
  448. pci_disable_device(dev->pdev);
  449. pci_set_power_state(dev->pdev, PCI_D3hot);
  450. }
  451. return 0;
  452. }
  453. static int i915_drm_thaw(struct drm_device *dev)
  454. {
  455. struct drm_i915_private *dev_priv = dev->dev_private;
  456. int error = 0;
  457. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  458. mutex_lock(&dev->struct_mutex);
  459. i915_gem_restore_gtt_mappings(dev);
  460. mutex_unlock(&dev->struct_mutex);
  461. }
  462. i915_restore_state(dev);
  463. intel_opregion_setup(dev);
  464. /* KMS EnterVT equivalent */
  465. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  466. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  467. ironlake_init_pch_refclk(dev);
  468. mutex_lock(&dev->struct_mutex);
  469. dev_priv->mm.suspended = 0;
  470. error = i915_gem_init_hw(dev);
  471. mutex_unlock(&dev->struct_mutex);
  472. intel_modeset_init_hw(dev);
  473. drm_mode_config_reset(dev);
  474. drm_irq_install(dev);
  475. /* Resume the modeset for every activated CRTC */
  476. mutex_lock(&dev->mode_config.mutex);
  477. drm_helper_resume_force_mode(dev);
  478. mutex_unlock(&dev->mode_config.mutex);
  479. }
  480. intel_opregion_init(dev);
  481. dev_priv->modeset_on_lid = 0;
  482. console_lock();
  483. intel_fbdev_set_suspend(dev, 0);
  484. console_unlock();
  485. return error;
  486. }
  487. int i915_resume(struct drm_device *dev)
  488. {
  489. int ret;
  490. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  491. return 0;
  492. if (pci_enable_device(dev->pdev))
  493. return -EIO;
  494. pci_set_master(dev->pdev);
  495. ret = i915_drm_thaw(dev);
  496. if (ret)
  497. return ret;
  498. drm_kms_helper_poll_enable(dev);
  499. return 0;
  500. }
  501. static int i8xx_do_reset(struct drm_device *dev)
  502. {
  503. struct drm_i915_private *dev_priv = dev->dev_private;
  504. if (IS_I85X(dev))
  505. return -ENODEV;
  506. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  507. POSTING_READ(D_STATE);
  508. if (IS_I830(dev) || IS_845G(dev)) {
  509. I915_WRITE(DEBUG_RESET_I830,
  510. DEBUG_RESET_DISPLAY |
  511. DEBUG_RESET_RENDER |
  512. DEBUG_RESET_FULL);
  513. POSTING_READ(DEBUG_RESET_I830);
  514. msleep(1);
  515. I915_WRITE(DEBUG_RESET_I830, 0);
  516. POSTING_READ(DEBUG_RESET_I830);
  517. }
  518. msleep(1);
  519. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  520. POSTING_READ(D_STATE);
  521. return 0;
  522. }
  523. static int i965_reset_complete(struct drm_device *dev)
  524. {
  525. u8 gdrst;
  526. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  527. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  528. }
  529. static int i965_do_reset(struct drm_device *dev)
  530. {
  531. int ret;
  532. u8 gdrst;
  533. /*
  534. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  535. * well as the reset bit (GR/bit 0). Setting the GR bit
  536. * triggers the reset; when done, the hardware will clear it.
  537. */
  538. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  539. pci_write_config_byte(dev->pdev, I965_GDRST,
  540. gdrst | GRDOM_RENDER |
  541. GRDOM_RESET_ENABLE);
  542. ret = wait_for(i965_reset_complete(dev), 500);
  543. if (ret)
  544. return ret;
  545. /* We can't reset render&media without also resetting display ... */
  546. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  547. pci_write_config_byte(dev->pdev, I965_GDRST,
  548. gdrst | GRDOM_MEDIA |
  549. GRDOM_RESET_ENABLE);
  550. return wait_for(i965_reset_complete(dev), 500);
  551. }
  552. static int ironlake_do_reset(struct drm_device *dev)
  553. {
  554. struct drm_i915_private *dev_priv = dev->dev_private;
  555. u32 gdrst;
  556. int ret;
  557. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  558. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  559. gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
  560. ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  561. if (ret)
  562. return ret;
  563. /* We can't reset render&media without also resetting display ... */
  564. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  565. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  566. gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  567. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  568. }
  569. static int gen6_do_reset(struct drm_device *dev)
  570. {
  571. struct drm_i915_private *dev_priv = dev->dev_private;
  572. int ret;
  573. unsigned long irqflags;
  574. /* Hold gt_lock across reset to prevent any register access
  575. * with forcewake not set correctly
  576. */
  577. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  578. /* Reset the chip */
  579. /* GEN6_GDRST is not in the gt power well, no need to check
  580. * for fifo space for the write or forcewake the chip for
  581. * the read
  582. */
  583. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  584. /* Spin waiting for the device to ack the reset request */
  585. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  586. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  587. if (dev_priv->forcewake_count)
  588. dev_priv->gt.force_wake_get(dev_priv);
  589. else
  590. dev_priv->gt.force_wake_put(dev_priv);
  591. /* Restore fifo count */
  592. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  593. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  594. return ret;
  595. }
  596. int intel_gpu_reset(struct drm_device *dev)
  597. {
  598. struct drm_i915_private *dev_priv = dev->dev_private;
  599. int ret = -ENODEV;
  600. switch (INTEL_INFO(dev)->gen) {
  601. case 7:
  602. case 6:
  603. ret = gen6_do_reset(dev);
  604. break;
  605. case 5:
  606. ret = ironlake_do_reset(dev);
  607. break;
  608. case 4:
  609. ret = i965_do_reset(dev);
  610. break;
  611. case 2:
  612. ret = i8xx_do_reset(dev);
  613. break;
  614. }
  615. /* Also reset the gpu hangman. */
  616. if (dev_priv->stop_rings) {
  617. DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
  618. dev_priv->stop_rings = 0;
  619. if (ret == -ENODEV) {
  620. DRM_ERROR("Reset not implemented, but ignoring "
  621. "error for simulated gpu hangs\n");
  622. ret = 0;
  623. }
  624. }
  625. return ret;
  626. }
  627. /**
  628. * i915_reset - reset chip after a hang
  629. * @dev: drm device to reset
  630. *
  631. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  632. * reset or otherwise an error code.
  633. *
  634. * Procedure is fairly simple:
  635. * - reset the chip using the reset reg
  636. * - re-init context state
  637. * - re-init hardware status page
  638. * - re-init ring buffer
  639. * - re-init interrupt state
  640. * - re-init display
  641. */
  642. int i915_reset(struct drm_device *dev)
  643. {
  644. drm_i915_private_t *dev_priv = dev->dev_private;
  645. int ret;
  646. if (!i915_try_reset)
  647. return 0;
  648. mutex_lock(&dev->struct_mutex);
  649. i915_gem_reset(dev);
  650. ret = -ENODEV;
  651. if (get_seconds() - dev_priv->last_gpu_reset < 5)
  652. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  653. else
  654. ret = intel_gpu_reset(dev);
  655. dev_priv->last_gpu_reset = get_seconds();
  656. if (ret) {
  657. DRM_ERROR("Failed to reset chip.\n");
  658. mutex_unlock(&dev->struct_mutex);
  659. return ret;
  660. }
  661. /* Ok, now get things going again... */
  662. /*
  663. * Everything depends on having the GTT running, so we need to start
  664. * there. Fortunately we don't need to do this unless we reset the
  665. * chip at a PCI level.
  666. *
  667. * Next we need to restore the context, but we don't use those
  668. * yet either...
  669. *
  670. * Ring buffer needs to be re-initialized in the KMS case, or if X
  671. * was running at the time of the reset (i.e. we weren't VT
  672. * switched away).
  673. */
  674. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  675. !dev_priv->mm.suspended) {
  676. struct intel_ring_buffer *ring;
  677. int i;
  678. dev_priv->mm.suspended = 0;
  679. i915_gem_init_swizzling(dev);
  680. for_each_ring(ring, dev_priv, i)
  681. ring->init(ring);
  682. i915_gem_context_init(dev);
  683. i915_gem_init_ppgtt(dev);
  684. /*
  685. * It would make sense to re-init all the other hw state, at
  686. * least the rps/rc6/emon init done within modeset_init_hw. For
  687. * some unknown reason, this blows up my ilk, so don't.
  688. */
  689. mutex_unlock(&dev->struct_mutex);
  690. drm_irq_uninstall(dev);
  691. drm_irq_install(dev);
  692. } else {
  693. mutex_unlock(&dev->struct_mutex);
  694. }
  695. return 0;
  696. }
  697. static int __devinit
  698. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  699. {
  700. struct intel_device_info *intel_info =
  701. (struct intel_device_info *) ent->driver_data;
  702. /* Only bind to function 0 of the device. Early generations
  703. * used function 1 as a placeholder for multi-head. This causes
  704. * us confusion instead, especially on the systems where both
  705. * functions have the same PCI-ID!
  706. */
  707. if (PCI_FUNC(pdev->devfn))
  708. return -ENODEV;
  709. /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
  710. * implementation for gen3 (and only gen3) that used legacy drm maps
  711. * (gasp!) to share buffers between X and the client. Hence we need to
  712. * keep around the fake agp stuff for gen3, even when kms is enabled. */
  713. if (intel_info->gen != 3) {
  714. driver.driver_features &=
  715. ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
  716. } else if (!intel_agp_enabled) {
  717. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  718. return -ENODEV;
  719. }
  720. return drm_get_pci_dev(pdev, ent, &driver);
  721. }
  722. static void
  723. i915_pci_remove(struct pci_dev *pdev)
  724. {
  725. struct drm_device *dev = pci_get_drvdata(pdev);
  726. drm_put_dev(dev);
  727. }
  728. static int i915_pm_suspend(struct device *dev)
  729. {
  730. struct pci_dev *pdev = to_pci_dev(dev);
  731. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  732. int error;
  733. if (!drm_dev || !drm_dev->dev_private) {
  734. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  735. return -ENODEV;
  736. }
  737. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  738. return 0;
  739. error = i915_drm_freeze(drm_dev);
  740. if (error)
  741. return error;
  742. pci_disable_device(pdev);
  743. pci_set_power_state(pdev, PCI_D3hot);
  744. return 0;
  745. }
  746. static int i915_pm_resume(struct device *dev)
  747. {
  748. struct pci_dev *pdev = to_pci_dev(dev);
  749. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  750. return i915_resume(drm_dev);
  751. }
  752. static int i915_pm_freeze(struct device *dev)
  753. {
  754. struct pci_dev *pdev = to_pci_dev(dev);
  755. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  756. if (!drm_dev || !drm_dev->dev_private) {
  757. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  758. return -ENODEV;
  759. }
  760. return i915_drm_freeze(drm_dev);
  761. }
  762. static int i915_pm_thaw(struct device *dev)
  763. {
  764. struct pci_dev *pdev = to_pci_dev(dev);
  765. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  766. return i915_drm_thaw(drm_dev);
  767. }
  768. static int i915_pm_poweroff(struct device *dev)
  769. {
  770. struct pci_dev *pdev = to_pci_dev(dev);
  771. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  772. return i915_drm_freeze(drm_dev);
  773. }
  774. static const struct dev_pm_ops i915_pm_ops = {
  775. .suspend = i915_pm_suspend,
  776. .resume = i915_pm_resume,
  777. .freeze = i915_pm_freeze,
  778. .thaw = i915_pm_thaw,
  779. .poweroff = i915_pm_poweroff,
  780. .restore = i915_pm_resume,
  781. };
  782. static const struct vm_operations_struct i915_gem_vm_ops = {
  783. .fault = i915_gem_fault,
  784. .open = drm_gem_vm_open,
  785. .close = drm_gem_vm_close,
  786. };
  787. static const struct file_operations i915_driver_fops = {
  788. .owner = THIS_MODULE,
  789. .open = drm_open,
  790. .release = drm_release,
  791. .unlocked_ioctl = drm_ioctl,
  792. .mmap = drm_gem_mmap,
  793. .poll = drm_poll,
  794. .fasync = drm_fasync,
  795. .read = drm_read,
  796. #ifdef CONFIG_COMPAT
  797. .compat_ioctl = i915_compat_ioctl,
  798. #endif
  799. .llseek = noop_llseek,
  800. };
  801. static struct drm_driver driver = {
  802. /* Don't use MTRRs here; the Xserver or userspace app should
  803. * deal with them for Intel hardware.
  804. */
  805. .driver_features =
  806. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  807. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
  808. .load = i915_driver_load,
  809. .unload = i915_driver_unload,
  810. .open = i915_driver_open,
  811. .lastclose = i915_driver_lastclose,
  812. .preclose = i915_driver_preclose,
  813. .postclose = i915_driver_postclose,
  814. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  815. .suspend = i915_suspend,
  816. .resume = i915_resume,
  817. .device_is_agp = i915_driver_device_is_agp,
  818. .master_create = i915_master_create,
  819. .master_destroy = i915_master_destroy,
  820. #if defined(CONFIG_DEBUG_FS)
  821. .debugfs_init = i915_debugfs_init,
  822. .debugfs_cleanup = i915_debugfs_cleanup,
  823. #endif
  824. .gem_init_object = i915_gem_init_object,
  825. .gem_free_object = i915_gem_free_object,
  826. .gem_vm_ops = &i915_gem_vm_ops,
  827. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  828. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  829. .gem_prime_export = i915_gem_prime_export,
  830. .gem_prime_import = i915_gem_prime_import,
  831. .dumb_create = i915_gem_dumb_create,
  832. .dumb_map_offset = i915_gem_mmap_gtt,
  833. .dumb_destroy = i915_gem_dumb_destroy,
  834. .ioctls = i915_ioctls,
  835. .fops = &i915_driver_fops,
  836. .name = DRIVER_NAME,
  837. .desc = DRIVER_DESC,
  838. .date = DRIVER_DATE,
  839. .major = DRIVER_MAJOR,
  840. .minor = DRIVER_MINOR,
  841. .patchlevel = DRIVER_PATCHLEVEL,
  842. };
  843. static struct pci_driver i915_pci_driver = {
  844. .name = DRIVER_NAME,
  845. .id_table = pciidlist,
  846. .probe = i915_pci_probe,
  847. .remove = i915_pci_remove,
  848. .driver.pm = &i915_pm_ops,
  849. };
  850. static int __init i915_init(void)
  851. {
  852. driver.num_ioctls = i915_max_ioctl;
  853. /*
  854. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  855. * explicitly disabled with the module pararmeter.
  856. *
  857. * Otherwise, just follow the parameter (defaulting to off).
  858. *
  859. * Allow optional vga_text_mode_force boot option to override
  860. * the default behavior.
  861. */
  862. #if defined(CONFIG_DRM_I915_KMS)
  863. if (i915_modeset != 0)
  864. driver.driver_features |= DRIVER_MODESET;
  865. #endif
  866. if (i915_modeset == 1)
  867. driver.driver_features |= DRIVER_MODESET;
  868. #ifdef CONFIG_VGA_CONSOLE
  869. if (vgacon_text_force() && i915_modeset == -1)
  870. driver.driver_features &= ~DRIVER_MODESET;
  871. #endif
  872. if (!(driver.driver_features & DRIVER_MODESET))
  873. driver.get_vblank_timestamp = NULL;
  874. return drm_pci_init(&driver, &i915_pci_driver);
  875. }
  876. static void __exit i915_exit(void)
  877. {
  878. drm_pci_exit(&driver, &i915_pci_driver);
  879. }
  880. module_init(i915_init);
  881. module_exit(i915_exit);
  882. MODULE_AUTHOR(DRIVER_AUTHOR);
  883. MODULE_DESCRIPTION(DRIVER_DESC);
  884. MODULE_LICENSE("GPL and additional rights");
  885. /* We give fast paths for the really cool registers */
  886. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  887. ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
  888. ((reg) < 0x40000) && \
  889. ((reg) != FORCEWAKE))
  890. static bool IS_DISPLAYREG(u32 reg)
  891. {
  892. /*
  893. * This should make it easier to transition modules over to the
  894. * new register block scheme, since we can do it incrementally.
  895. */
  896. if (reg >= 0x180000)
  897. return false;
  898. if (reg >= RENDER_RING_BASE &&
  899. reg < RENDER_RING_BASE + 0xff)
  900. return false;
  901. if (reg >= GEN6_BSD_RING_BASE &&
  902. reg < GEN6_BSD_RING_BASE + 0xff)
  903. return false;
  904. if (reg >= BLT_RING_BASE &&
  905. reg < BLT_RING_BASE + 0xff)
  906. return false;
  907. if (reg == PGTBL_ER)
  908. return false;
  909. if (reg >= IPEIR_I965 &&
  910. reg < HWSTAM)
  911. return false;
  912. if (reg == MI_MODE)
  913. return false;
  914. if (reg == GFX_MODE_GEN7)
  915. return false;
  916. if (reg == RENDER_HWS_PGA_GEN7 ||
  917. reg == BSD_HWS_PGA_GEN7 ||
  918. reg == BLT_HWS_PGA_GEN7)
  919. return false;
  920. if (reg == GEN6_BSD_SLEEP_PSMI_CONTROL ||
  921. reg == GEN6_BSD_RNCID)
  922. return false;
  923. if (reg == GEN6_BLITTER_ECOSKPD)
  924. return false;
  925. if (reg >= 0x4000c &&
  926. reg <= 0x4002c)
  927. return false;
  928. if (reg >= 0x4f000 &&
  929. reg <= 0x4f08f)
  930. return false;
  931. if (reg >= 0x4f100 &&
  932. reg <= 0x4f11f)
  933. return false;
  934. if (reg >= VLV_MASTER_IER &&
  935. reg <= GEN6_PMIER)
  936. return false;
  937. if (reg >= FENCE_REG_SANDYBRIDGE_0 &&
  938. reg < (FENCE_REG_SANDYBRIDGE_0 + (16*8)))
  939. return false;
  940. if (reg >= VLV_IIR_RW &&
  941. reg <= VLV_ISR)
  942. return false;
  943. if (reg == FORCEWAKE_VLV ||
  944. reg == FORCEWAKE_ACK_VLV)
  945. return false;
  946. if (reg == GEN6_GDRST)
  947. return false;
  948. return true;
  949. }
  950. #define __i915_read(x, y) \
  951. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  952. u##x val = 0; \
  953. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  954. unsigned long irqflags; \
  955. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  956. if (dev_priv->forcewake_count == 0) \
  957. dev_priv->gt.force_wake_get(dev_priv); \
  958. val = read##y(dev_priv->regs + reg); \
  959. if (dev_priv->forcewake_count == 0) \
  960. dev_priv->gt.force_wake_put(dev_priv); \
  961. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  962. } else if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
  963. val = read##y(dev_priv->regs + reg + 0x180000); \
  964. } else { \
  965. val = read##y(dev_priv->regs + reg); \
  966. } \
  967. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  968. return val; \
  969. }
  970. __i915_read(8, b)
  971. __i915_read(16, w)
  972. __i915_read(32, l)
  973. __i915_read(64, q)
  974. #undef __i915_read
  975. #define __i915_write(x, y) \
  976. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  977. u32 __fifo_ret = 0; \
  978. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  979. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  980. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  981. } \
  982. if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
  983. write##y(val, dev_priv->regs + reg + 0x180000); \
  984. } else { \
  985. write##y(val, dev_priv->regs + reg); \
  986. } \
  987. if (unlikely(__fifo_ret)) { \
  988. gen6_gt_check_fifodbg(dev_priv); \
  989. } \
  990. }
  991. __i915_write(8, b)
  992. __i915_write(16, w)
  993. __i915_write(32, l)
  994. __i915_write(64, q)
  995. #undef __i915_write