phy_ht.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n HT-PHY support
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; see the file COPYING. If not, write to
  14. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  15. Boston, MA 02110-1301, USA.
  16. */
  17. #include <linux/slab.h>
  18. #include "b43.h"
  19. #include "phy_ht.h"
  20. #include "tables_phy_ht.h"
  21. #include "radio_2059.h"
  22. #include "main.h"
  23. /**************************************************
  24. * Radio 2059.
  25. **************************************************/
  26. static void b43_radio_2059_channel_setup(struct b43_wldev *dev,
  27. const struct b43_phy_ht_channeltab_e_radio2059 *e)
  28. {
  29. u8 i;
  30. u16 routing;
  31. b43_radio_write(dev, 0x16, e->radio_syn16);
  32. b43_radio_write(dev, 0x17, e->radio_syn17);
  33. b43_radio_write(dev, 0x22, e->radio_syn22);
  34. b43_radio_write(dev, 0x25, e->radio_syn25);
  35. b43_radio_write(dev, 0x27, e->radio_syn27);
  36. b43_radio_write(dev, 0x28, e->radio_syn28);
  37. b43_radio_write(dev, 0x29, e->radio_syn29);
  38. b43_radio_write(dev, 0x2c, e->radio_syn2c);
  39. b43_radio_write(dev, 0x2d, e->radio_syn2d);
  40. b43_radio_write(dev, 0x37, e->radio_syn37);
  41. b43_radio_write(dev, 0x41, e->radio_syn41);
  42. b43_radio_write(dev, 0x43, e->radio_syn43);
  43. b43_radio_write(dev, 0x47, e->radio_syn47);
  44. b43_radio_write(dev, 0x4a, e->radio_syn4a);
  45. b43_radio_write(dev, 0x58, e->radio_syn58);
  46. b43_radio_write(dev, 0x5a, e->radio_syn5a);
  47. b43_radio_write(dev, 0x6a, e->radio_syn6a);
  48. b43_radio_write(dev, 0x6d, e->radio_syn6d);
  49. b43_radio_write(dev, 0x6e, e->radio_syn6e);
  50. b43_radio_write(dev, 0x92, e->radio_syn92);
  51. b43_radio_write(dev, 0x98, e->radio_syn98);
  52. for (i = 0; i < 2; i++) {
  53. routing = i ? R2059_RXRX1 : R2059_TXRX0;
  54. b43_radio_write(dev, routing | 0x4a, e->radio_rxtx4a);
  55. b43_radio_write(dev, routing | 0x58, e->radio_rxtx58);
  56. b43_radio_write(dev, routing | 0x5a, e->radio_rxtx5a);
  57. b43_radio_write(dev, routing | 0x6a, e->radio_rxtx6a);
  58. b43_radio_write(dev, routing | 0x6d, e->radio_rxtx6d);
  59. b43_radio_write(dev, routing | 0x6e, e->radio_rxtx6e);
  60. b43_radio_write(dev, routing | 0x92, e->radio_rxtx92);
  61. b43_radio_write(dev, routing | 0x98, e->radio_rxtx98);
  62. }
  63. udelay(50);
  64. /* Calibration */
  65. b43_radio_mask(dev, 0x2b, ~0x1);
  66. b43_radio_mask(dev, 0x2e, ~0x4);
  67. b43_radio_set(dev, 0x2e, 0x4);
  68. b43_radio_set(dev, 0x2b, 0x1);
  69. udelay(300);
  70. }
  71. static void b43_radio_2059_init(struct b43_wldev *dev)
  72. {
  73. const u16 routing[] = { R2059_SYN, R2059_TXRX0, R2059_RXRX1 };
  74. const u16 radio_values[3][2] = {
  75. { 0x61, 0xE9 }, { 0x69, 0xD5 }, { 0x73, 0x99 },
  76. };
  77. u16 i, j;
  78. b43_radio_write(dev, R2059_ALL | 0x51, 0x0070);
  79. b43_radio_write(dev, R2059_ALL | 0x5a, 0x0003);
  80. for (i = 0; i < ARRAY_SIZE(routing); i++)
  81. b43_radio_set(dev, routing[i] | 0x146, 0x3);
  82. b43_radio_set(dev, 0x2e, 0x0078);
  83. b43_radio_set(dev, 0xc0, 0x0080);
  84. msleep(2);
  85. b43_radio_mask(dev, 0x2e, ~0x0078);
  86. b43_radio_mask(dev, 0xc0, ~0x0080);
  87. if (1) { /* FIXME */
  88. b43_radio_set(dev, R2059_RXRX1 | 0x4, 0x1);
  89. udelay(10);
  90. b43_radio_set(dev, R2059_RXRX1 | 0x0BF, 0x1);
  91. b43_radio_maskset(dev, R2059_RXRX1 | 0x19B, 0x3, 0x2);
  92. b43_radio_set(dev, R2059_RXRX1 | 0x4, 0x2);
  93. udelay(100);
  94. b43_radio_mask(dev, R2059_RXRX1 | 0x4, ~0x2);
  95. for (i = 0; i < 10000; i++) {
  96. if (b43_radio_read(dev, R2059_RXRX1 | 0x145) & 1) {
  97. i = 0;
  98. break;
  99. }
  100. udelay(100);
  101. }
  102. if (i)
  103. b43err(dev->wl, "radio 0x945 timeout\n");
  104. b43_radio_mask(dev, R2059_RXRX1 | 0x4, ~0x1);
  105. b43_radio_set(dev, 0xa, 0x60);
  106. for (i = 0; i < 3; i++) {
  107. b43_radio_write(dev, 0x17F, radio_values[i][0]);
  108. b43_radio_write(dev, 0x13D, 0x6E);
  109. b43_radio_write(dev, 0x13E, radio_values[i][1]);
  110. b43_radio_write(dev, 0x13C, 0x55);
  111. for (j = 0; j < 10000; j++) {
  112. if (b43_radio_read(dev, 0x140) & 2) {
  113. j = 0;
  114. break;
  115. }
  116. udelay(500);
  117. }
  118. if (j)
  119. b43err(dev->wl, "radio 0x140 timeout\n");
  120. b43_radio_write(dev, 0x13C, 0x15);
  121. }
  122. b43_radio_mask(dev, 0x17F, ~0x1);
  123. }
  124. b43_radio_mask(dev, 0x11, ~0x0008);
  125. }
  126. /**************************************************
  127. * Various PHY ops
  128. **************************************************/
  129. static void b43_phy_ht_zero_extg(struct b43_wldev *dev)
  130. {
  131. u8 i, j;
  132. u16 base[] = { 0x40, 0x60, 0x80 };
  133. for (i = 0; i < ARRAY_SIZE(base); i++) {
  134. for (j = 0; j < 4; j++)
  135. b43_phy_write(dev, B43_PHY_EXTG(base[i] + j), 0);
  136. }
  137. for (i = 0; i < ARRAY_SIZE(base); i++)
  138. b43_phy_write(dev, B43_PHY_EXTG(base[i] + 0xc), 0);
  139. }
  140. static void b43_phy_ht_bphy_init(struct b43_wldev *dev)
  141. {
  142. unsigned int i;
  143. u16 val;
  144. val = 0x1E1F;
  145. for (i = 0; i < 16; i++) {
  146. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  147. val -= 0x202;
  148. }
  149. val = 0x3E3F;
  150. for (i = 0; i < 16; i++) {
  151. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  152. val -= 0x202;
  153. }
  154. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  155. }
  156. /**************************************************
  157. * Channel switching ops.
  158. **************************************************/
  159. static void b43_phy_ht_channel_setup(struct b43_wldev *dev,
  160. const struct b43_phy_ht_channeltab_e_phy *e,
  161. struct ieee80211_channel *new_channel)
  162. {
  163. bool old_band_5ghz;
  164. u8 i;
  165. old_band_5ghz = b43_phy_read(dev, B43_PHY_HT_BANDCTL) & 0; /* FIXME */
  166. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  167. /* TODO */
  168. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  169. /* TODO */
  170. }
  171. b43_phy_write(dev, B43_PHY_HT_BW1, e->bw1);
  172. b43_phy_write(dev, B43_PHY_HT_BW2, e->bw2);
  173. b43_phy_write(dev, B43_PHY_HT_BW3, e->bw3);
  174. b43_phy_write(dev, B43_PHY_HT_BW4, e->bw4);
  175. b43_phy_write(dev, B43_PHY_HT_BW5, e->bw5);
  176. b43_phy_write(dev, B43_PHY_HT_BW6, e->bw6);
  177. /* TODO: some ops on PHY regs 0x0B0 and 0xC0A */
  178. /* TODO: separated function? */
  179. for (i = 0; i < 3; i++) {
  180. u16 mask;
  181. u32 tmp = b43_httab_read(dev, B43_HTTAB32(26, 0xE8));
  182. if (0) /* FIXME */
  183. mask = 0x2 << (i * 4);
  184. else
  185. mask = 0;
  186. b43_phy_mask(dev, B43_PHY_EXTG(0x108), mask);
  187. b43_httab_write(dev, B43_HTTAB16(7, 0x110 + i), tmp >> 16);
  188. b43_httab_write(dev, B43_HTTAB8(13, 0x63 + (i * 4)),
  189. tmp & 0xFF);
  190. b43_httab_write(dev, B43_HTTAB8(13, 0x73 + (i * 4)),
  191. tmp & 0xFF);
  192. }
  193. b43_phy_write(dev, 0x017e, 0x3830);
  194. }
  195. static int b43_phy_ht_set_channel(struct b43_wldev *dev,
  196. struct ieee80211_channel *channel,
  197. enum nl80211_channel_type channel_type)
  198. {
  199. struct b43_phy *phy = &dev->phy;
  200. const struct b43_phy_ht_channeltab_e_radio2059 *chent_r2059 = NULL;
  201. if (phy->radio_ver == 0x2059) {
  202. chent_r2059 = b43_phy_ht_get_channeltab_e_r2059(dev,
  203. channel->center_freq);
  204. if (!chent_r2059)
  205. return -ESRCH;
  206. } else {
  207. return -ESRCH;
  208. }
  209. /* TODO: In case of N-PHY some bandwidth switching goes here */
  210. if (phy->radio_ver == 0x2059) {
  211. b43_radio_2059_channel_setup(dev, chent_r2059);
  212. b43_phy_ht_channel_setup(dev, &(chent_r2059->phy_regs),
  213. channel);
  214. } else {
  215. return -ESRCH;
  216. }
  217. return 0;
  218. }
  219. /**************************************************
  220. * Basic PHY ops.
  221. **************************************************/
  222. static int b43_phy_ht_op_allocate(struct b43_wldev *dev)
  223. {
  224. struct b43_phy_ht *phy_ht;
  225. phy_ht = kzalloc(sizeof(*phy_ht), GFP_KERNEL);
  226. if (!phy_ht)
  227. return -ENOMEM;
  228. dev->phy.ht = phy_ht;
  229. return 0;
  230. }
  231. static void b43_phy_ht_op_prepare_structs(struct b43_wldev *dev)
  232. {
  233. struct b43_phy *phy = &dev->phy;
  234. struct b43_phy_ht *phy_ht = phy->ht;
  235. memset(phy_ht, 0, sizeof(*phy_ht));
  236. }
  237. static int b43_phy_ht_op_init(struct b43_wldev *dev)
  238. {
  239. u16 tmp;
  240. b43_phy_ht_tables_init(dev);
  241. /* TODO: PHY ops on regs 0x0be, 0x23f 0x240 0x241 */
  242. b43_phy_ht_zero_extg(dev);
  243. /* TODO: PHY op on reg B43_PHY_EXTG(0) */
  244. b43_phy_write(dev, B43_PHY_HT_AFE_CTL1, 0);
  245. b43_phy_write(dev, B43_PHY_HT_AFE_CTL3, 0);
  246. b43_phy_write(dev, B43_PHY_HT_AFE_CTL5, 0);
  247. b43_phy_write(dev, B43_PHY_EXTG(0x103), 0x20);
  248. b43_phy_write(dev, B43_PHY_EXTG(0x101), 0x20);
  249. b43_phy_write(dev, 0x20d, 0xb8);
  250. b43_phy_write(dev, B43_PHY_EXTG(0x14f), 0xc8);
  251. b43_phy_write(dev, 0x70, 0x50);
  252. b43_phy_write(dev, 0x1ff, 0x30);
  253. if (0) /* TODO: condition */
  254. ; /* TODO: PHY op on reg 0x217 */
  255. ; /* TODO: PHY op on reg 0xb0 */
  256. ; /* TODO: PHY ops on regs 0xb1, 0x32f, 0x077, 0x0b4, 0x17e */
  257. b43_phy_write(dev, 0x0b9, 0x0072);
  258. /* TODO: Some ops here */
  259. /* Copy some tables entries */
  260. tmp = b43_httab_read(dev, B43_HTTAB16(7, 0x144));
  261. b43_httab_write(dev, B43_HTTAB16(7, 0x14a), tmp);
  262. tmp = b43_httab_read(dev, B43_HTTAB16(7, 0x154));
  263. b43_httab_write(dev, B43_HTTAB16(7, 0x15a), tmp);
  264. tmp = b43_httab_read(dev, B43_HTTAB16(7, 0x164));
  265. b43_httab_write(dev, B43_HTTAB16(7, 0x16a), tmp);
  266. /* Reset CCA */
  267. b43_phy_force_clock(dev, true);
  268. tmp = b43_phy_read(dev, B43_PHY_HT_BBCFG);
  269. b43_phy_write(dev, B43_PHY_HT_BBCFG, tmp | B43_PHY_HT_BBCFG_RSTCCA);
  270. b43_phy_write(dev, B43_PHY_HT_BBCFG, tmp & ~B43_PHY_HT_BBCFG_RSTCCA);
  271. b43_phy_force_clock(dev, false);
  272. b43_mac_phy_clock_set(dev, true);
  273. /* TODO: Some ops here */
  274. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  275. b43_phy_ht_bphy_init(dev);
  276. b43_httab_write_bulk(dev, B43_HTTAB32(0x1a, 0xc0),
  277. B43_HTTAB_1A_C0_LATE_SIZE, b43_httab_0x1a_0xc0_late);
  278. return 0;
  279. }
  280. static void b43_phy_ht_op_free(struct b43_wldev *dev)
  281. {
  282. struct b43_phy *phy = &dev->phy;
  283. struct b43_phy_ht *phy_ht = phy->ht;
  284. kfree(phy_ht);
  285. phy->ht = NULL;
  286. }
  287. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  288. static void b43_phy_ht_op_software_rfkill(struct b43_wldev *dev,
  289. bool blocked)
  290. {
  291. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  292. b43err(dev->wl, "MAC not suspended\n");
  293. /* In the following PHY ops we copy wl's dummy behaviour.
  294. * TODO: Find out if reads (currently hidden in masks/masksets) are
  295. * needed and replace following ops with just writes or w&r.
  296. * Note: B43_PHY_HT_RF_CTL1 register is tricky, wrong operation can
  297. * cause delayed (!) machine lock up. */
  298. if (blocked) {
  299. b43_phy_mask(dev, B43_PHY_HT_RF_CTL1, 0);
  300. } else {
  301. b43_phy_mask(dev, B43_PHY_HT_RF_CTL1, 0);
  302. b43_phy_maskset(dev, B43_PHY_HT_RF_CTL1, 0, 0x1);
  303. b43_phy_mask(dev, B43_PHY_HT_RF_CTL1, 0);
  304. b43_phy_maskset(dev, B43_PHY_HT_RF_CTL1, 0, 0x2);
  305. if (dev->phy.radio_ver == 0x2059)
  306. b43_radio_2059_init(dev);
  307. else
  308. B43_WARN_ON(1);
  309. b43_switch_channel(dev, dev->phy.channel);
  310. }
  311. }
  312. static void b43_phy_ht_op_switch_analog(struct b43_wldev *dev, bool on)
  313. {
  314. if (on) {
  315. b43_phy_write(dev, B43_PHY_HT_AFE_CTL2, 0x00cd);
  316. b43_phy_write(dev, B43_PHY_HT_AFE_CTL1, 0x0000);
  317. b43_phy_write(dev, B43_PHY_HT_AFE_CTL4, 0x00cd);
  318. b43_phy_write(dev, B43_PHY_HT_AFE_CTL3, 0x0000);
  319. b43_phy_write(dev, B43_PHY_HT_AFE_CTL6, 0x00cd);
  320. b43_phy_write(dev, B43_PHY_HT_AFE_CTL5, 0x0000);
  321. } else {
  322. b43_phy_write(dev, B43_PHY_HT_AFE_CTL1, 0x07ff);
  323. b43_phy_write(dev, B43_PHY_HT_AFE_CTL2, 0x00fd);
  324. b43_phy_write(dev, B43_PHY_HT_AFE_CTL3, 0x07ff);
  325. b43_phy_write(dev, B43_PHY_HT_AFE_CTL4, 0x00fd);
  326. b43_phy_write(dev, B43_PHY_HT_AFE_CTL5, 0x07ff);
  327. b43_phy_write(dev, B43_PHY_HT_AFE_CTL6, 0x00fd);
  328. }
  329. }
  330. static int b43_phy_ht_op_switch_channel(struct b43_wldev *dev,
  331. unsigned int new_channel)
  332. {
  333. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  334. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  335. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  336. if ((new_channel < 1) || (new_channel > 14))
  337. return -EINVAL;
  338. } else {
  339. return -EINVAL;
  340. }
  341. return b43_phy_ht_set_channel(dev, channel, channel_type);
  342. }
  343. static unsigned int b43_phy_ht_op_get_default_chan(struct b43_wldev *dev)
  344. {
  345. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  346. return 11;
  347. return 36;
  348. }
  349. /**************************************************
  350. * R/W ops.
  351. **************************************************/
  352. static u16 b43_phy_ht_op_read(struct b43_wldev *dev, u16 reg)
  353. {
  354. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  355. return b43_read16(dev, B43_MMIO_PHY_DATA);
  356. }
  357. static void b43_phy_ht_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  358. {
  359. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  360. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  361. }
  362. static void b43_phy_ht_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  363. u16 set)
  364. {
  365. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  366. b43_write16(dev, B43_MMIO_PHY_DATA,
  367. (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
  368. }
  369. static u16 b43_phy_ht_op_radio_read(struct b43_wldev *dev, u16 reg)
  370. {
  371. /* HT-PHY needs 0x200 for read access */
  372. reg |= 0x200;
  373. b43_write16(dev, B43_MMIO_RADIO24_CONTROL, reg);
  374. return b43_read16(dev, B43_MMIO_RADIO24_DATA);
  375. }
  376. static void b43_phy_ht_op_radio_write(struct b43_wldev *dev, u16 reg,
  377. u16 value)
  378. {
  379. b43_write16(dev, B43_MMIO_RADIO24_CONTROL, reg);
  380. b43_write16(dev, B43_MMIO_RADIO24_DATA, value);
  381. }
  382. static enum b43_txpwr_result
  383. b43_phy_ht_op_recalc_txpower(struct b43_wldev *dev, bool ignore_tssi)
  384. {
  385. return B43_TXPWR_RES_DONE;
  386. }
  387. static void b43_phy_ht_op_adjust_txpower(struct b43_wldev *dev)
  388. {
  389. }
  390. /**************************************************
  391. * PHY ops struct.
  392. **************************************************/
  393. const struct b43_phy_operations b43_phyops_ht = {
  394. .allocate = b43_phy_ht_op_allocate,
  395. .free = b43_phy_ht_op_free,
  396. .prepare_structs = b43_phy_ht_op_prepare_structs,
  397. .init = b43_phy_ht_op_init,
  398. .phy_read = b43_phy_ht_op_read,
  399. .phy_write = b43_phy_ht_op_write,
  400. .phy_maskset = b43_phy_ht_op_maskset,
  401. .radio_read = b43_phy_ht_op_radio_read,
  402. .radio_write = b43_phy_ht_op_radio_write,
  403. .software_rfkill = b43_phy_ht_op_software_rfkill,
  404. .switch_analog = b43_phy_ht_op_switch_analog,
  405. .switch_channel = b43_phy_ht_op_switch_channel,
  406. .get_default_chan = b43_phy_ht_op_get_default_chan,
  407. .recalc_txpower = b43_phy_ht_op_recalc_txpower,
  408. .adjust_txpower = b43_phy_ht_op_adjust_txpower,
  409. };