sky2.c 102 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/version.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <net/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/in.h>
  37. #include <linux/delay.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/mii.h>
  42. #include <asm/irq.h>
  43. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  44. #define SKY2_VLAN_TAG_USED 1
  45. #endif
  46. #include "sky2.h"
  47. #define DRV_NAME "sky2"
  48. #define DRV_VERSION "1.14"
  49. #define PFX DRV_NAME " "
  50. /*
  51. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  52. * that are organized into three (receive, transmit, status) different rings
  53. * similar to Tigon3.
  54. */
  55. #define RX_LE_SIZE 1024
  56. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  57. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  58. #define RX_DEF_PENDING RX_MAX_PENDING
  59. #define RX_SKB_ALIGN 8
  60. #define RX_BUF_WRITE 16
  61. #define TX_RING_SIZE 512
  62. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  63. #define TX_MIN_PENDING 64
  64. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  65. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  66. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  67. #define TX_WATCHDOG (5 * HZ)
  68. #define NAPI_WEIGHT 64
  69. #define PHY_RETRIES 1000
  70. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  71. static const u32 default_msg =
  72. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  73. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  74. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  75. static int debug = -1; /* defaults above */
  76. module_param(debug, int, 0);
  77. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  78. static int copybreak __read_mostly = 128;
  79. module_param(copybreak, int, 0);
  80. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  81. static int disable_msi = 0;
  82. module_param(disable_msi, int, 0);
  83. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  84. static int idle_timeout = 0;
  85. module_param(idle_timeout, int, 0);
  86. MODULE_PARM_DESC(idle_timeout, "Watchdog timer for lost interrupts (ms)");
  87. static const struct pci_device_id sky2_id_table[] = {
  88. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  89. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  92. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  93. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  117. // { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  118. { 0 }
  119. };
  120. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  121. /* Avoid conditionals by using array */
  122. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  123. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  124. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  125. /* This driver supports yukon2 chipset only */
  126. static const char *yukon2_name[] = {
  127. "XL", /* 0xb3 */
  128. "EC Ultra", /* 0xb4 */
  129. "Extreme", /* 0xb5 */
  130. "EC", /* 0xb6 */
  131. "FE", /* 0xb7 */
  132. };
  133. /* Access to external PHY */
  134. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  135. {
  136. int i;
  137. gma_write16(hw, port, GM_SMI_DATA, val);
  138. gma_write16(hw, port, GM_SMI_CTRL,
  139. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  140. for (i = 0; i < PHY_RETRIES; i++) {
  141. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  142. return 0;
  143. udelay(1);
  144. }
  145. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  146. return -ETIMEDOUT;
  147. }
  148. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  149. {
  150. int i;
  151. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  152. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  153. for (i = 0; i < PHY_RETRIES; i++) {
  154. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
  155. *val = gma_read16(hw, port, GM_SMI_DATA);
  156. return 0;
  157. }
  158. udelay(1);
  159. }
  160. return -ETIMEDOUT;
  161. }
  162. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  163. {
  164. u16 v;
  165. if (__gm_phy_read(hw, port, reg, &v) != 0)
  166. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  167. return v;
  168. }
  169. static void sky2_power_on(struct sky2_hw *hw)
  170. {
  171. /* switch power to VCC (WA for VAUX problem) */
  172. sky2_write8(hw, B0_POWER_CTRL,
  173. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  174. /* disable Core Clock Division, */
  175. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  176. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  177. /* enable bits are inverted */
  178. sky2_write8(hw, B2_Y2_CLK_GATE,
  179. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  180. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  181. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  182. else
  183. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  184. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
  185. u32 reg1;
  186. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  187. reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
  188. reg1 &= P_ASPM_CONTROL_MSK;
  189. sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
  190. sky2_pci_write32(hw, PCI_DEV_REG5, 0);
  191. }
  192. }
  193. static void sky2_power_aux(struct sky2_hw *hw)
  194. {
  195. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  196. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  197. else
  198. /* enable bits are inverted */
  199. sky2_write8(hw, B2_Y2_CLK_GATE,
  200. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  201. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  202. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  203. /* switch power to VAUX */
  204. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  205. sky2_write8(hw, B0_POWER_CTRL,
  206. (PC_VAUX_ENA | PC_VCC_ENA |
  207. PC_VAUX_ON | PC_VCC_OFF));
  208. }
  209. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  210. {
  211. u16 reg;
  212. /* disable all GMAC IRQ's */
  213. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  214. /* disable PHY IRQs */
  215. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  216. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  217. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  218. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  219. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  220. reg = gma_read16(hw, port, GM_RX_CTRL);
  221. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  222. gma_write16(hw, port, GM_RX_CTRL, reg);
  223. }
  224. /* flow control to advertise bits */
  225. static const u16 copper_fc_adv[] = {
  226. [FC_NONE] = 0,
  227. [FC_TX] = PHY_M_AN_ASP,
  228. [FC_RX] = PHY_M_AN_PC,
  229. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  230. };
  231. /* flow control to advertise bits when using 1000BaseX */
  232. static const u16 fiber_fc_adv[] = {
  233. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  234. [FC_TX] = PHY_M_P_ASYM_MD_X,
  235. [FC_RX] = PHY_M_P_SYM_MD_X,
  236. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  237. };
  238. /* flow control to GMA disable bits */
  239. static const u16 gm_fc_disable[] = {
  240. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  241. [FC_TX] = GM_GPCR_FC_RX_DIS,
  242. [FC_RX] = GM_GPCR_FC_TX_DIS,
  243. [FC_BOTH] = 0,
  244. };
  245. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  246. {
  247. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  248. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  249. if (sky2->autoneg == AUTONEG_ENABLE
  250. && !(hw->chip_id == CHIP_ID_YUKON_XL
  251. || hw->chip_id == CHIP_ID_YUKON_EC_U
  252. || hw->chip_id == CHIP_ID_YUKON_EX)) {
  253. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  254. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  255. PHY_M_EC_MAC_S_MSK);
  256. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  257. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  258. if (hw->chip_id == CHIP_ID_YUKON_EC)
  259. /* set downshift counter to 3x and enable downshift */
  260. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  261. else
  262. /* set master & slave downshift counter to 1x */
  263. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  264. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  265. }
  266. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  267. if (sky2_is_copper(hw)) {
  268. if (hw->chip_id == CHIP_ID_YUKON_FE) {
  269. /* enable automatic crossover */
  270. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  271. } else {
  272. /* disable energy detect */
  273. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  274. /* enable automatic crossover */
  275. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  276. /* downshift on PHY 88E1112 and 88E1149 is changed */
  277. if (sky2->autoneg == AUTONEG_ENABLE
  278. && (hw->chip_id == CHIP_ID_YUKON_XL
  279. || hw->chip_id == CHIP_ID_YUKON_EC_U
  280. || hw->chip_id == CHIP_ID_YUKON_EX)) {
  281. /* set downshift counter to 3x and enable downshift */
  282. ctrl &= ~PHY_M_PC_DSC_MSK;
  283. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  284. }
  285. }
  286. } else {
  287. /* workaround for deviation #4.88 (CRC errors) */
  288. /* disable Automatic Crossover */
  289. ctrl &= ~PHY_M_PC_MDIX_MSK;
  290. }
  291. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  292. /* special setup for PHY 88E1112 Fiber */
  293. if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
  294. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  295. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  296. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  297. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  298. ctrl &= ~PHY_M_MAC_MD_MSK;
  299. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  300. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  301. if (hw->pmd_type == 'P') {
  302. /* select page 1 to access Fiber registers */
  303. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  304. /* for SFP-module set SIGDET polarity to low */
  305. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  306. ctrl |= PHY_M_FIB_SIGD_POL;
  307. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  308. }
  309. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  310. }
  311. ctrl = PHY_CT_RESET;
  312. ct1000 = 0;
  313. adv = PHY_AN_CSMA;
  314. reg = 0;
  315. if (sky2->autoneg == AUTONEG_ENABLE) {
  316. if (sky2_is_copper(hw)) {
  317. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  318. ct1000 |= PHY_M_1000C_AFD;
  319. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  320. ct1000 |= PHY_M_1000C_AHD;
  321. if (sky2->advertising & ADVERTISED_100baseT_Full)
  322. adv |= PHY_M_AN_100_FD;
  323. if (sky2->advertising & ADVERTISED_100baseT_Half)
  324. adv |= PHY_M_AN_100_HD;
  325. if (sky2->advertising & ADVERTISED_10baseT_Full)
  326. adv |= PHY_M_AN_10_FD;
  327. if (sky2->advertising & ADVERTISED_10baseT_Half)
  328. adv |= PHY_M_AN_10_HD;
  329. adv |= copper_fc_adv[sky2->flow_mode];
  330. } else { /* special defines for FIBER (88E1040S only) */
  331. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  332. adv |= PHY_M_AN_1000X_AFD;
  333. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  334. adv |= PHY_M_AN_1000X_AHD;
  335. adv |= fiber_fc_adv[sky2->flow_mode];
  336. }
  337. /* Restart Auto-negotiation */
  338. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  339. } else {
  340. /* forced speed/duplex settings */
  341. ct1000 = PHY_M_1000C_MSE;
  342. /* Disable auto update for duplex flow control and speed */
  343. reg |= GM_GPCR_AU_ALL_DIS;
  344. switch (sky2->speed) {
  345. case SPEED_1000:
  346. ctrl |= PHY_CT_SP1000;
  347. reg |= GM_GPCR_SPEED_1000;
  348. break;
  349. case SPEED_100:
  350. ctrl |= PHY_CT_SP100;
  351. reg |= GM_GPCR_SPEED_100;
  352. break;
  353. }
  354. if (sky2->duplex == DUPLEX_FULL) {
  355. reg |= GM_GPCR_DUP_FULL;
  356. ctrl |= PHY_CT_DUP_MD;
  357. } else if (sky2->speed < SPEED_1000)
  358. sky2->flow_mode = FC_NONE;
  359. reg |= gm_fc_disable[sky2->flow_mode];
  360. /* Forward pause packets to GMAC? */
  361. if (sky2->flow_mode & FC_RX)
  362. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  363. else
  364. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  365. }
  366. gma_write16(hw, port, GM_GP_CTRL, reg);
  367. if (hw->chip_id != CHIP_ID_YUKON_FE)
  368. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  369. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  370. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  371. /* Setup Phy LED's */
  372. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  373. ledover = 0;
  374. switch (hw->chip_id) {
  375. case CHIP_ID_YUKON_FE:
  376. /* on 88E3082 these bits are at 11..9 (shifted left) */
  377. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  378. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  379. /* delete ACT LED control bits */
  380. ctrl &= ~PHY_M_FELP_LED1_MSK;
  381. /* change ACT LED control to blink mode */
  382. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  383. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  384. break;
  385. case CHIP_ID_YUKON_XL:
  386. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  387. /* select page 3 to access LED control register */
  388. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  389. /* set LED Function Control register */
  390. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  391. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  392. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  393. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  394. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  395. /* set Polarity Control register */
  396. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  397. (PHY_M_POLC_LS1_P_MIX(4) |
  398. PHY_M_POLC_IS0_P_MIX(4) |
  399. PHY_M_POLC_LOS_CTRL(2) |
  400. PHY_M_POLC_INIT_CTRL(2) |
  401. PHY_M_POLC_STA1_CTRL(2) |
  402. PHY_M_POLC_STA0_CTRL(2)));
  403. /* restore page register */
  404. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  405. break;
  406. case CHIP_ID_YUKON_EC_U:
  407. case CHIP_ID_YUKON_EX:
  408. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  409. /* select page 3 to access LED control register */
  410. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  411. /* set LED Function Control register */
  412. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  413. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  414. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  415. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  416. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  417. /* set Blink Rate in LED Timer Control Register */
  418. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  419. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  420. /* restore page register */
  421. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  422. break;
  423. default:
  424. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  425. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  426. /* turn off the Rx LED (LED_RX) */
  427. ledover &= ~PHY_M_LED_MO_RX;
  428. }
  429. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  430. hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
  431. /* apply fixes in PHY AFE */
  432. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  433. /* increase differential signal amplitude in 10BASE-T */
  434. gm_phy_write(hw, port, 0x18, 0xaa99);
  435. gm_phy_write(hw, port, 0x17, 0x2011);
  436. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  437. gm_phy_write(hw, port, 0x18, 0xa204);
  438. gm_phy_write(hw, port, 0x17, 0x2002);
  439. /* set page register to 0 */
  440. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  441. } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
  442. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  443. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  444. /* turn on 100 Mbps LED (LED_LINK100) */
  445. ledover |= PHY_M_LED_MO_100;
  446. }
  447. if (ledover)
  448. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  449. }
  450. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  451. if (sky2->autoneg == AUTONEG_ENABLE)
  452. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  453. else
  454. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  455. }
  456. static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
  457. {
  458. u32 reg1;
  459. static const u32 phy_power[]
  460. = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  461. /* looks like this XL is back asswards .. */
  462. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  463. onoff = !onoff;
  464. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  465. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  466. if (onoff)
  467. /* Turn off phy power saving */
  468. reg1 &= ~phy_power[port];
  469. else
  470. reg1 |= phy_power[port];
  471. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  472. sky2_pci_read32(hw, PCI_DEV_REG1);
  473. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  474. udelay(100);
  475. }
  476. /* Force a renegotiation */
  477. static void sky2_phy_reinit(struct sky2_port *sky2)
  478. {
  479. spin_lock_bh(&sky2->phy_lock);
  480. sky2_phy_init(sky2->hw, sky2->port);
  481. spin_unlock_bh(&sky2->phy_lock);
  482. }
  483. /* Put device in state to listen for Wake On Lan */
  484. static void sky2_wol_init(struct sky2_port *sky2)
  485. {
  486. struct sky2_hw *hw = sky2->hw;
  487. unsigned port = sky2->port;
  488. enum flow_control save_mode;
  489. u16 ctrl;
  490. u32 reg1;
  491. /* Bring hardware out of reset */
  492. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  493. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  494. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  495. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  496. /* Force to 10/100
  497. * sky2_reset will re-enable on resume
  498. */
  499. save_mode = sky2->flow_mode;
  500. ctrl = sky2->advertising;
  501. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  502. sky2->flow_mode = FC_NONE;
  503. sky2_phy_power(hw, port, 1);
  504. sky2_phy_reinit(sky2);
  505. sky2->flow_mode = save_mode;
  506. sky2->advertising = ctrl;
  507. /* Set GMAC to no flow control and auto update for speed/duplex */
  508. gma_write16(hw, port, GM_GP_CTRL,
  509. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  510. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  511. /* Set WOL address */
  512. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  513. sky2->netdev->dev_addr, ETH_ALEN);
  514. /* Turn on appropriate WOL control bits */
  515. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  516. ctrl = 0;
  517. if (sky2->wol & WAKE_PHY)
  518. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  519. else
  520. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  521. if (sky2->wol & WAKE_MAGIC)
  522. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  523. else
  524. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  525. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  526. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  527. /* Turn on legacy PCI-Express PME mode */
  528. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  529. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  530. reg1 |= PCI_Y2_PME_LEGACY;
  531. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  532. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  533. /* block receiver */
  534. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  535. }
  536. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  537. {
  538. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  539. u16 reg;
  540. int i;
  541. const u8 *addr = hw->dev[port]->dev_addr;
  542. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  543. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  544. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  545. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  546. /* WA DEV_472 -- looks like crossed wires on port 2 */
  547. /* clear GMAC 1 Control reset */
  548. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  549. do {
  550. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  551. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  552. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  553. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  554. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  555. }
  556. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  557. /* Enable Transmit FIFO Underrun */
  558. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  559. spin_lock_bh(&sky2->phy_lock);
  560. sky2_phy_init(hw, port);
  561. spin_unlock_bh(&sky2->phy_lock);
  562. /* MIB clear */
  563. reg = gma_read16(hw, port, GM_PHY_ADDR);
  564. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  565. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  566. gma_read16(hw, port, i);
  567. gma_write16(hw, port, GM_PHY_ADDR, reg);
  568. /* transmit control */
  569. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  570. /* receive control reg: unicast + multicast + no FCS */
  571. gma_write16(hw, port, GM_RX_CTRL,
  572. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  573. /* transmit flow control */
  574. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  575. /* transmit parameter */
  576. gma_write16(hw, port, GM_TX_PARAM,
  577. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  578. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  579. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  580. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  581. /* serial mode register */
  582. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  583. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  584. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  585. reg |= GM_SMOD_JUMBO_ENA;
  586. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  587. /* virtual address for data */
  588. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  589. /* physical address: used for pause frames */
  590. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  591. /* ignore counter overflows */
  592. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  593. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  594. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  595. /* Configure Rx MAC FIFO */
  596. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  597. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  598. GMF_OPER_ON | GMF_RX_F_FL_ON);
  599. /* Flush Rx MAC FIFO on any flow control or error */
  600. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  601. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  602. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
  603. /* Configure Tx MAC FIFO */
  604. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  605. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  606. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
  607. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  608. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  609. /* set Tx GMAC FIFO Almost Empty Threshold */
  610. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  611. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  612. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  613. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  614. TX_JUMBO_ENA | TX_STFW_DIS);
  615. else
  616. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  617. TX_JUMBO_DIS | TX_STFW_ENA);
  618. }
  619. }
  620. /* Assign Ram Buffer allocation to queue */
  621. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  622. {
  623. u32 end;
  624. /* convert from K bytes to qwords used for hw register */
  625. start *= 1024/8;
  626. space *= 1024/8;
  627. end = start + space - 1;
  628. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  629. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  630. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  631. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  632. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  633. if (q == Q_R1 || q == Q_R2) {
  634. u32 tp = space - space/4;
  635. /* On receive queue's set the thresholds
  636. * give receiver priority when > 3/4 full
  637. * send pause when down to 2K
  638. */
  639. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  640. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  641. tp = space - 2048/8;
  642. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  643. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  644. } else {
  645. /* Enable store & forward on Tx queue's because
  646. * Tx FIFO is only 1K on Yukon
  647. */
  648. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  649. }
  650. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  651. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  652. }
  653. /* Setup Bus Memory Interface */
  654. static void sky2_qset(struct sky2_hw *hw, u16 q)
  655. {
  656. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  657. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  658. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  659. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  660. }
  661. /* Setup prefetch unit registers. This is the interface between
  662. * hardware and driver list elements
  663. */
  664. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  665. u64 addr, u32 last)
  666. {
  667. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  668. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  669. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  670. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  671. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  672. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  673. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  674. }
  675. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  676. {
  677. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  678. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  679. le->ctrl = 0;
  680. return le;
  681. }
  682. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  683. struct sky2_tx_le *le)
  684. {
  685. return sky2->tx_ring + (le - sky2->tx_le);
  686. }
  687. /* Update chip's next pointer */
  688. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  689. {
  690. /* Make sure write' to descriptors are complete before we tell hardware */
  691. wmb();
  692. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  693. /* Synchronize I/O on since next processor may write to tail */
  694. mmiowb();
  695. }
  696. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  697. {
  698. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  699. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  700. le->ctrl = 0;
  701. return le;
  702. }
  703. /* Return high part of DMA address (could be 32 or 64 bit) */
  704. static inline u32 high32(dma_addr_t a)
  705. {
  706. return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
  707. }
  708. /* Build description to hardware for one receive segment */
  709. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  710. dma_addr_t map, unsigned len)
  711. {
  712. struct sky2_rx_le *le;
  713. u32 hi = high32(map);
  714. if (sky2->rx_addr64 != hi) {
  715. le = sky2_next_rx(sky2);
  716. le->addr = cpu_to_le32(hi);
  717. le->opcode = OP_ADDR64 | HW_OWNER;
  718. sky2->rx_addr64 = high32(map + len);
  719. }
  720. le = sky2_next_rx(sky2);
  721. le->addr = cpu_to_le32((u32) map);
  722. le->length = cpu_to_le16(len);
  723. le->opcode = op | HW_OWNER;
  724. }
  725. /* Build description to hardware for one possibly fragmented skb */
  726. static void sky2_rx_submit(struct sky2_port *sky2,
  727. const struct rx_ring_info *re)
  728. {
  729. int i;
  730. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  731. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  732. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  733. }
  734. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  735. unsigned size)
  736. {
  737. struct sk_buff *skb = re->skb;
  738. int i;
  739. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  740. pci_unmap_len_set(re, data_size, size);
  741. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  742. re->frag_addr[i] = pci_map_page(pdev,
  743. skb_shinfo(skb)->frags[i].page,
  744. skb_shinfo(skb)->frags[i].page_offset,
  745. skb_shinfo(skb)->frags[i].size,
  746. PCI_DMA_FROMDEVICE);
  747. }
  748. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  749. {
  750. struct sk_buff *skb = re->skb;
  751. int i;
  752. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  753. PCI_DMA_FROMDEVICE);
  754. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  755. pci_unmap_page(pdev, re->frag_addr[i],
  756. skb_shinfo(skb)->frags[i].size,
  757. PCI_DMA_FROMDEVICE);
  758. }
  759. /* Tell chip where to start receive checksum.
  760. * Actually has two checksums, but set both same to avoid possible byte
  761. * order problems.
  762. */
  763. static void rx_set_checksum(struct sky2_port *sky2)
  764. {
  765. struct sky2_rx_le *le;
  766. le = sky2_next_rx(sky2);
  767. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  768. le->ctrl = 0;
  769. le->opcode = OP_TCPSTART | HW_OWNER;
  770. sky2_write32(sky2->hw,
  771. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  772. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  773. }
  774. /*
  775. * The RX Stop command will not work for Yukon-2 if the BMU does not
  776. * reach the end of packet and since we can't make sure that we have
  777. * incoming data, we must reset the BMU while it is not doing a DMA
  778. * transfer. Since it is possible that the RX path is still active,
  779. * the RX RAM buffer will be stopped first, so any possible incoming
  780. * data will not trigger a DMA. After the RAM buffer is stopped, the
  781. * BMU is polled until any DMA in progress is ended and only then it
  782. * will be reset.
  783. */
  784. static void sky2_rx_stop(struct sky2_port *sky2)
  785. {
  786. struct sky2_hw *hw = sky2->hw;
  787. unsigned rxq = rxqaddr[sky2->port];
  788. int i;
  789. /* disable the RAM Buffer receive queue */
  790. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  791. for (i = 0; i < 0xffff; i++)
  792. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  793. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  794. goto stopped;
  795. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  796. sky2->netdev->name);
  797. stopped:
  798. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  799. /* reset the Rx prefetch unit */
  800. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  801. mmiowb();
  802. }
  803. /* Clean out receive buffer area, assumes receiver hardware stopped */
  804. static void sky2_rx_clean(struct sky2_port *sky2)
  805. {
  806. unsigned i;
  807. memset(sky2->rx_le, 0, RX_LE_BYTES);
  808. for (i = 0; i < sky2->rx_pending; i++) {
  809. struct rx_ring_info *re = sky2->rx_ring + i;
  810. if (re->skb) {
  811. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  812. kfree_skb(re->skb);
  813. re->skb = NULL;
  814. }
  815. }
  816. }
  817. /* Basic MII support */
  818. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  819. {
  820. struct mii_ioctl_data *data = if_mii(ifr);
  821. struct sky2_port *sky2 = netdev_priv(dev);
  822. struct sky2_hw *hw = sky2->hw;
  823. int err = -EOPNOTSUPP;
  824. if (!netif_running(dev))
  825. return -ENODEV; /* Phy still in reset */
  826. switch (cmd) {
  827. case SIOCGMIIPHY:
  828. data->phy_id = PHY_ADDR_MARV;
  829. /* fallthru */
  830. case SIOCGMIIREG: {
  831. u16 val = 0;
  832. spin_lock_bh(&sky2->phy_lock);
  833. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  834. spin_unlock_bh(&sky2->phy_lock);
  835. data->val_out = val;
  836. break;
  837. }
  838. case SIOCSMIIREG:
  839. if (!capable(CAP_NET_ADMIN))
  840. return -EPERM;
  841. spin_lock_bh(&sky2->phy_lock);
  842. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  843. data->val_in);
  844. spin_unlock_bh(&sky2->phy_lock);
  845. break;
  846. }
  847. return err;
  848. }
  849. #ifdef SKY2_VLAN_TAG_USED
  850. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  851. {
  852. struct sky2_port *sky2 = netdev_priv(dev);
  853. struct sky2_hw *hw = sky2->hw;
  854. u16 port = sky2->port;
  855. netif_tx_lock_bh(dev);
  856. netif_poll_disable(sky2->hw->dev[0]);
  857. sky2->vlgrp = grp;
  858. if (grp) {
  859. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  860. RX_VLAN_STRIP_ON);
  861. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  862. TX_VLAN_TAG_ON);
  863. } else {
  864. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  865. RX_VLAN_STRIP_OFF);
  866. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  867. TX_VLAN_TAG_OFF);
  868. }
  869. netif_poll_enable(sky2->hw->dev[0]);
  870. netif_tx_unlock_bh(dev);
  871. }
  872. #endif
  873. /*
  874. * Allocate an skb for receiving. If the MTU is large enough
  875. * make the skb non-linear with a fragment list of pages.
  876. *
  877. * It appears the hardware has a bug in the FIFO logic that
  878. * cause it to hang if the FIFO gets overrun and the receive buffer
  879. * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
  880. * aligned except if slab debugging is enabled.
  881. */
  882. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  883. {
  884. struct sk_buff *skb;
  885. unsigned long p;
  886. int i;
  887. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
  888. if (!skb)
  889. goto nomem;
  890. p = (unsigned long) skb->data;
  891. skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
  892. for (i = 0; i < sky2->rx_nfrags; i++) {
  893. struct page *page = alloc_page(GFP_ATOMIC);
  894. if (!page)
  895. goto free_partial;
  896. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  897. }
  898. return skb;
  899. free_partial:
  900. kfree_skb(skb);
  901. nomem:
  902. return NULL;
  903. }
  904. /*
  905. * Allocate and setup receiver buffer pool.
  906. * Normal case this ends up creating one list element for skb
  907. * in the receive ring. Worst case if using large MTU and each
  908. * allocation falls on a different 64 bit region, that results
  909. * in 6 list elements per ring entry.
  910. * One element is used for checksum enable/disable, and one
  911. * extra to avoid wrap.
  912. */
  913. static int sky2_rx_start(struct sky2_port *sky2)
  914. {
  915. struct sky2_hw *hw = sky2->hw;
  916. struct rx_ring_info *re;
  917. unsigned rxq = rxqaddr[sky2->port];
  918. unsigned i, size, space, thresh;
  919. sky2->rx_put = sky2->rx_next = 0;
  920. sky2_qset(hw, rxq);
  921. /* On PCI express lowering the watermark gives better performance */
  922. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  923. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  924. /* These chips have no ram buffer?
  925. * MAC Rx RAM Read is controlled by hardware */
  926. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  927. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  928. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  929. sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
  930. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  931. rx_set_checksum(sky2);
  932. /* Space needed for frame data + headers rounded up */
  933. size = ALIGN(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8)
  934. + 8;
  935. /* Stopping point for hardware truncation */
  936. thresh = (size - 8) / sizeof(u32);
  937. /* Account for overhead of skb - to avoid order > 0 allocation */
  938. space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
  939. + sizeof(struct skb_shared_info);
  940. sky2->rx_nfrags = space >> PAGE_SHIFT;
  941. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  942. if (sky2->rx_nfrags != 0) {
  943. /* Compute residue after pages */
  944. space = sky2->rx_nfrags << PAGE_SHIFT;
  945. if (space < size)
  946. size -= space;
  947. else
  948. size = 0;
  949. /* Optimize to handle small packets and headers */
  950. if (size < copybreak)
  951. size = copybreak;
  952. if (size < ETH_HLEN)
  953. size = ETH_HLEN;
  954. }
  955. sky2->rx_data_size = size;
  956. /* Fill Rx ring */
  957. for (i = 0; i < sky2->rx_pending; i++) {
  958. re = sky2->rx_ring + i;
  959. re->skb = sky2_rx_alloc(sky2);
  960. if (!re->skb)
  961. goto nomem;
  962. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  963. sky2_rx_submit(sky2, re);
  964. }
  965. /*
  966. * The receiver hangs if it receives frames larger than the
  967. * packet buffer. As a workaround, truncate oversize frames, but
  968. * the register is limited to 9 bits, so if you do frames > 2052
  969. * you better get the MTU right!
  970. */
  971. if (thresh > 0x1ff)
  972. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  973. else {
  974. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  975. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  976. }
  977. /* Tell chip about available buffers */
  978. sky2_put_idx(hw, rxq, sky2->rx_put);
  979. return 0;
  980. nomem:
  981. sky2_rx_clean(sky2);
  982. return -ENOMEM;
  983. }
  984. /* Bring up network interface. */
  985. static int sky2_up(struct net_device *dev)
  986. {
  987. struct sky2_port *sky2 = netdev_priv(dev);
  988. struct sky2_hw *hw = sky2->hw;
  989. unsigned port = sky2->port;
  990. u32 ramsize, imask;
  991. int cap, err = -ENOMEM;
  992. struct net_device *otherdev = hw->dev[sky2->port^1];
  993. /*
  994. * On dual port PCI-X card, there is an problem where status
  995. * can be received out of order due to split transactions
  996. */
  997. if (otherdev && netif_running(otherdev) &&
  998. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  999. struct sky2_port *osky2 = netdev_priv(otherdev);
  1000. u16 cmd;
  1001. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1002. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1003. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1004. sky2->rx_csum = 0;
  1005. osky2->rx_csum = 0;
  1006. }
  1007. if (netif_msg_ifup(sky2))
  1008. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1009. /* must be power of 2 */
  1010. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1011. TX_RING_SIZE *
  1012. sizeof(struct sky2_tx_le),
  1013. &sky2->tx_le_map);
  1014. if (!sky2->tx_le)
  1015. goto err_out;
  1016. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1017. GFP_KERNEL);
  1018. if (!sky2->tx_ring)
  1019. goto err_out;
  1020. sky2->tx_prod = sky2->tx_cons = 0;
  1021. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1022. &sky2->rx_le_map);
  1023. if (!sky2->rx_le)
  1024. goto err_out;
  1025. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1026. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1027. GFP_KERNEL);
  1028. if (!sky2->rx_ring)
  1029. goto err_out;
  1030. sky2_phy_power(hw, port, 1);
  1031. sky2_mac_init(hw, port);
  1032. /* Register is number of 4K blocks on internal RAM buffer. */
  1033. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1034. printk(KERN_INFO PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1035. if (ramsize > 0) {
  1036. u32 rxspace;
  1037. if (ramsize < 16)
  1038. rxspace = ramsize / 2;
  1039. else
  1040. rxspace = 8 + (2*(ramsize - 16))/3;
  1041. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1042. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1043. /* Make sure SyncQ is disabled */
  1044. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1045. RB_RST_SET);
  1046. }
  1047. sky2_qset(hw, txqaddr[port]);
  1048. /* Set almost empty threshold */
  1049. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1050. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1051. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1052. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1053. TX_RING_SIZE - 1);
  1054. err = sky2_rx_start(sky2);
  1055. if (err)
  1056. goto err_out;
  1057. /* Enable interrupts from phy/mac for port */
  1058. imask = sky2_read32(hw, B0_IMSK);
  1059. imask |= portirq_msk[port];
  1060. sky2_write32(hw, B0_IMSK, imask);
  1061. return 0;
  1062. err_out:
  1063. if (sky2->rx_le) {
  1064. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1065. sky2->rx_le, sky2->rx_le_map);
  1066. sky2->rx_le = NULL;
  1067. }
  1068. if (sky2->tx_le) {
  1069. pci_free_consistent(hw->pdev,
  1070. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1071. sky2->tx_le, sky2->tx_le_map);
  1072. sky2->tx_le = NULL;
  1073. }
  1074. kfree(sky2->tx_ring);
  1075. kfree(sky2->rx_ring);
  1076. sky2->tx_ring = NULL;
  1077. sky2->rx_ring = NULL;
  1078. return err;
  1079. }
  1080. /* Modular subtraction in ring */
  1081. static inline int tx_dist(unsigned tail, unsigned head)
  1082. {
  1083. return (head - tail) & (TX_RING_SIZE - 1);
  1084. }
  1085. /* Number of list elements available for next tx */
  1086. static inline int tx_avail(const struct sky2_port *sky2)
  1087. {
  1088. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1089. }
  1090. /* Estimate of number of transmit list elements required */
  1091. static unsigned tx_le_req(const struct sk_buff *skb)
  1092. {
  1093. unsigned count;
  1094. count = sizeof(dma_addr_t) / sizeof(u32);
  1095. count += skb_shinfo(skb)->nr_frags * count;
  1096. if (skb_is_gso(skb))
  1097. ++count;
  1098. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1099. ++count;
  1100. return count;
  1101. }
  1102. /*
  1103. * Put one packet in ring for transmit.
  1104. * A single packet can generate multiple list elements, and
  1105. * the number of ring elements will probably be less than the number
  1106. * of list elements used.
  1107. */
  1108. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1109. {
  1110. struct sky2_port *sky2 = netdev_priv(dev);
  1111. struct sky2_hw *hw = sky2->hw;
  1112. struct sky2_tx_le *le = NULL;
  1113. struct tx_ring_info *re;
  1114. unsigned i, len;
  1115. dma_addr_t mapping;
  1116. u32 addr64;
  1117. u16 mss;
  1118. u8 ctrl;
  1119. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1120. return NETDEV_TX_BUSY;
  1121. if (unlikely(netif_msg_tx_queued(sky2)))
  1122. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1123. dev->name, sky2->tx_prod, skb->len);
  1124. len = skb_headlen(skb);
  1125. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1126. addr64 = high32(mapping);
  1127. /* Send high bits if changed or crosses boundary */
  1128. if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
  1129. le = get_tx_le(sky2);
  1130. le->addr = cpu_to_le32(addr64);
  1131. le->opcode = OP_ADDR64 | HW_OWNER;
  1132. sky2->tx_addr64 = high32(mapping + len);
  1133. }
  1134. /* Check for TCP Segmentation Offload */
  1135. mss = skb_shinfo(skb)->gso_size;
  1136. if (mss != 0) {
  1137. mss += tcp_optlen(skb); /* TCP options */
  1138. mss += ip_hdrlen(skb) + sizeof(struct tcphdr);
  1139. mss += ETH_HLEN;
  1140. if (mss != sky2->tx_last_mss) {
  1141. le = get_tx_le(sky2);
  1142. le->addr = cpu_to_le32(mss);
  1143. le->opcode = OP_LRGLEN | HW_OWNER;
  1144. sky2->tx_last_mss = mss;
  1145. }
  1146. }
  1147. ctrl = 0;
  1148. #ifdef SKY2_VLAN_TAG_USED
  1149. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1150. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1151. if (!le) {
  1152. le = get_tx_le(sky2);
  1153. le->addr = 0;
  1154. le->opcode = OP_VLAN|HW_OWNER;
  1155. } else
  1156. le->opcode |= OP_VLAN;
  1157. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1158. ctrl |= INS_VLAN;
  1159. }
  1160. #endif
  1161. /* Handle TCP checksum offload */
  1162. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1163. const unsigned offset = skb_transport_offset(skb);
  1164. u32 tcpsum;
  1165. tcpsum = offset << 16; /* sum start */
  1166. tcpsum |= offset + skb->csum_offset; /* sum write */
  1167. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1168. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1169. ctrl |= UDPTCP;
  1170. if (tcpsum != sky2->tx_tcpsum) {
  1171. sky2->tx_tcpsum = tcpsum;
  1172. le = get_tx_le(sky2);
  1173. le->addr = cpu_to_le32(tcpsum);
  1174. le->length = 0; /* initial checksum value */
  1175. le->ctrl = 1; /* one packet */
  1176. le->opcode = OP_TCPLISW | HW_OWNER;
  1177. }
  1178. }
  1179. le = get_tx_le(sky2);
  1180. le->addr = cpu_to_le32((u32) mapping);
  1181. le->length = cpu_to_le16(len);
  1182. le->ctrl = ctrl;
  1183. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1184. re = tx_le_re(sky2, le);
  1185. re->skb = skb;
  1186. pci_unmap_addr_set(re, mapaddr, mapping);
  1187. pci_unmap_len_set(re, maplen, len);
  1188. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1189. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1190. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1191. frag->size, PCI_DMA_TODEVICE);
  1192. addr64 = high32(mapping);
  1193. if (addr64 != sky2->tx_addr64) {
  1194. le = get_tx_le(sky2);
  1195. le->addr = cpu_to_le32(addr64);
  1196. le->ctrl = 0;
  1197. le->opcode = OP_ADDR64 | HW_OWNER;
  1198. sky2->tx_addr64 = addr64;
  1199. }
  1200. le = get_tx_le(sky2);
  1201. le->addr = cpu_to_le32((u32) mapping);
  1202. le->length = cpu_to_le16(frag->size);
  1203. le->ctrl = ctrl;
  1204. le->opcode = OP_BUFFER | HW_OWNER;
  1205. re = tx_le_re(sky2, le);
  1206. re->skb = skb;
  1207. pci_unmap_addr_set(re, mapaddr, mapping);
  1208. pci_unmap_len_set(re, maplen, frag->size);
  1209. }
  1210. le->ctrl |= EOP;
  1211. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1212. netif_stop_queue(dev);
  1213. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1214. dev->trans_start = jiffies;
  1215. return NETDEV_TX_OK;
  1216. }
  1217. /*
  1218. * Free ring elements from starting at tx_cons until "done"
  1219. *
  1220. * NB: the hardware will tell us about partial completion of multi-part
  1221. * buffers so make sure not to free skb to early.
  1222. */
  1223. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1224. {
  1225. struct net_device *dev = sky2->netdev;
  1226. struct pci_dev *pdev = sky2->hw->pdev;
  1227. unsigned idx;
  1228. BUG_ON(done >= TX_RING_SIZE);
  1229. for (idx = sky2->tx_cons; idx != done;
  1230. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1231. struct sky2_tx_le *le = sky2->tx_le + idx;
  1232. struct tx_ring_info *re = sky2->tx_ring + idx;
  1233. switch(le->opcode & ~HW_OWNER) {
  1234. case OP_LARGESEND:
  1235. case OP_PACKET:
  1236. pci_unmap_single(pdev,
  1237. pci_unmap_addr(re, mapaddr),
  1238. pci_unmap_len(re, maplen),
  1239. PCI_DMA_TODEVICE);
  1240. break;
  1241. case OP_BUFFER:
  1242. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1243. pci_unmap_len(re, maplen),
  1244. PCI_DMA_TODEVICE);
  1245. break;
  1246. }
  1247. if (le->ctrl & EOP) {
  1248. if (unlikely(netif_msg_tx_done(sky2)))
  1249. printk(KERN_DEBUG "%s: tx done %u\n",
  1250. dev->name, idx);
  1251. sky2->net_stats.tx_packets++;
  1252. sky2->net_stats.tx_bytes += re->skb->len;
  1253. dev_kfree_skb_any(re->skb);
  1254. }
  1255. le->opcode = 0; /* paranoia */
  1256. }
  1257. sky2->tx_cons = idx;
  1258. smp_mb();
  1259. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1260. netif_wake_queue(dev);
  1261. }
  1262. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1263. static void sky2_tx_clean(struct net_device *dev)
  1264. {
  1265. struct sky2_port *sky2 = netdev_priv(dev);
  1266. netif_tx_lock_bh(dev);
  1267. sky2_tx_complete(sky2, sky2->tx_prod);
  1268. netif_tx_unlock_bh(dev);
  1269. }
  1270. /* Network shutdown */
  1271. static int sky2_down(struct net_device *dev)
  1272. {
  1273. struct sky2_port *sky2 = netdev_priv(dev);
  1274. struct sky2_hw *hw = sky2->hw;
  1275. unsigned port = sky2->port;
  1276. u16 ctrl;
  1277. u32 imask;
  1278. /* Never really got started! */
  1279. if (!sky2->tx_le)
  1280. return 0;
  1281. if (netif_msg_ifdown(sky2))
  1282. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1283. /* Stop more packets from being queued */
  1284. netif_stop_queue(dev);
  1285. netif_carrier_off(dev);
  1286. /* Disable port IRQ */
  1287. imask = sky2_read32(hw, B0_IMSK);
  1288. imask &= ~portirq_msk[port];
  1289. sky2_write32(hw, B0_IMSK, imask);
  1290. sky2_gmac_reset(hw, port);
  1291. /* Stop transmitter */
  1292. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1293. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1294. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1295. RB_RST_SET | RB_DIS_OP_MD);
  1296. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1297. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1298. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1299. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1300. /* Workaround shared GMAC reset */
  1301. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1302. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1303. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1304. /* Disable Force Sync bit and Enable Alloc bit */
  1305. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1306. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1307. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1308. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1309. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1310. /* Reset the PCI FIFO of the async Tx queue */
  1311. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1312. BMU_RST_SET | BMU_FIFO_RST);
  1313. /* Reset the Tx prefetch units */
  1314. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1315. PREF_UNIT_RST_SET);
  1316. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1317. sky2_rx_stop(sky2);
  1318. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1319. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1320. sky2_phy_power(hw, port, 0);
  1321. /* turn off LED's */
  1322. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1323. synchronize_irq(hw->pdev->irq);
  1324. sky2_tx_clean(dev);
  1325. sky2_rx_clean(sky2);
  1326. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1327. sky2->rx_le, sky2->rx_le_map);
  1328. kfree(sky2->rx_ring);
  1329. pci_free_consistent(hw->pdev,
  1330. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1331. sky2->tx_le, sky2->tx_le_map);
  1332. kfree(sky2->tx_ring);
  1333. sky2->tx_le = NULL;
  1334. sky2->rx_le = NULL;
  1335. sky2->rx_ring = NULL;
  1336. sky2->tx_ring = NULL;
  1337. return 0;
  1338. }
  1339. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1340. {
  1341. if (!sky2_is_copper(hw))
  1342. return SPEED_1000;
  1343. if (hw->chip_id == CHIP_ID_YUKON_FE)
  1344. return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
  1345. switch (aux & PHY_M_PS_SPEED_MSK) {
  1346. case PHY_M_PS_SPEED_1000:
  1347. return SPEED_1000;
  1348. case PHY_M_PS_SPEED_100:
  1349. return SPEED_100;
  1350. default:
  1351. return SPEED_10;
  1352. }
  1353. }
  1354. static void sky2_link_up(struct sky2_port *sky2)
  1355. {
  1356. struct sky2_hw *hw = sky2->hw;
  1357. unsigned port = sky2->port;
  1358. u16 reg;
  1359. static const char *fc_name[] = {
  1360. [FC_NONE] = "none",
  1361. [FC_TX] = "tx",
  1362. [FC_RX] = "rx",
  1363. [FC_BOTH] = "both",
  1364. };
  1365. /* enable Rx/Tx */
  1366. reg = gma_read16(hw, port, GM_GP_CTRL);
  1367. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1368. gma_write16(hw, port, GM_GP_CTRL, reg);
  1369. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1370. netif_carrier_on(sky2->netdev);
  1371. netif_wake_queue(sky2->netdev);
  1372. /* Turn on link LED */
  1373. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1374. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1375. if (hw->chip_id == CHIP_ID_YUKON_XL
  1376. || hw->chip_id == CHIP_ID_YUKON_EC_U
  1377. || hw->chip_id == CHIP_ID_YUKON_EX) {
  1378. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1379. u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
  1380. switch(sky2->speed) {
  1381. case SPEED_10:
  1382. led |= PHY_M_LEDC_INIT_CTRL(7);
  1383. break;
  1384. case SPEED_100:
  1385. led |= PHY_M_LEDC_STA1_CTRL(7);
  1386. break;
  1387. case SPEED_1000:
  1388. led |= PHY_M_LEDC_STA0_CTRL(7);
  1389. break;
  1390. }
  1391. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1392. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
  1393. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1394. }
  1395. if (netif_msg_link(sky2))
  1396. printk(KERN_INFO PFX
  1397. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1398. sky2->netdev->name, sky2->speed,
  1399. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1400. fc_name[sky2->flow_status]);
  1401. }
  1402. static void sky2_link_down(struct sky2_port *sky2)
  1403. {
  1404. struct sky2_hw *hw = sky2->hw;
  1405. unsigned port = sky2->port;
  1406. u16 reg;
  1407. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1408. reg = gma_read16(hw, port, GM_GP_CTRL);
  1409. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1410. gma_write16(hw, port, GM_GP_CTRL, reg);
  1411. netif_carrier_off(sky2->netdev);
  1412. netif_stop_queue(sky2->netdev);
  1413. /* Turn on link LED */
  1414. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1415. if (netif_msg_link(sky2))
  1416. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1417. sky2_phy_init(hw, port);
  1418. }
  1419. static enum flow_control sky2_flow(int rx, int tx)
  1420. {
  1421. if (rx)
  1422. return tx ? FC_BOTH : FC_RX;
  1423. else
  1424. return tx ? FC_TX : FC_NONE;
  1425. }
  1426. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1427. {
  1428. struct sky2_hw *hw = sky2->hw;
  1429. unsigned port = sky2->port;
  1430. u16 advert, lpa;
  1431. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1432. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1433. if (lpa & PHY_M_AN_RF) {
  1434. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1435. return -1;
  1436. }
  1437. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1438. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1439. sky2->netdev->name);
  1440. return -1;
  1441. }
  1442. sky2->speed = sky2_phy_speed(hw, aux);
  1443. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1444. /* Since the pause result bits seem to in different positions on
  1445. * different chips. look at registers.
  1446. */
  1447. if (!sky2_is_copper(hw)) {
  1448. /* Shift for bits in fiber PHY */
  1449. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1450. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1451. if (advert & ADVERTISE_1000XPAUSE)
  1452. advert |= ADVERTISE_PAUSE_CAP;
  1453. if (advert & ADVERTISE_1000XPSE_ASYM)
  1454. advert |= ADVERTISE_PAUSE_ASYM;
  1455. if (lpa & LPA_1000XPAUSE)
  1456. lpa |= LPA_PAUSE_CAP;
  1457. if (lpa & LPA_1000XPAUSE_ASYM)
  1458. lpa |= LPA_PAUSE_ASYM;
  1459. }
  1460. sky2->flow_status = FC_NONE;
  1461. if (advert & ADVERTISE_PAUSE_CAP) {
  1462. if (lpa & LPA_PAUSE_CAP)
  1463. sky2->flow_status = FC_BOTH;
  1464. else if (advert & ADVERTISE_PAUSE_ASYM)
  1465. sky2->flow_status = FC_RX;
  1466. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1467. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1468. sky2->flow_status = FC_TX;
  1469. }
  1470. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1471. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1472. sky2->flow_status = FC_NONE;
  1473. if (sky2->flow_status & FC_TX)
  1474. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1475. else
  1476. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1477. return 0;
  1478. }
  1479. /* Interrupt from PHY */
  1480. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1481. {
  1482. struct net_device *dev = hw->dev[port];
  1483. struct sky2_port *sky2 = netdev_priv(dev);
  1484. u16 istatus, phystat;
  1485. if (!netif_running(dev))
  1486. return;
  1487. spin_lock(&sky2->phy_lock);
  1488. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1489. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1490. if (netif_msg_intr(sky2))
  1491. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1492. sky2->netdev->name, istatus, phystat);
  1493. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1494. if (sky2_autoneg_done(sky2, phystat) == 0)
  1495. sky2_link_up(sky2);
  1496. goto out;
  1497. }
  1498. if (istatus & PHY_M_IS_LSP_CHANGE)
  1499. sky2->speed = sky2_phy_speed(hw, phystat);
  1500. if (istatus & PHY_M_IS_DUP_CHANGE)
  1501. sky2->duplex =
  1502. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1503. if (istatus & PHY_M_IS_LST_CHANGE) {
  1504. if (phystat & PHY_M_PS_LINK_UP)
  1505. sky2_link_up(sky2);
  1506. else
  1507. sky2_link_down(sky2);
  1508. }
  1509. out:
  1510. spin_unlock(&sky2->phy_lock);
  1511. }
  1512. /* Transmit timeout is only called if we are running, carrier is up
  1513. * and tx queue is full (stopped).
  1514. */
  1515. static void sky2_tx_timeout(struct net_device *dev)
  1516. {
  1517. struct sky2_port *sky2 = netdev_priv(dev);
  1518. struct sky2_hw *hw = sky2->hw;
  1519. if (netif_msg_timer(sky2))
  1520. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1521. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1522. dev->name, sky2->tx_cons, sky2->tx_prod,
  1523. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1524. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1525. /* can't restart safely under softirq */
  1526. schedule_work(&hw->restart_work);
  1527. }
  1528. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1529. {
  1530. struct sky2_port *sky2 = netdev_priv(dev);
  1531. struct sky2_hw *hw = sky2->hw;
  1532. unsigned port = sky2->port;
  1533. int err;
  1534. u16 ctl, mode;
  1535. u32 imask;
  1536. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1537. return -EINVAL;
  1538. if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_FE)
  1539. return -EINVAL;
  1540. if (!netif_running(dev)) {
  1541. dev->mtu = new_mtu;
  1542. return 0;
  1543. }
  1544. imask = sky2_read32(hw, B0_IMSK);
  1545. sky2_write32(hw, B0_IMSK, 0);
  1546. dev->trans_start = jiffies; /* prevent tx timeout */
  1547. netif_stop_queue(dev);
  1548. netif_poll_disable(hw->dev[0]);
  1549. synchronize_irq(hw->pdev->irq);
  1550. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
  1551. if (new_mtu > ETH_DATA_LEN) {
  1552. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1553. TX_JUMBO_ENA | TX_STFW_DIS);
  1554. dev->features &= NETIF_F_TSO | NETIF_F_SG | NETIF_F_IP_CSUM;
  1555. } else
  1556. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1557. TX_JUMBO_DIS | TX_STFW_ENA);
  1558. }
  1559. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1560. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1561. sky2_rx_stop(sky2);
  1562. sky2_rx_clean(sky2);
  1563. dev->mtu = new_mtu;
  1564. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1565. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1566. if (dev->mtu > ETH_DATA_LEN)
  1567. mode |= GM_SMOD_JUMBO_ENA;
  1568. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1569. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1570. err = sky2_rx_start(sky2);
  1571. sky2_write32(hw, B0_IMSK, imask);
  1572. if (err)
  1573. dev_close(dev);
  1574. else {
  1575. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1576. netif_poll_enable(hw->dev[0]);
  1577. netif_wake_queue(dev);
  1578. }
  1579. return err;
  1580. }
  1581. /* For small just reuse existing skb for next receive */
  1582. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1583. const struct rx_ring_info *re,
  1584. unsigned length)
  1585. {
  1586. struct sk_buff *skb;
  1587. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1588. if (likely(skb)) {
  1589. skb_reserve(skb, 2);
  1590. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1591. length, PCI_DMA_FROMDEVICE);
  1592. skb_copy_from_linear_data(re->skb, skb->data, length);
  1593. skb->ip_summed = re->skb->ip_summed;
  1594. skb->csum = re->skb->csum;
  1595. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1596. length, PCI_DMA_FROMDEVICE);
  1597. re->skb->ip_summed = CHECKSUM_NONE;
  1598. skb_put(skb, length);
  1599. }
  1600. return skb;
  1601. }
  1602. /* Adjust length of skb with fragments to match received data */
  1603. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1604. unsigned int length)
  1605. {
  1606. int i, num_frags;
  1607. unsigned int size;
  1608. /* put header into skb */
  1609. size = min(length, hdr_space);
  1610. skb->tail += size;
  1611. skb->len += size;
  1612. length -= size;
  1613. num_frags = skb_shinfo(skb)->nr_frags;
  1614. for (i = 0; i < num_frags; i++) {
  1615. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1616. if (length == 0) {
  1617. /* don't need this page */
  1618. __free_page(frag->page);
  1619. --skb_shinfo(skb)->nr_frags;
  1620. } else {
  1621. size = min(length, (unsigned) PAGE_SIZE);
  1622. frag->size = size;
  1623. skb->data_len += size;
  1624. skb->truesize += size;
  1625. skb->len += size;
  1626. length -= size;
  1627. }
  1628. }
  1629. }
  1630. /* Normal packet - take skb from ring element and put in a new one */
  1631. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1632. struct rx_ring_info *re,
  1633. unsigned int length)
  1634. {
  1635. struct sk_buff *skb, *nskb;
  1636. unsigned hdr_space = sky2->rx_data_size;
  1637. pr_debug(PFX "receive new length=%d\n", length);
  1638. /* Don't be tricky about reusing pages (yet) */
  1639. nskb = sky2_rx_alloc(sky2);
  1640. if (unlikely(!nskb))
  1641. return NULL;
  1642. skb = re->skb;
  1643. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1644. prefetch(skb->data);
  1645. re->skb = nskb;
  1646. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1647. if (skb_shinfo(skb)->nr_frags)
  1648. skb_put_frags(skb, hdr_space, length);
  1649. else
  1650. skb_put(skb, length);
  1651. return skb;
  1652. }
  1653. /*
  1654. * Receive one packet.
  1655. * For larger packets, get new buffer.
  1656. */
  1657. static struct sk_buff *sky2_receive(struct net_device *dev,
  1658. u16 length, u32 status)
  1659. {
  1660. struct sky2_port *sky2 = netdev_priv(dev);
  1661. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1662. struct sk_buff *skb = NULL;
  1663. if (unlikely(netif_msg_rx_status(sky2)))
  1664. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1665. dev->name, sky2->rx_next, status, length);
  1666. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1667. prefetch(sky2->rx_ring + sky2->rx_next);
  1668. if (status & GMR_FS_ANY_ERR)
  1669. goto error;
  1670. if (!(status & GMR_FS_RX_OK))
  1671. goto resubmit;
  1672. if (length < copybreak)
  1673. skb = receive_copy(sky2, re, length);
  1674. else
  1675. skb = receive_new(sky2, re, length);
  1676. resubmit:
  1677. sky2_rx_submit(sky2, re);
  1678. return skb;
  1679. error:
  1680. ++sky2->net_stats.rx_errors;
  1681. if (status & GMR_FS_RX_FF_OV) {
  1682. sky2->net_stats.rx_over_errors++;
  1683. goto resubmit;
  1684. }
  1685. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1686. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1687. dev->name, status, length);
  1688. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1689. sky2->net_stats.rx_length_errors++;
  1690. if (status & GMR_FS_FRAGMENT)
  1691. sky2->net_stats.rx_frame_errors++;
  1692. if (status & GMR_FS_CRC_ERR)
  1693. sky2->net_stats.rx_crc_errors++;
  1694. goto resubmit;
  1695. }
  1696. /* Transmit complete */
  1697. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1698. {
  1699. struct sky2_port *sky2 = netdev_priv(dev);
  1700. if (netif_running(dev)) {
  1701. netif_tx_lock(dev);
  1702. sky2_tx_complete(sky2, last);
  1703. netif_tx_unlock(dev);
  1704. }
  1705. }
  1706. /* Process status response ring */
  1707. static int sky2_status_intr(struct sky2_hw *hw, int to_do)
  1708. {
  1709. struct sky2_port *sky2;
  1710. int work_done = 0;
  1711. unsigned buf_write[2] = { 0, 0 };
  1712. u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1713. rmb();
  1714. while (hw->st_idx != hwidx) {
  1715. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1716. struct net_device *dev;
  1717. struct sk_buff *skb;
  1718. u32 status;
  1719. u16 length;
  1720. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1721. BUG_ON(le->link >= 2);
  1722. dev = hw->dev[le->link];
  1723. sky2 = netdev_priv(dev);
  1724. length = le16_to_cpu(le->length);
  1725. status = le32_to_cpu(le->status);
  1726. switch (le->opcode & ~HW_OWNER) {
  1727. case OP_RXSTAT:
  1728. skb = sky2_receive(dev, length, status);
  1729. if (unlikely(!skb)) {
  1730. sky2->net_stats.rx_dropped++;
  1731. goto force_update;
  1732. }
  1733. skb->protocol = eth_type_trans(skb, dev);
  1734. sky2->net_stats.rx_packets++;
  1735. sky2->net_stats.rx_bytes += skb->len;
  1736. dev->last_rx = jiffies;
  1737. #ifdef SKY2_VLAN_TAG_USED
  1738. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1739. vlan_hwaccel_receive_skb(skb,
  1740. sky2->vlgrp,
  1741. be16_to_cpu(sky2->rx_tag));
  1742. } else
  1743. #endif
  1744. netif_receive_skb(skb);
  1745. /* Update receiver after 16 frames */
  1746. if (++buf_write[le->link] == RX_BUF_WRITE) {
  1747. force_update:
  1748. sky2_put_idx(hw, rxqaddr[le->link], sky2->rx_put);
  1749. buf_write[le->link] = 0;
  1750. }
  1751. /* Stop after net poll weight */
  1752. if (++work_done >= to_do)
  1753. goto exit_loop;
  1754. break;
  1755. #ifdef SKY2_VLAN_TAG_USED
  1756. case OP_RXVLAN:
  1757. sky2->rx_tag = length;
  1758. break;
  1759. case OP_RXCHKSVLAN:
  1760. sky2->rx_tag = length;
  1761. /* fall through */
  1762. #endif
  1763. case OP_RXCHKS:
  1764. if (!sky2->rx_csum)
  1765. break;
  1766. /* Both checksum counters are programmed to start at
  1767. * the same offset, so unless there is a problem they
  1768. * should match. This failure is an early indication that
  1769. * hardware receive checksumming won't work.
  1770. */
  1771. if (likely(status >> 16 == (status & 0xffff))) {
  1772. skb = sky2->rx_ring[sky2->rx_next].skb;
  1773. skb->ip_summed = CHECKSUM_COMPLETE;
  1774. skb->csum = status & 0xffff;
  1775. } else {
  1776. printk(KERN_NOTICE PFX "%s: hardware receive "
  1777. "checksum problem (status = %#x)\n",
  1778. dev->name, status);
  1779. sky2->rx_csum = 0;
  1780. sky2_write32(sky2->hw,
  1781. Q_ADDR(rxqaddr[le->link], Q_CSR),
  1782. BMU_DIS_RX_CHKSUM);
  1783. }
  1784. break;
  1785. case OP_TXINDEXLE:
  1786. /* TX index reports status for both ports */
  1787. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1788. sky2_tx_done(hw->dev[0], status & 0xfff);
  1789. if (hw->dev[1])
  1790. sky2_tx_done(hw->dev[1],
  1791. ((status >> 24) & 0xff)
  1792. | (u16)(length & 0xf) << 8);
  1793. break;
  1794. default:
  1795. if (net_ratelimit())
  1796. printk(KERN_WARNING PFX
  1797. "unknown status opcode 0x%x\n", le->opcode);
  1798. goto exit_loop;
  1799. }
  1800. }
  1801. /* Fully processed status ring so clear irq */
  1802. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1803. mmiowb();
  1804. exit_loop:
  1805. if (buf_write[0]) {
  1806. sky2 = netdev_priv(hw->dev[0]);
  1807. sky2_put_idx(hw, Q_R1, sky2->rx_put);
  1808. }
  1809. if (buf_write[1]) {
  1810. sky2 = netdev_priv(hw->dev[1]);
  1811. sky2_put_idx(hw, Q_R2, sky2->rx_put);
  1812. }
  1813. return work_done;
  1814. }
  1815. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1816. {
  1817. struct net_device *dev = hw->dev[port];
  1818. if (net_ratelimit())
  1819. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1820. dev->name, status);
  1821. if (status & Y2_IS_PAR_RD1) {
  1822. if (net_ratelimit())
  1823. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1824. dev->name);
  1825. /* Clear IRQ */
  1826. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1827. }
  1828. if (status & Y2_IS_PAR_WR1) {
  1829. if (net_ratelimit())
  1830. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1831. dev->name);
  1832. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1833. }
  1834. if (status & Y2_IS_PAR_MAC1) {
  1835. if (net_ratelimit())
  1836. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1837. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1838. }
  1839. if (status & Y2_IS_PAR_RX1) {
  1840. if (net_ratelimit())
  1841. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1842. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1843. }
  1844. if (status & Y2_IS_TCP_TXA1) {
  1845. if (net_ratelimit())
  1846. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1847. dev->name);
  1848. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1849. }
  1850. }
  1851. static void sky2_hw_intr(struct sky2_hw *hw)
  1852. {
  1853. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1854. if (status & Y2_IS_TIST_OV)
  1855. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1856. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1857. u16 pci_err;
  1858. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  1859. if (net_ratelimit())
  1860. dev_err(&hw->pdev->dev, "PCI hardware error (0x%x)\n",
  1861. pci_err);
  1862. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1863. sky2_pci_write16(hw, PCI_STATUS,
  1864. pci_err | PCI_STATUS_ERROR_BITS);
  1865. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1866. }
  1867. if (status & Y2_IS_PCI_EXP) {
  1868. /* PCI-Express uncorrectable Error occurred */
  1869. u32 pex_err;
  1870. pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
  1871. if (net_ratelimit())
  1872. dev_err(&hw->pdev->dev, "PCI Express error (0x%x)\n",
  1873. pex_err);
  1874. /* clear the interrupt */
  1875. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1876. sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
  1877. 0xffffffffUL);
  1878. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1879. if (pex_err & PEX_FATAL_ERRORS) {
  1880. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1881. hwmsk &= ~Y2_IS_PCI_EXP;
  1882. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1883. }
  1884. }
  1885. if (status & Y2_HWE_L1_MASK)
  1886. sky2_hw_error(hw, 0, status);
  1887. status >>= 8;
  1888. if (status & Y2_HWE_L1_MASK)
  1889. sky2_hw_error(hw, 1, status);
  1890. }
  1891. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1892. {
  1893. struct net_device *dev = hw->dev[port];
  1894. struct sky2_port *sky2 = netdev_priv(dev);
  1895. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1896. if (netif_msg_intr(sky2))
  1897. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1898. dev->name, status);
  1899. if (status & GM_IS_RX_CO_OV)
  1900. gma_read16(hw, port, GM_RX_IRQ_SRC);
  1901. if (status & GM_IS_TX_CO_OV)
  1902. gma_read16(hw, port, GM_TX_IRQ_SRC);
  1903. if (status & GM_IS_RX_FF_OR) {
  1904. ++sky2->net_stats.rx_fifo_errors;
  1905. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1906. }
  1907. if (status & GM_IS_TX_FF_UR) {
  1908. ++sky2->net_stats.tx_fifo_errors;
  1909. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1910. }
  1911. }
  1912. /* This should never happen it is a bug. */
  1913. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  1914. u16 q, unsigned ring_size)
  1915. {
  1916. struct net_device *dev = hw->dev[port];
  1917. struct sky2_port *sky2 = netdev_priv(dev);
  1918. unsigned idx;
  1919. const u64 *le = (q == Q_R1 || q == Q_R2)
  1920. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  1921. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  1922. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  1923. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  1924. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  1925. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  1926. }
  1927. /* If idle then force a fake soft NAPI poll once a second
  1928. * to work around cases where sharing an edge triggered interrupt.
  1929. */
  1930. static inline void sky2_idle_start(struct sky2_hw *hw)
  1931. {
  1932. if (idle_timeout > 0)
  1933. mod_timer(&hw->idle_timer,
  1934. jiffies + msecs_to_jiffies(idle_timeout));
  1935. }
  1936. static void sky2_idle(unsigned long arg)
  1937. {
  1938. struct sky2_hw *hw = (struct sky2_hw *) arg;
  1939. struct net_device *dev = hw->dev[0];
  1940. if (__netif_rx_schedule_prep(dev))
  1941. __netif_rx_schedule(dev);
  1942. mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
  1943. }
  1944. /* Hardware/software error handling */
  1945. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  1946. {
  1947. if (net_ratelimit())
  1948. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  1949. if (status & Y2_IS_HW_ERR)
  1950. sky2_hw_intr(hw);
  1951. if (status & Y2_IS_IRQ_MAC1)
  1952. sky2_mac_intr(hw, 0);
  1953. if (status & Y2_IS_IRQ_MAC2)
  1954. sky2_mac_intr(hw, 1);
  1955. if (status & Y2_IS_CHK_RX1)
  1956. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  1957. if (status & Y2_IS_CHK_RX2)
  1958. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  1959. if (status & Y2_IS_CHK_TXA1)
  1960. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  1961. if (status & Y2_IS_CHK_TXA2)
  1962. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  1963. }
  1964. static int sky2_poll(struct net_device *dev0, int *budget)
  1965. {
  1966. struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
  1967. int work_limit = min(dev0->quota, *budget);
  1968. int work_done = 0;
  1969. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  1970. if (unlikely(status & Y2_IS_ERROR))
  1971. sky2_err_intr(hw, status);
  1972. if (status & Y2_IS_IRQ_PHY1)
  1973. sky2_phy_intr(hw, 0);
  1974. if (status & Y2_IS_IRQ_PHY2)
  1975. sky2_phy_intr(hw, 1);
  1976. work_done = sky2_status_intr(hw, work_limit);
  1977. if (work_done < work_limit) {
  1978. netif_rx_complete(dev0);
  1979. /* end of interrupt, re-enables also acts as I/O synchronization */
  1980. sky2_read32(hw, B0_Y2_SP_LISR);
  1981. return 0;
  1982. } else {
  1983. *budget -= work_done;
  1984. dev0->quota -= work_done;
  1985. return 1;
  1986. }
  1987. }
  1988. static irqreturn_t sky2_intr(int irq, void *dev_id)
  1989. {
  1990. struct sky2_hw *hw = dev_id;
  1991. struct net_device *dev0 = hw->dev[0];
  1992. u32 status;
  1993. /* Reading this mask interrupts as side effect */
  1994. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  1995. if (status == 0 || status == ~0)
  1996. return IRQ_NONE;
  1997. prefetch(&hw->st_le[hw->st_idx]);
  1998. if (likely(__netif_rx_schedule_prep(dev0)))
  1999. __netif_rx_schedule(dev0);
  2000. return IRQ_HANDLED;
  2001. }
  2002. #ifdef CONFIG_NET_POLL_CONTROLLER
  2003. static void sky2_netpoll(struct net_device *dev)
  2004. {
  2005. struct sky2_port *sky2 = netdev_priv(dev);
  2006. struct net_device *dev0 = sky2->hw->dev[0];
  2007. if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
  2008. __netif_rx_schedule(dev0);
  2009. }
  2010. #endif
  2011. /* Chip internal frequency for clock calculations */
  2012. static inline u32 sky2_mhz(const struct sky2_hw *hw)
  2013. {
  2014. switch (hw->chip_id) {
  2015. case CHIP_ID_YUKON_EC:
  2016. case CHIP_ID_YUKON_EC_U:
  2017. case CHIP_ID_YUKON_EX:
  2018. return 125; /* 125 Mhz */
  2019. case CHIP_ID_YUKON_FE:
  2020. return 100; /* 100 Mhz */
  2021. default: /* YUKON_XL */
  2022. return 156; /* 156 Mhz */
  2023. }
  2024. }
  2025. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2026. {
  2027. return sky2_mhz(hw) * us;
  2028. }
  2029. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2030. {
  2031. return clk / sky2_mhz(hw);
  2032. }
  2033. static int __devinit sky2_init(struct sky2_hw *hw)
  2034. {
  2035. u8 t8;
  2036. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2037. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2038. if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
  2039. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2040. hw->chip_id);
  2041. return -EOPNOTSUPP;
  2042. }
  2043. if (hw->chip_id == CHIP_ID_YUKON_EX)
  2044. dev_warn(&hw->pdev->dev, "this driver not yet tested on this chip type\n"
  2045. "Please report success or failure to <netdev@vger.kernel.org>\n");
  2046. /* Make sure and enable all clocks */
  2047. if (hw->chip_id == CHIP_ID_YUKON_EX || hw->chip_id == CHIP_ID_YUKON_EC_U)
  2048. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2049. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2050. /* This rev is really old, and requires untested workarounds */
  2051. if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2052. dev_err(&hw->pdev->dev, "unsupported revision Yukon-%s (0x%x) rev %d\n",
  2053. yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  2054. hw->chip_id, hw->chip_rev);
  2055. return -EOPNOTSUPP;
  2056. }
  2057. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2058. hw->ports = 1;
  2059. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2060. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2061. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2062. ++hw->ports;
  2063. }
  2064. return 0;
  2065. }
  2066. static void sky2_reset(struct sky2_hw *hw)
  2067. {
  2068. u16 status;
  2069. int i;
  2070. /* disable ASF */
  2071. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2072. status = sky2_read16(hw, HCU_CCSR);
  2073. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2074. HCU_CCSR_UC_STATE_MSK);
  2075. sky2_write16(hw, HCU_CCSR, status);
  2076. } else
  2077. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2078. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2079. /* do a SW reset */
  2080. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2081. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2082. /* clear PCI errors, if any */
  2083. status = sky2_pci_read16(hw, PCI_STATUS);
  2084. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2085. sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
  2086. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2087. /* clear any PEX errors */
  2088. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  2089. sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
  2090. sky2_power_on(hw);
  2091. for (i = 0; i < hw->ports; i++) {
  2092. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2093. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2094. }
  2095. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2096. /* Clear I2C IRQ noise */
  2097. sky2_write32(hw, B2_I2C_IRQ, 1);
  2098. /* turn off hardware timer (unused) */
  2099. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2100. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2101. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2102. /* Turn off descriptor polling */
  2103. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2104. /* Turn off receive timestamp */
  2105. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2106. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2107. /* enable the Tx Arbiters */
  2108. for (i = 0; i < hw->ports; i++)
  2109. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2110. /* Initialize ram interface */
  2111. for (i = 0; i < hw->ports; i++) {
  2112. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2113. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2114. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2115. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2116. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2117. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2118. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2119. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2120. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2121. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2122. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2123. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2124. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2125. }
  2126. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  2127. for (i = 0; i < hw->ports; i++)
  2128. sky2_gmac_reset(hw, i);
  2129. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2130. hw->st_idx = 0;
  2131. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2132. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2133. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2134. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2135. /* Set the list last index */
  2136. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2137. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2138. sky2_write8(hw, STAT_FIFO_WM, 16);
  2139. /* set Status-FIFO ISR watermark */
  2140. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2141. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2142. else
  2143. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2144. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2145. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2146. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2147. /* enable status unit */
  2148. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2149. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2150. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2151. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2152. }
  2153. static void sky2_restart(struct work_struct *work)
  2154. {
  2155. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2156. struct net_device *dev;
  2157. int i, err;
  2158. dev_dbg(&hw->pdev->dev, "restarting\n");
  2159. del_timer_sync(&hw->idle_timer);
  2160. rtnl_lock();
  2161. sky2_write32(hw, B0_IMSK, 0);
  2162. sky2_read32(hw, B0_IMSK);
  2163. netif_poll_disable(hw->dev[0]);
  2164. for (i = 0; i < hw->ports; i++) {
  2165. dev = hw->dev[i];
  2166. if (netif_running(dev))
  2167. sky2_down(dev);
  2168. }
  2169. sky2_reset(hw);
  2170. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2171. netif_poll_enable(hw->dev[0]);
  2172. for (i = 0; i < hw->ports; i++) {
  2173. dev = hw->dev[i];
  2174. if (netif_running(dev)) {
  2175. err = sky2_up(dev);
  2176. if (err) {
  2177. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2178. dev->name, err);
  2179. dev_close(dev);
  2180. }
  2181. }
  2182. }
  2183. sky2_idle_start(hw);
  2184. rtnl_unlock();
  2185. }
  2186. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2187. {
  2188. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2189. }
  2190. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2191. {
  2192. const struct sky2_port *sky2 = netdev_priv(dev);
  2193. wol->supported = sky2_wol_supported(sky2->hw);
  2194. wol->wolopts = sky2->wol;
  2195. }
  2196. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2197. {
  2198. struct sky2_port *sky2 = netdev_priv(dev);
  2199. struct sky2_hw *hw = sky2->hw;
  2200. if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2201. return -EOPNOTSUPP;
  2202. sky2->wol = wol->wolopts;
  2203. if (hw->chip_id == CHIP_ID_YUKON_EC_U)
  2204. sky2_write32(hw, B0_CTST, sky2->wol
  2205. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2206. if (!netif_running(dev))
  2207. sky2_wol_init(sky2);
  2208. return 0;
  2209. }
  2210. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2211. {
  2212. if (sky2_is_copper(hw)) {
  2213. u32 modes = SUPPORTED_10baseT_Half
  2214. | SUPPORTED_10baseT_Full
  2215. | SUPPORTED_100baseT_Half
  2216. | SUPPORTED_100baseT_Full
  2217. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2218. if (hw->chip_id != CHIP_ID_YUKON_FE)
  2219. modes |= SUPPORTED_1000baseT_Half
  2220. | SUPPORTED_1000baseT_Full;
  2221. return modes;
  2222. } else
  2223. return SUPPORTED_1000baseT_Half
  2224. | SUPPORTED_1000baseT_Full
  2225. | SUPPORTED_Autoneg
  2226. | SUPPORTED_FIBRE;
  2227. }
  2228. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2229. {
  2230. struct sky2_port *sky2 = netdev_priv(dev);
  2231. struct sky2_hw *hw = sky2->hw;
  2232. ecmd->transceiver = XCVR_INTERNAL;
  2233. ecmd->supported = sky2_supported_modes(hw);
  2234. ecmd->phy_address = PHY_ADDR_MARV;
  2235. if (sky2_is_copper(hw)) {
  2236. ecmd->supported = SUPPORTED_10baseT_Half
  2237. | SUPPORTED_10baseT_Full
  2238. | SUPPORTED_100baseT_Half
  2239. | SUPPORTED_100baseT_Full
  2240. | SUPPORTED_1000baseT_Half
  2241. | SUPPORTED_1000baseT_Full
  2242. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2243. ecmd->port = PORT_TP;
  2244. ecmd->speed = sky2->speed;
  2245. } else {
  2246. ecmd->speed = SPEED_1000;
  2247. ecmd->port = PORT_FIBRE;
  2248. }
  2249. ecmd->advertising = sky2->advertising;
  2250. ecmd->autoneg = sky2->autoneg;
  2251. ecmd->duplex = sky2->duplex;
  2252. return 0;
  2253. }
  2254. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2255. {
  2256. struct sky2_port *sky2 = netdev_priv(dev);
  2257. const struct sky2_hw *hw = sky2->hw;
  2258. u32 supported = sky2_supported_modes(hw);
  2259. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2260. ecmd->advertising = supported;
  2261. sky2->duplex = -1;
  2262. sky2->speed = -1;
  2263. } else {
  2264. u32 setting;
  2265. switch (ecmd->speed) {
  2266. case SPEED_1000:
  2267. if (ecmd->duplex == DUPLEX_FULL)
  2268. setting = SUPPORTED_1000baseT_Full;
  2269. else if (ecmd->duplex == DUPLEX_HALF)
  2270. setting = SUPPORTED_1000baseT_Half;
  2271. else
  2272. return -EINVAL;
  2273. break;
  2274. case SPEED_100:
  2275. if (ecmd->duplex == DUPLEX_FULL)
  2276. setting = SUPPORTED_100baseT_Full;
  2277. else if (ecmd->duplex == DUPLEX_HALF)
  2278. setting = SUPPORTED_100baseT_Half;
  2279. else
  2280. return -EINVAL;
  2281. break;
  2282. case SPEED_10:
  2283. if (ecmd->duplex == DUPLEX_FULL)
  2284. setting = SUPPORTED_10baseT_Full;
  2285. else if (ecmd->duplex == DUPLEX_HALF)
  2286. setting = SUPPORTED_10baseT_Half;
  2287. else
  2288. return -EINVAL;
  2289. break;
  2290. default:
  2291. return -EINVAL;
  2292. }
  2293. if ((setting & supported) == 0)
  2294. return -EINVAL;
  2295. sky2->speed = ecmd->speed;
  2296. sky2->duplex = ecmd->duplex;
  2297. }
  2298. sky2->autoneg = ecmd->autoneg;
  2299. sky2->advertising = ecmd->advertising;
  2300. if (netif_running(dev))
  2301. sky2_phy_reinit(sky2);
  2302. return 0;
  2303. }
  2304. static void sky2_get_drvinfo(struct net_device *dev,
  2305. struct ethtool_drvinfo *info)
  2306. {
  2307. struct sky2_port *sky2 = netdev_priv(dev);
  2308. strcpy(info->driver, DRV_NAME);
  2309. strcpy(info->version, DRV_VERSION);
  2310. strcpy(info->fw_version, "N/A");
  2311. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2312. }
  2313. static const struct sky2_stat {
  2314. char name[ETH_GSTRING_LEN];
  2315. u16 offset;
  2316. } sky2_stats[] = {
  2317. { "tx_bytes", GM_TXO_OK_HI },
  2318. { "rx_bytes", GM_RXO_OK_HI },
  2319. { "tx_broadcast", GM_TXF_BC_OK },
  2320. { "rx_broadcast", GM_RXF_BC_OK },
  2321. { "tx_multicast", GM_TXF_MC_OK },
  2322. { "rx_multicast", GM_RXF_MC_OK },
  2323. { "tx_unicast", GM_TXF_UC_OK },
  2324. { "rx_unicast", GM_RXF_UC_OK },
  2325. { "tx_mac_pause", GM_TXF_MPAUSE },
  2326. { "rx_mac_pause", GM_RXF_MPAUSE },
  2327. { "collisions", GM_TXF_COL },
  2328. { "late_collision",GM_TXF_LAT_COL },
  2329. { "aborted", GM_TXF_ABO_COL },
  2330. { "single_collisions", GM_TXF_SNG_COL },
  2331. { "multi_collisions", GM_TXF_MUL_COL },
  2332. { "rx_short", GM_RXF_SHT },
  2333. { "rx_runt", GM_RXE_FRAG },
  2334. { "rx_64_byte_packets", GM_RXF_64B },
  2335. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2336. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2337. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2338. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2339. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2340. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2341. { "rx_too_long", GM_RXF_LNG_ERR },
  2342. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2343. { "rx_jabber", GM_RXF_JAB_PKT },
  2344. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2345. { "tx_64_byte_packets", GM_TXF_64B },
  2346. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2347. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2348. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2349. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2350. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2351. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2352. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2353. };
  2354. static u32 sky2_get_rx_csum(struct net_device *dev)
  2355. {
  2356. struct sky2_port *sky2 = netdev_priv(dev);
  2357. return sky2->rx_csum;
  2358. }
  2359. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2360. {
  2361. struct sky2_port *sky2 = netdev_priv(dev);
  2362. sky2->rx_csum = data;
  2363. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2364. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2365. return 0;
  2366. }
  2367. static u32 sky2_get_msglevel(struct net_device *netdev)
  2368. {
  2369. struct sky2_port *sky2 = netdev_priv(netdev);
  2370. return sky2->msg_enable;
  2371. }
  2372. static int sky2_nway_reset(struct net_device *dev)
  2373. {
  2374. struct sky2_port *sky2 = netdev_priv(dev);
  2375. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2376. return -EINVAL;
  2377. sky2_phy_reinit(sky2);
  2378. return 0;
  2379. }
  2380. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2381. {
  2382. struct sky2_hw *hw = sky2->hw;
  2383. unsigned port = sky2->port;
  2384. int i;
  2385. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2386. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2387. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2388. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2389. for (i = 2; i < count; i++)
  2390. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2391. }
  2392. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2393. {
  2394. struct sky2_port *sky2 = netdev_priv(netdev);
  2395. sky2->msg_enable = value;
  2396. }
  2397. static int sky2_get_stats_count(struct net_device *dev)
  2398. {
  2399. return ARRAY_SIZE(sky2_stats);
  2400. }
  2401. static void sky2_get_ethtool_stats(struct net_device *dev,
  2402. struct ethtool_stats *stats, u64 * data)
  2403. {
  2404. struct sky2_port *sky2 = netdev_priv(dev);
  2405. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2406. }
  2407. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2408. {
  2409. int i;
  2410. switch (stringset) {
  2411. case ETH_SS_STATS:
  2412. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2413. memcpy(data + i * ETH_GSTRING_LEN,
  2414. sky2_stats[i].name, ETH_GSTRING_LEN);
  2415. break;
  2416. }
  2417. }
  2418. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  2419. {
  2420. struct sky2_port *sky2 = netdev_priv(dev);
  2421. return &sky2->net_stats;
  2422. }
  2423. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2424. {
  2425. struct sky2_port *sky2 = netdev_priv(dev);
  2426. struct sky2_hw *hw = sky2->hw;
  2427. unsigned port = sky2->port;
  2428. const struct sockaddr *addr = p;
  2429. if (!is_valid_ether_addr(addr->sa_data))
  2430. return -EADDRNOTAVAIL;
  2431. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2432. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2433. dev->dev_addr, ETH_ALEN);
  2434. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2435. dev->dev_addr, ETH_ALEN);
  2436. /* virtual address for data */
  2437. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2438. /* physical address: used for pause frames */
  2439. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2440. return 0;
  2441. }
  2442. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2443. {
  2444. u32 bit;
  2445. bit = ether_crc(ETH_ALEN, addr) & 63;
  2446. filter[bit >> 3] |= 1 << (bit & 7);
  2447. }
  2448. static void sky2_set_multicast(struct net_device *dev)
  2449. {
  2450. struct sky2_port *sky2 = netdev_priv(dev);
  2451. struct sky2_hw *hw = sky2->hw;
  2452. unsigned port = sky2->port;
  2453. struct dev_mc_list *list = dev->mc_list;
  2454. u16 reg;
  2455. u8 filter[8];
  2456. int rx_pause;
  2457. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2458. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2459. memset(filter, 0, sizeof(filter));
  2460. reg = gma_read16(hw, port, GM_RX_CTRL);
  2461. reg |= GM_RXCR_UCF_ENA;
  2462. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2463. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2464. else if (dev->flags & IFF_ALLMULTI)
  2465. memset(filter, 0xff, sizeof(filter));
  2466. else if (dev->mc_count == 0 && !rx_pause)
  2467. reg &= ~GM_RXCR_MCF_ENA;
  2468. else {
  2469. int i;
  2470. reg |= GM_RXCR_MCF_ENA;
  2471. if (rx_pause)
  2472. sky2_add_filter(filter, pause_mc_addr);
  2473. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2474. sky2_add_filter(filter, list->dmi_addr);
  2475. }
  2476. gma_write16(hw, port, GM_MC_ADDR_H1,
  2477. (u16) filter[0] | ((u16) filter[1] << 8));
  2478. gma_write16(hw, port, GM_MC_ADDR_H2,
  2479. (u16) filter[2] | ((u16) filter[3] << 8));
  2480. gma_write16(hw, port, GM_MC_ADDR_H3,
  2481. (u16) filter[4] | ((u16) filter[5] << 8));
  2482. gma_write16(hw, port, GM_MC_ADDR_H4,
  2483. (u16) filter[6] | ((u16) filter[7] << 8));
  2484. gma_write16(hw, port, GM_RX_CTRL, reg);
  2485. }
  2486. /* Can have one global because blinking is controlled by
  2487. * ethtool and that is always under RTNL mutex
  2488. */
  2489. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2490. {
  2491. u16 pg;
  2492. switch (hw->chip_id) {
  2493. case CHIP_ID_YUKON_XL:
  2494. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2495. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2496. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2497. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2498. PHY_M_LEDC_INIT_CTRL(7) |
  2499. PHY_M_LEDC_STA1_CTRL(7) |
  2500. PHY_M_LEDC_STA0_CTRL(7))
  2501. : 0);
  2502. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2503. break;
  2504. default:
  2505. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2506. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2507. on ? PHY_M_LED_ALL : 0);
  2508. }
  2509. }
  2510. /* blink LED's for finding board */
  2511. static int sky2_phys_id(struct net_device *dev, u32 data)
  2512. {
  2513. struct sky2_port *sky2 = netdev_priv(dev);
  2514. struct sky2_hw *hw = sky2->hw;
  2515. unsigned port = sky2->port;
  2516. u16 ledctrl, ledover = 0;
  2517. long ms;
  2518. int interrupted;
  2519. int onoff = 1;
  2520. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2521. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2522. else
  2523. ms = data * 1000;
  2524. /* save initial values */
  2525. spin_lock_bh(&sky2->phy_lock);
  2526. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2527. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2528. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2529. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2530. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2531. } else {
  2532. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2533. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2534. }
  2535. interrupted = 0;
  2536. while (!interrupted && ms > 0) {
  2537. sky2_led(hw, port, onoff);
  2538. onoff = !onoff;
  2539. spin_unlock_bh(&sky2->phy_lock);
  2540. interrupted = msleep_interruptible(250);
  2541. spin_lock_bh(&sky2->phy_lock);
  2542. ms -= 250;
  2543. }
  2544. /* resume regularly scheduled programming */
  2545. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2546. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2547. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2548. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2549. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2550. } else {
  2551. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2552. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2553. }
  2554. spin_unlock_bh(&sky2->phy_lock);
  2555. return 0;
  2556. }
  2557. static void sky2_get_pauseparam(struct net_device *dev,
  2558. struct ethtool_pauseparam *ecmd)
  2559. {
  2560. struct sky2_port *sky2 = netdev_priv(dev);
  2561. switch (sky2->flow_mode) {
  2562. case FC_NONE:
  2563. ecmd->tx_pause = ecmd->rx_pause = 0;
  2564. break;
  2565. case FC_TX:
  2566. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2567. break;
  2568. case FC_RX:
  2569. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2570. break;
  2571. case FC_BOTH:
  2572. ecmd->tx_pause = ecmd->rx_pause = 1;
  2573. }
  2574. ecmd->autoneg = sky2->autoneg;
  2575. }
  2576. static int sky2_set_pauseparam(struct net_device *dev,
  2577. struct ethtool_pauseparam *ecmd)
  2578. {
  2579. struct sky2_port *sky2 = netdev_priv(dev);
  2580. sky2->autoneg = ecmd->autoneg;
  2581. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2582. if (netif_running(dev))
  2583. sky2_phy_reinit(sky2);
  2584. return 0;
  2585. }
  2586. static int sky2_get_coalesce(struct net_device *dev,
  2587. struct ethtool_coalesce *ecmd)
  2588. {
  2589. struct sky2_port *sky2 = netdev_priv(dev);
  2590. struct sky2_hw *hw = sky2->hw;
  2591. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2592. ecmd->tx_coalesce_usecs = 0;
  2593. else {
  2594. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2595. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2596. }
  2597. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2598. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2599. ecmd->rx_coalesce_usecs = 0;
  2600. else {
  2601. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2602. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2603. }
  2604. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2605. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2606. ecmd->rx_coalesce_usecs_irq = 0;
  2607. else {
  2608. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2609. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2610. }
  2611. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2612. return 0;
  2613. }
  2614. /* Note: this affect both ports */
  2615. static int sky2_set_coalesce(struct net_device *dev,
  2616. struct ethtool_coalesce *ecmd)
  2617. {
  2618. struct sky2_port *sky2 = netdev_priv(dev);
  2619. struct sky2_hw *hw = sky2->hw;
  2620. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2621. if (ecmd->tx_coalesce_usecs > tmax ||
  2622. ecmd->rx_coalesce_usecs > tmax ||
  2623. ecmd->rx_coalesce_usecs_irq > tmax)
  2624. return -EINVAL;
  2625. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2626. return -EINVAL;
  2627. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2628. return -EINVAL;
  2629. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2630. return -EINVAL;
  2631. if (ecmd->tx_coalesce_usecs == 0)
  2632. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2633. else {
  2634. sky2_write32(hw, STAT_TX_TIMER_INI,
  2635. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2636. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2637. }
  2638. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2639. if (ecmd->rx_coalesce_usecs == 0)
  2640. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2641. else {
  2642. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2643. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2644. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2645. }
  2646. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2647. if (ecmd->rx_coalesce_usecs_irq == 0)
  2648. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2649. else {
  2650. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2651. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2652. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2653. }
  2654. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2655. return 0;
  2656. }
  2657. static void sky2_get_ringparam(struct net_device *dev,
  2658. struct ethtool_ringparam *ering)
  2659. {
  2660. struct sky2_port *sky2 = netdev_priv(dev);
  2661. ering->rx_max_pending = RX_MAX_PENDING;
  2662. ering->rx_mini_max_pending = 0;
  2663. ering->rx_jumbo_max_pending = 0;
  2664. ering->tx_max_pending = TX_RING_SIZE - 1;
  2665. ering->rx_pending = sky2->rx_pending;
  2666. ering->rx_mini_pending = 0;
  2667. ering->rx_jumbo_pending = 0;
  2668. ering->tx_pending = sky2->tx_pending;
  2669. }
  2670. static int sky2_set_ringparam(struct net_device *dev,
  2671. struct ethtool_ringparam *ering)
  2672. {
  2673. struct sky2_port *sky2 = netdev_priv(dev);
  2674. int err = 0;
  2675. if (ering->rx_pending > RX_MAX_PENDING ||
  2676. ering->rx_pending < 8 ||
  2677. ering->tx_pending < MAX_SKB_TX_LE ||
  2678. ering->tx_pending > TX_RING_SIZE - 1)
  2679. return -EINVAL;
  2680. if (netif_running(dev))
  2681. sky2_down(dev);
  2682. sky2->rx_pending = ering->rx_pending;
  2683. sky2->tx_pending = ering->tx_pending;
  2684. if (netif_running(dev)) {
  2685. err = sky2_up(dev);
  2686. if (err)
  2687. dev_close(dev);
  2688. else
  2689. sky2_set_multicast(dev);
  2690. }
  2691. return err;
  2692. }
  2693. static int sky2_get_regs_len(struct net_device *dev)
  2694. {
  2695. return 0x4000;
  2696. }
  2697. /*
  2698. * Returns copy of control register region
  2699. * Note: access to the RAM address register set will cause timeouts.
  2700. */
  2701. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2702. void *p)
  2703. {
  2704. const struct sky2_port *sky2 = netdev_priv(dev);
  2705. const void __iomem *io = sky2->hw->regs;
  2706. BUG_ON(regs->len < B3_RI_WTO_R1);
  2707. regs->version = 1;
  2708. memset(p, 0, regs->len);
  2709. memcpy_fromio(p, io, B3_RAM_ADDR);
  2710. memcpy_fromio(p + B3_RI_WTO_R1,
  2711. io + B3_RI_WTO_R1,
  2712. regs->len - B3_RI_WTO_R1);
  2713. }
  2714. /* In order to do Jumbo packets on these chips, need to turn off the
  2715. * transmit store/forward. Therefore checksum offload won't work.
  2716. */
  2717. static int no_tx_offload(struct net_device *dev)
  2718. {
  2719. const struct sky2_port *sky2 = netdev_priv(dev);
  2720. const struct sky2_hw *hw = sky2->hw;
  2721. return dev->mtu > ETH_DATA_LEN &&
  2722. (hw->chip_id == CHIP_ID_YUKON_EX
  2723. || hw->chip_id == CHIP_ID_YUKON_EC_U);
  2724. }
  2725. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  2726. {
  2727. if (data && no_tx_offload(dev))
  2728. return -EINVAL;
  2729. return ethtool_op_set_tx_csum(dev, data);
  2730. }
  2731. static int sky2_set_tso(struct net_device *dev, u32 data)
  2732. {
  2733. if (data && no_tx_offload(dev))
  2734. return -EINVAL;
  2735. return ethtool_op_set_tso(dev, data);
  2736. }
  2737. static const struct ethtool_ops sky2_ethtool_ops = {
  2738. .get_settings = sky2_get_settings,
  2739. .set_settings = sky2_set_settings,
  2740. .get_drvinfo = sky2_get_drvinfo,
  2741. .get_wol = sky2_get_wol,
  2742. .set_wol = sky2_set_wol,
  2743. .get_msglevel = sky2_get_msglevel,
  2744. .set_msglevel = sky2_set_msglevel,
  2745. .nway_reset = sky2_nway_reset,
  2746. .get_regs_len = sky2_get_regs_len,
  2747. .get_regs = sky2_get_regs,
  2748. .get_link = ethtool_op_get_link,
  2749. .get_sg = ethtool_op_get_sg,
  2750. .set_sg = ethtool_op_set_sg,
  2751. .get_tx_csum = ethtool_op_get_tx_csum,
  2752. .set_tx_csum = sky2_set_tx_csum,
  2753. .get_tso = ethtool_op_get_tso,
  2754. .set_tso = sky2_set_tso,
  2755. .get_rx_csum = sky2_get_rx_csum,
  2756. .set_rx_csum = sky2_set_rx_csum,
  2757. .get_strings = sky2_get_strings,
  2758. .get_coalesce = sky2_get_coalesce,
  2759. .set_coalesce = sky2_set_coalesce,
  2760. .get_ringparam = sky2_get_ringparam,
  2761. .set_ringparam = sky2_set_ringparam,
  2762. .get_pauseparam = sky2_get_pauseparam,
  2763. .set_pauseparam = sky2_set_pauseparam,
  2764. .phys_id = sky2_phys_id,
  2765. .get_stats_count = sky2_get_stats_count,
  2766. .get_ethtool_stats = sky2_get_ethtool_stats,
  2767. .get_perm_addr = ethtool_op_get_perm_addr,
  2768. };
  2769. /* Initialize network device */
  2770. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  2771. unsigned port,
  2772. int highmem, int wol)
  2773. {
  2774. struct sky2_port *sky2;
  2775. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  2776. if (!dev) {
  2777. dev_err(&hw->pdev->dev, "etherdev alloc failed");
  2778. return NULL;
  2779. }
  2780. SET_MODULE_OWNER(dev);
  2781. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2782. dev->irq = hw->pdev->irq;
  2783. dev->open = sky2_up;
  2784. dev->stop = sky2_down;
  2785. dev->do_ioctl = sky2_ioctl;
  2786. dev->hard_start_xmit = sky2_xmit_frame;
  2787. dev->get_stats = sky2_get_stats;
  2788. dev->set_multicast_list = sky2_set_multicast;
  2789. dev->set_mac_address = sky2_set_mac_address;
  2790. dev->change_mtu = sky2_change_mtu;
  2791. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  2792. dev->tx_timeout = sky2_tx_timeout;
  2793. dev->watchdog_timeo = TX_WATCHDOG;
  2794. if (port == 0)
  2795. dev->poll = sky2_poll;
  2796. dev->weight = NAPI_WEIGHT;
  2797. #ifdef CONFIG_NET_POLL_CONTROLLER
  2798. /* Network console (only works on port 0)
  2799. * because netpoll makes assumptions about NAPI
  2800. */
  2801. if (port == 0)
  2802. dev->poll_controller = sky2_netpoll;
  2803. #endif
  2804. sky2 = netdev_priv(dev);
  2805. sky2->netdev = dev;
  2806. sky2->hw = hw;
  2807. sky2->msg_enable = netif_msg_init(debug, default_msg);
  2808. /* Auto speed and flow control */
  2809. sky2->autoneg = AUTONEG_ENABLE;
  2810. sky2->flow_mode = FC_BOTH;
  2811. sky2->duplex = -1;
  2812. sky2->speed = -1;
  2813. sky2->advertising = sky2_supported_modes(hw);
  2814. sky2->rx_csum = 1;
  2815. sky2->wol = wol;
  2816. spin_lock_init(&sky2->phy_lock);
  2817. sky2->tx_pending = TX_DEF_PENDING;
  2818. sky2->rx_pending = RX_DEF_PENDING;
  2819. hw->dev[port] = dev;
  2820. sky2->port = port;
  2821. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  2822. if (highmem)
  2823. dev->features |= NETIF_F_HIGHDMA;
  2824. #ifdef SKY2_VLAN_TAG_USED
  2825. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  2826. dev->vlan_rx_register = sky2_vlan_rx_register;
  2827. #endif
  2828. /* read the mac address */
  2829. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  2830. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2831. /* device is off until link detection */
  2832. netif_carrier_off(dev);
  2833. netif_stop_queue(dev);
  2834. return dev;
  2835. }
  2836. static void __devinit sky2_show_addr(struct net_device *dev)
  2837. {
  2838. const struct sky2_port *sky2 = netdev_priv(dev);
  2839. if (netif_msg_probe(sky2))
  2840. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2841. dev->name,
  2842. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2843. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2844. }
  2845. /* Handle software interrupt used during MSI test */
  2846. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  2847. {
  2848. struct sky2_hw *hw = dev_id;
  2849. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2850. if (status == 0)
  2851. return IRQ_NONE;
  2852. if (status & Y2_IS_IRQ_SW) {
  2853. hw->msi = 1;
  2854. wake_up(&hw->msi_wait);
  2855. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2856. }
  2857. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  2858. return IRQ_HANDLED;
  2859. }
  2860. /* Test interrupt path by forcing a a software IRQ */
  2861. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  2862. {
  2863. struct pci_dev *pdev = hw->pdev;
  2864. int err;
  2865. init_waitqueue_head (&hw->msi_wait);
  2866. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  2867. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  2868. if (err) {
  2869. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  2870. return err;
  2871. }
  2872. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  2873. sky2_read8(hw, B0_CTST);
  2874. wait_event_timeout(hw->msi_wait, hw->msi, HZ/10);
  2875. if (!hw->msi) {
  2876. /* MSI test failed, go back to INTx mode */
  2877. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  2878. "switching to INTx mode.\n");
  2879. err = -EOPNOTSUPP;
  2880. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2881. }
  2882. sky2_write32(hw, B0_IMSK, 0);
  2883. sky2_read32(hw, B0_IMSK);
  2884. free_irq(pdev->irq, hw);
  2885. return err;
  2886. }
  2887. static int __devinit pci_wake_enabled(struct pci_dev *dev)
  2888. {
  2889. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  2890. u16 value;
  2891. if (!pm)
  2892. return 0;
  2893. if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
  2894. return 0;
  2895. return value & PCI_PM_CTRL_PME_ENABLE;
  2896. }
  2897. static int __devinit sky2_probe(struct pci_dev *pdev,
  2898. const struct pci_device_id *ent)
  2899. {
  2900. struct net_device *dev;
  2901. struct sky2_hw *hw;
  2902. int err, using_dac = 0, wol_default;
  2903. err = pci_enable_device(pdev);
  2904. if (err) {
  2905. dev_err(&pdev->dev, "cannot enable PCI device\n");
  2906. goto err_out;
  2907. }
  2908. err = pci_request_regions(pdev, DRV_NAME);
  2909. if (err) {
  2910. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  2911. goto err_out_disable;
  2912. }
  2913. pci_set_master(pdev);
  2914. if (sizeof(dma_addr_t) > sizeof(u32) &&
  2915. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  2916. using_dac = 1;
  2917. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  2918. if (err < 0) {
  2919. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  2920. "for consistent allocations\n");
  2921. goto err_out_free_regions;
  2922. }
  2923. } else {
  2924. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2925. if (err) {
  2926. dev_err(&pdev->dev, "no usable DMA configuration\n");
  2927. goto err_out_free_regions;
  2928. }
  2929. }
  2930. wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
  2931. err = -ENOMEM;
  2932. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  2933. if (!hw) {
  2934. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  2935. goto err_out_free_regions;
  2936. }
  2937. hw->pdev = pdev;
  2938. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2939. if (!hw->regs) {
  2940. dev_err(&pdev->dev, "cannot map device registers\n");
  2941. goto err_out_free_hw;
  2942. }
  2943. #ifdef __BIG_ENDIAN
  2944. /* The sk98lin vendor driver uses hardware byte swapping but
  2945. * this driver uses software swapping.
  2946. */
  2947. {
  2948. u32 reg;
  2949. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  2950. reg &= ~PCI_REV_DESC;
  2951. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  2952. }
  2953. #endif
  2954. /* ring for status responses */
  2955. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  2956. &hw->st_dma);
  2957. if (!hw->st_le)
  2958. goto err_out_iounmap;
  2959. err = sky2_init(hw);
  2960. if (err)
  2961. goto err_out_iounmap;
  2962. dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
  2963. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  2964. pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  2965. hw->chip_id, hw->chip_rev);
  2966. sky2_reset(hw);
  2967. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  2968. if (!dev) {
  2969. err = -ENOMEM;
  2970. goto err_out_free_pci;
  2971. }
  2972. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  2973. err = sky2_test_msi(hw);
  2974. if (err == -EOPNOTSUPP)
  2975. pci_disable_msi(pdev);
  2976. else if (err)
  2977. goto err_out_free_netdev;
  2978. }
  2979. err = register_netdev(dev);
  2980. if (err) {
  2981. dev_err(&pdev->dev, "cannot register net device\n");
  2982. goto err_out_free_netdev;
  2983. }
  2984. err = request_irq(pdev->irq, sky2_intr, hw->msi ? 0 : IRQF_SHARED,
  2985. dev->name, hw);
  2986. if (err) {
  2987. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  2988. goto err_out_unregister;
  2989. }
  2990. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2991. sky2_show_addr(dev);
  2992. if (hw->ports > 1) {
  2993. struct net_device *dev1;
  2994. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  2995. if (!dev1)
  2996. dev_warn(&pdev->dev, "allocation for second device failed\n");
  2997. else if ((err = register_netdev(dev1))) {
  2998. dev_warn(&pdev->dev,
  2999. "register of second port failed (%d)\n", err);
  3000. hw->dev[1] = NULL;
  3001. free_netdev(dev1);
  3002. } else
  3003. sky2_show_addr(dev1);
  3004. }
  3005. setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
  3006. INIT_WORK(&hw->restart_work, sky2_restart);
  3007. sky2_idle_start(hw);
  3008. pci_set_drvdata(pdev, hw);
  3009. return 0;
  3010. err_out_unregister:
  3011. if (hw->msi)
  3012. pci_disable_msi(pdev);
  3013. unregister_netdev(dev);
  3014. err_out_free_netdev:
  3015. free_netdev(dev);
  3016. err_out_free_pci:
  3017. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3018. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3019. err_out_iounmap:
  3020. iounmap(hw->regs);
  3021. err_out_free_hw:
  3022. kfree(hw);
  3023. err_out_free_regions:
  3024. pci_release_regions(pdev);
  3025. err_out_disable:
  3026. pci_disable_device(pdev);
  3027. err_out:
  3028. pci_set_drvdata(pdev, NULL);
  3029. return err;
  3030. }
  3031. static void __devexit sky2_remove(struct pci_dev *pdev)
  3032. {
  3033. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3034. struct net_device *dev0, *dev1;
  3035. if (!hw)
  3036. return;
  3037. del_timer_sync(&hw->idle_timer);
  3038. flush_scheduled_work();
  3039. sky2_write32(hw, B0_IMSK, 0);
  3040. synchronize_irq(hw->pdev->irq);
  3041. dev0 = hw->dev[0];
  3042. dev1 = hw->dev[1];
  3043. if (dev1)
  3044. unregister_netdev(dev1);
  3045. unregister_netdev(dev0);
  3046. sky2_power_aux(hw);
  3047. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3048. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3049. sky2_read8(hw, B0_CTST);
  3050. free_irq(pdev->irq, hw);
  3051. if (hw->msi)
  3052. pci_disable_msi(pdev);
  3053. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3054. pci_release_regions(pdev);
  3055. pci_disable_device(pdev);
  3056. if (dev1)
  3057. free_netdev(dev1);
  3058. free_netdev(dev0);
  3059. iounmap(hw->regs);
  3060. kfree(hw);
  3061. pci_set_drvdata(pdev, NULL);
  3062. }
  3063. #ifdef CONFIG_PM
  3064. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3065. {
  3066. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3067. int i, wol = 0;
  3068. if (!hw)
  3069. return 0;
  3070. del_timer_sync(&hw->idle_timer);
  3071. netif_poll_disable(hw->dev[0]);
  3072. for (i = 0; i < hw->ports; i++) {
  3073. struct net_device *dev = hw->dev[i];
  3074. struct sky2_port *sky2 = netdev_priv(dev);
  3075. if (netif_running(dev))
  3076. sky2_down(dev);
  3077. if (sky2->wol)
  3078. sky2_wol_init(sky2);
  3079. wol |= sky2->wol;
  3080. }
  3081. sky2_write32(hw, B0_IMSK, 0);
  3082. sky2_power_aux(hw);
  3083. pci_save_state(pdev);
  3084. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3085. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3086. return 0;
  3087. }
  3088. static int sky2_resume(struct pci_dev *pdev)
  3089. {
  3090. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3091. int i, err;
  3092. if (!hw)
  3093. return 0;
  3094. err = pci_set_power_state(pdev, PCI_D0);
  3095. if (err)
  3096. goto out;
  3097. err = pci_restore_state(pdev);
  3098. if (err)
  3099. goto out;
  3100. pci_enable_wake(pdev, PCI_D0, 0);
  3101. /* Re-enable all clocks */
  3102. if (hw->chip_id == CHIP_ID_YUKON_EX || hw->chip_id == CHIP_ID_YUKON_EC_U)
  3103. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3104. sky2_reset(hw);
  3105. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3106. for (i = 0; i < hw->ports; i++) {
  3107. struct net_device *dev = hw->dev[i];
  3108. if (netif_running(dev)) {
  3109. err = sky2_up(dev);
  3110. if (err) {
  3111. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3112. dev->name, err);
  3113. dev_close(dev);
  3114. goto out;
  3115. }
  3116. }
  3117. }
  3118. netif_poll_enable(hw->dev[0]);
  3119. sky2_idle_start(hw);
  3120. return 0;
  3121. out:
  3122. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3123. pci_disable_device(pdev);
  3124. return err;
  3125. }
  3126. #endif
  3127. static void sky2_shutdown(struct pci_dev *pdev)
  3128. {
  3129. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3130. int i, wol = 0;
  3131. if (!hw)
  3132. return;
  3133. del_timer_sync(&hw->idle_timer);
  3134. netif_poll_disable(hw->dev[0]);
  3135. for (i = 0; i < hw->ports; i++) {
  3136. struct net_device *dev = hw->dev[i];
  3137. struct sky2_port *sky2 = netdev_priv(dev);
  3138. if (sky2->wol) {
  3139. wol = 1;
  3140. sky2_wol_init(sky2);
  3141. }
  3142. }
  3143. if (wol)
  3144. sky2_power_aux(hw);
  3145. pci_enable_wake(pdev, PCI_D3hot, wol);
  3146. pci_enable_wake(pdev, PCI_D3cold, wol);
  3147. pci_disable_device(pdev);
  3148. pci_set_power_state(pdev, PCI_D3hot);
  3149. }
  3150. static struct pci_driver sky2_driver = {
  3151. .name = DRV_NAME,
  3152. .id_table = sky2_id_table,
  3153. .probe = sky2_probe,
  3154. .remove = __devexit_p(sky2_remove),
  3155. #ifdef CONFIG_PM
  3156. .suspend = sky2_suspend,
  3157. .resume = sky2_resume,
  3158. #endif
  3159. .shutdown = sky2_shutdown,
  3160. };
  3161. static int __init sky2_init_module(void)
  3162. {
  3163. return pci_register_driver(&sky2_driver);
  3164. }
  3165. static void __exit sky2_cleanup_module(void)
  3166. {
  3167. pci_unregister_driver(&sky2_driver);
  3168. }
  3169. module_init(sky2_init_module);
  3170. module_exit(sky2_cleanup_module);
  3171. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3172. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3173. MODULE_LICENSE("GPL");
  3174. MODULE_VERSION(DRV_VERSION);