myri10ge.c 87 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127
  1. /*************************************************************************
  2. * myri10ge.c: Myricom Myri-10G Ethernet driver.
  3. *
  4. * Copyright (C) 2005 - 2007 Myricom, Inc.
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions and the following disclaimer.
  12. * 2. Redistributions in binary form must reproduce the above copyright
  13. * notice, this list of conditions and the following disclaimer in the
  14. * documentation and/or other materials provided with the distribution.
  15. * 3. Neither the name of Myricom, Inc. nor the names of its contributors
  16. * may be used to endorse or promote products derived from this software
  17. * without specific prior written permission.
  18. *
  19. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  20. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  21. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  22. * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
  23. * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  24. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  25. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  26. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  27. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  28. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  29. * POSSIBILITY OF SUCH DAMAGE.
  30. *
  31. *
  32. * If the eeprom on your board is not recent enough, you will need to get a
  33. * newer firmware image at:
  34. * http://www.myri.com/scs/download-Myri10GE.html
  35. *
  36. * Contact Information:
  37. * <help@myri.com>
  38. * Myricom, Inc., 325N Santa Anita Avenue, Arcadia, CA 91006
  39. *************************************************************************/
  40. #include <linux/tcp.h>
  41. #include <linux/netdevice.h>
  42. #include <linux/skbuff.h>
  43. #include <linux/string.h>
  44. #include <linux/module.h>
  45. #include <linux/pci.h>
  46. #include <linux/dma-mapping.h>
  47. #include <linux/etherdevice.h>
  48. #include <linux/if_ether.h>
  49. #include <linux/if_vlan.h>
  50. #include <linux/ip.h>
  51. #include <linux/inet.h>
  52. #include <linux/in.h>
  53. #include <linux/ethtool.h>
  54. #include <linux/firmware.h>
  55. #include <linux/delay.h>
  56. #include <linux/version.h>
  57. #include <linux/timer.h>
  58. #include <linux/vmalloc.h>
  59. #include <linux/crc32.h>
  60. #include <linux/moduleparam.h>
  61. #include <linux/io.h>
  62. #include <net/checksum.h>
  63. #include <asm/byteorder.h>
  64. #include <asm/io.h>
  65. #include <asm/processor.h>
  66. #ifdef CONFIG_MTRR
  67. #include <asm/mtrr.h>
  68. #endif
  69. #include "myri10ge_mcp.h"
  70. #include "myri10ge_mcp_gen_header.h"
  71. #define MYRI10GE_VERSION_STR "1.3.0-1.233"
  72. MODULE_DESCRIPTION("Myricom 10G driver (10GbE)");
  73. MODULE_AUTHOR("Maintainer: help@myri.com");
  74. MODULE_VERSION(MYRI10GE_VERSION_STR);
  75. MODULE_LICENSE("Dual BSD/GPL");
  76. #define MYRI10GE_MAX_ETHER_MTU 9014
  77. #define MYRI10GE_ETH_STOPPED 0
  78. #define MYRI10GE_ETH_STOPPING 1
  79. #define MYRI10GE_ETH_STARTING 2
  80. #define MYRI10GE_ETH_RUNNING 3
  81. #define MYRI10GE_ETH_OPEN_FAILED 4
  82. #define MYRI10GE_EEPROM_STRINGS_SIZE 256
  83. #define MYRI10GE_MAX_SEND_DESC_TSO ((65536 / 2048) * 2)
  84. #define MYRI10GE_NO_CONFIRM_DATA htonl(0xffffffff)
  85. #define MYRI10GE_NO_RESPONSE_RESULT 0xffffffff
  86. #define MYRI10GE_ALLOC_ORDER 0
  87. #define MYRI10GE_ALLOC_SIZE ((1 << MYRI10GE_ALLOC_ORDER) * PAGE_SIZE)
  88. #define MYRI10GE_MAX_FRAGS_PER_FRAME (MYRI10GE_MAX_ETHER_MTU/MYRI10GE_ALLOC_SIZE + 1)
  89. struct myri10ge_rx_buffer_state {
  90. struct page *page;
  91. int page_offset;
  92. DECLARE_PCI_UNMAP_ADDR(bus)
  93. DECLARE_PCI_UNMAP_LEN(len)
  94. };
  95. struct myri10ge_tx_buffer_state {
  96. struct sk_buff *skb;
  97. int last;
  98. DECLARE_PCI_UNMAP_ADDR(bus)
  99. DECLARE_PCI_UNMAP_LEN(len)
  100. };
  101. struct myri10ge_cmd {
  102. u32 data0;
  103. u32 data1;
  104. u32 data2;
  105. };
  106. struct myri10ge_rx_buf {
  107. struct mcp_kreq_ether_recv __iomem *lanai; /* lanai ptr for recv ring */
  108. u8 __iomem *wc_fifo; /* w/c rx dma addr fifo address */
  109. struct mcp_kreq_ether_recv *shadow; /* host shadow of recv ring */
  110. struct myri10ge_rx_buffer_state *info;
  111. struct page *page;
  112. dma_addr_t bus;
  113. int page_offset;
  114. int cnt;
  115. int fill_cnt;
  116. int alloc_fail;
  117. int mask; /* number of rx slots -1 */
  118. int watchdog_needed;
  119. };
  120. struct myri10ge_tx_buf {
  121. struct mcp_kreq_ether_send __iomem *lanai; /* lanai ptr for sendq */
  122. u8 __iomem *wc_fifo; /* w/c send fifo address */
  123. struct mcp_kreq_ether_send *req_list; /* host shadow of sendq */
  124. char *req_bytes;
  125. struct myri10ge_tx_buffer_state *info;
  126. int mask; /* number of transmit slots -1 */
  127. int boundary; /* boundary transmits cannot cross */
  128. int req ____cacheline_aligned; /* transmit slots submitted */
  129. int pkt_start; /* packets started */
  130. int done ____cacheline_aligned; /* transmit slots completed */
  131. int pkt_done; /* packets completed */
  132. };
  133. struct myri10ge_rx_done {
  134. struct mcp_slot *entry;
  135. dma_addr_t bus;
  136. int cnt;
  137. int idx;
  138. };
  139. struct myri10ge_priv {
  140. int running; /* running? */
  141. int csum_flag; /* rx_csums? */
  142. struct myri10ge_tx_buf tx; /* transmit ring */
  143. struct myri10ge_rx_buf rx_small;
  144. struct myri10ge_rx_buf rx_big;
  145. struct myri10ge_rx_done rx_done;
  146. int small_bytes;
  147. int big_bytes;
  148. struct net_device *dev;
  149. struct net_device_stats stats;
  150. u8 __iomem *sram;
  151. int sram_size;
  152. unsigned long board_span;
  153. unsigned long iomem_base;
  154. __be32 __iomem *irq_claim;
  155. __be32 __iomem *irq_deassert;
  156. char *mac_addr_string;
  157. struct mcp_cmd_response *cmd;
  158. dma_addr_t cmd_bus;
  159. struct mcp_irq_data *fw_stats;
  160. dma_addr_t fw_stats_bus;
  161. struct pci_dev *pdev;
  162. int msi_enabled;
  163. __be32 link_state;
  164. unsigned int rdma_tags_available;
  165. int intr_coal_delay;
  166. __be32 __iomem *intr_coal_delay_ptr;
  167. int mtrr;
  168. int wc_enabled;
  169. int wake_queue;
  170. int stop_queue;
  171. int down_cnt;
  172. wait_queue_head_t down_wq;
  173. struct work_struct watchdog_work;
  174. struct timer_list watchdog_timer;
  175. int watchdog_tx_done;
  176. int watchdog_tx_req;
  177. int watchdog_resets;
  178. int tx_linearized;
  179. int pause;
  180. char *fw_name;
  181. char eeprom_strings[MYRI10GE_EEPROM_STRINGS_SIZE];
  182. char fw_version[128];
  183. int fw_ver_major;
  184. int fw_ver_minor;
  185. int fw_ver_tiny;
  186. int adopted_rx_filter_bug;
  187. u8 mac_addr[6]; /* eeprom mac address */
  188. unsigned long serial_number;
  189. int vendor_specific_offset;
  190. int fw_multicast_support;
  191. u32 read_dma;
  192. u32 write_dma;
  193. u32 read_write_dma;
  194. u32 link_changes;
  195. u32 msg_enable;
  196. };
  197. static char *myri10ge_fw_unaligned = "myri10ge_ethp_z8e.dat";
  198. static char *myri10ge_fw_aligned = "myri10ge_eth_z8e.dat";
  199. static char *myri10ge_fw_name = NULL;
  200. module_param(myri10ge_fw_name, charp, S_IRUGO | S_IWUSR);
  201. MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image name\n");
  202. static int myri10ge_ecrc_enable = 1;
  203. module_param(myri10ge_ecrc_enable, int, S_IRUGO);
  204. MODULE_PARM_DESC(myri10ge_ecrc_enable, "Enable Extended CRC on PCI-E\n");
  205. static int myri10ge_max_intr_slots = 1024;
  206. module_param(myri10ge_max_intr_slots, int, S_IRUGO);
  207. MODULE_PARM_DESC(myri10ge_max_intr_slots, "Interrupt queue slots\n");
  208. static int myri10ge_small_bytes = -1; /* -1 == auto */
  209. module_param(myri10ge_small_bytes, int, S_IRUGO | S_IWUSR);
  210. MODULE_PARM_DESC(myri10ge_small_bytes, "Threshold of small packets\n");
  211. static int myri10ge_msi = 1; /* enable msi by default */
  212. module_param(myri10ge_msi, int, S_IRUGO | S_IWUSR);
  213. MODULE_PARM_DESC(myri10ge_msi, "Enable Message Signalled Interrupts\n");
  214. static int myri10ge_intr_coal_delay = 75;
  215. module_param(myri10ge_intr_coal_delay, int, S_IRUGO);
  216. MODULE_PARM_DESC(myri10ge_intr_coal_delay, "Interrupt coalescing delay\n");
  217. static int myri10ge_flow_control = 1;
  218. module_param(myri10ge_flow_control, int, S_IRUGO);
  219. MODULE_PARM_DESC(myri10ge_flow_control, "Pause parameter\n");
  220. static int myri10ge_deassert_wait = 1;
  221. module_param(myri10ge_deassert_wait, int, S_IRUGO | S_IWUSR);
  222. MODULE_PARM_DESC(myri10ge_deassert_wait,
  223. "Wait when deasserting legacy interrupts\n");
  224. static int myri10ge_force_firmware = 0;
  225. module_param(myri10ge_force_firmware, int, S_IRUGO);
  226. MODULE_PARM_DESC(myri10ge_force_firmware,
  227. "Force firmware to assume aligned completions\n");
  228. static int myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
  229. module_param(myri10ge_initial_mtu, int, S_IRUGO);
  230. MODULE_PARM_DESC(myri10ge_initial_mtu, "Initial MTU\n");
  231. static int myri10ge_napi_weight = 64;
  232. module_param(myri10ge_napi_weight, int, S_IRUGO);
  233. MODULE_PARM_DESC(myri10ge_napi_weight, "Set NAPI weight\n");
  234. static int myri10ge_watchdog_timeout = 1;
  235. module_param(myri10ge_watchdog_timeout, int, S_IRUGO);
  236. MODULE_PARM_DESC(myri10ge_watchdog_timeout, "Set watchdog timeout\n");
  237. static int myri10ge_max_irq_loops = 1048576;
  238. module_param(myri10ge_max_irq_loops, int, S_IRUGO);
  239. MODULE_PARM_DESC(myri10ge_max_irq_loops,
  240. "Set stuck legacy IRQ detection threshold\n");
  241. #define MYRI10GE_MSG_DEFAULT NETIF_MSG_LINK
  242. static int myri10ge_debug = -1; /* defaults above */
  243. module_param(myri10ge_debug, int, 0);
  244. MODULE_PARM_DESC(myri10ge_debug, "Debug level (0=none,...,16=all)");
  245. static int myri10ge_fill_thresh = 256;
  246. module_param(myri10ge_fill_thresh, int, S_IRUGO | S_IWUSR);
  247. MODULE_PARM_DESC(myri10ge_fill_thresh, "Number of empty rx slots allowed\n");
  248. static int myri10ge_wcfifo = 0;
  249. module_param(myri10ge_wcfifo, int, S_IRUGO);
  250. MODULE_PARM_DESC(myri10ge_wcfifo, "Enable WC Fifo when WC is enabled\n");
  251. #define MYRI10GE_FW_OFFSET 1024*1024
  252. #define MYRI10GE_HIGHPART_TO_U32(X) \
  253. (sizeof (X) == 8) ? ((u32)((u64)(X) >> 32)) : (0)
  254. #define MYRI10GE_LOWPART_TO_U32(X) ((u32)(X))
  255. #define myri10ge_pio_copy(to,from,size) __iowrite64_copy(to,from,size/8)
  256. static void myri10ge_set_multicast_list(struct net_device *dev);
  257. static inline void put_be32(__be32 val, __be32 __iomem * p)
  258. {
  259. __raw_writel((__force __u32) val, (__force void __iomem *)p);
  260. }
  261. static int
  262. myri10ge_send_cmd(struct myri10ge_priv *mgp, u32 cmd,
  263. struct myri10ge_cmd *data, int atomic)
  264. {
  265. struct mcp_cmd *buf;
  266. char buf_bytes[sizeof(*buf) + 8];
  267. struct mcp_cmd_response *response = mgp->cmd;
  268. char __iomem *cmd_addr = mgp->sram + MXGEFW_ETH_CMD;
  269. u32 dma_low, dma_high, result, value;
  270. int sleep_total = 0;
  271. /* ensure buf is aligned to 8 bytes */
  272. buf = (struct mcp_cmd *)ALIGN((unsigned long)buf_bytes, 8);
  273. buf->data0 = htonl(data->data0);
  274. buf->data1 = htonl(data->data1);
  275. buf->data2 = htonl(data->data2);
  276. buf->cmd = htonl(cmd);
  277. dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
  278. dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
  279. buf->response_addr.low = htonl(dma_low);
  280. buf->response_addr.high = htonl(dma_high);
  281. response->result = htonl(MYRI10GE_NO_RESPONSE_RESULT);
  282. mb();
  283. myri10ge_pio_copy(cmd_addr, buf, sizeof(*buf));
  284. /* wait up to 15ms. Longest command is the DMA benchmark,
  285. * which is capped at 5ms, but runs from a timeout handler
  286. * that runs every 7.8ms. So a 15ms timeout leaves us with
  287. * a 2.2ms margin
  288. */
  289. if (atomic) {
  290. /* if atomic is set, do not sleep,
  291. * and try to get the completion quickly
  292. * (1ms will be enough for those commands) */
  293. for (sleep_total = 0;
  294. sleep_total < 1000
  295. && response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
  296. sleep_total += 10)
  297. udelay(10);
  298. } else {
  299. /* use msleep for most command */
  300. for (sleep_total = 0;
  301. sleep_total < 15
  302. && response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
  303. sleep_total++)
  304. msleep(1);
  305. }
  306. result = ntohl(response->result);
  307. value = ntohl(response->data);
  308. if (result != MYRI10GE_NO_RESPONSE_RESULT) {
  309. if (result == 0) {
  310. data->data0 = value;
  311. return 0;
  312. } else if (result == MXGEFW_CMD_UNKNOWN) {
  313. return -ENOSYS;
  314. } else if (result == MXGEFW_CMD_ERROR_UNALIGNED) {
  315. return -E2BIG;
  316. } else {
  317. dev_err(&mgp->pdev->dev,
  318. "command %d failed, result = %d\n",
  319. cmd, result);
  320. return -ENXIO;
  321. }
  322. }
  323. dev_err(&mgp->pdev->dev, "command %d timed out, result = %d\n",
  324. cmd, result);
  325. return -EAGAIN;
  326. }
  327. /*
  328. * The eeprom strings on the lanaiX have the format
  329. * SN=x\0
  330. * MAC=x:x:x:x:x:x\0
  331. * PT:ddd mmm xx xx:xx:xx xx\0
  332. * PV:ddd mmm xx xx:xx:xx xx\0
  333. */
  334. static int myri10ge_read_mac_addr(struct myri10ge_priv *mgp)
  335. {
  336. char *ptr, *limit;
  337. int i;
  338. ptr = mgp->eeprom_strings;
  339. limit = mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE;
  340. while (*ptr != '\0' && ptr < limit) {
  341. if (memcmp(ptr, "MAC=", 4) == 0) {
  342. ptr += 4;
  343. mgp->mac_addr_string = ptr;
  344. for (i = 0; i < 6; i++) {
  345. if ((ptr + 2) > limit)
  346. goto abort;
  347. mgp->mac_addr[i] =
  348. simple_strtoul(ptr, &ptr, 16);
  349. ptr += 1;
  350. }
  351. }
  352. if (memcmp((const void *)ptr, "SN=", 3) == 0) {
  353. ptr += 3;
  354. mgp->serial_number = simple_strtoul(ptr, &ptr, 10);
  355. }
  356. while (ptr < limit && *ptr++) ;
  357. }
  358. return 0;
  359. abort:
  360. dev_err(&mgp->pdev->dev, "failed to parse eeprom_strings\n");
  361. return -ENXIO;
  362. }
  363. /*
  364. * Enable or disable periodic RDMAs from the host to make certain
  365. * chipsets resend dropped PCIe messages
  366. */
  367. static void myri10ge_dummy_rdma(struct myri10ge_priv *mgp, int enable)
  368. {
  369. char __iomem *submit;
  370. __be32 buf[16];
  371. u32 dma_low, dma_high;
  372. int i;
  373. /* clear confirmation addr */
  374. mgp->cmd->data = 0;
  375. mb();
  376. /* send a rdma command to the PCIe engine, and wait for the
  377. * response in the confirmation address. The firmware should
  378. * write a -1 there to indicate it is alive and well
  379. */
  380. dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
  381. dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
  382. buf[0] = htonl(dma_high); /* confirm addr MSW */
  383. buf[1] = htonl(dma_low); /* confirm addr LSW */
  384. buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
  385. buf[3] = htonl(dma_high); /* dummy addr MSW */
  386. buf[4] = htonl(dma_low); /* dummy addr LSW */
  387. buf[5] = htonl(enable); /* enable? */
  388. submit = mgp->sram + MXGEFW_BOOT_DUMMY_RDMA;
  389. myri10ge_pio_copy(submit, &buf, sizeof(buf));
  390. for (i = 0; mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 20; i++)
  391. msleep(1);
  392. if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA)
  393. dev_err(&mgp->pdev->dev, "dummy rdma %s failed\n",
  394. (enable ? "enable" : "disable"));
  395. }
  396. static int
  397. myri10ge_validate_firmware(struct myri10ge_priv *mgp,
  398. struct mcp_gen_header *hdr)
  399. {
  400. struct device *dev = &mgp->pdev->dev;
  401. /* check firmware type */
  402. if (ntohl(hdr->mcp_type) != MCP_TYPE_ETH) {
  403. dev_err(dev, "Bad firmware type: 0x%x\n", ntohl(hdr->mcp_type));
  404. return -EINVAL;
  405. }
  406. /* save firmware version for ethtool */
  407. strncpy(mgp->fw_version, hdr->version, sizeof(mgp->fw_version));
  408. sscanf(mgp->fw_version, "%d.%d.%d", &mgp->fw_ver_major,
  409. &mgp->fw_ver_minor, &mgp->fw_ver_tiny);
  410. if (!(mgp->fw_ver_major == MXGEFW_VERSION_MAJOR
  411. && mgp->fw_ver_minor == MXGEFW_VERSION_MINOR)) {
  412. dev_err(dev, "Found firmware version %s\n", mgp->fw_version);
  413. dev_err(dev, "Driver needs %d.%d\n", MXGEFW_VERSION_MAJOR,
  414. MXGEFW_VERSION_MINOR);
  415. return -EINVAL;
  416. }
  417. return 0;
  418. }
  419. static int myri10ge_load_hotplug_firmware(struct myri10ge_priv *mgp, u32 * size)
  420. {
  421. unsigned crc, reread_crc;
  422. const struct firmware *fw;
  423. struct device *dev = &mgp->pdev->dev;
  424. struct mcp_gen_header *hdr;
  425. size_t hdr_offset;
  426. int status;
  427. unsigned i;
  428. if ((status = request_firmware(&fw, mgp->fw_name, dev)) < 0) {
  429. dev_err(dev, "Unable to load %s firmware image via hotplug\n",
  430. mgp->fw_name);
  431. status = -EINVAL;
  432. goto abort_with_nothing;
  433. }
  434. /* check size */
  435. if (fw->size >= mgp->sram_size - MYRI10GE_FW_OFFSET ||
  436. fw->size < MCP_HEADER_PTR_OFFSET + 4) {
  437. dev_err(dev, "Firmware size invalid:%d\n", (int)fw->size);
  438. status = -EINVAL;
  439. goto abort_with_fw;
  440. }
  441. /* check id */
  442. hdr_offset = ntohl(*(__be32 *) (fw->data + MCP_HEADER_PTR_OFFSET));
  443. if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > fw->size) {
  444. dev_err(dev, "Bad firmware file\n");
  445. status = -EINVAL;
  446. goto abort_with_fw;
  447. }
  448. hdr = (void *)(fw->data + hdr_offset);
  449. status = myri10ge_validate_firmware(mgp, hdr);
  450. if (status != 0)
  451. goto abort_with_fw;
  452. crc = crc32(~0, fw->data, fw->size);
  453. for (i = 0; i < fw->size; i += 256) {
  454. myri10ge_pio_copy(mgp->sram + MYRI10GE_FW_OFFSET + i,
  455. fw->data + i,
  456. min(256U, (unsigned)(fw->size - i)));
  457. mb();
  458. readb(mgp->sram);
  459. }
  460. /* corruption checking is good for parity recovery and buggy chipset */
  461. memcpy_fromio(fw->data, mgp->sram + MYRI10GE_FW_OFFSET, fw->size);
  462. reread_crc = crc32(~0, fw->data, fw->size);
  463. if (crc != reread_crc) {
  464. dev_err(dev, "CRC failed(fw-len=%u), got 0x%x (expect 0x%x)\n",
  465. (unsigned)fw->size, reread_crc, crc);
  466. status = -EIO;
  467. goto abort_with_fw;
  468. }
  469. *size = (u32) fw->size;
  470. abort_with_fw:
  471. release_firmware(fw);
  472. abort_with_nothing:
  473. return status;
  474. }
  475. static int myri10ge_adopt_running_firmware(struct myri10ge_priv *mgp)
  476. {
  477. struct mcp_gen_header *hdr;
  478. struct device *dev = &mgp->pdev->dev;
  479. const size_t bytes = sizeof(struct mcp_gen_header);
  480. size_t hdr_offset;
  481. int status;
  482. /* find running firmware header */
  483. hdr_offset = ntohl(__raw_readl(mgp->sram + MCP_HEADER_PTR_OFFSET));
  484. if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > mgp->sram_size) {
  485. dev_err(dev, "Running firmware has bad header offset (%d)\n",
  486. (int)hdr_offset);
  487. return -EIO;
  488. }
  489. /* copy header of running firmware from SRAM to host memory to
  490. * validate firmware */
  491. hdr = kmalloc(bytes, GFP_KERNEL);
  492. if (hdr == NULL) {
  493. dev_err(dev, "could not malloc firmware hdr\n");
  494. return -ENOMEM;
  495. }
  496. memcpy_fromio(hdr, mgp->sram + hdr_offset, bytes);
  497. status = myri10ge_validate_firmware(mgp, hdr);
  498. kfree(hdr);
  499. /* check to see if adopted firmware has bug where adopting
  500. * it will cause broadcasts to be filtered unless the NIC
  501. * is kept in ALLMULTI mode */
  502. if (mgp->fw_ver_major == 1 && mgp->fw_ver_minor == 4 &&
  503. mgp->fw_ver_tiny >= 4 && mgp->fw_ver_tiny <= 11) {
  504. mgp->adopted_rx_filter_bug = 1;
  505. dev_warn(dev, "Adopting fw %d.%d.%d: "
  506. "working around rx filter bug\n",
  507. mgp->fw_ver_major, mgp->fw_ver_minor,
  508. mgp->fw_ver_tiny);
  509. }
  510. return status;
  511. }
  512. static int myri10ge_load_firmware(struct myri10ge_priv *mgp)
  513. {
  514. char __iomem *submit;
  515. __be32 buf[16];
  516. u32 dma_low, dma_high, size;
  517. int status, i;
  518. size = 0;
  519. status = myri10ge_load_hotplug_firmware(mgp, &size);
  520. if (status) {
  521. dev_warn(&mgp->pdev->dev, "hotplug firmware loading failed\n");
  522. /* Do not attempt to adopt firmware if there
  523. * was a bad crc */
  524. if (status == -EIO)
  525. return status;
  526. status = myri10ge_adopt_running_firmware(mgp);
  527. if (status != 0) {
  528. dev_err(&mgp->pdev->dev,
  529. "failed to adopt running firmware\n");
  530. return status;
  531. }
  532. dev_info(&mgp->pdev->dev,
  533. "Successfully adopted running firmware\n");
  534. if (mgp->tx.boundary == 4096) {
  535. dev_warn(&mgp->pdev->dev,
  536. "Using firmware currently running on NIC"
  537. ". For optimal\n");
  538. dev_warn(&mgp->pdev->dev,
  539. "performance consider loading optimized "
  540. "firmware\n");
  541. dev_warn(&mgp->pdev->dev, "via hotplug\n");
  542. }
  543. mgp->fw_name = "adopted";
  544. mgp->tx.boundary = 2048;
  545. return status;
  546. }
  547. /* clear confirmation addr */
  548. mgp->cmd->data = 0;
  549. mb();
  550. /* send a reload command to the bootstrap MCP, and wait for the
  551. * response in the confirmation address. The firmware should
  552. * write a -1 there to indicate it is alive and well
  553. */
  554. dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
  555. dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
  556. buf[0] = htonl(dma_high); /* confirm addr MSW */
  557. buf[1] = htonl(dma_low); /* confirm addr LSW */
  558. buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
  559. /* FIX: All newest firmware should un-protect the bottom of
  560. * the sram before handoff. However, the very first interfaces
  561. * do not. Therefore the handoff copy must skip the first 8 bytes
  562. */
  563. buf[3] = htonl(MYRI10GE_FW_OFFSET + 8); /* where the code starts */
  564. buf[4] = htonl(size - 8); /* length of code */
  565. buf[5] = htonl(8); /* where to copy to */
  566. buf[6] = htonl(0); /* where to jump to */
  567. submit = mgp->sram + MXGEFW_BOOT_HANDOFF;
  568. myri10ge_pio_copy(submit, &buf, sizeof(buf));
  569. mb();
  570. msleep(1);
  571. mb();
  572. i = 0;
  573. while (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 20) {
  574. msleep(1);
  575. i++;
  576. }
  577. if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA) {
  578. dev_err(&mgp->pdev->dev, "handoff failed\n");
  579. return -ENXIO;
  580. }
  581. dev_info(&mgp->pdev->dev, "handoff confirmed\n");
  582. myri10ge_dummy_rdma(mgp, 1);
  583. return 0;
  584. }
  585. static int myri10ge_update_mac_address(struct myri10ge_priv *mgp, u8 * addr)
  586. {
  587. struct myri10ge_cmd cmd;
  588. int status;
  589. cmd.data0 = ((addr[0] << 24) | (addr[1] << 16)
  590. | (addr[2] << 8) | addr[3]);
  591. cmd.data1 = ((addr[4] << 8) | (addr[5]));
  592. status = myri10ge_send_cmd(mgp, MXGEFW_SET_MAC_ADDRESS, &cmd, 0);
  593. return status;
  594. }
  595. static int myri10ge_change_pause(struct myri10ge_priv *mgp, int pause)
  596. {
  597. struct myri10ge_cmd cmd;
  598. int status, ctl;
  599. ctl = pause ? MXGEFW_ENABLE_FLOW_CONTROL : MXGEFW_DISABLE_FLOW_CONTROL;
  600. status = myri10ge_send_cmd(mgp, ctl, &cmd, 0);
  601. if (status) {
  602. printk(KERN_ERR
  603. "myri10ge: %s: Failed to set flow control mode\n",
  604. mgp->dev->name);
  605. return status;
  606. }
  607. mgp->pause = pause;
  608. return 0;
  609. }
  610. static void
  611. myri10ge_change_promisc(struct myri10ge_priv *mgp, int promisc, int atomic)
  612. {
  613. struct myri10ge_cmd cmd;
  614. int status, ctl;
  615. ctl = promisc ? MXGEFW_ENABLE_PROMISC : MXGEFW_DISABLE_PROMISC;
  616. status = myri10ge_send_cmd(mgp, ctl, &cmd, atomic);
  617. if (status)
  618. printk(KERN_ERR "myri10ge: %s: Failed to set promisc mode\n",
  619. mgp->dev->name);
  620. }
  621. static int myri10ge_dma_test(struct myri10ge_priv *mgp, int test_type)
  622. {
  623. struct myri10ge_cmd cmd;
  624. int status;
  625. u32 len;
  626. struct page *dmatest_page;
  627. dma_addr_t dmatest_bus;
  628. char *test = " ";
  629. dmatest_page = alloc_page(GFP_KERNEL);
  630. if (!dmatest_page)
  631. return -ENOMEM;
  632. dmatest_bus = pci_map_page(mgp->pdev, dmatest_page, 0, PAGE_SIZE,
  633. DMA_BIDIRECTIONAL);
  634. /* Run a small DMA test.
  635. * The magic multipliers to the length tell the firmware
  636. * to do DMA read, write, or read+write tests. The
  637. * results are returned in cmd.data0. The upper 16
  638. * bits or the return is the number of transfers completed.
  639. * The lower 16 bits is the time in 0.5us ticks that the
  640. * transfers took to complete.
  641. */
  642. len = mgp->tx.boundary;
  643. cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
  644. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
  645. cmd.data2 = len * 0x10000;
  646. status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
  647. if (status != 0) {
  648. test = "read";
  649. goto abort;
  650. }
  651. mgp->read_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
  652. cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
  653. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
  654. cmd.data2 = len * 0x1;
  655. status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
  656. if (status != 0) {
  657. test = "write";
  658. goto abort;
  659. }
  660. mgp->write_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
  661. cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
  662. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
  663. cmd.data2 = len * 0x10001;
  664. status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
  665. if (status != 0) {
  666. test = "read/write";
  667. goto abort;
  668. }
  669. mgp->read_write_dma = ((cmd.data0 >> 16) * len * 2 * 2) /
  670. (cmd.data0 & 0xffff);
  671. abort:
  672. pci_unmap_page(mgp->pdev, dmatest_bus, PAGE_SIZE, DMA_BIDIRECTIONAL);
  673. put_page(dmatest_page);
  674. if (status != 0 && test_type != MXGEFW_CMD_UNALIGNED_TEST)
  675. dev_warn(&mgp->pdev->dev, "DMA %s benchmark failed: %d\n",
  676. test, status);
  677. return status;
  678. }
  679. static int myri10ge_reset(struct myri10ge_priv *mgp)
  680. {
  681. struct myri10ge_cmd cmd;
  682. int status;
  683. size_t bytes;
  684. /* try to send a reset command to the card to see if it
  685. * is alive */
  686. memset(&cmd, 0, sizeof(cmd));
  687. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
  688. if (status != 0) {
  689. dev_err(&mgp->pdev->dev, "failed reset\n");
  690. return -ENXIO;
  691. }
  692. (void)myri10ge_dma_test(mgp, MXGEFW_DMA_TEST);
  693. /* Now exchange information about interrupts */
  694. bytes = myri10ge_max_intr_slots * sizeof(*mgp->rx_done.entry);
  695. memset(mgp->rx_done.entry, 0, bytes);
  696. cmd.data0 = (u32) bytes;
  697. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
  698. cmd.data0 = MYRI10GE_LOWPART_TO_U32(mgp->rx_done.bus);
  699. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(mgp->rx_done.bus);
  700. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_DMA, &cmd, 0);
  701. status |=
  702. myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_ACK_OFFSET, &cmd, 0);
  703. mgp->irq_claim = (__iomem __be32 *) (mgp->sram + cmd.data0);
  704. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_DEASSERT_OFFSET,
  705. &cmd, 0);
  706. mgp->irq_deassert = (__iomem __be32 *) (mgp->sram + cmd.data0);
  707. status |= myri10ge_send_cmd
  708. (mgp, MXGEFW_CMD_GET_INTR_COAL_DELAY_OFFSET, &cmd, 0);
  709. mgp->intr_coal_delay_ptr = (__iomem __be32 *) (mgp->sram + cmd.data0);
  710. if (status != 0) {
  711. dev_err(&mgp->pdev->dev, "failed set interrupt parameters\n");
  712. return status;
  713. }
  714. put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
  715. memset(mgp->rx_done.entry, 0, bytes);
  716. /* reset mcp/driver shared state back to 0 */
  717. mgp->tx.req = 0;
  718. mgp->tx.done = 0;
  719. mgp->tx.pkt_start = 0;
  720. mgp->tx.pkt_done = 0;
  721. mgp->rx_big.cnt = 0;
  722. mgp->rx_small.cnt = 0;
  723. mgp->rx_done.idx = 0;
  724. mgp->rx_done.cnt = 0;
  725. mgp->link_changes = 0;
  726. status = myri10ge_update_mac_address(mgp, mgp->dev->dev_addr);
  727. myri10ge_change_pause(mgp, mgp->pause);
  728. myri10ge_set_multicast_list(mgp->dev);
  729. return status;
  730. }
  731. static inline void
  732. myri10ge_submit_8rx(struct mcp_kreq_ether_recv __iomem * dst,
  733. struct mcp_kreq_ether_recv *src)
  734. {
  735. __be32 low;
  736. low = src->addr_low;
  737. src->addr_low = htonl(DMA_32BIT_MASK);
  738. myri10ge_pio_copy(dst, src, 4 * sizeof(*src));
  739. mb();
  740. myri10ge_pio_copy(dst + 4, src + 4, 4 * sizeof(*src));
  741. mb();
  742. src->addr_low = low;
  743. put_be32(low, &dst->addr_low);
  744. mb();
  745. }
  746. static inline void myri10ge_vlan_ip_csum(struct sk_buff *skb, __wsum hw_csum)
  747. {
  748. struct vlan_hdr *vh = (struct vlan_hdr *)(skb->data);
  749. if ((skb->protocol == htons(ETH_P_8021Q)) &&
  750. (vh->h_vlan_encapsulated_proto == htons(ETH_P_IP) ||
  751. vh->h_vlan_encapsulated_proto == htons(ETH_P_IPV6))) {
  752. skb->csum = hw_csum;
  753. skb->ip_summed = CHECKSUM_COMPLETE;
  754. }
  755. }
  756. static inline void
  757. myri10ge_rx_skb_build(struct sk_buff *skb, u8 * va,
  758. struct skb_frag_struct *rx_frags, int len, int hlen)
  759. {
  760. struct skb_frag_struct *skb_frags;
  761. skb->len = skb->data_len = len;
  762. skb->truesize = len + sizeof(struct sk_buff);
  763. /* attach the page(s) */
  764. skb_frags = skb_shinfo(skb)->frags;
  765. while (len > 0) {
  766. memcpy(skb_frags, rx_frags, sizeof(*skb_frags));
  767. len -= rx_frags->size;
  768. skb_frags++;
  769. rx_frags++;
  770. skb_shinfo(skb)->nr_frags++;
  771. }
  772. /* pskb_may_pull is not available in irq context, but
  773. * skb_pull() (for ether_pad and eth_type_trans()) requires
  774. * the beginning of the packet in skb_headlen(), move it
  775. * manually */
  776. skb_copy_to_linear_data(skb, va, hlen);
  777. skb_shinfo(skb)->frags[0].page_offset += hlen;
  778. skb_shinfo(skb)->frags[0].size -= hlen;
  779. skb->data_len -= hlen;
  780. skb->tail += hlen;
  781. skb_pull(skb, MXGEFW_PAD);
  782. }
  783. static void
  784. myri10ge_alloc_rx_pages(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx,
  785. int bytes, int watchdog)
  786. {
  787. struct page *page;
  788. int idx;
  789. if (unlikely(rx->watchdog_needed && !watchdog))
  790. return;
  791. /* try to refill entire ring */
  792. while (rx->fill_cnt != (rx->cnt + rx->mask + 1)) {
  793. idx = rx->fill_cnt & rx->mask;
  794. if (rx->page_offset + bytes <= MYRI10GE_ALLOC_SIZE) {
  795. /* we can use part of previous page */
  796. get_page(rx->page);
  797. } else {
  798. /* we need a new page */
  799. page =
  800. alloc_pages(GFP_ATOMIC | __GFP_COMP,
  801. MYRI10GE_ALLOC_ORDER);
  802. if (unlikely(page == NULL)) {
  803. if (rx->fill_cnt - rx->cnt < 16)
  804. rx->watchdog_needed = 1;
  805. return;
  806. }
  807. rx->page = page;
  808. rx->page_offset = 0;
  809. rx->bus = pci_map_page(mgp->pdev, page, 0,
  810. MYRI10GE_ALLOC_SIZE,
  811. PCI_DMA_FROMDEVICE);
  812. }
  813. rx->info[idx].page = rx->page;
  814. rx->info[idx].page_offset = rx->page_offset;
  815. /* note that this is the address of the start of the
  816. * page */
  817. pci_unmap_addr_set(&rx->info[idx], bus, rx->bus);
  818. rx->shadow[idx].addr_low =
  819. htonl(MYRI10GE_LOWPART_TO_U32(rx->bus) + rx->page_offset);
  820. rx->shadow[idx].addr_high =
  821. htonl(MYRI10GE_HIGHPART_TO_U32(rx->bus));
  822. /* start next packet on a cacheline boundary */
  823. rx->page_offset += SKB_DATA_ALIGN(bytes);
  824. #if MYRI10GE_ALLOC_SIZE > 4096
  825. /* don't cross a 4KB boundary */
  826. if ((rx->page_offset >> 12) !=
  827. ((rx->page_offset + bytes - 1) >> 12))
  828. rx->page_offset = (rx->page_offset + 4096) & ~4095;
  829. #endif
  830. rx->fill_cnt++;
  831. /* copy 8 descriptors to the firmware at a time */
  832. if ((idx & 7) == 7) {
  833. if (rx->wc_fifo == NULL)
  834. myri10ge_submit_8rx(&rx->lanai[idx - 7],
  835. &rx->shadow[idx - 7]);
  836. else {
  837. mb();
  838. myri10ge_pio_copy(rx->wc_fifo,
  839. &rx->shadow[idx - 7], 64);
  840. }
  841. }
  842. }
  843. }
  844. static inline void
  845. myri10ge_unmap_rx_page(struct pci_dev *pdev,
  846. struct myri10ge_rx_buffer_state *info, int bytes)
  847. {
  848. /* unmap the recvd page if we're the only or last user of it */
  849. if (bytes >= MYRI10GE_ALLOC_SIZE / 2 ||
  850. (info->page_offset + 2 * bytes) > MYRI10GE_ALLOC_SIZE) {
  851. pci_unmap_page(pdev, (pci_unmap_addr(info, bus)
  852. & ~(MYRI10GE_ALLOC_SIZE - 1)),
  853. MYRI10GE_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  854. }
  855. }
  856. #define MYRI10GE_HLEN 64 /* The number of bytes to copy from a
  857. * page into an skb */
  858. static inline int
  859. myri10ge_rx_done(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx,
  860. int bytes, int len, __wsum csum)
  861. {
  862. struct sk_buff *skb;
  863. struct skb_frag_struct rx_frags[MYRI10GE_MAX_FRAGS_PER_FRAME];
  864. int i, idx, hlen, remainder;
  865. struct pci_dev *pdev = mgp->pdev;
  866. struct net_device *dev = mgp->dev;
  867. u8 *va;
  868. len += MXGEFW_PAD;
  869. idx = rx->cnt & rx->mask;
  870. va = page_address(rx->info[idx].page) + rx->info[idx].page_offset;
  871. prefetch(va);
  872. /* Fill skb_frag_struct(s) with data from our receive */
  873. for (i = 0, remainder = len; remainder > 0; i++) {
  874. myri10ge_unmap_rx_page(pdev, &rx->info[idx], bytes);
  875. rx_frags[i].page = rx->info[idx].page;
  876. rx_frags[i].page_offset = rx->info[idx].page_offset;
  877. if (remainder < MYRI10GE_ALLOC_SIZE)
  878. rx_frags[i].size = remainder;
  879. else
  880. rx_frags[i].size = MYRI10GE_ALLOC_SIZE;
  881. rx->cnt++;
  882. idx = rx->cnt & rx->mask;
  883. remainder -= MYRI10GE_ALLOC_SIZE;
  884. }
  885. hlen = MYRI10GE_HLEN > len ? len : MYRI10GE_HLEN;
  886. /* allocate an skb to attach the page(s) to. */
  887. skb = netdev_alloc_skb(dev, MYRI10GE_HLEN + 16);
  888. if (unlikely(skb == NULL)) {
  889. mgp->stats.rx_dropped++;
  890. do {
  891. i--;
  892. put_page(rx_frags[i].page);
  893. } while (i != 0);
  894. return 0;
  895. }
  896. /* Attach the pages to the skb, and trim off any padding */
  897. myri10ge_rx_skb_build(skb, va, rx_frags, len, hlen);
  898. if (skb_shinfo(skb)->frags[0].size <= 0) {
  899. put_page(skb_shinfo(skb)->frags[0].page);
  900. skb_shinfo(skb)->nr_frags = 0;
  901. }
  902. skb->protocol = eth_type_trans(skb, dev);
  903. if (mgp->csum_flag) {
  904. if ((skb->protocol == htons(ETH_P_IP)) ||
  905. (skb->protocol == htons(ETH_P_IPV6))) {
  906. skb->csum = csum;
  907. skb->ip_summed = CHECKSUM_COMPLETE;
  908. } else
  909. myri10ge_vlan_ip_csum(skb, csum);
  910. }
  911. netif_receive_skb(skb);
  912. dev->last_rx = jiffies;
  913. return 1;
  914. }
  915. static inline void myri10ge_tx_done(struct myri10ge_priv *mgp, int mcp_index)
  916. {
  917. struct pci_dev *pdev = mgp->pdev;
  918. struct myri10ge_tx_buf *tx = &mgp->tx;
  919. struct sk_buff *skb;
  920. int idx, len;
  921. int limit = 0;
  922. while (tx->pkt_done != mcp_index) {
  923. idx = tx->done & tx->mask;
  924. skb = tx->info[idx].skb;
  925. /* Mark as free */
  926. tx->info[idx].skb = NULL;
  927. if (tx->info[idx].last) {
  928. tx->pkt_done++;
  929. tx->info[idx].last = 0;
  930. }
  931. tx->done++;
  932. len = pci_unmap_len(&tx->info[idx], len);
  933. pci_unmap_len_set(&tx->info[idx], len, 0);
  934. if (skb) {
  935. mgp->stats.tx_bytes += skb->len;
  936. mgp->stats.tx_packets++;
  937. dev_kfree_skb_irq(skb);
  938. if (len)
  939. pci_unmap_single(pdev,
  940. pci_unmap_addr(&tx->info[idx],
  941. bus), len,
  942. PCI_DMA_TODEVICE);
  943. } else {
  944. if (len)
  945. pci_unmap_page(pdev,
  946. pci_unmap_addr(&tx->info[idx],
  947. bus), len,
  948. PCI_DMA_TODEVICE);
  949. }
  950. /* limit potential for livelock by only handling
  951. * 2 full tx rings per call */
  952. if (unlikely(++limit > 2 * tx->mask))
  953. break;
  954. }
  955. /* start the queue if we've stopped it */
  956. if (netif_queue_stopped(mgp->dev)
  957. && tx->req - tx->done < (tx->mask >> 1)) {
  958. mgp->wake_queue++;
  959. netif_wake_queue(mgp->dev);
  960. }
  961. }
  962. static inline void myri10ge_clean_rx_done(struct myri10ge_priv *mgp, int *limit)
  963. {
  964. struct myri10ge_rx_done *rx_done = &mgp->rx_done;
  965. unsigned long rx_bytes = 0;
  966. unsigned long rx_packets = 0;
  967. unsigned long rx_ok;
  968. int idx = rx_done->idx;
  969. int cnt = rx_done->cnt;
  970. u16 length;
  971. __wsum checksum;
  972. while (rx_done->entry[idx].length != 0 && *limit != 0) {
  973. length = ntohs(rx_done->entry[idx].length);
  974. rx_done->entry[idx].length = 0;
  975. checksum = csum_unfold(rx_done->entry[idx].checksum);
  976. if (length <= mgp->small_bytes)
  977. rx_ok = myri10ge_rx_done(mgp, &mgp->rx_small,
  978. mgp->small_bytes,
  979. length, checksum);
  980. else
  981. rx_ok = myri10ge_rx_done(mgp, &mgp->rx_big,
  982. mgp->big_bytes,
  983. length, checksum);
  984. rx_packets += rx_ok;
  985. rx_bytes += rx_ok * (unsigned long)length;
  986. cnt++;
  987. idx = cnt & (myri10ge_max_intr_slots - 1);
  988. /* limit potential for livelock by only handling a
  989. * limited number of frames. */
  990. (*limit)--;
  991. }
  992. rx_done->idx = idx;
  993. rx_done->cnt = cnt;
  994. mgp->stats.rx_packets += rx_packets;
  995. mgp->stats.rx_bytes += rx_bytes;
  996. /* restock receive rings if needed */
  997. if (mgp->rx_small.fill_cnt - mgp->rx_small.cnt < myri10ge_fill_thresh)
  998. myri10ge_alloc_rx_pages(mgp, &mgp->rx_small,
  999. mgp->small_bytes + MXGEFW_PAD, 0);
  1000. if (mgp->rx_big.fill_cnt - mgp->rx_big.cnt < myri10ge_fill_thresh)
  1001. myri10ge_alloc_rx_pages(mgp, &mgp->rx_big, mgp->big_bytes, 0);
  1002. }
  1003. static inline void myri10ge_check_statblock(struct myri10ge_priv *mgp)
  1004. {
  1005. struct mcp_irq_data *stats = mgp->fw_stats;
  1006. if (unlikely(stats->stats_updated)) {
  1007. if (mgp->link_state != stats->link_up) {
  1008. mgp->link_state = stats->link_up;
  1009. if (mgp->link_state) {
  1010. if (netif_msg_link(mgp))
  1011. printk(KERN_INFO
  1012. "myri10ge: %s: link up\n",
  1013. mgp->dev->name);
  1014. netif_carrier_on(mgp->dev);
  1015. mgp->link_changes++;
  1016. } else {
  1017. if (netif_msg_link(mgp))
  1018. printk(KERN_INFO
  1019. "myri10ge: %s: link down\n",
  1020. mgp->dev->name);
  1021. netif_carrier_off(mgp->dev);
  1022. mgp->link_changes++;
  1023. }
  1024. }
  1025. if (mgp->rdma_tags_available !=
  1026. ntohl(mgp->fw_stats->rdma_tags_available)) {
  1027. mgp->rdma_tags_available =
  1028. ntohl(mgp->fw_stats->rdma_tags_available);
  1029. printk(KERN_WARNING "myri10ge: %s: RDMA timed out! "
  1030. "%d tags left\n", mgp->dev->name,
  1031. mgp->rdma_tags_available);
  1032. }
  1033. mgp->down_cnt += stats->link_down;
  1034. if (stats->link_down)
  1035. wake_up(&mgp->down_wq);
  1036. }
  1037. }
  1038. static int myri10ge_poll(struct net_device *netdev, int *budget)
  1039. {
  1040. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1041. struct myri10ge_rx_done *rx_done = &mgp->rx_done;
  1042. int limit, orig_limit, work_done;
  1043. /* process as many rx events as NAPI will allow */
  1044. limit = min(*budget, netdev->quota);
  1045. orig_limit = limit;
  1046. myri10ge_clean_rx_done(mgp, &limit);
  1047. work_done = orig_limit - limit;
  1048. *budget -= work_done;
  1049. netdev->quota -= work_done;
  1050. if (rx_done->entry[rx_done->idx].length == 0 || !netif_running(netdev)) {
  1051. netif_rx_complete(netdev);
  1052. put_be32(htonl(3), mgp->irq_claim);
  1053. return 0;
  1054. }
  1055. return 1;
  1056. }
  1057. static irqreturn_t myri10ge_intr(int irq, void *arg)
  1058. {
  1059. struct myri10ge_priv *mgp = arg;
  1060. struct mcp_irq_data *stats = mgp->fw_stats;
  1061. struct myri10ge_tx_buf *tx = &mgp->tx;
  1062. u32 send_done_count;
  1063. int i;
  1064. /* make sure it is our IRQ, and that the DMA has finished */
  1065. if (unlikely(!stats->valid))
  1066. return (IRQ_NONE);
  1067. /* low bit indicates receives are present, so schedule
  1068. * napi poll handler */
  1069. if (stats->valid & 1)
  1070. netif_rx_schedule(mgp->dev);
  1071. if (!mgp->msi_enabled) {
  1072. put_be32(0, mgp->irq_deassert);
  1073. if (!myri10ge_deassert_wait)
  1074. stats->valid = 0;
  1075. mb();
  1076. } else
  1077. stats->valid = 0;
  1078. /* Wait for IRQ line to go low, if using INTx */
  1079. i = 0;
  1080. while (1) {
  1081. i++;
  1082. /* check for transmit completes and receives */
  1083. send_done_count = ntohl(stats->send_done_count);
  1084. if (send_done_count != tx->pkt_done)
  1085. myri10ge_tx_done(mgp, (int)send_done_count);
  1086. if (unlikely(i > myri10ge_max_irq_loops)) {
  1087. printk(KERN_WARNING "myri10ge: %s: irq stuck?\n",
  1088. mgp->dev->name);
  1089. stats->valid = 0;
  1090. schedule_work(&mgp->watchdog_work);
  1091. }
  1092. if (likely(stats->valid == 0))
  1093. break;
  1094. cpu_relax();
  1095. barrier();
  1096. }
  1097. myri10ge_check_statblock(mgp);
  1098. put_be32(htonl(3), mgp->irq_claim + 1);
  1099. return (IRQ_HANDLED);
  1100. }
  1101. static int
  1102. myri10ge_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
  1103. {
  1104. cmd->autoneg = AUTONEG_DISABLE;
  1105. cmd->speed = SPEED_10000;
  1106. cmd->duplex = DUPLEX_FULL;
  1107. return 0;
  1108. }
  1109. static void
  1110. myri10ge_get_drvinfo(struct net_device *netdev, struct ethtool_drvinfo *info)
  1111. {
  1112. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1113. strlcpy(info->driver, "myri10ge", sizeof(info->driver));
  1114. strlcpy(info->version, MYRI10GE_VERSION_STR, sizeof(info->version));
  1115. strlcpy(info->fw_version, mgp->fw_version, sizeof(info->fw_version));
  1116. strlcpy(info->bus_info, pci_name(mgp->pdev), sizeof(info->bus_info));
  1117. }
  1118. static int
  1119. myri10ge_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
  1120. {
  1121. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1122. coal->rx_coalesce_usecs = mgp->intr_coal_delay;
  1123. return 0;
  1124. }
  1125. static int
  1126. myri10ge_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
  1127. {
  1128. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1129. mgp->intr_coal_delay = coal->rx_coalesce_usecs;
  1130. put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
  1131. return 0;
  1132. }
  1133. static void
  1134. myri10ge_get_pauseparam(struct net_device *netdev,
  1135. struct ethtool_pauseparam *pause)
  1136. {
  1137. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1138. pause->autoneg = 0;
  1139. pause->rx_pause = mgp->pause;
  1140. pause->tx_pause = mgp->pause;
  1141. }
  1142. static int
  1143. myri10ge_set_pauseparam(struct net_device *netdev,
  1144. struct ethtool_pauseparam *pause)
  1145. {
  1146. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1147. if (pause->tx_pause != mgp->pause)
  1148. return myri10ge_change_pause(mgp, pause->tx_pause);
  1149. if (pause->rx_pause != mgp->pause)
  1150. return myri10ge_change_pause(mgp, pause->tx_pause);
  1151. if (pause->autoneg != 0)
  1152. return -EINVAL;
  1153. return 0;
  1154. }
  1155. static void
  1156. myri10ge_get_ringparam(struct net_device *netdev,
  1157. struct ethtool_ringparam *ring)
  1158. {
  1159. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1160. ring->rx_mini_max_pending = mgp->rx_small.mask + 1;
  1161. ring->rx_max_pending = mgp->rx_big.mask + 1;
  1162. ring->rx_jumbo_max_pending = 0;
  1163. ring->tx_max_pending = mgp->rx_small.mask + 1;
  1164. ring->rx_mini_pending = ring->rx_mini_max_pending;
  1165. ring->rx_pending = ring->rx_max_pending;
  1166. ring->rx_jumbo_pending = ring->rx_jumbo_max_pending;
  1167. ring->tx_pending = ring->tx_max_pending;
  1168. }
  1169. static u32 myri10ge_get_rx_csum(struct net_device *netdev)
  1170. {
  1171. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1172. if (mgp->csum_flag)
  1173. return 1;
  1174. else
  1175. return 0;
  1176. }
  1177. static int myri10ge_set_rx_csum(struct net_device *netdev, u32 csum_enabled)
  1178. {
  1179. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1180. if (csum_enabled)
  1181. mgp->csum_flag = MXGEFW_FLAGS_CKSUM;
  1182. else
  1183. mgp->csum_flag = 0;
  1184. return 0;
  1185. }
  1186. static const char myri10ge_gstrings_stats[][ETH_GSTRING_LEN] = {
  1187. "rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors",
  1188. "tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions",
  1189. "rx_length_errors", "rx_over_errors", "rx_crc_errors",
  1190. "rx_frame_errors", "rx_fifo_errors", "rx_missed_errors",
  1191. "tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors",
  1192. "tx_heartbeat_errors", "tx_window_errors",
  1193. /* device-specific stats */
  1194. "tx_boundary", "WC", "irq", "MSI",
  1195. "read_dma_bw_MBs", "write_dma_bw_MBs", "read_write_dma_bw_MBs",
  1196. "serial_number", "tx_pkt_start", "tx_pkt_done",
  1197. "tx_req", "tx_done", "rx_small_cnt", "rx_big_cnt",
  1198. "wake_queue", "stop_queue", "watchdog_resets", "tx_linearized",
  1199. "link_changes", "link_up", "dropped_link_overflow",
  1200. "dropped_link_error_or_filtered",
  1201. "dropped_pause", "dropped_bad_phy", "dropped_bad_crc32",
  1202. "dropped_unicast_filtered", "dropped_multicast_filtered",
  1203. "dropped_runt", "dropped_overrun", "dropped_no_small_buffer",
  1204. "dropped_no_big_buffer"
  1205. };
  1206. #define MYRI10GE_NET_STATS_LEN 21
  1207. #define MYRI10GE_STATS_LEN sizeof(myri10ge_gstrings_stats) / ETH_GSTRING_LEN
  1208. static void
  1209. myri10ge_get_strings(struct net_device *netdev, u32 stringset, u8 * data)
  1210. {
  1211. switch (stringset) {
  1212. case ETH_SS_STATS:
  1213. memcpy(data, *myri10ge_gstrings_stats,
  1214. sizeof(myri10ge_gstrings_stats));
  1215. break;
  1216. }
  1217. }
  1218. static int myri10ge_get_stats_count(struct net_device *netdev)
  1219. {
  1220. return MYRI10GE_STATS_LEN;
  1221. }
  1222. static void
  1223. myri10ge_get_ethtool_stats(struct net_device *netdev,
  1224. struct ethtool_stats *stats, u64 * data)
  1225. {
  1226. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1227. int i;
  1228. for (i = 0; i < MYRI10GE_NET_STATS_LEN; i++)
  1229. data[i] = ((unsigned long *)&mgp->stats)[i];
  1230. data[i++] = (unsigned int)mgp->tx.boundary;
  1231. data[i++] = (unsigned int)mgp->wc_enabled;
  1232. data[i++] = (unsigned int)mgp->pdev->irq;
  1233. data[i++] = (unsigned int)mgp->msi_enabled;
  1234. data[i++] = (unsigned int)mgp->read_dma;
  1235. data[i++] = (unsigned int)mgp->write_dma;
  1236. data[i++] = (unsigned int)mgp->read_write_dma;
  1237. data[i++] = (unsigned int)mgp->serial_number;
  1238. data[i++] = (unsigned int)mgp->tx.pkt_start;
  1239. data[i++] = (unsigned int)mgp->tx.pkt_done;
  1240. data[i++] = (unsigned int)mgp->tx.req;
  1241. data[i++] = (unsigned int)mgp->tx.done;
  1242. data[i++] = (unsigned int)mgp->rx_small.cnt;
  1243. data[i++] = (unsigned int)mgp->rx_big.cnt;
  1244. data[i++] = (unsigned int)mgp->wake_queue;
  1245. data[i++] = (unsigned int)mgp->stop_queue;
  1246. data[i++] = (unsigned int)mgp->watchdog_resets;
  1247. data[i++] = (unsigned int)mgp->tx_linearized;
  1248. data[i++] = (unsigned int)mgp->link_changes;
  1249. data[i++] = (unsigned int)ntohl(mgp->fw_stats->link_up);
  1250. data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_link_overflow);
  1251. data[i++] =
  1252. (unsigned int)ntohl(mgp->fw_stats->dropped_link_error_or_filtered);
  1253. data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_pause);
  1254. data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_bad_phy);
  1255. data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_bad_crc32);
  1256. data[i++] =
  1257. (unsigned int)ntohl(mgp->fw_stats->dropped_unicast_filtered);
  1258. data[i++] =
  1259. (unsigned int)ntohl(mgp->fw_stats->dropped_multicast_filtered);
  1260. data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_runt);
  1261. data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_overrun);
  1262. data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_no_small_buffer);
  1263. data[i++] = (unsigned int)ntohl(mgp->fw_stats->dropped_no_big_buffer);
  1264. }
  1265. static void myri10ge_set_msglevel(struct net_device *netdev, u32 value)
  1266. {
  1267. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1268. mgp->msg_enable = value;
  1269. }
  1270. static u32 myri10ge_get_msglevel(struct net_device *netdev)
  1271. {
  1272. struct myri10ge_priv *mgp = netdev_priv(netdev);
  1273. return mgp->msg_enable;
  1274. }
  1275. static const struct ethtool_ops myri10ge_ethtool_ops = {
  1276. .get_settings = myri10ge_get_settings,
  1277. .get_drvinfo = myri10ge_get_drvinfo,
  1278. .get_coalesce = myri10ge_get_coalesce,
  1279. .set_coalesce = myri10ge_set_coalesce,
  1280. .get_pauseparam = myri10ge_get_pauseparam,
  1281. .set_pauseparam = myri10ge_set_pauseparam,
  1282. .get_ringparam = myri10ge_get_ringparam,
  1283. .get_rx_csum = myri10ge_get_rx_csum,
  1284. .set_rx_csum = myri10ge_set_rx_csum,
  1285. .get_tx_csum = ethtool_op_get_tx_csum,
  1286. .set_tx_csum = ethtool_op_set_tx_hw_csum,
  1287. .get_sg = ethtool_op_get_sg,
  1288. .set_sg = ethtool_op_set_sg,
  1289. .get_tso = ethtool_op_get_tso,
  1290. .set_tso = ethtool_op_set_tso,
  1291. .get_link = ethtool_op_get_link,
  1292. .get_strings = myri10ge_get_strings,
  1293. .get_stats_count = myri10ge_get_stats_count,
  1294. .get_ethtool_stats = myri10ge_get_ethtool_stats,
  1295. .set_msglevel = myri10ge_set_msglevel,
  1296. .get_msglevel = myri10ge_get_msglevel
  1297. };
  1298. static int myri10ge_allocate_rings(struct net_device *dev)
  1299. {
  1300. struct myri10ge_priv *mgp;
  1301. struct myri10ge_cmd cmd;
  1302. int tx_ring_size, rx_ring_size;
  1303. int tx_ring_entries, rx_ring_entries;
  1304. int i, status;
  1305. size_t bytes;
  1306. mgp = netdev_priv(dev);
  1307. /* get ring sizes */
  1308. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_RING_SIZE, &cmd, 0);
  1309. tx_ring_size = cmd.data0;
  1310. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
  1311. if (status != 0)
  1312. return status;
  1313. rx_ring_size = cmd.data0;
  1314. tx_ring_entries = tx_ring_size / sizeof(struct mcp_kreq_ether_send);
  1315. rx_ring_entries = rx_ring_size / sizeof(struct mcp_dma_addr);
  1316. mgp->tx.mask = tx_ring_entries - 1;
  1317. mgp->rx_small.mask = mgp->rx_big.mask = rx_ring_entries - 1;
  1318. status = -ENOMEM;
  1319. /* allocate the host shadow rings */
  1320. bytes = 8 + (MYRI10GE_MAX_SEND_DESC_TSO + 4)
  1321. * sizeof(*mgp->tx.req_list);
  1322. mgp->tx.req_bytes = kzalloc(bytes, GFP_KERNEL);
  1323. if (mgp->tx.req_bytes == NULL)
  1324. goto abort_with_nothing;
  1325. /* ensure req_list entries are aligned to 8 bytes */
  1326. mgp->tx.req_list = (struct mcp_kreq_ether_send *)
  1327. ALIGN((unsigned long)mgp->tx.req_bytes, 8);
  1328. bytes = rx_ring_entries * sizeof(*mgp->rx_small.shadow);
  1329. mgp->rx_small.shadow = kzalloc(bytes, GFP_KERNEL);
  1330. if (mgp->rx_small.shadow == NULL)
  1331. goto abort_with_tx_req_bytes;
  1332. bytes = rx_ring_entries * sizeof(*mgp->rx_big.shadow);
  1333. mgp->rx_big.shadow = kzalloc(bytes, GFP_KERNEL);
  1334. if (mgp->rx_big.shadow == NULL)
  1335. goto abort_with_rx_small_shadow;
  1336. /* allocate the host info rings */
  1337. bytes = tx_ring_entries * sizeof(*mgp->tx.info);
  1338. mgp->tx.info = kzalloc(bytes, GFP_KERNEL);
  1339. if (mgp->tx.info == NULL)
  1340. goto abort_with_rx_big_shadow;
  1341. bytes = rx_ring_entries * sizeof(*mgp->rx_small.info);
  1342. mgp->rx_small.info = kzalloc(bytes, GFP_KERNEL);
  1343. if (mgp->rx_small.info == NULL)
  1344. goto abort_with_tx_info;
  1345. bytes = rx_ring_entries * sizeof(*mgp->rx_big.info);
  1346. mgp->rx_big.info = kzalloc(bytes, GFP_KERNEL);
  1347. if (mgp->rx_big.info == NULL)
  1348. goto abort_with_rx_small_info;
  1349. /* Fill the receive rings */
  1350. mgp->rx_big.cnt = 0;
  1351. mgp->rx_small.cnt = 0;
  1352. mgp->rx_big.fill_cnt = 0;
  1353. mgp->rx_small.fill_cnt = 0;
  1354. mgp->rx_small.page_offset = MYRI10GE_ALLOC_SIZE;
  1355. mgp->rx_big.page_offset = MYRI10GE_ALLOC_SIZE;
  1356. mgp->rx_small.watchdog_needed = 0;
  1357. mgp->rx_big.watchdog_needed = 0;
  1358. myri10ge_alloc_rx_pages(mgp, &mgp->rx_small,
  1359. mgp->small_bytes + MXGEFW_PAD, 0);
  1360. if (mgp->rx_small.fill_cnt < mgp->rx_small.mask + 1) {
  1361. printk(KERN_ERR "myri10ge: %s: alloced only %d small bufs\n",
  1362. dev->name, mgp->rx_small.fill_cnt);
  1363. goto abort_with_rx_small_ring;
  1364. }
  1365. myri10ge_alloc_rx_pages(mgp, &mgp->rx_big, mgp->big_bytes, 0);
  1366. if (mgp->rx_big.fill_cnt < mgp->rx_big.mask + 1) {
  1367. printk(KERN_ERR "myri10ge: %s: alloced only %d big bufs\n",
  1368. dev->name, mgp->rx_big.fill_cnt);
  1369. goto abort_with_rx_big_ring;
  1370. }
  1371. return 0;
  1372. abort_with_rx_big_ring:
  1373. for (i = mgp->rx_big.cnt; i < mgp->rx_big.fill_cnt; i++) {
  1374. int idx = i & mgp->rx_big.mask;
  1375. myri10ge_unmap_rx_page(mgp->pdev, &mgp->rx_big.info[idx],
  1376. mgp->big_bytes);
  1377. put_page(mgp->rx_big.info[idx].page);
  1378. }
  1379. abort_with_rx_small_ring:
  1380. for (i = mgp->rx_small.cnt; i < mgp->rx_small.fill_cnt; i++) {
  1381. int idx = i & mgp->rx_small.mask;
  1382. myri10ge_unmap_rx_page(mgp->pdev, &mgp->rx_small.info[idx],
  1383. mgp->small_bytes + MXGEFW_PAD);
  1384. put_page(mgp->rx_small.info[idx].page);
  1385. }
  1386. kfree(mgp->rx_big.info);
  1387. abort_with_rx_small_info:
  1388. kfree(mgp->rx_small.info);
  1389. abort_with_tx_info:
  1390. kfree(mgp->tx.info);
  1391. abort_with_rx_big_shadow:
  1392. kfree(mgp->rx_big.shadow);
  1393. abort_with_rx_small_shadow:
  1394. kfree(mgp->rx_small.shadow);
  1395. abort_with_tx_req_bytes:
  1396. kfree(mgp->tx.req_bytes);
  1397. mgp->tx.req_bytes = NULL;
  1398. mgp->tx.req_list = NULL;
  1399. abort_with_nothing:
  1400. return status;
  1401. }
  1402. static void myri10ge_free_rings(struct net_device *dev)
  1403. {
  1404. struct myri10ge_priv *mgp;
  1405. struct sk_buff *skb;
  1406. struct myri10ge_tx_buf *tx;
  1407. int i, len, idx;
  1408. mgp = netdev_priv(dev);
  1409. for (i = mgp->rx_big.cnt; i < mgp->rx_big.fill_cnt; i++) {
  1410. idx = i & mgp->rx_big.mask;
  1411. if (i == mgp->rx_big.fill_cnt - 1)
  1412. mgp->rx_big.info[idx].page_offset = MYRI10GE_ALLOC_SIZE;
  1413. myri10ge_unmap_rx_page(mgp->pdev, &mgp->rx_big.info[idx],
  1414. mgp->big_bytes);
  1415. put_page(mgp->rx_big.info[idx].page);
  1416. }
  1417. for (i = mgp->rx_small.cnt; i < mgp->rx_small.fill_cnt; i++) {
  1418. idx = i & mgp->rx_small.mask;
  1419. if (i == mgp->rx_small.fill_cnt - 1)
  1420. mgp->rx_small.info[idx].page_offset =
  1421. MYRI10GE_ALLOC_SIZE;
  1422. myri10ge_unmap_rx_page(mgp->pdev, &mgp->rx_small.info[idx],
  1423. mgp->small_bytes + MXGEFW_PAD);
  1424. put_page(mgp->rx_small.info[idx].page);
  1425. }
  1426. tx = &mgp->tx;
  1427. while (tx->done != tx->req) {
  1428. idx = tx->done & tx->mask;
  1429. skb = tx->info[idx].skb;
  1430. /* Mark as free */
  1431. tx->info[idx].skb = NULL;
  1432. tx->done++;
  1433. len = pci_unmap_len(&tx->info[idx], len);
  1434. pci_unmap_len_set(&tx->info[idx], len, 0);
  1435. if (skb) {
  1436. mgp->stats.tx_dropped++;
  1437. dev_kfree_skb_any(skb);
  1438. if (len)
  1439. pci_unmap_single(mgp->pdev,
  1440. pci_unmap_addr(&tx->info[idx],
  1441. bus), len,
  1442. PCI_DMA_TODEVICE);
  1443. } else {
  1444. if (len)
  1445. pci_unmap_page(mgp->pdev,
  1446. pci_unmap_addr(&tx->info[idx],
  1447. bus), len,
  1448. PCI_DMA_TODEVICE);
  1449. }
  1450. }
  1451. kfree(mgp->rx_big.info);
  1452. kfree(mgp->rx_small.info);
  1453. kfree(mgp->tx.info);
  1454. kfree(mgp->rx_big.shadow);
  1455. kfree(mgp->rx_small.shadow);
  1456. kfree(mgp->tx.req_bytes);
  1457. mgp->tx.req_bytes = NULL;
  1458. mgp->tx.req_list = NULL;
  1459. }
  1460. static int myri10ge_request_irq(struct myri10ge_priv *mgp)
  1461. {
  1462. struct pci_dev *pdev = mgp->pdev;
  1463. int status;
  1464. if (myri10ge_msi) {
  1465. status = pci_enable_msi(pdev);
  1466. if (status != 0)
  1467. dev_err(&pdev->dev,
  1468. "Error %d setting up MSI; falling back to xPIC\n",
  1469. status);
  1470. else
  1471. mgp->msi_enabled = 1;
  1472. } else {
  1473. mgp->msi_enabled = 0;
  1474. }
  1475. status = request_irq(pdev->irq, myri10ge_intr, IRQF_SHARED,
  1476. mgp->dev->name, mgp);
  1477. if (status != 0) {
  1478. dev_err(&pdev->dev, "failed to allocate IRQ\n");
  1479. if (mgp->msi_enabled)
  1480. pci_disable_msi(pdev);
  1481. }
  1482. return status;
  1483. }
  1484. static void myri10ge_free_irq(struct myri10ge_priv *mgp)
  1485. {
  1486. struct pci_dev *pdev = mgp->pdev;
  1487. free_irq(pdev->irq, mgp);
  1488. if (mgp->msi_enabled)
  1489. pci_disable_msi(pdev);
  1490. }
  1491. static int myri10ge_open(struct net_device *dev)
  1492. {
  1493. struct myri10ge_priv *mgp;
  1494. struct myri10ge_cmd cmd;
  1495. int status, big_pow2;
  1496. mgp = netdev_priv(dev);
  1497. if (mgp->running != MYRI10GE_ETH_STOPPED)
  1498. return -EBUSY;
  1499. mgp->running = MYRI10GE_ETH_STARTING;
  1500. status = myri10ge_reset(mgp);
  1501. if (status != 0) {
  1502. printk(KERN_ERR "myri10ge: %s: failed reset\n", dev->name);
  1503. goto abort_with_nothing;
  1504. }
  1505. status = myri10ge_request_irq(mgp);
  1506. if (status != 0)
  1507. goto abort_with_nothing;
  1508. /* decide what small buffer size to use. For good TCP rx
  1509. * performance, it is important to not receive 1514 byte
  1510. * frames into jumbo buffers, as it confuses the socket buffer
  1511. * accounting code, leading to drops and erratic performance.
  1512. */
  1513. if (dev->mtu <= ETH_DATA_LEN)
  1514. /* enough for a TCP header */
  1515. mgp->small_bytes = (128 > SMP_CACHE_BYTES)
  1516. ? (128 - MXGEFW_PAD)
  1517. : (SMP_CACHE_BYTES - MXGEFW_PAD);
  1518. else
  1519. /* enough for a vlan encapsulated ETH_DATA_LEN frame */
  1520. mgp->small_bytes = VLAN_ETH_FRAME_LEN;
  1521. /* Override the small buffer size? */
  1522. if (myri10ge_small_bytes > 0)
  1523. mgp->small_bytes = myri10ge_small_bytes;
  1524. /* get the lanai pointers to the send and receive rings */
  1525. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_OFFSET, &cmd, 0);
  1526. mgp->tx.lanai =
  1527. (struct mcp_kreq_ether_send __iomem *)(mgp->sram + cmd.data0);
  1528. status |=
  1529. myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SMALL_RX_OFFSET, &cmd, 0);
  1530. mgp->rx_small.lanai =
  1531. (struct mcp_kreq_ether_recv __iomem *)(mgp->sram + cmd.data0);
  1532. status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_BIG_RX_OFFSET, &cmd, 0);
  1533. mgp->rx_big.lanai =
  1534. (struct mcp_kreq_ether_recv __iomem *)(mgp->sram + cmd.data0);
  1535. if (status != 0) {
  1536. printk(KERN_ERR
  1537. "myri10ge: %s: failed to get ring sizes or locations\n",
  1538. dev->name);
  1539. mgp->running = MYRI10GE_ETH_STOPPED;
  1540. goto abort_with_irq;
  1541. }
  1542. if (myri10ge_wcfifo && mgp->wc_enabled) {
  1543. mgp->tx.wc_fifo = (u8 __iomem *) mgp->sram + MXGEFW_ETH_SEND_4;
  1544. mgp->rx_small.wc_fifo =
  1545. (u8 __iomem *) mgp->sram + MXGEFW_ETH_RECV_SMALL;
  1546. mgp->rx_big.wc_fifo =
  1547. (u8 __iomem *) mgp->sram + MXGEFW_ETH_RECV_BIG;
  1548. } else {
  1549. mgp->tx.wc_fifo = NULL;
  1550. mgp->rx_small.wc_fifo = NULL;
  1551. mgp->rx_big.wc_fifo = NULL;
  1552. }
  1553. /* Firmware needs the big buff size as a power of 2. Lie and
  1554. * tell him the buffer is larger, because we only use 1
  1555. * buffer/pkt, and the mtu will prevent overruns.
  1556. */
  1557. big_pow2 = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
  1558. if (big_pow2 < MYRI10GE_ALLOC_SIZE / 2) {
  1559. while ((big_pow2 & (big_pow2 - 1)) != 0)
  1560. big_pow2++;
  1561. mgp->big_bytes = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
  1562. } else {
  1563. big_pow2 = MYRI10GE_ALLOC_SIZE;
  1564. mgp->big_bytes = big_pow2;
  1565. }
  1566. status = myri10ge_allocate_rings(dev);
  1567. if (status != 0)
  1568. goto abort_with_irq;
  1569. /* now give firmware buffers sizes, and MTU */
  1570. cmd.data0 = dev->mtu + ETH_HLEN + VLAN_HLEN;
  1571. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_MTU, &cmd, 0);
  1572. cmd.data0 = mgp->small_bytes;
  1573. status |=
  1574. myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_SMALL_BUFFER_SIZE, &cmd, 0);
  1575. cmd.data0 = big_pow2;
  1576. status |=
  1577. myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_BIG_BUFFER_SIZE, &cmd, 0);
  1578. if (status) {
  1579. printk(KERN_ERR "myri10ge: %s: Couldn't set buffer sizes\n",
  1580. dev->name);
  1581. goto abort_with_rings;
  1582. }
  1583. cmd.data0 = MYRI10GE_LOWPART_TO_U32(mgp->fw_stats_bus);
  1584. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(mgp->fw_stats_bus);
  1585. cmd.data2 = sizeof(struct mcp_irq_data);
  1586. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_STATS_DMA_V2, &cmd, 0);
  1587. if (status == -ENOSYS) {
  1588. dma_addr_t bus = mgp->fw_stats_bus;
  1589. bus += offsetof(struct mcp_irq_data, send_done_count);
  1590. cmd.data0 = MYRI10GE_LOWPART_TO_U32(bus);
  1591. cmd.data1 = MYRI10GE_HIGHPART_TO_U32(bus);
  1592. status = myri10ge_send_cmd(mgp,
  1593. MXGEFW_CMD_SET_STATS_DMA_OBSOLETE,
  1594. &cmd, 0);
  1595. /* Firmware cannot support multicast without STATS_DMA_V2 */
  1596. mgp->fw_multicast_support = 0;
  1597. } else {
  1598. mgp->fw_multicast_support = 1;
  1599. }
  1600. if (status) {
  1601. printk(KERN_ERR "myri10ge: %s: Couldn't set stats DMA\n",
  1602. dev->name);
  1603. goto abort_with_rings;
  1604. }
  1605. mgp->link_state = htonl(~0U);
  1606. mgp->rdma_tags_available = 15;
  1607. netif_poll_enable(mgp->dev); /* must happen prior to any irq */
  1608. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_UP, &cmd, 0);
  1609. if (status) {
  1610. printk(KERN_ERR "myri10ge: %s: Couldn't bring up link\n",
  1611. dev->name);
  1612. goto abort_with_rings;
  1613. }
  1614. mgp->wake_queue = 0;
  1615. mgp->stop_queue = 0;
  1616. mgp->running = MYRI10GE_ETH_RUNNING;
  1617. mgp->watchdog_timer.expires = jiffies + myri10ge_watchdog_timeout * HZ;
  1618. add_timer(&mgp->watchdog_timer);
  1619. netif_wake_queue(dev);
  1620. return 0;
  1621. abort_with_rings:
  1622. myri10ge_free_rings(dev);
  1623. abort_with_irq:
  1624. myri10ge_free_irq(mgp);
  1625. abort_with_nothing:
  1626. mgp->running = MYRI10GE_ETH_STOPPED;
  1627. return -ENOMEM;
  1628. }
  1629. static int myri10ge_close(struct net_device *dev)
  1630. {
  1631. struct myri10ge_priv *mgp;
  1632. struct myri10ge_cmd cmd;
  1633. int status, old_down_cnt;
  1634. mgp = netdev_priv(dev);
  1635. if (mgp->running != MYRI10GE_ETH_RUNNING)
  1636. return 0;
  1637. if (mgp->tx.req_bytes == NULL)
  1638. return 0;
  1639. del_timer_sync(&mgp->watchdog_timer);
  1640. mgp->running = MYRI10GE_ETH_STOPPING;
  1641. netif_poll_disable(mgp->dev);
  1642. netif_carrier_off(dev);
  1643. netif_stop_queue(dev);
  1644. old_down_cnt = mgp->down_cnt;
  1645. mb();
  1646. status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_DOWN, &cmd, 0);
  1647. if (status)
  1648. printk(KERN_ERR "myri10ge: %s: Couldn't bring down link\n",
  1649. dev->name);
  1650. wait_event_timeout(mgp->down_wq, old_down_cnt != mgp->down_cnt, HZ);
  1651. if (old_down_cnt == mgp->down_cnt)
  1652. printk(KERN_ERR "myri10ge: %s never got down irq\n", dev->name);
  1653. netif_tx_disable(dev);
  1654. myri10ge_free_irq(mgp);
  1655. myri10ge_free_rings(dev);
  1656. mgp->running = MYRI10GE_ETH_STOPPED;
  1657. return 0;
  1658. }
  1659. /* copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
  1660. * backwards one at a time and handle ring wraps */
  1661. static inline void
  1662. myri10ge_submit_req_backwards(struct myri10ge_tx_buf *tx,
  1663. struct mcp_kreq_ether_send *src, int cnt)
  1664. {
  1665. int idx, starting_slot;
  1666. starting_slot = tx->req;
  1667. while (cnt > 1) {
  1668. cnt--;
  1669. idx = (starting_slot + cnt) & tx->mask;
  1670. myri10ge_pio_copy(&tx->lanai[idx], &src[cnt], sizeof(*src));
  1671. mb();
  1672. }
  1673. }
  1674. /*
  1675. * copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
  1676. * at most 32 bytes at a time, so as to avoid involving the software
  1677. * pio handler in the nic. We re-write the first segment's flags
  1678. * to mark them valid only after writing the entire chain.
  1679. */
  1680. static inline void
  1681. myri10ge_submit_req(struct myri10ge_tx_buf *tx, struct mcp_kreq_ether_send *src,
  1682. int cnt)
  1683. {
  1684. int idx, i;
  1685. struct mcp_kreq_ether_send __iomem *dstp, *dst;
  1686. struct mcp_kreq_ether_send *srcp;
  1687. u8 last_flags;
  1688. idx = tx->req & tx->mask;
  1689. last_flags = src->flags;
  1690. src->flags = 0;
  1691. mb();
  1692. dst = dstp = &tx->lanai[idx];
  1693. srcp = src;
  1694. if ((idx + cnt) < tx->mask) {
  1695. for (i = 0; i < (cnt - 1); i += 2) {
  1696. myri10ge_pio_copy(dstp, srcp, 2 * sizeof(*src));
  1697. mb(); /* force write every 32 bytes */
  1698. srcp += 2;
  1699. dstp += 2;
  1700. }
  1701. } else {
  1702. /* submit all but the first request, and ensure
  1703. * that it is submitted below */
  1704. myri10ge_submit_req_backwards(tx, src, cnt);
  1705. i = 0;
  1706. }
  1707. if (i < cnt) {
  1708. /* submit the first request */
  1709. myri10ge_pio_copy(dstp, srcp, sizeof(*src));
  1710. mb(); /* barrier before setting valid flag */
  1711. }
  1712. /* re-write the last 32-bits with the valid flags */
  1713. src->flags = last_flags;
  1714. put_be32(*((__be32 *) src + 3), (__be32 __iomem *) dst + 3);
  1715. tx->req += cnt;
  1716. mb();
  1717. }
  1718. static inline void
  1719. myri10ge_submit_req_wc(struct myri10ge_tx_buf *tx,
  1720. struct mcp_kreq_ether_send *src, int cnt)
  1721. {
  1722. tx->req += cnt;
  1723. mb();
  1724. while (cnt >= 4) {
  1725. myri10ge_pio_copy(tx->wc_fifo, src, 64);
  1726. mb();
  1727. src += 4;
  1728. cnt -= 4;
  1729. }
  1730. if (cnt > 0) {
  1731. /* pad it to 64 bytes. The src is 64 bytes bigger than it
  1732. * needs to be so that we don't overrun it */
  1733. myri10ge_pio_copy(tx->wc_fifo + MXGEFW_ETH_SEND_OFFSET(cnt),
  1734. src, 64);
  1735. mb();
  1736. }
  1737. }
  1738. /*
  1739. * Transmit a packet. We need to split the packet so that a single
  1740. * segment does not cross myri10ge->tx.boundary, so this makes segment
  1741. * counting tricky. So rather than try to count segments up front, we
  1742. * just give up if there are too few segments to hold a reasonably
  1743. * fragmented packet currently available. If we run
  1744. * out of segments while preparing a packet for DMA, we just linearize
  1745. * it and try again.
  1746. */
  1747. static int myri10ge_xmit(struct sk_buff *skb, struct net_device *dev)
  1748. {
  1749. struct myri10ge_priv *mgp = netdev_priv(dev);
  1750. struct mcp_kreq_ether_send *req;
  1751. struct myri10ge_tx_buf *tx = &mgp->tx;
  1752. struct skb_frag_struct *frag;
  1753. dma_addr_t bus;
  1754. u32 low;
  1755. __be32 high_swapped;
  1756. unsigned int len;
  1757. int idx, last_idx, avail, frag_cnt, frag_idx, count, mss, max_segments;
  1758. u16 pseudo_hdr_offset, cksum_offset;
  1759. int cum_len, seglen, boundary, rdma_count;
  1760. u8 flags, odd_flag;
  1761. again:
  1762. req = tx->req_list;
  1763. avail = tx->mask - 1 - (tx->req - tx->done);
  1764. mss = 0;
  1765. max_segments = MXGEFW_MAX_SEND_DESC;
  1766. if (skb_is_gso(skb)) {
  1767. mss = skb_shinfo(skb)->gso_size;
  1768. max_segments = MYRI10GE_MAX_SEND_DESC_TSO;
  1769. }
  1770. if ((unlikely(avail < max_segments))) {
  1771. /* we are out of transmit resources */
  1772. mgp->stop_queue++;
  1773. netif_stop_queue(dev);
  1774. return 1;
  1775. }
  1776. /* Setup checksum offloading, if needed */
  1777. cksum_offset = 0;
  1778. pseudo_hdr_offset = 0;
  1779. odd_flag = 0;
  1780. flags = (MXGEFW_FLAGS_NO_TSO | MXGEFW_FLAGS_FIRST);
  1781. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  1782. cksum_offset = skb_transport_offset(skb);
  1783. pseudo_hdr_offset = cksum_offset + skb->csum_offset;
  1784. /* If the headers are excessively large, then we must
  1785. * fall back to a software checksum */
  1786. if (unlikely(cksum_offset > 255 || pseudo_hdr_offset > 127)) {
  1787. if (skb_checksum_help(skb))
  1788. goto drop;
  1789. cksum_offset = 0;
  1790. pseudo_hdr_offset = 0;
  1791. } else {
  1792. odd_flag = MXGEFW_FLAGS_ALIGN_ODD;
  1793. flags |= MXGEFW_FLAGS_CKSUM;
  1794. }
  1795. }
  1796. cum_len = 0;
  1797. if (mss) { /* TSO */
  1798. /* this removes any CKSUM flag from before */
  1799. flags = (MXGEFW_FLAGS_TSO_HDR | MXGEFW_FLAGS_FIRST);
  1800. /* negative cum_len signifies to the
  1801. * send loop that we are still in the
  1802. * header portion of the TSO packet.
  1803. * TSO header must be at most 134 bytes long */
  1804. cum_len = -(skb_transport_offset(skb) + tcp_hdrlen(skb));
  1805. /* for TSO, pseudo_hdr_offset holds mss.
  1806. * The firmware figures out where to put
  1807. * the checksum by parsing the header. */
  1808. pseudo_hdr_offset = mss;
  1809. } else
  1810. /* Mark small packets, and pad out tiny packets */
  1811. if (skb->len <= MXGEFW_SEND_SMALL_SIZE) {
  1812. flags |= MXGEFW_FLAGS_SMALL;
  1813. /* pad frames to at least ETH_ZLEN bytes */
  1814. if (unlikely(skb->len < ETH_ZLEN)) {
  1815. if (skb_padto(skb, ETH_ZLEN)) {
  1816. /* The packet is gone, so we must
  1817. * return 0 */
  1818. mgp->stats.tx_dropped += 1;
  1819. return 0;
  1820. }
  1821. /* adjust the len to account for the zero pad
  1822. * so that the nic can know how long it is */
  1823. skb->len = ETH_ZLEN;
  1824. }
  1825. }
  1826. /* map the skb for DMA */
  1827. len = skb->len - skb->data_len;
  1828. idx = tx->req & tx->mask;
  1829. tx->info[idx].skb = skb;
  1830. bus = pci_map_single(mgp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1831. pci_unmap_addr_set(&tx->info[idx], bus, bus);
  1832. pci_unmap_len_set(&tx->info[idx], len, len);
  1833. frag_cnt = skb_shinfo(skb)->nr_frags;
  1834. frag_idx = 0;
  1835. count = 0;
  1836. rdma_count = 0;
  1837. /* "rdma_count" is the number of RDMAs belonging to the
  1838. * current packet BEFORE the current send request. For
  1839. * non-TSO packets, this is equal to "count".
  1840. * For TSO packets, rdma_count needs to be reset
  1841. * to 0 after a segment cut.
  1842. *
  1843. * The rdma_count field of the send request is
  1844. * the number of RDMAs of the packet starting at
  1845. * that request. For TSO send requests with one ore more cuts
  1846. * in the middle, this is the number of RDMAs starting
  1847. * after the last cut in the request. All previous
  1848. * segments before the last cut implicitly have 1 RDMA.
  1849. *
  1850. * Since the number of RDMAs is not known beforehand,
  1851. * it must be filled-in retroactively - after each
  1852. * segmentation cut or at the end of the entire packet.
  1853. */
  1854. while (1) {
  1855. /* Break the SKB or Fragment up into pieces which
  1856. * do not cross mgp->tx.boundary */
  1857. low = MYRI10GE_LOWPART_TO_U32(bus);
  1858. high_swapped = htonl(MYRI10GE_HIGHPART_TO_U32(bus));
  1859. while (len) {
  1860. u8 flags_next;
  1861. int cum_len_next;
  1862. if (unlikely(count == max_segments))
  1863. goto abort_linearize;
  1864. boundary = (low + tx->boundary) & ~(tx->boundary - 1);
  1865. seglen = boundary - low;
  1866. if (seglen > len)
  1867. seglen = len;
  1868. flags_next = flags & ~MXGEFW_FLAGS_FIRST;
  1869. cum_len_next = cum_len + seglen;
  1870. if (mss) { /* TSO */
  1871. (req - rdma_count)->rdma_count = rdma_count + 1;
  1872. if (likely(cum_len >= 0)) { /* payload */
  1873. int next_is_first, chop;
  1874. chop = (cum_len_next > mss);
  1875. cum_len_next = cum_len_next % mss;
  1876. next_is_first = (cum_len_next == 0);
  1877. flags |= chop * MXGEFW_FLAGS_TSO_CHOP;
  1878. flags_next |= next_is_first *
  1879. MXGEFW_FLAGS_FIRST;
  1880. rdma_count |= -(chop | next_is_first);
  1881. rdma_count += chop & !next_is_first;
  1882. } else if (likely(cum_len_next >= 0)) { /* header ends */
  1883. int small;
  1884. rdma_count = -1;
  1885. cum_len_next = 0;
  1886. seglen = -cum_len;
  1887. small = (mss <= MXGEFW_SEND_SMALL_SIZE);
  1888. flags_next = MXGEFW_FLAGS_TSO_PLD |
  1889. MXGEFW_FLAGS_FIRST |
  1890. (small * MXGEFW_FLAGS_SMALL);
  1891. }
  1892. }
  1893. req->addr_high = high_swapped;
  1894. req->addr_low = htonl(low);
  1895. req->pseudo_hdr_offset = htons(pseudo_hdr_offset);
  1896. req->pad = 0; /* complete solid 16-byte block; does this matter? */
  1897. req->rdma_count = 1;
  1898. req->length = htons(seglen);
  1899. req->cksum_offset = cksum_offset;
  1900. req->flags = flags | ((cum_len & 1) * odd_flag);
  1901. low += seglen;
  1902. len -= seglen;
  1903. cum_len = cum_len_next;
  1904. flags = flags_next;
  1905. req++;
  1906. count++;
  1907. rdma_count++;
  1908. if (unlikely(cksum_offset > seglen))
  1909. cksum_offset -= seglen;
  1910. else
  1911. cksum_offset = 0;
  1912. }
  1913. if (frag_idx == frag_cnt)
  1914. break;
  1915. /* map next fragment for DMA */
  1916. idx = (count + tx->req) & tx->mask;
  1917. frag = &skb_shinfo(skb)->frags[frag_idx];
  1918. frag_idx++;
  1919. len = frag->size;
  1920. bus = pci_map_page(mgp->pdev, frag->page, frag->page_offset,
  1921. len, PCI_DMA_TODEVICE);
  1922. pci_unmap_addr_set(&tx->info[idx], bus, bus);
  1923. pci_unmap_len_set(&tx->info[idx], len, len);
  1924. }
  1925. (req - rdma_count)->rdma_count = rdma_count;
  1926. if (mss)
  1927. do {
  1928. req--;
  1929. req->flags |= MXGEFW_FLAGS_TSO_LAST;
  1930. } while (!(req->flags & (MXGEFW_FLAGS_TSO_CHOP |
  1931. MXGEFW_FLAGS_FIRST)));
  1932. idx = ((count - 1) + tx->req) & tx->mask;
  1933. tx->info[idx].last = 1;
  1934. if (tx->wc_fifo == NULL)
  1935. myri10ge_submit_req(tx, tx->req_list, count);
  1936. else
  1937. myri10ge_submit_req_wc(tx, tx->req_list, count);
  1938. tx->pkt_start++;
  1939. if ((avail - count) < MXGEFW_MAX_SEND_DESC) {
  1940. mgp->stop_queue++;
  1941. netif_stop_queue(dev);
  1942. }
  1943. dev->trans_start = jiffies;
  1944. return 0;
  1945. abort_linearize:
  1946. /* Free any DMA resources we've alloced and clear out the skb
  1947. * slot so as to not trip up assertions, and to avoid a
  1948. * double-free if linearizing fails */
  1949. last_idx = (idx + 1) & tx->mask;
  1950. idx = tx->req & tx->mask;
  1951. tx->info[idx].skb = NULL;
  1952. do {
  1953. len = pci_unmap_len(&tx->info[idx], len);
  1954. if (len) {
  1955. if (tx->info[idx].skb != NULL)
  1956. pci_unmap_single(mgp->pdev,
  1957. pci_unmap_addr(&tx->info[idx],
  1958. bus), len,
  1959. PCI_DMA_TODEVICE);
  1960. else
  1961. pci_unmap_page(mgp->pdev,
  1962. pci_unmap_addr(&tx->info[idx],
  1963. bus), len,
  1964. PCI_DMA_TODEVICE);
  1965. pci_unmap_len_set(&tx->info[idx], len, 0);
  1966. tx->info[idx].skb = NULL;
  1967. }
  1968. idx = (idx + 1) & tx->mask;
  1969. } while (idx != last_idx);
  1970. if (skb_is_gso(skb)) {
  1971. printk(KERN_ERR
  1972. "myri10ge: %s: TSO but wanted to linearize?!?!?\n",
  1973. mgp->dev->name);
  1974. goto drop;
  1975. }
  1976. if (skb_linearize(skb))
  1977. goto drop;
  1978. mgp->tx_linearized++;
  1979. goto again;
  1980. drop:
  1981. dev_kfree_skb_any(skb);
  1982. mgp->stats.tx_dropped += 1;
  1983. return 0;
  1984. }
  1985. static struct net_device_stats *myri10ge_get_stats(struct net_device *dev)
  1986. {
  1987. struct myri10ge_priv *mgp = netdev_priv(dev);
  1988. return &mgp->stats;
  1989. }
  1990. static void myri10ge_set_multicast_list(struct net_device *dev)
  1991. {
  1992. struct myri10ge_cmd cmd;
  1993. struct myri10ge_priv *mgp;
  1994. struct dev_mc_list *mc_list;
  1995. __be32 data[2] = { 0, 0 };
  1996. int err;
  1997. mgp = netdev_priv(dev);
  1998. /* can be called from atomic contexts,
  1999. * pass 1 to force atomicity in myri10ge_send_cmd() */
  2000. myri10ge_change_promisc(mgp, dev->flags & IFF_PROMISC, 1);
  2001. /* This firmware is known to not support multicast */
  2002. if (!mgp->fw_multicast_support)
  2003. return;
  2004. /* Disable multicast filtering */
  2005. err = myri10ge_send_cmd(mgp, MXGEFW_ENABLE_ALLMULTI, &cmd, 1);
  2006. if (err != 0) {
  2007. printk(KERN_ERR "myri10ge: %s: Failed MXGEFW_ENABLE_ALLMULTI,"
  2008. " error status: %d\n", dev->name, err);
  2009. goto abort;
  2010. }
  2011. if ((dev->flags & IFF_ALLMULTI) || mgp->adopted_rx_filter_bug) {
  2012. /* request to disable multicast filtering, so quit here */
  2013. return;
  2014. }
  2015. /* Flush the filters */
  2016. err = myri10ge_send_cmd(mgp, MXGEFW_LEAVE_ALL_MULTICAST_GROUPS,
  2017. &cmd, 1);
  2018. if (err != 0) {
  2019. printk(KERN_ERR
  2020. "myri10ge: %s: Failed MXGEFW_LEAVE_ALL_MULTICAST_GROUPS"
  2021. ", error status: %d\n", dev->name, err);
  2022. goto abort;
  2023. }
  2024. /* Walk the multicast list, and add each address */
  2025. for (mc_list = dev->mc_list; mc_list != NULL; mc_list = mc_list->next) {
  2026. memcpy(data, &mc_list->dmi_addr, 6);
  2027. cmd.data0 = ntohl(data[0]);
  2028. cmd.data1 = ntohl(data[1]);
  2029. err = myri10ge_send_cmd(mgp, MXGEFW_JOIN_MULTICAST_GROUP,
  2030. &cmd, 1);
  2031. if (err != 0) {
  2032. printk(KERN_ERR "myri10ge: %s: Failed "
  2033. "MXGEFW_JOIN_MULTICAST_GROUP, error status:"
  2034. "%d\t", dev->name, err);
  2035. printk(KERN_ERR "MAC %02x:%02x:%02x:%02x:%02x:%02x\n",
  2036. ((unsigned char *)&mc_list->dmi_addr)[0],
  2037. ((unsigned char *)&mc_list->dmi_addr)[1],
  2038. ((unsigned char *)&mc_list->dmi_addr)[2],
  2039. ((unsigned char *)&mc_list->dmi_addr)[3],
  2040. ((unsigned char *)&mc_list->dmi_addr)[4],
  2041. ((unsigned char *)&mc_list->dmi_addr)[5]
  2042. );
  2043. goto abort;
  2044. }
  2045. }
  2046. /* Enable multicast filtering */
  2047. err = myri10ge_send_cmd(mgp, MXGEFW_DISABLE_ALLMULTI, &cmd, 1);
  2048. if (err != 0) {
  2049. printk(KERN_ERR "myri10ge: %s: Failed MXGEFW_DISABLE_ALLMULTI,"
  2050. "error status: %d\n", dev->name, err);
  2051. goto abort;
  2052. }
  2053. return;
  2054. abort:
  2055. return;
  2056. }
  2057. static int myri10ge_set_mac_address(struct net_device *dev, void *addr)
  2058. {
  2059. struct sockaddr *sa = addr;
  2060. struct myri10ge_priv *mgp = netdev_priv(dev);
  2061. int status;
  2062. if (!is_valid_ether_addr(sa->sa_data))
  2063. return -EADDRNOTAVAIL;
  2064. status = myri10ge_update_mac_address(mgp, sa->sa_data);
  2065. if (status != 0) {
  2066. printk(KERN_ERR
  2067. "myri10ge: %s: changing mac address failed with %d\n",
  2068. dev->name, status);
  2069. return status;
  2070. }
  2071. /* change the dev structure */
  2072. memcpy(dev->dev_addr, sa->sa_data, 6);
  2073. return 0;
  2074. }
  2075. static int myri10ge_change_mtu(struct net_device *dev, int new_mtu)
  2076. {
  2077. struct myri10ge_priv *mgp = netdev_priv(dev);
  2078. int error = 0;
  2079. if ((new_mtu < 68) || (ETH_HLEN + new_mtu > MYRI10GE_MAX_ETHER_MTU)) {
  2080. printk(KERN_ERR "myri10ge: %s: new mtu (%d) is not valid\n",
  2081. dev->name, new_mtu);
  2082. return -EINVAL;
  2083. }
  2084. printk(KERN_INFO "%s: changing mtu from %d to %d\n",
  2085. dev->name, dev->mtu, new_mtu);
  2086. if (mgp->running) {
  2087. /* if we change the mtu on an active device, we must
  2088. * reset the device so the firmware sees the change */
  2089. myri10ge_close(dev);
  2090. dev->mtu = new_mtu;
  2091. myri10ge_open(dev);
  2092. } else
  2093. dev->mtu = new_mtu;
  2094. return error;
  2095. }
  2096. /*
  2097. * Enable ECRC to align PCI-E Completion packets on an 8-byte boundary.
  2098. * Only do it if the bridge is a root port since we don't want to disturb
  2099. * any other device, except if forced with myri10ge_ecrc_enable > 1.
  2100. */
  2101. static void myri10ge_enable_ecrc(struct myri10ge_priv *mgp)
  2102. {
  2103. struct pci_dev *bridge = mgp->pdev->bus->self;
  2104. struct device *dev = &mgp->pdev->dev;
  2105. unsigned cap;
  2106. unsigned err_cap;
  2107. u16 val;
  2108. u8 ext_type;
  2109. int ret;
  2110. if (!myri10ge_ecrc_enable || !bridge)
  2111. return;
  2112. /* check that the bridge is a root port */
  2113. cap = pci_find_capability(bridge, PCI_CAP_ID_EXP);
  2114. pci_read_config_word(bridge, cap + PCI_CAP_FLAGS, &val);
  2115. ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
  2116. if (ext_type != PCI_EXP_TYPE_ROOT_PORT) {
  2117. if (myri10ge_ecrc_enable > 1) {
  2118. struct pci_dev *old_bridge = bridge;
  2119. /* Walk the hierarchy up to the root port
  2120. * where ECRC has to be enabled */
  2121. do {
  2122. bridge = bridge->bus->self;
  2123. if (!bridge) {
  2124. dev_err(dev,
  2125. "Failed to find root port"
  2126. " to force ECRC\n");
  2127. return;
  2128. }
  2129. cap =
  2130. pci_find_capability(bridge, PCI_CAP_ID_EXP);
  2131. pci_read_config_word(bridge,
  2132. cap + PCI_CAP_FLAGS, &val);
  2133. ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
  2134. } while (ext_type != PCI_EXP_TYPE_ROOT_PORT);
  2135. dev_info(dev,
  2136. "Forcing ECRC on non-root port %s"
  2137. " (enabling on root port %s)\n",
  2138. pci_name(old_bridge), pci_name(bridge));
  2139. } else {
  2140. dev_err(dev,
  2141. "Not enabling ECRC on non-root port %s\n",
  2142. pci_name(bridge));
  2143. return;
  2144. }
  2145. }
  2146. cap = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ERR);
  2147. if (!cap)
  2148. return;
  2149. ret = pci_read_config_dword(bridge, cap + PCI_ERR_CAP, &err_cap);
  2150. if (ret) {
  2151. dev_err(dev, "failed reading ext-conf-space of %s\n",
  2152. pci_name(bridge));
  2153. dev_err(dev, "\t pci=nommconf in use? "
  2154. "or buggy/incomplete/absent ACPI MCFG attr?\n");
  2155. return;
  2156. }
  2157. if (!(err_cap & PCI_ERR_CAP_ECRC_GENC))
  2158. return;
  2159. err_cap |= PCI_ERR_CAP_ECRC_GENE;
  2160. pci_write_config_dword(bridge, cap + PCI_ERR_CAP, err_cap);
  2161. dev_info(dev, "Enabled ECRC on upstream bridge %s\n", pci_name(bridge));
  2162. }
  2163. /*
  2164. * The Lanai Z8E PCI-E interface achieves higher Read-DMA throughput
  2165. * when the PCI-E Completion packets are aligned on an 8-byte
  2166. * boundary. Some PCI-E chip sets always align Completion packets; on
  2167. * the ones that do not, the alignment can be enforced by enabling
  2168. * ECRC generation (if supported).
  2169. *
  2170. * When PCI-E Completion packets are not aligned, it is actually more
  2171. * efficient to limit Read-DMA transactions to 2KB, rather than 4KB.
  2172. *
  2173. * If the driver can neither enable ECRC nor verify that it has
  2174. * already been enabled, then it must use a firmware image which works
  2175. * around unaligned completion packets (myri10ge_ethp_z8e.dat), and it
  2176. * should also ensure that it never gives the device a Read-DMA which is
  2177. * larger than 2KB by setting the tx.boundary to 2KB. If ECRC is
  2178. * enabled, then the driver should use the aligned (myri10ge_eth_z8e.dat)
  2179. * firmware image, and set tx.boundary to 4KB.
  2180. */
  2181. static void myri10ge_firmware_probe(struct myri10ge_priv *mgp)
  2182. {
  2183. struct pci_dev *pdev = mgp->pdev;
  2184. struct device *dev = &pdev->dev;
  2185. int cap, status;
  2186. u16 val;
  2187. mgp->tx.boundary = 4096;
  2188. /*
  2189. * Verify the max read request size was set to 4KB
  2190. * before trying the test with 4KB.
  2191. */
  2192. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2193. if (cap < 64) {
  2194. dev_err(dev, "Bad PCI_CAP_ID_EXP location %d\n", cap);
  2195. goto abort;
  2196. }
  2197. status = pci_read_config_word(pdev, cap + PCI_EXP_DEVCTL, &val);
  2198. if (status != 0) {
  2199. dev_err(dev, "Couldn't read max read req size: %d\n", status);
  2200. goto abort;
  2201. }
  2202. if ((val & (5 << 12)) != (5 << 12)) {
  2203. dev_warn(dev, "Max Read Request size != 4096 (0x%x)\n", val);
  2204. mgp->tx.boundary = 2048;
  2205. }
  2206. /*
  2207. * load the optimized firmware (which assumes aligned PCIe
  2208. * completions) in order to see if it works on this host.
  2209. */
  2210. mgp->fw_name = myri10ge_fw_aligned;
  2211. status = myri10ge_load_firmware(mgp);
  2212. if (status != 0) {
  2213. goto abort;
  2214. }
  2215. /*
  2216. * Enable ECRC if possible
  2217. */
  2218. myri10ge_enable_ecrc(mgp);
  2219. /*
  2220. * Run a DMA test which watches for unaligned completions and
  2221. * aborts on the first one seen.
  2222. */
  2223. status = myri10ge_dma_test(mgp, MXGEFW_CMD_UNALIGNED_TEST);
  2224. if (status == 0)
  2225. return; /* keep the aligned firmware */
  2226. if (status != -E2BIG)
  2227. dev_warn(dev, "DMA test failed: %d\n", status);
  2228. if (status == -ENOSYS)
  2229. dev_warn(dev, "Falling back to ethp! "
  2230. "Please install up to date fw\n");
  2231. abort:
  2232. /* fall back to using the unaligned firmware */
  2233. mgp->tx.boundary = 2048;
  2234. mgp->fw_name = myri10ge_fw_unaligned;
  2235. }
  2236. static void myri10ge_select_firmware(struct myri10ge_priv *mgp)
  2237. {
  2238. if (myri10ge_force_firmware == 0) {
  2239. int link_width, exp_cap;
  2240. u16 lnk;
  2241. exp_cap = pci_find_capability(mgp->pdev, PCI_CAP_ID_EXP);
  2242. pci_read_config_word(mgp->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  2243. link_width = (lnk >> 4) & 0x3f;
  2244. /* Check to see if Link is less than 8 or if the
  2245. * upstream bridge is known to provide aligned
  2246. * completions */
  2247. if (link_width < 8) {
  2248. dev_info(&mgp->pdev->dev, "PCIE x%d Link\n",
  2249. link_width);
  2250. mgp->tx.boundary = 4096;
  2251. mgp->fw_name = myri10ge_fw_aligned;
  2252. } else {
  2253. myri10ge_firmware_probe(mgp);
  2254. }
  2255. } else {
  2256. if (myri10ge_force_firmware == 1) {
  2257. dev_info(&mgp->pdev->dev,
  2258. "Assuming aligned completions (forced)\n");
  2259. mgp->tx.boundary = 4096;
  2260. mgp->fw_name = myri10ge_fw_aligned;
  2261. } else {
  2262. dev_info(&mgp->pdev->dev,
  2263. "Assuming unaligned completions (forced)\n");
  2264. mgp->tx.boundary = 2048;
  2265. mgp->fw_name = myri10ge_fw_unaligned;
  2266. }
  2267. }
  2268. if (myri10ge_fw_name != NULL) {
  2269. dev_info(&mgp->pdev->dev, "overriding firmware to %s\n",
  2270. myri10ge_fw_name);
  2271. mgp->fw_name = myri10ge_fw_name;
  2272. }
  2273. }
  2274. #ifdef CONFIG_PM
  2275. static int myri10ge_suspend(struct pci_dev *pdev, pm_message_t state)
  2276. {
  2277. struct myri10ge_priv *mgp;
  2278. struct net_device *netdev;
  2279. mgp = pci_get_drvdata(pdev);
  2280. if (mgp == NULL)
  2281. return -EINVAL;
  2282. netdev = mgp->dev;
  2283. netif_device_detach(netdev);
  2284. if (netif_running(netdev)) {
  2285. printk(KERN_INFO "myri10ge: closing %s\n", netdev->name);
  2286. rtnl_lock();
  2287. myri10ge_close(netdev);
  2288. rtnl_unlock();
  2289. }
  2290. myri10ge_dummy_rdma(mgp, 0);
  2291. pci_save_state(pdev);
  2292. pci_disable_device(pdev);
  2293. return pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2294. }
  2295. static int myri10ge_resume(struct pci_dev *pdev)
  2296. {
  2297. struct myri10ge_priv *mgp;
  2298. struct net_device *netdev;
  2299. int status;
  2300. u16 vendor;
  2301. mgp = pci_get_drvdata(pdev);
  2302. if (mgp == NULL)
  2303. return -EINVAL;
  2304. netdev = mgp->dev;
  2305. pci_set_power_state(pdev, 0); /* zeros conf space as a side effect */
  2306. msleep(5); /* give card time to respond */
  2307. pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
  2308. if (vendor == 0xffff) {
  2309. printk(KERN_ERR "myri10ge: %s: device disappeared!\n",
  2310. mgp->dev->name);
  2311. return -EIO;
  2312. }
  2313. status = pci_restore_state(pdev);
  2314. if (status)
  2315. return status;
  2316. status = pci_enable_device(pdev);
  2317. if (status) {
  2318. dev_err(&pdev->dev, "failed to enable device\n");
  2319. return status;
  2320. }
  2321. pci_set_master(pdev);
  2322. myri10ge_reset(mgp);
  2323. myri10ge_dummy_rdma(mgp, 1);
  2324. /* Save configuration space to be restored if the
  2325. * nic resets due to a parity error */
  2326. pci_save_state(pdev);
  2327. if (netif_running(netdev)) {
  2328. rtnl_lock();
  2329. status = myri10ge_open(netdev);
  2330. rtnl_unlock();
  2331. if (status != 0)
  2332. goto abort_with_enabled;
  2333. }
  2334. netif_device_attach(netdev);
  2335. return 0;
  2336. abort_with_enabled:
  2337. pci_disable_device(pdev);
  2338. return -EIO;
  2339. }
  2340. #endif /* CONFIG_PM */
  2341. static u32 myri10ge_read_reboot(struct myri10ge_priv *mgp)
  2342. {
  2343. struct pci_dev *pdev = mgp->pdev;
  2344. int vs = mgp->vendor_specific_offset;
  2345. u32 reboot;
  2346. /*enter read32 mode */
  2347. pci_write_config_byte(pdev, vs + 0x10, 0x3);
  2348. /*read REBOOT_STATUS (0xfffffff0) */
  2349. pci_write_config_dword(pdev, vs + 0x18, 0xfffffff0);
  2350. pci_read_config_dword(pdev, vs + 0x14, &reboot);
  2351. return reboot;
  2352. }
  2353. /*
  2354. * This watchdog is used to check whether the board has suffered
  2355. * from a parity error and needs to be recovered.
  2356. */
  2357. static void myri10ge_watchdog(struct work_struct *work)
  2358. {
  2359. struct myri10ge_priv *mgp =
  2360. container_of(work, struct myri10ge_priv, watchdog_work);
  2361. u32 reboot;
  2362. int status;
  2363. u16 cmd, vendor;
  2364. mgp->watchdog_resets++;
  2365. pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
  2366. if ((cmd & PCI_COMMAND_MASTER) == 0) {
  2367. /* Bus master DMA disabled? Check to see
  2368. * if the card rebooted due to a parity error
  2369. * For now, just report it */
  2370. reboot = myri10ge_read_reboot(mgp);
  2371. printk(KERN_ERR
  2372. "myri10ge: %s: NIC rebooted (0x%x), resetting\n",
  2373. mgp->dev->name, reboot);
  2374. /*
  2375. * A rebooted nic will come back with config space as
  2376. * it was after power was applied to PCIe bus.
  2377. * Attempt to restore config space which was saved
  2378. * when the driver was loaded, or the last time the
  2379. * nic was resumed from power saving mode.
  2380. */
  2381. pci_restore_state(mgp->pdev);
  2382. /* save state again for accounting reasons */
  2383. pci_save_state(mgp->pdev);
  2384. } else {
  2385. /* if we get back -1's from our slot, perhaps somebody
  2386. * powered off our card. Don't try to reset it in
  2387. * this case */
  2388. if (cmd == 0xffff) {
  2389. pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
  2390. if (vendor == 0xffff) {
  2391. printk(KERN_ERR
  2392. "myri10ge: %s: device disappeared!\n",
  2393. mgp->dev->name);
  2394. return;
  2395. }
  2396. }
  2397. /* Perhaps it is a software error. Try to reset */
  2398. printk(KERN_ERR "myri10ge: %s: device timeout, resetting\n",
  2399. mgp->dev->name);
  2400. printk(KERN_INFO "myri10ge: %s: %d %d %d %d %d\n",
  2401. mgp->dev->name, mgp->tx.req, mgp->tx.done,
  2402. mgp->tx.pkt_start, mgp->tx.pkt_done,
  2403. (int)ntohl(mgp->fw_stats->send_done_count));
  2404. msleep(2000);
  2405. printk(KERN_INFO "myri10ge: %s: %d %d %d %d %d\n",
  2406. mgp->dev->name, mgp->tx.req, mgp->tx.done,
  2407. mgp->tx.pkt_start, mgp->tx.pkt_done,
  2408. (int)ntohl(mgp->fw_stats->send_done_count));
  2409. }
  2410. rtnl_lock();
  2411. myri10ge_close(mgp->dev);
  2412. status = myri10ge_load_firmware(mgp);
  2413. if (status != 0)
  2414. printk(KERN_ERR "myri10ge: %s: failed to load firmware\n",
  2415. mgp->dev->name);
  2416. else
  2417. myri10ge_open(mgp->dev);
  2418. rtnl_unlock();
  2419. }
  2420. /*
  2421. * We use our own timer routine rather than relying upon
  2422. * netdev->tx_timeout because we have a very large hardware transmit
  2423. * queue. Due to the large queue, the netdev->tx_timeout function
  2424. * cannot detect a NIC with a parity error in a timely fashion if the
  2425. * NIC is lightly loaded.
  2426. */
  2427. static void myri10ge_watchdog_timer(unsigned long arg)
  2428. {
  2429. struct myri10ge_priv *mgp;
  2430. mgp = (struct myri10ge_priv *)arg;
  2431. if (mgp->rx_small.watchdog_needed) {
  2432. myri10ge_alloc_rx_pages(mgp, &mgp->rx_small,
  2433. mgp->small_bytes + MXGEFW_PAD, 1);
  2434. if (mgp->rx_small.fill_cnt - mgp->rx_small.cnt >=
  2435. myri10ge_fill_thresh)
  2436. mgp->rx_small.watchdog_needed = 0;
  2437. }
  2438. if (mgp->rx_big.watchdog_needed) {
  2439. myri10ge_alloc_rx_pages(mgp, &mgp->rx_big, mgp->big_bytes, 1);
  2440. if (mgp->rx_big.fill_cnt - mgp->rx_big.cnt >=
  2441. myri10ge_fill_thresh)
  2442. mgp->rx_big.watchdog_needed = 0;
  2443. }
  2444. if (mgp->tx.req != mgp->tx.done &&
  2445. mgp->tx.done == mgp->watchdog_tx_done &&
  2446. mgp->watchdog_tx_req != mgp->watchdog_tx_done)
  2447. /* nic seems like it might be stuck.. */
  2448. schedule_work(&mgp->watchdog_work);
  2449. else
  2450. /* rearm timer */
  2451. mod_timer(&mgp->watchdog_timer,
  2452. jiffies + myri10ge_watchdog_timeout * HZ);
  2453. mgp->watchdog_tx_done = mgp->tx.done;
  2454. mgp->watchdog_tx_req = mgp->tx.req;
  2455. }
  2456. static int myri10ge_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  2457. {
  2458. struct net_device *netdev;
  2459. struct myri10ge_priv *mgp;
  2460. struct device *dev = &pdev->dev;
  2461. size_t bytes;
  2462. int i;
  2463. int status = -ENXIO;
  2464. int cap;
  2465. int dac_enabled;
  2466. u16 val;
  2467. netdev = alloc_etherdev(sizeof(*mgp));
  2468. if (netdev == NULL) {
  2469. dev_err(dev, "Could not allocate ethernet device\n");
  2470. return -ENOMEM;
  2471. }
  2472. mgp = netdev_priv(netdev);
  2473. memset(mgp, 0, sizeof(*mgp));
  2474. mgp->dev = netdev;
  2475. mgp->pdev = pdev;
  2476. mgp->csum_flag = MXGEFW_FLAGS_CKSUM;
  2477. mgp->pause = myri10ge_flow_control;
  2478. mgp->intr_coal_delay = myri10ge_intr_coal_delay;
  2479. mgp->msg_enable = netif_msg_init(myri10ge_debug, MYRI10GE_MSG_DEFAULT);
  2480. init_waitqueue_head(&mgp->down_wq);
  2481. if (pci_enable_device(pdev)) {
  2482. dev_err(&pdev->dev, "pci_enable_device call failed\n");
  2483. status = -ENODEV;
  2484. goto abort_with_netdev;
  2485. }
  2486. /* Find the vendor-specific cap so we can check
  2487. * the reboot register later on */
  2488. mgp->vendor_specific_offset
  2489. = pci_find_capability(pdev, PCI_CAP_ID_VNDR);
  2490. /* Set our max read request to 4KB */
  2491. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2492. if (cap < 64) {
  2493. dev_err(&pdev->dev, "Bad PCI_CAP_ID_EXP location %d\n", cap);
  2494. goto abort_with_netdev;
  2495. }
  2496. status = pci_read_config_word(pdev, cap + PCI_EXP_DEVCTL, &val);
  2497. if (status != 0) {
  2498. dev_err(&pdev->dev, "Error %d reading PCI_EXP_DEVCTL\n",
  2499. status);
  2500. goto abort_with_netdev;
  2501. }
  2502. val = (val & ~PCI_EXP_DEVCTL_READRQ) | (5 << 12);
  2503. status = pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL, val);
  2504. if (status != 0) {
  2505. dev_err(&pdev->dev, "Error %d writing PCI_EXP_DEVCTL\n",
  2506. status);
  2507. goto abort_with_netdev;
  2508. }
  2509. pci_set_master(pdev);
  2510. dac_enabled = 1;
  2511. status = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
  2512. if (status != 0) {
  2513. dac_enabled = 0;
  2514. dev_err(&pdev->dev,
  2515. "64-bit pci address mask was refused, trying 32-bit");
  2516. status = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2517. }
  2518. if (status != 0) {
  2519. dev_err(&pdev->dev, "Error %d setting DMA mask\n", status);
  2520. goto abort_with_netdev;
  2521. }
  2522. mgp->cmd = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->cmd),
  2523. &mgp->cmd_bus, GFP_KERNEL);
  2524. if (mgp->cmd == NULL)
  2525. goto abort_with_netdev;
  2526. mgp->fw_stats = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->fw_stats),
  2527. &mgp->fw_stats_bus, GFP_KERNEL);
  2528. if (mgp->fw_stats == NULL)
  2529. goto abort_with_cmd;
  2530. mgp->board_span = pci_resource_len(pdev, 0);
  2531. mgp->iomem_base = pci_resource_start(pdev, 0);
  2532. mgp->mtrr = -1;
  2533. mgp->wc_enabled = 0;
  2534. #ifdef CONFIG_MTRR
  2535. mgp->mtrr = mtrr_add(mgp->iomem_base, mgp->board_span,
  2536. MTRR_TYPE_WRCOMB, 1);
  2537. if (mgp->mtrr >= 0)
  2538. mgp->wc_enabled = 1;
  2539. #endif
  2540. /* Hack. need to get rid of these magic numbers */
  2541. mgp->sram_size =
  2542. 2 * 1024 * 1024 - (2 * (48 * 1024) + (32 * 1024)) - 0x100;
  2543. if (mgp->sram_size > mgp->board_span) {
  2544. dev_err(&pdev->dev, "board span %ld bytes too small\n",
  2545. mgp->board_span);
  2546. goto abort_with_wc;
  2547. }
  2548. mgp->sram = ioremap(mgp->iomem_base, mgp->board_span);
  2549. if (mgp->sram == NULL) {
  2550. dev_err(&pdev->dev, "ioremap failed for %ld bytes at 0x%lx\n",
  2551. mgp->board_span, mgp->iomem_base);
  2552. status = -ENXIO;
  2553. goto abort_with_wc;
  2554. }
  2555. memcpy_fromio(mgp->eeprom_strings,
  2556. mgp->sram + mgp->sram_size - MYRI10GE_EEPROM_STRINGS_SIZE,
  2557. MYRI10GE_EEPROM_STRINGS_SIZE);
  2558. memset(mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE - 2, 0, 2);
  2559. status = myri10ge_read_mac_addr(mgp);
  2560. if (status)
  2561. goto abort_with_ioremap;
  2562. for (i = 0; i < ETH_ALEN; i++)
  2563. netdev->dev_addr[i] = mgp->mac_addr[i];
  2564. /* allocate rx done ring */
  2565. bytes = myri10ge_max_intr_slots * sizeof(*mgp->rx_done.entry);
  2566. mgp->rx_done.entry = dma_alloc_coherent(&pdev->dev, bytes,
  2567. &mgp->rx_done.bus, GFP_KERNEL);
  2568. if (mgp->rx_done.entry == NULL)
  2569. goto abort_with_ioremap;
  2570. memset(mgp->rx_done.entry, 0, bytes);
  2571. myri10ge_select_firmware(mgp);
  2572. status = myri10ge_load_firmware(mgp);
  2573. if (status != 0) {
  2574. dev_err(&pdev->dev, "failed to load firmware\n");
  2575. goto abort_with_rx_done;
  2576. }
  2577. status = myri10ge_reset(mgp);
  2578. if (status != 0) {
  2579. dev_err(&pdev->dev, "failed reset\n");
  2580. goto abort_with_firmware;
  2581. }
  2582. pci_set_drvdata(pdev, mgp);
  2583. if ((myri10ge_initial_mtu + ETH_HLEN) > MYRI10GE_MAX_ETHER_MTU)
  2584. myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
  2585. if ((myri10ge_initial_mtu + ETH_HLEN) < 68)
  2586. myri10ge_initial_mtu = 68;
  2587. netdev->mtu = myri10ge_initial_mtu;
  2588. netdev->open = myri10ge_open;
  2589. netdev->stop = myri10ge_close;
  2590. netdev->hard_start_xmit = myri10ge_xmit;
  2591. netdev->get_stats = myri10ge_get_stats;
  2592. netdev->base_addr = mgp->iomem_base;
  2593. netdev->change_mtu = myri10ge_change_mtu;
  2594. netdev->set_multicast_list = myri10ge_set_multicast_list;
  2595. netdev->set_mac_address = myri10ge_set_mac_address;
  2596. netdev->features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO;
  2597. if (dac_enabled)
  2598. netdev->features |= NETIF_F_HIGHDMA;
  2599. netdev->poll = myri10ge_poll;
  2600. netdev->weight = myri10ge_napi_weight;
  2601. /* make sure we can get an irq, and that MSI can be
  2602. * setup (if available). Also ensure netdev->irq
  2603. * is set to correct value if MSI is enabled */
  2604. status = myri10ge_request_irq(mgp);
  2605. if (status != 0)
  2606. goto abort_with_firmware;
  2607. netdev->irq = pdev->irq;
  2608. myri10ge_free_irq(mgp);
  2609. /* Save configuration space to be restored if the
  2610. * nic resets due to a parity error */
  2611. pci_save_state(pdev);
  2612. /* Setup the watchdog timer */
  2613. setup_timer(&mgp->watchdog_timer, myri10ge_watchdog_timer,
  2614. (unsigned long)mgp);
  2615. SET_ETHTOOL_OPS(netdev, &myri10ge_ethtool_ops);
  2616. INIT_WORK(&mgp->watchdog_work, myri10ge_watchdog);
  2617. status = register_netdev(netdev);
  2618. if (status != 0) {
  2619. dev_err(&pdev->dev, "register_netdev failed: %d\n", status);
  2620. goto abort_with_state;
  2621. }
  2622. dev_info(dev, "%s IRQ %d, tx bndry %d, fw %s, WC %s\n",
  2623. (mgp->msi_enabled ? "MSI" : "xPIC"),
  2624. netdev->irq, mgp->tx.boundary, mgp->fw_name,
  2625. (mgp->wc_enabled ? "Enabled" : "Disabled"));
  2626. return 0;
  2627. abort_with_state:
  2628. pci_restore_state(pdev);
  2629. abort_with_firmware:
  2630. myri10ge_dummy_rdma(mgp, 0);
  2631. abort_with_rx_done:
  2632. bytes = myri10ge_max_intr_slots * sizeof(*mgp->rx_done.entry);
  2633. dma_free_coherent(&pdev->dev, bytes,
  2634. mgp->rx_done.entry, mgp->rx_done.bus);
  2635. abort_with_ioremap:
  2636. iounmap(mgp->sram);
  2637. abort_with_wc:
  2638. #ifdef CONFIG_MTRR
  2639. if (mgp->mtrr >= 0)
  2640. mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
  2641. #endif
  2642. dma_free_coherent(&pdev->dev, sizeof(*mgp->fw_stats),
  2643. mgp->fw_stats, mgp->fw_stats_bus);
  2644. abort_with_cmd:
  2645. dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
  2646. mgp->cmd, mgp->cmd_bus);
  2647. abort_with_netdev:
  2648. free_netdev(netdev);
  2649. return status;
  2650. }
  2651. /*
  2652. * myri10ge_remove
  2653. *
  2654. * Does what is necessary to shutdown one Myrinet device. Called
  2655. * once for each Myrinet card by the kernel when a module is
  2656. * unloaded.
  2657. */
  2658. static void myri10ge_remove(struct pci_dev *pdev)
  2659. {
  2660. struct myri10ge_priv *mgp;
  2661. struct net_device *netdev;
  2662. size_t bytes;
  2663. mgp = pci_get_drvdata(pdev);
  2664. if (mgp == NULL)
  2665. return;
  2666. flush_scheduled_work();
  2667. netdev = mgp->dev;
  2668. unregister_netdev(netdev);
  2669. myri10ge_dummy_rdma(mgp, 0);
  2670. /* avoid a memory leak */
  2671. pci_restore_state(pdev);
  2672. bytes = myri10ge_max_intr_slots * sizeof(*mgp->rx_done.entry);
  2673. dma_free_coherent(&pdev->dev, bytes,
  2674. mgp->rx_done.entry, mgp->rx_done.bus);
  2675. iounmap(mgp->sram);
  2676. #ifdef CONFIG_MTRR
  2677. if (mgp->mtrr >= 0)
  2678. mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
  2679. #endif
  2680. dma_free_coherent(&pdev->dev, sizeof(*mgp->fw_stats),
  2681. mgp->fw_stats, mgp->fw_stats_bus);
  2682. dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
  2683. mgp->cmd, mgp->cmd_bus);
  2684. free_netdev(netdev);
  2685. pci_set_drvdata(pdev, NULL);
  2686. }
  2687. #define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E 0x0008
  2688. static struct pci_device_id myri10ge_pci_tbl[] = {
  2689. {PCI_DEVICE(PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E)},
  2690. {0},
  2691. };
  2692. static struct pci_driver myri10ge_driver = {
  2693. .name = "myri10ge",
  2694. .probe = myri10ge_probe,
  2695. .remove = myri10ge_remove,
  2696. .id_table = myri10ge_pci_tbl,
  2697. #ifdef CONFIG_PM
  2698. .suspend = myri10ge_suspend,
  2699. .resume = myri10ge_resume,
  2700. #endif
  2701. };
  2702. static __init int myri10ge_init_module(void)
  2703. {
  2704. printk(KERN_INFO "%s: Version %s\n", myri10ge_driver.name,
  2705. MYRI10GE_VERSION_STR);
  2706. return pci_register_driver(&myri10ge_driver);
  2707. }
  2708. module_init(myri10ge_init_module);
  2709. static __exit void myri10ge_cleanup_module(void)
  2710. {
  2711. pci_unregister_driver(&myri10ge_driver);
  2712. }
  2713. module_exit(myri10ge_cleanup_module);