xgmac.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564
  1. /*
  2. * Copyright (c) 2005-2007 Chelsio, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include "common.h"
  33. #include "regs.h"
  34. /*
  35. * # of exact address filters. The first one is used for the station address,
  36. * the rest are available for multicast addresses.
  37. */
  38. #define EXACT_ADDR_FILTERS 8
  39. static inline int macidx(const struct cmac *mac)
  40. {
  41. return mac->offset / (XGMAC0_1_BASE_ADDR - XGMAC0_0_BASE_ADDR);
  42. }
  43. static void xaui_serdes_reset(struct cmac *mac)
  44. {
  45. static const unsigned int clear[] = {
  46. F_PWRDN0 | F_PWRDN1, F_RESETPLL01, F_RESET0 | F_RESET1,
  47. F_PWRDN2 | F_PWRDN3, F_RESETPLL23, F_RESET2 | F_RESET3
  48. };
  49. int i;
  50. struct adapter *adap = mac->adapter;
  51. u32 ctrl = A_XGM_SERDES_CTRL0 + mac->offset;
  52. t3_write_reg(adap, ctrl, adap->params.vpd.xauicfg[macidx(mac)] |
  53. F_RESET3 | F_RESET2 | F_RESET1 | F_RESET0 |
  54. F_PWRDN3 | F_PWRDN2 | F_PWRDN1 | F_PWRDN0 |
  55. F_RESETPLL23 | F_RESETPLL01);
  56. t3_read_reg(adap, ctrl);
  57. udelay(15);
  58. for (i = 0; i < ARRAY_SIZE(clear); i++) {
  59. t3_set_reg_field(adap, ctrl, clear[i], 0);
  60. udelay(15);
  61. }
  62. }
  63. void t3b_pcs_reset(struct cmac *mac)
  64. {
  65. t3_set_reg_field(mac->adapter, A_XGM_RESET_CTRL + mac->offset,
  66. F_PCS_RESET_, 0);
  67. udelay(20);
  68. t3_set_reg_field(mac->adapter, A_XGM_RESET_CTRL + mac->offset, 0,
  69. F_PCS_RESET_);
  70. }
  71. int t3_mac_reset(struct cmac *mac)
  72. {
  73. static const struct addr_val_pair mac_reset_avp[] = {
  74. {A_XGM_TX_CTRL, 0},
  75. {A_XGM_RX_CTRL, 0},
  76. {A_XGM_RX_CFG, F_DISPAUSEFRAMES | F_EN1536BFRAMES |
  77. F_RMFCS | F_ENJUMBO | F_ENHASHMCAST},
  78. {A_XGM_RX_HASH_LOW, 0},
  79. {A_XGM_RX_HASH_HIGH, 0},
  80. {A_XGM_RX_EXACT_MATCH_LOW_1, 0},
  81. {A_XGM_RX_EXACT_MATCH_LOW_2, 0},
  82. {A_XGM_RX_EXACT_MATCH_LOW_3, 0},
  83. {A_XGM_RX_EXACT_MATCH_LOW_4, 0},
  84. {A_XGM_RX_EXACT_MATCH_LOW_5, 0},
  85. {A_XGM_RX_EXACT_MATCH_LOW_6, 0},
  86. {A_XGM_RX_EXACT_MATCH_LOW_7, 0},
  87. {A_XGM_RX_EXACT_MATCH_LOW_8, 0},
  88. {A_XGM_STAT_CTRL, F_CLRSTATS}
  89. };
  90. u32 val;
  91. struct adapter *adap = mac->adapter;
  92. unsigned int oft = mac->offset;
  93. t3_write_reg(adap, A_XGM_RESET_CTRL + oft, F_MAC_RESET_);
  94. t3_read_reg(adap, A_XGM_RESET_CTRL + oft); /* flush */
  95. t3_write_regs(adap, mac_reset_avp, ARRAY_SIZE(mac_reset_avp), oft);
  96. t3_set_reg_field(adap, A_XGM_RXFIFO_CFG + oft,
  97. F_RXSTRFRWRD | F_DISERRFRAMES,
  98. uses_xaui(adap) ? 0 : F_RXSTRFRWRD);
  99. if (uses_xaui(adap)) {
  100. if (adap->params.rev == 0) {
  101. t3_set_reg_field(adap, A_XGM_SERDES_CTRL + oft, 0,
  102. F_RXENABLE | F_TXENABLE);
  103. if (t3_wait_op_done(adap, A_XGM_SERDES_STATUS1 + oft,
  104. F_CMULOCK, 1, 5, 2)) {
  105. CH_ERR(adap,
  106. "MAC %d XAUI SERDES CMU lock failed\n",
  107. macidx(mac));
  108. return -1;
  109. }
  110. t3_set_reg_field(adap, A_XGM_SERDES_CTRL + oft, 0,
  111. F_SERDESRESET_);
  112. } else
  113. xaui_serdes_reset(mac);
  114. }
  115. val = F_MAC_RESET_;
  116. if (is_10G(adap))
  117. val |= F_PCS_RESET_;
  118. else if (uses_xaui(adap))
  119. val |= F_PCS_RESET_ | F_XG2G_RESET_;
  120. else
  121. val |= F_RGMII_RESET_ | F_XG2G_RESET_;
  122. t3_write_reg(adap, A_XGM_RESET_CTRL + oft, val);
  123. t3_read_reg(adap, A_XGM_RESET_CTRL + oft); /* flush */
  124. if ((val & F_PCS_RESET_) && adap->params.rev) {
  125. msleep(1);
  126. t3b_pcs_reset(mac);
  127. }
  128. memset(&mac->stats, 0, sizeof(mac->stats));
  129. return 0;
  130. }
  131. int t3b2_mac_reset(struct cmac *mac)
  132. {
  133. struct adapter *adap = mac->adapter;
  134. unsigned int oft = mac->offset;
  135. u32 val;
  136. if (!macidx(mac))
  137. t3_set_reg_field(adap, A_MPS_CFG, F_PORT0ACTIVE, 0);
  138. else
  139. t3_set_reg_field(adap, A_MPS_CFG, F_PORT1ACTIVE, 0);
  140. t3_write_reg(adap, A_XGM_RESET_CTRL + oft, F_MAC_RESET_);
  141. t3_read_reg(adap, A_XGM_RESET_CTRL + oft); /* flush */
  142. msleep(10);
  143. /* Check for xgm Rx fifo empty */
  144. if (t3_wait_op_done(adap, A_XGM_RX_MAX_PKT_SIZE_ERR_CNT + oft,
  145. 0x80000000, 1, 5, 2)) {
  146. CH_ERR(adap, "MAC %d Rx fifo drain failed\n",
  147. macidx(mac));
  148. return -1;
  149. }
  150. t3_write_reg(adap, A_XGM_RESET_CTRL + oft, 0);
  151. t3_read_reg(adap, A_XGM_RESET_CTRL + oft); /* flush */
  152. val = F_MAC_RESET_;
  153. if (is_10G(adap))
  154. val |= F_PCS_RESET_;
  155. else if (uses_xaui(adap))
  156. val |= F_PCS_RESET_ | F_XG2G_RESET_;
  157. else
  158. val |= F_RGMII_RESET_ | F_XG2G_RESET_;
  159. t3_write_reg(adap, A_XGM_RESET_CTRL + oft, val);
  160. t3_read_reg(adap, A_XGM_RESET_CTRL + oft); /* flush */
  161. if ((val & F_PCS_RESET_) && adap->params.rev) {
  162. msleep(1);
  163. t3b_pcs_reset(mac);
  164. }
  165. t3_write_reg(adap, A_XGM_RX_CFG + oft,
  166. F_DISPAUSEFRAMES | F_EN1536BFRAMES |
  167. F_RMFCS | F_ENJUMBO | F_ENHASHMCAST);
  168. if (!macidx(mac))
  169. t3_set_reg_field(adap, A_MPS_CFG, 0, F_PORT0ACTIVE);
  170. else
  171. t3_set_reg_field(adap, A_MPS_CFG, 0, F_PORT1ACTIVE);
  172. return 0;
  173. }
  174. /*
  175. * Set the exact match register 'idx' to recognize the given Ethernet address.
  176. */
  177. static void set_addr_filter(struct cmac *mac, int idx, const u8 * addr)
  178. {
  179. u32 addr_lo, addr_hi;
  180. unsigned int oft = mac->offset + idx * 8;
  181. addr_lo = (addr[3] << 24) | (addr[2] << 16) | (addr[1] << 8) | addr[0];
  182. addr_hi = (addr[5] << 8) | addr[4];
  183. t3_write_reg(mac->adapter, A_XGM_RX_EXACT_MATCH_LOW_1 + oft, addr_lo);
  184. t3_write_reg(mac->adapter, A_XGM_RX_EXACT_MATCH_HIGH_1 + oft, addr_hi);
  185. }
  186. /* Set one of the station's unicast MAC addresses. */
  187. int t3_mac_set_address(struct cmac *mac, unsigned int idx, u8 addr[6])
  188. {
  189. if (idx >= mac->nucast)
  190. return -EINVAL;
  191. set_addr_filter(mac, idx, addr);
  192. return 0;
  193. }
  194. /*
  195. * Specify the number of exact address filters that should be reserved for
  196. * unicast addresses. Caller should reload the unicast and multicast addresses
  197. * after calling this.
  198. */
  199. int t3_mac_set_num_ucast(struct cmac *mac, int n)
  200. {
  201. if (n > EXACT_ADDR_FILTERS)
  202. return -EINVAL;
  203. mac->nucast = n;
  204. return 0;
  205. }
  206. /* Calculate the RX hash filter index of an Ethernet address */
  207. static int hash_hw_addr(const u8 * addr)
  208. {
  209. int hash = 0, octet, bit, i = 0, c;
  210. for (octet = 0; octet < 6; ++octet)
  211. for (c = addr[octet], bit = 0; bit < 8; c >>= 1, ++bit) {
  212. hash ^= (c & 1) << i;
  213. if (++i == 6)
  214. i = 0;
  215. }
  216. return hash;
  217. }
  218. int t3_mac_set_rx_mode(struct cmac *mac, struct t3_rx_mode *rm)
  219. {
  220. u32 val, hash_lo, hash_hi;
  221. struct adapter *adap = mac->adapter;
  222. unsigned int oft = mac->offset;
  223. val = t3_read_reg(adap, A_XGM_RX_CFG + oft) & ~F_COPYALLFRAMES;
  224. if (rm->dev->flags & IFF_PROMISC)
  225. val |= F_COPYALLFRAMES;
  226. t3_write_reg(adap, A_XGM_RX_CFG + oft, val);
  227. if (rm->dev->flags & IFF_ALLMULTI)
  228. hash_lo = hash_hi = 0xffffffff;
  229. else {
  230. u8 *addr;
  231. int exact_addr_idx = mac->nucast;
  232. hash_lo = hash_hi = 0;
  233. while ((addr = t3_get_next_mcaddr(rm)))
  234. if (exact_addr_idx < EXACT_ADDR_FILTERS)
  235. set_addr_filter(mac, exact_addr_idx++, addr);
  236. else {
  237. int hash = hash_hw_addr(addr);
  238. if (hash < 32)
  239. hash_lo |= (1 << hash);
  240. else
  241. hash_hi |= (1 << (hash - 32));
  242. }
  243. }
  244. t3_write_reg(adap, A_XGM_RX_HASH_LOW + oft, hash_lo);
  245. t3_write_reg(adap, A_XGM_RX_HASH_HIGH + oft, hash_hi);
  246. return 0;
  247. }
  248. int t3_mac_set_mtu(struct cmac *mac, unsigned int mtu)
  249. {
  250. int hwm, lwm;
  251. unsigned int thres, v;
  252. struct adapter *adap = mac->adapter;
  253. /*
  254. * MAX_FRAME_SIZE inludes header + FCS, mtu doesn't. The HW max
  255. * packet size register includes header, but not FCS.
  256. */
  257. mtu += 14;
  258. if (mtu > MAX_FRAME_SIZE - 4)
  259. return -EINVAL;
  260. t3_write_reg(adap, A_XGM_RX_MAX_PKT_SIZE + mac->offset, mtu);
  261. /*
  262. * Adjust the PAUSE frame watermarks. We always set the LWM, and the
  263. * HWM only if flow-control is enabled.
  264. */
  265. hwm = max_t(unsigned int, MAC_RXFIFO_SIZE - 3 * mtu,
  266. MAC_RXFIFO_SIZE * 38 / 100);
  267. hwm = min(hwm, MAC_RXFIFO_SIZE - 8192);
  268. lwm = min(3 * (int)mtu, MAC_RXFIFO_SIZE / 4);
  269. v = t3_read_reg(adap, A_XGM_RXFIFO_CFG + mac->offset);
  270. v &= ~V_RXFIFOPAUSELWM(M_RXFIFOPAUSELWM);
  271. v |= V_RXFIFOPAUSELWM(lwm / 8);
  272. if (G_RXFIFOPAUSEHWM(v))
  273. v = (v & ~V_RXFIFOPAUSEHWM(M_RXFIFOPAUSEHWM)) |
  274. V_RXFIFOPAUSEHWM(hwm / 8);
  275. t3_write_reg(adap, A_XGM_RXFIFO_CFG + mac->offset, v);
  276. /* Adjust the TX FIFO threshold based on the MTU */
  277. thres = (adap->params.vpd.cclk * 1000) / 15625;
  278. thres = (thres * mtu) / 1000;
  279. if (is_10G(adap))
  280. thres /= 10;
  281. thres = mtu > thres ? (mtu - thres + 7) / 8 : 0;
  282. thres = max(thres, 8U); /* need at least 8 */
  283. t3_set_reg_field(adap, A_XGM_TXFIFO_CFG + mac->offset,
  284. V_TXFIFOTHRESH(M_TXFIFOTHRESH) | V_TXIPG(M_TXIPG),
  285. V_TXFIFOTHRESH(thres) | V_TXIPG(1));
  286. if (adap->params.rev > 0)
  287. t3_write_reg(adap, A_XGM_PAUSE_TIMER + mac->offset,
  288. (hwm - lwm) * 4 / 8);
  289. t3_write_reg(adap, A_XGM_TX_PAUSE_QUANTA + mac->offset,
  290. MAC_RXFIFO_SIZE * 4 * 8 / 512);
  291. return 0;
  292. }
  293. int t3_mac_set_speed_duplex_fc(struct cmac *mac, int speed, int duplex, int fc)
  294. {
  295. u32 val;
  296. struct adapter *adap = mac->adapter;
  297. unsigned int oft = mac->offset;
  298. if (duplex >= 0 && duplex != DUPLEX_FULL)
  299. return -EINVAL;
  300. if (speed >= 0) {
  301. if (speed == SPEED_10)
  302. val = V_PORTSPEED(0);
  303. else if (speed == SPEED_100)
  304. val = V_PORTSPEED(1);
  305. else if (speed == SPEED_1000)
  306. val = V_PORTSPEED(2);
  307. else if (speed == SPEED_10000)
  308. val = V_PORTSPEED(3);
  309. else
  310. return -EINVAL;
  311. t3_set_reg_field(adap, A_XGM_PORT_CFG + oft,
  312. V_PORTSPEED(M_PORTSPEED), val);
  313. }
  314. t3_set_reg_field(adap, A_XGM_TX_CFG + oft, F_TXPAUSEEN,
  315. (fc & PAUSE_RX) ? F_TXPAUSEEN : 0);
  316. return 0;
  317. }
  318. int t3_mac_enable(struct cmac *mac, int which)
  319. {
  320. int idx = macidx(mac);
  321. struct adapter *adap = mac->adapter;
  322. unsigned int oft = mac->offset;
  323. struct mac_stats *s = &mac->stats;
  324. if (which & MAC_DIRECTION_TX) {
  325. t3_write_reg(adap, A_XGM_TX_CTRL + oft, F_TXEN);
  326. t3_write_reg(adap, A_TP_PIO_ADDR, A_TP_TX_DROP_CFG_CH0 + idx);
  327. t3_write_reg(adap, A_TP_PIO_DATA, 0xc0ede401);
  328. t3_write_reg(adap, A_TP_PIO_ADDR, A_TP_TX_DROP_MODE);
  329. t3_set_reg_field(adap, A_TP_PIO_DATA, 1 << idx, 1 << idx);
  330. t3_write_reg(adap, A_TP_PIO_ADDR, A_TP_TX_DROP_CNT_CH0 + idx);
  331. mac->tx_mcnt = s->tx_frames;
  332. mac->tx_tcnt = (G_TXDROPCNTCH0RCVD(t3_read_reg(adap,
  333. A_TP_PIO_DATA)));
  334. mac->tx_xcnt = (G_TXSPI4SOPCNT(t3_read_reg(adap,
  335. A_XGM_TX_SPI4_SOP_EOP_CNT +
  336. oft)));
  337. mac->rx_mcnt = s->rx_frames;
  338. mac->rx_xcnt = (G_TXSPI4SOPCNT(t3_read_reg(adap,
  339. A_XGM_RX_SPI4_SOP_EOP_CNT +
  340. oft)));
  341. mac->txen = F_TXEN;
  342. mac->toggle_cnt = 0;
  343. }
  344. if (which & MAC_DIRECTION_RX)
  345. t3_write_reg(adap, A_XGM_RX_CTRL + oft, F_RXEN);
  346. return 0;
  347. }
  348. int t3_mac_disable(struct cmac *mac, int which)
  349. {
  350. int idx = macidx(mac);
  351. struct adapter *adap = mac->adapter;
  352. int val;
  353. if (which & MAC_DIRECTION_TX) {
  354. t3_write_reg(adap, A_XGM_TX_CTRL + mac->offset, 0);
  355. t3_write_reg(adap, A_TP_PIO_ADDR, A_TP_TX_DROP_CFG_CH0 + idx);
  356. t3_write_reg(adap, A_TP_PIO_DATA, 0xc000001f);
  357. t3_write_reg(adap, A_TP_PIO_ADDR, A_TP_TX_DROP_MODE);
  358. t3_set_reg_field(adap, A_TP_PIO_DATA, 1 << idx, 1 << idx);
  359. mac->txen = 0;
  360. }
  361. if (which & MAC_DIRECTION_RX) {
  362. t3_set_reg_field(mac->adapter, A_XGM_RESET_CTRL + mac->offset,
  363. F_PCS_RESET_, 0);
  364. msleep(100);
  365. t3_write_reg(adap, A_XGM_RX_CTRL + mac->offset, 0);
  366. val = F_MAC_RESET_;
  367. if (is_10G(adap))
  368. val |= F_PCS_RESET_;
  369. else if (uses_xaui(adap))
  370. val |= F_PCS_RESET_ | F_XG2G_RESET_;
  371. else
  372. val |= F_RGMII_RESET_ | F_XG2G_RESET_;
  373. t3_write_reg(mac->adapter, A_XGM_RESET_CTRL + mac->offset, val);
  374. }
  375. return 0;
  376. }
  377. int t3b2_mac_watchdog_task(struct cmac *mac)
  378. {
  379. struct adapter *adap = mac->adapter;
  380. struct mac_stats *s = &mac->stats;
  381. unsigned int tx_tcnt, tx_xcnt;
  382. unsigned int tx_mcnt = s->tx_frames;
  383. unsigned int rx_mcnt = s->rx_frames;
  384. unsigned int rx_xcnt;
  385. int status;
  386. if (tx_mcnt == mac->tx_mcnt) {
  387. tx_xcnt = (G_TXSPI4SOPCNT(t3_read_reg(adap,
  388. A_XGM_TX_SPI4_SOP_EOP_CNT +
  389. mac->offset)));
  390. if (tx_xcnt == 0) {
  391. t3_write_reg(adap, A_TP_PIO_ADDR,
  392. A_TP_TX_DROP_CNT_CH0 + macidx(mac));
  393. tx_tcnt = (G_TXDROPCNTCH0RCVD(t3_read_reg(adap,
  394. A_TP_PIO_DATA)));
  395. } else {
  396. mac->toggle_cnt = 0;
  397. return 0;
  398. }
  399. } else {
  400. mac->toggle_cnt = 0;
  401. return 0;
  402. }
  403. if (((tx_tcnt != mac->tx_tcnt) &&
  404. (tx_xcnt == 0) && (mac->tx_xcnt == 0)) ||
  405. ((mac->tx_mcnt == tx_mcnt) &&
  406. (tx_xcnt != 0) && (mac->tx_xcnt != 0))) {
  407. if (mac->toggle_cnt > 4)
  408. status = 2;
  409. else
  410. status = 1;
  411. } else {
  412. mac->toggle_cnt = 0;
  413. return 0;
  414. }
  415. if (rx_mcnt != mac->rx_mcnt)
  416. rx_xcnt = (G_TXSPI4SOPCNT(t3_read_reg(adap,
  417. A_XGM_RX_SPI4_SOP_EOP_CNT +
  418. mac->offset)));
  419. else
  420. return 0;
  421. if (mac->rx_mcnt != s->rx_frames && rx_xcnt == 0 && mac->rx_xcnt == 0)
  422. status = 2;
  423. mac->tx_tcnt = tx_tcnt;
  424. mac->tx_xcnt = tx_xcnt;
  425. mac->tx_mcnt = s->tx_frames;
  426. mac->rx_xcnt = rx_xcnt;
  427. mac->rx_mcnt = s->rx_frames;
  428. if (status == 1) {
  429. t3_write_reg(adap, A_XGM_TX_CTRL + mac->offset, 0);
  430. t3_read_reg(adap, A_XGM_TX_CTRL + mac->offset); /* flush */
  431. t3_write_reg(adap, A_XGM_TX_CTRL + mac->offset, mac->txen);
  432. t3_read_reg(adap, A_XGM_TX_CTRL + mac->offset); /* flush */
  433. mac->toggle_cnt++;
  434. } else if (status == 2) {
  435. t3b2_mac_reset(mac);
  436. mac->toggle_cnt = 0;
  437. }
  438. return status;
  439. }
  440. /*
  441. * This function is called periodically to accumulate the current values of the
  442. * RMON counters into the port statistics. Since the packet counters are only
  443. * 32 bits they can overflow in ~286 secs at 10G, so the function should be
  444. * called more frequently than that. The byte counters are 45-bit wide, they
  445. * would overflow in ~7.8 hours.
  446. */
  447. const struct mac_stats *t3_mac_update_stats(struct cmac *mac)
  448. {
  449. #define RMON_READ(mac, addr) t3_read_reg(mac->adapter, addr + mac->offset)
  450. #define RMON_UPDATE(mac, name, reg) \
  451. (mac)->stats.name += (u64)RMON_READ(mac, A_XGM_STAT_##reg)
  452. #define RMON_UPDATE64(mac, name, reg_lo, reg_hi) \
  453. (mac)->stats.name += RMON_READ(mac, A_XGM_STAT_##reg_lo) + \
  454. ((u64)RMON_READ(mac, A_XGM_STAT_##reg_hi) << 32)
  455. u32 v, lo;
  456. RMON_UPDATE64(mac, rx_octets, RX_BYTES_LOW, RX_BYTES_HIGH);
  457. RMON_UPDATE64(mac, rx_frames, RX_FRAMES_LOW, RX_FRAMES_HIGH);
  458. RMON_UPDATE(mac, rx_mcast_frames, RX_MCAST_FRAMES);
  459. RMON_UPDATE(mac, rx_bcast_frames, RX_BCAST_FRAMES);
  460. RMON_UPDATE(mac, rx_fcs_errs, RX_CRC_ERR_FRAMES);
  461. RMON_UPDATE(mac, rx_pause, RX_PAUSE_FRAMES);
  462. RMON_UPDATE(mac, rx_jabber, RX_JABBER_FRAMES);
  463. RMON_UPDATE(mac, rx_short, RX_SHORT_FRAMES);
  464. RMON_UPDATE(mac, rx_symbol_errs, RX_SYM_CODE_ERR_FRAMES);
  465. RMON_UPDATE(mac, rx_too_long, RX_OVERSIZE_FRAMES);
  466. v = RMON_READ(mac, A_XGM_RX_MAX_PKT_SIZE_ERR_CNT);
  467. if (mac->adapter->params.rev == T3_REV_B2)
  468. v &= 0x7fffffff;
  469. mac->stats.rx_too_long += v;
  470. RMON_UPDATE(mac, rx_frames_64, RX_64B_FRAMES);
  471. RMON_UPDATE(mac, rx_frames_65_127, RX_65_127B_FRAMES);
  472. RMON_UPDATE(mac, rx_frames_128_255, RX_128_255B_FRAMES);
  473. RMON_UPDATE(mac, rx_frames_256_511, RX_256_511B_FRAMES);
  474. RMON_UPDATE(mac, rx_frames_512_1023, RX_512_1023B_FRAMES);
  475. RMON_UPDATE(mac, rx_frames_1024_1518, RX_1024_1518B_FRAMES);
  476. RMON_UPDATE(mac, rx_frames_1519_max, RX_1519_MAXB_FRAMES);
  477. RMON_UPDATE64(mac, tx_octets, TX_BYTE_LOW, TX_BYTE_HIGH);
  478. RMON_UPDATE64(mac, tx_frames, TX_FRAME_LOW, TX_FRAME_HIGH);
  479. RMON_UPDATE(mac, tx_mcast_frames, TX_MCAST);
  480. RMON_UPDATE(mac, tx_bcast_frames, TX_BCAST);
  481. RMON_UPDATE(mac, tx_pause, TX_PAUSE);
  482. /* This counts error frames in general (bad FCS, underrun, etc). */
  483. RMON_UPDATE(mac, tx_underrun, TX_ERR_FRAMES);
  484. RMON_UPDATE(mac, tx_frames_64, TX_64B_FRAMES);
  485. RMON_UPDATE(mac, tx_frames_65_127, TX_65_127B_FRAMES);
  486. RMON_UPDATE(mac, tx_frames_128_255, TX_128_255B_FRAMES);
  487. RMON_UPDATE(mac, tx_frames_256_511, TX_256_511B_FRAMES);
  488. RMON_UPDATE(mac, tx_frames_512_1023, TX_512_1023B_FRAMES);
  489. RMON_UPDATE(mac, tx_frames_1024_1518, TX_1024_1518B_FRAMES);
  490. RMON_UPDATE(mac, tx_frames_1519_max, TX_1519_MAXB_FRAMES);
  491. /* The next stat isn't clear-on-read. */
  492. t3_write_reg(mac->adapter, A_TP_MIB_INDEX, mac->offset ? 51 : 50);
  493. v = t3_read_reg(mac->adapter, A_TP_MIB_RDATA);
  494. lo = (u32) mac->stats.rx_cong_drops;
  495. mac->stats.rx_cong_drops += (u64) (v - lo);
  496. return &mac->stats;
  497. }