iwl-tx.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/etherdevice.h>
  30. #include <linux/sched.h>
  31. #include <net/mac80211.h>
  32. #include "iwl-eeprom.h"
  33. #include "iwl-dev.h"
  34. #include "iwl-core.h"
  35. #include "iwl-sta.h"
  36. #include "iwl-io.h"
  37. #include "iwl-helpers.h"
  38. static const u16 default_tid_to_tx_fifo[] = {
  39. IWL_TX_FIFO_AC1,
  40. IWL_TX_FIFO_AC0,
  41. IWL_TX_FIFO_AC0,
  42. IWL_TX_FIFO_AC1,
  43. IWL_TX_FIFO_AC2,
  44. IWL_TX_FIFO_AC2,
  45. IWL_TX_FIFO_AC3,
  46. IWL_TX_FIFO_AC3,
  47. IWL_TX_FIFO_NONE,
  48. IWL_TX_FIFO_NONE,
  49. IWL_TX_FIFO_NONE,
  50. IWL_TX_FIFO_NONE,
  51. IWL_TX_FIFO_NONE,
  52. IWL_TX_FIFO_NONE,
  53. IWL_TX_FIFO_NONE,
  54. IWL_TX_FIFO_NONE,
  55. IWL_TX_FIFO_AC3
  56. };
  57. static inline int iwl_alloc_dma_ptr(struct iwl_priv *priv,
  58. struct iwl_dma_ptr *ptr, size_t size)
  59. {
  60. ptr->addr = pci_alloc_consistent(priv->pci_dev, size, &ptr->dma);
  61. if (!ptr->addr)
  62. return -ENOMEM;
  63. ptr->size = size;
  64. return 0;
  65. }
  66. static inline void iwl_free_dma_ptr(struct iwl_priv *priv,
  67. struct iwl_dma_ptr *ptr)
  68. {
  69. if (unlikely(!ptr->addr))
  70. return;
  71. pci_free_consistent(priv->pci_dev, ptr->size, ptr->addr, ptr->dma);
  72. memset(ptr, 0, sizeof(*ptr));
  73. }
  74. /**
  75. * iwl_txq_update_write_ptr - Send new write index to hardware
  76. */
  77. int iwl_txq_update_write_ptr(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  78. {
  79. u32 reg = 0;
  80. int ret = 0;
  81. int txq_id = txq->q.id;
  82. if (txq->need_update == 0)
  83. return ret;
  84. /* if we're trying to save power */
  85. if (test_bit(STATUS_POWER_PMI, &priv->status)) {
  86. /* wake up nic if it's powered down ...
  87. * uCode will wake up, and interrupt us again, so next
  88. * time we'll skip this part. */
  89. reg = iwl_read32(priv, CSR_UCODE_DRV_GP1);
  90. if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
  91. IWL_DEBUG_INFO(priv, "Tx queue %d requesting wakeup, GP1 = 0x%x\n",
  92. txq_id, reg);
  93. iwl_set_bit(priv, CSR_GP_CNTRL,
  94. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  95. return ret;
  96. }
  97. iwl_write_direct32(priv, HBUS_TARG_WRPTR,
  98. txq->q.write_ptr | (txq_id << 8));
  99. /* else not in power-save mode, uCode will never sleep when we're
  100. * trying to tx (during RFKILL, we're not trying to tx). */
  101. } else
  102. iwl_write32(priv, HBUS_TARG_WRPTR,
  103. txq->q.write_ptr | (txq_id << 8));
  104. txq->need_update = 0;
  105. return ret;
  106. }
  107. EXPORT_SYMBOL(iwl_txq_update_write_ptr);
  108. /**
  109. * iwl_tx_queue_free - Deallocate DMA queue.
  110. * @txq: Transmit queue to deallocate.
  111. *
  112. * Empty queue by removing and destroying all BD's.
  113. * Free all buffers.
  114. * 0-fill, but do not free "txq" descriptor structure.
  115. */
  116. void iwl_tx_queue_free(struct iwl_priv *priv, int txq_id)
  117. {
  118. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  119. struct iwl_queue *q = &txq->q;
  120. struct pci_dev *dev = priv->pci_dev;
  121. int i;
  122. if (q->n_bd == 0)
  123. return;
  124. /* first, empty all BD's */
  125. for (; q->write_ptr != q->read_ptr;
  126. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd))
  127. priv->cfg->ops->lib->txq_free_tfd(priv, txq);
  128. /* De-alloc array of command/tx buffers */
  129. for (i = 0; i < TFD_TX_CMD_SLOTS; i++)
  130. kfree(txq->cmd[i]);
  131. /* De-alloc circular buffer of TFDs */
  132. if (txq->q.n_bd)
  133. pci_free_consistent(dev, priv->hw_params.tfd_size *
  134. txq->q.n_bd, txq->tfds, txq->q.dma_addr);
  135. /* De-alloc array of per-TFD driver data */
  136. kfree(txq->txb);
  137. txq->txb = NULL;
  138. /* deallocate arrays */
  139. kfree(txq->cmd);
  140. kfree(txq->meta);
  141. txq->cmd = NULL;
  142. txq->meta = NULL;
  143. /* 0-fill queue descriptor structure */
  144. memset(txq, 0, sizeof(*txq));
  145. }
  146. EXPORT_SYMBOL(iwl_tx_queue_free);
  147. /**
  148. * iwl_cmd_queue_free - Deallocate DMA queue.
  149. * @txq: Transmit queue to deallocate.
  150. *
  151. * Empty queue by removing and destroying all BD's.
  152. * Free all buffers.
  153. * 0-fill, but do not free "txq" descriptor structure.
  154. */
  155. void iwl_cmd_queue_free(struct iwl_priv *priv)
  156. {
  157. struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
  158. struct iwl_queue *q = &txq->q;
  159. struct pci_dev *dev = priv->pci_dev;
  160. int i;
  161. if (q->n_bd == 0)
  162. return;
  163. /* De-alloc array of command/tx buffers */
  164. for (i = 0; i <= TFD_CMD_SLOTS; i++)
  165. kfree(txq->cmd[i]);
  166. /* De-alloc circular buffer of TFDs */
  167. if (txq->q.n_bd)
  168. pci_free_consistent(dev, priv->hw_params.tfd_size *
  169. txq->q.n_bd, txq->tfds, txq->q.dma_addr);
  170. /* deallocate arrays */
  171. kfree(txq->cmd);
  172. kfree(txq->meta);
  173. txq->cmd = NULL;
  174. txq->meta = NULL;
  175. /* 0-fill queue descriptor structure */
  176. memset(txq, 0, sizeof(*txq));
  177. }
  178. EXPORT_SYMBOL(iwl_cmd_queue_free);
  179. /*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
  180. * DMA services
  181. *
  182. * Theory of operation
  183. *
  184. * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
  185. * of buffer descriptors, each of which points to one or more data buffers for
  186. * the device to read from or fill. Driver and device exchange status of each
  187. * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
  188. * entries in each circular buffer, to protect against confusing empty and full
  189. * queue states.
  190. *
  191. * The device reads or writes the data in the queues via the device's several
  192. * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
  193. *
  194. * For Tx queue, there are low mark and high mark limits. If, after queuing
  195. * the packet for Tx, free space become < low mark, Tx queue stopped. When
  196. * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
  197. * Tx queue resumed.
  198. *
  199. * See more detailed info in iwl-4965-hw.h.
  200. ***************************************************/
  201. int iwl_queue_space(const struct iwl_queue *q)
  202. {
  203. int s = q->read_ptr - q->write_ptr;
  204. if (q->read_ptr > q->write_ptr)
  205. s -= q->n_bd;
  206. if (s <= 0)
  207. s += q->n_window;
  208. /* keep some reserve to not confuse empty and full situations */
  209. s -= 2;
  210. if (s < 0)
  211. s = 0;
  212. return s;
  213. }
  214. EXPORT_SYMBOL(iwl_queue_space);
  215. /**
  216. * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
  217. */
  218. static int iwl_queue_init(struct iwl_priv *priv, struct iwl_queue *q,
  219. int count, int slots_num, u32 id)
  220. {
  221. q->n_bd = count;
  222. q->n_window = slots_num;
  223. q->id = id;
  224. /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
  225. * and iwl_queue_dec_wrap are broken. */
  226. BUG_ON(!is_power_of_2(count));
  227. /* slots_num must be power-of-two size, otherwise
  228. * get_cmd_index is broken. */
  229. BUG_ON(!is_power_of_2(slots_num));
  230. q->low_mark = q->n_window / 4;
  231. if (q->low_mark < 4)
  232. q->low_mark = 4;
  233. q->high_mark = q->n_window / 8;
  234. if (q->high_mark < 2)
  235. q->high_mark = 2;
  236. q->write_ptr = q->read_ptr = 0;
  237. return 0;
  238. }
  239. /**
  240. * iwl_tx_queue_alloc - Alloc driver data and TFD CB for one Tx/cmd queue
  241. */
  242. static int iwl_tx_queue_alloc(struct iwl_priv *priv,
  243. struct iwl_tx_queue *txq, u32 id)
  244. {
  245. struct pci_dev *dev = priv->pci_dev;
  246. size_t tfd_sz = priv->hw_params.tfd_size * TFD_QUEUE_SIZE_MAX;
  247. /* Driver private data, only for Tx (not command) queues,
  248. * not shared with device. */
  249. if (id != IWL_CMD_QUEUE_NUM) {
  250. txq->txb = kmalloc(sizeof(txq->txb[0]) *
  251. TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
  252. if (!txq->txb) {
  253. IWL_ERR(priv, "kmalloc for auxiliary BD "
  254. "structures failed\n");
  255. goto error;
  256. }
  257. } else {
  258. txq->txb = NULL;
  259. }
  260. /* Circular buffer of transmit frame descriptors (TFDs),
  261. * shared with device */
  262. txq->tfds = pci_alloc_consistent(dev, tfd_sz, &txq->q.dma_addr);
  263. if (!txq->tfds) {
  264. IWL_ERR(priv, "pci_alloc_consistent(%zd) failed\n", tfd_sz);
  265. goto error;
  266. }
  267. txq->q.id = id;
  268. return 0;
  269. error:
  270. kfree(txq->txb);
  271. txq->txb = NULL;
  272. return -ENOMEM;
  273. }
  274. /**
  275. * iwl_tx_queue_init - Allocate and initialize one tx/cmd queue
  276. */
  277. int iwl_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq,
  278. int slots_num, u32 txq_id)
  279. {
  280. int i, len;
  281. int ret;
  282. int actual_slots = slots_num;
  283. /*
  284. * Alloc buffer array for commands (Tx or other types of commands).
  285. * For the command queue (#4), allocate command space + one big
  286. * command for scan, since scan command is very huge; the system will
  287. * not have two scans at the same time, so only one is needed.
  288. * For normal Tx queues (all other queues), no super-size command
  289. * space is needed.
  290. */
  291. if (txq_id == IWL_CMD_QUEUE_NUM)
  292. actual_slots++;
  293. txq->meta = kzalloc(sizeof(struct iwl_cmd_meta) * actual_slots,
  294. GFP_KERNEL);
  295. txq->cmd = kzalloc(sizeof(struct iwl_device_cmd *) * actual_slots,
  296. GFP_KERNEL);
  297. if (!txq->meta || !txq->cmd)
  298. goto out_free_arrays;
  299. len = sizeof(struct iwl_device_cmd);
  300. for (i = 0; i < actual_slots; i++) {
  301. /* only happens for cmd queue */
  302. if (i == slots_num)
  303. len += IWL_MAX_SCAN_SIZE;
  304. txq->cmd[i] = kmalloc(len, GFP_KERNEL);
  305. if (!txq->cmd[i])
  306. goto err;
  307. }
  308. /* Alloc driver data array and TFD circular buffer */
  309. ret = iwl_tx_queue_alloc(priv, txq, txq_id);
  310. if (ret)
  311. goto err;
  312. txq->need_update = 0;
  313. /*
  314. * Aggregation TX queues will get their ID when aggregation begins;
  315. * they overwrite the setting done here. The command FIFO doesn't
  316. * need an swq_id so don't set one to catch errors, all others can
  317. * be set up to the identity mapping.
  318. */
  319. if (txq_id != IWL_CMD_QUEUE_NUM)
  320. txq->swq_id = txq_id;
  321. /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
  322. * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
  323. BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
  324. /* Initialize queue's high/low-water marks, and head/tail indexes */
  325. iwl_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);
  326. /* Tell device where to find queue */
  327. priv->cfg->ops->lib->txq_init(priv, txq);
  328. return 0;
  329. err:
  330. for (i = 0; i < actual_slots; i++)
  331. kfree(txq->cmd[i]);
  332. out_free_arrays:
  333. kfree(txq->meta);
  334. kfree(txq->cmd);
  335. return -ENOMEM;
  336. }
  337. EXPORT_SYMBOL(iwl_tx_queue_init);
  338. /**
  339. * iwl_hw_txq_ctx_free - Free TXQ Context
  340. *
  341. * Destroy all TX DMA queues and structures
  342. */
  343. void iwl_hw_txq_ctx_free(struct iwl_priv *priv)
  344. {
  345. int txq_id;
  346. /* Tx queues */
  347. if (priv->txq)
  348. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num;
  349. txq_id++)
  350. if (txq_id == IWL_CMD_QUEUE_NUM)
  351. iwl_cmd_queue_free(priv);
  352. else
  353. iwl_tx_queue_free(priv, txq_id);
  354. iwl_free_dma_ptr(priv, &priv->kw);
  355. iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
  356. /* free tx queue structure */
  357. iwl_free_txq_mem(priv);
  358. }
  359. EXPORT_SYMBOL(iwl_hw_txq_ctx_free);
  360. /**
  361. * iwl_txq_ctx_reset - Reset TX queue context
  362. * Destroys all DMA structures and initialize them again
  363. *
  364. * @param priv
  365. * @return error code
  366. */
  367. int iwl_txq_ctx_reset(struct iwl_priv *priv)
  368. {
  369. int ret = 0;
  370. int txq_id, slots_num;
  371. unsigned long flags;
  372. /* Free all tx/cmd queues and keep-warm buffer */
  373. iwl_hw_txq_ctx_free(priv);
  374. ret = iwl_alloc_dma_ptr(priv, &priv->scd_bc_tbls,
  375. priv->hw_params.scd_bc_tbls_size);
  376. if (ret) {
  377. IWL_ERR(priv, "Scheduler BC Table allocation failed\n");
  378. goto error_bc_tbls;
  379. }
  380. /* Alloc keep-warm buffer */
  381. ret = iwl_alloc_dma_ptr(priv, &priv->kw, IWL_KW_SIZE);
  382. if (ret) {
  383. IWL_ERR(priv, "Keep Warm allocation failed\n");
  384. goto error_kw;
  385. }
  386. /* allocate tx queue structure */
  387. ret = iwl_alloc_txq_mem(priv);
  388. if (ret)
  389. goto error;
  390. spin_lock_irqsave(&priv->lock, flags);
  391. /* Turn off all Tx DMA fifos */
  392. priv->cfg->ops->lib->txq_set_sched(priv, 0);
  393. /* Tell NIC where to find the "keep warm" buffer */
  394. iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG, priv->kw.dma >> 4);
  395. spin_unlock_irqrestore(&priv->lock, flags);
  396. /* Alloc and init all Tx queues, including the command queue (#4) */
  397. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  398. slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
  399. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  400. ret = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
  401. txq_id);
  402. if (ret) {
  403. IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
  404. goto error;
  405. }
  406. }
  407. return ret;
  408. error:
  409. iwl_hw_txq_ctx_free(priv);
  410. iwl_free_dma_ptr(priv, &priv->kw);
  411. error_kw:
  412. iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
  413. error_bc_tbls:
  414. return ret;
  415. }
  416. /**
  417. * iwl_txq_ctx_stop - Stop all Tx DMA channels, free Tx queue memory
  418. */
  419. void iwl_txq_ctx_stop(struct iwl_priv *priv)
  420. {
  421. int ch;
  422. unsigned long flags;
  423. /* Turn off all Tx DMA fifos */
  424. spin_lock_irqsave(&priv->lock, flags);
  425. priv->cfg->ops->lib->txq_set_sched(priv, 0);
  426. /* Stop each Tx DMA channel, and wait for it to be idle */
  427. for (ch = 0; ch < priv->hw_params.dma_chnl_num; ch++) {
  428. iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
  429. iwl_poll_direct_bit(priv, FH_TSSR_TX_STATUS_REG,
  430. FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
  431. 1000);
  432. }
  433. spin_unlock_irqrestore(&priv->lock, flags);
  434. /* Deallocate memory for all Tx queues */
  435. iwl_hw_txq_ctx_free(priv);
  436. }
  437. EXPORT_SYMBOL(iwl_txq_ctx_stop);
  438. /*
  439. * handle build REPLY_TX command notification.
  440. */
  441. static void iwl_tx_cmd_build_basic(struct iwl_priv *priv,
  442. struct iwl_tx_cmd *tx_cmd,
  443. struct ieee80211_tx_info *info,
  444. struct ieee80211_hdr *hdr,
  445. u8 std_id)
  446. {
  447. __le16 fc = hdr->frame_control;
  448. __le32 tx_flags = tx_cmd->tx_flags;
  449. tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  450. if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
  451. tx_flags |= TX_CMD_FLG_ACK_MSK;
  452. if (ieee80211_is_mgmt(fc))
  453. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  454. if (ieee80211_is_probe_resp(fc) &&
  455. !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
  456. tx_flags |= TX_CMD_FLG_TSF_MSK;
  457. } else {
  458. tx_flags &= (~TX_CMD_FLG_ACK_MSK);
  459. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  460. }
  461. if (ieee80211_is_back_req(fc))
  462. tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;
  463. tx_cmd->sta_id = std_id;
  464. if (ieee80211_has_morefrags(fc))
  465. tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
  466. if (ieee80211_is_data_qos(fc)) {
  467. u8 *qc = ieee80211_get_qos_ctl(hdr);
  468. tx_cmd->tid_tspec = qc[0] & 0xf;
  469. tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
  470. } else {
  471. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  472. }
  473. priv->cfg->ops->utils->rts_tx_cmd_flag(info, &tx_flags);
  474. if ((tx_flags & TX_CMD_FLG_RTS_MSK) || (tx_flags & TX_CMD_FLG_CTS_MSK))
  475. tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;
  476. tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
  477. if (ieee80211_is_mgmt(fc)) {
  478. if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
  479. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
  480. else
  481. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
  482. } else {
  483. tx_cmd->timeout.pm_frame_timeout = 0;
  484. }
  485. tx_cmd->driver_txop = 0;
  486. tx_cmd->tx_flags = tx_flags;
  487. tx_cmd->next_frame_len = 0;
  488. }
  489. #define RTS_HCCA_RETRY_LIMIT 3
  490. #define RTS_DFAULT_RETRY_LIMIT 60
  491. static void iwl_tx_cmd_build_rate(struct iwl_priv *priv,
  492. struct iwl_tx_cmd *tx_cmd,
  493. struct ieee80211_tx_info *info,
  494. __le16 fc, int is_hcca)
  495. {
  496. u32 rate_flags;
  497. int rate_idx;
  498. u8 rts_retry_limit;
  499. u8 data_retry_limit;
  500. u8 rate_plcp;
  501. /* Set retry limit on DATA packets and Probe Responses*/
  502. if (ieee80211_is_probe_resp(fc))
  503. data_retry_limit = 3;
  504. else
  505. data_retry_limit = IWL_DEFAULT_TX_RETRY;
  506. tx_cmd->data_retry_limit = data_retry_limit;
  507. /* Set retry limit on RTS packets */
  508. rts_retry_limit = (is_hcca) ? RTS_HCCA_RETRY_LIMIT :
  509. RTS_DFAULT_RETRY_LIMIT;
  510. if (data_retry_limit < rts_retry_limit)
  511. rts_retry_limit = data_retry_limit;
  512. tx_cmd->rts_retry_limit = rts_retry_limit;
  513. /* DATA packets will use the uCode station table for rate/antenna
  514. * selection */
  515. if (ieee80211_is_data(fc)) {
  516. tx_cmd->initial_rate_index = 0;
  517. tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
  518. return;
  519. }
  520. /**
  521. * If the current TX rate stored in mac80211 has the MCS bit set, it's
  522. * not really a TX rate. Thus, we use the lowest supported rate for
  523. * this band. Also use the lowest supported rate if the stored rate
  524. * index is invalid.
  525. */
  526. rate_idx = info->control.rates[0].idx;
  527. if (info->control.rates[0].flags & IEEE80211_TX_RC_MCS ||
  528. (rate_idx < 0) || (rate_idx > IWL_RATE_COUNT_LEGACY))
  529. rate_idx = rate_lowest_index(&priv->bands[info->band],
  530. info->control.sta);
  531. /* For 5 GHZ band, remap mac80211 rate indices into driver indices */
  532. if (info->band == IEEE80211_BAND_5GHZ)
  533. rate_idx += IWL_FIRST_OFDM_RATE;
  534. /* Get PLCP rate for tx_cmd->rate_n_flags */
  535. rate_plcp = iwl_rates[rate_idx].plcp;
  536. /* Zero out flags for this packet */
  537. rate_flags = 0;
  538. /* Set CCK flag as needed */
  539. if ((rate_idx >= IWL_FIRST_CCK_RATE) && (rate_idx <= IWL_LAST_CCK_RATE))
  540. rate_flags |= RATE_MCS_CCK_MSK;
  541. /* Set up RTS and CTS flags for certain packets */
  542. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  543. case cpu_to_le16(IEEE80211_STYPE_AUTH):
  544. case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
  545. case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
  546. case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
  547. if (tx_cmd->tx_flags & TX_CMD_FLG_RTS_MSK) {
  548. tx_cmd->tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  549. tx_cmd->tx_flags |= TX_CMD_FLG_CTS_MSK;
  550. }
  551. break;
  552. default:
  553. break;
  554. }
  555. /* Set up antennas */
  556. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant);
  557. rate_flags |= iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  558. /* Set the rate in the TX cmd */
  559. tx_cmd->rate_n_flags = iwl_hw_set_rate_n_flags(rate_plcp, rate_flags);
  560. }
  561. static void iwl_tx_cmd_build_hwcrypto(struct iwl_priv *priv,
  562. struct ieee80211_tx_info *info,
  563. struct iwl_tx_cmd *tx_cmd,
  564. struct sk_buff *skb_frag,
  565. int sta_id)
  566. {
  567. struct ieee80211_key_conf *keyconf = info->control.hw_key;
  568. switch (keyconf->alg) {
  569. case ALG_CCMP:
  570. tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
  571. memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
  572. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  573. tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
  574. IWL_DEBUG_TX(priv, "tx_cmd with AES hwcrypto\n");
  575. break;
  576. case ALG_TKIP:
  577. tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
  578. ieee80211_get_tkip_key(keyconf, skb_frag,
  579. IEEE80211_TKIP_P2_KEY, tx_cmd->key);
  580. IWL_DEBUG_TX(priv, "tx_cmd with tkip hwcrypto\n");
  581. break;
  582. case ALG_WEP:
  583. tx_cmd->sec_ctl |= (TX_CMD_SEC_WEP |
  584. (keyconf->keyidx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT);
  585. if (keyconf->keylen == WEP_KEY_LEN_128)
  586. tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;
  587. memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
  588. IWL_DEBUG_TX(priv, "Configuring packet for WEP encryption "
  589. "with key %d\n", keyconf->keyidx);
  590. break;
  591. default:
  592. IWL_ERR(priv, "Unknown encode alg %d\n", keyconf->alg);
  593. break;
  594. }
  595. }
  596. /*
  597. * start REPLY_TX command process
  598. */
  599. int iwl_tx_skb(struct iwl_priv *priv, struct sk_buff *skb)
  600. {
  601. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  602. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  603. struct ieee80211_sta *sta = info->control.sta;
  604. struct iwl_station_priv *sta_priv = NULL;
  605. struct iwl_tx_queue *txq;
  606. struct iwl_queue *q;
  607. struct iwl_device_cmd *out_cmd;
  608. struct iwl_cmd_meta *out_meta;
  609. struct iwl_tx_cmd *tx_cmd;
  610. int swq_id, txq_id;
  611. dma_addr_t phys_addr;
  612. dma_addr_t txcmd_phys;
  613. dma_addr_t scratch_phys;
  614. u16 len, len_org, firstlen, secondlen;
  615. u16 seq_number = 0;
  616. __le16 fc;
  617. u8 hdr_len;
  618. u8 sta_id;
  619. u8 wait_write_ptr = 0;
  620. u8 tid = 0;
  621. u8 *qc = NULL;
  622. unsigned long flags;
  623. int ret;
  624. spin_lock_irqsave(&priv->lock, flags);
  625. if (iwl_is_rfkill(priv)) {
  626. IWL_DEBUG_DROP(priv, "Dropping - RF KILL\n");
  627. goto drop_unlock;
  628. }
  629. fc = hdr->frame_control;
  630. #ifdef CONFIG_IWLWIFI_DEBUG
  631. if (ieee80211_is_auth(fc))
  632. IWL_DEBUG_TX(priv, "Sending AUTH frame\n");
  633. else if (ieee80211_is_assoc_req(fc))
  634. IWL_DEBUG_TX(priv, "Sending ASSOC frame\n");
  635. else if (ieee80211_is_reassoc_req(fc))
  636. IWL_DEBUG_TX(priv, "Sending REASSOC frame\n");
  637. #endif
  638. /* drop all non-injected data frame if we are not associated */
  639. if (ieee80211_is_data(fc) &&
  640. !(info->flags & IEEE80211_TX_CTL_INJECTED) &&
  641. (!iwl_is_associated(priv) ||
  642. ((priv->iw_mode == NL80211_IFTYPE_STATION) && !priv->assoc_id) ||
  643. !priv->assoc_station_added)) {
  644. IWL_DEBUG_DROP(priv, "Dropping - !iwl_is_associated\n");
  645. goto drop_unlock;
  646. }
  647. hdr_len = ieee80211_hdrlen(fc);
  648. /* Find (or create) index into station table for destination station */
  649. if (info->flags & IEEE80211_TX_CTL_INJECTED)
  650. sta_id = priv->hw_params.bcast_sta_id;
  651. else
  652. sta_id = iwl_get_sta_id(priv, hdr);
  653. if (sta_id == IWL_INVALID_STATION) {
  654. IWL_DEBUG_DROP(priv, "Dropping - INVALID STATION: %pM\n",
  655. hdr->addr1);
  656. goto drop_unlock;
  657. }
  658. IWL_DEBUG_TX(priv, "station Id %d\n", sta_id);
  659. if (sta)
  660. sta_priv = (void *)sta->drv_priv;
  661. if (sta_priv && sta_id != priv->hw_params.bcast_sta_id &&
  662. sta_priv->asleep) {
  663. WARN_ON(!(info->flags & IEEE80211_TX_CTL_PSPOLL_RESPONSE));
  664. /*
  665. * This sends an asynchronous command to the device,
  666. * but we can rely on it being processed before the
  667. * next frame is processed -- and the next frame to
  668. * this station is the one that will consume this
  669. * counter.
  670. * For now set the counter to just 1 since we do not
  671. * support uAPSD yet.
  672. */
  673. iwl_sta_modify_sleep_tx_count(priv, sta_id, 1);
  674. }
  675. txq_id = skb_get_queue_mapping(skb);
  676. if (ieee80211_is_data_qos(fc)) {
  677. qc = ieee80211_get_qos_ctl(hdr);
  678. tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
  679. if (unlikely(tid >= MAX_TID_COUNT))
  680. goto drop_unlock;
  681. seq_number = priv->stations[sta_id].tid[tid].seq_number;
  682. seq_number &= IEEE80211_SCTL_SEQ;
  683. hdr->seq_ctrl = hdr->seq_ctrl &
  684. cpu_to_le16(IEEE80211_SCTL_FRAG);
  685. hdr->seq_ctrl |= cpu_to_le16(seq_number);
  686. seq_number += 0x10;
  687. /* aggregation is on for this <sta,tid> */
  688. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  689. txq_id = priv->stations[sta_id].tid[tid].agg.txq_id;
  690. }
  691. txq = &priv->txq[txq_id];
  692. swq_id = txq->swq_id;
  693. q = &txq->q;
  694. if (unlikely(iwl_queue_space(q) < q->high_mark))
  695. goto drop_unlock;
  696. if (ieee80211_is_data_qos(fc))
  697. priv->stations[sta_id].tid[tid].tfds_in_queue++;
  698. /* Set up driver data for this TFD */
  699. memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl_tx_info));
  700. txq->txb[q->write_ptr].skb[0] = skb;
  701. /* Set up first empty entry in queue's array of Tx/cmd buffers */
  702. out_cmd = txq->cmd[q->write_ptr];
  703. out_meta = &txq->meta[q->write_ptr];
  704. tx_cmd = &out_cmd->cmd.tx;
  705. memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
  706. memset(tx_cmd, 0, sizeof(struct iwl_tx_cmd));
  707. /*
  708. * Set up the Tx-command (not MAC!) header.
  709. * Store the chosen Tx queue and TFD index within the sequence field;
  710. * after Tx, uCode's Tx response will return this value so driver can
  711. * locate the frame within the tx queue and do post-tx processing.
  712. */
  713. out_cmd->hdr.cmd = REPLY_TX;
  714. out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
  715. INDEX_TO_SEQ(q->write_ptr)));
  716. /* Copy MAC header from skb into command buffer */
  717. memcpy(tx_cmd->hdr, hdr, hdr_len);
  718. /* Total # bytes to be transmitted */
  719. len = (u16)skb->len;
  720. tx_cmd->len = cpu_to_le16(len);
  721. if (info->control.hw_key)
  722. iwl_tx_cmd_build_hwcrypto(priv, info, tx_cmd, skb, sta_id);
  723. /* TODO need this for burst mode later on */
  724. iwl_tx_cmd_build_basic(priv, tx_cmd, info, hdr, sta_id);
  725. iwl_dbg_log_tx_data_frame(priv, len, hdr);
  726. /* set is_hcca to 0; it probably will never be implemented */
  727. iwl_tx_cmd_build_rate(priv, tx_cmd, info, fc, 0);
  728. iwl_update_stats(priv, true, fc, len);
  729. /*
  730. * Use the first empty entry in this queue's command buffer array
  731. * to contain the Tx command and MAC header concatenated together
  732. * (payload data will be in another buffer).
  733. * Size of this varies, due to varying MAC header length.
  734. * If end is not dword aligned, we'll have 2 extra bytes at the end
  735. * of the MAC header (device reads on dword boundaries).
  736. * We'll tell device about this padding later.
  737. */
  738. len = sizeof(struct iwl_tx_cmd) +
  739. sizeof(struct iwl_cmd_header) + hdr_len;
  740. len_org = len;
  741. firstlen = len = (len + 3) & ~3;
  742. if (len_org != len)
  743. len_org = 1;
  744. else
  745. len_org = 0;
  746. /* Tell NIC about any 2-byte padding after MAC header */
  747. if (len_org)
  748. tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
  749. /* Physical address of this Tx command's header (not MAC header!),
  750. * within command buffer array. */
  751. txcmd_phys = pci_map_single(priv->pci_dev,
  752. &out_cmd->hdr, len,
  753. PCI_DMA_BIDIRECTIONAL);
  754. pci_unmap_addr_set(out_meta, mapping, txcmd_phys);
  755. pci_unmap_len_set(out_meta, len, len);
  756. /* Add buffer containing Tx command and MAC(!) header to TFD's
  757. * first entry */
  758. priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
  759. txcmd_phys, len, 1, 0);
  760. if (!ieee80211_has_morefrags(hdr->frame_control)) {
  761. txq->need_update = 1;
  762. if (qc)
  763. priv->stations[sta_id].tid[tid].seq_number = seq_number;
  764. } else {
  765. wait_write_ptr = 1;
  766. txq->need_update = 0;
  767. }
  768. /* Set up TFD's 2nd entry to point directly to remainder of skb,
  769. * if any (802.11 null frames have no payload). */
  770. secondlen = len = skb->len - hdr_len;
  771. if (len) {
  772. phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len,
  773. len, PCI_DMA_TODEVICE);
  774. priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
  775. phys_addr, len,
  776. 0, 0);
  777. }
  778. scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
  779. offsetof(struct iwl_tx_cmd, scratch);
  780. len = sizeof(struct iwl_tx_cmd) +
  781. sizeof(struct iwl_cmd_header) + hdr_len;
  782. /* take back ownership of DMA buffer to enable update */
  783. pci_dma_sync_single_for_cpu(priv->pci_dev, txcmd_phys,
  784. len, PCI_DMA_BIDIRECTIONAL);
  785. tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
  786. tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
  787. IWL_DEBUG_TX(priv, "sequence nr = 0X%x \n",
  788. le16_to_cpu(out_cmd->hdr.sequence));
  789. IWL_DEBUG_TX(priv, "tx_flags = 0X%x \n", le32_to_cpu(tx_cmd->tx_flags));
  790. iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
  791. iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
  792. /* Set up entry for this TFD in Tx byte-count array */
  793. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  794. priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq,
  795. le16_to_cpu(tx_cmd->len));
  796. pci_dma_sync_single_for_device(priv->pci_dev, txcmd_phys,
  797. len, PCI_DMA_BIDIRECTIONAL);
  798. trace_iwlwifi_dev_tx(priv,
  799. &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
  800. sizeof(struct iwl_tfd),
  801. &out_cmd->hdr, firstlen,
  802. skb->data + hdr_len, secondlen);
  803. /* Tell device the write index *just past* this latest filled TFD */
  804. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  805. ret = iwl_txq_update_write_ptr(priv, txq);
  806. spin_unlock_irqrestore(&priv->lock, flags);
  807. /*
  808. * At this point the frame is "transmitted" successfully
  809. * and we will get a TX status notification eventually,
  810. * regardless of the value of ret. "ret" only indicates
  811. * whether or not we should update the write pointer.
  812. */
  813. /* avoid atomic ops if it isn't an associated client */
  814. if (sta_priv && sta_priv->client)
  815. atomic_inc(&sta_priv->pending_frames);
  816. if (ret)
  817. return ret;
  818. if ((iwl_queue_space(q) < q->high_mark) && priv->mac80211_registered) {
  819. if (wait_write_ptr) {
  820. spin_lock_irqsave(&priv->lock, flags);
  821. txq->need_update = 1;
  822. iwl_txq_update_write_ptr(priv, txq);
  823. spin_unlock_irqrestore(&priv->lock, flags);
  824. } else {
  825. iwl_stop_queue(priv, txq->swq_id);
  826. }
  827. }
  828. return 0;
  829. drop_unlock:
  830. spin_unlock_irqrestore(&priv->lock, flags);
  831. return -1;
  832. }
  833. EXPORT_SYMBOL(iwl_tx_skb);
  834. /*************** HOST COMMAND QUEUE FUNCTIONS *****/
  835. /**
  836. * iwl_enqueue_hcmd - enqueue a uCode command
  837. * @priv: device private data point
  838. * @cmd: a point to the ucode command structure
  839. *
  840. * The function returns < 0 values to indicate the operation is
  841. * failed. On success, it turns the index (> 0) of command in the
  842. * command queue.
  843. */
  844. int iwl_enqueue_hcmd(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
  845. {
  846. struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
  847. struct iwl_queue *q = &txq->q;
  848. struct iwl_device_cmd *out_cmd;
  849. struct iwl_cmd_meta *out_meta;
  850. dma_addr_t phys_addr;
  851. unsigned long flags;
  852. int len, ret;
  853. u32 idx;
  854. u16 fix_size;
  855. cmd->len = priv->cfg->ops->utils->get_hcmd_size(cmd->id, cmd->len);
  856. fix_size = (u16)(cmd->len + sizeof(out_cmd->hdr));
  857. /* If any of the command structures end up being larger than
  858. * the TFD_MAX_PAYLOAD_SIZE, and it sent as a 'small' command then
  859. * we will need to increase the size of the TFD entries */
  860. BUG_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) &&
  861. !(cmd->flags & CMD_SIZE_HUGE));
  862. if (iwl_is_rfkill(priv) || iwl_is_ctkill(priv)) {
  863. IWL_WARN(priv, "Not sending command - %s KILL\n",
  864. iwl_is_rfkill(priv) ? "RF" : "CT");
  865. return -EIO;
  866. }
  867. if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
  868. IWL_ERR(priv, "No space in command queue\n");
  869. if (iwl_within_ct_kill_margin(priv))
  870. iwl_tt_enter_ct_kill(priv);
  871. else {
  872. IWL_ERR(priv, "Restarting adapter due to queue full\n");
  873. queue_work(priv->workqueue, &priv->restart);
  874. }
  875. return -ENOSPC;
  876. }
  877. spin_lock_irqsave(&priv->hcmd_lock, flags);
  878. idx = get_cmd_index(q, q->write_ptr, cmd->flags & CMD_SIZE_HUGE);
  879. out_cmd = txq->cmd[idx];
  880. out_meta = &txq->meta[idx];
  881. memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
  882. out_meta->flags = cmd->flags;
  883. if (cmd->flags & CMD_WANT_SKB)
  884. out_meta->source = cmd;
  885. if (cmd->flags & CMD_ASYNC)
  886. out_meta->callback = cmd->callback;
  887. out_cmd->hdr.cmd = cmd->id;
  888. memcpy(&out_cmd->cmd.payload, cmd->data, cmd->len);
  889. /* At this point, the out_cmd now has all of the incoming cmd
  890. * information */
  891. out_cmd->hdr.flags = 0;
  892. out_cmd->hdr.sequence = cpu_to_le16(QUEUE_TO_SEQ(IWL_CMD_QUEUE_NUM) |
  893. INDEX_TO_SEQ(q->write_ptr));
  894. if (cmd->flags & CMD_SIZE_HUGE)
  895. out_cmd->hdr.sequence |= SEQ_HUGE_FRAME;
  896. len = sizeof(struct iwl_device_cmd);
  897. len += (idx == TFD_CMD_SLOTS) ? IWL_MAX_SCAN_SIZE : 0;
  898. #ifdef CONFIG_IWLWIFI_DEBUG
  899. switch (out_cmd->hdr.cmd) {
  900. case REPLY_TX_LINK_QUALITY_CMD:
  901. case SENSITIVITY_CMD:
  902. IWL_DEBUG_HC_DUMP(priv, "Sending command %s (#%x), seq: 0x%04X, "
  903. "%d bytes at %d[%d]:%d\n",
  904. get_cmd_string(out_cmd->hdr.cmd),
  905. out_cmd->hdr.cmd,
  906. le16_to_cpu(out_cmd->hdr.sequence), fix_size,
  907. q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
  908. break;
  909. default:
  910. IWL_DEBUG_HC(priv, "Sending command %s (#%x), seq: 0x%04X, "
  911. "%d bytes at %d[%d]:%d\n",
  912. get_cmd_string(out_cmd->hdr.cmd),
  913. out_cmd->hdr.cmd,
  914. le16_to_cpu(out_cmd->hdr.sequence), fix_size,
  915. q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
  916. }
  917. #endif
  918. txq->need_update = 1;
  919. if (priv->cfg->ops->lib->txq_update_byte_cnt_tbl)
  920. /* Set up entry in queue's byte count circular buffer */
  921. priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq, 0);
  922. phys_addr = pci_map_single(priv->pci_dev, &out_cmd->hdr,
  923. fix_size, PCI_DMA_BIDIRECTIONAL);
  924. pci_unmap_addr_set(out_meta, mapping, phys_addr);
  925. pci_unmap_len_set(out_meta, len, fix_size);
  926. trace_iwlwifi_dev_hcmd(priv, &out_cmd->hdr, fix_size, cmd->flags);
  927. priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
  928. phys_addr, fix_size, 1,
  929. U32_PAD(cmd->len));
  930. /* Increment and update queue's write index */
  931. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  932. ret = iwl_txq_update_write_ptr(priv, txq);
  933. spin_unlock_irqrestore(&priv->hcmd_lock, flags);
  934. return ret ? ret : idx;
  935. }
  936. static void iwl_tx_status(struct iwl_priv *priv, struct sk_buff *skb)
  937. {
  938. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
  939. struct ieee80211_sta *sta;
  940. struct iwl_station_priv *sta_priv;
  941. sta = ieee80211_find_sta(priv->vif, hdr->addr1);
  942. if (sta) {
  943. sta_priv = (void *)sta->drv_priv;
  944. /* avoid atomic ops if this isn't a client */
  945. if (sta_priv->client &&
  946. atomic_dec_return(&sta_priv->pending_frames) == 0)
  947. ieee80211_sta_block_awake(priv->hw, sta, false);
  948. }
  949. ieee80211_tx_status_irqsafe(priv->hw, skb);
  950. }
  951. int iwl_tx_queue_reclaim(struct iwl_priv *priv, int txq_id, int index)
  952. {
  953. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  954. struct iwl_queue *q = &txq->q;
  955. struct iwl_tx_info *tx_info;
  956. int nfreed = 0;
  957. if ((index >= q->n_bd) || (iwl_queue_used(q, index) == 0)) {
  958. IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
  959. "is out of range [0-%d] %d %d.\n", txq_id,
  960. index, q->n_bd, q->write_ptr, q->read_ptr);
  961. return 0;
  962. }
  963. for (index = iwl_queue_inc_wrap(index, q->n_bd);
  964. q->read_ptr != index;
  965. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  966. tx_info = &txq->txb[txq->q.read_ptr];
  967. iwl_tx_status(priv, tx_info->skb[0]);
  968. tx_info->skb[0] = NULL;
  969. if (priv->cfg->ops->lib->txq_inval_byte_cnt_tbl)
  970. priv->cfg->ops->lib->txq_inval_byte_cnt_tbl(priv, txq);
  971. priv->cfg->ops->lib->txq_free_tfd(priv, txq);
  972. nfreed++;
  973. }
  974. return nfreed;
  975. }
  976. EXPORT_SYMBOL(iwl_tx_queue_reclaim);
  977. /**
  978. * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
  979. *
  980. * When FW advances 'R' index, all entries between old and new 'R' index
  981. * need to be reclaimed. As result, some free space forms. If there is
  982. * enough free space (> low mark), wake the stack that feeds us.
  983. */
  984. static void iwl_hcmd_queue_reclaim(struct iwl_priv *priv, int txq_id,
  985. int idx, int cmd_idx)
  986. {
  987. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  988. struct iwl_queue *q = &txq->q;
  989. int nfreed = 0;
  990. if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
  991. IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
  992. "is out of range [0-%d] %d %d.\n", txq_id,
  993. idx, q->n_bd, q->write_ptr, q->read_ptr);
  994. return;
  995. }
  996. for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
  997. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  998. if (nfreed++ > 0) {
  999. IWL_ERR(priv, "HCMD skipped: index (%d) %d %d\n", idx,
  1000. q->write_ptr, q->read_ptr);
  1001. queue_work(priv->workqueue, &priv->restart);
  1002. }
  1003. }
  1004. }
  1005. /**
  1006. * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
  1007. * @rxb: Rx buffer to reclaim
  1008. *
  1009. * If an Rx buffer has an async callback associated with it the callback
  1010. * will be executed. The attached skb (if present) will only be freed
  1011. * if the callback returns 1
  1012. */
  1013. void iwl_tx_cmd_complete(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
  1014. {
  1015. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1016. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  1017. int txq_id = SEQ_TO_QUEUE(sequence);
  1018. int index = SEQ_TO_INDEX(sequence);
  1019. int cmd_index;
  1020. bool huge = !!(pkt->hdr.sequence & SEQ_HUGE_FRAME);
  1021. struct iwl_device_cmd *cmd;
  1022. struct iwl_cmd_meta *meta;
  1023. /* If a Tx command is being handled and it isn't in the actual
  1024. * command queue then there a command routing bug has been introduced
  1025. * in the queue management code. */
  1026. if (WARN(txq_id != IWL_CMD_QUEUE_NUM,
  1027. "wrong command queue %d, sequence 0x%X readp=%d writep=%d\n",
  1028. txq_id, sequence,
  1029. priv->txq[IWL_CMD_QUEUE_NUM].q.read_ptr,
  1030. priv->txq[IWL_CMD_QUEUE_NUM].q.write_ptr)) {
  1031. iwl_print_hex_error(priv, pkt, 32);
  1032. return;
  1033. }
  1034. cmd_index = get_cmd_index(&priv->txq[IWL_CMD_QUEUE_NUM].q, index, huge);
  1035. cmd = priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_index];
  1036. meta = &priv->txq[IWL_CMD_QUEUE_NUM].meta[cmd_index];
  1037. pci_unmap_single(priv->pci_dev,
  1038. pci_unmap_addr(meta, mapping),
  1039. pci_unmap_len(meta, len),
  1040. PCI_DMA_BIDIRECTIONAL);
  1041. /* Input error checking is done when commands are added to queue. */
  1042. if (meta->flags & CMD_WANT_SKB) {
  1043. meta->source->reply_page = (unsigned long)rxb_addr(rxb);
  1044. rxb->page = NULL;
  1045. } else if (meta->callback)
  1046. meta->callback(priv, cmd, pkt);
  1047. iwl_hcmd_queue_reclaim(priv, txq_id, index, cmd_index);
  1048. if (!(meta->flags & CMD_ASYNC)) {
  1049. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  1050. wake_up_interruptible(&priv->wait_command_queue);
  1051. }
  1052. }
  1053. EXPORT_SYMBOL(iwl_tx_cmd_complete);
  1054. /*
  1055. * Find first available (lowest unused) Tx Queue, mark it "active".
  1056. * Called only when finding queue for aggregation.
  1057. * Should never return anything < 7, because they should already
  1058. * be in use as EDCA AC (0-3), Command (4), HCCA (5, 6).
  1059. */
  1060. static int iwl_txq_ctx_activate_free(struct iwl_priv *priv)
  1061. {
  1062. int txq_id;
  1063. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
  1064. if (!test_and_set_bit(txq_id, &priv->txq_ctx_active_msk))
  1065. return txq_id;
  1066. return -1;
  1067. }
  1068. int iwl_tx_agg_start(struct iwl_priv *priv, const u8 *ra, u16 tid, u16 *ssn)
  1069. {
  1070. int sta_id;
  1071. int tx_fifo;
  1072. int txq_id;
  1073. int ret;
  1074. unsigned long flags;
  1075. struct iwl_tid_data *tid_data;
  1076. if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
  1077. tx_fifo = default_tid_to_tx_fifo[tid];
  1078. else
  1079. return -EINVAL;
  1080. IWL_WARN(priv, "%s on ra = %pM tid = %d\n",
  1081. __func__, ra, tid);
  1082. sta_id = iwl_find_station(priv, ra);
  1083. if (sta_id == IWL_INVALID_STATION) {
  1084. IWL_ERR(priv, "Start AGG on invalid station\n");
  1085. return -ENXIO;
  1086. }
  1087. if (unlikely(tid >= MAX_TID_COUNT))
  1088. return -EINVAL;
  1089. if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_OFF) {
  1090. IWL_ERR(priv, "Start AGG when state is not IWL_AGG_OFF !\n");
  1091. return -ENXIO;
  1092. }
  1093. txq_id = iwl_txq_ctx_activate_free(priv);
  1094. if (txq_id == -1) {
  1095. IWL_ERR(priv, "No free aggregation queue available\n");
  1096. return -ENXIO;
  1097. }
  1098. spin_lock_irqsave(&priv->sta_lock, flags);
  1099. tid_data = &priv->stations[sta_id].tid[tid];
  1100. *ssn = SEQ_TO_SN(tid_data->seq_number);
  1101. tid_data->agg.txq_id = txq_id;
  1102. priv->txq[txq_id].swq_id = iwl_virtual_agg_queue_num(tx_fifo, txq_id);
  1103. spin_unlock_irqrestore(&priv->sta_lock, flags);
  1104. ret = priv->cfg->ops->lib->txq_agg_enable(priv, txq_id, tx_fifo,
  1105. sta_id, tid, *ssn);
  1106. if (ret)
  1107. return ret;
  1108. if (tid_data->tfds_in_queue == 0) {
  1109. IWL_DEBUG_HT(priv, "HW queue is empty\n");
  1110. tid_data->agg.state = IWL_AGG_ON;
  1111. ieee80211_start_tx_ba_cb_irqsafe(priv->vif, ra, tid);
  1112. } else {
  1113. IWL_DEBUG_HT(priv, "HW queue is NOT empty: %d packets in HW queue\n",
  1114. tid_data->tfds_in_queue);
  1115. tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
  1116. }
  1117. return ret;
  1118. }
  1119. EXPORT_SYMBOL(iwl_tx_agg_start);
  1120. int iwl_tx_agg_stop(struct iwl_priv *priv , const u8 *ra, u16 tid)
  1121. {
  1122. int tx_fifo_id, txq_id, sta_id, ssn = -1;
  1123. struct iwl_tid_data *tid_data;
  1124. int ret, write_ptr, read_ptr;
  1125. unsigned long flags;
  1126. if (!ra) {
  1127. IWL_ERR(priv, "ra = NULL\n");
  1128. return -EINVAL;
  1129. }
  1130. if (unlikely(tid >= MAX_TID_COUNT))
  1131. return -EINVAL;
  1132. if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
  1133. tx_fifo_id = default_tid_to_tx_fifo[tid];
  1134. else
  1135. return -EINVAL;
  1136. sta_id = iwl_find_station(priv, ra);
  1137. if (sta_id == IWL_INVALID_STATION) {
  1138. IWL_ERR(priv, "Invalid station for AGG tid %d\n", tid);
  1139. return -ENXIO;
  1140. }
  1141. if (priv->stations[sta_id].tid[tid].agg.state ==
  1142. IWL_EMPTYING_HW_QUEUE_ADDBA) {
  1143. IWL_DEBUG_HT(priv, "AGG stop before setup done\n");
  1144. ieee80211_stop_tx_ba_cb_irqsafe(priv->vif, ra, tid);
  1145. priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF;
  1146. return 0;
  1147. }
  1148. if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_ON)
  1149. IWL_WARN(priv, "Stopping AGG while state not ON or starting\n");
  1150. tid_data = &priv->stations[sta_id].tid[tid];
  1151. ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
  1152. txq_id = tid_data->agg.txq_id;
  1153. write_ptr = priv->txq[txq_id].q.write_ptr;
  1154. read_ptr = priv->txq[txq_id].q.read_ptr;
  1155. /* The queue is not empty */
  1156. if (write_ptr != read_ptr) {
  1157. IWL_DEBUG_HT(priv, "Stopping a non empty AGG HW QUEUE\n");
  1158. priv->stations[sta_id].tid[tid].agg.state =
  1159. IWL_EMPTYING_HW_QUEUE_DELBA;
  1160. return 0;
  1161. }
  1162. IWL_DEBUG_HT(priv, "HW queue is empty\n");
  1163. priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF;
  1164. spin_lock_irqsave(&priv->lock, flags);
  1165. ret = priv->cfg->ops->lib->txq_agg_disable(priv, txq_id, ssn,
  1166. tx_fifo_id);
  1167. spin_unlock_irqrestore(&priv->lock, flags);
  1168. if (ret)
  1169. return ret;
  1170. ieee80211_stop_tx_ba_cb_irqsafe(priv->vif, ra, tid);
  1171. return 0;
  1172. }
  1173. EXPORT_SYMBOL(iwl_tx_agg_stop);
  1174. int iwl_txq_check_empty(struct iwl_priv *priv, int sta_id, u8 tid, int txq_id)
  1175. {
  1176. struct iwl_queue *q = &priv->txq[txq_id].q;
  1177. u8 *addr = priv->stations[sta_id].sta.sta.addr;
  1178. struct iwl_tid_data *tid_data = &priv->stations[sta_id].tid[tid];
  1179. switch (priv->stations[sta_id].tid[tid].agg.state) {
  1180. case IWL_EMPTYING_HW_QUEUE_DELBA:
  1181. /* We are reclaiming the last packet of the */
  1182. /* aggregated HW queue */
  1183. if ((txq_id == tid_data->agg.txq_id) &&
  1184. (q->read_ptr == q->write_ptr)) {
  1185. u16 ssn = SEQ_TO_SN(tid_data->seq_number);
  1186. int tx_fifo = default_tid_to_tx_fifo[tid];
  1187. IWL_DEBUG_HT(priv, "HW queue empty: continue DELBA flow\n");
  1188. priv->cfg->ops->lib->txq_agg_disable(priv, txq_id,
  1189. ssn, tx_fifo);
  1190. tid_data->agg.state = IWL_AGG_OFF;
  1191. ieee80211_stop_tx_ba_cb_irqsafe(priv->vif, addr, tid);
  1192. }
  1193. break;
  1194. case IWL_EMPTYING_HW_QUEUE_ADDBA:
  1195. /* We are reclaiming the last packet of the queue */
  1196. if (tid_data->tfds_in_queue == 0) {
  1197. IWL_DEBUG_HT(priv, "HW queue empty: continue ADDBA flow\n");
  1198. tid_data->agg.state = IWL_AGG_ON;
  1199. ieee80211_start_tx_ba_cb_irqsafe(priv->vif, addr, tid);
  1200. }
  1201. break;
  1202. }
  1203. return 0;
  1204. }
  1205. EXPORT_SYMBOL(iwl_txq_check_empty);
  1206. /**
  1207. * iwl_tx_status_reply_compressed_ba - Update tx status from block-ack
  1208. *
  1209. * Go through block-ack's bitmap of ACK'd frames, update driver's record of
  1210. * ACK vs. not. This gets sent to mac80211, then to rate scaling algo.
  1211. */
  1212. static int iwl_tx_status_reply_compressed_ba(struct iwl_priv *priv,
  1213. struct iwl_ht_agg *agg,
  1214. struct iwl_compressed_ba_resp *ba_resp)
  1215. {
  1216. int i, sh, ack;
  1217. u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
  1218. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  1219. u64 bitmap;
  1220. int successes = 0;
  1221. struct ieee80211_tx_info *info;
  1222. if (unlikely(!agg->wait_for_ba)) {
  1223. IWL_ERR(priv, "Received BA when not expected\n");
  1224. return -EINVAL;
  1225. }
  1226. /* Mark that the expected block-ack response arrived */
  1227. agg->wait_for_ba = 0;
  1228. IWL_DEBUG_TX_REPLY(priv, "BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
  1229. /* Calculate shift to align block-ack bits with our Tx window bits */
  1230. sh = agg->start_idx - SEQ_TO_INDEX(seq_ctl >> 4);
  1231. if (sh < 0) /* tbw something is wrong with indices */
  1232. sh += 0x100;
  1233. /* don't use 64-bit values for now */
  1234. bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;
  1235. if (agg->frame_count > (64 - sh)) {
  1236. IWL_DEBUG_TX_REPLY(priv, "more frames than bitmap size");
  1237. return -1;
  1238. }
  1239. /* check for success or failure according to the
  1240. * transmitted bitmap and block-ack bitmap */
  1241. bitmap &= agg->bitmap;
  1242. /* For each frame attempted in aggregation,
  1243. * update driver's record of tx frame's status. */
  1244. for (i = 0; i < agg->frame_count ; i++) {
  1245. ack = bitmap & (1ULL << i);
  1246. successes += !!ack;
  1247. IWL_DEBUG_TX_REPLY(priv, "%s ON i=%d idx=%d raw=%d\n",
  1248. ack ? "ACK" : "NACK", i, (agg->start_idx + i) & 0xff,
  1249. agg->start_idx + i);
  1250. }
  1251. info = IEEE80211_SKB_CB(priv->txq[scd_flow].txb[agg->start_idx].skb[0]);
  1252. memset(&info->status, 0, sizeof(info->status));
  1253. info->flags |= IEEE80211_TX_STAT_ACK;
  1254. info->flags |= IEEE80211_TX_STAT_AMPDU;
  1255. info->status.ampdu_ack_map = successes;
  1256. info->status.ampdu_ack_len = agg->frame_count;
  1257. iwl_hwrate_to_tx_control(priv, agg->rate_n_flags, info);
  1258. IWL_DEBUG_TX_REPLY(priv, "Bitmap %llx\n", (unsigned long long)bitmap);
  1259. return 0;
  1260. }
  1261. /**
  1262. * iwl_rx_reply_compressed_ba - Handler for REPLY_COMPRESSED_BA
  1263. *
  1264. * Handles block-acknowledge notification from device, which reports success
  1265. * of frames sent via aggregation.
  1266. */
  1267. void iwl_rx_reply_compressed_ba(struct iwl_priv *priv,
  1268. struct iwl_rx_mem_buffer *rxb)
  1269. {
  1270. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1271. struct iwl_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
  1272. struct iwl_tx_queue *txq = NULL;
  1273. struct iwl_ht_agg *agg;
  1274. int index;
  1275. int sta_id;
  1276. int tid;
  1277. /* "flow" corresponds to Tx queue */
  1278. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  1279. /* "ssn" is start of block-ack Tx window, corresponds to index
  1280. * (in Tx queue's circular buffer) of first TFD/frame in window */
  1281. u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);
  1282. if (scd_flow >= priv->hw_params.max_txq_num) {
  1283. IWL_ERR(priv,
  1284. "BUG_ON scd_flow is bigger than number of queues\n");
  1285. return;
  1286. }
  1287. txq = &priv->txq[scd_flow];
  1288. sta_id = ba_resp->sta_id;
  1289. tid = ba_resp->tid;
  1290. agg = &priv->stations[sta_id].tid[tid].agg;
  1291. /* Find index just before block-ack window */
  1292. index = iwl_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);
  1293. /* TODO: Need to get this copy more safely - now good for debug */
  1294. IWL_DEBUG_TX_REPLY(priv, "REPLY_COMPRESSED_BA [%d] Received from %pM, "
  1295. "sta_id = %d\n",
  1296. agg->wait_for_ba,
  1297. (u8 *) &ba_resp->sta_addr_lo32,
  1298. ba_resp->sta_id);
  1299. IWL_DEBUG_TX_REPLY(priv, "TID = %d, SeqCtl = %d, bitmap = 0x%llx, scd_flow = "
  1300. "%d, scd_ssn = %d\n",
  1301. ba_resp->tid,
  1302. ba_resp->seq_ctl,
  1303. (unsigned long long)le64_to_cpu(ba_resp->bitmap),
  1304. ba_resp->scd_flow,
  1305. ba_resp->scd_ssn);
  1306. IWL_DEBUG_TX_REPLY(priv, "DAT start_idx = %d, bitmap = 0x%llx \n",
  1307. agg->start_idx,
  1308. (unsigned long long)agg->bitmap);
  1309. /* Update driver's record of ACK vs. not for each frame in window */
  1310. iwl_tx_status_reply_compressed_ba(priv, agg, ba_resp);
  1311. /* Release all TFDs before the SSN, i.e. all TFDs in front of
  1312. * block-ack window (we assume that they've been successfully
  1313. * transmitted ... if not, it's too late anyway). */
  1314. if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
  1315. /* calculate mac80211 ampdu sw queue to wake */
  1316. int freed = iwl_tx_queue_reclaim(priv, scd_flow, index);
  1317. priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  1318. if ((iwl_queue_space(&txq->q) > txq->q.low_mark) &&
  1319. priv->mac80211_registered &&
  1320. (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA))
  1321. iwl_wake_queue(priv, txq->swq_id);
  1322. iwl_txq_check_empty(priv, sta_id, tid, scd_flow);
  1323. }
  1324. }
  1325. EXPORT_SYMBOL(iwl_rx_reply_compressed_ba);
  1326. #ifdef CONFIG_IWLWIFI_DEBUG
  1327. #define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
  1328. const char *iwl_get_tx_fail_reason(u32 status)
  1329. {
  1330. switch (status & TX_STATUS_MSK) {
  1331. case TX_STATUS_SUCCESS:
  1332. return "SUCCESS";
  1333. TX_STATUS_ENTRY(SHORT_LIMIT);
  1334. TX_STATUS_ENTRY(LONG_LIMIT);
  1335. TX_STATUS_ENTRY(FIFO_UNDERRUN);
  1336. TX_STATUS_ENTRY(MGMNT_ABORT);
  1337. TX_STATUS_ENTRY(NEXT_FRAG);
  1338. TX_STATUS_ENTRY(LIFE_EXPIRE);
  1339. TX_STATUS_ENTRY(DEST_PS);
  1340. TX_STATUS_ENTRY(ABORTED);
  1341. TX_STATUS_ENTRY(BT_RETRY);
  1342. TX_STATUS_ENTRY(STA_INVALID);
  1343. TX_STATUS_ENTRY(FRAG_DROPPED);
  1344. TX_STATUS_ENTRY(TID_DISABLE);
  1345. TX_STATUS_ENTRY(FRAME_FLUSHED);
  1346. TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
  1347. TX_STATUS_ENTRY(TX_LOCKED);
  1348. TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
  1349. }
  1350. return "UNKNOWN";
  1351. }
  1352. EXPORT_SYMBOL(iwl_get_tx_fail_reason);
  1353. #endif /* CONFIG_IWLWIFI_DEBUG */