sky2.c 127 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/netdevice.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/ethtool.h>
  31. #include <linux/pci.h>
  32. #include <linux/ip.h>
  33. #include <net/ip.h>
  34. #include <linux/tcp.h>
  35. #include <linux/in.h>
  36. #include <linux/delay.h>
  37. #include <linux/workqueue.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/debugfs.h>
  41. #include <linux/mii.h>
  42. #include <asm/irq.h>
  43. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  44. #define SKY2_VLAN_TAG_USED 1
  45. #endif
  46. #include "sky2.h"
  47. #define DRV_NAME "sky2"
  48. #define DRV_VERSION "1.26"
  49. #define PFX DRV_NAME " "
  50. /*
  51. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  52. * that are organized into three (receive, transmit, status) different rings
  53. * similar to Tigon3.
  54. */
  55. #define RX_LE_SIZE 1024
  56. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  57. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  58. #define RX_DEF_PENDING RX_MAX_PENDING
  59. /* This is the worst case number of transmit list elements for a single skb:
  60. VLAN:GSO + CKSUM + Data + skb_frags * DMA */
  61. #define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
  62. #define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
  63. #define TX_MAX_PENDING 4096
  64. #define TX_DEF_PENDING 127
  65. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  66. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  67. #define TX_WATCHDOG (5 * HZ)
  68. #define NAPI_WEIGHT 64
  69. #define PHY_RETRIES 1000
  70. #define SKY2_EEPROM_MAGIC 0x9955aabb
  71. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  72. static const u32 default_msg =
  73. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  74. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  75. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  76. static int debug = -1; /* defaults above */
  77. module_param(debug, int, 0);
  78. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  79. static int copybreak __read_mostly = 128;
  80. module_param(copybreak, int, 0);
  81. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  82. static int disable_msi = 0;
  83. module_param(disable_msi, int, 0);
  84. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  85. static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
  86. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  87. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  88. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  92. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  123. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  124. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  125. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  126. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
  127. { 0 }
  128. };
  129. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  130. /* Avoid conditionals by using array */
  131. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  132. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  133. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  134. static void sky2_set_multicast(struct net_device *dev);
  135. /* Access to PHY via serial interconnect */
  136. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  137. {
  138. int i;
  139. gma_write16(hw, port, GM_SMI_DATA, val);
  140. gma_write16(hw, port, GM_SMI_CTRL,
  141. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  142. for (i = 0; i < PHY_RETRIES; i++) {
  143. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  144. if (ctrl == 0xffff)
  145. goto io_error;
  146. if (!(ctrl & GM_SMI_CT_BUSY))
  147. return 0;
  148. udelay(10);
  149. }
  150. dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
  151. return -ETIMEDOUT;
  152. io_error:
  153. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  154. return -EIO;
  155. }
  156. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  157. {
  158. int i;
  159. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  160. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  161. for (i = 0; i < PHY_RETRIES; i++) {
  162. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  163. if (ctrl == 0xffff)
  164. goto io_error;
  165. if (ctrl & GM_SMI_CT_RD_VAL) {
  166. *val = gma_read16(hw, port, GM_SMI_DATA);
  167. return 0;
  168. }
  169. udelay(10);
  170. }
  171. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  172. return -ETIMEDOUT;
  173. io_error:
  174. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  175. return -EIO;
  176. }
  177. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  178. {
  179. u16 v;
  180. __gm_phy_read(hw, port, reg, &v);
  181. return v;
  182. }
  183. static void sky2_power_on(struct sky2_hw *hw)
  184. {
  185. /* switch power to VCC (WA for VAUX problem) */
  186. sky2_write8(hw, B0_POWER_CTRL,
  187. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  188. /* disable Core Clock Division, */
  189. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  190. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  191. /* enable bits are inverted */
  192. sky2_write8(hw, B2_Y2_CLK_GATE,
  193. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  194. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  195. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  196. else
  197. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  198. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  199. u32 reg;
  200. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  201. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  202. /* set all bits to 0 except bits 15..12 and 8 */
  203. reg &= P_ASPM_CONTROL_MSK;
  204. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  205. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  206. /* set all bits to 0 except bits 28 & 27 */
  207. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  208. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  209. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  210. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  211. reg = sky2_read32(hw, B2_GP_IO);
  212. reg |= GLB_GPIO_STAT_RACE_DIS;
  213. sky2_write32(hw, B2_GP_IO, reg);
  214. sky2_read32(hw, B2_GP_IO);
  215. }
  216. /* Turn on "driver loaded" LED */
  217. sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
  218. }
  219. static void sky2_power_aux(struct sky2_hw *hw)
  220. {
  221. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  222. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  223. else
  224. /* enable bits are inverted */
  225. sky2_write8(hw, B2_Y2_CLK_GATE,
  226. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  227. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  228. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  229. /* switch power to VAUX if supported and PME from D3cold */
  230. if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  231. pci_pme_capable(hw->pdev, PCI_D3cold))
  232. sky2_write8(hw, B0_POWER_CTRL,
  233. (PC_VAUX_ENA | PC_VCC_ENA |
  234. PC_VAUX_ON | PC_VCC_OFF));
  235. /* turn off "driver loaded LED" */
  236. sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
  237. }
  238. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  239. {
  240. u16 reg;
  241. /* disable all GMAC IRQ's */
  242. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  243. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  244. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  245. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  246. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  247. reg = gma_read16(hw, port, GM_RX_CTRL);
  248. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  249. gma_write16(hw, port, GM_RX_CTRL, reg);
  250. }
  251. /* flow control to advertise bits */
  252. static const u16 copper_fc_adv[] = {
  253. [FC_NONE] = 0,
  254. [FC_TX] = PHY_M_AN_ASP,
  255. [FC_RX] = PHY_M_AN_PC,
  256. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  257. };
  258. /* flow control to advertise bits when using 1000BaseX */
  259. static const u16 fiber_fc_adv[] = {
  260. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  261. [FC_TX] = PHY_M_P_ASYM_MD_X,
  262. [FC_RX] = PHY_M_P_SYM_MD_X,
  263. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  264. };
  265. /* flow control to GMA disable bits */
  266. static const u16 gm_fc_disable[] = {
  267. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  268. [FC_TX] = GM_GPCR_FC_RX_DIS,
  269. [FC_RX] = GM_GPCR_FC_TX_DIS,
  270. [FC_BOTH] = 0,
  271. };
  272. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  273. {
  274. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  275. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  276. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  277. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  278. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  279. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  280. PHY_M_EC_MAC_S_MSK);
  281. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  282. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  283. if (hw->chip_id == CHIP_ID_YUKON_EC)
  284. /* set downshift counter to 3x and enable downshift */
  285. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  286. else
  287. /* set master & slave downshift counter to 1x */
  288. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  289. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  290. }
  291. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  292. if (sky2_is_copper(hw)) {
  293. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  294. /* enable automatic crossover */
  295. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  296. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  297. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  298. u16 spec;
  299. /* Enable Class A driver for FE+ A0 */
  300. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  301. spec |= PHY_M_FESC_SEL_CL_A;
  302. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  303. }
  304. } else {
  305. /* disable energy detect */
  306. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  307. /* enable automatic crossover */
  308. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  309. /* downshift on PHY 88E1112 and 88E1149 is changed */
  310. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  311. (hw->flags & SKY2_HW_NEWER_PHY)) {
  312. /* set downshift counter to 3x and enable downshift */
  313. ctrl &= ~PHY_M_PC_DSC_MSK;
  314. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  315. }
  316. }
  317. } else {
  318. /* workaround for deviation #4.88 (CRC errors) */
  319. /* disable Automatic Crossover */
  320. ctrl &= ~PHY_M_PC_MDIX_MSK;
  321. }
  322. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  323. /* special setup for PHY 88E1112 Fiber */
  324. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  325. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  326. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  327. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  328. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  329. ctrl &= ~PHY_M_MAC_MD_MSK;
  330. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  331. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  332. if (hw->pmd_type == 'P') {
  333. /* select page 1 to access Fiber registers */
  334. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  335. /* for SFP-module set SIGDET polarity to low */
  336. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  337. ctrl |= PHY_M_FIB_SIGD_POL;
  338. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  339. }
  340. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  341. }
  342. ctrl = PHY_CT_RESET;
  343. ct1000 = 0;
  344. adv = PHY_AN_CSMA;
  345. reg = 0;
  346. if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
  347. if (sky2_is_copper(hw)) {
  348. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  349. ct1000 |= PHY_M_1000C_AFD;
  350. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  351. ct1000 |= PHY_M_1000C_AHD;
  352. if (sky2->advertising & ADVERTISED_100baseT_Full)
  353. adv |= PHY_M_AN_100_FD;
  354. if (sky2->advertising & ADVERTISED_100baseT_Half)
  355. adv |= PHY_M_AN_100_HD;
  356. if (sky2->advertising & ADVERTISED_10baseT_Full)
  357. adv |= PHY_M_AN_10_FD;
  358. if (sky2->advertising & ADVERTISED_10baseT_Half)
  359. adv |= PHY_M_AN_10_HD;
  360. } else { /* special defines for FIBER (88E1040S only) */
  361. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  362. adv |= PHY_M_AN_1000X_AFD;
  363. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  364. adv |= PHY_M_AN_1000X_AHD;
  365. }
  366. /* Restart Auto-negotiation */
  367. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  368. } else {
  369. /* forced speed/duplex settings */
  370. ct1000 = PHY_M_1000C_MSE;
  371. /* Disable auto update for duplex flow control and duplex */
  372. reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
  373. switch (sky2->speed) {
  374. case SPEED_1000:
  375. ctrl |= PHY_CT_SP1000;
  376. reg |= GM_GPCR_SPEED_1000;
  377. break;
  378. case SPEED_100:
  379. ctrl |= PHY_CT_SP100;
  380. reg |= GM_GPCR_SPEED_100;
  381. break;
  382. }
  383. if (sky2->duplex == DUPLEX_FULL) {
  384. reg |= GM_GPCR_DUP_FULL;
  385. ctrl |= PHY_CT_DUP_MD;
  386. } else if (sky2->speed < SPEED_1000)
  387. sky2->flow_mode = FC_NONE;
  388. }
  389. if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
  390. if (sky2_is_copper(hw))
  391. adv |= copper_fc_adv[sky2->flow_mode];
  392. else
  393. adv |= fiber_fc_adv[sky2->flow_mode];
  394. } else {
  395. reg |= GM_GPCR_AU_FCT_DIS;
  396. reg |= gm_fc_disable[sky2->flow_mode];
  397. /* Forward pause packets to GMAC? */
  398. if (sky2->flow_mode & FC_RX)
  399. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  400. else
  401. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  402. }
  403. gma_write16(hw, port, GM_GP_CTRL, reg);
  404. if (hw->flags & SKY2_HW_GIGABIT)
  405. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  406. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  407. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  408. /* Setup Phy LED's */
  409. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  410. ledover = 0;
  411. switch (hw->chip_id) {
  412. case CHIP_ID_YUKON_FE:
  413. /* on 88E3082 these bits are at 11..9 (shifted left) */
  414. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  415. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  416. /* delete ACT LED control bits */
  417. ctrl &= ~PHY_M_FELP_LED1_MSK;
  418. /* change ACT LED control to blink mode */
  419. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  420. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  421. break;
  422. case CHIP_ID_YUKON_FE_P:
  423. /* Enable Link Partner Next Page */
  424. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  425. ctrl |= PHY_M_PC_ENA_LIP_NP;
  426. /* disable Energy Detect and enable scrambler */
  427. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  428. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  429. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  430. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  431. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  432. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  433. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  434. break;
  435. case CHIP_ID_YUKON_XL:
  436. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  437. /* select page 3 to access LED control register */
  438. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  439. /* set LED Function Control register */
  440. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  441. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  442. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  443. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  444. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  445. /* set Polarity Control register */
  446. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  447. (PHY_M_POLC_LS1_P_MIX(4) |
  448. PHY_M_POLC_IS0_P_MIX(4) |
  449. PHY_M_POLC_LOS_CTRL(2) |
  450. PHY_M_POLC_INIT_CTRL(2) |
  451. PHY_M_POLC_STA1_CTRL(2) |
  452. PHY_M_POLC_STA0_CTRL(2)));
  453. /* restore page register */
  454. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  455. break;
  456. case CHIP_ID_YUKON_EC_U:
  457. case CHIP_ID_YUKON_EX:
  458. case CHIP_ID_YUKON_SUPR:
  459. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  460. /* select page 3 to access LED control register */
  461. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  462. /* set LED Function Control register */
  463. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  464. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  465. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  466. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  467. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  468. /* set Blink Rate in LED Timer Control Register */
  469. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  470. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  471. /* restore page register */
  472. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  473. break;
  474. default:
  475. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  476. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  477. /* turn off the Rx LED (LED_RX) */
  478. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  479. }
  480. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  481. /* apply fixes in PHY AFE */
  482. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  483. /* increase differential signal amplitude in 10BASE-T */
  484. gm_phy_write(hw, port, 0x18, 0xaa99);
  485. gm_phy_write(hw, port, 0x17, 0x2011);
  486. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  487. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  488. gm_phy_write(hw, port, 0x18, 0xa204);
  489. gm_phy_write(hw, port, 0x17, 0x2002);
  490. }
  491. /* set page register to 0 */
  492. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  493. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  494. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  495. /* apply workaround for integrated resistors calibration */
  496. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  497. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  498. } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
  499. /* apply fixes in PHY AFE */
  500. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
  501. /* apply RDAC termination workaround */
  502. gm_phy_write(hw, port, 24, 0x2800);
  503. gm_phy_write(hw, port, 23, 0x2001);
  504. /* set page register back to 0 */
  505. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  506. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  507. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  508. /* no effect on Yukon-XL */
  509. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  510. if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
  511. sky2->speed == SPEED_100) {
  512. /* turn on 100 Mbps LED (LED_LINK100) */
  513. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  514. }
  515. if (ledover)
  516. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  517. }
  518. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  519. if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  520. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  521. else
  522. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  523. }
  524. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  525. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  526. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  527. {
  528. u32 reg1;
  529. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  530. reg1 &= ~phy_power[port];
  531. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  532. reg1 |= coma_mode[port];
  533. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  534. sky2_pci_read32(hw, PCI_DEV_REG1);
  535. if (hw->chip_id == CHIP_ID_YUKON_FE)
  536. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
  537. else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
  538. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  539. }
  540. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  541. {
  542. u32 reg1;
  543. u16 ctrl;
  544. /* release GPHY Control reset */
  545. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  546. /* release GMAC reset */
  547. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  548. if (hw->flags & SKY2_HW_NEWER_PHY) {
  549. /* select page 2 to access MAC control register */
  550. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  551. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  552. /* allow GMII Power Down */
  553. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  554. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  555. /* set page register back to 0 */
  556. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  557. }
  558. /* setup General Purpose Control Register */
  559. gma_write16(hw, port, GM_GP_CTRL,
  560. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
  561. GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
  562. GM_GPCR_AU_SPD_DIS);
  563. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  564. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  565. /* select page 2 to access MAC control register */
  566. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  567. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  568. /* enable Power Down */
  569. ctrl |= PHY_M_PC_POW_D_ENA;
  570. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  571. /* set page register back to 0 */
  572. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  573. }
  574. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  575. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  576. }
  577. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  578. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  579. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  580. }
  581. /* Force a renegotiation */
  582. static void sky2_phy_reinit(struct sky2_port *sky2)
  583. {
  584. spin_lock_bh(&sky2->phy_lock);
  585. sky2_phy_init(sky2->hw, sky2->port);
  586. spin_unlock_bh(&sky2->phy_lock);
  587. }
  588. /* Put device in state to listen for Wake On Lan */
  589. static void sky2_wol_init(struct sky2_port *sky2)
  590. {
  591. struct sky2_hw *hw = sky2->hw;
  592. unsigned port = sky2->port;
  593. enum flow_control save_mode;
  594. u16 ctrl;
  595. u32 reg1;
  596. /* Bring hardware out of reset */
  597. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  598. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  599. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  600. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  601. /* Force to 10/100
  602. * sky2_reset will re-enable on resume
  603. */
  604. save_mode = sky2->flow_mode;
  605. ctrl = sky2->advertising;
  606. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  607. sky2->flow_mode = FC_NONE;
  608. spin_lock_bh(&sky2->phy_lock);
  609. sky2_phy_power_up(hw, port);
  610. sky2_phy_init(hw, port);
  611. spin_unlock_bh(&sky2->phy_lock);
  612. sky2->flow_mode = save_mode;
  613. sky2->advertising = ctrl;
  614. /* Set GMAC to no flow control and auto update for speed/duplex */
  615. gma_write16(hw, port, GM_GP_CTRL,
  616. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  617. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  618. /* Set WOL address */
  619. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  620. sky2->netdev->dev_addr, ETH_ALEN);
  621. /* Turn on appropriate WOL control bits */
  622. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  623. ctrl = 0;
  624. if (sky2->wol & WAKE_PHY)
  625. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  626. else
  627. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  628. if (sky2->wol & WAKE_MAGIC)
  629. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  630. else
  631. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
  632. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  633. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  634. /* Turn on legacy PCI-Express PME mode */
  635. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  636. reg1 |= PCI_Y2_PME_LEGACY;
  637. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  638. /* block receiver */
  639. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  640. }
  641. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  642. {
  643. struct net_device *dev = hw->dev[port];
  644. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  645. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  646. hw->chip_id >= CHIP_ID_YUKON_FE_P) {
  647. /* Yukon-Extreme B0 and further Extreme devices */
  648. /* enable Store & Forward mode for TX */
  649. if (dev->mtu <= ETH_DATA_LEN)
  650. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  651. TX_JUMBO_DIS | TX_STFW_ENA);
  652. else
  653. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  654. TX_JUMBO_ENA| TX_STFW_ENA);
  655. } else {
  656. if (dev->mtu <= ETH_DATA_LEN)
  657. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  658. else {
  659. /* set Tx GMAC FIFO Almost Empty Threshold */
  660. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  661. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  662. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  663. /* Can't do offload because of lack of store/forward */
  664. dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
  665. }
  666. }
  667. }
  668. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  669. {
  670. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  671. u16 reg;
  672. u32 rx_reg;
  673. int i;
  674. const u8 *addr = hw->dev[port]->dev_addr;
  675. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  676. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  677. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  678. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  679. /* WA DEV_472 -- looks like crossed wires on port 2 */
  680. /* clear GMAC 1 Control reset */
  681. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  682. do {
  683. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  684. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  685. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  686. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  687. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  688. }
  689. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  690. /* Enable Transmit FIFO Underrun */
  691. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  692. spin_lock_bh(&sky2->phy_lock);
  693. sky2_phy_power_up(hw, port);
  694. sky2_phy_init(hw, port);
  695. spin_unlock_bh(&sky2->phy_lock);
  696. /* MIB clear */
  697. reg = gma_read16(hw, port, GM_PHY_ADDR);
  698. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  699. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  700. gma_read16(hw, port, i);
  701. gma_write16(hw, port, GM_PHY_ADDR, reg);
  702. /* transmit control */
  703. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  704. /* receive control reg: unicast + multicast + no FCS */
  705. gma_write16(hw, port, GM_RX_CTRL,
  706. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  707. /* transmit flow control */
  708. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  709. /* transmit parameter */
  710. gma_write16(hw, port, GM_TX_PARAM,
  711. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  712. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  713. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  714. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  715. /* serial mode register */
  716. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  717. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  718. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  719. reg |= GM_SMOD_JUMBO_ENA;
  720. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  721. /* virtual address for data */
  722. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  723. /* physical address: used for pause frames */
  724. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  725. /* ignore counter overflows */
  726. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  727. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  728. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  729. /* Configure Rx MAC FIFO */
  730. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  731. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  732. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  733. hw->chip_id == CHIP_ID_YUKON_FE_P)
  734. rx_reg |= GMF_RX_OVER_ON;
  735. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  736. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  737. /* Hardware errata - clear flush mask */
  738. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  739. } else {
  740. /* Flush Rx MAC FIFO on any flow control or error */
  741. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  742. }
  743. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  744. reg = RX_GMF_FL_THR_DEF + 1;
  745. /* Another magic mystery workaround from sk98lin */
  746. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  747. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  748. reg = 0x178;
  749. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  750. /* Configure Tx MAC FIFO */
  751. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  752. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  753. /* On chips without ram buffer, pause is controled by MAC level */
  754. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  755. /* Pause threshold is scaled by 8 in bytes */
  756. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  757. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  758. reg = 1568 / 8;
  759. else
  760. reg = 1024 / 8;
  761. sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
  762. sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
  763. sky2_set_tx_stfwd(hw, port);
  764. }
  765. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  766. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  767. /* disable dynamic watermark */
  768. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  769. reg &= ~TX_DYN_WM_ENA;
  770. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  771. }
  772. }
  773. /* Assign Ram Buffer allocation to queue */
  774. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  775. {
  776. u32 end;
  777. /* convert from K bytes to qwords used for hw register */
  778. start *= 1024/8;
  779. space *= 1024/8;
  780. end = start + space - 1;
  781. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  782. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  783. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  784. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  785. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  786. if (q == Q_R1 || q == Q_R2) {
  787. u32 tp = space - space/4;
  788. /* On receive queue's set the thresholds
  789. * give receiver priority when > 3/4 full
  790. * send pause when down to 2K
  791. */
  792. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  793. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  794. tp = space - 2048/8;
  795. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  796. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  797. } else {
  798. /* Enable store & forward on Tx queue's because
  799. * Tx FIFO is only 1K on Yukon
  800. */
  801. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  802. }
  803. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  804. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  805. }
  806. /* Setup Bus Memory Interface */
  807. static void sky2_qset(struct sky2_hw *hw, u16 q)
  808. {
  809. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  810. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  811. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  812. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  813. }
  814. /* Setup prefetch unit registers. This is the interface between
  815. * hardware and driver list elements
  816. */
  817. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  818. dma_addr_t addr, u32 last)
  819. {
  820. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  821. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  822. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
  823. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
  824. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  825. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  826. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  827. }
  828. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
  829. {
  830. struct sky2_tx_le *le = sky2->tx_le + *slot;
  831. struct tx_ring_info *re = sky2->tx_ring + *slot;
  832. *slot = RING_NEXT(*slot, sky2->tx_ring_size);
  833. re->flags = 0;
  834. re->skb = NULL;
  835. le->ctrl = 0;
  836. return le;
  837. }
  838. static void tx_init(struct sky2_port *sky2)
  839. {
  840. struct sky2_tx_le *le;
  841. sky2->tx_prod = sky2->tx_cons = 0;
  842. sky2->tx_tcpsum = 0;
  843. sky2->tx_last_mss = 0;
  844. le = get_tx_le(sky2, &sky2->tx_prod);
  845. le->addr = 0;
  846. le->opcode = OP_ADDR64 | HW_OWNER;
  847. sky2->tx_last_upper = 0;
  848. }
  849. /* Update chip's next pointer */
  850. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  851. {
  852. /* Make sure write' to descriptors are complete before we tell hardware */
  853. wmb();
  854. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  855. /* Synchronize I/O on since next processor may write to tail */
  856. mmiowb();
  857. }
  858. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  859. {
  860. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  861. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  862. le->ctrl = 0;
  863. return le;
  864. }
  865. /* Build description to hardware for one receive segment */
  866. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  867. dma_addr_t map, unsigned len)
  868. {
  869. struct sky2_rx_le *le;
  870. if (sizeof(dma_addr_t) > sizeof(u32)) {
  871. le = sky2_next_rx(sky2);
  872. le->addr = cpu_to_le32(upper_32_bits(map));
  873. le->opcode = OP_ADDR64 | HW_OWNER;
  874. }
  875. le = sky2_next_rx(sky2);
  876. le->addr = cpu_to_le32(lower_32_bits(map));
  877. le->length = cpu_to_le16(len);
  878. le->opcode = op | HW_OWNER;
  879. }
  880. /* Build description to hardware for one possibly fragmented skb */
  881. static void sky2_rx_submit(struct sky2_port *sky2,
  882. const struct rx_ring_info *re)
  883. {
  884. int i;
  885. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  886. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  887. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  888. }
  889. static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  890. unsigned size)
  891. {
  892. struct sk_buff *skb = re->skb;
  893. int i;
  894. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  895. if (unlikely(pci_dma_mapping_error(pdev, re->data_addr)))
  896. return -EIO;
  897. pci_unmap_len_set(re, data_size, size);
  898. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  899. re->frag_addr[i] = pci_map_page(pdev,
  900. skb_shinfo(skb)->frags[i].page,
  901. skb_shinfo(skb)->frags[i].page_offset,
  902. skb_shinfo(skb)->frags[i].size,
  903. PCI_DMA_FROMDEVICE);
  904. return 0;
  905. }
  906. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  907. {
  908. struct sk_buff *skb = re->skb;
  909. int i;
  910. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  911. PCI_DMA_FROMDEVICE);
  912. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  913. pci_unmap_page(pdev, re->frag_addr[i],
  914. skb_shinfo(skb)->frags[i].size,
  915. PCI_DMA_FROMDEVICE);
  916. }
  917. /* Tell chip where to start receive checksum.
  918. * Actually has two checksums, but set both same to avoid possible byte
  919. * order problems.
  920. */
  921. static void rx_set_checksum(struct sky2_port *sky2)
  922. {
  923. struct sky2_rx_le *le = sky2_next_rx(sky2);
  924. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  925. le->ctrl = 0;
  926. le->opcode = OP_TCPSTART | HW_OWNER;
  927. sky2_write32(sky2->hw,
  928. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  929. (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
  930. ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  931. }
  932. /*
  933. * The RX Stop command will not work for Yukon-2 if the BMU does not
  934. * reach the end of packet and since we can't make sure that we have
  935. * incoming data, we must reset the BMU while it is not doing a DMA
  936. * transfer. Since it is possible that the RX path is still active,
  937. * the RX RAM buffer will be stopped first, so any possible incoming
  938. * data will not trigger a DMA. After the RAM buffer is stopped, the
  939. * BMU is polled until any DMA in progress is ended and only then it
  940. * will be reset.
  941. */
  942. static void sky2_rx_stop(struct sky2_port *sky2)
  943. {
  944. struct sky2_hw *hw = sky2->hw;
  945. unsigned rxq = rxqaddr[sky2->port];
  946. int i;
  947. /* disable the RAM Buffer receive queue */
  948. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  949. for (i = 0; i < 0xffff; i++)
  950. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  951. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  952. goto stopped;
  953. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  954. sky2->netdev->name);
  955. stopped:
  956. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  957. /* reset the Rx prefetch unit */
  958. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  959. mmiowb();
  960. }
  961. /* Clean out receive buffer area, assumes receiver hardware stopped */
  962. static void sky2_rx_clean(struct sky2_port *sky2)
  963. {
  964. unsigned i;
  965. memset(sky2->rx_le, 0, RX_LE_BYTES);
  966. for (i = 0; i < sky2->rx_pending; i++) {
  967. struct rx_ring_info *re = sky2->rx_ring + i;
  968. if (re->skb) {
  969. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  970. kfree_skb(re->skb);
  971. re->skb = NULL;
  972. }
  973. }
  974. }
  975. /* Basic MII support */
  976. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  977. {
  978. struct mii_ioctl_data *data = if_mii(ifr);
  979. struct sky2_port *sky2 = netdev_priv(dev);
  980. struct sky2_hw *hw = sky2->hw;
  981. int err = -EOPNOTSUPP;
  982. if (!netif_running(dev))
  983. return -ENODEV; /* Phy still in reset */
  984. switch (cmd) {
  985. case SIOCGMIIPHY:
  986. data->phy_id = PHY_ADDR_MARV;
  987. /* fallthru */
  988. case SIOCGMIIREG: {
  989. u16 val = 0;
  990. spin_lock_bh(&sky2->phy_lock);
  991. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  992. spin_unlock_bh(&sky2->phy_lock);
  993. data->val_out = val;
  994. break;
  995. }
  996. case SIOCSMIIREG:
  997. spin_lock_bh(&sky2->phy_lock);
  998. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  999. data->val_in);
  1000. spin_unlock_bh(&sky2->phy_lock);
  1001. break;
  1002. }
  1003. return err;
  1004. }
  1005. #ifdef SKY2_VLAN_TAG_USED
  1006. static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
  1007. {
  1008. if (onoff) {
  1009. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1010. RX_VLAN_STRIP_ON);
  1011. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1012. TX_VLAN_TAG_ON);
  1013. } else {
  1014. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1015. RX_VLAN_STRIP_OFF);
  1016. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1017. TX_VLAN_TAG_OFF);
  1018. }
  1019. }
  1020. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  1021. {
  1022. struct sky2_port *sky2 = netdev_priv(dev);
  1023. struct sky2_hw *hw = sky2->hw;
  1024. u16 port = sky2->port;
  1025. netif_tx_lock_bh(dev);
  1026. napi_disable(&hw->napi);
  1027. sky2->vlgrp = grp;
  1028. sky2_set_vlan_mode(hw, port, grp != NULL);
  1029. sky2_read32(hw, B0_Y2_SP_LISR);
  1030. napi_enable(&hw->napi);
  1031. netif_tx_unlock_bh(dev);
  1032. }
  1033. #endif
  1034. /* Amount of required worst case padding in rx buffer */
  1035. static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
  1036. {
  1037. return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
  1038. }
  1039. /*
  1040. * Allocate an skb for receiving. If the MTU is large enough
  1041. * make the skb non-linear with a fragment list of pages.
  1042. */
  1043. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  1044. {
  1045. struct sk_buff *skb;
  1046. int i;
  1047. skb = netdev_alloc_skb(sky2->netdev,
  1048. sky2->rx_data_size + sky2_rx_pad(sky2->hw));
  1049. if (!skb)
  1050. goto nomem;
  1051. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1052. unsigned char *start;
  1053. /*
  1054. * Workaround for a bug in FIFO that cause hang
  1055. * if the FIFO if the receive buffer is not 64 byte aligned.
  1056. * The buffer returned from netdev_alloc_skb is
  1057. * aligned except if slab debugging is enabled.
  1058. */
  1059. start = PTR_ALIGN(skb->data, 8);
  1060. skb_reserve(skb, start - skb->data);
  1061. } else
  1062. skb_reserve(skb, NET_IP_ALIGN);
  1063. for (i = 0; i < sky2->rx_nfrags; i++) {
  1064. struct page *page = alloc_page(GFP_ATOMIC);
  1065. if (!page)
  1066. goto free_partial;
  1067. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1068. }
  1069. return skb;
  1070. free_partial:
  1071. kfree_skb(skb);
  1072. nomem:
  1073. return NULL;
  1074. }
  1075. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1076. {
  1077. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1078. }
  1079. /*
  1080. * Allocate and setup receiver buffer pool.
  1081. * Normal case this ends up creating one list element for skb
  1082. * in the receive ring. Worst case if using large MTU and each
  1083. * allocation falls on a different 64 bit region, that results
  1084. * in 6 list elements per ring entry.
  1085. * One element is used for checksum enable/disable, and one
  1086. * extra to avoid wrap.
  1087. */
  1088. static int sky2_rx_start(struct sky2_port *sky2)
  1089. {
  1090. struct sky2_hw *hw = sky2->hw;
  1091. struct rx_ring_info *re;
  1092. unsigned rxq = rxqaddr[sky2->port];
  1093. unsigned i, size, thresh;
  1094. sky2->rx_put = sky2->rx_next = 0;
  1095. sky2_qset(hw, rxq);
  1096. /* On PCI express lowering the watermark gives better performance */
  1097. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1098. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1099. /* These chips have no ram buffer?
  1100. * MAC Rx RAM Read is controlled by hardware */
  1101. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1102. (hw->chip_rev == CHIP_REV_YU_EC_U_A1 ||
  1103. hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1104. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1105. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1106. if (!(hw->flags & SKY2_HW_NEW_LE))
  1107. rx_set_checksum(sky2);
  1108. /* Space needed for frame data + headers rounded up */
  1109. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  1110. /* Stopping point for hardware truncation */
  1111. thresh = (size - 8) / sizeof(u32);
  1112. sky2->rx_nfrags = size >> PAGE_SHIFT;
  1113. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  1114. /* Compute residue after pages */
  1115. size -= sky2->rx_nfrags << PAGE_SHIFT;
  1116. /* Optimize to handle small packets and headers */
  1117. if (size < copybreak)
  1118. size = copybreak;
  1119. if (size < ETH_HLEN)
  1120. size = ETH_HLEN;
  1121. sky2->rx_data_size = size;
  1122. /* Fill Rx ring */
  1123. for (i = 0; i < sky2->rx_pending; i++) {
  1124. re = sky2->rx_ring + i;
  1125. re->skb = sky2_rx_alloc(sky2);
  1126. if (!re->skb)
  1127. goto nomem;
  1128. if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
  1129. dev_kfree_skb(re->skb);
  1130. re->skb = NULL;
  1131. goto nomem;
  1132. }
  1133. sky2_rx_submit(sky2, re);
  1134. }
  1135. /*
  1136. * The receiver hangs if it receives frames larger than the
  1137. * packet buffer. As a workaround, truncate oversize frames, but
  1138. * the register is limited to 9 bits, so if you do frames > 2052
  1139. * you better get the MTU right!
  1140. */
  1141. if (thresh > 0x1ff)
  1142. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1143. else {
  1144. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1145. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1146. }
  1147. /* Tell chip about available buffers */
  1148. sky2_rx_update(sky2, rxq);
  1149. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  1150. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  1151. /*
  1152. * Disable flushing of non ASF packets;
  1153. * must be done after initializing the BMUs;
  1154. * drivers without ASF support should do this too, otherwise
  1155. * it may happen that they cannot run on ASF devices;
  1156. * remember that the MAC FIFO isn't reset during initialization.
  1157. */
  1158. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
  1159. }
  1160. if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
  1161. /* Enable RX Home Address & Routing Header checksum fix */
  1162. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
  1163. RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
  1164. /* Enable TX Home Address & Routing Header checksum fix */
  1165. sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
  1166. TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
  1167. }
  1168. return 0;
  1169. nomem:
  1170. sky2_rx_clean(sky2);
  1171. return -ENOMEM;
  1172. }
  1173. static int sky2_alloc_buffers(struct sky2_port *sky2)
  1174. {
  1175. struct sky2_hw *hw = sky2->hw;
  1176. /* must be power of 2 */
  1177. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1178. sky2->tx_ring_size *
  1179. sizeof(struct sky2_tx_le),
  1180. &sky2->tx_le_map);
  1181. if (!sky2->tx_le)
  1182. goto nomem;
  1183. sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
  1184. GFP_KERNEL);
  1185. if (!sky2->tx_ring)
  1186. goto nomem;
  1187. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1188. &sky2->rx_le_map);
  1189. if (!sky2->rx_le)
  1190. goto nomem;
  1191. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1192. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1193. GFP_KERNEL);
  1194. if (!sky2->rx_ring)
  1195. goto nomem;
  1196. return 0;
  1197. nomem:
  1198. return -ENOMEM;
  1199. }
  1200. static void sky2_free_buffers(struct sky2_port *sky2)
  1201. {
  1202. struct sky2_hw *hw = sky2->hw;
  1203. if (sky2->rx_le) {
  1204. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1205. sky2->rx_le, sky2->rx_le_map);
  1206. sky2->rx_le = NULL;
  1207. }
  1208. if (sky2->tx_le) {
  1209. pci_free_consistent(hw->pdev,
  1210. sky2->tx_ring_size * sizeof(struct sky2_tx_le),
  1211. sky2->tx_le, sky2->tx_le_map);
  1212. sky2->tx_le = NULL;
  1213. }
  1214. kfree(sky2->tx_ring);
  1215. kfree(sky2->rx_ring);
  1216. sky2->tx_ring = NULL;
  1217. sky2->rx_ring = NULL;
  1218. }
  1219. /* Bring up network interface. */
  1220. static int sky2_up(struct net_device *dev)
  1221. {
  1222. struct sky2_port *sky2 = netdev_priv(dev);
  1223. struct sky2_hw *hw = sky2->hw;
  1224. unsigned port = sky2->port;
  1225. u32 imask, ramsize;
  1226. int cap, err;
  1227. struct net_device *otherdev = hw->dev[sky2->port^1];
  1228. /*
  1229. * On dual port PCI-X card, there is an problem where status
  1230. * can be received out of order due to split transactions
  1231. */
  1232. if (otherdev && netif_running(otherdev) &&
  1233. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1234. u16 cmd;
  1235. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1236. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1237. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1238. }
  1239. netif_carrier_off(dev);
  1240. err = sky2_alloc_buffers(sky2);
  1241. if (err)
  1242. goto err_out;
  1243. tx_init(sky2);
  1244. sky2_mac_init(hw, port);
  1245. /* Register is number of 4K blocks on internal RAM buffer. */
  1246. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1247. if (ramsize > 0) {
  1248. u32 rxspace;
  1249. pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1250. if (ramsize < 16)
  1251. rxspace = ramsize / 2;
  1252. else
  1253. rxspace = 8 + (2*(ramsize - 16))/3;
  1254. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1255. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1256. /* Make sure SyncQ is disabled */
  1257. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1258. RB_RST_SET);
  1259. }
  1260. sky2_qset(hw, txqaddr[port]);
  1261. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1262. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1263. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1264. /* Set almost empty threshold */
  1265. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1266. hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1267. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1268. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1269. sky2->tx_ring_size - 1);
  1270. #ifdef SKY2_VLAN_TAG_USED
  1271. sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
  1272. #endif
  1273. err = sky2_rx_start(sky2);
  1274. if (err)
  1275. goto err_out;
  1276. /* Enable interrupts from phy/mac for port */
  1277. imask = sky2_read32(hw, B0_IMSK);
  1278. imask |= portirq_msk[port];
  1279. sky2_write32(hw, B0_IMSK, imask);
  1280. sky2_read32(hw, B0_IMSK);
  1281. if (netif_msg_ifup(sky2))
  1282. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1283. return 0;
  1284. err_out:
  1285. sky2_free_buffers(sky2);
  1286. return err;
  1287. }
  1288. /* Modular subtraction in ring */
  1289. static inline int tx_inuse(const struct sky2_port *sky2)
  1290. {
  1291. return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
  1292. }
  1293. /* Number of list elements available for next tx */
  1294. static inline int tx_avail(const struct sky2_port *sky2)
  1295. {
  1296. return sky2->tx_pending - tx_inuse(sky2);
  1297. }
  1298. /* Estimate of number of transmit list elements required */
  1299. static unsigned tx_le_req(const struct sk_buff *skb)
  1300. {
  1301. unsigned count;
  1302. count = (skb_shinfo(skb)->nr_frags + 1)
  1303. * (sizeof(dma_addr_t) / sizeof(u32));
  1304. if (skb_is_gso(skb))
  1305. ++count;
  1306. else if (sizeof(dma_addr_t) == sizeof(u32))
  1307. ++count; /* possible vlan */
  1308. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1309. ++count;
  1310. return count;
  1311. }
  1312. static void sky2_tx_unmap(struct pci_dev *pdev,
  1313. const struct tx_ring_info *re)
  1314. {
  1315. if (re->flags & TX_MAP_SINGLE)
  1316. pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
  1317. pci_unmap_len(re, maplen),
  1318. PCI_DMA_TODEVICE);
  1319. else if (re->flags & TX_MAP_PAGE)
  1320. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1321. pci_unmap_len(re, maplen),
  1322. PCI_DMA_TODEVICE);
  1323. }
  1324. /*
  1325. * Put one packet in ring for transmit.
  1326. * A single packet can generate multiple list elements, and
  1327. * the number of ring elements will probably be less than the number
  1328. * of list elements used.
  1329. */
  1330. static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
  1331. struct net_device *dev)
  1332. {
  1333. struct sky2_port *sky2 = netdev_priv(dev);
  1334. struct sky2_hw *hw = sky2->hw;
  1335. struct sky2_tx_le *le = NULL;
  1336. struct tx_ring_info *re;
  1337. unsigned i, len;
  1338. dma_addr_t mapping;
  1339. u32 upper;
  1340. u16 slot;
  1341. u16 mss;
  1342. u8 ctrl;
  1343. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1344. return NETDEV_TX_BUSY;
  1345. len = skb_headlen(skb);
  1346. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1347. if (pci_dma_mapping_error(hw->pdev, mapping))
  1348. goto mapping_error;
  1349. slot = sky2->tx_prod;
  1350. if (unlikely(netif_msg_tx_queued(sky2)))
  1351. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1352. dev->name, slot, skb->len);
  1353. /* Send high bits if needed */
  1354. upper = upper_32_bits(mapping);
  1355. if (upper != sky2->tx_last_upper) {
  1356. le = get_tx_le(sky2, &slot);
  1357. le->addr = cpu_to_le32(upper);
  1358. sky2->tx_last_upper = upper;
  1359. le->opcode = OP_ADDR64 | HW_OWNER;
  1360. }
  1361. /* Check for TCP Segmentation Offload */
  1362. mss = skb_shinfo(skb)->gso_size;
  1363. if (mss != 0) {
  1364. if (!(hw->flags & SKY2_HW_NEW_LE))
  1365. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1366. if (mss != sky2->tx_last_mss) {
  1367. le = get_tx_le(sky2, &slot);
  1368. le->addr = cpu_to_le32(mss);
  1369. if (hw->flags & SKY2_HW_NEW_LE)
  1370. le->opcode = OP_MSS | HW_OWNER;
  1371. else
  1372. le->opcode = OP_LRGLEN | HW_OWNER;
  1373. sky2->tx_last_mss = mss;
  1374. }
  1375. }
  1376. ctrl = 0;
  1377. #ifdef SKY2_VLAN_TAG_USED
  1378. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1379. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1380. if (!le) {
  1381. le = get_tx_le(sky2, &slot);
  1382. le->addr = 0;
  1383. le->opcode = OP_VLAN|HW_OWNER;
  1384. } else
  1385. le->opcode |= OP_VLAN;
  1386. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1387. ctrl |= INS_VLAN;
  1388. }
  1389. #endif
  1390. /* Handle TCP checksum offload */
  1391. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1392. /* On Yukon EX (some versions) encoding change. */
  1393. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1394. ctrl |= CALSUM; /* auto checksum */
  1395. else {
  1396. const unsigned offset = skb_transport_offset(skb);
  1397. u32 tcpsum;
  1398. tcpsum = offset << 16; /* sum start */
  1399. tcpsum |= offset + skb->csum_offset; /* sum write */
  1400. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1401. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1402. ctrl |= UDPTCP;
  1403. if (tcpsum != sky2->tx_tcpsum) {
  1404. sky2->tx_tcpsum = tcpsum;
  1405. le = get_tx_le(sky2, &slot);
  1406. le->addr = cpu_to_le32(tcpsum);
  1407. le->length = 0; /* initial checksum value */
  1408. le->ctrl = 1; /* one packet */
  1409. le->opcode = OP_TCPLISW | HW_OWNER;
  1410. }
  1411. }
  1412. }
  1413. re = sky2->tx_ring + slot;
  1414. re->flags = TX_MAP_SINGLE;
  1415. pci_unmap_addr_set(re, mapaddr, mapping);
  1416. pci_unmap_len_set(re, maplen, len);
  1417. le = get_tx_le(sky2, &slot);
  1418. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1419. le->length = cpu_to_le16(len);
  1420. le->ctrl = ctrl;
  1421. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1422. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1423. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1424. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1425. frag->size, PCI_DMA_TODEVICE);
  1426. if (pci_dma_mapping_error(hw->pdev, mapping))
  1427. goto mapping_unwind;
  1428. upper = upper_32_bits(mapping);
  1429. if (upper != sky2->tx_last_upper) {
  1430. le = get_tx_le(sky2, &slot);
  1431. le->addr = cpu_to_le32(upper);
  1432. sky2->tx_last_upper = upper;
  1433. le->opcode = OP_ADDR64 | HW_OWNER;
  1434. }
  1435. re = sky2->tx_ring + slot;
  1436. re->flags = TX_MAP_PAGE;
  1437. pci_unmap_addr_set(re, mapaddr, mapping);
  1438. pci_unmap_len_set(re, maplen, frag->size);
  1439. le = get_tx_le(sky2, &slot);
  1440. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1441. le->length = cpu_to_le16(frag->size);
  1442. le->ctrl = ctrl;
  1443. le->opcode = OP_BUFFER | HW_OWNER;
  1444. }
  1445. re->skb = skb;
  1446. le->ctrl |= EOP;
  1447. sky2->tx_prod = slot;
  1448. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1449. netif_stop_queue(dev);
  1450. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1451. return NETDEV_TX_OK;
  1452. mapping_unwind:
  1453. for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
  1454. re = sky2->tx_ring + i;
  1455. sky2_tx_unmap(hw->pdev, re);
  1456. }
  1457. mapping_error:
  1458. if (net_ratelimit())
  1459. dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
  1460. dev_kfree_skb(skb);
  1461. return NETDEV_TX_OK;
  1462. }
  1463. /*
  1464. * Free ring elements from starting at tx_cons until "done"
  1465. *
  1466. * NB:
  1467. * 1. The hardware will tell us about partial completion of multi-part
  1468. * buffers so make sure not to free skb to early.
  1469. * 2. This may run in parallel start_xmit because the it only
  1470. * looks at the tail of the queue of FIFO (tx_cons), not
  1471. * the head (tx_prod)
  1472. */
  1473. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1474. {
  1475. struct net_device *dev = sky2->netdev;
  1476. unsigned idx;
  1477. BUG_ON(done >= sky2->tx_ring_size);
  1478. for (idx = sky2->tx_cons; idx != done;
  1479. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  1480. struct tx_ring_info *re = sky2->tx_ring + idx;
  1481. struct sk_buff *skb = re->skb;
  1482. sky2_tx_unmap(sky2->hw->pdev, re);
  1483. if (skb) {
  1484. if (unlikely(netif_msg_tx_done(sky2)))
  1485. printk(KERN_DEBUG "%s: tx done %u\n",
  1486. dev->name, idx);
  1487. dev->stats.tx_packets++;
  1488. dev->stats.tx_bytes += skb->len;
  1489. dev_kfree_skb_any(skb);
  1490. sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
  1491. }
  1492. }
  1493. sky2->tx_cons = idx;
  1494. smp_mb();
  1495. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1496. netif_wake_queue(dev);
  1497. }
  1498. static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
  1499. {
  1500. /* Disable Force Sync bit and Enable Alloc bit */
  1501. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1502. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1503. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1504. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1505. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1506. /* Reset the PCI FIFO of the async Tx queue */
  1507. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1508. BMU_RST_SET | BMU_FIFO_RST);
  1509. /* Reset the Tx prefetch units */
  1510. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1511. PREF_UNIT_RST_SET);
  1512. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1513. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1514. }
  1515. /* Network shutdown */
  1516. static int sky2_down(struct net_device *dev)
  1517. {
  1518. struct sky2_port *sky2 = netdev_priv(dev);
  1519. struct sky2_hw *hw = sky2->hw;
  1520. unsigned port = sky2->port;
  1521. u16 ctrl;
  1522. u32 imask;
  1523. /* Never really got started! */
  1524. if (!sky2->tx_le)
  1525. return 0;
  1526. if (netif_msg_ifdown(sky2))
  1527. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1528. /* Force flow control off */
  1529. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1530. /* Stop transmitter */
  1531. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1532. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1533. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1534. RB_RST_SET | RB_DIS_OP_MD);
  1535. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1536. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1537. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1538. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1539. /* Workaround shared GMAC reset */
  1540. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
  1541. port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1542. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1543. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1544. /* Force any delayed status interrrupt and NAPI */
  1545. sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
  1546. sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
  1547. sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
  1548. sky2_read8(hw, STAT_ISR_TIMER_CTRL);
  1549. sky2_rx_stop(sky2);
  1550. /* Disable port IRQ */
  1551. imask = sky2_read32(hw, B0_IMSK);
  1552. imask &= ~portirq_msk[port];
  1553. sky2_write32(hw, B0_IMSK, imask);
  1554. sky2_read32(hw, B0_IMSK);
  1555. synchronize_irq(hw->pdev->irq);
  1556. napi_synchronize(&hw->napi);
  1557. spin_lock_bh(&sky2->phy_lock);
  1558. sky2_phy_power_down(hw, port);
  1559. spin_unlock_bh(&sky2->phy_lock);
  1560. sky2_tx_reset(hw, port);
  1561. /* Free any pending frames stuck in HW queue */
  1562. sky2_tx_complete(sky2, sky2->tx_prod);
  1563. sky2_rx_clean(sky2);
  1564. sky2_free_buffers(sky2);
  1565. return 0;
  1566. }
  1567. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1568. {
  1569. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1570. return SPEED_1000;
  1571. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1572. if (aux & PHY_M_PS_SPEED_100)
  1573. return SPEED_100;
  1574. else
  1575. return SPEED_10;
  1576. }
  1577. switch (aux & PHY_M_PS_SPEED_MSK) {
  1578. case PHY_M_PS_SPEED_1000:
  1579. return SPEED_1000;
  1580. case PHY_M_PS_SPEED_100:
  1581. return SPEED_100;
  1582. default:
  1583. return SPEED_10;
  1584. }
  1585. }
  1586. static void sky2_link_up(struct sky2_port *sky2)
  1587. {
  1588. struct sky2_hw *hw = sky2->hw;
  1589. unsigned port = sky2->port;
  1590. u16 reg;
  1591. static const char *fc_name[] = {
  1592. [FC_NONE] = "none",
  1593. [FC_TX] = "tx",
  1594. [FC_RX] = "rx",
  1595. [FC_BOTH] = "both",
  1596. };
  1597. /* enable Rx/Tx */
  1598. reg = gma_read16(hw, port, GM_GP_CTRL);
  1599. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1600. gma_write16(hw, port, GM_GP_CTRL, reg);
  1601. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1602. netif_carrier_on(sky2->netdev);
  1603. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1604. /* Turn on link LED */
  1605. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1606. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1607. if (netif_msg_link(sky2))
  1608. printk(KERN_INFO PFX
  1609. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1610. sky2->netdev->name, sky2->speed,
  1611. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1612. fc_name[sky2->flow_status]);
  1613. }
  1614. static void sky2_link_down(struct sky2_port *sky2)
  1615. {
  1616. struct sky2_hw *hw = sky2->hw;
  1617. unsigned port = sky2->port;
  1618. u16 reg;
  1619. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1620. reg = gma_read16(hw, port, GM_GP_CTRL);
  1621. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1622. gma_write16(hw, port, GM_GP_CTRL, reg);
  1623. netif_carrier_off(sky2->netdev);
  1624. /* Turn off link LED */
  1625. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1626. if (netif_msg_link(sky2))
  1627. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1628. sky2_phy_init(hw, port);
  1629. }
  1630. static enum flow_control sky2_flow(int rx, int tx)
  1631. {
  1632. if (rx)
  1633. return tx ? FC_BOTH : FC_RX;
  1634. else
  1635. return tx ? FC_TX : FC_NONE;
  1636. }
  1637. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1638. {
  1639. struct sky2_hw *hw = sky2->hw;
  1640. unsigned port = sky2->port;
  1641. u16 advert, lpa;
  1642. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1643. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1644. if (lpa & PHY_M_AN_RF) {
  1645. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1646. return -1;
  1647. }
  1648. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1649. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1650. sky2->netdev->name);
  1651. return -1;
  1652. }
  1653. sky2->speed = sky2_phy_speed(hw, aux);
  1654. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1655. /* Since the pause result bits seem to in different positions on
  1656. * different chips. look at registers.
  1657. */
  1658. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1659. /* Shift for bits in fiber PHY */
  1660. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1661. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1662. if (advert & ADVERTISE_1000XPAUSE)
  1663. advert |= ADVERTISE_PAUSE_CAP;
  1664. if (advert & ADVERTISE_1000XPSE_ASYM)
  1665. advert |= ADVERTISE_PAUSE_ASYM;
  1666. if (lpa & LPA_1000XPAUSE)
  1667. lpa |= LPA_PAUSE_CAP;
  1668. if (lpa & LPA_1000XPAUSE_ASYM)
  1669. lpa |= LPA_PAUSE_ASYM;
  1670. }
  1671. sky2->flow_status = FC_NONE;
  1672. if (advert & ADVERTISE_PAUSE_CAP) {
  1673. if (lpa & LPA_PAUSE_CAP)
  1674. sky2->flow_status = FC_BOTH;
  1675. else if (advert & ADVERTISE_PAUSE_ASYM)
  1676. sky2->flow_status = FC_RX;
  1677. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1678. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1679. sky2->flow_status = FC_TX;
  1680. }
  1681. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
  1682. !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1683. sky2->flow_status = FC_NONE;
  1684. if (sky2->flow_status & FC_TX)
  1685. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1686. else
  1687. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1688. return 0;
  1689. }
  1690. /* Interrupt from PHY */
  1691. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1692. {
  1693. struct net_device *dev = hw->dev[port];
  1694. struct sky2_port *sky2 = netdev_priv(dev);
  1695. u16 istatus, phystat;
  1696. if (!netif_running(dev))
  1697. return;
  1698. spin_lock(&sky2->phy_lock);
  1699. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1700. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1701. if (netif_msg_intr(sky2))
  1702. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1703. sky2->netdev->name, istatus, phystat);
  1704. if (istatus & PHY_M_IS_AN_COMPL) {
  1705. if (sky2_autoneg_done(sky2, phystat) == 0)
  1706. sky2_link_up(sky2);
  1707. goto out;
  1708. }
  1709. if (istatus & PHY_M_IS_LSP_CHANGE)
  1710. sky2->speed = sky2_phy_speed(hw, phystat);
  1711. if (istatus & PHY_M_IS_DUP_CHANGE)
  1712. sky2->duplex =
  1713. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1714. if (istatus & PHY_M_IS_LST_CHANGE) {
  1715. if (phystat & PHY_M_PS_LINK_UP)
  1716. sky2_link_up(sky2);
  1717. else
  1718. sky2_link_down(sky2);
  1719. }
  1720. out:
  1721. spin_unlock(&sky2->phy_lock);
  1722. }
  1723. /* Special quick link interrupt (Yukon-2 Optima only) */
  1724. static void sky2_qlink_intr(struct sky2_hw *hw)
  1725. {
  1726. struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
  1727. u32 imask;
  1728. u16 phy;
  1729. /* disable irq */
  1730. imask = sky2_read32(hw, B0_IMSK);
  1731. imask &= ~Y2_IS_PHY_QLNK;
  1732. sky2_write32(hw, B0_IMSK, imask);
  1733. /* reset PHY Link Detect */
  1734. phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
  1735. sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
  1736. sky2_link_up(sky2);
  1737. }
  1738. /* Transmit timeout is only called if we are running, carrier is up
  1739. * and tx queue is full (stopped).
  1740. */
  1741. static void sky2_tx_timeout(struct net_device *dev)
  1742. {
  1743. struct sky2_port *sky2 = netdev_priv(dev);
  1744. struct sky2_hw *hw = sky2->hw;
  1745. if (netif_msg_timer(sky2))
  1746. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1747. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1748. dev->name, sky2->tx_cons, sky2->tx_prod,
  1749. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1750. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1751. /* can't restart safely under softirq */
  1752. schedule_work(&hw->restart_work);
  1753. }
  1754. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1755. {
  1756. struct sky2_port *sky2 = netdev_priv(dev);
  1757. struct sky2_hw *hw = sky2->hw;
  1758. unsigned port = sky2->port;
  1759. int err;
  1760. u16 ctl, mode;
  1761. u32 imask;
  1762. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1763. return -EINVAL;
  1764. if (new_mtu > ETH_DATA_LEN &&
  1765. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1766. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1767. return -EINVAL;
  1768. if (!netif_running(dev)) {
  1769. dev->mtu = new_mtu;
  1770. return 0;
  1771. }
  1772. imask = sky2_read32(hw, B0_IMSK);
  1773. sky2_write32(hw, B0_IMSK, 0);
  1774. dev->trans_start = jiffies; /* prevent tx timeout */
  1775. netif_stop_queue(dev);
  1776. napi_disable(&hw->napi);
  1777. synchronize_irq(hw->pdev->irq);
  1778. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1779. sky2_set_tx_stfwd(hw, port);
  1780. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1781. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1782. sky2_rx_stop(sky2);
  1783. sky2_rx_clean(sky2);
  1784. dev->mtu = new_mtu;
  1785. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1786. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1787. if (dev->mtu > ETH_DATA_LEN)
  1788. mode |= GM_SMOD_JUMBO_ENA;
  1789. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1790. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1791. err = sky2_rx_start(sky2);
  1792. sky2_write32(hw, B0_IMSK, imask);
  1793. sky2_read32(hw, B0_Y2_SP_LISR);
  1794. napi_enable(&hw->napi);
  1795. if (err)
  1796. dev_close(dev);
  1797. else {
  1798. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1799. netif_wake_queue(dev);
  1800. }
  1801. return err;
  1802. }
  1803. /* For small just reuse existing skb for next receive */
  1804. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1805. const struct rx_ring_info *re,
  1806. unsigned length)
  1807. {
  1808. struct sk_buff *skb;
  1809. skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
  1810. if (likely(skb)) {
  1811. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1812. length, PCI_DMA_FROMDEVICE);
  1813. skb_copy_from_linear_data(re->skb, skb->data, length);
  1814. skb->ip_summed = re->skb->ip_summed;
  1815. skb->csum = re->skb->csum;
  1816. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1817. length, PCI_DMA_FROMDEVICE);
  1818. re->skb->ip_summed = CHECKSUM_NONE;
  1819. skb_put(skb, length);
  1820. }
  1821. return skb;
  1822. }
  1823. /* Adjust length of skb with fragments to match received data */
  1824. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1825. unsigned int length)
  1826. {
  1827. int i, num_frags;
  1828. unsigned int size;
  1829. /* put header into skb */
  1830. size = min(length, hdr_space);
  1831. skb->tail += size;
  1832. skb->len += size;
  1833. length -= size;
  1834. num_frags = skb_shinfo(skb)->nr_frags;
  1835. for (i = 0; i < num_frags; i++) {
  1836. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1837. if (length == 0) {
  1838. /* don't need this page */
  1839. __free_page(frag->page);
  1840. --skb_shinfo(skb)->nr_frags;
  1841. } else {
  1842. size = min(length, (unsigned) PAGE_SIZE);
  1843. frag->size = size;
  1844. skb->data_len += size;
  1845. skb->truesize += size;
  1846. skb->len += size;
  1847. length -= size;
  1848. }
  1849. }
  1850. }
  1851. /* Normal packet - take skb from ring element and put in a new one */
  1852. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1853. struct rx_ring_info *re,
  1854. unsigned int length)
  1855. {
  1856. struct sk_buff *skb, *nskb;
  1857. unsigned hdr_space = sky2->rx_data_size;
  1858. /* Don't be tricky about reusing pages (yet) */
  1859. nskb = sky2_rx_alloc(sky2);
  1860. if (unlikely(!nskb))
  1861. return NULL;
  1862. skb = re->skb;
  1863. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1864. prefetch(skb->data);
  1865. re->skb = nskb;
  1866. if (sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space)) {
  1867. dev_kfree_skb(nskb);
  1868. re->skb = skb;
  1869. return NULL;
  1870. }
  1871. if (skb_shinfo(skb)->nr_frags)
  1872. skb_put_frags(skb, hdr_space, length);
  1873. else
  1874. skb_put(skb, length);
  1875. return skb;
  1876. }
  1877. /*
  1878. * Receive one packet.
  1879. * For larger packets, get new buffer.
  1880. */
  1881. static struct sk_buff *sky2_receive(struct net_device *dev,
  1882. u16 length, u32 status)
  1883. {
  1884. struct sky2_port *sky2 = netdev_priv(dev);
  1885. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1886. struct sk_buff *skb = NULL;
  1887. u16 count = (status & GMR_FS_LEN) >> 16;
  1888. #ifdef SKY2_VLAN_TAG_USED
  1889. /* Account for vlan tag */
  1890. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1891. count -= VLAN_HLEN;
  1892. #endif
  1893. if (unlikely(netif_msg_rx_status(sky2)))
  1894. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1895. dev->name, sky2->rx_next, status, length);
  1896. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1897. prefetch(sky2->rx_ring + sky2->rx_next);
  1898. /* This chip has hardware problems that generates bogus status.
  1899. * So do only marginal checking and expect higher level protocols
  1900. * to handle crap frames.
  1901. */
  1902. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1903. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1904. length != count)
  1905. goto okay;
  1906. if (status & GMR_FS_ANY_ERR)
  1907. goto error;
  1908. if (!(status & GMR_FS_RX_OK))
  1909. goto resubmit;
  1910. /* if length reported by DMA does not match PHY, packet was truncated */
  1911. if (length != count)
  1912. goto len_error;
  1913. okay:
  1914. if (length < copybreak)
  1915. skb = receive_copy(sky2, re, length);
  1916. else
  1917. skb = receive_new(sky2, re, length);
  1918. resubmit:
  1919. sky2_rx_submit(sky2, re);
  1920. return skb;
  1921. len_error:
  1922. /* Truncation of overlength packets
  1923. causes PHY length to not match MAC length */
  1924. ++dev->stats.rx_length_errors;
  1925. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1926. pr_info(PFX "%s: rx length error: status %#x length %d\n",
  1927. dev->name, status, length);
  1928. goto resubmit;
  1929. error:
  1930. ++dev->stats.rx_errors;
  1931. if (status & GMR_FS_RX_FF_OV) {
  1932. dev->stats.rx_over_errors++;
  1933. goto resubmit;
  1934. }
  1935. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1936. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1937. dev->name, status, length);
  1938. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1939. dev->stats.rx_length_errors++;
  1940. if (status & GMR_FS_FRAGMENT)
  1941. dev->stats.rx_frame_errors++;
  1942. if (status & GMR_FS_CRC_ERR)
  1943. dev->stats.rx_crc_errors++;
  1944. goto resubmit;
  1945. }
  1946. /* Transmit complete */
  1947. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1948. {
  1949. struct sky2_port *sky2 = netdev_priv(dev);
  1950. if (netif_running(dev))
  1951. sky2_tx_complete(sky2, last);
  1952. }
  1953. static inline void sky2_skb_rx(const struct sky2_port *sky2,
  1954. u32 status, struct sk_buff *skb)
  1955. {
  1956. #ifdef SKY2_VLAN_TAG_USED
  1957. u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
  1958. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1959. if (skb->ip_summed == CHECKSUM_NONE)
  1960. vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
  1961. else
  1962. vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
  1963. vlan_tag, skb);
  1964. return;
  1965. }
  1966. #endif
  1967. if (skb->ip_summed == CHECKSUM_NONE)
  1968. netif_receive_skb(skb);
  1969. else
  1970. napi_gro_receive(&sky2->hw->napi, skb);
  1971. }
  1972. static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
  1973. unsigned packets, unsigned bytes)
  1974. {
  1975. if (packets) {
  1976. struct net_device *dev = hw->dev[port];
  1977. dev->stats.rx_packets += packets;
  1978. dev->stats.rx_bytes += bytes;
  1979. dev->last_rx = jiffies;
  1980. sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
  1981. }
  1982. }
  1983. /* Process status response ring */
  1984. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  1985. {
  1986. int work_done = 0;
  1987. unsigned int total_bytes[2] = { 0 };
  1988. unsigned int total_packets[2] = { 0 };
  1989. rmb();
  1990. do {
  1991. struct sky2_port *sky2;
  1992. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1993. unsigned port;
  1994. struct net_device *dev;
  1995. struct sk_buff *skb;
  1996. u32 status;
  1997. u16 length;
  1998. u8 opcode = le->opcode;
  1999. if (!(opcode & HW_OWNER))
  2000. break;
  2001. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  2002. port = le->css & CSS_LINK_BIT;
  2003. dev = hw->dev[port];
  2004. sky2 = netdev_priv(dev);
  2005. length = le16_to_cpu(le->length);
  2006. status = le32_to_cpu(le->status);
  2007. le->opcode = 0;
  2008. switch (opcode & ~HW_OWNER) {
  2009. case OP_RXSTAT:
  2010. total_packets[port]++;
  2011. total_bytes[port] += length;
  2012. skb = sky2_receive(dev, length, status);
  2013. if (unlikely(!skb)) {
  2014. dev->stats.rx_dropped++;
  2015. break;
  2016. }
  2017. /* This chip reports checksum status differently */
  2018. if (hw->flags & SKY2_HW_NEW_LE) {
  2019. if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
  2020. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  2021. (le->css & CSS_TCPUDPCSOK))
  2022. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2023. else
  2024. skb->ip_summed = CHECKSUM_NONE;
  2025. }
  2026. skb->protocol = eth_type_trans(skb, dev);
  2027. sky2_skb_rx(sky2, status, skb);
  2028. /* Stop after net poll weight */
  2029. if (++work_done >= to_do)
  2030. goto exit_loop;
  2031. break;
  2032. #ifdef SKY2_VLAN_TAG_USED
  2033. case OP_RXVLAN:
  2034. sky2->rx_tag = length;
  2035. break;
  2036. case OP_RXCHKSVLAN:
  2037. sky2->rx_tag = length;
  2038. /* fall through */
  2039. #endif
  2040. case OP_RXCHKS:
  2041. if (!(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
  2042. break;
  2043. /* If this happens then driver assuming wrong format */
  2044. if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
  2045. if (net_ratelimit())
  2046. printk(KERN_NOTICE "%s: unexpected"
  2047. " checksum status\n",
  2048. dev->name);
  2049. break;
  2050. }
  2051. /* Both checksum counters are programmed to start at
  2052. * the same offset, so unless there is a problem they
  2053. * should match. This failure is an early indication that
  2054. * hardware receive checksumming won't work.
  2055. */
  2056. if (likely(status >> 16 == (status & 0xffff))) {
  2057. skb = sky2->rx_ring[sky2->rx_next].skb;
  2058. skb->ip_summed = CHECKSUM_COMPLETE;
  2059. skb->csum = le16_to_cpu(status);
  2060. } else {
  2061. printk(KERN_NOTICE PFX "%s: hardware receive "
  2062. "checksum problem (status = %#x)\n",
  2063. dev->name, status);
  2064. sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
  2065. sky2_write32(sky2->hw,
  2066. Q_ADDR(rxqaddr[port], Q_CSR),
  2067. BMU_DIS_RX_CHKSUM);
  2068. }
  2069. break;
  2070. case OP_TXINDEXLE:
  2071. /* TX index reports status for both ports */
  2072. sky2_tx_done(hw->dev[0], status & 0xfff);
  2073. if (hw->dev[1])
  2074. sky2_tx_done(hw->dev[1],
  2075. ((status >> 24) & 0xff)
  2076. | (u16)(length & 0xf) << 8);
  2077. break;
  2078. default:
  2079. if (net_ratelimit())
  2080. printk(KERN_WARNING PFX
  2081. "unknown status opcode 0x%x\n", opcode);
  2082. }
  2083. } while (hw->st_idx != idx);
  2084. /* Fully processed status ring so clear irq */
  2085. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  2086. exit_loop:
  2087. sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
  2088. sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
  2089. return work_done;
  2090. }
  2091. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  2092. {
  2093. struct net_device *dev = hw->dev[port];
  2094. if (net_ratelimit())
  2095. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  2096. dev->name, status);
  2097. if (status & Y2_IS_PAR_RD1) {
  2098. if (net_ratelimit())
  2099. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  2100. dev->name);
  2101. /* Clear IRQ */
  2102. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  2103. }
  2104. if (status & Y2_IS_PAR_WR1) {
  2105. if (net_ratelimit())
  2106. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  2107. dev->name);
  2108. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  2109. }
  2110. if (status & Y2_IS_PAR_MAC1) {
  2111. if (net_ratelimit())
  2112. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  2113. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  2114. }
  2115. if (status & Y2_IS_PAR_RX1) {
  2116. if (net_ratelimit())
  2117. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  2118. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2119. }
  2120. if (status & Y2_IS_TCP_TXA1) {
  2121. if (net_ratelimit())
  2122. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  2123. dev->name);
  2124. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2125. }
  2126. }
  2127. static void sky2_hw_intr(struct sky2_hw *hw)
  2128. {
  2129. struct pci_dev *pdev = hw->pdev;
  2130. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2131. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2132. status &= hwmsk;
  2133. if (status & Y2_IS_TIST_OV)
  2134. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2135. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2136. u16 pci_err;
  2137. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2138. if (net_ratelimit())
  2139. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2140. pci_err);
  2141. sky2_pci_write16(hw, PCI_STATUS,
  2142. pci_err | PCI_STATUS_ERROR_BITS);
  2143. }
  2144. if (status & Y2_IS_PCI_EXP) {
  2145. /* PCI-Express uncorrectable Error occurred */
  2146. u32 err;
  2147. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2148. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2149. 0xfffffffful);
  2150. if (net_ratelimit())
  2151. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2152. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2153. }
  2154. if (status & Y2_HWE_L1_MASK)
  2155. sky2_hw_error(hw, 0, status);
  2156. status >>= 8;
  2157. if (status & Y2_HWE_L1_MASK)
  2158. sky2_hw_error(hw, 1, status);
  2159. }
  2160. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2161. {
  2162. struct net_device *dev = hw->dev[port];
  2163. struct sky2_port *sky2 = netdev_priv(dev);
  2164. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2165. if (netif_msg_intr(sky2))
  2166. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  2167. dev->name, status);
  2168. if (status & GM_IS_RX_CO_OV)
  2169. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2170. if (status & GM_IS_TX_CO_OV)
  2171. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2172. if (status & GM_IS_RX_FF_OR) {
  2173. ++dev->stats.rx_fifo_errors;
  2174. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2175. }
  2176. if (status & GM_IS_TX_FF_UR) {
  2177. ++dev->stats.tx_fifo_errors;
  2178. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2179. }
  2180. }
  2181. /* This should never happen it is a bug. */
  2182. static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
  2183. {
  2184. struct net_device *dev = hw->dev[port];
  2185. u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2186. dev_err(&hw->pdev->dev, PFX
  2187. "%s: descriptor error q=%#x get=%u put=%u\n",
  2188. dev->name, (unsigned) q, (unsigned) idx,
  2189. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2190. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2191. }
  2192. static int sky2_rx_hung(struct net_device *dev)
  2193. {
  2194. struct sky2_port *sky2 = netdev_priv(dev);
  2195. struct sky2_hw *hw = sky2->hw;
  2196. unsigned port = sky2->port;
  2197. unsigned rxq = rxqaddr[port];
  2198. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2199. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2200. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2201. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2202. /* If idle and MAC or PCI is stuck */
  2203. if (sky2->check.last == dev->last_rx &&
  2204. ((mac_rp == sky2->check.mac_rp &&
  2205. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2206. /* Check if the PCI RX hang */
  2207. (fifo_rp == sky2->check.fifo_rp &&
  2208. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2209. printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
  2210. dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
  2211. sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2212. return 1;
  2213. } else {
  2214. sky2->check.last = dev->last_rx;
  2215. sky2->check.mac_rp = mac_rp;
  2216. sky2->check.mac_lev = mac_lev;
  2217. sky2->check.fifo_rp = fifo_rp;
  2218. sky2->check.fifo_lev = fifo_lev;
  2219. return 0;
  2220. }
  2221. }
  2222. static void sky2_watchdog(unsigned long arg)
  2223. {
  2224. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2225. /* Check for lost IRQ once a second */
  2226. if (sky2_read32(hw, B0_ISRC)) {
  2227. napi_schedule(&hw->napi);
  2228. } else {
  2229. int i, active = 0;
  2230. for (i = 0; i < hw->ports; i++) {
  2231. struct net_device *dev = hw->dev[i];
  2232. if (!netif_running(dev))
  2233. continue;
  2234. ++active;
  2235. /* For chips with Rx FIFO, check if stuck */
  2236. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2237. sky2_rx_hung(dev)) {
  2238. pr_info(PFX "%s: receiver hang detected\n",
  2239. dev->name);
  2240. schedule_work(&hw->restart_work);
  2241. return;
  2242. }
  2243. }
  2244. if (active == 0)
  2245. return;
  2246. }
  2247. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2248. }
  2249. /* Hardware/software error handling */
  2250. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2251. {
  2252. if (net_ratelimit())
  2253. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2254. if (status & Y2_IS_HW_ERR)
  2255. sky2_hw_intr(hw);
  2256. if (status & Y2_IS_IRQ_MAC1)
  2257. sky2_mac_intr(hw, 0);
  2258. if (status & Y2_IS_IRQ_MAC2)
  2259. sky2_mac_intr(hw, 1);
  2260. if (status & Y2_IS_CHK_RX1)
  2261. sky2_le_error(hw, 0, Q_R1);
  2262. if (status & Y2_IS_CHK_RX2)
  2263. sky2_le_error(hw, 1, Q_R2);
  2264. if (status & Y2_IS_CHK_TXA1)
  2265. sky2_le_error(hw, 0, Q_XA1);
  2266. if (status & Y2_IS_CHK_TXA2)
  2267. sky2_le_error(hw, 1, Q_XA2);
  2268. }
  2269. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2270. {
  2271. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2272. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2273. int work_done = 0;
  2274. u16 idx;
  2275. if (unlikely(status & Y2_IS_ERROR))
  2276. sky2_err_intr(hw, status);
  2277. if (status & Y2_IS_IRQ_PHY1)
  2278. sky2_phy_intr(hw, 0);
  2279. if (status & Y2_IS_IRQ_PHY2)
  2280. sky2_phy_intr(hw, 1);
  2281. if (status & Y2_IS_PHY_QLNK)
  2282. sky2_qlink_intr(hw);
  2283. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2284. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2285. if (work_done >= work_limit)
  2286. goto done;
  2287. }
  2288. napi_complete(napi);
  2289. sky2_read32(hw, B0_Y2_SP_LISR);
  2290. done:
  2291. return work_done;
  2292. }
  2293. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2294. {
  2295. struct sky2_hw *hw = dev_id;
  2296. u32 status;
  2297. /* Reading this mask interrupts as side effect */
  2298. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2299. if (status == 0 || status == ~0)
  2300. return IRQ_NONE;
  2301. prefetch(&hw->st_le[hw->st_idx]);
  2302. napi_schedule(&hw->napi);
  2303. return IRQ_HANDLED;
  2304. }
  2305. #ifdef CONFIG_NET_POLL_CONTROLLER
  2306. static void sky2_netpoll(struct net_device *dev)
  2307. {
  2308. struct sky2_port *sky2 = netdev_priv(dev);
  2309. napi_schedule(&sky2->hw->napi);
  2310. }
  2311. #endif
  2312. /* Chip internal frequency for clock calculations */
  2313. static u32 sky2_mhz(const struct sky2_hw *hw)
  2314. {
  2315. switch (hw->chip_id) {
  2316. case CHIP_ID_YUKON_EC:
  2317. case CHIP_ID_YUKON_EC_U:
  2318. case CHIP_ID_YUKON_EX:
  2319. case CHIP_ID_YUKON_SUPR:
  2320. case CHIP_ID_YUKON_UL_2:
  2321. case CHIP_ID_YUKON_OPT:
  2322. return 125;
  2323. case CHIP_ID_YUKON_FE:
  2324. return 100;
  2325. case CHIP_ID_YUKON_FE_P:
  2326. return 50;
  2327. case CHIP_ID_YUKON_XL:
  2328. return 156;
  2329. default:
  2330. BUG();
  2331. }
  2332. }
  2333. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2334. {
  2335. return sky2_mhz(hw) * us;
  2336. }
  2337. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2338. {
  2339. return clk / sky2_mhz(hw);
  2340. }
  2341. static int __devinit sky2_init(struct sky2_hw *hw)
  2342. {
  2343. u8 t8;
  2344. /* Enable all clocks and check for bad PCI access */
  2345. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2346. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2347. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2348. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2349. switch(hw->chip_id) {
  2350. case CHIP_ID_YUKON_XL:
  2351. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2352. break;
  2353. case CHIP_ID_YUKON_EC_U:
  2354. hw->flags = SKY2_HW_GIGABIT
  2355. | SKY2_HW_NEWER_PHY
  2356. | SKY2_HW_ADV_POWER_CTL;
  2357. break;
  2358. case CHIP_ID_YUKON_EX:
  2359. hw->flags = SKY2_HW_GIGABIT
  2360. | SKY2_HW_NEWER_PHY
  2361. | SKY2_HW_NEW_LE
  2362. | SKY2_HW_ADV_POWER_CTL;
  2363. /* New transmit checksum */
  2364. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2365. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2366. break;
  2367. case CHIP_ID_YUKON_EC:
  2368. /* This rev is really old, and requires untested workarounds */
  2369. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2370. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2371. return -EOPNOTSUPP;
  2372. }
  2373. hw->flags = SKY2_HW_GIGABIT;
  2374. break;
  2375. case CHIP_ID_YUKON_FE:
  2376. break;
  2377. case CHIP_ID_YUKON_FE_P:
  2378. hw->flags = SKY2_HW_NEWER_PHY
  2379. | SKY2_HW_NEW_LE
  2380. | SKY2_HW_AUTO_TX_SUM
  2381. | SKY2_HW_ADV_POWER_CTL;
  2382. break;
  2383. case CHIP_ID_YUKON_SUPR:
  2384. hw->flags = SKY2_HW_GIGABIT
  2385. | SKY2_HW_NEWER_PHY
  2386. | SKY2_HW_NEW_LE
  2387. | SKY2_HW_AUTO_TX_SUM
  2388. | SKY2_HW_ADV_POWER_CTL;
  2389. break;
  2390. case CHIP_ID_YUKON_UL_2:
  2391. hw->flags = SKY2_HW_GIGABIT
  2392. | SKY2_HW_ADV_POWER_CTL;
  2393. break;
  2394. case CHIP_ID_YUKON_OPT:
  2395. hw->flags = SKY2_HW_GIGABIT
  2396. | SKY2_HW_NEW_LE
  2397. | SKY2_HW_ADV_POWER_CTL;
  2398. break;
  2399. default:
  2400. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2401. hw->chip_id);
  2402. return -EOPNOTSUPP;
  2403. }
  2404. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2405. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2406. hw->flags |= SKY2_HW_FIBRE_PHY;
  2407. hw->ports = 1;
  2408. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2409. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2410. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2411. ++hw->ports;
  2412. }
  2413. if (sky2_read8(hw, B2_E_0))
  2414. hw->flags |= SKY2_HW_RAM_BUFFER;
  2415. return 0;
  2416. }
  2417. static void sky2_reset(struct sky2_hw *hw)
  2418. {
  2419. struct pci_dev *pdev = hw->pdev;
  2420. u16 status;
  2421. int i, cap;
  2422. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2423. /* disable ASF */
  2424. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2425. status = sky2_read16(hw, HCU_CCSR);
  2426. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2427. HCU_CCSR_UC_STATE_MSK);
  2428. sky2_write16(hw, HCU_CCSR, status);
  2429. } else
  2430. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2431. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2432. /* do a SW reset */
  2433. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2434. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2435. /* allow writes to PCI config */
  2436. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2437. /* clear PCI errors, if any */
  2438. status = sky2_pci_read16(hw, PCI_STATUS);
  2439. status |= PCI_STATUS_ERROR_BITS;
  2440. sky2_pci_write16(hw, PCI_STATUS, status);
  2441. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2442. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2443. if (cap) {
  2444. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2445. 0xfffffffful);
  2446. /* If error bit is stuck on ignore it */
  2447. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2448. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2449. else
  2450. hwe_mask |= Y2_IS_PCI_EXP;
  2451. }
  2452. sky2_power_on(hw);
  2453. for (i = 0; i < hw->ports; i++) {
  2454. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2455. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2456. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2457. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2458. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2459. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2460. | GMC_BYP_RETR_ON);
  2461. }
  2462. if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
  2463. /* enable MACSec clock gating */
  2464. sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
  2465. }
  2466. if (hw->chip_id == CHIP_ID_YUKON_OPT) {
  2467. u16 reg;
  2468. u32 msk;
  2469. if (hw->chip_rev == 0) {
  2470. /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
  2471. sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
  2472. /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
  2473. reg = 10;
  2474. } else {
  2475. /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
  2476. reg = 3;
  2477. }
  2478. reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
  2479. /* reset PHY Link Detect */
  2480. sky2_pci_write16(hw, PSM_CONFIG_REG4,
  2481. reg | PSM_CONFIG_REG4_RST_PHY_LINK_DETECT);
  2482. sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
  2483. /* enable PHY Quick Link */
  2484. msk = sky2_read32(hw, B0_IMSK);
  2485. msk |= Y2_IS_PHY_QLNK;
  2486. sky2_write32(hw, B0_IMSK, msk);
  2487. /* check if PSMv2 was running before */
  2488. reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
  2489. if (reg & PCI_EXP_LNKCTL_ASPMC) {
  2490. int cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2491. /* restore the PCIe Link Control register */
  2492. sky2_pci_write16(hw, cap + PCI_EXP_LNKCTL, reg);
  2493. }
  2494. /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
  2495. sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
  2496. }
  2497. /* Clear I2C IRQ noise */
  2498. sky2_write32(hw, B2_I2C_IRQ, 1);
  2499. /* turn off hardware timer (unused) */
  2500. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2501. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2502. /* Turn off descriptor polling */
  2503. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2504. /* Turn off receive timestamp */
  2505. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2506. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2507. /* enable the Tx Arbiters */
  2508. for (i = 0; i < hw->ports; i++)
  2509. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2510. /* Initialize ram interface */
  2511. for (i = 0; i < hw->ports; i++) {
  2512. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2513. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2514. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2515. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2516. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2517. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2518. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2519. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2520. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2521. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2522. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2523. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2524. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2525. }
  2526. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2527. for (i = 0; i < hw->ports; i++)
  2528. sky2_gmac_reset(hw, i);
  2529. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2530. hw->st_idx = 0;
  2531. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2532. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2533. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2534. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2535. /* Set the list last index */
  2536. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2537. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2538. sky2_write8(hw, STAT_FIFO_WM, 16);
  2539. /* set Status-FIFO ISR watermark */
  2540. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2541. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2542. else
  2543. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2544. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2545. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2546. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2547. /* enable status unit */
  2548. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2549. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2550. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2551. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2552. }
  2553. /* Take device down (offline).
  2554. * Equivalent to doing dev_stop() but this does not
  2555. * inform upper layers of the transistion.
  2556. */
  2557. static void sky2_detach(struct net_device *dev)
  2558. {
  2559. if (netif_running(dev)) {
  2560. netif_device_detach(dev); /* stop txq */
  2561. sky2_down(dev);
  2562. }
  2563. }
  2564. /* Bring device back after doing sky2_detach */
  2565. static int sky2_reattach(struct net_device *dev)
  2566. {
  2567. int err = 0;
  2568. if (netif_running(dev)) {
  2569. err = sky2_up(dev);
  2570. if (err) {
  2571. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2572. dev->name, err);
  2573. dev_close(dev);
  2574. } else {
  2575. netif_device_attach(dev);
  2576. sky2_set_multicast(dev);
  2577. }
  2578. }
  2579. return err;
  2580. }
  2581. static void sky2_restart(struct work_struct *work)
  2582. {
  2583. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2584. int i;
  2585. rtnl_lock();
  2586. for (i = 0; i < hw->ports; i++)
  2587. sky2_detach(hw->dev[i]);
  2588. napi_disable(&hw->napi);
  2589. sky2_write32(hw, B0_IMSK, 0);
  2590. sky2_reset(hw);
  2591. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2592. napi_enable(&hw->napi);
  2593. for (i = 0; i < hw->ports; i++)
  2594. sky2_reattach(hw->dev[i]);
  2595. rtnl_unlock();
  2596. }
  2597. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2598. {
  2599. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2600. }
  2601. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2602. {
  2603. const struct sky2_port *sky2 = netdev_priv(dev);
  2604. wol->supported = sky2_wol_supported(sky2->hw);
  2605. wol->wolopts = sky2->wol;
  2606. }
  2607. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2608. {
  2609. struct sky2_port *sky2 = netdev_priv(dev);
  2610. struct sky2_hw *hw = sky2->hw;
  2611. if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
  2612. !device_can_wakeup(&hw->pdev->dev))
  2613. return -EOPNOTSUPP;
  2614. sky2->wol = wol->wolopts;
  2615. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2616. hw->chip_id == CHIP_ID_YUKON_EX ||
  2617. hw->chip_id == CHIP_ID_YUKON_FE_P)
  2618. sky2_write32(hw, B0_CTST, sky2->wol
  2619. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2620. device_set_wakeup_enable(&hw->pdev->dev, sky2->wol);
  2621. if (!netif_running(dev))
  2622. sky2_wol_init(sky2);
  2623. return 0;
  2624. }
  2625. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2626. {
  2627. if (sky2_is_copper(hw)) {
  2628. u32 modes = SUPPORTED_10baseT_Half
  2629. | SUPPORTED_10baseT_Full
  2630. | SUPPORTED_100baseT_Half
  2631. | SUPPORTED_100baseT_Full
  2632. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2633. if (hw->flags & SKY2_HW_GIGABIT)
  2634. modes |= SUPPORTED_1000baseT_Half
  2635. | SUPPORTED_1000baseT_Full;
  2636. return modes;
  2637. } else
  2638. return SUPPORTED_1000baseT_Half
  2639. | SUPPORTED_1000baseT_Full
  2640. | SUPPORTED_Autoneg
  2641. | SUPPORTED_FIBRE;
  2642. }
  2643. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2644. {
  2645. struct sky2_port *sky2 = netdev_priv(dev);
  2646. struct sky2_hw *hw = sky2->hw;
  2647. ecmd->transceiver = XCVR_INTERNAL;
  2648. ecmd->supported = sky2_supported_modes(hw);
  2649. ecmd->phy_address = PHY_ADDR_MARV;
  2650. if (sky2_is_copper(hw)) {
  2651. ecmd->port = PORT_TP;
  2652. ecmd->speed = sky2->speed;
  2653. } else {
  2654. ecmd->speed = SPEED_1000;
  2655. ecmd->port = PORT_FIBRE;
  2656. }
  2657. ecmd->advertising = sky2->advertising;
  2658. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  2659. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  2660. ecmd->duplex = sky2->duplex;
  2661. return 0;
  2662. }
  2663. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2664. {
  2665. struct sky2_port *sky2 = netdev_priv(dev);
  2666. const struct sky2_hw *hw = sky2->hw;
  2667. u32 supported = sky2_supported_modes(hw);
  2668. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2669. sky2->flags |= SKY2_FLAG_AUTO_SPEED;
  2670. ecmd->advertising = supported;
  2671. sky2->duplex = -1;
  2672. sky2->speed = -1;
  2673. } else {
  2674. u32 setting;
  2675. switch (ecmd->speed) {
  2676. case SPEED_1000:
  2677. if (ecmd->duplex == DUPLEX_FULL)
  2678. setting = SUPPORTED_1000baseT_Full;
  2679. else if (ecmd->duplex == DUPLEX_HALF)
  2680. setting = SUPPORTED_1000baseT_Half;
  2681. else
  2682. return -EINVAL;
  2683. break;
  2684. case SPEED_100:
  2685. if (ecmd->duplex == DUPLEX_FULL)
  2686. setting = SUPPORTED_100baseT_Full;
  2687. else if (ecmd->duplex == DUPLEX_HALF)
  2688. setting = SUPPORTED_100baseT_Half;
  2689. else
  2690. return -EINVAL;
  2691. break;
  2692. case SPEED_10:
  2693. if (ecmd->duplex == DUPLEX_FULL)
  2694. setting = SUPPORTED_10baseT_Full;
  2695. else if (ecmd->duplex == DUPLEX_HALF)
  2696. setting = SUPPORTED_10baseT_Half;
  2697. else
  2698. return -EINVAL;
  2699. break;
  2700. default:
  2701. return -EINVAL;
  2702. }
  2703. if ((setting & supported) == 0)
  2704. return -EINVAL;
  2705. sky2->speed = ecmd->speed;
  2706. sky2->duplex = ecmd->duplex;
  2707. sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
  2708. }
  2709. sky2->advertising = ecmd->advertising;
  2710. if (netif_running(dev)) {
  2711. sky2_phy_reinit(sky2);
  2712. sky2_set_multicast(dev);
  2713. }
  2714. return 0;
  2715. }
  2716. static void sky2_get_drvinfo(struct net_device *dev,
  2717. struct ethtool_drvinfo *info)
  2718. {
  2719. struct sky2_port *sky2 = netdev_priv(dev);
  2720. strcpy(info->driver, DRV_NAME);
  2721. strcpy(info->version, DRV_VERSION);
  2722. strcpy(info->fw_version, "N/A");
  2723. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2724. }
  2725. static const struct sky2_stat {
  2726. char name[ETH_GSTRING_LEN];
  2727. u16 offset;
  2728. } sky2_stats[] = {
  2729. { "tx_bytes", GM_TXO_OK_HI },
  2730. { "rx_bytes", GM_RXO_OK_HI },
  2731. { "tx_broadcast", GM_TXF_BC_OK },
  2732. { "rx_broadcast", GM_RXF_BC_OK },
  2733. { "tx_multicast", GM_TXF_MC_OK },
  2734. { "rx_multicast", GM_RXF_MC_OK },
  2735. { "tx_unicast", GM_TXF_UC_OK },
  2736. { "rx_unicast", GM_RXF_UC_OK },
  2737. { "tx_mac_pause", GM_TXF_MPAUSE },
  2738. { "rx_mac_pause", GM_RXF_MPAUSE },
  2739. { "collisions", GM_TXF_COL },
  2740. { "late_collision",GM_TXF_LAT_COL },
  2741. { "aborted", GM_TXF_ABO_COL },
  2742. { "single_collisions", GM_TXF_SNG_COL },
  2743. { "multi_collisions", GM_TXF_MUL_COL },
  2744. { "rx_short", GM_RXF_SHT },
  2745. { "rx_runt", GM_RXE_FRAG },
  2746. { "rx_64_byte_packets", GM_RXF_64B },
  2747. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2748. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2749. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2750. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2751. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2752. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2753. { "rx_too_long", GM_RXF_LNG_ERR },
  2754. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2755. { "rx_jabber", GM_RXF_JAB_PKT },
  2756. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2757. { "tx_64_byte_packets", GM_TXF_64B },
  2758. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2759. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2760. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2761. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2762. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2763. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2764. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2765. };
  2766. static u32 sky2_get_rx_csum(struct net_device *dev)
  2767. {
  2768. struct sky2_port *sky2 = netdev_priv(dev);
  2769. return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
  2770. }
  2771. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2772. {
  2773. struct sky2_port *sky2 = netdev_priv(dev);
  2774. if (data)
  2775. sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
  2776. else
  2777. sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
  2778. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2779. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2780. return 0;
  2781. }
  2782. static u32 sky2_get_msglevel(struct net_device *netdev)
  2783. {
  2784. struct sky2_port *sky2 = netdev_priv(netdev);
  2785. return sky2->msg_enable;
  2786. }
  2787. static int sky2_nway_reset(struct net_device *dev)
  2788. {
  2789. struct sky2_port *sky2 = netdev_priv(dev);
  2790. if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
  2791. return -EINVAL;
  2792. sky2_phy_reinit(sky2);
  2793. sky2_set_multicast(dev);
  2794. return 0;
  2795. }
  2796. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2797. {
  2798. struct sky2_hw *hw = sky2->hw;
  2799. unsigned port = sky2->port;
  2800. int i;
  2801. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2802. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2803. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2804. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2805. for (i = 2; i < count; i++)
  2806. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2807. }
  2808. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2809. {
  2810. struct sky2_port *sky2 = netdev_priv(netdev);
  2811. sky2->msg_enable = value;
  2812. }
  2813. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2814. {
  2815. switch (sset) {
  2816. case ETH_SS_STATS:
  2817. return ARRAY_SIZE(sky2_stats);
  2818. default:
  2819. return -EOPNOTSUPP;
  2820. }
  2821. }
  2822. static void sky2_get_ethtool_stats(struct net_device *dev,
  2823. struct ethtool_stats *stats, u64 * data)
  2824. {
  2825. struct sky2_port *sky2 = netdev_priv(dev);
  2826. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2827. }
  2828. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2829. {
  2830. int i;
  2831. switch (stringset) {
  2832. case ETH_SS_STATS:
  2833. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2834. memcpy(data + i * ETH_GSTRING_LEN,
  2835. sky2_stats[i].name, ETH_GSTRING_LEN);
  2836. break;
  2837. }
  2838. }
  2839. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2840. {
  2841. struct sky2_port *sky2 = netdev_priv(dev);
  2842. struct sky2_hw *hw = sky2->hw;
  2843. unsigned port = sky2->port;
  2844. const struct sockaddr *addr = p;
  2845. if (!is_valid_ether_addr(addr->sa_data))
  2846. return -EADDRNOTAVAIL;
  2847. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2848. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2849. dev->dev_addr, ETH_ALEN);
  2850. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2851. dev->dev_addr, ETH_ALEN);
  2852. /* virtual address for data */
  2853. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2854. /* physical address: used for pause frames */
  2855. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2856. return 0;
  2857. }
  2858. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2859. {
  2860. u32 bit;
  2861. bit = ether_crc(ETH_ALEN, addr) & 63;
  2862. filter[bit >> 3] |= 1 << (bit & 7);
  2863. }
  2864. static void sky2_set_multicast(struct net_device *dev)
  2865. {
  2866. struct sky2_port *sky2 = netdev_priv(dev);
  2867. struct sky2_hw *hw = sky2->hw;
  2868. unsigned port = sky2->port;
  2869. struct dev_mc_list *list = dev->mc_list;
  2870. u16 reg;
  2871. u8 filter[8];
  2872. int rx_pause;
  2873. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2874. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2875. memset(filter, 0, sizeof(filter));
  2876. reg = gma_read16(hw, port, GM_RX_CTRL);
  2877. reg |= GM_RXCR_UCF_ENA;
  2878. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2879. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2880. else if (dev->flags & IFF_ALLMULTI)
  2881. memset(filter, 0xff, sizeof(filter));
  2882. else if (dev->mc_count == 0 && !rx_pause)
  2883. reg &= ~GM_RXCR_MCF_ENA;
  2884. else {
  2885. int i;
  2886. reg |= GM_RXCR_MCF_ENA;
  2887. if (rx_pause)
  2888. sky2_add_filter(filter, pause_mc_addr);
  2889. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2890. sky2_add_filter(filter, list->dmi_addr);
  2891. }
  2892. gma_write16(hw, port, GM_MC_ADDR_H1,
  2893. (u16) filter[0] | ((u16) filter[1] << 8));
  2894. gma_write16(hw, port, GM_MC_ADDR_H2,
  2895. (u16) filter[2] | ((u16) filter[3] << 8));
  2896. gma_write16(hw, port, GM_MC_ADDR_H3,
  2897. (u16) filter[4] | ((u16) filter[5] << 8));
  2898. gma_write16(hw, port, GM_MC_ADDR_H4,
  2899. (u16) filter[6] | ((u16) filter[7] << 8));
  2900. gma_write16(hw, port, GM_RX_CTRL, reg);
  2901. }
  2902. /* Can have one global because blinking is controlled by
  2903. * ethtool and that is always under RTNL mutex
  2904. */
  2905. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  2906. {
  2907. struct sky2_hw *hw = sky2->hw;
  2908. unsigned port = sky2->port;
  2909. spin_lock_bh(&sky2->phy_lock);
  2910. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2911. hw->chip_id == CHIP_ID_YUKON_EX ||
  2912. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2913. u16 pg;
  2914. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2915. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2916. switch (mode) {
  2917. case MO_LED_OFF:
  2918. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2919. PHY_M_LEDC_LOS_CTRL(8) |
  2920. PHY_M_LEDC_INIT_CTRL(8) |
  2921. PHY_M_LEDC_STA1_CTRL(8) |
  2922. PHY_M_LEDC_STA0_CTRL(8));
  2923. break;
  2924. case MO_LED_ON:
  2925. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2926. PHY_M_LEDC_LOS_CTRL(9) |
  2927. PHY_M_LEDC_INIT_CTRL(9) |
  2928. PHY_M_LEDC_STA1_CTRL(9) |
  2929. PHY_M_LEDC_STA0_CTRL(9));
  2930. break;
  2931. case MO_LED_BLINK:
  2932. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2933. PHY_M_LEDC_LOS_CTRL(0xa) |
  2934. PHY_M_LEDC_INIT_CTRL(0xa) |
  2935. PHY_M_LEDC_STA1_CTRL(0xa) |
  2936. PHY_M_LEDC_STA0_CTRL(0xa));
  2937. break;
  2938. case MO_LED_NORM:
  2939. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2940. PHY_M_LEDC_LOS_CTRL(1) |
  2941. PHY_M_LEDC_INIT_CTRL(8) |
  2942. PHY_M_LEDC_STA1_CTRL(7) |
  2943. PHY_M_LEDC_STA0_CTRL(7));
  2944. }
  2945. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2946. } else
  2947. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2948. PHY_M_LED_MO_DUP(mode) |
  2949. PHY_M_LED_MO_10(mode) |
  2950. PHY_M_LED_MO_100(mode) |
  2951. PHY_M_LED_MO_1000(mode) |
  2952. PHY_M_LED_MO_RX(mode) |
  2953. PHY_M_LED_MO_TX(mode));
  2954. spin_unlock_bh(&sky2->phy_lock);
  2955. }
  2956. /* blink LED's for finding board */
  2957. static int sky2_phys_id(struct net_device *dev, u32 data)
  2958. {
  2959. struct sky2_port *sky2 = netdev_priv(dev);
  2960. unsigned int i;
  2961. if (data == 0)
  2962. data = UINT_MAX;
  2963. for (i = 0; i < data; i++) {
  2964. sky2_led(sky2, MO_LED_ON);
  2965. if (msleep_interruptible(500))
  2966. break;
  2967. sky2_led(sky2, MO_LED_OFF);
  2968. if (msleep_interruptible(500))
  2969. break;
  2970. }
  2971. sky2_led(sky2, MO_LED_NORM);
  2972. return 0;
  2973. }
  2974. static void sky2_get_pauseparam(struct net_device *dev,
  2975. struct ethtool_pauseparam *ecmd)
  2976. {
  2977. struct sky2_port *sky2 = netdev_priv(dev);
  2978. switch (sky2->flow_mode) {
  2979. case FC_NONE:
  2980. ecmd->tx_pause = ecmd->rx_pause = 0;
  2981. break;
  2982. case FC_TX:
  2983. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2984. break;
  2985. case FC_RX:
  2986. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2987. break;
  2988. case FC_BOTH:
  2989. ecmd->tx_pause = ecmd->rx_pause = 1;
  2990. }
  2991. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
  2992. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  2993. }
  2994. static int sky2_set_pauseparam(struct net_device *dev,
  2995. struct ethtool_pauseparam *ecmd)
  2996. {
  2997. struct sky2_port *sky2 = netdev_priv(dev);
  2998. if (ecmd->autoneg == AUTONEG_ENABLE)
  2999. sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
  3000. else
  3001. sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
  3002. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  3003. if (netif_running(dev))
  3004. sky2_phy_reinit(sky2);
  3005. return 0;
  3006. }
  3007. static int sky2_get_coalesce(struct net_device *dev,
  3008. struct ethtool_coalesce *ecmd)
  3009. {
  3010. struct sky2_port *sky2 = netdev_priv(dev);
  3011. struct sky2_hw *hw = sky2->hw;
  3012. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  3013. ecmd->tx_coalesce_usecs = 0;
  3014. else {
  3015. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  3016. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  3017. }
  3018. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  3019. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  3020. ecmd->rx_coalesce_usecs = 0;
  3021. else {
  3022. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  3023. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  3024. }
  3025. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  3026. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  3027. ecmd->rx_coalesce_usecs_irq = 0;
  3028. else {
  3029. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  3030. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  3031. }
  3032. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  3033. return 0;
  3034. }
  3035. /* Note: this affect both ports */
  3036. static int sky2_set_coalesce(struct net_device *dev,
  3037. struct ethtool_coalesce *ecmd)
  3038. {
  3039. struct sky2_port *sky2 = netdev_priv(dev);
  3040. struct sky2_hw *hw = sky2->hw;
  3041. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  3042. if (ecmd->tx_coalesce_usecs > tmax ||
  3043. ecmd->rx_coalesce_usecs > tmax ||
  3044. ecmd->rx_coalesce_usecs_irq > tmax)
  3045. return -EINVAL;
  3046. if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
  3047. return -EINVAL;
  3048. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  3049. return -EINVAL;
  3050. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  3051. return -EINVAL;
  3052. if (ecmd->tx_coalesce_usecs == 0)
  3053. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  3054. else {
  3055. sky2_write32(hw, STAT_TX_TIMER_INI,
  3056. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  3057. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  3058. }
  3059. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  3060. if (ecmd->rx_coalesce_usecs == 0)
  3061. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  3062. else {
  3063. sky2_write32(hw, STAT_LEV_TIMER_INI,
  3064. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  3065. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  3066. }
  3067. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  3068. if (ecmd->rx_coalesce_usecs_irq == 0)
  3069. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  3070. else {
  3071. sky2_write32(hw, STAT_ISR_TIMER_INI,
  3072. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  3073. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  3074. }
  3075. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  3076. return 0;
  3077. }
  3078. static void sky2_get_ringparam(struct net_device *dev,
  3079. struct ethtool_ringparam *ering)
  3080. {
  3081. struct sky2_port *sky2 = netdev_priv(dev);
  3082. ering->rx_max_pending = RX_MAX_PENDING;
  3083. ering->rx_mini_max_pending = 0;
  3084. ering->rx_jumbo_max_pending = 0;
  3085. ering->tx_max_pending = TX_MAX_PENDING;
  3086. ering->rx_pending = sky2->rx_pending;
  3087. ering->rx_mini_pending = 0;
  3088. ering->rx_jumbo_pending = 0;
  3089. ering->tx_pending = sky2->tx_pending;
  3090. }
  3091. static int sky2_set_ringparam(struct net_device *dev,
  3092. struct ethtool_ringparam *ering)
  3093. {
  3094. struct sky2_port *sky2 = netdev_priv(dev);
  3095. if (ering->rx_pending > RX_MAX_PENDING ||
  3096. ering->rx_pending < 8 ||
  3097. ering->tx_pending < TX_MIN_PENDING ||
  3098. ering->tx_pending > TX_MAX_PENDING)
  3099. return -EINVAL;
  3100. sky2_detach(dev);
  3101. sky2->rx_pending = ering->rx_pending;
  3102. sky2->tx_pending = ering->tx_pending;
  3103. sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
  3104. return sky2_reattach(dev);
  3105. }
  3106. static int sky2_get_regs_len(struct net_device *dev)
  3107. {
  3108. return 0x4000;
  3109. }
  3110. /*
  3111. * Returns copy of control register region
  3112. * Note: ethtool_get_regs always provides full size (16k) buffer
  3113. */
  3114. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  3115. void *p)
  3116. {
  3117. const struct sky2_port *sky2 = netdev_priv(dev);
  3118. const void __iomem *io = sky2->hw->regs;
  3119. unsigned int b;
  3120. regs->version = 1;
  3121. for (b = 0; b < 128; b++) {
  3122. /* This complicated switch statement is to make sure and
  3123. * only access regions that are unreserved.
  3124. * Some blocks are only valid on dual port cards.
  3125. * and block 3 has some special diagnostic registers that
  3126. * are poison.
  3127. */
  3128. switch (b) {
  3129. case 3:
  3130. /* skip diagnostic ram region */
  3131. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  3132. break;
  3133. /* dual port cards only */
  3134. case 5: /* Tx Arbiter 2 */
  3135. case 9: /* RX2 */
  3136. case 14 ... 15: /* TX2 */
  3137. case 17: case 19: /* Ram Buffer 2 */
  3138. case 22 ... 23: /* Tx Ram Buffer 2 */
  3139. case 25: /* Rx MAC Fifo 1 */
  3140. case 27: /* Tx MAC Fifo 2 */
  3141. case 31: /* GPHY 2 */
  3142. case 40 ... 47: /* Pattern Ram 2 */
  3143. case 52: case 54: /* TCP Segmentation 2 */
  3144. case 112 ... 116: /* GMAC 2 */
  3145. if (sky2->hw->ports == 1)
  3146. goto reserved;
  3147. /* fall through */
  3148. case 0: /* Control */
  3149. case 2: /* Mac address */
  3150. case 4: /* Tx Arbiter 1 */
  3151. case 7: /* PCI express reg */
  3152. case 8: /* RX1 */
  3153. case 12 ... 13: /* TX1 */
  3154. case 16: case 18:/* Rx Ram Buffer 1 */
  3155. case 20 ... 21: /* Tx Ram Buffer 1 */
  3156. case 24: /* Rx MAC Fifo 1 */
  3157. case 26: /* Tx MAC Fifo 1 */
  3158. case 28 ... 29: /* Descriptor and status unit */
  3159. case 30: /* GPHY 1*/
  3160. case 32 ... 39: /* Pattern Ram 1 */
  3161. case 48: case 50: /* TCP Segmentation 1 */
  3162. case 56 ... 60: /* PCI space */
  3163. case 80 ... 84: /* GMAC 1 */
  3164. memcpy_fromio(p, io, 128);
  3165. break;
  3166. default:
  3167. reserved:
  3168. memset(p, 0, 128);
  3169. }
  3170. p += 128;
  3171. io += 128;
  3172. }
  3173. }
  3174. /* In order to do Jumbo packets on these chips, need to turn off the
  3175. * transmit store/forward. Therefore checksum offload won't work.
  3176. */
  3177. static int no_tx_offload(struct net_device *dev)
  3178. {
  3179. const struct sky2_port *sky2 = netdev_priv(dev);
  3180. const struct sky2_hw *hw = sky2->hw;
  3181. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  3182. }
  3183. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  3184. {
  3185. if (data && no_tx_offload(dev))
  3186. return -EINVAL;
  3187. return ethtool_op_set_tx_csum(dev, data);
  3188. }
  3189. static int sky2_set_tso(struct net_device *dev, u32 data)
  3190. {
  3191. if (data && no_tx_offload(dev))
  3192. return -EINVAL;
  3193. return ethtool_op_set_tso(dev, data);
  3194. }
  3195. static int sky2_get_eeprom_len(struct net_device *dev)
  3196. {
  3197. struct sky2_port *sky2 = netdev_priv(dev);
  3198. struct sky2_hw *hw = sky2->hw;
  3199. u16 reg2;
  3200. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3201. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3202. }
  3203. static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
  3204. {
  3205. unsigned long start = jiffies;
  3206. while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
  3207. /* Can take up to 10.6 ms for write */
  3208. if (time_after(jiffies, start + HZ/4)) {
  3209. dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
  3210. return -ETIMEDOUT;
  3211. }
  3212. mdelay(1);
  3213. }
  3214. return 0;
  3215. }
  3216. static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
  3217. u16 offset, size_t length)
  3218. {
  3219. int rc = 0;
  3220. while (length > 0) {
  3221. u32 val;
  3222. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3223. rc = sky2_vpd_wait(hw, cap, 0);
  3224. if (rc)
  3225. break;
  3226. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3227. memcpy(data, &val, min(sizeof(val), length));
  3228. offset += sizeof(u32);
  3229. data += sizeof(u32);
  3230. length -= sizeof(u32);
  3231. }
  3232. return rc;
  3233. }
  3234. static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
  3235. u16 offset, unsigned int length)
  3236. {
  3237. unsigned int i;
  3238. int rc = 0;
  3239. for (i = 0; i < length; i += sizeof(u32)) {
  3240. u32 val = *(u32 *)(data + i);
  3241. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  3242. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3243. rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
  3244. if (rc)
  3245. break;
  3246. }
  3247. return rc;
  3248. }
  3249. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3250. u8 *data)
  3251. {
  3252. struct sky2_port *sky2 = netdev_priv(dev);
  3253. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3254. if (!cap)
  3255. return -EINVAL;
  3256. eeprom->magic = SKY2_EEPROM_MAGIC;
  3257. return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3258. }
  3259. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3260. u8 *data)
  3261. {
  3262. struct sky2_port *sky2 = netdev_priv(dev);
  3263. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3264. if (!cap)
  3265. return -EINVAL;
  3266. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3267. return -EINVAL;
  3268. /* Partial writes not supported */
  3269. if ((eeprom->offset & 3) || (eeprom->len & 3))
  3270. return -EINVAL;
  3271. return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3272. }
  3273. static const struct ethtool_ops sky2_ethtool_ops = {
  3274. .get_settings = sky2_get_settings,
  3275. .set_settings = sky2_set_settings,
  3276. .get_drvinfo = sky2_get_drvinfo,
  3277. .get_wol = sky2_get_wol,
  3278. .set_wol = sky2_set_wol,
  3279. .get_msglevel = sky2_get_msglevel,
  3280. .set_msglevel = sky2_set_msglevel,
  3281. .nway_reset = sky2_nway_reset,
  3282. .get_regs_len = sky2_get_regs_len,
  3283. .get_regs = sky2_get_regs,
  3284. .get_link = ethtool_op_get_link,
  3285. .get_eeprom_len = sky2_get_eeprom_len,
  3286. .get_eeprom = sky2_get_eeprom,
  3287. .set_eeprom = sky2_set_eeprom,
  3288. .set_sg = ethtool_op_set_sg,
  3289. .set_tx_csum = sky2_set_tx_csum,
  3290. .set_tso = sky2_set_tso,
  3291. .get_rx_csum = sky2_get_rx_csum,
  3292. .set_rx_csum = sky2_set_rx_csum,
  3293. .get_strings = sky2_get_strings,
  3294. .get_coalesce = sky2_get_coalesce,
  3295. .set_coalesce = sky2_set_coalesce,
  3296. .get_ringparam = sky2_get_ringparam,
  3297. .set_ringparam = sky2_set_ringparam,
  3298. .get_pauseparam = sky2_get_pauseparam,
  3299. .set_pauseparam = sky2_set_pauseparam,
  3300. .phys_id = sky2_phys_id,
  3301. .get_sset_count = sky2_get_sset_count,
  3302. .get_ethtool_stats = sky2_get_ethtool_stats,
  3303. };
  3304. #ifdef CONFIG_SKY2_DEBUG
  3305. static struct dentry *sky2_debug;
  3306. /*
  3307. * Read and parse the first part of Vital Product Data
  3308. */
  3309. #define VPD_SIZE 128
  3310. #define VPD_MAGIC 0x82
  3311. static const struct vpd_tag {
  3312. char tag[2];
  3313. char *label;
  3314. } vpd_tags[] = {
  3315. { "PN", "Part Number" },
  3316. { "EC", "Engineering Level" },
  3317. { "MN", "Manufacturer" },
  3318. { "SN", "Serial Number" },
  3319. { "YA", "Asset Tag" },
  3320. { "VL", "First Error Log Message" },
  3321. { "VF", "Second Error Log Message" },
  3322. { "VB", "Boot Agent ROM Configuration" },
  3323. { "VE", "EFI UNDI Configuration" },
  3324. };
  3325. static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
  3326. {
  3327. size_t vpd_size;
  3328. loff_t offs;
  3329. u8 len;
  3330. unsigned char *buf;
  3331. u16 reg2;
  3332. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3333. vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3334. seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
  3335. buf = kmalloc(vpd_size, GFP_KERNEL);
  3336. if (!buf) {
  3337. seq_puts(seq, "no memory!\n");
  3338. return;
  3339. }
  3340. if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
  3341. seq_puts(seq, "VPD read failed\n");
  3342. goto out;
  3343. }
  3344. if (buf[0] != VPD_MAGIC) {
  3345. seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
  3346. goto out;
  3347. }
  3348. len = buf[1];
  3349. if (len == 0 || len > vpd_size - 4) {
  3350. seq_printf(seq, "Invalid id length: %d\n", len);
  3351. goto out;
  3352. }
  3353. seq_printf(seq, "%.*s\n", len, buf + 3);
  3354. offs = len + 3;
  3355. while (offs < vpd_size - 4) {
  3356. int i;
  3357. if (!memcmp("RW", buf + offs, 2)) /* end marker */
  3358. break;
  3359. len = buf[offs + 2];
  3360. if (offs + len + 3 >= vpd_size)
  3361. break;
  3362. for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
  3363. if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
  3364. seq_printf(seq, " %s: %.*s\n",
  3365. vpd_tags[i].label, len, buf + offs + 3);
  3366. break;
  3367. }
  3368. }
  3369. offs += len + 3;
  3370. }
  3371. out:
  3372. kfree(buf);
  3373. }
  3374. static int sky2_debug_show(struct seq_file *seq, void *v)
  3375. {
  3376. struct net_device *dev = seq->private;
  3377. const struct sky2_port *sky2 = netdev_priv(dev);
  3378. struct sky2_hw *hw = sky2->hw;
  3379. unsigned port = sky2->port;
  3380. unsigned idx, last;
  3381. int sop;
  3382. sky2_show_vpd(seq, hw);
  3383. seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
  3384. sky2_read32(hw, B0_ISRC),
  3385. sky2_read32(hw, B0_IMSK),
  3386. sky2_read32(hw, B0_Y2_SP_ICR));
  3387. if (!netif_running(dev)) {
  3388. seq_printf(seq, "network not running\n");
  3389. return 0;
  3390. }
  3391. napi_disable(&hw->napi);
  3392. last = sky2_read16(hw, STAT_PUT_IDX);
  3393. if (hw->st_idx == last)
  3394. seq_puts(seq, "Status ring (empty)\n");
  3395. else {
  3396. seq_puts(seq, "Status ring\n");
  3397. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3398. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3399. const struct sky2_status_le *le = hw->st_le + idx;
  3400. seq_printf(seq, "[%d] %#x %d %#x\n",
  3401. idx, le->opcode, le->length, le->status);
  3402. }
  3403. seq_puts(seq, "\n");
  3404. }
  3405. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3406. sky2->tx_cons, sky2->tx_prod,
  3407. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3408. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3409. /* Dump contents of tx ring */
  3410. sop = 1;
  3411. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
  3412. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  3413. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3414. u32 a = le32_to_cpu(le->addr);
  3415. if (sop)
  3416. seq_printf(seq, "%u:", idx);
  3417. sop = 0;
  3418. switch(le->opcode & ~HW_OWNER) {
  3419. case OP_ADDR64:
  3420. seq_printf(seq, " %#x:", a);
  3421. break;
  3422. case OP_LRGLEN:
  3423. seq_printf(seq, " mtu=%d", a);
  3424. break;
  3425. case OP_VLAN:
  3426. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3427. break;
  3428. case OP_TCPLISW:
  3429. seq_printf(seq, " csum=%#x", a);
  3430. break;
  3431. case OP_LARGESEND:
  3432. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3433. break;
  3434. case OP_PACKET:
  3435. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3436. break;
  3437. case OP_BUFFER:
  3438. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3439. break;
  3440. default:
  3441. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3442. a, le16_to_cpu(le->length));
  3443. }
  3444. if (le->ctrl & EOP) {
  3445. seq_putc(seq, '\n');
  3446. sop = 1;
  3447. }
  3448. }
  3449. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3450. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3451. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3452. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3453. sky2_read32(hw, B0_Y2_SP_LISR);
  3454. napi_enable(&hw->napi);
  3455. return 0;
  3456. }
  3457. static int sky2_debug_open(struct inode *inode, struct file *file)
  3458. {
  3459. return single_open(file, sky2_debug_show, inode->i_private);
  3460. }
  3461. static const struct file_operations sky2_debug_fops = {
  3462. .owner = THIS_MODULE,
  3463. .open = sky2_debug_open,
  3464. .read = seq_read,
  3465. .llseek = seq_lseek,
  3466. .release = single_release,
  3467. };
  3468. /*
  3469. * Use network device events to create/remove/rename
  3470. * debugfs file entries
  3471. */
  3472. static int sky2_device_event(struct notifier_block *unused,
  3473. unsigned long event, void *ptr)
  3474. {
  3475. struct net_device *dev = ptr;
  3476. struct sky2_port *sky2 = netdev_priv(dev);
  3477. if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
  3478. return NOTIFY_DONE;
  3479. switch(event) {
  3480. case NETDEV_CHANGENAME:
  3481. if (sky2->debugfs) {
  3482. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3483. sky2_debug, dev->name);
  3484. }
  3485. break;
  3486. case NETDEV_GOING_DOWN:
  3487. if (sky2->debugfs) {
  3488. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  3489. dev->name);
  3490. debugfs_remove(sky2->debugfs);
  3491. sky2->debugfs = NULL;
  3492. }
  3493. break;
  3494. case NETDEV_UP:
  3495. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3496. sky2_debug, dev,
  3497. &sky2_debug_fops);
  3498. if (IS_ERR(sky2->debugfs))
  3499. sky2->debugfs = NULL;
  3500. }
  3501. return NOTIFY_DONE;
  3502. }
  3503. static struct notifier_block sky2_notifier = {
  3504. .notifier_call = sky2_device_event,
  3505. };
  3506. static __init void sky2_debug_init(void)
  3507. {
  3508. struct dentry *ent;
  3509. ent = debugfs_create_dir("sky2", NULL);
  3510. if (!ent || IS_ERR(ent))
  3511. return;
  3512. sky2_debug = ent;
  3513. register_netdevice_notifier(&sky2_notifier);
  3514. }
  3515. static __exit void sky2_debug_cleanup(void)
  3516. {
  3517. if (sky2_debug) {
  3518. unregister_netdevice_notifier(&sky2_notifier);
  3519. debugfs_remove(sky2_debug);
  3520. sky2_debug = NULL;
  3521. }
  3522. }
  3523. #else
  3524. #define sky2_debug_init()
  3525. #define sky2_debug_cleanup()
  3526. #endif
  3527. /* Two copies of network device operations to handle special case of
  3528. not allowing netpoll on second port */
  3529. static const struct net_device_ops sky2_netdev_ops[2] = {
  3530. {
  3531. .ndo_open = sky2_up,
  3532. .ndo_stop = sky2_down,
  3533. .ndo_start_xmit = sky2_xmit_frame,
  3534. .ndo_do_ioctl = sky2_ioctl,
  3535. .ndo_validate_addr = eth_validate_addr,
  3536. .ndo_set_mac_address = sky2_set_mac_address,
  3537. .ndo_set_multicast_list = sky2_set_multicast,
  3538. .ndo_change_mtu = sky2_change_mtu,
  3539. .ndo_tx_timeout = sky2_tx_timeout,
  3540. #ifdef SKY2_VLAN_TAG_USED
  3541. .ndo_vlan_rx_register = sky2_vlan_rx_register,
  3542. #endif
  3543. #ifdef CONFIG_NET_POLL_CONTROLLER
  3544. .ndo_poll_controller = sky2_netpoll,
  3545. #endif
  3546. },
  3547. {
  3548. .ndo_open = sky2_up,
  3549. .ndo_stop = sky2_down,
  3550. .ndo_start_xmit = sky2_xmit_frame,
  3551. .ndo_do_ioctl = sky2_ioctl,
  3552. .ndo_validate_addr = eth_validate_addr,
  3553. .ndo_set_mac_address = sky2_set_mac_address,
  3554. .ndo_set_multicast_list = sky2_set_multicast,
  3555. .ndo_change_mtu = sky2_change_mtu,
  3556. .ndo_tx_timeout = sky2_tx_timeout,
  3557. #ifdef SKY2_VLAN_TAG_USED
  3558. .ndo_vlan_rx_register = sky2_vlan_rx_register,
  3559. #endif
  3560. },
  3561. };
  3562. /* Initialize network device */
  3563. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3564. unsigned port,
  3565. int highmem, int wol)
  3566. {
  3567. struct sky2_port *sky2;
  3568. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3569. if (!dev) {
  3570. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3571. return NULL;
  3572. }
  3573. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3574. dev->irq = hw->pdev->irq;
  3575. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3576. dev->watchdog_timeo = TX_WATCHDOG;
  3577. dev->netdev_ops = &sky2_netdev_ops[port];
  3578. sky2 = netdev_priv(dev);
  3579. sky2->netdev = dev;
  3580. sky2->hw = hw;
  3581. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3582. /* Auto speed and flow control */
  3583. sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
  3584. if (hw->chip_id != CHIP_ID_YUKON_XL)
  3585. sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
  3586. sky2->flow_mode = FC_BOTH;
  3587. sky2->duplex = -1;
  3588. sky2->speed = -1;
  3589. sky2->advertising = sky2_supported_modes(hw);
  3590. sky2->wol = wol;
  3591. spin_lock_init(&sky2->phy_lock);
  3592. sky2->tx_pending = TX_DEF_PENDING;
  3593. sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
  3594. sky2->rx_pending = RX_DEF_PENDING;
  3595. hw->dev[port] = dev;
  3596. sky2->port = port;
  3597. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3598. if (highmem)
  3599. dev->features |= NETIF_F_HIGHDMA;
  3600. #ifdef SKY2_VLAN_TAG_USED
  3601. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3602. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3603. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3604. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3605. }
  3606. #endif
  3607. /* read the mac address */
  3608. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3609. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3610. return dev;
  3611. }
  3612. static void __devinit sky2_show_addr(struct net_device *dev)
  3613. {
  3614. const struct sky2_port *sky2 = netdev_priv(dev);
  3615. if (netif_msg_probe(sky2))
  3616. printk(KERN_INFO PFX "%s: addr %pM\n",
  3617. dev->name, dev->dev_addr);
  3618. }
  3619. /* Handle software interrupt used during MSI test */
  3620. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3621. {
  3622. struct sky2_hw *hw = dev_id;
  3623. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3624. if (status == 0)
  3625. return IRQ_NONE;
  3626. if (status & Y2_IS_IRQ_SW) {
  3627. hw->flags |= SKY2_HW_USE_MSI;
  3628. wake_up(&hw->msi_wait);
  3629. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3630. }
  3631. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3632. return IRQ_HANDLED;
  3633. }
  3634. /* Test interrupt path by forcing a a software IRQ */
  3635. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3636. {
  3637. struct pci_dev *pdev = hw->pdev;
  3638. int err;
  3639. init_waitqueue_head (&hw->msi_wait);
  3640. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3641. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3642. if (err) {
  3643. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3644. return err;
  3645. }
  3646. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3647. sky2_read8(hw, B0_CTST);
  3648. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3649. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3650. /* MSI test failed, go back to INTx mode */
  3651. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3652. "switching to INTx mode.\n");
  3653. err = -EOPNOTSUPP;
  3654. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3655. }
  3656. sky2_write32(hw, B0_IMSK, 0);
  3657. sky2_read32(hw, B0_IMSK);
  3658. free_irq(pdev->irq, hw);
  3659. return err;
  3660. }
  3661. /* This driver supports yukon2 chipset only */
  3662. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3663. {
  3664. const char *name[] = {
  3665. "XL", /* 0xb3 */
  3666. "EC Ultra", /* 0xb4 */
  3667. "Extreme", /* 0xb5 */
  3668. "EC", /* 0xb6 */
  3669. "FE", /* 0xb7 */
  3670. "FE+", /* 0xb8 */
  3671. "Supreme", /* 0xb9 */
  3672. "UL 2", /* 0xba */
  3673. "Unknown", /* 0xbb */
  3674. "Optima", /* 0xbc */
  3675. };
  3676. if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OPT)
  3677. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  3678. else
  3679. snprintf(buf, sz, "(chip %#x)", chipid);
  3680. return buf;
  3681. }
  3682. static int __devinit sky2_probe(struct pci_dev *pdev,
  3683. const struct pci_device_id *ent)
  3684. {
  3685. struct net_device *dev;
  3686. struct sky2_hw *hw;
  3687. int err, using_dac = 0, wol_default;
  3688. u32 reg;
  3689. char buf1[16];
  3690. err = pci_enable_device(pdev);
  3691. if (err) {
  3692. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3693. goto err_out;
  3694. }
  3695. /* Get configuration information
  3696. * Note: only regular PCI config access once to test for HW issues
  3697. * other PCI access through shared memory for speed and to
  3698. * avoid MMCONFIG problems.
  3699. */
  3700. err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  3701. if (err) {
  3702. dev_err(&pdev->dev, "PCI read config failed\n");
  3703. goto err_out;
  3704. }
  3705. if (~reg == 0) {
  3706. dev_err(&pdev->dev, "PCI configuration read error\n");
  3707. goto err_out;
  3708. }
  3709. err = pci_request_regions(pdev, DRV_NAME);
  3710. if (err) {
  3711. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3712. goto err_out_disable;
  3713. }
  3714. pci_set_master(pdev);
  3715. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3716. !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
  3717. using_dac = 1;
  3718. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3719. if (err < 0) {
  3720. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3721. "for consistent allocations\n");
  3722. goto err_out_free_regions;
  3723. }
  3724. } else {
  3725. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3726. if (err) {
  3727. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3728. goto err_out_free_regions;
  3729. }
  3730. }
  3731. #ifdef __BIG_ENDIAN
  3732. /* The sk98lin vendor driver uses hardware byte swapping but
  3733. * this driver uses software swapping.
  3734. */
  3735. reg &= ~PCI_REV_DESC;
  3736. err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
  3737. if (err) {
  3738. dev_err(&pdev->dev, "PCI write config failed\n");
  3739. goto err_out_free_regions;
  3740. }
  3741. #endif
  3742. wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
  3743. err = -ENOMEM;
  3744. hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
  3745. + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
  3746. if (!hw) {
  3747. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3748. goto err_out_free_regions;
  3749. }
  3750. hw->pdev = pdev;
  3751. sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
  3752. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3753. if (!hw->regs) {
  3754. dev_err(&pdev->dev, "cannot map device registers\n");
  3755. goto err_out_free_hw;
  3756. }
  3757. /* ring for status responses */
  3758. hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
  3759. if (!hw->st_le)
  3760. goto err_out_iounmap;
  3761. err = sky2_init(hw);
  3762. if (err)
  3763. goto err_out_iounmap;
  3764. dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
  3765. sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
  3766. sky2_reset(hw);
  3767. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3768. if (!dev) {
  3769. err = -ENOMEM;
  3770. goto err_out_free_pci;
  3771. }
  3772. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3773. err = sky2_test_msi(hw);
  3774. if (err == -EOPNOTSUPP)
  3775. pci_disable_msi(pdev);
  3776. else if (err)
  3777. goto err_out_free_netdev;
  3778. }
  3779. err = register_netdev(dev);
  3780. if (err) {
  3781. dev_err(&pdev->dev, "cannot register net device\n");
  3782. goto err_out_free_netdev;
  3783. }
  3784. netif_carrier_off(dev);
  3785. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3786. err = request_irq(pdev->irq, sky2_intr,
  3787. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3788. hw->irq_name, hw);
  3789. if (err) {
  3790. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3791. goto err_out_unregister;
  3792. }
  3793. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3794. napi_enable(&hw->napi);
  3795. sky2_show_addr(dev);
  3796. if (hw->ports > 1) {
  3797. struct net_device *dev1;
  3798. err = -ENOMEM;
  3799. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3800. if (dev1 && (err = register_netdev(dev1)) == 0)
  3801. sky2_show_addr(dev1);
  3802. else {
  3803. dev_warn(&pdev->dev,
  3804. "register of second port failed (%d)\n", err);
  3805. hw->dev[1] = NULL;
  3806. hw->ports = 1;
  3807. if (dev1)
  3808. free_netdev(dev1);
  3809. }
  3810. }
  3811. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3812. INIT_WORK(&hw->restart_work, sky2_restart);
  3813. pci_set_drvdata(pdev, hw);
  3814. return 0;
  3815. err_out_unregister:
  3816. if (hw->flags & SKY2_HW_USE_MSI)
  3817. pci_disable_msi(pdev);
  3818. unregister_netdev(dev);
  3819. err_out_free_netdev:
  3820. free_netdev(dev);
  3821. err_out_free_pci:
  3822. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3823. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3824. err_out_iounmap:
  3825. iounmap(hw->regs);
  3826. err_out_free_hw:
  3827. kfree(hw);
  3828. err_out_free_regions:
  3829. pci_release_regions(pdev);
  3830. err_out_disable:
  3831. pci_disable_device(pdev);
  3832. err_out:
  3833. pci_set_drvdata(pdev, NULL);
  3834. return err;
  3835. }
  3836. static void __devexit sky2_remove(struct pci_dev *pdev)
  3837. {
  3838. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3839. int i;
  3840. if (!hw)
  3841. return;
  3842. del_timer_sync(&hw->watchdog_timer);
  3843. cancel_work_sync(&hw->restart_work);
  3844. for (i = hw->ports-1; i >= 0; --i)
  3845. unregister_netdev(hw->dev[i]);
  3846. sky2_write32(hw, B0_IMSK, 0);
  3847. sky2_power_aux(hw);
  3848. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3849. sky2_read8(hw, B0_CTST);
  3850. free_irq(pdev->irq, hw);
  3851. if (hw->flags & SKY2_HW_USE_MSI)
  3852. pci_disable_msi(pdev);
  3853. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3854. pci_release_regions(pdev);
  3855. pci_disable_device(pdev);
  3856. for (i = hw->ports-1; i >= 0; --i)
  3857. free_netdev(hw->dev[i]);
  3858. iounmap(hw->regs);
  3859. kfree(hw);
  3860. pci_set_drvdata(pdev, NULL);
  3861. }
  3862. #ifdef CONFIG_PM
  3863. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3864. {
  3865. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3866. int i, wol = 0;
  3867. if (!hw)
  3868. return 0;
  3869. del_timer_sync(&hw->watchdog_timer);
  3870. cancel_work_sync(&hw->restart_work);
  3871. rtnl_lock();
  3872. for (i = 0; i < hw->ports; i++) {
  3873. struct net_device *dev = hw->dev[i];
  3874. struct sky2_port *sky2 = netdev_priv(dev);
  3875. sky2_detach(dev);
  3876. if (sky2->wol)
  3877. sky2_wol_init(sky2);
  3878. wol |= sky2->wol;
  3879. }
  3880. sky2_write32(hw, B0_IMSK, 0);
  3881. napi_disable(&hw->napi);
  3882. sky2_power_aux(hw);
  3883. rtnl_unlock();
  3884. pci_save_state(pdev);
  3885. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3886. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3887. return 0;
  3888. }
  3889. static int sky2_resume(struct pci_dev *pdev)
  3890. {
  3891. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3892. int i, err;
  3893. if (!hw)
  3894. return 0;
  3895. err = pci_set_power_state(pdev, PCI_D0);
  3896. if (err)
  3897. goto out;
  3898. err = pci_restore_state(pdev);
  3899. if (err)
  3900. goto out;
  3901. pci_enable_wake(pdev, PCI_D0, 0);
  3902. /* Re-enable all clocks */
  3903. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  3904. hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3905. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3906. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3907. sky2_reset(hw);
  3908. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3909. napi_enable(&hw->napi);
  3910. rtnl_lock();
  3911. for (i = 0; i < hw->ports; i++) {
  3912. err = sky2_reattach(hw->dev[i]);
  3913. if (err)
  3914. goto out;
  3915. }
  3916. rtnl_unlock();
  3917. return 0;
  3918. out:
  3919. rtnl_unlock();
  3920. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3921. pci_disable_device(pdev);
  3922. return err;
  3923. }
  3924. #endif
  3925. static void sky2_shutdown(struct pci_dev *pdev)
  3926. {
  3927. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3928. int i, wol = 0;
  3929. if (!hw)
  3930. return;
  3931. rtnl_lock();
  3932. del_timer_sync(&hw->watchdog_timer);
  3933. for (i = 0; i < hw->ports; i++) {
  3934. struct net_device *dev = hw->dev[i];
  3935. struct sky2_port *sky2 = netdev_priv(dev);
  3936. if (sky2->wol) {
  3937. wol = 1;
  3938. sky2_wol_init(sky2);
  3939. }
  3940. }
  3941. if (wol)
  3942. sky2_power_aux(hw);
  3943. rtnl_unlock();
  3944. pci_enable_wake(pdev, PCI_D3hot, wol);
  3945. pci_enable_wake(pdev, PCI_D3cold, wol);
  3946. pci_disable_device(pdev);
  3947. pci_set_power_state(pdev, PCI_D3hot);
  3948. }
  3949. static struct pci_driver sky2_driver = {
  3950. .name = DRV_NAME,
  3951. .id_table = sky2_id_table,
  3952. .probe = sky2_probe,
  3953. .remove = __devexit_p(sky2_remove),
  3954. #ifdef CONFIG_PM
  3955. .suspend = sky2_suspend,
  3956. .resume = sky2_resume,
  3957. #endif
  3958. .shutdown = sky2_shutdown,
  3959. };
  3960. static int __init sky2_init_module(void)
  3961. {
  3962. pr_info(PFX "driver version " DRV_VERSION "\n");
  3963. sky2_debug_init();
  3964. return pci_register_driver(&sky2_driver);
  3965. }
  3966. static void __exit sky2_cleanup_module(void)
  3967. {
  3968. pci_unregister_driver(&sky2_driver);
  3969. sky2_debug_cleanup();
  3970. }
  3971. module_init(sky2_init_module);
  3972. module_exit(sky2_cleanup_module);
  3973. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3974. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3975. MODULE_LICENSE("GPL");
  3976. MODULE_VERSION(DRV_VERSION);