r6040.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126
  1. /*
  2. * RDC R6040 Fast Ethernet MAC support
  3. *
  4. * Copyright (C) 2004 Sten Wang <sten.wang@rdc.com.tw>
  5. * Copyright (C) 2007
  6. * Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>
  7. * Florian Fainelli <florian@openwrt.org>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version 2
  12. * of the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the
  21. * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
  22. * Boston, MA 02110-1301, USA.
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/version.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/string.h>
  29. #include <linux/timer.h>
  30. #include <linux/errno.h>
  31. #include <linux/ioport.h>
  32. #include <linux/slab.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/pci.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/etherdevice.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/init.h>
  39. #include <linux/delay.h>
  40. #include <linux/mii.h>
  41. #include <linux/ethtool.h>
  42. #include <linux/crc32.h>
  43. #include <linux/spinlock.h>
  44. #include <linux/bitops.h>
  45. #include <linux/io.h>
  46. #include <linux/irq.h>
  47. #include <linux/uaccess.h>
  48. #include <asm/processor.h>
  49. #define DRV_NAME "r6040"
  50. #define DRV_VERSION "0.16"
  51. #define DRV_RELDATE "10Nov2007"
  52. /* PHY CHIP Address */
  53. #define PHY1_ADDR 1 /* For MAC1 */
  54. #define PHY2_ADDR 2 /* For MAC2 */
  55. #define PHY_MODE 0x3100 /* PHY CHIP Register 0 */
  56. #define PHY_CAP 0x01E1 /* PHY CHIP Register 4 */
  57. /* Time in jiffies before concluding the transmitter is hung. */
  58. #define TX_TIMEOUT (6000 * HZ / 1000)
  59. #define TIMER_WUT (jiffies + HZ * 1)/* timer wakeup time : 1 second */
  60. /* RDC MAC I/O Size */
  61. #define R6040_IO_SIZE 256
  62. /* MAX RDC MAC */
  63. #define MAX_MAC 2
  64. /* MAC registers */
  65. #define MCR0 0x00 /* Control register 0 */
  66. #define MCR1 0x04 /* Control register 1 */
  67. #define MAC_RST 0x0001 /* Reset the MAC */
  68. #define MBCR 0x08 /* Bus control */
  69. #define MT_ICR 0x0C /* TX interrupt control */
  70. #define MR_ICR 0x10 /* RX interrupt control */
  71. #define MTPR 0x14 /* TX poll command register */
  72. #define MR_BSR 0x18 /* RX buffer size */
  73. #define MR_DCR 0x1A /* RX descriptor control */
  74. #define MLSR 0x1C /* Last status */
  75. #define MMDIO 0x20 /* MDIO control register */
  76. #define MDIO_WRITE 0x4000 /* MDIO write */
  77. #define MDIO_READ 0x2000 /* MDIO read */
  78. #define MMRD 0x24 /* MDIO read data register */
  79. #define MMWD 0x28 /* MDIO write data register */
  80. #define MTD_SA0 0x2C /* TX descriptor start address 0 */
  81. #define MTD_SA1 0x30 /* TX descriptor start address 1 */
  82. #define MRD_SA0 0x34 /* RX descriptor start address 0 */
  83. #define MRD_SA1 0x38 /* RX descriptor start address 1 */
  84. #define MISR 0x3C /* Status register */
  85. #define MIER 0x40 /* INT enable register */
  86. #define MSK_INT 0x0000 /* Mask off interrupts */
  87. #define ME_CISR 0x44 /* Event counter INT status */
  88. #define ME_CIER 0x48 /* Event counter INT enable */
  89. #define MR_CNT 0x50 /* Successfully received packet counter */
  90. #define ME_CNT0 0x52 /* Event counter 0 */
  91. #define ME_CNT1 0x54 /* Event counter 1 */
  92. #define ME_CNT2 0x56 /* Event counter 2 */
  93. #define ME_CNT3 0x58 /* Event counter 3 */
  94. #define MT_CNT 0x5A /* Successfully transmit packet counter */
  95. #define ME_CNT4 0x5C /* Event counter 4 */
  96. #define MP_CNT 0x5E /* Pause frame counter register */
  97. #define MAR0 0x60 /* Hash table 0 */
  98. #define MAR1 0x62 /* Hash table 1 */
  99. #define MAR2 0x64 /* Hash table 2 */
  100. #define MAR3 0x66 /* Hash table 3 */
  101. #define MID_0L 0x68 /* Multicast address MID0 Low */
  102. #define MID_0M 0x6A /* Multicast address MID0 Medium */
  103. #define MID_0H 0x6C /* Multicast address MID0 High */
  104. #define MID_1L 0x70 /* MID1 Low */
  105. #define MID_1M 0x72 /* MID1 Medium */
  106. #define MID_1H 0x74 /* MID1 High */
  107. #define MID_2L 0x78 /* MID2 Low */
  108. #define MID_2M 0x7A /* MID2 Medium */
  109. #define MID_2H 0x7C /* MID2 High */
  110. #define MID_3L 0x80 /* MID3 Low */
  111. #define MID_3M 0x82 /* MID3 Medium */
  112. #define MID_3H 0x84 /* MID3 High */
  113. #define PHY_CC 0x88 /* PHY status change configuration register */
  114. #define PHY_ST 0x8A /* PHY status register */
  115. #define MAC_SM 0xAC /* MAC status machine */
  116. #define MAC_ID 0xBE /* Identifier register */
  117. #define TX_DCNT 0x80 /* TX descriptor count */
  118. #define RX_DCNT 0x80 /* RX descriptor count */
  119. #define MAX_BUF_SIZE 0x600
  120. #define RX_DESC_SIZE (RX_DCNT * sizeof(struct r6040_descriptor))
  121. #define TX_DESC_SIZE (TX_DCNT * sizeof(struct r6040_descriptor))
  122. #define MBCR_DEFAULT 0x012A /* MAC Bus Control Register */
  123. #define MCAST_MAX 4 /* Max number multicast addresses to filter */
  124. /* PHY settings */
  125. #define ICPLUS_PHY_ID 0x0243
  126. MODULE_AUTHOR("Sten Wang <sten.wang@rdc.com.tw>,"
  127. "Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>,"
  128. "Florian Fainelli <florian@openwrt.org>");
  129. MODULE_LICENSE("GPL");
  130. MODULE_DESCRIPTION("RDC R6040 NAPI PCI FastEthernet driver");
  131. #define RX_INT 0x0001
  132. #define TX_INT 0x0010
  133. #define RX_NO_DESC_INT 0x0002
  134. #define INT_MASK (RX_INT | TX_INT)
  135. struct r6040_descriptor {
  136. u16 status, len; /* 0-3 */
  137. __le32 buf; /* 4-7 */
  138. __le32 ndesc; /* 8-B */
  139. u32 rev1; /* C-F */
  140. char *vbufp; /* 10-13 */
  141. struct r6040_descriptor *vndescp; /* 14-17 */
  142. struct sk_buff *skb_ptr; /* 18-1B */
  143. u32 rev2; /* 1C-1F */
  144. } __attribute__((aligned(32)));
  145. struct r6040_private {
  146. spinlock_t lock; /* driver lock */
  147. struct timer_list timer;
  148. struct pci_dev *pdev;
  149. struct r6040_descriptor *rx_insert_ptr;
  150. struct r6040_descriptor *rx_remove_ptr;
  151. struct r6040_descriptor *tx_insert_ptr;
  152. struct r6040_descriptor *tx_remove_ptr;
  153. struct r6040_descriptor *rx_ring;
  154. struct r6040_descriptor *tx_ring;
  155. dma_addr_t rx_ring_dma;
  156. dma_addr_t tx_ring_dma;
  157. u16 tx_free_desc, rx_free_desc, phy_addr, phy_mode;
  158. u16 mcr0, mcr1;
  159. u16 switch_sig;
  160. struct net_device *dev;
  161. struct mii_if_info mii_if;
  162. struct napi_struct napi;
  163. u16 napi_rx_running;
  164. void __iomem *base;
  165. };
  166. static char version[] __devinitdata = KERN_INFO DRV_NAME
  167. ": RDC R6040 NAPI net driver,"
  168. "version "DRV_VERSION " (" DRV_RELDATE ")\n";
  169. static int phy_table[] = { PHY1_ADDR, PHY2_ADDR };
  170. /* Read a word data from PHY Chip */
  171. static int phy_read(void __iomem *ioaddr, int phy_addr, int reg)
  172. {
  173. int limit = 2048;
  174. u16 cmd;
  175. iowrite16(MDIO_READ + reg + (phy_addr << 8), ioaddr + MMDIO);
  176. /* Wait for the read bit to be cleared */
  177. while (limit--) {
  178. cmd = ioread16(ioaddr + MMDIO);
  179. if (cmd & MDIO_READ)
  180. break;
  181. }
  182. return ioread16(ioaddr + MMRD);
  183. }
  184. /* Write a word data from PHY Chip */
  185. static void phy_write(void __iomem *ioaddr, int phy_addr, int reg, u16 val)
  186. {
  187. int limit = 2048;
  188. u16 cmd;
  189. iowrite16(val, ioaddr + MMWD);
  190. /* Write the command to the MDIO bus */
  191. iowrite16(MDIO_WRITE + reg + (phy_addr << 8), ioaddr + MMDIO);
  192. /* Wait for the write bit to be cleared */
  193. while (limit--) {
  194. cmd = ioread16(ioaddr + MMDIO);
  195. if (cmd & MDIO_WRITE)
  196. break;
  197. }
  198. }
  199. static int mdio_read(struct net_device *dev, int mii_id, int reg)
  200. {
  201. struct r6040_private *lp = netdev_priv(dev);
  202. void __iomem *ioaddr = lp->base;
  203. return (phy_read(ioaddr, lp->phy_addr, reg));
  204. }
  205. static void mdio_write(struct net_device *dev, int mii_id, int reg, int val)
  206. {
  207. struct r6040_private *lp = netdev_priv(dev);
  208. void __iomem *ioaddr = lp->base;
  209. phy_write(ioaddr, lp->phy_addr, reg, val);
  210. }
  211. static void r6040_free_txbufs(struct net_device *dev)
  212. {
  213. struct r6040_private *lp = netdev_priv(dev);
  214. int i;
  215. for (i = 0; i < TX_DCNT; i++) {
  216. if (lp->tx_insert_ptr->skb_ptr) {
  217. pci_unmap_single(lp->pdev, lp->tx_insert_ptr->buf,
  218. MAX_BUF_SIZE, PCI_DMA_TODEVICE);
  219. dev_kfree_skb(lp->tx_insert_ptr->skb_ptr);
  220. lp->rx_insert_ptr->skb_ptr = NULL;
  221. }
  222. lp->tx_insert_ptr = lp->tx_insert_ptr->vndescp;
  223. }
  224. }
  225. static void r6040_free_rxbufs(struct net_device *dev)
  226. {
  227. struct r6040_private *lp = netdev_priv(dev);
  228. int i;
  229. for (i = 0; i < RX_DCNT; i++) {
  230. if (lp->rx_insert_ptr->skb_ptr) {
  231. pci_unmap_single(lp->pdev, lp->rx_insert_ptr->buf,
  232. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  233. dev_kfree_skb(lp->rx_insert_ptr->skb_ptr);
  234. lp->rx_insert_ptr->skb_ptr = NULL;
  235. }
  236. lp->rx_insert_ptr = lp->rx_insert_ptr->vndescp;
  237. }
  238. }
  239. static void r6040_tx_timeout(struct net_device *dev)
  240. {
  241. struct r6040_private *priv = netdev_priv(dev);
  242. disable_irq(dev->irq);
  243. napi_disable(&priv->napi);
  244. spin_lock(&priv->lock);
  245. dev->stats.tx_errors++;
  246. spin_unlock(&priv->lock);
  247. netif_stop_queue(dev);
  248. }
  249. static void r6040_init_ring_desc(struct r6040_descriptor *desc_ring,
  250. dma_addr_t desc_dma, int size)
  251. {
  252. struct r6040_descriptor *desc = desc_ring;
  253. dma_addr_t mapping = desc_dma;
  254. while (size-- > 0) {
  255. mapping += sizeof(sizeof(*desc));
  256. desc->ndesc = cpu_to_le32(mapping);
  257. desc->vndescp = desc + 1;
  258. desc++;
  259. }
  260. desc--;
  261. desc->ndesc = cpu_to_le32(desc_dma);
  262. desc->vndescp = desc_ring;
  263. }
  264. /* Allocate skb buffer for rx descriptor */
  265. static void rx_buf_alloc(struct r6040_private *lp, struct net_device *dev)
  266. {
  267. struct r6040_descriptor *descptr;
  268. void __iomem *ioaddr = lp->base;
  269. descptr = lp->rx_insert_ptr;
  270. while (lp->rx_free_desc < RX_DCNT) {
  271. descptr->skb_ptr = dev_alloc_skb(MAX_BUF_SIZE);
  272. if (!descptr->skb_ptr)
  273. break;
  274. descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
  275. descptr->skb_ptr->data,
  276. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  277. descptr->status = 0x8000;
  278. descptr = descptr->vndescp;
  279. lp->rx_free_desc++;
  280. /* Trigger RX DMA */
  281. iowrite16(lp->mcr0 | 0x0002, ioaddr);
  282. }
  283. lp->rx_insert_ptr = descptr;
  284. }
  285. static void r6040_alloc_txbufs(struct net_device *dev)
  286. {
  287. struct r6040_private *lp = netdev_priv(dev);
  288. void __iomem *ioaddr = lp->base;
  289. lp->tx_free_desc = TX_DCNT;
  290. lp->tx_remove_ptr = lp->tx_insert_ptr = lp->tx_ring;
  291. r6040_init_ring_desc(lp->tx_ring, lp->tx_ring_dma, TX_DCNT);
  292. iowrite16(lp->tx_ring_dma, ioaddr + MTD_SA0);
  293. iowrite16(lp->tx_ring_dma >> 16, ioaddr + MTD_SA1);
  294. }
  295. static void r6040_alloc_rxbufs(struct net_device *dev)
  296. {
  297. struct r6040_private *lp = netdev_priv(dev);
  298. void __iomem *ioaddr = lp->base;
  299. lp->rx_free_desc = 0;
  300. lp->rx_remove_ptr = lp->rx_insert_ptr = lp->rx_ring;
  301. r6040_init_ring_desc(lp->rx_ring, lp->rx_ring_dma, RX_DCNT);
  302. rx_buf_alloc(lp, dev);
  303. iowrite16(lp->rx_ring_dma, ioaddr + MRD_SA0);
  304. iowrite16(lp->rx_ring_dma >> 16, ioaddr + MRD_SA1);
  305. }
  306. static struct net_device_stats *r6040_get_stats(struct net_device *dev)
  307. {
  308. struct r6040_private *priv = netdev_priv(dev);
  309. void __iomem *ioaddr = priv->base;
  310. unsigned long flags;
  311. spin_lock_irqsave(&priv->lock, flags);
  312. dev->stats.rx_crc_errors += ioread8(ioaddr + ME_CNT1);
  313. dev->stats.multicast += ioread8(ioaddr + ME_CNT0);
  314. spin_unlock_irqrestore(&priv->lock, flags);
  315. return &dev->stats;
  316. }
  317. /* Stop RDC MAC and Free the allocated resource */
  318. static void r6040_down(struct net_device *dev)
  319. {
  320. struct r6040_private *lp = netdev_priv(dev);
  321. void __iomem *ioaddr = lp->base;
  322. struct pci_dev *pdev = lp->pdev;
  323. int limit = 2048;
  324. u16 *adrp;
  325. u16 cmd;
  326. /* Stop MAC */
  327. iowrite16(MSK_INT, ioaddr + MIER); /* Mask Off Interrupt */
  328. iowrite16(MAC_RST, ioaddr + MCR1); /* Reset RDC MAC */
  329. while (limit--) {
  330. cmd = ioread16(ioaddr + MCR1);
  331. if (cmd & 0x1)
  332. break;
  333. }
  334. /* Restore MAC Address to MIDx */
  335. adrp = (u16 *) dev->dev_addr;
  336. iowrite16(adrp[0], ioaddr + MID_0L);
  337. iowrite16(adrp[1], ioaddr + MID_0M);
  338. iowrite16(adrp[2], ioaddr + MID_0H);
  339. free_irq(dev->irq, dev);
  340. /* Free RX buffer */
  341. r6040_free_rxbufs(dev);
  342. /* Free TX buffer */
  343. r6040_free_txbufs(dev);
  344. /* Free Descriptor memory */
  345. pci_free_consistent(pdev, RX_DESC_SIZE, lp->rx_ring, lp->rx_ring_dma);
  346. pci_free_consistent(pdev, TX_DESC_SIZE, lp->tx_ring, lp->tx_ring_dma);
  347. }
  348. static int r6040_close(struct net_device *dev)
  349. {
  350. struct r6040_private *lp = netdev_priv(dev);
  351. /* deleted timer */
  352. del_timer_sync(&lp->timer);
  353. spin_lock_irq(&lp->lock);
  354. netif_stop_queue(dev);
  355. r6040_down(dev);
  356. spin_unlock_irq(&lp->lock);
  357. return 0;
  358. }
  359. /* Status of PHY CHIP */
  360. static int phy_mode_chk(struct net_device *dev)
  361. {
  362. struct r6040_private *lp = netdev_priv(dev);
  363. void __iomem *ioaddr = lp->base;
  364. int phy_dat;
  365. /* PHY Link Status Check */
  366. phy_dat = phy_read(ioaddr, lp->phy_addr, 1);
  367. if (!(phy_dat & 0x4))
  368. phy_dat = 0x8000; /* Link Failed, full duplex */
  369. /* PHY Chip Auto-Negotiation Status */
  370. phy_dat = phy_read(ioaddr, lp->phy_addr, 1);
  371. if (phy_dat & 0x0020) {
  372. /* Auto Negotiation Mode */
  373. phy_dat = phy_read(ioaddr, lp->phy_addr, 5);
  374. phy_dat &= phy_read(ioaddr, lp->phy_addr, 4);
  375. if (phy_dat & 0x140)
  376. /* Force full duplex */
  377. phy_dat = 0x8000;
  378. else
  379. phy_dat = 0;
  380. } else {
  381. /* Force Mode */
  382. phy_dat = phy_read(ioaddr, lp->phy_addr, 0);
  383. if (phy_dat & 0x100)
  384. phy_dat = 0x8000;
  385. else
  386. phy_dat = 0x0000;
  387. }
  388. return phy_dat;
  389. };
  390. static void r6040_set_carrier(struct mii_if_info *mii)
  391. {
  392. if (phy_mode_chk(mii->dev)) {
  393. /* autoneg is off: Link is always assumed to be up */
  394. if (!netif_carrier_ok(mii->dev))
  395. netif_carrier_on(mii->dev);
  396. } else
  397. phy_mode_chk(mii->dev);
  398. }
  399. static int r6040_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  400. {
  401. struct r6040_private *lp = netdev_priv(dev);
  402. struct mii_ioctl_data *data = if_mii(rq);
  403. int rc;
  404. if (!netif_running(dev))
  405. return -EINVAL;
  406. spin_lock_irq(&lp->lock);
  407. rc = generic_mii_ioctl(&lp->mii_if, data, cmd, NULL);
  408. spin_unlock_irq(&lp->lock);
  409. r6040_set_carrier(&lp->mii_if);
  410. return rc;
  411. }
  412. static int r6040_rx(struct net_device *dev, int limit)
  413. {
  414. struct r6040_private *priv = netdev_priv(dev);
  415. int count;
  416. void __iomem *ioaddr = priv->base;
  417. u16 err;
  418. for (count = 0; count < limit; ++count) {
  419. struct r6040_descriptor *descptr = priv->rx_remove_ptr;
  420. struct sk_buff *skb_ptr;
  421. /* Disable RX interrupt */
  422. iowrite16(ioread16(ioaddr + MIER) & (~RX_INT), ioaddr + MIER);
  423. descptr = priv->rx_remove_ptr;
  424. /* Check for errors */
  425. err = ioread16(ioaddr + MLSR);
  426. if (err & 0x0400)
  427. dev->stats.rx_errors++;
  428. /* RX FIFO over-run */
  429. if (err & 0x8000)
  430. dev->stats.rx_fifo_errors++;
  431. /* RX descriptor unavailable */
  432. if (err & 0x0080)
  433. dev->stats.rx_frame_errors++;
  434. /* Received packet with length over buffer lenght */
  435. if (err & 0x0020)
  436. dev->stats.rx_over_errors++;
  437. /* Received packet with too long or short */
  438. if (err & (0x0010 | 0x0008))
  439. dev->stats.rx_length_errors++;
  440. /* Received packet with CRC errors */
  441. if (err & 0x0004) {
  442. spin_lock(&priv->lock);
  443. dev->stats.rx_crc_errors++;
  444. spin_unlock(&priv->lock);
  445. }
  446. while (priv->rx_free_desc) {
  447. /* No RX packet */
  448. if (descptr->status & 0x8000)
  449. break;
  450. skb_ptr = descptr->skb_ptr;
  451. if (!skb_ptr) {
  452. printk(KERN_ERR "%s: Inconsistent RX"
  453. "descriptor chain\n",
  454. dev->name);
  455. break;
  456. }
  457. descptr->skb_ptr = NULL;
  458. skb_ptr->dev = priv->dev;
  459. /* Do not count the CRC */
  460. skb_put(skb_ptr, descptr->len - 4);
  461. pci_unmap_single(priv->pdev, descptr->buf,
  462. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  463. skb_ptr->protocol = eth_type_trans(skb_ptr, priv->dev);
  464. /* Send to upper layer */
  465. netif_receive_skb(skb_ptr);
  466. dev->last_rx = jiffies;
  467. dev->stats.rx_packets++;
  468. dev->stats.rx_bytes += descptr->len;
  469. /* To next descriptor */
  470. descptr = descptr->vndescp;
  471. priv->rx_free_desc--;
  472. }
  473. priv->rx_remove_ptr = descptr;
  474. }
  475. /* Allocate new RX buffer */
  476. if (priv->rx_free_desc < RX_DCNT)
  477. rx_buf_alloc(priv, priv->dev);
  478. return count;
  479. }
  480. static void r6040_tx(struct net_device *dev)
  481. {
  482. struct r6040_private *priv = netdev_priv(dev);
  483. struct r6040_descriptor *descptr;
  484. void __iomem *ioaddr = priv->base;
  485. struct sk_buff *skb_ptr;
  486. u16 err;
  487. spin_lock(&priv->lock);
  488. descptr = priv->tx_remove_ptr;
  489. while (priv->tx_free_desc < TX_DCNT) {
  490. /* Check for errors */
  491. err = ioread16(ioaddr + MLSR);
  492. if (err & 0x0200)
  493. dev->stats.rx_fifo_errors++;
  494. if (err & (0x2000 | 0x4000))
  495. dev->stats.tx_carrier_errors++;
  496. if (descptr->status & 0x8000)
  497. break; /* Not complte */
  498. skb_ptr = descptr->skb_ptr;
  499. pci_unmap_single(priv->pdev, descptr->buf,
  500. skb_ptr->len, PCI_DMA_TODEVICE);
  501. /* Free buffer */
  502. dev_kfree_skb_irq(skb_ptr);
  503. descptr->skb_ptr = NULL;
  504. /* To next descriptor */
  505. descptr = descptr->vndescp;
  506. priv->tx_free_desc++;
  507. }
  508. priv->tx_remove_ptr = descptr;
  509. if (priv->tx_free_desc)
  510. netif_wake_queue(dev);
  511. spin_unlock(&priv->lock);
  512. }
  513. static int r6040_poll(struct napi_struct *napi, int budget)
  514. {
  515. struct r6040_private *priv =
  516. container_of(napi, struct r6040_private, napi);
  517. struct net_device *dev = priv->dev;
  518. void __iomem *ioaddr = priv->base;
  519. int work_done;
  520. work_done = r6040_rx(dev, budget);
  521. if (work_done < budget) {
  522. netif_rx_complete(dev, napi);
  523. /* Enable RX interrupt */
  524. iowrite16(ioread16(ioaddr + MIER) | RX_INT, ioaddr + MIER);
  525. }
  526. return work_done;
  527. }
  528. /* The RDC interrupt handler. */
  529. static irqreturn_t r6040_interrupt(int irq, void *dev_id)
  530. {
  531. struct net_device *dev = dev_id;
  532. struct r6040_private *lp = netdev_priv(dev);
  533. void __iomem *ioaddr = lp->base;
  534. u16 status;
  535. int handled = 1;
  536. /* Mask off RDC MAC interrupt */
  537. iowrite16(MSK_INT, ioaddr + MIER);
  538. /* Read MISR status and clear */
  539. status = ioread16(ioaddr + MISR);
  540. if (status == 0x0000 || status == 0xffff)
  541. return IRQ_NONE;
  542. /* RX interrupt request */
  543. if (status & 0x01) {
  544. netif_rx_schedule(dev, &lp->napi);
  545. iowrite16(TX_INT, ioaddr + MIER);
  546. }
  547. /* TX interrupt request */
  548. if (status & 0x10)
  549. r6040_tx(dev);
  550. return IRQ_RETVAL(handled);
  551. }
  552. #ifdef CONFIG_NET_POLL_CONTROLLER
  553. static void r6040_poll_controller(struct net_device *dev)
  554. {
  555. disable_irq(dev->irq);
  556. r6040_interrupt(dev->irq, dev);
  557. enable_irq(dev->irq);
  558. }
  559. #endif
  560. /* Init RDC MAC */
  561. static void r6040_up(struct net_device *dev)
  562. {
  563. struct r6040_private *lp = netdev_priv(dev);
  564. void __iomem *ioaddr = lp->base;
  565. /* Initialise and alloc RX/TX buffers */
  566. r6040_alloc_txbufs(dev);
  567. r6040_alloc_rxbufs(dev);
  568. /* Buffer Size Register */
  569. iowrite16(MAX_BUF_SIZE, ioaddr + MR_BSR);
  570. /* Read the PHY ID */
  571. lp->switch_sig = phy_read(ioaddr, 0, 2);
  572. if (lp->switch_sig == ICPLUS_PHY_ID) {
  573. phy_write(ioaddr, 29, 31, 0x175C); /* Enable registers */
  574. lp->phy_mode = 0x8000;
  575. } else {
  576. /* PHY Mode Check */
  577. phy_write(ioaddr, lp->phy_addr, 4, PHY_CAP);
  578. phy_write(ioaddr, lp->phy_addr, 0, PHY_MODE);
  579. if (PHY_MODE == 0x3100)
  580. lp->phy_mode = phy_mode_chk(dev);
  581. else
  582. lp->phy_mode = (PHY_MODE & 0x0100) ? 0x8000:0x0;
  583. }
  584. /* MAC Bus Control Register */
  585. iowrite16(MBCR_DEFAULT, ioaddr + MBCR);
  586. /* MAC TX/RX Enable */
  587. lp->mcr0 |= lp->phy_mode;
  588. iowrite16(lp->mcr0, ioaddr);
  589. /* set interrupt waiting time and packet numbers */
  590. iowrite16(0x0F06, ioaddr + MT_ICR);
  591. iowrite16(0x0F06, ioaddr + MR_ICR);
  592. /* improve performance (by RDC guys) */
  593. phy_write(ioaddr, 30, 17, (phy_read(ioaddr, 30, 17) | 0x4000));
  594. phy_write(ioaddr, 30, 17, ~((~phy_read(ioaddr, 30, 17)) | 0x2000));
  595. phy_write(ioaddr, 0, 19, 0x0000);
  596. phy_write(ioaddr, 0, 30, 0x01F0);
  597. /* Interrupt Mask Register */
  598. iowrite16(INT_MASK, ioaddr + MIER);
  599. }
  600. /*
  601. A periodic timer routine
  602. Polling PHY Chip Link Status
  603. */
  604. static void r6040_timer(unsigned long data)
  605. {
  606. struct net_device *dev = (struct net_device *)data;
  607. struct r6040_private *lp = netdev_priv(dev);
  608. void __iomem *ioaddr = lp->base;
  609. u16 phy_mode;
  610. /* Polling PHY Chip Status */
  611. if (PHY_MODE == 0x3100)
  612. phy_mode = phy_mode_chk(dev);
  613. else
  614. phy_mode = (PHY_MODE & 0x0100) ? 0x8000:0x0;
  615. if (phy_mode != lp->phy_mode) {
  616. lp->phy_mode = phy_mode;
  617. lp->mcr0 = (lp->mcr0 & 0x7fff) | phy_mode;
  618. iowrite16(lp->mcr0, ioaddr);
  619. printk(KERN_INFO "Link Change %x \n", ioread16(ioaddr));
  620. }
  621. /* Timer active again */
  622. lp->timer.expires = TIMER_WUT;
  623. add_timer(&lp->timer);
  624. }
  625. /* Read/set MAC address routines */
  626. static void r6040_mac_address(struct net_device *dev)
  627. {
  628. struct r6040_private *lp = netdev_priv(dev);
  629. void __iomem *ioaddr = lp->base;
  630. u16 *adrp;
  631. /* MAC operation register */
  632. iowrite16(0x01, ioaddr + MCR1); /* Reset MAC */
  633. iowrite16(2, ioaddr + MAC_SM); /* Reset internal state machine */
  634. iowrite16(0, ioaddr + MAC_SM);
  635. udelay(5000);
  636. /* Restore MAC Address */
  637. adrp = (u16 *) dev->dev_addr;
  638. iowrite16(adrp[0], ioaddr + MID_0L);
  639. iowrite16(adrp[1], ioaddr + MID_0M);
  640. iowrite16(adrp[2], ioaddr + MID_0H);
  641. }
  642. static int r6040_open(struct net_device *dev)
  643. {
  644. struct r6040_private *lp = netdev_priv(dev);
  645. int ret;
  646. /* Request IRQ and Register interrupt handler */
  647. ret = request_irq(dev->irq, &r6040_interrupt,
  648. IRQF_SHARED, dev->name, dev);
  649. if (ret)
  650. return ret;
  651. /* Set MAC address */
  652. r6040_mac_address(dev);
  653. /* Allocate Descriptor memory */
  654. lp->rx_ring =
  655. pci_alloc_consistent(lp->pdev, RX_DESC_SIZE, &lp->rx_ring_dma);
  656. if (!lp->rx_ring)
  657. return -ENOMEM;
  658. lp->tx_ring =
  659. pci_alloc_consistent(lp->pdev, TX_DESC_SIZE, &lp->tx_ring_dma);
  660. if (!lp->tx_ring) {
  661. pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
  662. lp->rx_ring_dma);
  663. return -ENOMEM;
  664. }
  665. r6040_up(dev);
  666. napi_enable(&lp->napi);
  667. netif_start_queue(dev);
  668. if (lp->switch_sig != ICPLUS_PHY_ID) {
  669. /* set and active a timer process */
  670. init_timer(&lp->timer);
  671. lp->timer.expires = TIMER_WUT;
  672. lp->timer.data = (unsigned long)dev;
  673. lp->timer.function = &r6040_timer;
  674. add_timer(&lp->timer);
  675. }
  676. return 0;
  677. }
  678. static int r6040_start_xmit(struct sk_buff *skb, struct net_device *dev)
  679. {
  680. struct r6040_private *lp = netdev_priv(dev);
  681. struct r6040_descriptor *descptr;
  682. void __iomem *ioaddr = lp->base;
  683. unsigned long flags;
  684. int ret = NETDEV_TX_OK;
  685. /* Critical Section */
  686. spin_lock_irqsave(&lp->lock, flags);
  687. /* TX resource check */
  688. if (!lp->tx_free_desc) {
  689. spin_unlock_irqrestore(&lp->lock, flags);
  690. netif_stop_queue(dev);
  691. printk(KERN_ERR DRV_NAME ": no tx descriptor\n");
  692. ret = NETDEV_TX_BUSY;
  693. return ret;
  694. }
  695. /* Statistic Counter */
  696. dev->stats.tx_packets++;
  697. dev->stats.tx_bytes += skb->len;
  698. /* Set TX descriptor & Transmit it */
  699. lp->tx_free_desc--;
  700. descptr = lp->tx_insert_ptr;
  701. if (skb->len < MISR)
  702. descptr->len = MISR;
  703. else
  704. descptr->len = skb->len;
  705. descptr->skb_ptr = skb;
  706. descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
  707. skb->data, skb->len, PCI_DMA_TODEVICE));
  708. descptr->status = 0x8000;
  709. /* Trigger the MAC to check the TX descriptor */
  710. iowrite16(0x01, ioaddr + MTPR);
  711. lp->tx_insert_ptr = descptr->vndescp;
  712. /* If no tx resource, stop */
  713. if (!lp->tx_free_desc)
  714. netif_stop_queue(dev);
  715. dev->trans_start = jiffies;
  716. spin_unlock_irqrestore(&lp->lock, flags);
  717. return ret;
  718. }
  719. static void r6040_multicast_list(struct net_device *dev)
  720. {
  721. struct r6040_private *lp = netdev_priv(dev);
  722. void __iomem *ioaddr = lp->base;
  723. u16 *adrp;
  724. u16 reg;
  725. unsigned long flags;
  726. struct dev_mc_list *dmi = dev->mc_list;
  727. int i;
  728. /* MAC Address */
  729. adrp = (u16 *)dev->dev_addr;
  730. iowrite16(adrp[0], ioaddr + MID_0L);
  731. iowrite16(adrp[1], ioaddr + MID_0M);
  732. iowrite16(adrp[2], ioaddr + MID_0H);
  733. /* Promiscous Mode */
  734. spin_lock_irqsave(&lp->lock, flags);
  735. /* Clear AMCP & PROM bits */
  736. reg = ioread16(ioaddr) & ~0x0120;
  737. if (dev->flags & IFF_PROMISC) {
  738. reg |= 0x0020;
  739. lp->mcr0 |= 0x0020;
  740. }
  741. /* Too many multicast addresses
  742. * accept all traffic */
  743. else if ((dev->mc_count > MCAST_MAX)
  744. || (dev->flags & IFF_ALLMULTI))
  745. reg |= 0x0020;
  746. iowrite16(reg, ioaddr);
  747. spin_unlock_irqrestore(&lp->lock, flags);
  748. /* Build the hash table */
  749. if (dev->mc_count > MCAST_MAX) {
  750. u16 hash_table[4];
  751. u32 crc;
  752. for (i = 0; i < 4; i++)
  753. hash_table[i] = 0;
  754. for (i = 0; i < dev->mc_count; i++) {
  755. char *addrs = dmi->dmi_addr;
  756. dmi = dmi->next;
  757. if (!(*addrs & 1))
  758. continue;
  759. crc = ether_crc_le(6, addrs);
  760. crc >>= 26;
  761. hash_table[crc >> 4] |= 1 << (15 - (crc & 0xf));
  762. }
  763. /* Write the index of the hash table */
  764. for (i = 0; i < 4; i++)
  765. iowrite16(hash_table[i] << 14, ioaddr + MCR1);
  766. /* Fill the MAC hash tables with their values */
  767. iowrite16(hash_table[0], ioaddr + MAR0);
  768. iowrite16(hash_table[1], ioaddr + MAR1);
  769. iowrite16(hash_table[2], ioaddr + MAR2);
  770. iowrite16(hash_table[3], ioaddr + MAR3);
  771. }
  772. /* Multicast Address 1~4 case */
  773. for (i = 0, dmi; (i < dev->mc_count) && (i < MCAST_MAX); i++) {
  774. adrp = (u16 *)dmi->dmi_addr;
  775. iowrite16(adrp[0], ioaddr + MID_1L + 8*i);
  776. iowrite16(adrp[1], ioaddr + MID_1M + 8*i);
  777. iowrite16(adrp[2], ioaddr + MID_1H + 8*i);
  778. dmi = dmi->next;
  779. }
  780. for (i = dev->mc_count; i < MCAST_MAX; i++) {
  781. iowrite16(0xffff, ioaddr + MID_0L + 8*i);
  782. iowrite16(0xffff, ioaddr + MID_0M + 8*i);
  783. iowrite16(0xffff, ioaddr + MID_0H + 8*i);
  784. }
  785. }
  786. static void netdev_get_drvinfo(struct net_device *dev,
  787. struct ethtool_drvinfo *info)
  788. {
  789. struct r6040_private *rp = netdev_priv(dev);
  790. strcpy(info->driver, DRV_NAME);
  791. strcpy(info->version, DRV_VERSION);
  792. strcpy(info->bus_info, pci_name(rp->pdev));
  793. }
  794. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  795. {
  796. struct r6040_private *rp = netdev_priv(dev);
  797. int rc;
  798. spin_lock_irq(&rp->lock);
  799. rc = mii_ethtool_gset(&rp->mii_if, cmd);
  800. spin_unlock_irq(&rp->lock);
  801. return rc;
  802. }
  803. static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  804. {
  805. struct r6040_private *rp = netdev_priv(dev);
  806. int rc;
  807. spin_lock_irq(&rp->lock);
  808. rc = mii_ethtool_sset(&rp->mii_if, cmd);
  809. spin_unlock_irq(&rp->lock);
  810. r6040_set_carrier(&rp->mii_if);
  811. return rc;
  812. }
  813. static u32 netdev_get_link(struct net_device *dev)
  814. {
  815. struct r6040_private *rp = netdev_priv(dev);
  816. return mii_link_ok(&rp->mii_if);
  817. }
  818. static struct ethtool_ops netdev_ethtool_ops = {
  819. .get_drvinfo = netdev_get_drvinfo,
  820. .get_settings = netdev_get_settings,
  821. .set_settings = netdev_set_settings,
  822. .get_link = netdev_get_link,
  823. };
  824. static int __devinit r6040_init_one(struct pci_dev *pdev,
  825. const struct pci_device_id *ent)
  826. {
  827. struct net_device *dev;
  828. struct r6040_private *lp;
  829. void __iomem *ioaddr;
  830. int err, io_size = R6040_IO_SIZE;
  831. static int card_idx = -1;
  832. int bar = 0;
  833. long pioaddr;
  834. u16 *adrp;
  835. printk(KERN_INFO "%s\n", version);
  836. err = pci_enable_device(pdev);
  837. if (err)
  838. return err;
  839. /* this should always be supported */
  840. if (pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
  841. printk(KERN_ERR DRV_NAME "32-bit PCI DMA addresses"
  842. "not supported by the card\n");
  843. return -ENODEV;
  844. }
  845. if (pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK)) {
  846. printk(KERN_ERR DRV_NAME "32-bit PCI DMA addresses"
  847. "not supported by the card\n");
  848. return -ENODEV;
  849. }
  850. /* IO Size check */
  851. if (pci_resource_len(pdev, 0) < io_size) {
  852. printk(KERN_ERR "Insufficient PCI resources, aborting\n");
  853. return -EIO;
  854. }
  855. pioaddr = pci_resource_start(pdev, 0); /* IO map base address */
  856. pci_set_master(pdev);
  857. dev = alloc_etherdev(sizeof(struct r6040_private));
  858. if (!dev) {
  859. printk(KERN_ERR "Failed to allocate etherdev\n");
  860. return -ENOMEM;
  861. }
  862. SET_NETDEV_DEV(dev, &pdev->dev);
  863. lp = netdev_priv(dev);
  864. lp->pdev = pdev;
  865. if (pci_request_regions(pdev, DRV_NAME)) {
  866. printk(KERN_ERR DRV_NAME ": Failed to request PCI regions\n");
  867. err = -ENODEV;
  868. goto err_out_disable;
  869. }
  870. ioaddr = pci_iomap(pdev, bar, io_size);
  871. if (!ioaddr) {
  872. printk(KERN_ERR "ioremap failed for device %s\n",
  873. pci_name(pdev));
  874. return -EIO;
  875. }
  876. /* Init system & device */
  877. lp->base = ioaddr;
  878. dev->irq = pdev->irq;
  879. spin_lock_init(&lp->lock);
  880. pci_set_drvdata(pdev, dev);
  881. /* Set MAC address */
  882. card_idx++;
  883. adrp = (u16 *)dev->dev_addr;
  884. adrp[0] = ioread16(ioaddr + MID_0L);
  885. adrp[1] = ioread16(ioaddr + MID_0M);
  886. adrp[2] = ioread16(ioaddr + MID_0H);
  887. /* Link new device into r6040_root_dev */
  888. lp->pdev = pdev;
  889. /* Init RDC private data */
  890. lp->mcr0 = 0x1002;
  891. lp->phy_addr = phy_table[card_idx];
  892. lp->switch_sig = 0;
  893. /* The RDC-specific entries in the device structure. */
  894. dev->open = &r6040_open;
  895. dev->hard_start_xmit = &r6040_start_xmit;
  896. dev->stop = &r6040_close;
  897. dev->get_stats = r6040_get_stats;
  898. dev->set_multicast_list = &r6040_multicast_list;
  899. dev->do_ioctl = &r6040_ioctl;
  900. dev->ethtool_ops = &netdev_ethtool_ops;
  901. dev->tx_timeout = &r6040_tx_timeout;
  902. dev->watchdog_timeo = TX_TIMEOUT;
  903. #ifdef CONFIG_NET_POLL_CONTROLLER
  904. dev->poll_controller = r6040_poll_controller;
  905. #endif
  906. netif_napi_add(dev, &lp->napi, r6040_poll, 64);
  907. lp->mii_if.dev = dev;
  908. lp->mii_if.mdio_read = mdio_read;
  909. lp->mii_if.mdio_write = mdio_write;
  910. lp->mii_if.phy_id = lp->phy_addr;
  911. lp->mii_if.phy_id_mask = 0x1f;
  912. lp->mii_if.reg_num_mask = 0x1f;
  913. /* Register net device. After this dev->name assign */
  914. err = register_netdev(dev);
  915. if (err) {
  916. printk(KERN_ERR DRV_NAME ": Failed to register net device\n");
  917. goto err_out_res;
  918. }
  919. return 0;
  920. err_out_res:
  921. pci_release_regions(pdev);
  922. err_out_disable:
  923. pci_disable_device(pdev);
  924. pci_set_drvdata(pdev, NULL);
  925. free_netdev(dev);
  926. return err;
  927. }
  928. static void __devexit r6040_remove_one(struct pci_dev *pdev)
  929. {
  930. struct net_device *dev = pci_get_drvdata(pdev);
  931. unregister_netdev(dev);
  932. pci_release_regions(pdev);
  933. free_netdev(dev);
  934. pci_disable_device(pdev);
  935. pci_set_drvdata(pdev, NULL);
  936. }
  937. static struct pci_device_id r6040_pci_tbl[] = {
  938. { PCI_DEVICE(PCI_VENDOR_ID_RDC, 0x6040) },
  939. { 0 }
  940. };
  941. MODULE_DEVICE_TABLE(pci, r6040_pci_tbl);
  942. static struct pci_driver r6040_driver = {
  943. .name = DRV_NAME,
  944. .id_table = r6040_pci_tbl,
  945. .probe = r6040_init_one,
  946. .remove = __devexit_p(r6040_remove_one),
  947. };
  948. static int __init r6040_init(void)
  949. {
  950. return pci_register_driver(&r6040_driver);
  951. }
  952. static void __exit r6040_cleanup(void)
  953. {
  954. pci_unregister_driver(&r6040_driver);
  955. }
  956. module_init(r6040_init);
  957. module_exit(r6040_cleanup);