be_cmds.c 67 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  21. {
  22. return wrb->payload.embedded_payload;
  23. }
  24. static void be_mcc_notify(struct be_adapter *adapter)
  25. {
  26. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  27. u32 val = 0;
  28. if (be_error(adapter))
  29. return;
  30. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  31. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  32. wmb();
  33. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  34. }
  35. /* To check if valid bit is set, check the entire word as we don't know
  36. * the endianness of the data (old entry is host endian while a new entry is
  37. * little endian) */
  38. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  39. {
  40. if (compl->flags != 0) {
  41. compl->flags = le32_to_cpu(compl->flags);
  42. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  43. return true;
  44. } else {
  45. return false;
  46. }
  47. }
  48. /* Need to reset the entire word that houses the valid bit */
  49. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  50. {
  51. compl->flags = 0;
  52. }
  53. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  54. {
  55. unsigned long addr;
  56. addr = tag1;
  57. addr = ((addr << 16) << 16) | tag0;
  58. return (void *)addr;
  59. }
  60. static int be_mcc_compl_process(struct be_adapter *adapter,
  61. struct be_mcc_compl *compl)
  62. {
  63. u16 compl_status, extd_status;
  64. struct be_cmd_resp_hdr *resp_hdr;
  65. u8 opcode = 0, subsystem = 0;
  66. /* Just swap the status to host endian; mcc tag is opaquely copied
  67. * from mcc_wrb */
  68. be_dws_le_to_cpu(compl, 4);
  69. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  70. CQE_STATUS_COMPL_MASK;
  71. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  72. if (resp_hdr) {
  73. opcode = resp_hdr->opcode;
  74. subsystem = resp_hdr->subsystem;
  75. }
  76. if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
  77. (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
  78. (subsystem == CMD_SUBSYSTEM_COMMON)) {
  79. adapter->flash_status = compl_status;
  80. complete(&adapter->flash_compl);
  81. }
  82. if (compl_status == MCC_STATUS_SUCCESS) {
  83. if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
  84. (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
  85. (subsystem == CMD_SUBSYSTEM_ETH)) {
  86. be_parse_stats(adapter);
  87. adapter->stats_cmd_sent = false;
  88. }
  89. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  90. subsystem == CMD_SUBSYSTEM_COMMON) {
  91. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  92. (void *)resp_hdr;
  93. adapter->drv_stats.be_on_die_temperature =
  94. resp->on_die_temperature;
  95. }
  96. } else {
  97. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  98. adapter->be_get_temp_freq = 0;
  99. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  100. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  101. goto done;
  102. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  103. dev_warn(&adapter->pdev->dev,
  104. "opcode %d-%d is not permitted\n",
  105. opcode, subsystem);
  106. } else {
  107. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  108. CQE_STATUS_EXTD_MASK;
  109. dev_err(&adapter->pdev->dev,
  110. "opcode %d-%d failed:status %d-%d\n",
  111. opcode, subsystem, compl_status, extd_status);
  112. }
  113. }
  114. done:
  115. return compl_status;
  116. }
  117. /* Link state evt is a string of bytes; no need for endian swapping */
  118. static void be_async_link_state_process(struct be_adapter *adapter,
  119. struct be_async_event_link_state *evt)
  120. {
  121. /* When link status changes, link speed must be re-queried from FW */
  122. adapter->phy.link_speed = -1;
  123. /* For the initial link status do not rely on the ASYNC event as
  124. * it may not be received in some cases.
  125. */
  126. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  127. be_link_status_update(adapter, evt->port_link_status);
  128. }
  129. /* Grp5 CoS Priority evt */
  130. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  131. struct be_async_event_grp5_cos_priority *evt)
  132. {
  133. if (evt->valid) {
  134. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  135. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  136. adapter->recommended_prio =
  137. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  138. }
  139. }
  140. /* Grp5 QOS Speed evt */
  141. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  142. struct be_async_event_grp5_qos_link_speed *evt)
  143. {
  144. if (evt->physical_port == adapter->port_num) {
  145. /* qos_link_speed is in units of 10 Mbps */
  146. adapter->phy.link_speed = evt->qos_link_speed * 10;
  147. }
  148. }
  149. /*Grp5 PVID evt*/
  150. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  151. struct be_async_event_grp5_pvid_state *evt)
  152. {
  153. if (evt->enabled)
  154. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  155. else
  156. adapter->pvid = 0;
  157. }
  158. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  159. u32 trailer, struct be_mcc_compl *evt)
  160. {
  161. u8 event_type = 0;
  162. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  163. ASYNC_TRAILER_EVENT_TYPE_MASK;
  164. switch (event_type) {
  165. case ASYNC_EVENT_COS_PRIORITY:
  166. be_async_grp5_cos_priority_process(adapter,
  167. (struct be_async_event_grp5_cos_priority *)evt);
  168. break;
  169. case ASYNC_EVENT_QOS_SPEED:
  170. be_async_grp5_qos_speed_process(adapter,
  171. (struct be_async_event_grp5_qos_link_speed *)evt);
  172. break;
  173. case ASYNC_EVENT_PVID_STATE:
  174. be_async_grp5_pvid_state_process(adapter,
  175. (struct be_async_event_grp5_pvid_state *)evt);
  176. break;
  177. default:
  178. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  179. break;
  180. }
  181. }
  182. static inline bool is_link_state_evt(u32 trailer)
  183. {
  184. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  185. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  186. ASYNC_EVENT_CODE_LINK_STATE;
  187. }
  188. static inline bool is_grp5_evt(u32 trailer)
  189. {
  190. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  191. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  192. ASYNC_EVENT_CODE_GRP_5);
  193. }
  194. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  195. {
  196. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  197. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  198. if (be_mcc_compl_is_new(compl)) {
  199. queue_tail_inc(mcc_cq);
  200. return compl;
  201. }
  202. return NULL;
  203. }
  204. void be_async_mcc_enable(struct be_adapter *adapter)
  205. {
  206. spin_lock_bh(&adapter->mcc_cq_lock);
  207. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  208. adapter->mcc_obj.rearm_cq = true;
  209. spin_unlock_bh(&adapter->mcc_cq_lock);
  210. }
  211. void be_async_mcc_disable(struct be_adapter *adapter)
  212. {
  213. adapter->mcc_obj.rearm_cq = false;
  214. }
  215. int be_process_mcc(struct be_adapter *adapter)
  216. {
  217. struct be_mcc_compl *compl;
  218. int num = 0, status = 0;
  219. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  220. spin_lock_bh(&adapter->mcc_cq_lock);
  221. while ((compl = be_mcc_compl_get(adapter))) {
  222. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  223. /* Interpret flags as an async trailer */
  224. if (is_link_state_evt(compl->flags))
  225. be_async_link_state_process(adapter,
  226. (struct be_async_event_link_state *) compl);
  227. else if (is_grp5_evt(compl->flags))
  228. be_async_grp5_evt_process(adapter,
  229. compl->flags, compl);
  230. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  231. status = be_mcc_compl_process(adapter, compl);
  232. atomic_dec(&mcc_obj->q.used);
  233. }
  234. be_mcc_compl_use(compl);
  235. num++;
  236. }
  237. if (num)
  238. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  239. spin_unlock_bh(&adapter->mcc_cq_lock);
  240. return status;
  241. }
  242. /* Wait till no more pending mcc requests are present */
  243. static int be_mcc_wait_compl(struct be_adapter *adapter)
  244. {
  245. #define mcc_timeout 120000 /* 12s timeout */
  246. int i, status = 0;
  247. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  248. for (i = 0; i < mcc_timeout; i++) {
  249. if (be_error(adapter))
  250. return -EIO;
  251. status = be_process_mcc(adapter);
  252. if (atomic_read(&mcc_obj->q.used) == 0)
  253. break;
  254. udelay(100);
  255. }
  256. if (i == mcc_timeout) {
  257. dev_err(&adapter->pdev->dev, "FW not responding\n");
  258. adapter->fw_timeout = true;
  259. return -EIO;
  260. }
  261. return status;
  262. }
  263. /* Notify MCC requests and wait for completion */
  264. static int be_mcc_notify_wait(struct be_adapter *adapter)
  265. {
  266. int status;
  267. struct be_mcc_wrb *wrb;
  268. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  269. u16 index = mcc_obj->q.head;
  270. struct be_cmd_resp_hdr *resp;
  271. index_dec(&index, mcc_obj->q.len);
  272. wrb = queue_index_node(&mcc_obj->q, index);
  273. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  274. be_mcc_notify(adapter);
  275. status = be_mcc_wait_compl(adapter);
  276. if (status == -EIO)
  277. goto out;
  278. status = resp->status;
  279. out:
  280. return status;
  281. }
  282. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  283. {
  284. int msecs = 0;
  285. u32 ready;
  286. do {
  287. if (be_error(adapter))
  288. return -EIO;
  289. ready = ioread32(db);
  290. if (ready == 0xffffffff)
  291. return -1;
  292. ready &= MPU_MAILBOX_DB_RDY_MASK;
  293. if (ready)
  294. break;
  295. if (msecs > 4000) {
  296. dev_err(&adapter->pdev->dev, "FW not responding\n");
  297. adapter->fw_timeout = true;
  298. be_detect_error(adapter);
  299. return -1;
  300. }
  301. msleep(1);
  302. msecs++;
  303. } while (true);
  304. return 0;
  305. }
  306. /*
  307. * Insert the mailbox address into the doorbell in two steps
  308. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  309. */
  310. static int be_mbox_notify_wait(struct be_adapter *adapter)
  311. {
  312. int status;
  313. u32 val = 0;
  314. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  315. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  316. struct be_mcc_mailbox *mbox = mbox_mem->va;
  317. struct be_mcc_compl *compl = &mbox->compl;
  318. /* wait for ready to be set */
  319. status = be_mbox_db_ready_wait(adapter, db);
  320. if (status != 0)
  321. return status;
  322. val |= MPU_MAILBOX_DB_HI_MASK;
  323. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  324. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  325. iowrite32(val, db);
  326. /* wait for ready to be set */
  327. status = be_mbox_db_ready_wait(adapter, db);
  328. if (status != 0)
  329. return status;
  330. val = 0;
  331. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  332. val |= (u32)(mbox_mem->dma >> 4) << 2;
  333. iowrite32(val, db);
  334. status = be_mbox_db_ready_wait(adapter, db);
  335. if (status != 0)
  336. return status;
  337. /* A cq entry has been made now */
  338. if (be_mcc_compl_is_new(compl)) {
  339. status = be_mcc_compl_process(adapter, &mbox->compl);
  340. be_mcc_compl_use(compl);
  341. if (status)
  342. return status;
  343. } else {
  344. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  345. return -1;
  346. }
  347. return 0;
  348. }
  349. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  350. {
  351. u32 sem;
  352. if (lancer_chip(adapter))
  353. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  354. else
  355. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  356. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  357. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  358. return -1;
  359. else
  360. return 0;
  361. }
  362. int lancer_wait_ready(struct be_adapter *adapter)
  363. {
  364. #define SLIPORT_READY_TIMEOUT 30
  365. u32 sliport_status;
  366. int status = 0, i;
  367. for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
  368. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  369. if (sliport_status & SLIPORT_STATUS_RDY_MASK)
  370. break;
  371. msleep(1000);
  372. }
  373. if (i == SLIPORT_READY_TIMEOUT)
  374. status = -1;
  375. return status;
  376. }
  377. int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
  378. {
  379. int status;
  380. u32 sliport_status, err, reset_needed;
  381. status = lancer_wait_ready(adapter);
  382. if (!status) {
  383. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  384. err = sliport_status & SLIPORT_STATUS_ERR_MASK;
  385. reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
  386. if (err && reset_needed) {
  387. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  388. adapter->db + SLIPORT_CONTROL_OFFSET);
  389. /* check adapter has corrected the error */
  390. status = lancer_wait_ready(adapter);
  391. sliport_status = ioread32(adapter->db +
  392. SLIPORT_STATUS_OFFSET);
  393. sliport_status &= (SLIPORT_STATUS_ERR_MASK |
  394. SLIPORT_STATUS_RN_MASK);
  395. if (status || sliport_status)
  396. status = -1;
  397. } else if (err || reset_needed) {
  398. status = -1;
  399. }
  400. }
  401. return status;
  402. }
  403. int be_fw_wait_ready(struct be_adapter *adapter)
  404. {
  405. u16 stage;
  406. int status, timeout = 0;
  407. struct device *dev = &adapter->pdev->dev;
  408. if (lancer_chip(adapter)) {
  409. status = lancer_wait_ready(adapter);
  410. return status;
  411. }
  412. do {
  413. status = be_POST_stage_get(adapter, &stage);
  414. if (status) {
  415. dev_err(dev, "POST error; stage=0x%x\n", stage);
  416. return -1;
  417. } else if (stage != POST_STAGE_ARMFW_RDY) {
  418. if (msleep_interruptible(2000)) {
  419. dev_err(dev, "Waiting for POST aborted\n");
  420. return -EINTR;
  421. }
  422. timeout += 2;
  423. } else {
  424. return 0;
  425. }
  426. } while (timeout < 60);
  427. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  428. return -1;
  429. }
  430. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  431. {
  432. return &wrb->payload.sgl[0];
  433. }
  434. /* Don't touch the hdr after it's prepared */
  435. /* mem will be NULL for embedded commands */
  436. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  437. u8 subsystem, u8 opcode, int cmd_len,
  438. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  439. {
  440. struct be_sge *sge;
  441. unsigned long addr = (unsigned long)req_hdr;
  442. u64 req_addr = addr;
  443. req_hdr->opcode = opcode;
  444. req_hdr->subsystem = subsystem;
  445. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  446. req_hdr->version = 0;
  447. wrb->tag0 = req_addr & 0xFFFFFFFF;
  448. wrb->tag1 = upper_32_bits(req_addr);
  449. wrb->payload_length = cmd_len;
  450. if (mem) {
  451. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  452. MCC_WRB_SGE_CNT_SHIFT;
  453. sge = nonembedded_sgl(wrb);
  454. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  455. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  456. sge->len = cpu_to_le32(mem->size);
  457. } else
  458. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  459. be_dws_cpu_to_le(wrb, 8);
  460. }
  461. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  462. struct be_dma_mem *mem)
  463. {
  464. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  465. u64 dma = (u64)mem->dma;
  466. for (i = 0; i < buf_pages; i++) {
  467. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  468. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  469. dma += PAGE_SIZE_4K;
  470. }
  471. }
  472. /* Converts interrupt delay in microseconds to multiplier value */
  473. static u32 eq_delay_to_mult(u32 usec_delay)
  474. {
  475. #define MAX_INTR_RATE 651042
  476. const u32 round = 10;
  477. u32 multiplier;
  478. if (usec_delay == 0)
  479. multiplier = 0;
  480. else {
  481. u32 interrupt_rate = 1000000 / usec_delay;
  482. /* Max delay, corresponding to the lowest interrupt rate */
  483. if (interrupt_rate == 0)
  484. multiplier = 1023;
  485. else {
  486. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  487. multiplier /= interrupt_rate;
  488. /* Round the multiplier to the closest value.*/
  489. multiplier = (multiplier + round/2) / round;
  490. multiplier = min(multiplier, (u32)1023);
  491. }
  492. }
  493. return multiplier;
  494. }
  495. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  496. {
  497. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  498. struct be_mcc_wrb *wrb
  499. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  500. memset(wrb, 0, sizeof(*wrb));
  501. return wrb;
  502. }
  503. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  504. {
  505. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  506. struct be_mcc_wrb *wrb;
  507. if (atomic_read(&mccq->used) >= mccq->len) {
  508. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  509. return NULL;
  510. }
  511. wrb = queue_head_node(mccq);
  512. queue_head_inc(mccq);
  513. atomic_inc(&mccq->used);
  514. memset(wrb, 0, sizeof(*wrb));
  515. return wrb;
  516. }
  517. /* Tell fw we're about to start firing cmds by writing a
  518. * special pattern across the wrb hdr; uses mbox
  519. */
  520. int be_cmd_fw_init(struct be_adapter *adapter)
  521. {
  522. u8 *wrb;
  523. int status;
  524. if (lancer_chip(adapter))
  525. return 0;
  526. if (mutex_lock_interruptible(&adapter->mbox_lock))
  527. return -1;
  528. wrb = (u8 *)wrb_from_mbox(adapter);
  529. *wrb++ = 0xFF;
  530. *wrb++ = 0x12;
  531. *wrb++ = 0x34;
  532. *wrb++ = 0xFF;
  533. *wrb++ = 0xFF;
  534. *wrb++ = 0x56;
  535. *wrb++ = 0x78;
  536. *wrb = 0xFF;
  537. status = be_mbox_notify_wait(adapter);
  538. mutex_unlock(&adapter->mbox_lock);
  539. return status;
  540. }
  541. /* Tell fw we're done with firing cmds by writing a
  542. * special pattern across the wrb hdr; uses mbox
  543. */
  544. int be_cmd_fw_clean(struct be_adapter *adapter)
  545. {
  546. u8 *wrb;
  547. int status;
  548. if (lancer_chip(adapter))
  549. return 0;
  550. if (mutex_lock_interruptible(&adapter->mbox_lock))
  551. return -1;
  552. wrb = (u8 *)wrb_from_mbox(adapter);
  553. *wrb++ = 0xFF;
  554. *wrb++ = 0xAA;
  555. *wrb++ = 0xBB;
  556. *wrb++ = 0xFF;
  557. *wrb++ = 0xFF;
  558. *wrb++ = 0xCC;
  559. *wrb++ = 0xDD;
  560. *wrb = 0xFF;
  561. status = be_mbox_notify_wait(adapter);
  562. mutex_unlock(&adapter->mbox_lock);
  563. return status;
  564. }
  565. int be_cmd_eq_create(struct be_adapter *adapter,
  566. struct be_queue_info *eq, int eq_delay)
  567. {
  568. struct be_mcc_wrb *wrb;
  569. struct be_cmd_req_eq_create *req;
  570. struct be_dma_mem *q_mem = &eq->dma_mem;
  571. int status;
  572. if (mutex_lock_interruptible(&adapter->mbox_lock))
  573. return -1;
  574. wrb = wrb_from_mbox(adapter);
  575. req = embedded_payload(wrb);
  576. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  577. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  578. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  579. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  580. /* 4byte eqe*/
  581. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  582. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  583. __ilog2_u32(eq->len/256));
  584. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  585. eq_delay_to_mult(eq_delay));
  586. be_dws_cpu_to_le(req->context, sizeof(req->context));
  587. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  588. status = be_mbox_notify_wait(adapter);
  589. if (!status) {
  590. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  591. eq->id = le16_to_cpu(resp->eq_id);
  592. eq->created = true;
  593. }
  594. mutex_unlock(&adapter->mbox_lock);
  595. return status;
  596. }
  597. /* Use MCC */
  598. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  599. u8 type, bool permanent, u32 if_handle, u32 pmac_id)
  600. {
  601. struct be_mcc_wrb *wrb;
  602. struct be_cmd_req_mac_query *req;
  603. int status;
  604. spin_lock_bh(&adapter->mcc_lock);
  605. wrb = wrb_from_mccq(adapter);
  606. if (!wrb) {
  607. status = -EBUSY;
  608. goto err;
  609. }
  610. req = embedded_payload(wrb);
  611. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  612. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  613. req->type = type;
  614. if (permanent) {
  615. req->permanent = 1;
  616. } else {
  617. req->if_id = cpu_to_le16((u16) if_handle);
  618. req->pmac_id = cpu_to_le32(pmac_id);
  619. req->permanent = 0;
  620. }
  621. status = be_mcc_notify_wait(adapter);
  622. if (!status) {
  623. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  624. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  625. }
  626. err:
  627. spin_unlock_bh(&adapter->mcc_lock);
  628. return status;
  629. }
  630. /* Uses synchronous MCCQ */
  631. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  632. u32 if_id, u32 *pmac_id, u32 domain)
  633. {
  634. struct be_mcc_wrb *wrb;
  635. struct be_cmd_req_pmac_add *req;
  636. int status;
  637. spin_lock_bh(&adapter->mcc_lock);
  638. wrb = wrb_from_mccq(adapter);
  639. if (!wrb) {
  640. status = -EBUSY;
  641. goto err;
  642. }
  643. req = embedded_payload(wrb);
  644. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  645. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  646. req->hdr.domain = domain;
  647. req->if_id = cpu_to_le32(if_id);
  648. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  649. status = be_mcc_notify_wait(adapter);
  650. if (!status) {
  651. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  652. *pmac_id = le32_to_cpu(resp->pmac_id);
  653. }
  654. err:
  655. spin_unlock_bh(&adapter->mcc_lock);
  656. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  657. status = -EPERM;
  658. return status;
  659. }
  660. /* Uses synchronous MCCQ */
  661. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  662. {
  663. struct be_mcc_wrb *wrb;
  664. struct be_cmd_req_pmac_del *req;
  665. int status;
  666. if (pmac_id == -1)
  667. return 0;
  668. spin_lock_bh(&adapter->mcc_lock);
  669. wrb = wrb_from_mccq(adapter);
  670. if (!wrb) {
  671. status = -EBUSY;
  672. goto err;
  673. }
  674. req = embedded_payload(wrb);
  675. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  676. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  677. req->hdr.domain = dom;
  678. req->if_id = cpu_to_le32(if_id);
  679. req->pmac_id = cpu_to_le32(pmac_id);
  680. status = be_mcc_notify_wait(adapter);
  681. err:
  682. spin_unlock_bh(&adapter->mcc_lock);
  683. return status;
  684. }
  685. /* Uses Mbox */
  686. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  687. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  688. {
  689. struct be_mcc_wrb *wrb;
  690. struct be_cmd_req_cq_create *req;
  691. struct be_dma_mem *q_mem = &cq->dma_mem;
  692. void *ctxt;
  693. int status;
  694. if (mutex_lock_interruptible(&adapter->mbox_lock))
  695. return -1;
  696. wrb = wrb_from_mbox(adapter);
  697. req = embedded_payload(wrb);
  698. ctxt = &req->context;
  699. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  700. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  701. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  702. if (lancer_chip(adapter)) {
  703. req->hdr.version = 2;
  704. req->page_size = 1; /* 1 for 4K */
  705. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  706. no_delay);
  707. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  708. __ilog2_u32(cq->len/256));
  709. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  710. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  711. ctxt, 1);
  712. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  713. ctxt, eq->id);
  714. } else {
  715. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  716. coalesce_wm);
  717. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  718. ctxt, no_delay);
  719. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  720. __ilog2_u32(cq->len/256));
  721. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  722. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  723. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  724. }
  725. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  726. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  727. status = be_mbox_notify_wait(adapter);
  728. if (!status) {
  729. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  730. cq->id = le16_to_cpu(resp->cq_id);
  731. cq->created = true;
  732. }
  733. mutex_unlock(&adapter->mbox_lock);
  734. return status;
  735. }
  736. static u32 be_encoded_q_len(int q_len)
  737. {
  738. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  739. if (len_encoded == 16)
  740. len_encoded = 0;
  741. return len_encoded;
  742. }
  743. int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  744. struct be_queue_info *mccq,
  745. struct be_queue_info *cq)
  746. {
  747. struct be_mcc_wrb *wrb;
  748. struct be_cmd_req_mcc_ext_create *req;
  749. struct be_dma_mem *q_mem = &mccq->dma_mem;
  750. void *ctxt;
  751. int status;
  752. if (mutex_lock_interruptible(&adapter->mbox_lock))
  753. return -1;
  754. wrb = wrb_from_mbox(adapter);
  755. req = embedded_payload(wrb);
  756. ctxt = &req->context;
  757. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  758. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  759. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  760. if (lancer_chip(adapter)) {
  761. req->hdr.version = 1;
  762. req->cq_id = cpu_to_le16(cq->id);
  763. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  764. be_encoded_q_len(mccq->len));
  765. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  766. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  767. ctxt, cq->id);
  768. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  769. ctxt, 1);
  770. } else {
  771. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  772. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  773. be_encoded_q_len(mccq->len));
  774. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  775. }
  776. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  777. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  778. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  779. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  780. status = be_mbox_notify_wait(adapter);
  781. if (!status) {
  782. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  783. mccq->id = le16_to_cpu(resp->id);
  784. mccq->created = true;
  785. }
  786. mutex_unlock(&adapter->mbox_lock);
  787. return status;
  788. }
  789. int be_cmd_mccq_org_create(struct be_adapter *adapter,
  790. struct be_queue_info *mccq,
  791. struct be_queue_info *cq)
  792. {
  793. struct be_mcc_wrb *wrb;
  794. struct be_cmd_req_mcc_create *req;
  795. struct be_dma_mem *q_mem = &mccq->dma_mem;
  796. void *ctxt;
  797. int status;
  798. if (mutex_lock_interruptible(&adapter->mbox_lock))
  799. return -1;
  800. wrb = wrb_from_mbox(adapter);
  801. req = embedded_payload(wrb);
  802. ctxt = &req->context;
  803. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  804. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  805. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  806. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  807. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  808. be_encoded_q_len(mccq->len));
  809. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  810. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  811. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  812. status = be_mbox_notify_wait(adapter);
  813. if (!status) {
  814. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  815. mccq->id = le16_to_cpu(resp->id);
  816. mccq->created = true;
  817. }
  818. mutex_unlock(&adapter->mbox_lock);
  819. return status;
  820. }
  821. int be_cmd_mccq_create(struct be_adapter *adapter,
  822. struct be_queue_info *mccq,
  823. struct be_queue_info *cq)
  824. {
  825. int status;
  826. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  827. if (status && !lancer_chip(adapter)) {
  828. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  829. "or newer to avoid conflicting priorities between NIC "
  830. "and FCoE traffic");
  831. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  832. }
  833. return status;
  834. }
  835. int be_cmd_txq_create(struct be_adapter *adapter,
  836. struct be_queue_info *txq,
  837. struct be_queue_info *cq)
  838. {
  839. struct be_mcc_wrb *wrb;
  840. struct be_cmd_req_eth_tx_create *req;
  841. struct be_dma_mem *q_mem = &txq->dma_mem;
  842. void *ctxt;
  843. int status;
  844. spin_lock_bh(&adapter->mcc_lock);
  845. wrb = wrb_from_mccq(adapter);
  846. if (!wrb) {
  847. status = -EBUSY;
  848. goto err;
  849. }
  850. req = embedded_payload(wrb);
  851. ctxt = &req->context;
  852. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  853. OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
  854. if (lancer_chip(adapter)) {
  855. req->hdr.version = 1;
  856. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  857. adapter->if_handle);
  858. }
  859. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  860. req->ulp_num = BE_ULP1_NUM;
  861. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  862. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  863. be_encoded_q_len(txq->len));
  864. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  865. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  866. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  867. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  868. status = be_mcc_notify_wait(adapter);
  869. if (!status) {
  870. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  871. txq->id = le16_to_cpu(resp->cid);
  872. txq->created = true;
  873. }
  874. err:
  875. spin_unlock_bh(&adapter->mcc_lock);
  876. return status;
  877. }
  878. /* Uses MCC */
  879. int be_cmd_rxq_create(struct be_adapter *adapter,
  880. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  881. u32 if_id, u32 rss, u8 *rss_id)
  882. {
  883. struct be_mcc_wrb *wrb;
  884. struct be_cmd_req_eth_rx_create *req;
  885. struct be_dma_mem *q_mem = &rxq->dma_mem;
  886. int status;
  887. spin_lock_bh(&adapter->mcc_lock);
  888. wrb = wrb_from_mccq(adapter);
  889. if (!wrb) {
  890. status = -EBUSY;
  891. goto err;
  892. }
  893. req = embedded_payload(wrb);
  894. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  895. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  896. req->cq_id = cpu_to_le16(cq_id);
  897. req->frag_size = fls(frag_size) - 1;
  898. req->num_pages = 2;
  899. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  900. req->interface_id = cpu_to_le32(if_id);
  901. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  902. req->rss_queue = cpu_to_le32(rss);
  903. status = be_mcc_notify_wait(adapter);
  904. if (!status) {
  905. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  906. rxq->id = le16_to_cpu(resp->id);
  907. rxq->created = true;
  908. *rss_id = resp->rss_id;
  909. }
  910. err:
  911. spin_unlock_bh(&adapter->mcc_lock);
  912. return status;
  913. }
  914. /* Generic destroyer function for all types of queues
  915. * Uses Mbox
  916. */
  917. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  918. int queue_type)
  919. {
  920. struct be_mcc_wrb *wrb;
  921. struct be_cmd_req_q_destroy *req;
  922. u8 subsys = 0, opcode = 0;
  923. int status;
  924. if (mutex_lock_interruptible(&adapter->mbox_lock))
  925. return -1;
  926. wrb = wrb_from_mbox(adapter);
  927. req = embedded_payload(wrb);
  928. switch (queue_type) {
  929. case QTYPE_EQ:
  930. subsys = CMD_SUBSYSTEM_COMMON;
  931. opcode = OPCODE_COMMON_EQ_DESTROY;
  932. break;
  933. case QTYPE_CQ:
  934. subsys = CMD_SUBSYSTEM_COMMON;
  935. opcode = OPCODE_COMMON_CQ_DESTROY;
  936. break;
  937. case QTYPE_TXQ:
  938. subsys = CMD_SUBSYSTEM_ETH;
  939. opcode = OPCODE_ETH_TX_DESTROY;
  940. break;
  941. case QTYPE_RXQ:
  942. subsys = CMD_SUBSYSTEM_ETH;
  943. opcode = OPCODE_ETH_RX_DESTROY;
  944. break;
  945. case QTYPE_MCCQ:
  946. subsys = CMD_SUBSYSTEM_COMMON;
  947. opcode = OPCODE_COMMON_MCC_DESTROY;
  948. break;
  949. default:
  950. BUG();
  951. }
  952. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  953. NULL);
  954. req->id = cpu_to_le16(q->id);
  955. status = be_mbox_notify_wait(adapter);
  956. if (!status)
  957. q->created = false;
  958. mutex_unlock(&adapter->mbox_lock);
  959. return status;
  960. }
  961. /* Uses MCC */
  962. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  963. {
  964. struct be_mcc_wrb *wrb;
  965. struct be_cmd_req_q_destroy *req;
  966. int status;
  967. spin_lock_bh(&adapter->mcc_lock);
  968. wrb = wrb_from_mccq(adapter);
  969. if (!wrb) {
  970. status = -EBUSY;
  971. goto err;
  972. }
  973. req = embedded_payload(wrb);
  974. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  975. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  976. req->id = cpu_to_le16(q->id);
  977. status = be_mcc_notify_wait(adapter);
  978. if (!status)
  979. q->created = false;
  980. err:
  981. spin_unlock_bh(&adapter->mcc_lock);
  982. return status;
  983. }
  984. /* Create an rx filtering policy configuration on an i/f
  985. * Uses MCCQ
  986. */
  987. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  988. u32 *if_handle, u32 domain)
  989. {
  990. struct be_mcc_wrb *wrb;
  991. struct be_cmd_req_if_create *req;
  992. int status;
  993. spin_lock_bh(&adapter->mcc_lock);
  994. wrb = wrb_from_mccq(adapter);
  995. if (!wrb) {
  996. status = -EBUSY;
  997. goto err;
  998. }
  999. req = embedded_payload(wrb);
  1000. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1001. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
  1002. req->hdr.domain = domain;
  1003. req->capability_flags = cpu_to_le32(cap_flags);
  1004. req->enable_flags = cpu_to_le32(en_flags);
  1005. req->pmac_invalid = true;
  1006. status = be_mcc_notify_wait(adapter);
  1007. if (!status) {
  1008. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  1009. *if_handle = le32_to_cpu(resp->interface_id);
  1010. }
  1011. err:
  1012. spin_unlock_bh(&adapter->mcc_lock);
  1013. return status;
  1014. }
  1015. /* Uses MCCQ */
  1016. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  1017. {
  1018. struct be_mcc_wrb *wrb;
  1019. struct be_cmd_req_if_destroy *req;
  1020. int status;
  1021. if (interface_id == -1)
  1022. return 0;
  1023. spin_lock_bh(&adapter->mcc_lock);
  1024. wrb = wrb_from_mccq(adapter);
  1025. if (!wrb) {
  1026. status = -EBUSY;
  1027. goto err;
  1028. }
  1029. req = embedded_payload(wrb);
  1030. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1031. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  1032. req->hdr.domain = domain;
  1033. req->interface_id = cpu_to_le32(interface_id);
  1034. status = be_mcc_notify_wait(adapter);
  1035. err:
  1036. spin_unlock_bh(&adapter->mcc_lock);
  1037. return status;
  1038. }
  1039. /* Get stats is a non embedded command: the request is not embedded inside
  1040. * WRB but is a separate dma memory block
  1041. * Uses asynchronous MCC
  1042. */
  1043. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  1044. {
  1045. struct be_mcc_wrb *wrb;
  1046. struct be_cmd_req_hdr *hdr;
  1047. int status = 0;
  1048. spin_lock_bh(&adapter->mcc_lock);
  1049. wrb = wrb_from_mccq(adapter);
  1050. if (!wrb) {
  1051. status = -EBUSY;
  1052. goto err;
  1053. }
  1054. hdr = nonemb_cmd->va;
  1055. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1056. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  1057. if (adapter->generation == BE_GEN3)
  1058. hdr->version = 1;
  1059. be_mcc_notify(adapter);
  1060. adapter->stats_cmd_sent = true;
  1061. err:
  1062. spin_unlock_bh(&adapter->mcc_lock);
  1063. return status;
  1064. }
  1065. /* Lancer Stats */
  1066. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1067. struct be_dma_mem *nonemb_cmd)
  1068. {
  1069. struct be_mcc_wrb *wrb;
  1070. struct lancer_cmd_req_pport_stats *req;
  1071. int status = 0;
  1072. spin_lock_bh(&adapter->mcc_lock);
  1073. wrb = wrb_from_mccq(adapter);
  1074. if (!wrb) {
  1075. status = -EBUSY;
  1076. goto err;
  1077. }
  1078. req = nonemb_cmd->va;
  1079. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1080. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1081. nonemb_cmd);
  1082. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1083. req->cmd_params.params.reset_stats = 0;
  1084. be_mcc_notify(adapter);
  1085. adapter->stats_cmd_sent = true;
  1086. err:
  1087. spin_unlock_bh(&adapter->mcc_lock);
  1088. return status;
  1089. }
  1090. /* Uses synchronous mcc */
  1091. int be_cmd_link_status_query(struct be_adapter *adapter, u8 *mac_speed,
  1092. u16 *link_speed, u8 *link_status, u32 dom)
  1093. {
  1094. struct be_mcc_wrb *wrb;
  1095. struct be_cmd_req_link_status *req;
  1096. int status;
  1097. spin_lock_bh(&adapter->mcc_lock);
  1098. if (link_status)
  1099. *link_status = LINK_DOWN;
  1100. wrb = wrb_from_mccq(adapter);
  1101. if (!wrb) {
  1102. status = -EBUSY;
  1103. goto err;
  1104. }
  1105. req = embedded_payload(wrb);
  1106. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1107. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1108. if (adapter->generation == BE_GEN3 || lancer_chip(adapter))
  1109. req->hdr.version = 1;
  1110. req->hdr.domain = dom;
  1111. status = be_mcc_notify_wait(adapter);
  1112. if (!status) {
  1113. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1114. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  1115. if (link_speed)
  1116. *link_speed = le16_to_cpu(resp->link_speed);
  1117. if (mac_speed)
  1118. *mac_speed = resp->mac_speed;
  1119. }
  1120. if (link_status)
  1121. *link_status = resp->logical_link_status;
  1122. }
  1123. err:
  1124. spin_unlock_bh(&adapter->mcc_lock);
  1125. return status;
  1126. }
  1127. /* Uses synchronous mcc */
  1128. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1129. {
  1130. struct be_mcc_wrb *wrb;
  1131. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1132. int status;
  1133. spin_lock_bh(&adapter->mcc_lock);
  1134. wrb = wrb_from_mccq(adapter);
  1135. if (!wrb) {
  1136. status = -EBUSY;
  1137. goto err;
  1138. }
  1139. req = embedded_payload(wrb);
  1140. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1141. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1142. wrb, NULL);
  1143. be_mcc_notify(adapter);
  1144. err:
  1145. spin_unlock_bh(&adapter->mcc_lock);
  1146. return status;
  1147. }
  1148. /* Uses synchronous mcc */
  1149. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1150. {
  1151. struct be_mcc_wrb *wrb;
  1152. struct be_cmd_req_get_fat *req;
  1153. int status;
  1154. spin_lock_bh(&adapter->mcc_lock);
  1155. wrb = wrb_from_mccq(adapter);
  1156. if (!wrb) {
  1157. status = -EBUSY;
  1158. goto err;
  1159. }
  1160. req = embedded_payload(wrb);
  1161. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1162. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1163. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1164. status = be_mcc_notify_wait(adapter);
  1165. if (!status) {
  1166. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1167. if (log_size && resp->log_size)
  1168. *log_size = le32_to_cpu(resp->log_size) -
  1169. sizeof(u32);
  1170. }
  1171. err:
  1172. spin_unlock_bh(&adapter->mcc_lock);
  1173. return status;
  1174. }
  1175. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1176. {
  1177. struct be_dma_mem get_fat_cmd;
  1178. struct be_mcc_wrb *wrb;
  1179. struct be_cmd_req_get_fat *req;
  1180. u32 offset = 0, total_size, buf_size,
  1181. log_offset = sizeof(u32), payload_len;
  1182. int status;
  1183. if (buf_len == 0)
  1184. return;
  1185. total_size = buf_len;
  1186. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1187. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1188. get_fat_cmd.size,
  1189. &get_fat_cmd.dma);
  1190. if (!get_fat_cmd.va) {
  1191. status = -ENOMEM;
  1192. dev_err(&adapter->pdev->dev,
  1193. "Memory allocation failure while retrieving FAT data\n");
  1194. return;
  1195. }
  1196. spin_lock_bh(&adapter->mcc_lock);
  1197. while (total_size) {
  1198. buf_size = min(total_size, (u32)60*1024);
  1199. total_size -= buf_size;
  1200. wrb = wrb_from_mccq(adapter);
  1201. if (!wrb) {
  1202. status = -EBUSY;
  1203. goto err;
  1204. }
  1205. req = get_fat_cmd.va;
  1206. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1207. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1208. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1209. &get_fat_cmd);
  1210. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1211. req->read_log_offset = cpu_to_le32(log_offset);
  1212. req->read_log_length = cpu_to_le32(buf_size);
  1213. req->data_buffer_size = cpu_to_le32(buf_size);
  1214. status = be_mcc_notify_wait(adapter);
  1215. if (!status) {
  1216. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1217. memcpy(buf + offset,
  1218. resp->data_buffer,
  1219. le32_to_cpu(resp->read_log_length));
  1220. } else {
  1221. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1222. goto err;
  1223. }
  1224. offset += buf_size;
  1225. log_offset += buf_size;
  1226. }
  1227. err:
  1228. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1229. get_fat_cmd.va,
  1230. get_fat_cmd.dma);
  1231. spin_unlock_bh(&adapter->mcc_lock);
  1232. }
  1233. /* Uses synchronous mcc */
  1234. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1235. char *fw_on_flash)
  1236. {
  1237. struct be_mcc_wrb *wrb;
  1238. struct be_cmd_req_get_fw_version *req;
  1239. int status;
  1240. spin_lock_bh(&adapter->mcc_lock);
  1241. wrb = wrb_from_mccq(adapter);
  1242. if (!wrb) {
  1243. status = -EBUSY;
  1244. goto err;
  1245. }
  1246. req = embedded_payload(wrb);
  1247. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1248. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1249. status = be_mcc_notify_wait(adapter);
  1250. if (!status) {
  1251. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1252. strcpy(fw_ver, resp->firmware_version_string);
  1253. if (fw_on_flash)
  1254. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1255. }
  1256. err:
  1257. spin_unlock_bh(&adapter->mcc_lock);
  1258. return status;
  1259. }
  1260. /* set the EQ delay interval of an EQ to specified value
  1261. * Uses async mcc
  1262. */
  1263. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1264. {
  1265. struct be_mcc_wrb *wrb;
  1266. struct be_cmd_req_modify_eq_delay *req;
  1267. int status = 0;
  1268. spin_lock_bh(&adapter->mcc_lock);
  1269. wrb = wrb_from_mccq(adapter);
  1270. if (!wrb) {
  1271. status = -EBUSY;
  1272. goto err;
  1273. }
  1274. req = embedded_payload(wrb);
  1275. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1276. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1277. req->num_eq = cpu_to_le32(1);
  1278. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1279. req->delay[0].phase = 0;
  1280. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1281. be_mcc_notify(adapter);
  1282. err:
  1283. spin_unlock_bh(&adapter->mcc_lock);
  1284. return status;
  1285. }
  1286. /* Uses sycnhronous mcc */
  1287. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1288. u32 num, bool untagged, bool promiscuous)
  1289. {
  1290. struct be_mcc_wrb *wrb;
  1291. struct be_cmd_req_vlan_config *req;
  1292. int status;
  1293. spin_lock_bh(&adapter->mcc_lock);
  1294. wrb = wrb_from_mccq(adapter);
  1295. if (!wrb) {
  1296. status = -EBUSY;
  1297. goto err;
  1298. }
  1299. req = embedded_payload(wrb);
  1300. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1301. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1302. req->interface_id = if_id;
  1303. req->promiscuous = promiscuous;
  1304. req->untagged = untagged;
  1305. req->num_vlan = num;
  1306. if (!promiscuous) {
  1307. memcpy(req->normal_vlan, vtag_array,
  1308. req->num_vlan * sizeof(vtag_array[0]));
  1309. }
  1310. status = be_mcc_notify_wait(adapter);
  1311. err:
  1312. spin_unlock_bh(&adapter->mcc_lock);
  1313. return status;
  1314. }
  1315. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1316. {
  1317. struct be_mcc_wrb *wrb;
  1318. struct be_dma_mem *mem = &adapter->rx_filter;
  1319. struct be_cmd_req_rx_filter *req = mem->va;
  1320. int status;
  1321. spin_lock_bh(&adapter->mcc_lock);
  1322. wrb = wrb_from_mccq(adapter);
  1323. if (!wrb) {
  1324. status = -EBUSY;
  1325. goto err;
  1326. }
  1327. memset(req, 0, sizeof(*req));
  1328. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1329. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1330. wrb, mem);
  1331. req->if_id = cpu_to_le32(adapter->if_handle);
  1332. if (flags & IFF_PROMISC) {
  1333. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1334. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1335. if (value == ON)
  1336. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1337. BE_IF_FLAGS_VLAN_PROMISCUOUS);
  1338. } else if (flags & IFF_ALLMULTI) {
  1339. req->if_flags_mask = req->if_flags =
  1340. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1341. } else {
  1342. struct netdev_hw_addr *ha;
  1343. int i = 0;
  1344. req->if_flags_mask = req->if_flags =
  1345. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1346. /* Reset mcast promisc mode if already set by setting mask
  1347. * and not setting flags field
  1348. */
  1349. req->if_flags_mask |=
  1350. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1351. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1352. netdev_for_each_mc_addr(ha, adapter->netdev)
  1353. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1354. }
  1355. status = be_mcc_notify_wait(adapter);
  1356. err:
  1357. spin_unlock_bh(&adapter->mcc_lock);
  1358. return status;
  1359. }
  1360. /* Uses synchrounous mcc */
  1361. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1362. {
  1363. struct be_mcc_wrb *wrb;
  1364. struct be_cmd_req_set_flow_control *req;
  1365. int status;
  1366. spin_lock_bh(&adapter->mcc_lock);
  1367. wrb = wrb_from_mccq(adapter);
  1368. if (!wrb) {
  1369. status = -EBUSY;
  1370. goto err;
  1371. }
  1372. req = embedded_payload(wrb);
  1373. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1374. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1375. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1376. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1377. status = be_mcc_notify_wait(adapter);
  1378. err:
  1379. spin_unlock_bh(&adapter->mcc_lock);
  1380. return status;
  1381. }
  1382. /* Uses sycn mcc */
  1383. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1384. {
  1385. struct be_mcc_wrb *wrb;
  1386. struct be_cmd_req_get_flow_control *req;
  1387. int status;
  1388. spin_lock_bh(&adapter->mcc_lock);
  1389. wrb = wrb_from_mccq(adapter);
  1390. if (!wrb) {
  1391. status = -EBUSY;
  1392. goto err;
  1393. }
  1394. req = embedded_payload(wrb);
  1395. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1396. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1397. status = be_mcc_notify_wait(adapter);
  1398. if (!status) {
  1399. struct be_cmd_resp_get_flow_control *resp =
  1400. embedded_payload(wrb);
  1401. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1402. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1403. }
  1404. err:
  1405. spin_unlock_bh(&adapter->mcc_lock);
  1406. return status;
  1407. }
  1408. /* Uses mbox */
  1409. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1410. u32 *mode, u32 *caps)
  1411. {
  1412. struct be_mcc_wrb *wrb;
  1413. struct be_cmd_req_query_fw_cfg *req;
  1414. int status;
  1415. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1416. return -1;
  1417. wrb = wrb_from_mbox(adapter);
  1418. req = embedded_payload(wrb);
  1419. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1420. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1421. status = be_mbox_notify_wait(adapter);
  1422. if (!status) {
  1423. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1424. *port_num = le32_to_cpu(resp->phys_port);
  1425. *mode = le32_to_cpu(resp->function_mode);
  1426. *caps = le32_to_cpu(resp->function_caps);
  1427. }
  1428. mutex_unlock(&adapter->mbox_lock);
  1429. return status;
  1430. }
  1431. /* Uses mbox */
  1432. int be_cmd_reset_function(struct be_adapter *adapter)
  1433. {
  1434. struct be_mcc_wrb *wrb;
  1435. struct be_cmd_req_hdr *req;
  1436. int status;
  1437. if (lancer_chip(adapter)) {
  1438. status = lancer_wait_ready(adapter);
  1439. if (!status) {
  1440. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  1441. adapter->db + SLIPORT_CONTROL_OFFSET);
  1442. status = lancer_test_and_set_rdy_state(adapter);
  1443. }
  1444. if (status) {
  1445. dev_err(&adapter->pdev->dev,
  1446. "Adapter in non recoverable error\n");
  1447. }
  1448. return status;
  1449. }
  1450. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1451. return -1;
  1452. wrb = wrb_from_mbox(adapter);
  1453. req = embedded_payload(wrb);
  1454. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1455. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1456. status = be_mbox_notify_wait(adapter);
  1457. mutex_unlock(&adapter->mbox_lock);
  1458. return status;
  1459. }
  1460. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1461. {
  1462. struct be_mcc_wrb *wrb;
  1463. struct be_cmd_req_rss_config *req;
  1464. u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
  1465. 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
  1466. 0x3ea83c02, 0x4a110304};
  1467. int status;
  1468. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1469. return -1;
  1470. wrb = wrb_from_mbox(adapter);
  1471. req = embedded_payload(wrb);
  1472. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1473. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1474. req->if_id = cpu_to_le32(adapter->if_handle);
  1475. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4 |
  1476. RSS_ENABLE_TCP_IPV6 | RSS_ENABLE_IPV6);
  1477. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1478. memcpy(req->cpu_table, rsstable, table_size);
  1479. memcpy(req->hash, myhash, sizeof(myhash));
  1480. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1481. status = be_mbox_notify_wait(adapter);
  1482. mutex_unlock(&adapter->mbox_lock);
  1483. return status;
  1484. }
  1485. /* Uses sync mcc */
  1486. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1487. u8 bcn, u8 sts, u8 state)
  1488. {
  1489. struct be_mcc_wrb *wrb;
  1490. struct be_cmd_req_enable_disable_beacon *req;
  1491. int status;
  1492. spin_lock_bh(&adapter->mcc_lock);
  1493. wrb = wrb_from_mccq(adapter);
  1494. if (!wrb) {
  1495. status = -EBUSY;
  1496. goto err;
  1497. }
  1498. req = embedded_payload(wrb);
  1499. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1500. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1501. req->port_num = port_num;
  1502. req->beacon_state = state;
  1503. req->beacon_duration = bcn;
  1504. req->status_duration = sts;
  1505. status = be_mcc_notify_wait(adapter);
  1506. err:
  1507. spin_unlock_bh(&adapter->mcc_lock);
  1508. return status;
  1509. }
  1510. /* Uses sync mcc */
  1511. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1512. {
  1513. struct be_mcc_wrb *wrb;
  1514. struct be_cmd_req_get_beacon_state *req;
  1515. int status;
  1516. spin_lock_bh(&adapter->mcc_lock);
  1517. wrb = wrb_from_mccq(adapter);
  1518. if (!wrb) {
  1519. status = -EBUSY;
  1520. goto err;
  1521. }
  1522. req = embedded_payload(wrb);
  1523. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1524. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1525. req->port_num = port_num;
  1526. status = be_mcc_notify_wait(adapter);
  1527. if (!status) {
  1528. struct be_cmd_resp_get_beacon_state *resp =
  1529. embedded_payload(wrb);
  1530. *state = resp->beacon_state;
  1531. }
  1532. err:
  1533. spin_unlock_bh(&adapter->mcc_lock);
  1534. return status;
  1535. }
  1536. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1537. u32 data_size, u32 data_offset,
  1538. const char *obj_name, u32 *data_written,
  1539. u8 *change_status, u8 *addn_status)
  1540. {
  1541. struct be_mcc_wrb *wrb;
  1542. struct lancer_cmd_req_write_object *req;
  1543. struct lancer_cmd_resp_write_object *resp;
  1544. void *ctxt = NULL;
  1545. int status;
  1546. spin_lock_bh(&adapter->mcc_lock);
  1547. adapter->flash_status = 0;
  1548. wrb = wrb_from_mccq(adapter);
  1549. if (!wrb) {
  1550. status = -EBUSY;
  1551. goto err_unlock;
  1552. }
  1553. req = embedded_payload(wrb);
  1554. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1555. OPCODE_COMMON_WRITE_OBJECT,
  1556. sizeof(struct lancer_cmd_req_write_object), wrb,
  1557. NULL);
  1558. ctxt = &req->context;
  1559. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1560. write_length, ctxt, data_size);
  1561. if (data_size == 0)
  1562. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1563. eof, ctxt, 1);
  1564. else
  1565. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1566. eof, ctxt, 0);
  1567. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1568. req->write_offset = cpu_to_le32(data_offset);
  1569. strcpy(req->object_name, obj_name);
  1570. req->descriptor_count = cpu_to_le32(1);
  1571. req->buf_len = cpu_to_le32(data_size);
  1572. req->addr_low = cpu_to_le32((cmd->dma +
  1573. sizeof(struct lancer_cmd_req_write_object))
  1574. & 0xFFFFFFFF);
  1575. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1576. sizeof(struct lancer_cmd_req_write_object)));
  1577. be_mcc_notify(adapter);
  1578. spin_unlock_bh(&adapter->mcc_lock);
  1579. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1580. msecs_to_jiffies(30000)))
  1581. status = -1;
  1582. else
  1583. status = adapter->flash_status;
  1584. resp = embedded_payload(wrb);
  1585. if (!status) {
  1586. *data_written = le32_to_cpu(resp->actual_write_len);
  1587. *change_status = resp->change_status;
  1588. } else {
  1589. *addn_status = resp->additional_status;
  1590. }
  1591. return status;
  1592. err_unlock:
  1593. spin_unlock_bh(&adapter->mcc_lock);
  1594. return status;
  1595. }
  1596. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1597. u32 data_size, u32 data_offset, const char *obj_name,
  1598. u32 *data_read, u32 *eof, u8 *addn_status)
  1599. {
  1600. struct be_mcc_wrb *wrb;
  1601. struct lancer_cmd_req_read_object *req;
  1602. struct lancer_cmd_resp_read_object *resp;
  1603. int status;
  1604. spin_lock_bh(&adapter->mcc_lock);
  1605. wrb = wrb_from_mccq(adapter);
  1606. if (!wrb) {
  1607. status = -EBUSY;
  1608. goto err_unlock;
  1609. }
  1610. req = embedded_payload(wrb);
  1611. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1612. OPCODE_COMMON_READ_OBJECT,
  1613. sizeof(struct lancer_cmd_req_read_object), wrb,
  1614. NULL);
  1615. req->desired_read_len = cpu_to_le32(data_size);
  1616. req->read_offset = cpu_to_le32(data_offset);
  1617. strcpy(req->object_name, obj_name);
  1618. req->descriptor_count = cpu_to_le32(1);
  1619. req->buf_len = cpu_to_le32(data_size);
  1620. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1621. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1622. status = be_mcc_notify_wait(adapter);
  1623. resp = embedded_payload(wrb);
  1624. if (!status) {
  1625. *data_read = le32_to_cpu(resp->actual_read_len);
  1626. *eof = le32_to_cpu(resp->eof);
  1627. } else {
  1628. *addn_status = resp->additional_status;
  1629. }
  1630. err_unlock:
  1631. spin_unlock_bh(&adapter->mcc_lock);
  1632. return status;
  1633. }
  1634. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1635. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1636. {
  1637. struct be_mcc_wrb *wrb;
  1638. struct be_cmd_write_flashrom *req;
  1639. int status;
  1640. spin_lock_bh(&adapter->mcc_lock);
  1641. adapter->flash_status = 0;
  1642. wrb = wrb_from_mccq(adapter);
  1643. if (!wrb) {
  1644. status = -EBUSY;
  1645. goto err_unlock;
  1646. }
  1647. req = cmd->va;
  1648. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1649. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1650. req->params.op_type = cpu_to_le32(flash_type);
  1651. req->params.op_code = cpu_to_le32(flash_opcode);
  1652. req->params.data_buf_size = cpu_to_le32(buf_size);
  1653. be_mcc_notify(adapter);
  1654. spin_unlock_bh(&adapter->mcc_lock);
  1655. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1656. msecs_to_jiffies(40000)))
  1657. status = -1;
  1658. else
  1659. status = adapter->flash_status;
  1660. return status;
  1661. err_unlock:
  1662. spin_unlock_bh(&adapter->mcc_lock);
  1663. return status;
  1664. }
  1665. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1666. int offset)
  1667. {
  1668. struct be_mcc_wrb *wrb;
  1669. struct be_cmd_write_flashrom *req;
  1670. int status;
  1671. spin_lock_bh(&adapter->mcc_lock);
  1672. wrb = wrb_from_mccq(adapter);
  1673. if (!wrb) {
  1674. status = -EBUSY;
  1675. goto err;
  1676. }
  1677. req = embedded_payload(wrb);
  1678. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1679. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4, wrb, NULL);
  1680. req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
  1681. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1682. req->params.offset = cpu_to_le32(offset);
  1683. req->params.data_buf_size = cpu_to_le32(0x4);
  1684. status = be_mcc_notify_wait(adapter);
  1685. if (!status)
  1686. memcpy(flashed_crc, req->params.data_buf, 4);
  1687. err:
  1688. spin_unlock_bh(&adapter->mcc_lock);
  1689. return status;
  1690. }
  1691. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1692. struct be_dma_mem *nonemb_cmd)
  1693. {
  1694. struct be_mcc_wrb *wrb;
  1695. struct be_cmd_req_acpi_wol_magic_config *req;
  1696. int status;
  1697. spin_lock_bh(&adapter->mcc_lock);
  1698. wrb = wrb_from_mccq(adapter);
  1699. if (!wrb) {
  1700. status = -EBUSY;
  1701. goto err;
  1702. }
  1703. req = nonemb_cmd->va;
  1704. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1705. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1706. nonemb_cmd);
  1707. memcpy(req->magic_mac, mac, ETH_ALEN);
  1708. status = be_mcc_notify_wait(adapter);
  1709. err:
  1710. spin_unlock_bh(&adapter->mcc_lock);
  1711. return status;
  1712. }
  1713. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1714. u8 loopback_type, u8 enable)
  1715. {
  1716. struct be_mcc_wrb *wrb;
  1717. struct be_cmd_req_set_lmode *req;
  1718. int status;
  1719. spin_lock_bh(&adapter->mcc_lock);
  1720. wrb = wrb_from_mccq(adapter);
  1721. if (!wrb) {
  1722. status = -EBUSY;
  1723. goto err;
  1724. }
  1725. req = embedded_payload(wrb);
  1726. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1727. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1728. NULL);
  1729. req->src_port = port_num;
  1730. req->dest_port = port_num;
  1731. req->loopback_type = loopback_type;
  1732. req->loopback_state = enable;
  1733. status = be_mcc_notify_wait(adapter);
  1734. err:
  1735. spin_unlock_bh(&adapter->mcc_lock);
  1736. return status;
  1737. }
  1738. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1739. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1740. {
  1741. struct be_mcc_wrb *wrb;
  1742. struct be_cmd_req_loopback_test *req;
  1743. int status;
  1744. spin_lock_bh(&adapter->mcc_lock);
  1745. wrb = wrb_from_mccq(adapter);
  1746. if (!wrb) {
  1747. status = -EBUSY;
  1748. goto err;
  1749. }
  1750. req = embedded_payload(wrb);
  1751. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1752. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1753. req->hdr.timeout = cpu_to_le32(4);
  1754. req->pattern = cpu_to_le64(pattern);
  1755. req->src_port = cpu_to_le32(port_num);
  1756. req->dest_port = cpu_to_le32(port_num);
  1757. req->pkt_size = cpu_to_le32(pkt_size);
  1758. req->num_pkts = cpu_to_le32(num_pkts);
  1759. req->loopback_type = cpu_to_le32(loopback_type);
  1760. status = be_mcc_notify_wait(adapter);
  1761. if (!status) {
  1762. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1763. status = le32_to_cpu(resp->status);
  1764. }
  1765. err:
  1766. spin_unlock_bh(&adapter->mcc_lock);
  1767. return status;
  1768. }
  1769. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1770. u32 byte_cnt, struct be_dma_mem *cmd)
  1771. {
  1772. struct be_mcc_wrb *wrb;
  1773. struct be_cmd_req_ddrdma_test *req;
  1774. int status;
  1775. int i, j = 0;
  1776. spin_lock_bh(&adapter->mcc_lock);
  1777. wrb = wrb_from_mccq(adapter);
  1778. if (!wrb) {
  1779. status = -EBUSY;
  1780. goto err;
  1781. }
  1782. req = cmd->va;
  1783. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1784. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1785. req->pattern = cpu_to_le64(pattern);
  1786. req->byte_count = cpu_to_le32(byte_cnt);
  1787. for (i = 0; i < byte_cnt; i++) {
  1788. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1789. j++;
  1790. if (j > 7)
  1791. j = 0;
  1792. }
  1793. status = be_mcc_notify_wait(adapter);
  1794. if (!status) {
  1795. struct be_cmd_resp_ddrdma_test *resp;
  1796. resp = cmd->va;
  1797. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1798. resp->snd_err) {
  1799. status = -1;
  1800. }
  1801. }
  1802. err:
  1803. spin_unlock_bh(&adapter->mcc_lock);
  1804. return status;
  1805. }
  1806. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1807. struct be_dma_mem *nonemb_cmd)
  1808. {
  1809. struct be_mcc_wrb *wrb;
  1810. struct be_cmd_req_seeprom_read *req;
  1811. struct be_sge *sge;
  1812. int status;
  1813. spin_lock_bh(&adapter->mcc_lock);
  1814. wrb = wrb_from_mccq(adapter);
  1815. if (!wrb) {
  1816. status = -EBUSY;
  1817. goto err;
  1818. }
  1819. req = nonemb_cmd->va;
  1820. sge = nonembedded_sgl(wrb);
  1821. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1822. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  1823. nonemb_cmd);
  1824. status = be_mcc_notify_wait(adapter);
  1825. err:
  1826. spin_unlock_bh(&adapter->mcc_lock);
  1827. return status;
  1828. }
  1829. int be_cmd_get_phy_info(struct be_adapter *adapter)
  1830. {
  1831. struct be_mcc_wrb *wrb;
  1832. struct be_cmd_req_get_phy_info *req;
  1833. struct be_dma_mem cmd;
  1834. int status;
  1835. spin_lock_bh(&adapter->mcc_lock);
  1836. wrb = wrb_from_mccq(adapter);
  1837. if (!wrb) {
  1838. status = -EBUSY;
  1839. goto err;
  1840. }
  1841. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  1842. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  1843. &cmd.dma);
  1844. if (!cmd.va) {
  1845. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1846. status = -ENOMEM;
  1847. goto err;
  1848. }
  1849. req = cmd.va;
  1850. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1851. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  1852. wrb, &cmd);
  1853. status = be_mcc_notify_wait(adapter);
  1854. if (!status) {
  1855. struct be_phy_info *resp_phy_info =
  1856. cmd.va + sizeof(struct be_cmd_req_hdr);
  1857. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  1858. adapter->phy.interface_type =
  1859. le16_to_cpu(resp_phy_info->interface_type);
  1860. adapter->phy.auto_speeds_supported =
  1861. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  1862. adapter->phy.fixed_speeds_supported =
  1863. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  1864. adapter->phy.misc_params =
  1865. le32_to_cpu(resp_phy_info->misc_params);
  1866. }
  1867. pci_free_consistent(adapter->pdev, cmd.size,
  1868. cmd.va, cmd.dma);
  1869. err:
  1870. spin_unlock_bh(&adapter->mcc_lock);
  1871. return status;
  1872. }
  1873. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1874. {
  1875. struct be_mcc_wrb *wrb;
  1876. struct be_cmd_req_set_qos *req;
  1877. int status;
  1878. spin_lock_bh(&adapter->mcc_lock);
  1879. wrb = wrb_from_mccq(adapter);
  1880. if (!wrb) {
  1881. status = -EBUSY;
  1882. goto err;
  1883. }
  1884. req = embedded_payload(wrb);
  1885. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1886. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  1887. req->hdr.domain = domain;
  1888. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  1889. req->max_bps_nic = cpu_to_le32(bps);
  1890. status = be_mcc_notify_wait(adapter);
  1891. err:
  1892. spin_unlock_bh(&adapter->mcc_lock);
  1893. return status;
  1894. }
  1895. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  1896. {
  1897. struct be_mcc_wrb *wrb;
  1898. struct be_cmd_req_cntl_attribs *req;
  1899. struct be_cmd_resp_cntl_attribs *resp;
  1900. int status;
  1901. int payload_len = max(sizeof(*req), sizeof(*resp));
  1902. struct mgmt_controller_attrib *attribs;
  1903. struct be_dma_mem attribs_cmd;
  1904. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  1905. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  1906. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  1907. &attribs_cmd.dma);
  1908. if (!attribs_cmd.va) {
  1909. dev_err(&adapter->pdev->dev,
  1910. "Memory allocation failure\n");
  1911. return -ENOMEM;
  1912. }
  1913. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1914. return -1;
  1915. wrb = wrb_from_mbox(adapter);
  1916. if (!wrb) {
  1917. status = -EBUSY;
  1918. goto err;
  1919. }
  1920. req = attribs_cmd.va;
  1921. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1922. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  1923. &attribs_cmd);
  1924. status = be_mbox_notify_wait(adapter);
  1925. if (!status) {
  1926. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  1927. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  1928. }
  1929. err:
  1930. mutex_unlock(&adapter->mbox_lock);
  1931. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  1932. attribs_cmd.dma);
  1933. return status;
  1934. }
  1935. /* Uses mbox */
  1936. int be_cmd_req_native_mode(struct be_adapter *adapter)
  1937. {
  1938. struct be_mcc_wrb *wrb;
  1939. struct be_cmd_req_set_func_cap *req;
  1940. int status;
  1941. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1942. return -1;
  1943. wrb = wrb_from_mbox(adapter);
  1944. if (!wrb) {
  1945. status = -EBUSY;
  1946. goto err;
  1947. }
  1948. req = embedded_payload(wrb);
  1949. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1950. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  1951. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  1952. CAPABILITY_BE3_NATIVE_ERX_API);
  1953. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  1954. status = be_mbox_notify_wait(adapter);
  1955. if (!status) {
  1956. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  1957. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  1958. CAPABILITY_BE3_NATIVE_ERX_API;
  1959. }
  1960. err:
  1961. mutex_unlock(&adapter->mbox_lock);
  1962. return status;
  1963. }
  1964. /* Uses synchronous MCCQ */
  1965. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  1966. bool *pmac_id_active, u32 *pmac_id, u8 domain)
  1967. {
  1968. struct be_mcc_wrb *wrb;
  1969. struct be_cmd_req_get_mac_list *req;
  1970. int status;
  1971. int mac_count;
  1972. struct be_dma_mem get_mac_list_cmd;
  1973. int i;
  1974. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  1975. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  1976. get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
  1977. get_mac_list_cmd.size,
  1978. &get_mac_list_cmd.dma);
  1979. if (!get_mac_list_cmd.va) {
  1980. dev_err(&adapter->pdev->dev,
  1981. "Memory allocation failure during GET_MAC_LIST\n");
  1982. return -ENOMEM;
  1983. }
  1984. spin_lock_bh(&adapter->mcc_lock);
  1985. wrb = wrb_from_mccq(adapter);
  1986. if (!wrb) {
  1987. status = -EBUSY;
  1988. goto out;
  1989. }
  1990. req = get_mac_list_cmd.va;
  1991. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1992. OPCODE_COMMON_GET_MAC_LIST, sizeof(*req),
  1993. wrb, &get_mac_list_cmd);
  1994. req->hdr.domain = domain;
  1995. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  1996. req->perm_override = 1;
  1997. status = be_mcc_notify_wait(adapter);
  1998. if (!status) {
  1999. struct be_cmd_resp_get_mac_list *resp =
  2000. get_mac_list_cmd.va;
  2001. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  2002. /* Mac list returned could contain one or more active mac_ids
  2003. * or one or more true or pseudo permanant mac addresses.
  2004. * If an active mac_id is present, return first active mac_id
  2005. * found.
  2006. */
  2007. for (i = 0; i < mac_count; i++) {
  2008. struct get_list_macaddr *mac_entry;
  2009. u16 mac_addr_size;
  2010. u32 mac_id;
  2011. mac_entry = &resp->macaddr_list[i];
  2012. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  2013. /* mac_id is a 32 bit value and mac_addr size
  2014. * is 6 bytes
  2015. */
  2016. if (mac_addr_size == sizeof(u32)) {
  2017. *pmac_id_active = true;
  2018. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  2019. *pmac_id = le32_to_cpu(mac_id);
  2020. goto out;
  2021. }
  2022. }
  2023. /* If no active mac_id found, return first mac addr */
  2024. *pmac_id_active = false;
  2025. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  2026. ETH_ALEN);
  2027. }
  2028. out:
  2029. spin_unlock_bh(&adapter->mcc_lock);
  2030. pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
  2031. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  2032. return status;
  2033. }
  2034. /* Uses synchronous MCCQ */
  2035. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  2036. u8 mac_count, u32 domain)
  2037. {
  2038. struct be_mcc_wrb *wrb;
  2039. struct be_cmd_req_set_mac_list *req;
  2040. int status;
  2041. struct be_dma_mem cmd;
  2042. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2043. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  2044. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  2045. &cmd.dma, GFP_KERNEL);
  2046. if (!cmd.va) {
  2047. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2048. return -ENOMEM;
  2049. }
  2050. spin_lock_bh(&adapter->mcc_lock);
  2051. wrb = wrb_from_mccq(adapter);
  2052. if (!wrb) {
  2053. status = -EBUSY;
  2054. goto err;
  2055. }
  2056. req = cmd.va;
  2057. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2058. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  2059. wrb, &cmd);
  2060. req->hdr.domain = domain;
  2061. req->mac_count = mac_count;
  2062. if (mac_count)
  2063. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  2064. status = be_mcc_notify_wait(adapter);
  2065. err:
  2066. dma_free_coherent(&adapter->pdev->dev, cmd.size,
  2067. cmd.va, cmd.dma);
  2068. spin_unlock_bh(&adapter->mcc_lock);
  2069. return status;
  2070. }
  2071. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  2072. u32 domain, u16 intf_id)
  2073. {
  2074. struct be_mcc_wrb *wrb;
  2075. struct be_cmd_req_set_hsw_config *req;
  2076. void *ctxt;
  2077. int status;
  2078. spin_lock_bh(&adapter->mcc_lock);
  2079. wrb = wrb_from_mccq(adapter);
  2080. if (!wrb) {
  2081. status = -EBUSY;
  2082. goto err;
  2083. }
  2084. req = embedded_payload(wrb);
  2085. ctxt = &req->context;
  2086. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2087. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2088. req->hdr.domain = domain;
  2089. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2090. if (pvid) {
  2091. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2092. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2093. }
  2094. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2095. status = be_mcc_notify_wait(adapter);
  2096. err:
  2097. spin_unlock_bh(&adapter->mcc_lock);
  2098. return status;
  2099. }
  2100. /* Get Hyper switch config */
  2101. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2102. u32 domain, u16 intf_id)
  2103. {
  2104. struct be_mcc_wrb *wrb;
  2105. struct be_cmd_req_get_hsw_config *req;
  2106. void *ctxt;
  2107. int status;
  2108. u16 vid;
  2109. spin_lock_bh(&adapter->mcc_lock);
  2110. wrb = wrb_from_mccq(adapter);
  2111. if (!wrb) {
  2112. status = -EBUSY;
  2113. goto err;
  2114. }
  2115. req = embedded_payload(wrb);
  2116. ctxt = &req->context;
  2117. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2118. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2119. req->hdr.domain = domain;
  2120. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id, ctxt,
  2121. intf_id);
  2122. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2123. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2124. status = be_mcc_notify_wait(adapter);
  2125. if (!status) {
  2126. struct be_cmd_resp_get_hsw_config *resp =
  2127. embedded_payload(wrb);
  2128. be_dws_le_to_cpu(&resp->context,
  2129. sizeof(resp->context));
  2130. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2131. pvid, &resp->context);
  2132. *pvid = le16_to_cpu(vid);
  2133. }
  2134. err:
  2135. spin_unlock_bh(&adapter->mcc_lock);
  2136. return status;
  2137. }
  2138. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2139. {
  2140. struct be_mcc_wrb *wrb;
  2141. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2142. int status;
  2143. int payload_len = sizeof(*req);
  2144. struct be_dma_mem cmd;
  2145. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2146. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2147. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2148. &cmd.dma);
  2149. if (!cmd.va) {
  2150. dev_err(&adapter->pdev->dev,
  2151. "Memory allocation failure\n");
  2152. return -ENOMEM;
  2153. }
  2154. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2155. return -1;
  2156. wrb = wrb_from_mbox(adapter);
  2157. if (!wrb) {
  2158. status = -EBUSY;
  2159. goto err;
  2160. }
  2161. req = cmd.va;
  2162. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2163. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2164. payload_len, wrb, &cmd);
  2165. req->hdr.version = 1;
  2166. req->query_options = BE_GET_WOL_CAP;
  2167. status = be_mbox_notify_wait(adapter);
  2168. if (!status) {
  2169. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2170. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
  2171. /* the command could succeed misleadingly on old f/w
  2172. * which is not aware of the V1 version. fake an error. */
  2173. if (resp->hdr.response_length < payload_len) {
  2174. status = -1;
  2175. goto err;
  2176. }
  2177. adapter->wol_cap = resp->wol_settings;
  2178. }
  2179. err:
  2180. mutex_unlock(&adapter->mbox_lock);
  2181. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2182. return status;
  2183. }
  2184. int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  2185. struct be_dma_mem *cmd)
  2186. {
  2187. struct be_mcc_wrb *wrb;
  2188. struct be_cmd_req_get_ext_fat_caps *req;
  2189. int status;
  2190. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2191. return -1;
  2192. wrb = wrb_from_mbox(adapter);
  2193. if (!wrb) {
  2194. status = -EBUSY;
  2195. goto err;
  2196. }
  2197. req = cmd->va;
  2198. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2199. OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
  2200. cmd->size, wrb, cmd);
  2201. req->parameter_type = cpu_to_le32(1);
  2202. status = be_mbox_notify_wait(adapter);
  2203. err:
  2204. mutex_unlock(&adapter->mbox_lock);
  2205. return status;
  2206. }
  2207. int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  2208. struct be_dma_mem *cmd,
  2209. struct be_fat_conf_params *configs)
  2210. {
  2211. struct be_mcc_wrb *wrb;
  2212. struct be_cmd_req_set_ext_fat_caps *req;
  2213. int status;
  2214. spin_lock_bh(&adapter->mcc_lock);
  2215. wrb = wrb_from_mccq(adapter);
  2216. if (!wrb) {
  2217. status = -EBUSY;
  2218. goto err;
  2219. }
  2220. req = cmd->va;
  2221. memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
  2222. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2223. OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
  2224. cmd->size, wrb, cmd);
  2225. status = be_mcc_notify_wait(adapter);
  2226. err:
  2227. spin_unlock_bh(&adapter->mcc_lock);
  2228. return status;
  2229. }
  2230. int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
  2231. {
  2232. struct be_mcc_wrb *wrb;
  2233. struct be_cmd_req_get_port_name *req;
  2234. int status;
  2235. if (!lancer_chip(adapter)) {
  2236. *port_name = adapter->hba_port_num + '0';
  2237. return 0;
  2238. }
  2239. spin_lock_bh(&adapter->mcc_lock);
  2240. wrb = wrb_from_mccq(adapter);
  2241. if (!wrb) {
  2242. status = -EBUSY;
  2243. goto err;
  2244. }
  2245. req = embedded_payload(wrb);
  2246. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2247. OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
  2248. NULL);
  2249. req->hdr.version = 1;
  2250. status = be_mcc_notify_wait(adapter);
  2251. if (!status) {
  2252. struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
  2253. *port_name = resp->port_name[adapter->hba_port_num];
  2254. } else {
  2255. *port_name = adapter->hba_port_num + '0';
  2256. }
  2257. err:
  2258. spin_unlock_bh(&adapter->mcc_lock);
  2259. return status;
  2260. }
  2261. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  2262. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  2263. {
  2264. struct be_adapter *adapter = netdev_priv(netdev_handle);
  2265. struct be_mcc_wrb *wrb;
  2266. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
  2267. struct be_cmd_req_hdr *req;
  2268. struct be_cmd_resp_hdr *resp;
  2269. int status;
  2270. spin_lock_bh(&adapter->mcc_lock);
  2271. wrb = wrb_from_mccq(adapter);
  2272. if (!wrb) {
  2273. status = -EBUSY;
  2274. goto err;
  2275. }
  2276. req = embedded_payload(wrb);
  2277. resp = embedded_payload(wrb);
  2278. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  2279. hdr->opcode, wrb_payload_size, wrb, NULL);
  2280. memcpy(req, wrb_payload, wrb_payload_size);
  2281. be_dws_cpu_to_le(req, wrb_payload_size);
  2282. status = be_mcc_notify_wait(adapter);
  2283. if (cmd_status)
  2284. *cmd_status = (status & 0xffff);
  2285. if (ext_status)
  2286. *ext_status = 0;
  2287. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  2288. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  2289. err:
  2290. spin_unlock_bh(&adapter->mcc_lock);
  2291. return status;
  2292. }
  2293. EXPORT_SYMBOL(be_roce_mcc_cmd);