platsmp.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222
  1. /* linux/arch/arm/mach-exynos4/platsmp.c
  2. *
  3. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * Cloned from linux/arch/arm/mach-vexpress/platsmp.c
  7. *
  8. * Copyright (C) 2002 ARM Ltd.
  9. * All Rights Reserved
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/errno.h>
  17. #include <linux/delay.h>
  18. #include <linux/device.h>
  19. #include <linux/jiffies.h>
  20. #include <linux/smp.h>
  21. #include <linux/io.h>
  22. #include <asm/cacheflush.h>
  23. #include <asm/hardware/gic.h>
  24. #include <asm/smp_scu.h>
  25. #include <asm/unified.h>
  26. #include <mach/hardware.h>
  27. #include <mach/regs-clock.h>
  28. #include <mach/regs-pmu.h>
  29. extern void exynos4_secondary_startup(void);
  30. #define CPU1_BOOT_REG S5P_VA_SYSRAM
  31. /*
  32. * control for which core is the next to come out of the secondary
  33. * boot "holding pen"
  34. */
  35. volatile int __cpuinitdata pen_release = -1;
  36. /*
  37. * Write pen_release in a way that is guaranteed to be visible to all
  38. * observers, irrespective of whether they're taking part in coherency
  39. * or not. This is necessary for the hotplug code to work reliably.
  40. */
  41. static void write_pen_release(int val)
  42. {
  43. pen_release = val;
  44. smp_wmb();
  45. __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
  46. outer_clean_range(__pa(&pen_release), __pa(&pen_release + 1));
  47. }
  48. static void __iomem *scu_base_addr(void)
  49. {
  50. return (void __iomem *)(S5P_VA_SCU);
  51. }
  52. static DEFINE_SPINLOCK(boot_lock);
  53. static void __cpuinit exynos4_gic_secondary_init(void)
  54. {
  55. void __iomem *dist_base = S5P_VA_GIC_DIST +
  56. (EXYNOS4_GIC_BANK_OFFSET * smp_processor_id());
  57. void __iomem *cpu_base = S5P_VA_GIC_CPU +
  58. (EXYNOS4_GIC_BANK_OFFSET * smp_processor_id());
  59. int i;
  60. /*
  61. * Deal with the banked PPI and SGI interrupts - disable all
  62. * PPI interrupts, ensure all SGI interrupts are enabled.
  63. */
  64. __raw_writel(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR);
  65. __raw_writel(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET);
  66. /*
  67. * Set priority on PPI and SGI interrupts
  68. */
  69. for (i = 0; i < 32; i += 4)
  70. __raw_writel(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4);
  71. __raw_writel(0xf0, cpu_base + GIC_CPU_PRIMASK);
  72. __raw_writel(1, cpu_base + GIC_CPU_CTRL);
  73. }
  74. void __cpuinit platform_secondary_init(unsigned int cpu)
  75. {
  76. /*
  77. * if any interrupts are already enabled for the primary
  78. * core (e.g. timer irq), then they will not have been enabled
  79. * for us: do so
  80. */
  81. exynos4_gic_secondary_init();
  82. /*
  83. * let the primary processor know we're out of the
  84. * pen, then head off into the C entry point
  85. */
  86. write_pen_release(-1);
  87. /*
  88. * Synchronise with the boot thread.
  89. */
  90. spin_lock(&boot_lock);
  91. spin_unlock(&boot_lock);
  92. set_cpu_online(cpu, true);
  93. }
  94. int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
  95. {
  96. unsigned long timeout;
  97. /*
  98. * Set synchronisation state between this boot processor
  99. * and the secondary one
  100. */
  101. spin_lock(&boot_lock);
  102. /*
  103. * The secondary processor is waiting to be released from
  104. * the holding pen - release it, then wait for it to flag
  105. * that it has been released by resetting pen_release.
  106. *
  107. * Note that "pen_release" is the hardware CPU ID, whereas
  108. * "cpu" is Linux's internal ID.
  109. */
  110. write_pen_release(cpu);
  111. if (!(__raw_readl(S5P_ARM_CORE1_STATUS) & S5P_CORE_LOCAL_PWR_EN)) {
  112. __raw_writel(S5P_CORE_LOCAL_PWR_EN,
  113. S5P_ARM_CORE1_CONFIGURATION);
  114. timeout = 10;
  115. /* wait max 10 ms until cpu1 is on */
  116. while ((__raw_readl(S5P_ARM_CORE1_STATUS)
  117. & S5P_CORE_LOCAL_PWR_EN) != S5P_CORE_LOCAL_PWR_EN) {
  118. if (timeout-- == 0)
  119. break;
  120. mdelay(1);
  121. }
  122. if (timeout == 0) {
  123. printk(KERN_ERR "cpu1 power enable failed");
  124. spin_unlock(&boot_lock);
  125. return -ETIMEDOUT;
  126. }
  127. }
  128. /*
  129. * Send the secondary CPU a soft interrupt, thereby causing
  130. * the boot monitor to read the system wide flags register,
  131. * and branch to the address found there.
  132. */
  133. timeout = jiffies + (1 * HZ);
  134. while (time_before(jiffies, timeout)) {
  135. smp_rmb();
  136. __raw_writel(BSYM(virt_to_phys(exynos4_secondary_startup)),
  137. CPU1_BOOT_REG);
  138. gic_raise_softirq(cpumask_of(cpu), 1);
  139. if (pen_release == -1)
  140. break;
  141. udelay(10);
  142. }
  143. /*
  144. * now the secondary core is starting up let it run its
  145. * calibrations, then wait for it to finish
  146. */
  147. spin_unlock(&boot_lock);
  148. return pen_release != -1 ? -ENOSYS : 0;
  149. }
  150. /*
  151. * Initialise the CPU possible map early - this describes the CPUs
  152. * which may be present or become present in the system.
  153. */
  154. void __init smp_init_cpus(void)
  155. {
  156. void __iomem *scu_base = scu_base_addr();
  157. unsigned int i, ncores;
  158. ncores = scu_base ? scu_get_core_count(scu_base) : 1;
  159. /* sanity check */
  160. if (ncores > NR_CPUS) {
  161. printk(KERN_WARNING
  162. "EXYNOS4: no. of cores (%d) greater than configured "
  163. "maximum of %d - clipping\n",
  164. ncores, NR_CPUS);
  165. ncores = NR_CPUS;
  166. }
  167. for (i = 0; i < ncores; i++)
  168. set_cpu_possible(i, true);
  169. set_smp_cross_call(gic_raise_softirq);
  170. }
  171. void __init platform_smp_prepare_cpus(unsigned int max_cpus)
  172. {
  173. scu_enable(scu_base_addr());
  174. /*
  175. * Write the address of secondary startup into the
  176. * system-wide flags register. The boot monitor waits
  177. * until it receives a soft interrupt, and then the
  178. * secondary CPU branches to this address.
  179. */
  180. __raw_writel(BSYM(virt_to_phys(exynos4_secondary_startup)), S5P_VA_SYSRAM);
  181. }