x86_emulate.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790
  1. /******************************************************************************
  2. * x86_emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf( _f , ## _a )
  26. #else
  27. #include "kvm.h"
  28. #define DPRINTF(x...) do {} while (0)
  29. #endif
  30. #include "x86_emulate.h"
  31. #include <linux/module.h>
  32. /*
  33. * Opcode effective-address decode tables.
  34. * Note that we only emulate instructions that have at least one memory
  35. * operand (excluding implicit stack references). We assume that stack
  36. * references and instruction fetches will never occur in special memory
  37. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  38. * not be handled.
  39. */
  40. /* Operand sizes: 8-bit operands or specified/overridden size. */
  41. #define ByteOp (1<<0) /* 8-bit operands. */
  42. /* Destination operand type. */
  43. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  44. #define DstReg (2<<1) /* Register operand. */
  45. #define DstMem (3<<1) /* Memory operand. */
  46. #define DstMask (3<<1)
  47. /* Source operand type. */
  48. #define SrcNone (0<<3) /* No source operand. */
  49. #define SrcImplicit (0<<3) /* Source operand is implicit in the opcode. */
  50. #define SrcReg (1<<3) /* Register operand. */
  51. #define SrcMem (2<<3) /* Memory operand. */
  52. #define SrcMem16 (3<<3) /* Memory operand (16-bit). */
  53. #define SrcMem32 (4<<3) /* Memory operand (32-bit). */
  54. #define SrcImm (5<<3) /* Immediate operand. */
  55. #define SrcImmByte (6<<3) /* 8-bit sign-extended immediate operand. */
  56. #define SrcMask (7<<3)
  57. /* Generic ModRM decode. */
  58. #define ModRM (1<<6)
  59. /* Destination is only written; never read. */
  60. #define Mov (1<<7)
  61. #define BitOp (1<<8)
  62. static u8 opcode_table[256] = {
  63. /* 0x00 - 0x07 */
  64. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  65. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  66. 0, 0, 0, 0,
  67. /* 0x08 - 0x0F */
  68. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  69. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  70. 0, 0, 0, 0,
  71. /* 0x10 - 0x17 */
  72. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  73. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  74. 0, 0, 0, 0,
  75. /* 0x18 - 0x1F */
  76. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  77. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  78. 0, 0, 0, 0,
  79. /* 0x20 - 0x27 */
  80. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  81. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  82. SrcImmByte, SrcImm, 0, 0,
  83. /* 0x28 - 0x2F */
  84. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  85. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  86. 0, 0, 0, 0,
  87. /* 0x30 - 0x37 */
  88. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  89. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  90. 0, 0, 0, 0,
  91. /* 0x38 - 0x3F */
  92. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  93. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  94. 0, 0, 0, 0,
  95. /* 0x40 - 0x4F */
  96. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  97. /* 0x50 - 0x57 */
  98. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  99. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  100. /* 0x58 - 0x5F */
  101. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  102. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  103. /* 0x60 - 0x67 */
  104. 0, 0, 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  105. 0, 0, 0, 0,
  106. /* 0x68 - 0x6F */
  107. 0, 0, ImplicitOps|Mov, 0,
  108. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
  109. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
  110. /* 0x70 - 0x77 */
  111. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  112. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  113. /* 0x78 - 0x7F */
  114. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  115. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  116. /* 0x80 - 0x87 */
  117. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  118. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  119. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  120. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  121. /* 0x88 - 0x8F */
  122. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  123. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  124. 0, ModRM | DstReg, 0, DstMem | SrcNone | ModRM | Mov,
  125. /* 0x90 - 0x9F */
  126. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps, ImplicitOps, 0, 0,
  127. /* 0xA0 - 0xA7 */
  128. ByteOp | DstReg | SrcMem | Mov, DstReg | SrcMem | Mov,
  129. ByteOp | DstMem | SrcReg | Mov, DstMem | SrcReg | Mov,
  130. ByteOp | ImplicitOps | Mov, ImplicitOps | Mov,
  131. ByteOp | ImplicitOps, ImplicitOps,
  132. /* 0xA8 - 0xAF */
  133. 0, 0, ByteOp | ImplicitOps | Mov, ImplicitOps | Mov,
  134. ByteOp | ImplicitOps | Mov, ImplicitOps | Mov,
  135. ByteOp | ImplicitOps, ImplicitOps,
  136. /* 0xB0 - 0xBF */
  137. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  138. /* 0xC0 - 0xC7 */
  139. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  140. 0, ImplicitOps, 0, 0,
  141. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  142. /* 0xC8 - 0xCF */
  143. 0, 0, 0, 0, 0, 0, 0, 0,
  144. /* 0xD0 - 0xD7 */
  145. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  146. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  147. 0, 0, 0, 0,
  148. /* 0xD8 - 0xDF */
  149. 0, 0, 0, 0, 0, 0, 0, 0,
  150. /* 0xE0 - 0xE7 */
  151. 0, 0, 0, 0, 0, 0, 0, 0,
  152. /* 0xE8 - 0xEF */
  153. ImplicitOps, SrcImm|ImplicitOps, 0, SrcImmByte|ImplicitOps, 0, 0, 0, 0,
  154. /* 0xF0 - 0xF7 */
  155. 0, 0, 0, 0,
  156. ImplicitOps, 0,
  157. ByteOp | DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  158. /* 0xF8 - 0xFF */
  159. 0, 0, 0, 0,
  160. 0, 0, ByteOp | DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM
  161. };
  162. static u16 twobyte_table[256] = {
  163. /* 0x00 - 0x0F */
  164. 0, SrcMem | ModRM | DstReg, 0, 0, 0, 0, ImplicitOps, 0,
  165. ImplicitOps, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
  166. /* 0x10 - 0x1F */
  167. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  168. /* 0x20 - 0x2F */
  169. ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
  170. 0, 0, 0, 0, 0, 0, 0, 0,
  171. /* 0x30 - 0x3F */
  172. ImplicitOps, 0, ImplicitOps, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  173. /* 0x40 - 0x47 */
  174. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  175. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  176. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  177. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  178. /* 0x48 - 0x4F */
  179. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  180. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  181. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  182. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  183. /* 0x50 - 0x5F */
  184. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  185. /* 0x60 - 0x6F */
  186. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  187. /* 0x70 - 0x7F */
  188. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  189. /* 0x80 - 0x8F */
  190. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  191. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  192. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  193. ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
  194. /* 0x90 - 0x9F */
  195. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  196. /* 0xA0 - 0xA7 */
  197. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
  198. /* 0xA8 - 0xAF */
  199. 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
  200. /* 0xB0 - 0xB7 */
  201. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
  202. DstMem | SrcReg | ModRM | BitOp,
  203. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  204. DstReg | SrcMem16 | ModRM | Mov,
  205. /* 0xB8 - 0xBF */
  206. 0, 0, DstMem | SrcImmByte | ModRM, DstMem | SrcReg | ModRM | BitOp,
  207. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  208. DstReg | SrcMem16 | ModRM | Mov,
  209. /* 0xC0 - 0xCF */
  210. 0, 0, 0, DstMem | SrcReg | ModRM | Mov, 0, 0, 0, ImplicitOps | ModRM,
  211. 0, 0, 0, 0, 0, 0, 0, 0,
  212. /* 0xD0 - 0xDF */
  213. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  214. /* 0xE0 - 0xEF */
  215. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  216. /* 0xF0 - 0xFF */
  217. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  218. };
  219. /* EFLAGS bit definitions. */
  220. #define EFLG_OF (1<<11)
  221. #define EFLG_DF (1<<10)
  222. #define EFLG_SF (1<<7)
  223. #define EFLG_ZF (1<<6)
  224. #define EFLG_AF (1<<4)
  225. #define EFLG_PF (1<<2)
  226. #define EFLG_CF (1<<0)
  227. /*
  228. * Instruction emulation:
  229. * Most instructions are emulated directly via a fragment of inline assembly
  230. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  231. * any modified flags.
  232. */
  233. #if defined(CONFIG_X86_64)
  234. #define _LO32 "k" /* force 32-bit operand */
  235. #define _STK "%%rsp" /* stack pointer */
  236. #elif defined(__i386__)
  237. #define _LO32 "" /* force 32-bit operand */
  238. #define _STK "%%esp" /* stack pointer */
  239. #endif
  240. /*
  241. * These EFLAGS bits are restored from saved value during emulation, and
  242. * any changes are written back to the saved value after emulation.
  243. */
  244. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  245. /* Before executing instruction: restore necessary bits in EFLAGS. */
  246. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  247. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); */ \
  248. "push %"_sav"; " \
  249. "movl %"_msk",%"_LO32 _tmp"; " \
  250. "andl %"_LO32 _tmp",("_STK"); " \
  251. "pushf; " \
  252. "notl %"_LO32 _tmp"; " \
  253. "andl %"_LO32 _tmp",("_STK"); " \
  254. "pop %"_tmp"; " \
  255. "orl %"_LO32 _tmp",("_STK"); " \
  256. "popf; " \
  257. /* _sav &= ~msk; */ \
  258. "movl %"_msk",%"_LO32 _tmp"; " \
  259. "notl %"_LO32 _tmp"; " \
  260. "andl %"_LO32 _tmp",%"_sav"; "
  261. /* After executing instruction: write-back necessary bits in EFLAGS. */
  262. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  263. /* _sav |= EFLAGS & _msk; */ \
  264. "pushf; " \
  265. "pop %"_tmp"; " \
  266. "andl %"_msk",%"_LO32 _tmp"; " \
  267. "orl %"_LO32 _tmp",%"_sav"; "
  268. /* Raw emulation: instruction has two explicit operands. */
  269. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  270. do { \
  271. unsigned long _tmp; \
  272. \
  273. switch ((_dst).bytes) { \
  274. case 2: \
  275. __asm__ __volatile__ ( \
  276. _PRE_EFLAGS("0","4","2") \
  277. _op"w %"_wx"3,%1; " \
  278. _POST_EFLAGS("0","4","2") \
  279. : "=m" (_eflags), "=m" ((_dst).val), \
  280. "=&r" (_tmp) \
  281. : _wy ((_src).val), "i" (EFLAGS_MASK) ); \
  282. break; \
  283. case 4: \
  284. __asm__ __volatile__ ( \
  285. _PRE_EFLAGS("0","4","2") \
  286. _op"l %"_lx"3,%1; " \
  287. _POST_EFLAGS("0","4","2") \
  288. : "=m" (_eflags), "=m" ((_dst).val), \
  289. "=&r" (_tmp) \
  290. : _ly ((_src).val), "i" (EFLAGS_MASK) ); \
  291. break; \
  292. case 8: \
  293. __emulate_2op_8byte(_op, _src, _dst, \
  294. _eflags, _qx, _qy); \
  295. break; \
  296. } \
  297. } while (0)
  298. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  299. do { \
  300. unsigned long _tmp; \
  301. switch ( (_dst).bytes ) \
  302. { \
  303. case 1: \
  304. __asm__ __volatile__ ( \
  305. _PRE_EFLAGS("0","4","2") \
  306. _op"b %"_bx"3,%1; " \
  307. _POST_EFLAGS("0","4","2") \
  308. : "=m" (_eflags), "=m" ((_dst).val), \
  309. "=&r" (_tmp) \
  310. : _by ((_src).val), "i" (EFLAGS_MASK) ); \
  311. break; \
  312. default: \
  313. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  314. _wx, _wy, _lx, _ly, _qx, _qy); \
  315. break; \
  316. } \
  317. } while (0)
  318. /* Source operand is byte-sized and may be restricted to just %cl. */
  319. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  320. __emulate_2op(_op, _src, _dst, _eflags, \
  321. "b", "c", "b", "c", "b", "c", "b", "c")
  322. /* Source operand is byte, word, long or quad sized. */
  323. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  324. __emulate_2op(_op, _src, _dst, _eflags, \
  325. "b", "q", "w", "r", _LO32, "r", "", "r")
  326. /* Source operand is word, long or quad sized. */
  327. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  328. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  329. "w", "r", _LO32, "r", "", "r")
  330. /* Instruction has only one explicit operand (no source operand). */
  331. #define emulate_1op(_op, _dst, _eflags) \
  332. do { \
  333. unsigned long _tmp; \
  334. \
  335. switch ( (_dst).bytes ) \
  336. { \
  337. case 1: \
  338. __asm__ __volatile__ ( \
  339. _PRE_EFLAGS("0","3","2") \
  340. _op"b %1; " \
  341. _POST_EFLAGS("0","3","2") \
  342. : "=m" (_eflags), "=m" ((_dst).val), \
  343. "=&r" (_tmp) \
  344. : "i" (EFLAGS_MASK) ); \
  345. break; \
  346. case 2: \
  347. __asm__ __volatile__ ( \
  348. _PRE_EFLAGS("0","3","2") \
  349. _op"w %1; " \
  350. _POST_EFLAGS("0","3","2") \
  351. : "=m" (_eflags), "=m" ((_dst).val), \
  352. "=&r" (_tmp) \
  353. : "i" (EFLAGS_MASK) ); \
  354. break; \
  355. case 4: \
  356. __asm__ __volatile__ ( \
  357. _PRE_EFLAGS("0","3","2") \
  358. _op"l %1; " \
  359. _POST_EFLAGS("0","3","2") \
  360. : "=m" (_eflags), "=m" ((_dst).val), \
  361. "=&r" (_tmp) \
  362. : "i" (EFLAGS_MASK) ); \
  363. break; \
  364. case 8: \
  365. __emulate_1op_8byte(_op, _dst, _eflags); \
  366. break; \
  367. } \
  368. } while (0)
  369. /* Emulate an instruction with quadword operands (x86/64 only). */
  370. #if defined(CONFIG_X86_64)
  371. #define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy) \
  372. do { \
  373. __asm__ __volatile__ ( \
  374. _PRE_EFLAGS("0","4","2") \
  375. _op"q %"_qx"3,%1; " \
  376. _POST_EFLAGS("0","4","2") \
  377. : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
  378. : _qy ((_src).val), "i" (EFLAGS_MASK) ); \
  379. } while (0)
  380. #define __emulate_1op_8byte(_op, _dst, _eflags) \
  381. do { \
  382. __asm__ __volatile__ ( \
  383. _PRE_EFLAGS("0","3","2") \
  384. _op"q %1; " \
  385. _POST_EFLAGS("0","3","2") \
  386. : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
  387. : "i" (EFLAGS_MASK) ); \
  388. } while (0)
  389. #elif defined(__i386__)
  390. #define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy)
  391. #define __emulate_1op_8byte(_op, _dst, _eflags)
  392. #endif /* __i386__ */
  393. /* Fetch next part of the instruction being emulated. */
  394. #define insn_fetch(_type, _size, _eip) \
  395. ({ unsigned long _x; \
  396. rc = ops->read_std((unsigned long)(_eip) + ctxt->cs_base, &_x, \
  397. (_size), ctxt->vcpu); \
  398. if ( rc != 0 ) \
  399. goto done; \
  400. (_eip) += (_size); \
  401. (_type)_x; \
  402. })
  403. /* Access/update address held in a register, based on addressing mode. */
  404. #define address_mask(reg) \
  405. ((c->ad_bytes == sizeof(unsigned long)) ? \
  406. (reg) : ((reg) & ((1UL << (c->ad_bytes << 3)) - 1)))
  407. #define register_address(base, reg) \
  408. ((base) + address_mask(reg))
  409. #define register_address_increment(reg, inc) \
  410. do { \
  411. /* signed type ensures sign extension to long */ \
  412. int _inc = (inc); \
  413. if (c->ad_bytes == sizeof(unsigned long)) \
  414. (reg) += _inc; \
  415. else \
  416. (reg) = ((reg) & \
  417. ~((1UL << (c->ad_bytes << 3)) - 1)) | \
  418. (((reg) + _inc) & \
  419. ((1UL << (c->ad_bytes << 3)) - 1)); \
  420. } while (0)
  421. #define JMP_REL(rel) \
  422. do { \
  423. register_address_increment(c->eip, rel); \
  424. } while (0)
  425. /*
  426. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  427. * pointer into the block that addresses the relevant register.
  428. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  429. */
  430. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  431. int highbyte_regs)
  432. {
  433. void *p;
  434. p = &regs[modrm_reg];
  435. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  436. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  437. return p;
  438. }
  439. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  440. struct x86_emulate_ops *ops,
  441. void *ptr,
  442. u16 *size, unsigned long *address, int op_bytes)
  443. {
  444. int rc;
  445. if (op_bytes == 2)
  446. op_bytes = 3;
  447. *address = 0;
  448. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  449. ctxt->vcpu);
  450. if (rc)
  451. return rc;
  452. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  453. ctxt->vcpu);
  454. return rc;
  455. }
  456. static int test_cc(unsigned int condition, unsigned int flags)
  457. {
  458. int rc = 0;
  459. switch ((condition & 15) >> 1) {
  460. case 0: /* o */
  461. rc |= (flags & EFLG_OF);
  462. break;
  463. case 1: /* b/c/nae */
  464. rc |= (flags & EFLG_CF);
  465. break;
  466. case 2: /* z/e */
  467. rc |= (flags & EFLG_ZF);
  468. break;
  469. case 3: /* be/na */
  470. rc |= (flags & (EFLG_CF|EFLG_ZF));
  471. break;
  472. case 4: /* s */
  473. rc |= (flags & EFLG_SF);
  474. break;
  475. case 5: /* p/pe */
  476. rc |= (flags & EFLG_PF);
  477. break;
  478. case 7: /* le/ng */
  479. rc |= (flags & EFLG_ZF);
  480. /* fall through */
  481. case 6: /* l/nge */
  482. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  483. break;
  484. }
  485. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  486. return (!!rc ^ (condition & 1));
  487. }
  488. int
  489. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  490. {
  491. struct decode_cache *c = &ctxt->decode;
  492. u8 sib, rex_prefix = 0;
  493. int rc = 0;
  494. int mode = ctxt->mode;
  495. int index_reg = 0, base_reg = 0, scale, rip_relative = 0;
  496. /* Shadow copy of register state. Committed on successful emulation. */
  497. memset(c, 0, sizeof(struct decode_cache));
  498. c->eip = ctxt->vcpu->rip;
  499. memcpy(c->regs, ctxt->vcpu->regs, sizeof c->regs);
  500. switch (mode) {
  501. case X86EMUL_MODE_REAL:
  502. case X86EMUL_MODE_PROT16:
  503. c->op_bytes = c->ad_bytes = 2;
  504. break;
  505. case X86EMUL_MODE_PROT32:
  506. c->op_bytes = c->ad_bytes = 4;
  507. break;
  508. #ifdef CONFIG_X86_64
  509. case X86EMUL_MODE_PROT64:
  510. c->op_bytes = 4;
  511. c->ad_bytes = 8;
  512. break;
  513. #endif
  514. default:
  515. return -1;
  516. }
  517. /* Legacy prefixes. */
  518. for (;;) {
  519. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  520. case 0x66: /* operand-size override */
  521. c->op_bytes ^= 6; /* switch between 2/4 bytes */
  522. break;
  523. case 0x67: /* address-size override */
  524. if (mode == X86EMUL_MODE_PROT64)
  525. /* switch between 4/8 bytes */
  526. c->ad_bytes ^= 12;
  527. else
  528. /* switch between 2/4 bytes */
  529. c->ad_bytes ^= 6;
  530. break;
  531. case 0x2e: /* CS override */
  532. c->override_base = &ctxt->cs_base;
  533. break;
  534. case 0x3e: /* DS override */
  535. c->override_base = &ctxt->ds_base;
  536. break;
  537. case 0x26: /* ES override */
  538. c->override_base = &ctxt->es_base;
  539. break;
  540. case 0x64: /* FS override */
  541. c->override_base = &ctxt->fs_base;
  542. break;
  543. case 0x65: /* GS override */
  544. c->override_base = &ctxt->gs_base;
  545. break;
  546. case 0x36: /* SS override */
  547. c->override_base = &ctxt->ss_base;
  548. break;
  549. case 0x40 ... 0x4f: /* REX */
  550. if (mode != X86EMUL_MODE_PROT64)
  551. goto done_prefixes;
  552. rex_prefix = c->b;
  553. continue;
  554. case 0xf0: /* LOCK */
  555. c->lock_prefix = 1;
  556. break;
  557. case 0xf2: /* REPNE/REPNZ */
  558. case 0xf3: /* REP/REPE/REPZ */
  559. c->rep_prefix = 1;
  560. break;
  561. default:
  562. goto done_prefixes;
  563. }
  564. /* Any legacy prefix after a REX prefix nullifies its effect. */
  565. rex_prefix = 0;
  566. }
  567. done_prefixes:
  568. /* REX prefix. */
  569. if (rex_prefix) {
  570. if (rex_prefix & 8)
  571. c->op_bytes = 8; /* REX.W */
  572. c->modrm_reg = (rex_prefix & 4) << 1; /* REX.R */
  573. index_reg = (rex_prefix & 2) << 2; /* REX.X */
  574. c->modrm_rm = base_reg = (rex_prefix & 1) << 3; /* REG.B */
  575. }
  576. /* Opcode byte(s). */
  577. c->d = opcode_table[c->b];
  578. if (c->d == 0) {
  579. /* Two-byte opcode? */
  580. if (c->b == 0x0f) {
  581. c->twobyte = 1;
  582. c->b = insn_fetch(u8, 1, c->eip);
  583. c->d = twobyte_table[c->b];
  584. }
  585. /* Unrecognised? */
  586. if (c->d == 0) {
  587. DPRINTF("Cannot emulate %02x\n", c->b);
  588. return -1;
  589. }
  590. }
  591. /* ModRM and SIB bytes. */
  592. if (c->d & ModRM) {
  593. c->modrm = insn_fetch(u8, 1, c->eip);
  594. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  595. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  596. c->modrm_rm |= (c->modrm & 0x07);
  597. c->modrm_ea = 0;
  598. c->use_modrm_ea = 1;
  599. if (c->modrm_mod == 3) {
  600. c->modrm_val = *(unsigned long *)
  601. decode_register(c->modrm_rm, c->regs, c->d & ByteOp);
  602. goto modrm_done;
  603. }
  604. if (c->ad_bytes == 2) {
  605. unsigned bx = c->regs[VCPU_REGS_RBX];
  606. unsigned bp = c->regs[VCPU_REGS_RBP];
  607. unsigned si = c->regs[VCPU_REGS_RSI];
  608. unsigned di = c->regs[VCPU_REGS_RDI];
  609. /* 16-bit ModR/M decode. */
  610. switch (c->modrm_mod) {
  611. case 0:
  612. if (c->modrm_rm == 6)
  613. c->modrm_ea +=
  614. insn_fetch(u16, 2, c->eip);
  615. break;
  616. case 1:
  617. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  618. break;
  619. case 2:
  620. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  621. break;
  622. }
  623. switch (c->modrm_rm) {
  624. case 0:
  625. c->modrm_ea += bx + si;
  626. break;
  627. case 1:
  628. c->modrm_ea += bx + di;
  629. break;
  630. case 2:
  631. c->modrm_ea += bp + si;
  632. break;
  633. case 3:
  634. c->modrm_ea += bp + di;
  635. break;
  636. case 4:
  637. c->modrm_ea += si;
  638. break;
  639. case 5:
  640. c->modrm_ea += di;
  641. break;
  642. case 6:
  643. if (c->modrm_mod != 0)
  644. c->modrm_ea += bp;
  645. break;
  646. case 7:
  647. c->modrm_ea += bx;
  648. break;
  649. }
  650. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  651. (c->modrm_rm == 6 && c->modrm_mod != 0))
  652. if (!c->override_base)
  653. c->override_base = &ctxt->ss_base;
  654. c->modrm_ea = (u16)c->modrm_ea;
  655. } else {
  656. /* 32/64-bit ModR/M decode. */
  657. switch (c->modrm_rm) {
  658. case 4:
  659. case 12:
  660. sib = insn_fetch(u8, 1, c->eip);
  661. index_reg |= (sib >> 3) & 7;
  662. base_reg |= sib & 7;
  663. scale = sib >> 6;
  664. switch (base_reg) {
  665. case 5:
  666. if (c->modrm_mod != 0)
  667. c->modrm_ea +=
  668. c->regs[base_reg];
  669. else
  670. c->modrm_ea +=
  671. insn_fetch(s32, 4, c->eip);
  672. break;
  673. default:
  674. c->modrm_ea += c->regs[base_reg];
  675. }
  676. switch (index_reg) {
  677. case 4:
  678. break;
  679. default:
  680. c->modrm_ea +=
  681. c->regs[index_reg] << scale;
  682. }
  683. break;
  684. case 5:
  685. if (c->modrm_mod != 0)
  686. c->modrm_ea += c->regs[c->modrm_rm];
  687. else if (mode == X86EMUL_MODE_PROT64)
  688. rip_relative = 1;
  689. break;
  690. default:
  691. c->modrm_ea += c->regs[c->modrm_rm];
  692. break;
  693. }
  694. switch (c->modrm_mod) {
  695. case 0:
  696. if (c->modrm_rm == 5)
  697. c->modrm_ea +=
  698. insn_fetch(s32, 4, c->eip);
  699. break;
  700. case 1:
  701. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  702. break;
  703. case 2:
  704. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  705. break;
  706. }
  707. }
  708. if (!c->override_base)
  709. c->override_base = &ctxt->ds_base;
  710. if (mode == X86EMUL_MODE_PROT64 &&
  711. c->override_base != &ctxt->fs_base &&
  712. c->override_base != &ctxt->gs_base)
  713. c->override_base = NULL;
  714. if (c->override_base)
  715. c->modrm_ea += *c->override_base;
  716. if (rip_relative) {
  717. c->modrm_ea += c->eip;
  718. switch (c->d & SrcMask) {
  719. case SrcImmByte:
  720. c->modrm_ea += 1;
  721. break;
  722. case SrcImm:
  723. if (c->d & ByteOp)
  724. c->modrm_ea += 1;
  725. else
  726. if (c->op_bytes == 8)
  727. c->modrm_ea += 4;
  728. else
  729. c->modrm_ea += c->op_bytes;
  730. }
  731. }
  732. if (c->ad_bytes != 8)
  733. c->modrm_ea = (u32)c->modrm_ea;
  734. modrm_done:
  735. ;
  736. }
  737. /*
  738. * Decode and fetch the source operand: register, memory
  739. * or immediate.
  740. */
  741. switch (c->d & SrcMask) {
  742. case SrcNone:
  743. break;
  744. case SrcReg:
  745. c->src.type = OP_REG;
  746. if (c->d & ByteOp) {
  747. c->src.ptr =
  748. decode_register(c->modrm_reg, c->regs,
  749. (rex_prefix == 0));
  750. c->src.val = c->src.orig_val = *(u8 *)c->src.ptr;
  751. c->src.bytes = 1;
  752. } else {
  753. c->src.ptr =
  754. decode_register(c->modrm_reg, c->regs, 0);
  755. switch ((c->src.bytes = c->op_bytes)) {
  756. case 2:
  757. c->src.val = c->src.orig_val =
  758. *(u16 *) c->src.ptr;
  759. break;
  760. case 4:
  761. c->src.val = c->src.orig_val =
  762. *(u32 *) c->src.ptr;
  763. break;
  764. case 8:
  765. c->src.val = c->src.orig_val =
  766. *(u64 *) c->src.ptr;
  767. break;
  768. }
  769. }
  770. break;
  771. case SrcMem16:
  772. c->src.bytes = 2;
  773. goto srcmem_common;
  774. case SrcMem32:
  775. c->src.bytes = 4;
  776. goto srcmem_common;
  777. case SrcMem:
  778. c->src.bytes = (c->d & ByteOp) ? 1 :
  779. c->op_bytes;
  780. /* Don't fetch the address for invlpg: it could be unmapped. */
  781. if (c->twobyte && c->b == 0x01
  782. && c->modrm_reg == 7)
  783. break;
  784. srcmem_common:
  785. /*
  786. * For instructions with a ModR/M byte, switch to register
  787. * access if Mod = 3.
  788. */
  789. if ((c->d & ModRM) && c->modrm_mod == 3) {
  790. c->src.type = OP_REG;
  791. break;
  792. }
  793. c->src.type = OP_MEM;
  794. break;
  795. case SrcImm:
  796. c->src.type = OP_IMM;
  797. c->src.ptr = (unsigned long *)c->eip;
  798. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  799. if (c->src.bytes == 8)
  800. c->src.bytes = 4;
  801. /* NB. Immediates are sign-extended as necessary. */
  802. switch (c->src.bytes) {
  803. case 1:
  804. c->src.val = insn_fetch(s8, 1, c->eip);
  805. break;
  806. case 2:
  807. c->src.val = insn_fetch(s16, 2, c->eip);
  808. break;
  809. case 4:
  810. c->src.val = insn_fetch(s32, 4, c->eip);
  811. break;
  812. }
  813. break;
  814. case SrcImmByte:
  815. c->src.type = OP_IMM;
  816. c->src.ptr = (unsigned long *)c->eip;
  817. c->src.bytes = 1;
  818. c->src.val = insn_fetch(s8, 1, c->eip);
  819. break;
  820. }
  821. /* Decode and fetch the destination operand: register or memory. */
  822. switch (c->d & DstMask) {
  823. case ImplicitOps:
  824. /* Special instructions do their own operand decoding. */
  825. return 0;
  826. case DstReg:
  827. c->dst.type = OP_REG;
  828. if ((c->d & ByteOp)
  829. && !(c->twobyte &&
  830. (c->b == 0xb6 || c->b == 0xb7))) {
  831. c->dst.ptr =
  832. decode_register(c->modrm_reg, c->regs,
  833. (rex_prefix == 0));
  834. c->dst.val = *(u8 *) c->dst.ptr;
  835. c->dst.bytes = 1;
  836. } else {
  837. c->dst.ptr =
  838. decode_register(c->modrm_reg, c->regs, 0);
  839. switch ((c->dst.bytes = c->op_bytes)) {
  840. case 2:
  841. c->dst.val = *(u16 *)c->dst.ptr;
  842. break;
  843. case 4:
  844. c->dst.val = *(u32 *)c->dst.ptr;
  845. break;
  846. case 8:
  847. c->dst.val = *(u64 *)c->dst.ptr;
  848. break;
  849. }
  850. }
  851. break;
  852. case DstMem:
  853. if ((c->d & ModRM) && c->modrm_mod == 3) {
  854. c->dst.type = OP_REG;
  855. break;
  856. }
  857. c->dst.type = OP_MEM;
  858. break;
  859. }
  860. done:
  861. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  862. }
  863. static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
  864. {
  865. struct decode_cache *c = &ctxt->decode;
  866. c->dst.type = OP_MEM;
  867. c->dst.bytes = c->op_bytes;
  868. c->dst.val = c->src.val;
  869. register_address_increment(c->regs[VCPU_REGS_RSP], -c->op_bytes);
  870. c->dst.ptr = (void *) register_address(ctxt->ss_base,
  871. c->regs[VCPU_REGS_RSP]);
  872. }
  873. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  874. struct x86_emulate_ops *ops)
  875. {
  876. struct decode_cache *c = &ctxt->decode;
  877. int rc;
  878. /* 64-bit mode: POP always pops a 64-bit operand. */
  879. if (ctxt->mode == X86EMUL_MODE_PROT64)
  880. c->dst.bytes = 8;
  881. rc = ops->read_std(register_address(ctxt->ss_base,
  882. c->regs[VCPU_REGS_RSP]),
  883. &c->dst.val, c->dst.bytes, ctxt->vcpu);
  884. if (rc != 0)
  885. return rc;
  886. register_address_increment(c->regs[VCPU_REGS_RSP], c->dst.bytes);
  887. return 0;
  888. }
  889. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  890. {
  891. struct decode_cache *c = &ctxt->decode;
  892. switch (c->modrm_reg) {
  893. case 0: /* rol */
  894. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  895. break;
  896. case 1: /* ror */
  897. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  898. break;
  899. case 2: /* rcl */
  900. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  901. break;
  902. case 3: /* rcr */
  903. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  904. break;
  905. case 4: /* sal/shl */
  906. case 6: /* sal/shl */
  907. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  908. break;
  909. case 5: /* shr */
  910. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  911. break;
  912. case 7: /* sar */
  913. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  914. break;
  915. }
  916. }
  917. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  918. struct x86_emulate_ops *ops)
  919. {
  920. struct decode_cache *c = &ctxt->decode;
  921. int rc = 0;
  922. switch (c->modrm_reg) {
  923. case 0 ... 1: /* test */
  924. /*
  925. * Special case in Grp3: test has an immediate
  926. * source operand.
  927. */
  928. c->src.type = OP_IMM;
  929. c->src.ptr = (unsigned long *)c->eip;
  930. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  931. if (c->src.bytes == 8)
  932. c->src.bytes = 4;
  933. switch (c->src.bytes) {
  934. case 1:
  935. c->src.val = insn_fetch(s8, 1, c->eip);
  936. break;
  937. case 2:
  938. c->src.val = insn_fetch(s16, 2, c->eip);
  939. break;
  940. case 4:
  941. c->src.val = insn_fetch(s32, 4, c->eip);
  942. break;
  943. }
  944. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  945. break;
  946. case 2: /* not */
  947. c->dst.val = ~c->dst.val;
  948. break;
  949. case 3: /* neg */
  950. emulate_1op("neg", c->dst, ctxt->eflags);
  951. break;
  952. default:
  953. DPRINTF("Cannot emulate %02x\n", c->b);
  954. rc = X86EMUL_UNHANDLEABLE;
  955. break;
  956. }
  957. done:
  958. return rc;
  959. }
  960. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  961. struct x86_emulate_ops *ops)
  962. {
  963. struct decode_cache *c = &ctxt->decode;
  964. int rc;
  965. switch (c->modrm_reg) {
  966. case 0: /* inc */
  967. emulate_1op("inc", c->dst, ctxt->eflags);
  968. break;
  969. case 1: /* dec */
  970. emulate_1op("dec", c->dst, ctxt->eflags);
  971. break;
  972. case 4: /* jmp abs */
  973. if (c->b == 0xff)
  974. c->eip = c->dst.val;
  975. else {
  976. DPRINTF("Cannot emulate %02x\n", c->b);
  977. return X86EMUL_UNHANDLEABLE;
  978. }
  979. break;
  980. case 6: /* push */
  981. /* 64-bit mode: PUSH always pushes a 64-bit operand. */
  982. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  983. c->dst.bytes = 8;
  984. rc = ops->read_std((unsigned long)c->dst.ptr,
  985. &c->dst.val, 8, ctxt->vcpu);
  986. if (rc != 0)
  987. return rc;
  988. }
  989. register_address_increment(c->regs[VCPU_REGS_RSP],
  990. -c->dst.bytes);
  991. rc = ops->write_emulated(register_address(ctxt->ss_base,
  992. c->regs[VCPU_REGS_RSP]), &c->dst.val,
  993. c->dst.bytes, ctxt->vcpu);
  994. if (rc != 0)
  995. return rc;
  996. c->dst.type = OP_NONE;
  997. break;
  998. default:
  999. DPRINTF("Cannot emulate %02x\n", c->b);
  1000. return X86EMUL_UNHANDLEABLE;
  1001. }
  1002. return 0;
  1003. }
  1004. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1005. struct x86_emulate_ops *ops,
  1006. unsigned long cr2)
  1007. {
  1008. struct decode_cache *c = &ctxt->decode;
  1009. u64 old, new;
  1010. int rc;
  1011. rc = ops->read_emulated(cr2, &old, 8, ctxt->vcpu);
  1012. if (rc != 0)
  1013. return rc;
  1014. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1015. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1016. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1017. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1018. ctxt->eflags &= ~EFLG_ZF;
  1019. } else {
  1020. new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1021. (u32) c->regs[VCPU_REGS_RBX];
  1022. rc = ops->cmpxchg_emulated(cr2, &old, &new, 8, ctxt->vcpu);
  1023. if (rc != 0)
  1024. return rc;
  1025. ctxt->eflags |= EFLG_ZF;
  1026. }
  1027. return 0;
  1028. }
  1029. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1030. struct x86_emulate_ops *ops)
  1031. {
  1032. int rc;
  1033. struct decode_cache *c = &ctxt->decode;
  1034. switch (c->dst.type) {
  1035. case OP_REG:
  1036. /* The 4-byte case *is* correct:
  1037. * in 64-bit mode we zero-extend.
  1038. */
  1039. switch (c->dst.bytes) {
  1040. case 1:
  1041. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1042. break;
  1043. case 2:
  1044. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1045. break;
  1046. case 4:
  1047. *c->dst.ptr = (u32)c->dst.val;
  1048. break; /* 64b: zero-ext */
  1049. case 8:
  1050. *c->dst.ptr = c->dst.val;
  1051. break;
  1052. }
  1053. break;
  1054. case OP_MEM:
  1055. if (c->lock_prefix)
  1056. rc = ops->cmpxchg_emulated(
  1057. (unsigned long)c->dst.ptr,
  1058. &c->dst.orig_val,
  1059. &c->dst.val,
  1060. c->dst.bytes,
  1061. ctxt->vcpu);
  1062. else
  1063. rc = ops->write_emulated(
  1064. (unsigned long)c->dst.ptr,
  1065. &c->dst.val,
  1066. c->dst.bytes,
  1067. ctxt->vcpu);
  1068. if (rc != 0)
  1069. return rc;
  1070. break;
  1071. case OP_NONE:
  1072. /* no writeback */
  1073. break;
  1074. default:
  1075. break;
  1076. }
  1077. return 0;
  1078. }
  1079. int
  1080. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1081. {
  1082. unsigned long cr2 = ctxt->cr2;
  1083. u64 msr_data;
  1084. unsigned long saved_eip = 0;
  1085. struct decode_cache *c = &ctxt->decode;
  1086. int rc = 0;
  1087. /* Shadow copy of register state. Committed on successful emulation.
  1088. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  1089. * modify them.
  1090. */
  1091. memcpy(c->regs, ctxt->vcpu->regs, sizeof c->regs);
  1092. saved_eip = c->eip;
  1093. if ((c->d & ModRM) && (c->modrm_mod != 3))
  1094. cr2 = c->modrm_ea;
  1095. if (c->src.type == OP_MEM) {
  1096. c->src.ptr = (unsigned long *)cr2;
  1097. c->src.val = 0;
  1098. if ((rc = ops->read_emulated((unsigned long)c->src.ptr,
  1099. &c->src.val,
  1100. c->src.bytes,
  1101. ctxt->vcpu)) != 0)
  1102. goto done;
  1103. c->src.orig_val = c->src.val;
  1104. }
  1105. if ((c->d & DstMask) == ImplicitOps)
  1106. goto special_insn;
  1107. if (c->dst.type == OP_MEM) {
  1108. c->dst.ptr = (unsigned long *)cr2;
  1109. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1110. c->dst.val = 0;
  1111. if (c->d & BitOp) {
  1112. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1113. c->dst.ptr = (void *)c->dst.ptr +
  1114. (c->src.val & mask) / 8;
  1115. }
  1116. if (!(c->d & Mov) &&
  1117. /* optimisation - avoid slow emulated read */
  1118. ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1119. &c->dst.val,
  1120. c->dst.bytes, ctxt->vcpu)) != 0))
  1121. goto done;
  1122. }
  1123. c->dst.orig_val = c->dst.val;
  1124. if (c->twobyte)
  1125. goto twobyte_insn;
  1126. switch (c->b) {
  1127. case 0x00 ... 0x05:
  1128. add: /* add */
  1129. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  1130. break;
  1131. case 0x08 ... 0x0d:
  1132. or: /* or */
  1133. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1134. break;
  1135. case 0x10 ... 0x15:
  1136. adc: /* adc */
  1137. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  1138. break;
  1139. case 0x18 ... 0x1d:
  1140. sbb: /* sbb */
  1141. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  1142. break;
  1143. case 0x20 ... 0x23:
  1144. and: /* and */
  1145. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  1146. break;
  1147. case 0x24: /* and al imm8 */
  1148. c->dst.type = OP_REG;
  1149. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1150. c->dst.val = *(u8 *)c->dst.ptr;
  1151. c->dst.bytes = 1;
  1152. c->dst.orig_val = c->dst.val;
  1153. goto and;
  1154. case 0x25: /* and ax imm16, or eax imm32 */
  1155. c->dst.type = OP_REG;
  1156. c->dst.bytes = c->op_bytes;
  1157. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1158. if (c->op_bytes == 2)
  1159. c->dst.val = *(u16 *)c->dst.ptr;
  1160. else
  1161. c->dst.val = *(u32 *)c->dst.ptr;
  1162. c->dst.orig_val = c->dst.val;
  1163. goto and;
  1164. case 0x28 ... 0x2d:
  1165. sub: /* sub */
  1166. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  1167. break;
  1168. case 0x30 ... 0x35:
  1169. xor: /* xor */
  1170. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  1171. break;
  1172. case 0x38 ... 0x3d:
  1173. cmp: /* cmp */
  1174. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1175. break;
  1176. case 0x63: /* movsxd */
  1177. if (ctxt->mode != X86EMUL_MODE_PROT64)
  1178. goto cannot_emulate;
  1179. c->dst.val = (s32) c->src.val;
  1180. break;
  1181. case 0x80 ... 0x83: /* Grp1 */
  1182. switch (c->modrm_reg) {
  1183. case 0:
  1184. goto add;
  1185. case 1:
  1186. goto or;
  1187. case 2:
  1188. goto adc;
  1189. case 3:
  1190. goto sbb;
  1191. case 4:
  1192. goto and;
  1193. case 5:
  1194. goto sub;
  1195. case 6:
  1196. goto xor;
  1197. case 7:
  1198. goto cmp;
  1199. }
  1200. break;
  1201. case 0x84 ... 0x85:
  1202. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1203. break;
  1204. case 0x86 ... 0x87: /* xchg */
  1205. /* Write back the register source. */
  1206. switch (c->dst.bytes) {
  1207. case 1:
  1208. *(u8 *) c->src.ptr = (u8) c->dst.val;
  1209. break;
  1210. case 2:
  1211. *(u16 *) c->src.ptr = (u16) c->dst.val;
  1212. break;
  1213. case 4:
  1214. *c->src.ptr = (u32) c->dst.val;
  1215. break; /* 64b reg: zero-extend */
  1216. case 8:
  1217. *c->src.ptr = c->dst.val;
  1218. break;
  1219. }
  1220. /*
  1221. * Write back the memory destination with implicit LOCK
  1222. * prefix.
  1223. */
  1224. c->dst.val = c->src.val;
  1225. c->lock_prefix = 1;
  1226. break;
  1227. case 0x88 ... 0x8b: /* mov */
  1228. goto mov;
  1229. case 0x8d: /* lea r16/r32, m */
  1230. c->dst.val = c->modrm_val;
  1231. break;
  1232. case 0x8f: /* pop (sole member of Grp1a) */
  1233. rc = emulate_grp1a(ctxt, ops);
  1234. if (rc != 0)
  1235. goto done;
  1236. break;
  1237. case 0xa0 ... 0xa1: /* mov */
  1238. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1239. c->dst.val = c->src.val;
  1240. /* skip src displacement */
  1241. c->eip += c->ad_bytes;
  1242. break;
  1243. case 0xa2 ... 0xa3: /* mov */
  1244. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  1245. /* skip c->dst displacement */
  1246. c->eip += c->ad_bytes;
  1247. break;
  1248. case 0xc0 ... 0xc1:
  1249. emulate_grp2(ctxt);
  1250. break;
  1251. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  1252. mov:
  1253. c->dst.val = c->src.val;
  1254. break;
  1255. case 0xd0 ... 0xd1: /* Grp2 */
  1256. c->src.val = 1;
  1257. emulate_grp2(ctxt);
  1258. break;
  1259. case 0xd2 ... 0xd3: /* Grp2 */
  1260. c->src.val = c->regs[VCPU_REGS_RCX];
  1261. emulate_grp2(ctxt);
  1262. break;
  1263. case 0xf6 ... 0xf7: /* Grp3 */
  1264. rc = emulate_grp3(ctxt, ops);
  1265. if (rc != 0)
  1266. goto done;
  1267. break;
  1268. case 0xfe ... 0xff: /* Grp4/Grp5 */
  1269. rc = emulate_grp45(ctxt, ops);
  1270. if (rc != 0)
  1271. goto done;
  1272. break;
  1273. }
  1274. writeback:
  1275. rc = writeback(ctxt, ops);
  1276. if (rc != 0)
  1277. goto done;
  1278. /* Commit shadow register state. */
  1279. memcpy(ctxt->vcpu->regs, c->regs, sizeof c->regs);
  1280. ctxt->vcpu->rip = c->eip;
  1281. done:
  1282. if (rc == X86EMUL_UNHANDLEABLE) {
  1283. c->eip = saved_eip;
  1284. return -1;
  1285. }
  1286. return 0;
  1287. special_insn:
  1288. if (c->twobyte)
  1289. goto twobyte_special_insn;
  1290. switch (c->b) {
  1291. case 0x50 ... 0x57: /* push reg */
  1292. if (c->op_bytes == 2)
  1293. c->src.val = (u16) c->regs[c->b & 0x7];
  1294. else
  1295. c->src.val = (u32) c->regs[c->b & 0x7];
  1296. c->dst.type = OP_MEM;
  1297. c->dst.bytes = c->op_bytes;
  1298. c->dst.val = c->src.val;
  1299. register_address_increment(c->regs[VCPU_REGS_RSP],
  1300. -c->op_bytes);
  1301. c->dst.ptr = (void *) register_address(
  1302. ctxt->ss_base, c->regs[VCPU_REGS_RSP]);
  1303. break;
  1304. case 0x58 ... 0x5f: /* pop reg */
  1305. c->dst.ptr = (unsigned long *)&c->regs[c->b & 0x7];
  1306. pop_instruction:
  1307. if ((rc = ops->read_std(register_address(ctxt->ss_base,
  1308. c->regs[VCPU_REGS_RSP]), c->dst.ptr,
  1309. c->op_bytes, ctxt->vcpu)) != 0)
  1310. goto done;
  1311. register_address_increment(c->regs[VCPU_REGS_RSP],
  1312. c->op_bytes);
  1313. c->dst.type = OP_NONE; /* Disable writeback. */
  1314. break;
  1315. case 0x6a: /* push imm8 */
  1316. c->src.val = 0L;
  1317. c->src.val = insn_fetch(s8, 1, c->eip);
  1318. emulate_push(ctxt);
  1319. break;
  1320. case 0x6c: /* insb */
  1321. case 0x6d: /* insw/insd */
  1322. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1323. 1,
  1324. (c->d & ByteOp) ? 1 : c->op_bytes,
  1325. c->rep_prefix ?
  1326. address_mask(c->regs[VCPU_REGS_RCX]) : 1,
  1327. (ctxt->eflags & EFLG_DF),
  1328. register_address(ctxt->es_base,
  1329. c->regs[VCPU_REGS_RDI]),
  1330. c->rep_prefix,
  1331. c->regs[VCPU_REGS_RDX]) == 0) {
  1332. c->eip = saved_eip;
  1333. return -1;
  1334. }
  1335. return 0;
  1336. case 0x6e: /* outsb */
  1337. case 0x6f: /* outsw/outsd */
  1338. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1339. 0,
  1340. (c->d & ByteOp) ? 1 : c->op_bytes,
  1341. c->rep_prefix ?
  1342. address_mask(c->regs[VCPU_REGS_RCX]) : 1,
  1343. (ctxt->eflags & EFLG_DF),
  1344. register_address(c->override_base ?
  1345. *c->override_base :
  1346. ctxt->ds_base,
  1347. c->regs[VCPU_REGS_RSI]),
  1348. c->rep_prefix,
  1349. c->regs[VCPU_REGS_RDX]) == 0) {
  1350. c->eip = saved_eip;
  1351. return -1;
  1352. }
  1353. return 0;
  1354. case 0x70 ... 0x7f: /* jcc (short) */ {
  1355. int rel = insn_fetch(s8, 1, c->eip);
  1356. if (test_cc(c->b, ctxt->eflags))
  1357. JMP_REL(rel);
  1358. break;
  1359. }
  1360. case 0x9c: /* pushf */
  1361. c->src.val = (unsigned long) ctxt->eflags;
  1362. emulate_push(ctxt);
  1363. break;
  1364. case 0x9d: /* popf */
  1365. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  1366. goto pop_instruction;
  1367. case 0xc3: /* ret */
  1368. c->dst.ptr = &c->eip;
  1369. goto pop_instruction;
  1370. case 0xf4: /* hlt */
  1371. ctxt->vcpu->halt_request = 1;
  1372. goto done;
  1373. }
  1374. if (c->rep_prefix) {
  1375. if (c->regs[VCPU_REGS_RCX] == 0) {
  1376. ctxt->vcpu->rip = c->eip;
  1377. goto done;
  1378. }
  1379. c->regs[VCPU_REGS_RCX]--;
  1380. c->eip = ctxt->vcpu->rip;
  1381. }
  1382. switch (c->b) {
  1383. case 0xa4 ... 0xa5: /* movs */
  1384. c->dst.type = OP_MEM;
  1385. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1386. c->dst.ptr = (unsigned long *)register_address(
  1387. ctxt->es_base,
  1388. c->regs[VCPU_REGS_RDI]);
  1389. if ((rc = ops->read_emulated(register_address(
  1390. c->override_base ? *c->override_base :
  1391. ctxt->ds_base,
  1392. c->regs[VCPU_REGS_RSI]),
  1393. &c->dst.val,
  1394. c->dst.bytes, ctxt->vcpu)) != 0)
  1395. goto done;
  1396. register_address_increment(c->regs[VCPU_REGS_RSI],
  1397. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1398. : c->dst.bytes);
  1399. register_address_increment(c->regs[VCPU_REGS_RDI],
  1400. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1401. : c->dst.bytes);
  1402. break;
  1403. case 0xa6 ... 0xa7: /* cmps */
  1404. DPRINTF("Urk! I don't handle CMPS.\n");
  1405. goto cannot_emulate;
  1406. case 0xaa ... 0xab: /* stos */
  1407. c->dst.type = OP_MEM;
  1408. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1409. c->dst.ptr = (unsigned long *)cr2;
  1410. c->dst.val = c->regs[VCPU_REGS_RAX];
  1411. register_address_increment(c->regs[VCPU_REGS_RDI],
  1412. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1413. : c->dst.bytes);
  1414. break;
  1415. case 0xac ... 0xad: /* lods */
  1416. c->dst.type = OP_REG;
  1417. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1418. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1419. if ((rc = ops->read_emulated(cr2, &c->dst.val,
  1420. c->dst.bytes,
  1421. ctxt->vcpu)) != 0)
  1422. goto done;
  1423. register_address_increment(c->regs[VCPU_REGS_RSI],
  1424. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1425. : c->dst.bytes);
  1426. break;
  1427. case 0xae ... 0xaf: /* scas */
  1428. DPRINTF("Urk! I don't handle SCAS.\n");
  1429. goto cannot_emulate;
  1430. case 0xe8: /* call (near) */ {
  1431. long int rel;
  1432. switch (c->op_bytes) {
  1433. case 2:
  1434. rel = insn_fetch(s16, 2, c->eip);
  1435. break;
  1436. case 4:
  1437. rel = insn_fetch(s32, 4, c->eip);
  1438. break;
  1439. case 8:
  1440. rel = insn_fetch(s64, 8, c->eip);
  1441. break;
  1442. default:
  1443. DPRINTF("Call: Invalid op_bytes\n");
  1444. goto cannot_emulate;
  1445. }
  1446. c->src.val = (unsigned long) c->eip;
  1447. JMP_REL(rel);
  1448. c->op_bytes = c->ad_bytes;
  1449. emulate_push(ctxt);
  1450. break;
  1451. }
  1452. case 0xe9: /* jmp rel */
  1453. case 0xeb: /* jmp rel short */
  1454. JMP_REL(c->src.val);
  1455. c->dst.type = OP_NONE; /* Disable writeback. */
  1456. break;
  1457. }
  1458. goto writeback;
  1459. twobyte_insn:
  1460. switch (c->b) {
  1461. case 0x01: /* lgdt, lidt, lmsw */
  1462. switch (c->modrm_reg) {
  1463. u16 size;
  1464. unsigned long address;
  1465. case 0: /* vmcall */
  1466. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  1467. goto cannot_emulate;
  1468. rc = kvm_fix_hypercall(ctxt->vcpu);
  1469. if (rc)
  1470. goto done;
  1471. kvm_emulate_hypercall(ctxt->vcpu);
  1472. break;
  1473. case 2: /* lgdt */
  1474. rc = read_descriptor(ctxt, ops, c->src.ptr,
  1475. &size, &address, c->op_bytes);
  1476. if (rc)
  1477. goto done;
  1478. realmode_lgdt(ctxt->vcpu, size, address);
  1479. break;
  1480. case 3: /* lidt/vmmcall */
  1481. if (c->modrm_mod == 3 && c->modrm_rm == 1) {
  1482. rc = kvm_fix_hypercall(ctxt->vcpu);
  1483. if (rc)
  1484. goto done;
  1485. kvm_emulate_hypercall(ctxt->vcpu);
  1486. } else {
  1487. rc = read_descriptor(ctxt, ops, c->src.ptr,
  1488. &size, &address,
  1489. c->op_bytes);
  1490. if (rc)
  1491. goto done;
  1492. realmode_lidt(ctxt->vcpu, size, address);
  1493. }
  1494. break;
  1495. case 4: /* smsw */
  1496. if (c->modrm_mod != 3)
  1497. goto cannot_emulate;
  1498. *(u16 *)&c->regs[c->modrm_rm]
  1499. = realmode_get_cr(ctxt->vcpu, 0);
  1500. break;
  1501. case 6: /* lmsw */
  1502. if (c->modrm_mod != 3)
  1503. goto cannot_emulate;
  1504. realmode_lmsw(ctxt->vcpu, (u16)c->modrm_val,
  1505. &ctxt->eflags);
  1506. break;
  1507. case 7: /* invlpg*/
  1508. emulate_invlpg(ctxt->vcpu, cr2);
  1509. break;
  1510. default:
  1511. goto cannot_emulate;
  1512. }
  1513. /* Disable writeback. */
  1514. c->dst.type = OP_NONE;
  1515. break;
  1516. case 0x21: /* mov from dr to reg */
  1517. if (c->modrm_mod != 3)
  1518. goto cannot_emulate;
  1519. rc = emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
  1520. if (rc)
  1521. goto cannot_emulate;
  1522. c->dst.type = OP_NONE; /* no writeback */
  1523. break;
  1524. case 0x23: /* mov from reg to dr */
  1525. if (c->modrm_mod != 3)
  1526. goto cannot_emulate;
  1527. rc = emulator_set_dr(ctxt, c->modrm_reg,
  1528. c->regs[c->modrm_rm]);
  1529. if (rc)
  1530. goto cannot_emulate;
  1531. c->dst.type = OP_NONE; /* no writeback */
  1532. break;
  1533. case 0x40 ... 0x4f: /* cmov */
  1534. c->dst.val = c->dst.orig_val = c->src.val;
  1535. if (!test_cc(c->b, ctxt->eflags))
  1536. c->dst.type = OP_NONE; /* no writeback */
  1537. break;
  1538. case 0xa3:
  1539. bt: /* bt */
  1540. c->dst.type = OP_NONE;
  1541. /* only subword offset */
  1542. c->src.val &= (c->dst.bytes << 3) - 1;
  1543. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  1544. break;
  1545. case 0xab:
  1546. bts: /* bts */
  1547. /* only subword offset */
  1548. c->src.val &= (c->dst.bytes << 3) - 1;
  1549. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  1550. break;
  1551. case 0xb0 ... 0xb1: /* cmpxchg */
  1552. /*
  1553. * Save real source value, then compare EAX against
  1554. * destination.
  1555. */
  1556. c->src.orig_val = c->src.val;
  1557. c->src.val = c->regs[VCPU_REGS_RAX];
  1558. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1559. if (ctxt->eflags & EFLG_ZF) {
  1560. /* Success: write back to memory. */
  1561. c->dst.val = c->src.orig_val;
  1562. } else {
  1563. /* Failure: write the value we saw to EAX. */
  1564. c->dst.type = OP_REG;
  1565. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1566. }
  1567. break;
  1568. case 0xb3:
  1569. btr: /* btr */
  1570. /* only subword offset */
  1571. c->src.val &= (c->dst.bytes << 3) - 1;
  1572. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  1573. break;
  1574. case 0xb6 ... 0xb7: /* movzx */
  1575. c->dst.bytes = c->op_bytes;
  1576. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  1577. : (u16) c->src.val;
  1578. break;
  1579. case 0xba: /* Grp8 */
  1580. switch (c->modrm_reg & 3) {
  1581. case 0:
  1582. goto bt;
  1583. case 1:
  1584. goto bts;
  1585. case 2:
  1586. goto btr;
  1587. case 3:
  1588. goto btc;
  1589. }
  1590. break;
  1591. case 0xbb:
  1592. btc: /* btc */
  1593. /* only subword offset */
  1594. c->src.val &= (c->dst.bytes << 3) - 1;
  1595. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  1596. break;
  1597. case 0xbe ... 0xbf: /* movsx */
  1598. c->dst.bytes = c->op_bytes;
  1599. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  1600. (s16) c->src.val;
  1601. break;
  1602. case 0xc3: /* movnti */
  1603. c->dst.bytes = c->op_bytes;
  1604. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  1605. (u64) c->src.val;
  1606. break;
  1607. }
  1608. goto writeback;
  1609. twobyte_special_insn:
  1610. switch (c->b) {
  1611. case 0x06:
  1612. emulate_clts(ctxt->vcpu);
  1613. break;
  1614. case 0x08: /* invd */
  1615. break;
  1616. case 0x09: /* wbinvd */
  1617. break;
  1618. case 0x0d: /* GrpP (prefetch) */
  1619. case 0x18: /* Grp16 (prefetch/nop) */
  1620. break;
  1621. case 0x20: /* mov cr, reg */
  1622. if (c->modrm_mod != 3)
  1623. goto cannot_emulate;
  1624. c->regs[c->modrm_rm] =
  1625. realmode_get_cr(ctxt->vcpu, c->modrm_reg);
  1626. break;
  1627. case 0x22: /* mov reg, cr */
  1628. if (c->modrm_mod != 3)
  1629. goto cannot_emulate;
  1630. realmode_set_cr(ctxt->vcpu,
  1631. c->modrm_reg, c->modrm_val, &ctxt->eflags);
  1632. break;
  1633. case 0x30:
  1634. /* wrmsr */
  1635. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  1636. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  1637. rc = kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data);
  1638. if (rc) {
  1639. kvm_x86_ops->inject_gp(ctxt->vcpu, 0);
  1640. c->eip = ctxt->vcpu->rip;
  1641. }
  1642. rc = X86EMUL_CONTINUE;
  1643. break;
  1644. case 0x32:
  1645. /* rdmsr */
  1646. rc = kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data);
  1647. if (rc) {
  1648. kvm_x86_ops->inject_gp(ctxt->vcpu, 0);
  1649. c->eip = ctxt->vcpu->rip;
  1650. } else {
  1651. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  1652. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  1653. }
  1654. rc = X86EMUL_CONTINUE;
  1655. break;
  1656. case 0x80 ... 0x8f: /* jnz rel, etc*/ {
  1657. long int rel;
  1658. switch (c->op_bytes) {
  1659. case 2:
  1660. rel = insn_fetch(s16, 2, c->eip);
  1661. break;
  1662. case 4:
  1663. rel = insn_fetch(s32, 4, c->eip);
  1664. break;
  1665. case 8:
  1666. rel = insn_fetch(s64, 8, c->eip);
  1667. break;
  1668. default:
  1669. DPRINTF("jnz: Invalid op_bytes\n");
  1670. goto cannot_emulate;
  1671. }
  1672. if (test_cc(c->b, ctxt->eflags))
  1673. JMP_REL(rel);
  1674. break;
  1675. }
  1676. case 0xc7: /* Grp9 (cmpxchg8b) */
  1677. rc = emulate_grp9(ctxt, ops, cr2);
  1678. if (rc != 0)
  1679. goto done;
  1680. break;
  1681. }
  1682. /* Disable writeback. */
  1683. c->dst.type = OP_NONE;
  1684. goto writeback;
  1685. cannot_emulate:
  1686. DPRINTF("Cannot emulate %02x\n", c->b);
  1687. c->eip = saved_eip;
  1688. return -1;
  1689. }