intel_display.c 266 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/module.h>
  28. #include <linux/input.h>
  29. #include <linux/i2c.h>
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/vgaarb.h>
  33. #include <drm/drm_edid.h>
  34. #include <drm/drmP.h>
  35. #include "intel_drv.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. #include "i915_trace.h"
  39. #include <drm/drm_dp_helper.h>
  40. #include <drm/drm_crtc_helper.h>
  41. #include <linux/dma_remapping.h>
  42. bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
  43. static void intel_increase_pllclock(struct drm_crtc *crtc);
  44. static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
  45. typedef struct {
  46. int min, max;
  47. } intel_range_t;
  48. typedef struct {
  49. int dot_limit;
  50. int p2_slow, p2_fast;
  51. } intel_p2_t;
  52. #define INTEL_P2_NUM 2
  53. typedef struct intel_limit intel_limit_t;
  54. struct intel_limit {
  55. intel_range_t dot, vco, n, m, m1, m2, p, p1;
  56. intel_p2_t p2;
  57. /**
  58. * find_pll() - Find the best values for the PLL
  59. * @limit: limits for the PLL
  60. * @crtc: current CRTC
  61. * @target: target frequency in kHz
  62. * @refclk: reference clock frequency in kHz
  63. * @match_clock: if provided, @best_clock P divider must
  64. * match the P divider from @match_clock
  65. * used for LVDS downclocking
  66. * @best_clock: best PLL values found
  67. *
  68. * Returns true on success, false on failure.
  69. */
  70. bool (*find_pll)(const intel_limit_t *limit,
  71. struct drm_crtc *crtc,
  72. int target, int refclk,
  73. intel_clock_t *match_clock,
  74. intel_clock_t *best_clock);
  75. };
  76. /* FDI */
  77. #define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
  78. int
  79. intel_pch_rawclk(struct drm_device *dev)
  80. {
  81. struct drm_i915_private *dev_priv = dev->dev_private;
  82. WARN_ON(!HAS_PCH_SPLIT(dev));
  83. return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
  84. }
  85. static bool
  86. intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  87. int target, int refclk, intel_clock_t *match_clock,
  88. intel_clock_t *best_clock);
  89. static bool
  90. intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  91. int target, int refclk, intel_clock_t *match_clock,
  92. intel_clock_t *best_clock);
  93. static bool
  94. intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
  95. int target, int refclk, intel_clock_t *match_clock,
  96. intel_clock_t *best_clock);
  97. static inline u32 /* units of 100MHz */
  98. intel_fdi_link_freq(struct drm_device *dev)
  99. {
  100. if (IS_GEN5(dev)) {
  101. struct drm_i915_private *dev_priv = dev->dev_private;
  102. return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
  103. } else
  104. return 27;
  105. }
  106. static const intel_limit_t intel_limits_i8xx_dvo = {
  107. .dot = { .min = 25000, .max = 350000 },
  108. .vco = { .min = 930000, .max = 1400000 },
  109. .n = { .min = 3, .max = 16 },
  110. .m = { .min = 96, .max = 140 },
  111. .m1 = { .min = 18, .max = 26 },
  112. .m2 = { .min = 6, .max = 16 },
  113. .p = { .min = 4, .max = 128 },
  114. .p1 = { .min = 2, .max = 33 },
  115. .p2 = { .dot_limit = 165000,
  116. .p2_slow = 4, .p2_fast = 2 },
  117. .find_pll = intel_find_best_PLL,
  118. };
  119. static const intel_limit_t intel_limits_i8xx_lvds = {
  120. .dot = { .min = 25000, .max = 350000 },
  121. .vco = { .min = 930000, .max = 1400000 },
  122. .n = { .min = 3, .max = 16 },
  123. .m = { .min = 96, .max = 140 },
  124. .m1 = { .min = 18, .max = 26 },
  125. .m2 = { .min = 6, .max = 16 },
  126. .p = { .min = 4, .max = 128 },
  127. .p1 = { .min = 1, .max = 6 },
  128. .p2 = { .dot_limit = 165000,
  129. .p2_slow = 14, .p2_fast = 7 },
  130. .find_pll = intel_find_best_PLL,
  131. };
  132. static const intel_limit_t intel_limits_i9xx_sdvo = {
  133. .dot = { .min = 20000, .max = 400000 },
  134. .vco = { .min = 1400000, .max = 2800000 },
  135. .n = { .min = 1, .max = 6 },
  136. .m = { .min = 70, .max = 120 },
  137. .m1 = { .min = 8, .max = 18 },
  138. .m2 = { .min = 3, .max = 7 },
  139. .p = { .min = 5, .max = 80 },
  140. .p1 = { .min = 1, .max = 8 },
  141. .p2 = { .dot_limit = 200000,
  142. .p2_slow = 10, .p2_fast = 5 },
  143. .find_pll = intel_find_best_PLL,
  144. };
  145. static const intel_limit_t intel_limits_i9xx_lvds = {
  146. .dot = { .min = 20000, .max = 400000 },
  147. .vco = { .min = 1400000, .max = 2800000 },
  148. .n = { .min = 1, .max = 6 },
  149. .m = { .min = 70, .max = 120 },
  150. .m1 = { .min = 8, .max = 18 },
  151. .m2 = { .min = 3, .max = 7 },
  152. .p = { .min = 7, .max = 98 },
  153. .p1 = { .min = 1, .max = 8 },
  154. .p2 = { .dot_limit = 112000,
  155. .p2_slow = 14, .p2_fast = 7 },
  156. .find_pll = intel_find_best_PLL,
  157. };
  158. static const intel_limit_t intel_limits_g4x_sdvo = {
  159. .dot = { .min = 25000, .max = 270000 },
  160. .vco = { .min = 1750000, .max = 3500000},
  161. .n = { .min = 1, .max = 4 },
  162. .m = { .min = 104, .max = 138 },
  163. .m1 = { .min = 17, .max = 23 },
  164. .m2 = { .min = 5, .max = 11 },
  165. .p = { .min = 10, .max = 30 },
  166. .p1 = { .min = 1, .max = 3},
  167. .p2 = { .dot_limit = 270000,
  168. .p2_slow = 10,
  169. .p2_fast = 10
  170. },
  171. .find_pll = intel_g4x_find_best_PLL,
  172. };
  173. static const intel_limit_t intel_limits_g4x_hdmi = {
  174. .dot = { .min = 22000, .max = 400000 },
  175. .vco = { .min = 1750000, .max = 3500000},
  176. .n = { .min = 1, .max = 4 },
  177. .m = { .min = 104, .max = 138 },
  178. .m1 = { .min = 16, .max = 23 },
  179. .m2 = { .min = 5, .max = 11 },
  180. .p = { .min = 5, .max = 80 },
  181. .p1 = { .min = 1, .max = 8},
  182. .p2 = { .dot_limit = 165000,
  183. .p2_slow = 10, .p2_fast = 5 },
  184. .find_pll = intel_g4x_find_best_PLL,
  185. };
  186. static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
  187. .dot = { .min = 20000, .max = 115000 },
  188. .vco = { .min = 1750000, .max = 3500000 },
  189. .n = { .min = 1, .max = 3 },
  190. .m = { .min = 104, .max = 138 },
  191. .m1 = { .min = 17, .max = 23 },
  192. .m2 = { .min = 5, .max = 11 },
  193. .p = { .min = 28, .max = 112 },
  194. .p1 = { .min = 2, .max = 8 },
  195. .p2 = { .dot_limit = 0,
  196. .p2_slow = 14, .p2_fast = 14
  197. },
  198. .find_pll = intel_g4x_find_best_PLL,
  199. };
  200. static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
  201. .dot = { .min = 80000, .max = 224000 },
  202. .vco = { .min = 1750000, .max = 3500000 },
  203. .n = { .min = 1, .max = 3 },
  204. .m = { .min = 104, .max = 138 },
  205. .m1 = { .min = 17, .max = 23 },
  206. .m2 = { .min = 5, .max = 11 },
  207. .p = { .min = 14, .max = 42 },
  208. .p1 = { .min = 2, .max = 6 },
  209. .p2 = { .dot_limit = 0,
  210. .p2_slow = 7, .p2_fast = 7
  211. },
  212. .find_pll = intel_g4x_find_best_PLL,
  213. };
  214. static const intel_limit_t intel_limits_pineview_sdvo = {
  215. .dot = { .min = 20000, .max = 400000},
  216. .vco = { .min = 1700000, .max = 3500000 },
  217. /* Pineview's Ncounter is a ring counter */
  218. .n = { .min = 3, .max = 6 },
  219. .m = { .min = 2, .max = 256 },
  220. /* Pineview only has one combined m divider, which we treat as m2. */
  221. .m1 = { .min = 0, .max = 0 },
  222. .m2 = { .min = 0, .max = 254 },
  223. .p = { .min = 5, .max = 80 },
  224. .p1 = { .min = 1, .max = 8 },
  225. .p2 = { .dot_limit = 200000,
  226. .p2_slow = 10, .p2_fast = 5 },
  227. .find_pll = intel_find_best_PLL,
  228. };
  229. static const intel_limit_t intel_limits_pineview_lvds = {
  230. .dot = { .min = 20000, .max = 400000 },
  231. .vco = { .min = 1700000, .max = 3500000 },
  232. .n = { .min = 3, .max = 6 },
  233. .m = { .min = 2, .max = 256 },
  234. .m1 = { .min = 0, .max = 0 },
  235. .m2 = { .min = 0, .max = 254 },
  236. .p = { .min = 7, .max = 112 },
  237. .p1 = { .min = 1, .max = 8 },
  238. .p2 = { .dot_limit = 112000,
  239. .p2_slow = 14, .p2_fast = 14 },
  240. .find_pll = intel_find_best_PLL,
  241. };
  242. /* Ironlake / Sandybridge
  243. *
  244. * We calculate clock using (register_value + 2) for N/M1/M2, so here
  245. * the range value for them is (actual_value - 2).
  246. */
  247. static const intel_limit_t intel_limits_ironlake_dac = {
  248. .dot = { .min = 25000, .max = 350000 },
  249. .vco = { .min = 1760000, .max = 3510000 },
  250. .n = { .min = 1, .max = 5 },
  251. .m = { .min = 79, .max = 127 },
  252. .m1 = { .min = 12, .max = 22 },
  253. .m2 = { .min = 5, .max = 9 },
  254. .p = { .min = 5, .max = 80 },
  255. .p1 = { .min = 1, .max = 8 },
  256. .p2 = { .dot_limit = 225000,
  257. .p2_slow = 10, .p2_fast = 5 },
  258. .find_pll = intel_g4x_find_best_PLL,
  259. };
  260. static const intel_limit_t intel_limits_ironlake_single_lvds = {
  261. .dot = { .min = 25000, .max = 350000 },
  262. .vco = { .min = 1760000, .max = 3510000 },
  263. .n = { .min = 1, .max = 3 },
  264. .m = { .min = 79, .max = 118 },
  265. .m1 = { .min = 12, .max = 22 },
  266. .m2 = { .min = 5, .max = 9 },
  267. .p = { .min = 28, .max = 112 },
  268. .p1 = { .min = 2, .max = 8 },
  269. .p2 = { .dot_limit = 225000,
  270. .p2_slow = 14, .p2_fast = 14 },
  271. .find_pll = intel_g4x_find_best_PLL,
  272. };
  273. static const intel_limit_t intel_limits_ironlake_dual_lvds = {
  274. .dot = { .min = 25000, .max = 350000 },
  275. .vco = { .min = 1760000, .max = 3510000 },
  276. .n = { .min = 1, .max = 3 },
  277. .m = { .min = 79, .max = 127 },
  278. .m1 = { .min = 12, .max = 22 },
  279. .m2 = { .min = 5, .max = 9 },
  280. .p = { .min = 14, .max = 56 },
  281. .p1 = { .min = 2, .max = 8 },
  282. .p2 = { .dot_limit = 225000,
  283. .p2_slow = 7, .p2_fast = 7 },
  284. .find_pll = intel_g4x_find_best_PLL,
  285. };
  286. /* LVDS 100mhz refclk limits. */
  287. static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
  288. .dot = { .min = 25000, .max = 350000 },
  289. .vco = { .min = 1760000, .max = 3510000 },
  290. .n = { .min = 1, .max = 2 },
  291. .m = { .min = 79, .max = 126 },
  292. .m1 = { .min = 12, .max = 22 },
  293. .m2 = { .min = 5, .max = 9 },
  294. .p = { .min = 28, .max = 112 },
  295. .p1 = { .min = 2, .max = 8 },
  296. .p2 = { .dot_limit = 225000,
  297. .p2_slow = 14, .p2_fast = 14 },
  298. .find_pll = intel_g4x_find_best_PLL,
  299. };
  300. static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
  301. .dot = { .min = 25000, .max = 350000 },
  302. .vco = { .min = 1760000, .max = 3510000 },
  303. .n = { .min = 1, .max = 3 },
  304. .m = { .min = 79, .max = 126 },
  305. .m1 = { .min = 12, .max = 22 },
  306. .m2 = { .min = 5, .max = 9 },
  307. .p = { .min = 14, .max = 42 },
  308. .p1 = { .min = 2, .max = 6 },
  309. .p2 = { .dot_limit = 225000,
  310. .p2_slow = 7, .p2_fast = 7 },
  311. .find_pll = intel_g4x_find_best_PLL,
  312. };
  313. static const intel_limit_t intel_limits_vlv_dac = {
  314. .dot = { .min = 25000, .max = 270000 },
  315. .vco = { .min = 4000000, .max = 6000000 },
  316. .n = { .min = 1, .max = 7 },
  317. .m = { .min = 22, .max = 450 }, /* guess */
  318. .m1 = { .min = 2, .max = 3 },
  319. .m2 = { .min = 11, .max = 156 },
  320. .p = { .min = 10, .max = 30 },
  321. .p1 = { .min = 1, .max = 3 },
  322. .p2 = { .dot_limit = 270000,
  323. .p2_slow = 2, .p2_fast = 20 },
  324. .find_pll = intel_vlv_find_best_pll,
  325. };
  326. static const intel_limit_t intel_limits_vlv_hdmi = {
  327. .dot = { .min = 25000, .max = 270000 },
  328. .vco = { .min = 4000000, .max = 6000000 },
  329. .n = { .min = 1, .max = 7 },
  330. .m = { .min = 60, .max = 300 }, /* guess */
  331. .m1 = { .min = 2, .max = 3 },
  332. .m2 = { .min = 11, .max = 156 },
  333. .p = { .min = 10, .max = 30 },
  334. .p1 = { .min = 2, .max = 3 },
  335. .p2 = { .dot_limit = 270000,
  336. .p2_slow = 2, .p2_fast = 20 },
  337. .find_pll = intel_vlv_find_best_pll,
  338. };
  339. static const intel_limit_t intel_limits_vlv_dp = {
  340. .dot = { .min = 25000, .max = 270000 },
  341. .vco = { .min = 4000000, .max = 6000000 },
  342. .n = { .min = 1, .max = 7 },
  343. .m = { .min = 22, .max = 450 },
  344. .m1 = { .min = 2, .max = 3 },
  345. .m2 = { .min = 11, .max = 156 },
  346. .p = { .min = 10, .max = 30 },
  347. .p1 = { .min = 1, .max = 3 },
  348. .p2 = { .dot_limit = 270000,
  349. .p2_slow = 2, .p2_fast = 20 },
  350. .find_pll = intel_vlv_find_best_pll,
  351. };
  352. u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
  353. {
  354. WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
  355. if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
  356. DRM_ERROR("DPIO idle wait timed out\n");
  357. return 0;
  358. }
  359. I915_WRITE(DPIO_REG, reg);
  360. I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
  361. DPIO_BYTE);
  362. if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
  363. DRM_ERROR("DPIO read wait timed out\n");
  364. return 0;
  365. }
  366. return I915_READ(DPIO_DATA);
  367. }
  368. void intel_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val)
  369. {
  370. WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
  371. if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
  372. DRM_ERROR("DPIO idle wait timed out\n");
  373. return;
  374. }
  375. I915_WRITE(DPIO_DATA, val);
  376. I915_WRITE(DPIO_REG, reg);
  377. I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
  378. DPIO_BYTE);
  379. if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
  380. DRM_ERROR("DPIO write wait timed out\n");
  381. }
  382. static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
  383. int refclk)
  384. {
  385. struct drm_device *dev = crtc->dev;
  386. const intel_limit_t *limit;
  387. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  388. if (intel_is_dual_link_lvds(dev)) {
  389. if (refclk == 100000)
  390. limit = &intel_limits_ironlake_dual_lvds_100m;
  391. else
  392. limit = &intel_limits_ironlake_dual_lvds;
  393. } else {
  394. if (refclk == 100000)
  395. limit = &intel_limits_ironlake_single_lvds_100m;
  396. else
  397. limit = &intel_limits_ironlake_single_lvds;
  398. }
  399. } else
  400. limit = &intel_limits_ironlake_dac;
  401. return limit;
  402. }
  403. static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
  404. {
  405. struct drm_device *dev = crtc->dev;
  406. const intel_limit_t *limit;
  407. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  408. if (intel_is_dual_link_lvds(dev))
  409. limit = &intel_limits_g4x_dual_channel_lvds;
  410. else
  411. limit = &intel_limits_g4x_single_channel_lvds;
  412. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
  413. intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  414. limit = &intel_limits_g4x_hdmi;
  415. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
  416. limit = &intel_limits_g4x_sdvo;
  417. } else /* The option is for other outputs */
  418. limit = &intel_limits_i9xx_sdvo;
  419. return limit;
  420. }
  421. static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
  422. {
  423. struct drm_device *dev = crtc->dev;
  424. const intel_limit_t *limit;
  425. if (HAS_PCH_SPLIT(dev))
  426. limit = intel_ironlake_limit(crtc, refclk);
  427. else if (IS_G4X(dev)) {
  428. limit = intel_g4x_limit(crtc);
  429. } else if (IS_PINEVIEW(dev)) {
  430. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  431. limit = &intel_limits_pineview_lvds;
  432. else
  433. limit = &intel_limits_pineview_sdvo;
  434. } else if (IS_VALLEYVIEW(dev)) {
  435. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
  436. limit = &intel_limits_vlv_dac;
  437. else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
  438. limit = &intel_limits_vlv_hdmi;
  439. else
  440. limit = &intel_limits_vlv_dp;
  441. } else if (!IS_GEN2(dev)) {
  442. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  443. limit = &intel_limits_i9xx_lvds;
  444. else
  445. limit = &intel_limits_i9xx_sdvo;
  446. } else {
  447. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  448. limit = &intel_limits_i8xx_lvds;
  449. else
  450. limit = &intel_limits_i8xx_dvo;
  451. }
  452. return limit;
  453. }
  454. /* m1 is reserved as 0 in Pineview, n is a ring counter */
  455. static void pineview_clock(int refclk, intel_clock_t *clock)
  456. {
  457. clock->m = clock->m2 + 2;
  458. clock->p = clock->p1 * clock->p2;
  459. clock->vco = refclk * clock->m / clock->n;
  460. clock->dot = clock->vco / clock->p;
  461. }
  462. static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
  463. {
  464. return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
  465. }
  466. static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
  467. {
  468. if (IS_PINEVIEW(dev)) {
  469. pineview_clock(refclk, clock);
  470. return;
  471. }
  472. clock->m = i9xx_dpll_compute_m(clock);
  473. clock->p = clock->p1 * clock->p2;
  474. clock->vco = refclk * clock->m / (clock->n + 2);
  475. clock->dot = clock->vco / clock->p;
  476. }
  477. /**
  478. * Returns whether any output on the specified pipe is of the specified type
  479. */
  480. bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
  481. {
  482. struct drm_device *dev = crtc->dev;
  483. struct intel_encoder *encoder;
  484. for_each_encoder_on_crtc(dev, crtc, encoder)
  485. if (encoder->type == type)
  486. return true;
  487. return false;
  488. }
  489. #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
  490. /**
  491. * Returns whether the given set of divisors are valid for a given refclk with
  492. * the given connectors.
  493. */
  494. static bool intel_PLL_is_valid(struct drm_device *dev,
  495. const intel_limit_t *limit,
  496. const intel_clock_t *clock)
  497. {
  498. if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
  499. INTELPllInvalid("p1 out of range\n");
  500. if (clock->p < limit->p.min || limit->p.max < clock->p)
  501. INTELPllInvalid("p out of range\n");
  502. if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
  503. INTELPllInvalid("m2 out of range\n");
  504. if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
  505. INTELPllInvalid("m1 out of range\n");
  506. if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
  507. INTELPllInvalid("m1 <= m2\n");
  508. if (clock->m < limit->m.min || limit->m.max < clock->m)
  509. INTELPllInvalid("m out of range\n");
  510. if (clock->n < limit->n.min || limit->n.max < clock->n)
  511. INTELPllInvalid("n out of range\n");
  512. if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
  513. INTELPllInvalid("vco out of range\n");
  514. /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
  515. * connector, etc., rather than just a single range.
  516. */
  517. if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
  518. INTELPllInvalid("dot out of range\n");
  519. return true;
  520. }
  521. static bool
  522. intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  523. int target, int refclk, intel_clock_t *match_clock,
  524. intel_clock_t *best_clock)
  525. {
  526. struct drm_device *dev = crtc->dev;
  527. intel_clock_t clock;
  528. int err = target;
  529. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  530. /*
  531. * For LVDS just rely on its current settings for dual-channel.
  532. * We haven't figured out how to reliably set up different
  533. * single/dual channel state, if we even can.
  534. */
  535. if (intel_is_dual_link_lvds(dev))
  536. clock.p2 = limit->p2.p2_fast;
  537. else
  538. clock.p2 = limit->p2.p2_slow;
  539. } else {
  540. if (target < limit->p2.dot_limit)
  541. clock.p2 = limit->p2.p2_slow;
  542. else
  543. clock.p2 = limit->p2.p2_fast;
  544. }
  545. memset(best_clock, 0, sizeof(*best_clock));
  546. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  547. clock.m1++) {
  548. for (clock.m2 = limit->m2.min;
  549. clock.m2 <= limit->m2.max; clock.m2++) {
  550. /* m1 is always 0 in Pineview */
  551. if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
  552. break;
  553. for (clock.n = limit->n.min;
  554. clock.n <= limit->n.max; clock.n++) {
  555. for (clock.p1 = limit->p1.min;
  556. clock.p1 <= limit->p1.max; clock.p1++) {
  557. int this_err;
  558. intel_clock(dev, refclk, &clock);
  559. if (!intel_PLL_is_valid(dev, limit,
  560. &clock))
  561. continue;
  562. if (match_clock &&
  563. clock.p != match_clock->p)
  564. continue;
  565. this_err = abs(clock.dot - target);
  566. if (this_err < err) {
  567. *best_clock = clock;
  568. err = this_err;
  569. }
  570. }
  571. }
  572. }
  573. }
  574. return (err != target);
  575. }
  576. static bool
  577. intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
  578. int target, int refclk, intel_clock_t *match_clock,
  579. intel_clock_t *best_clock)
  580. {
  581. struct drm_device *dev = crtc->dev;
  582. intel_clock_t clock;
  583. int max_n;
  584. bool found;
  585. /* approximately equals target * 0.00585 */
  586. int err_most = (target >> 8) + (target >> 9);
  587. found = false;
  588. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  589. int lvds_reg;
  590. if (HAS_PCH_SPLIT(dev))
  591. lvds_reg = PCH_LVDS;
  592. else
  593. lvds_reg = LVDS;
  594. if (intel_is_dual_link_lvds(dev))
  595. clock.p2 = limit->p2.p2_fast;
  596. else
  597. clock.p2 = limit->p2.p2_slow;
  598. } else {
  599. if (target < limit->p2.dot_limit)
  600. clock.p2 = limit->p2.p2_slow;
  601. else
  602. clock.p2 = limit->p2.p2_fast;
  603. }
  604. memset(best_clock, 0, sizeof(*best_clock));
  605. max_n = limit->n.max;
  606. /* based on hardware requirement, prefer smaller n to precision */
  607. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  608. /* based on hardware requirement, prefere larger m1,m2 */
  609. for (clock.m1 = limit->m1.max;
  610. clock.m1 >= limit->m1.min; clock.m1--) {
  611. for (clock.m2 = limit->m2.max;
  612. clock.m2 >= limit->m2.min; clock.m2--) {
  613. for (clock.p1 = limit->p1.max;
  614. clock.p1 >= limit->p1.min; clock.p1--) {
  615. int this_err;
  616. intel_clock(dev, refclk, &clock);
  617. if (!intel_PLL_is_valid(dev, limit,
  618. &clock))
  619. continue;
  620. this_err = abs(clock.dot - target);
  621. if (this_err < err_most) {
  622. *best_clock = clock;
  623. err_most = this_err;
  624. max_n = clock.n;
  625. found = true;
  626. }
  627. }
  628. }
  629. }
  630. }
  631. return found;
  632. }
  633. static bool
  634. intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
  635. int target, int refclk, intel_clock_t *match_clock,
  636. intel_clock_t *best_clock)
  637. {
  638. u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
  639. u32 m, n, fastclk;
  640. u32 updrate, minupdate, fracbits, p;
  641. unsigned long bestppm, ppm, absppm;
  642. int dotclk, flag;
  643. flag = 0;
  644. dotclk = target * 1000;
  645. bestppm = 1000000;
  646. ppm = absppm = 0;
  647. fastclk = dotclk / (2*100);
  648. updrate = 0;
  649. minupdate = 19200;
  650. fracbits = 1;
  651. n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
  652. bestm1 = bestm2 = bestp1 = bestp2 = 0;
  653. /* based on hardware requirement, prefer smaller n to precision */
  654. for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
  655. updrate = refclk / n;
  656. for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
  657. for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
  658. if (p2 > 10)
  659. p2 = p2 - 1;
  660. p = p1 * p2;
  661. /* based on hardware requirement, prefer bigger m1,m2 values */
  662. for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
  663. m2 = (((2*(fastclk * p * n / m1 )) +
  664. refclk) / (2*refclk));
  665. m = m1 * m2;
  666. vco = updrate * m;
  667. if (vco >= limit->vco.min && vco < limit->vco.max) {
  668. ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
  669. absppm = (ppm > 0) ? ppm : (-ppm);
  670. if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
  671. bestppm = 0;
  672. flag = 1;
  673. }
  674. if (absppm < bestppm - 10) {
  675. bestppm = absppm;
  676. flag = 1;
  677. }
  678. if (flag) {
  679. bestn = n;
  680. bestm1 = m1;
  681. bestm2 = m2;
  682. bestp1 = p1;
  683. bestp2 = p2;
  684. flag = 0;
  685. }
  686. }
  687. }
  688. }
  689. }
  690. }
  691. best_clock->n = bestn;
  692. best_clock->m1 = bestm1;
  693. best_clock->m2 = bestm2;
  694. best_clock->p1 = bestp1;
  695. best_clock->p2 = bestp2;
  696. return true;
  697. }
  698. enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
  699. enum pipe pipe)
  700. {
  701. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  702. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  703. return intel_crtc->config.cpu_transcoder;
  704. }
  705. static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
  706. {
  707. struct drm_i915_private *dev_priv = dev->dev_private;
  708. u32 frame, frame_reg = PIPEFRAME(pipe);
  709. frame = I915_READ(frame_reg);
  710. if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
  711. DRM_DEBUG_KMS("vblank wait timed out\n");
  712. }
  713. /**
  714. * intel_wait_for_vblank - wait for vblank on a given pipe
  715. * @dev: drm device
  716. * @pipe: pipe to wait for
  717. *
  718. * Wait for vblank to occur on a given pipe. Needed for various bits of
  719. * mode setting code.
  720. */
  721. void intel_wait_for_vblank(struct drm_device *dev, int pipe)
  722. {
  723. struct drm_i915_private *dev_priv = dev->dev_private;
  724. int pipestat_reg = PIPESTAT(pipe);
  725. if (INTEL_INFO(dev)->gen >= 5) {
  726. ironlake_wait_for_vblank(dev, pipe);
  727. return;
  728. }
  729. /* Clear existing vblank status. Note this will clear any other
  730. * sticky status fields as well.
  731. *
  732. * This races with i915_driver_irq_handler() with the result
  733. * that either function could miss a vblank event. Here it is not
  734. * fatal, as we will either wait upon the next vblank interrupt or
  735. * timeout. Generally speaking intel_wait_for_vblank() is only
  736. * called during modeset at which time the GPU should be idle and
  737. * should *not* be performing page flips and thus not waiting on
  738. * vblanks...
  739. * Currently, the result of us stealing a vblank from the irq
  740. * handler is that a single frame will be skipped during swapbuffers.
  741. */
  742. I915_WRITE(pipestat_reg,
  743. I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
  744. /* Wait for vblank interrupt bit to set */
  745. if (wait_for(I915_READ(pipestat_reg) &
  746. PIPE_VBLANK_INTERRUPT_STATUS,
  747. 50))
  748. DRM_DEBUG_KMS("vblank wait timed out\n");
  749. }
  750. /*
  751. * intel_wait_for_pipe_off - wait for pipe to turn off
  752. * @dev: drm device
  753. * @pipe: pipe to wait for
  754. *
  755. * After disabling a pipe, we can't wait for vblank in the usual way,
  756. * spinning on the vblank interrupt status bit, since we won't actually
  757. * see an interrupt when the pipe is disabled.
  758. *
  759. * On Gen4 and above:
  760. * wait for the pipe register state bit to turn off
  761. *
  762. * Otherwise:
  763. * wait for the display line value to settle (it usually
  764. * ends up stopping at the start of the next frame).
  765. *
  766. */
  767. void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
  768. {
  769. struct drm_i915_private *dev_priv = dev->dev_private;
  770. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  771. pipe);
  772. if (INTEL_INFO(dev)->gen >= 4) {
  773. int reg = PIPECONF(cpu_transcoder);
  774. /* Wait for the Pipe State to go off */
  775. if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
  776. 100))
  777. WARN(1, "pipe_off wait timed out\n");
  778. } else {
  779. u32 last_line, line_mask;
  780. int reg = PIPEDSL(pipe);
  781. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  782. if (IS_GEN2(dev))
  783. line_mask = DSL_LINEMASK_GEN2;
  784. else
  785. line_mask = DSL_LINEMASK_GEN3;
  786. /* Wait for the display line to settle */
  787. do {
  788. last_line = I915_READ(reg) & line_mask;
  789. mdelay(5);
  790. } while (((I915_READ(reg) & line_mask) != last_line) &&
  791. time_after(timeout, jiffies));
  792. if (time_after(jiffies, timeout))
  793. WARN(1, "pipe_off wait timed out\n");
  794. }
  795. }
  796. /*
  797. * ibx_digital_port_connected - is the specified port connected?
  798. * @dev_priv: i915 private structure
  799. * @port: the port to test
  800. *
  801. * Returns true if @port is connected, false otherwise.
  802. */
  803. bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
  804. struct intel_digital_port *port)
  805. {
  806. u32 bit;
  807. if (HAS_PCH_IBX(dev_priv->dev)) {
  808. switch(port->port) {
  809. case PORT_B:
  810. bit = SDE_PORTB_HOTPLUG;
  811. break;
  812. case PORT_C:
  813. bit = SDE_PORTC_HOTPLUG;
  814. break;
  815. case PORT_D:
  816. bit = SDE_PORTD_HOTPLUG;
  817. break;
  818. default:
  819. return true;
  820. }
  821. } else {
  822. switch(port->port) {
  823. case PORT_B:
  824. bit = SDE_PORTB_HOTPLUG_CPT;
  825. break;
  826. case PORT_C:
  827. bit = SDE_PORTC_HOTPLUG_CPT;
  828. break;
  829. case PORT_D:
  830. bit = SDE_PORTD_HOTPLUG_CPT;
  831. break;
  832. default:
  833. return true;
  834. }
  835. }
  836. return I915_READ(SDEISR) & bit;
  837. }
  838. static const char *state_string(bool enabled)
  839. {
  840. return enabled ? "on" : "off";
  841. }
  842. /* Only for pre-ILK configs */
  843. static void assert_pll(struct drm_i915_private *dev_priv,
  844. enum pipe pipe, bool state)
  845. {
  846. int reg;
  847. u32 val;
  848. bool cur_state;
  849. reg = DPLL(pipe);
  850. val = I915_READ(reg);
  851. cur_state = !!(val & DPLL_VCO_ENABLE);
  852. WARN(cur_state != state,
  853. "PLL state assertion failure (expected %s, current %s)\n",
  854. state_string(state), state_string(cur_state));
  855. }
  856. #define assert_pll_enabled(d, p) assert_pll(d, p, true)
  857. #define assert_pll_disabled(d, p) assert_pll(d, p, false)
  858. /* For ILK+ */
  859. static void assert_pch_pll(struct drm_i915_private *dev_priv,
  860. struct intel_pch_pll *pll,
  861. struct intel_crtc *crtc,
  862. bool state)
  863. {
  864. u32 val;
  865. bool cur_state;
  866. if (HAS_PCH_LPT(dev_priv->dev)) {
  867. DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
  868. return;
  869. }
  870. if (WARN (!pll,
  871. "asserting PCH PLL %s with no PLL\n", state_string(state)))
  872. return;
  873. val = I915_READ(pll->pll_reg);
  874. cur_state = !!(val & DPLL_VCO_ENABLE);
  875. WARN(cur_state != state,
  876. "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
  877. pll->pll_reg, state_string(state), state_string(cur_state), val);
  878. /* Make sure the selected PLL is correctly attached to the transcoder */
  879. if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
  880. u32 pch_dpll;
  881. pch_dpll = I915_READ(PCH_DPLL_SEL);
  882. cur_state = pll->pll_reg == _PCH_DPLL_B;
  883. if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
  884. "PLL[%d] not attached to this transcoder %c: %08x\n",
  885. cur_state, pipe_name(crtc->pipe), pch_dpll)) {
  886. cur_state = !!(val >> (4*crtc->pipe + 3));
  887. WARN(cur_state != state,
  888. "PLL[%d] not %s on this transcoder %c: %08x\n",
  889. pll->pll_reg == _PCH_DPLL_B,
  890. state_string(state),
  891. pipe_name(crtc->pipe),
  892. val);
  893. }
  894. }
  895. }
  896. #define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
  897. #define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
  898. static void assert_fdi_tx(struct drm_i915_private *dev_priv,
  899. enum pipe pipe, bool state)
  900. {
  901. int reg;
  902. u32 val;
  903. bool cur_state;
  904. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  905. pipe);
  906. if (HAS_DDI(dev_priv->dev)) {
  907. /* DDI does not have a specific FDI_TX register */
  908. reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
  909. val = I915_READ(reg);
  910. cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
  911. } else {
  912. reg = FDI_TX_CTL(pipe);
  913. val = I915_READ(reg);
  914. cur_state = !!(val & FDI_TX_ENABLE);
  915. }
  916. WARN(cur_state != state,
  917. "FDI TX state assertion failure (expected %s, current %s)\n",
  918. state_string(state), state_string(cur_state));
  919. }
  920. #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
  921. #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
  922. static void assert_fdi_rx(struct drm_i915_private *dev_priv,
  923. enum pipe pipe, bool state)
  924. {
  925. int reg;
  926. u32 val;
  927. bool cur_state;
  928. reg = FDI_RX_CTL(pipe);
  929. val = I915_READ(reg);
  930. cur_state = !!(val & FDI_RX_ENABLE);
  931. WARN(cur_state != state,
  932. "FDI RX state assertion failure (expected %s, current %s)\n",
  933. state_string(state), state_string(cur_state));
  934. }
  935. #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
  936. #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
  937. static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
  938. enum pipe pipe)
  939. {
  940. int reg;
  941. u32 val;
  942. /* ILK FDI PLL is always enabled */
  943. if (dev_priv->info->gen == 5)
  944. return;
  945. /* On Haswell, DDI ports are responsible for the FDI PLL setup */
  946. if (HAS_DDI(dev_priv->dev))
  947. return;
  948. reg = FDI_TX_CTL(pipe);
  949. val = I915_READ(reg);
  950. WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
  951. }
  952. static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
  953. enum pipe pipe)
  954. {
  955. int reg;
  956. u32 val;
  957. reg = FDI_RX_CTL(pipe);
  958. val = I915_READ(reg);
  959. WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
  960. }
  961. static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
  962. enum pipe pipe)
  963. {
  964. int pp_reg, lvds_reg;
  965. u32 val;
  966. enum pipe panel_pipe = PIPE_A;
  967. bool locked = true;
  968. if (HAS_PCH_SPLIT(dev_priv->dev)) {
  969. pp_reg = PCH_PP_CONTROL;
  970. lvds_reg = PCH_LVDS;
  971. } else {
  972. pp_reg = PP_CONTROL;
  973. lvds_reg = LVDS;
  974. }
  975. val = I915_READ(pp_reg);
  976. if (!(val & PANEL_POWER_ON) ||
  977. ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
  978. locked = false;
  979. if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
  980. panel_pipe = PIPE_B;
  981. WARN(panel_pipe == pipe && locked,
  982. "panel assertion failure, pipe %c regs locked\n",
  983. pipe_name(pipe));
  984. }
  985. void assert_pipe(struct drm_i915_private *dev_priv,
  986. enum pipe pipe, bool state)
  987. {
  988. int reg;
  989. u32 val;
  990. bool cur_state;
  991. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  992. pipe);
  993. /* if we need the pipe A quirk it must be always on */
  994. if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
  995. state = true;
  996. if (!intel_display_power_enabled(dev_priv->dev,
  997. POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
  998. cur_state = false;
  999. } else {
  1000. reg = PIPECONF(cpu_transcoder);
  1001. val = I915_READ(reg);
  1002. cur_state = !!(val & PIPECONF_ENABLE);
  1003. }
  1004. WARN(cur_state != state,
  1005. "pipe %c assertion failure (expected %s, current %s)\n",
  1006. pipe_name(pipe), state_string(state), state_string(cur_state));
  1007. }
  1008. static void assert_plane(struct drm_i915_private *dev_priv,
  1009. enum plane plane, bool state)
  1010. {
  1011. int reg;
  1012. u32 val;
  1013. bool cur_state;
  1014. reg = DSPCNTR(plane);
  1015. val = I915_READ(reg);
  1016. cur_state = !!(val & DISPLAY_PLANE_ENABLE);
  1017. WARN(cur_state != state,
  1018. "plane %c assertion failure (expected %s, current %s)\n",
  1019. plane_name(plane), state_string(state), state_string(cur_state));
  1020. }
  1021. #define assert_plane_enabled(d, p) assert_plane(d, p, true)
  1022. #define assert_plane_disabled(d, p) assert_plane(d, p, false)
  1023. static void assert_planes_disabled(struct drm_i915_private *dev_priv,
  1024. enum pipe pipe)
  1025. {
  1026. int reg, i;
  1027. u32 val;
  1028. int cur_pipe;
  1029. /* Planes are fixed to pipes on ILK+ */
  1030. if (HAS_PCH_SPLIT(dev_priv->dev) || IS_VALLEYVIEW(dev_priv->dev)) {
  1031. reg = DSPCNTR(pipe);
  1032. val = I915_READ(reg);
  1033. WARN((val & DISPLAY_PLANE_ENABLE),
  1034. "plane %c assertion failure, should be disabled but not\n",
  1035. plane_name(pipe));
  1036. return;
  1037. }
  1038. /* Need to check both planes against the pipe */
  1039. for (i = 0; i < 2; i++) {
  1040. reg = DSPCNTR(i);
  1041. val = I915_READ(reg);
  1042. cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
  1043. DISPPLANE_SEL_PIPE_SHIFT;
  1044. WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
  1045. "plane %c assertion failure, should be off on pipe %c but is still active\n",
  1046. plane_name(i), pipe_name(pipe));
  1047. }
  1048. }
  1049. static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
  1050. enum pipe pipe)
  1051. {
  1052. int reg, i;
  1053. u32 val;
  1054. if (!IS_VALLEYVIEW(dev_priv->dev))
  1055. return;
  1056. /* Need to check both planes against the pipe */
  1057. for (i = 0; i < dev_priv->num_plane; i++) {
  1058. reg = SPCNTR(pipe, i);
  1059. val = I915_READ(reg);
  1060. WARN((val & SP_ENABLE),
  1061. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1062. sprite_name(pipe, i), pipe_name(pipe));
  1063. }
  1064. }
  1065. static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
  1066. {
  1067. u32 val;
  1068. bool enabled;
  1069. if (HAS_PCH_LPT(dev_priv->dev)) {
  1070. DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
  1071. return;
  1072. }
  1073. val = I915_READ(PCH_DREF_CONTROL);
  1074. enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
  1075. DREF_SUPERSPREAD_SOURCE_MASK));
  1076. WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
  1077. }
  1078. static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
  1079. enum pipe pipe)
  1080. {
  1081. int reg;
  1082. u32 val;
  1083. bool enabled;
  1084. reg = PCH_TRANSCONF(pipe);
  1085. val = I915_READ(reg);
  1086. enabled = !!(val & TRANS_ENABLE);
  1087. WARN(enabled,
  1088. "transcoder assertion failed, should be off on pipe %c but is still active\n",
  1089. pipe_name(pipe));
  1090. }
  1091. static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
  1092. enum pipe pipe, u32 port_sel, u32 val)
  1093. {
  1094. if ((val & DP_PORT_EN) == 0)
  1095. return false;
  1096. if (HAS_PCH_CPT(dev_priv->dev)) {
  1097. u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
  1098. u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
  1099. if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
  1100. return false;
  1101. } else {
  1102. if ((val & DP_PIPE_MASK) != (pipe << 30))
  1103. return false;
  1104. }
  1105. return true;
  1106. }
  1107. static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
  1108. enum pipe pipe, u32 val)
  1109. {
  1110. if ((val & SDVO_ENABLE) == 0)
  1111. return false;
  1112. if (HAS_PCH_CPT(dev_priv->dev)) {
  1113. if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
  1114. return false;
  1115. } else {
  1116. if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
  1117. return false;
  1118. }
  1119. return true;
  1120. }
  1121. static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
  1122. enum pipe pipe, u32 val)
  1123. {
  1124. if ((val & LVDS_PORT_EN) == 0)
  1125. return false;
  1126. if (HAS_PCH_CPT(dev_priv->dev)) {
  1127. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1128. return false;
  1129. } else {
  1130. if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
  1131. return false;
  1132. }
  1133. return true;
  1134. }
  1135. static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
  1136. enum pipe pipe, u32 val)
  1137. {
  1138. if ((val & ADPA_DAC_ENABLE) == 0)
  1139. return false;
  1140. if (HAS_PCH_CPT(dev_priv->dev)) {
  1141. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1142. return false;
  1143. } else {
  1144. if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
  1145. return false;
  1146. }
  1147. return true;
  1148. }
  1149. static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
  1150. enum pipe pipe, int reg, u32 port_sel)
  1151. {
  1152. u32 val = I915_READ(reg);
  1153. WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
  1154. "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
  1155. reg, pipe_name(pipe));
  1156. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
  1157. && (val & DP_PIPEB_SELECT),
  1158. "IBX PCH dp port still using transcoder B\n");
  1159. }
  1160. static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
  1161. enum pipe pipe, int reg)
  1162. {
  1163. u32 val = I915_READ(reg);
  1164. WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
  1165. "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
  1166. reg, pipe_name(pipe));
  1167. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
  1168. && (val & SDVO_PIPE_B_SELECT),
  1169. "IBX PCH hdmi port still using transcoder B\n");
  1170. }
  1171. static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
  1172. enum pipe pipe)
  1173. {
  1174. int reg;
  1175. u32 val;
  1176. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
  1177. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
  1178. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
  1179. reg = PCH_ADPA;
  1180. val = I915_READ(reg);
  1181. WARN(adpa_pipe_enabled(dev_priv, pipe, val),
  1182. "PCH VGA enabled on transcoder %c, should be disabled\n",
  1183. pipe_name(pipe));
  1184. reg = PCH_LVDS;
  1185. val = I915_READ(reg);
  1186. WARN(lvds_pipe_enabled(dev_priv, pipe, val),
  1187. "PCH LVDS enabled on transcoder %c, should be disabled\n",
  1188. pipe_name(pipe));
  1189. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
  1190. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
  1191. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
  1192. }
  1193. /**
  1194. * intel_enable_pll - enable a PLL
  1195. * @dev_priv: i915 private structure
  1196. * @pipe: pipe PLL to enable
  1197. *
  1198. * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
  1199. * make sure the PLL reg is writable first though, since the panel write
  1200. * protect mechanism may be enabled.
  1201. *
  1202. * Note! This is for pre-ILK only.
  1203. *
  1204. * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
  1205. */
  1206. static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1207. {
  1208. int reg;
  1209. u32 val;
  1210. assert_pipe_disabled(dev_priv, pipe);
  1211. /* No really, not for ILK+ */
  1212. BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
  1213. /* PLL is protected by panel, make sure we can write it */
  1214. if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
  1215. assert_panel_unlocked(dev_priv, pipe);
  1216. reg = DPLL(pipe);
  1217. val = I915_READ(reg);
  1218. val |= DPLL_VCO_ENABLE;
  1219. /* We do this three times for luck */
  1220. I915_WRITE(reg, val);
  1221. POSTING_READ(reg);
  1222. udelay(150); /* wait for warmup */
  1223. I915_WRITE(reg, val);
  1224. POSTING_READ(reg);
  1225. udelay(150); /* wait for warmup */
  1226. I915_WRITE(reg, val);
  1227. POSTING_READ(reg);
  1228. udelay(150); /* wait for warmup */
  1229. }
  1230. /**
  1231. * intel_disable_pll - disable a PLL
  1232. * @dev_priv: i915 private structure
  1233. * @pipe: pipe PLL to disable
  1234. *
  1235. * Disable the PLL for @pipe, making sure the pipe is off first.
  1236. *
  1237. * Note! This is for pre-ILK only.
  1238. */
  1239. static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1240. {
  1241. int reg;
  1242. u32 val;
  1243. /* Don't disable pipe A or pipe A PLLs if needed */
  1244. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1245. return;
  1246. /* Make sure the pipe isn't still relying on us */
  1247. assert_pipe_disabled(dev_priv, pipe);
  1248. reg = DPLL(pipe);
  1249. val = I915_READ(reg);
  1250. val &= ~DPLL_VCO_ENABLE;
  1251. I915_WRITE(reg, val);
  1252. POSTING_READ(reg);
  1253. }
  1254. /* SBI access */
  1255. static void
  1256. intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
  1257. enum intel_sbi_destination destination)
  1258. {
  1259. u32 tmp;
  1260. WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
  1261. if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
  1262. 100)) {
  1263. DRM_ERROR("timeout waiting for SBI to become ready\n");
  1264. return;
  1265. }
  1266. I915_WRITE(SBI_ADDR, (reg << 16));
  1267. I915_WRITE(SBI_DATA, value);
  1268. if (destination == SBI_ICLK)
  1269. tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR;
  1270. else
  1271. tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR;
  1272. I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp);
  1273. if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
  1274. 100)) {
  1275. DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
  1276. return;
  1277. }
  1278. }
  1279. static u32
  1280. intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
  1281. enum intel_sbi_destination destination)
  1282. {
  1283. u32 value = 0;
  1284. WARN_ON(!mutex_is_locked(&dev_priv->dpio_lock));
  1285. if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
  1286. 100)) {
  1287. DRM_ERROR("timeout waiting for SBI to become ready\n");
  1288. return 0;
  1289. }
  1290. I915_WRITE(SBI_ADDR, (reg << 16));
  1291. if (destination == SBI_ICLK)
  1292. value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD;
  1293. else
  1294. value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD;
  1295. I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY);
  1296. if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
  1297. 100)) {
  1298. DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
  1299. return 0;
  1300. }
  1301. return I915_READ(SBI_DATA);
  1302. }
  1303. void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
  1304. {
  1305. u32 port_mask;
  1306. if (!port)
  1307. port_mask = DPLL_PORTB_READY_MASK;
  1308. else
  1309. port_mask = DPLL_PORTC_READY_MASK;
  1310. if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
  1311. WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
  1312. 'B' + port, I915_READ(DPLL(0)));
  1313. }
  1314. /**
  1315. * ironlake_enable_pch_pll - enable PCH PLL
  1316. * @dev_priv: i915 private structure
  1317. * @pipe: pipe PLL to enable
  1318. *
  1319. * The PCH PLL needs to be enabled before the PCH transcoder, since it
  1320. * drives the transcoder clock.
  1321. */
  1322. static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
  1323. {
  1324. struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
  1325. struct intel_pch_pll *pll;
  1326. int reg;
  1327. u32 val;
  1328. /* PCH PLLs only available on ILK, SNB and IVB */
  1329. BUG_ON(dev_priv->info->gen < 5);
  1330. pll = intel_crtc->pch_pll;
  1331. if (pll == NULL)
  1332. return;
  1333. if (WARN_ON(pll->refcount == 0))
  1334. return;
  1335. DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
  1336. pll->pll_reg, pll->active, pll->on,
  1337. intel_crtc->base.base.id);
  1338. /* PCH refclock must be enabled first */
  1339. assert_pch_refclk_enabled(dev_priv);
  1340. if (pll->active++ && pll->on) {
  1341. assert_pch_pll_enabled(dev_priv, pll, NULL);
  1342. return;
  1343. }
  1344. DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
  1345. reg = pll->pll_reg;
  1346. val = I915_READ(reg);
  1347. val |= DPLL_VCO_ENABLE;
  1348. I915_WRITE(reg, val);
  1349. POSTING_READ(reg);
  1350. udelay(200);
  1351. pll->on = true;
  1352. }
  1353. static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
  1354. {
  1355. struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
  1356. struct intel_pch_pll *pll = intel_crtc->pch_pll;
  1357. int reg;
  1358. u32 val;
  1359. /* PCH only available on ILK+ */
  1360. BUG_ON(dev_priv->info->gen < 5);
  1361. if (pll == NULL)
  1362. return;
  1363. if (WARN_ON(pll->refcount == 0))
  1364. return;
  1365. DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
  1366. pll->pll_reg, pll->active, pll->on,
  1367. intel_crtc->base.base.id);
  1368. if (WARN_ON(pll->active == 0)) {
  1369. assert_pch_pll_disabled(dev_priv, pll, NULL);
  1370. return;
  1371. }
  1372. if (--pll->active) {
  1373. assert_pch_pll_enabled(dev_priv, pll, NULL);
  1374. return;
  1375. }
  1376. DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
  1377. /* Make sure transcoder isn't still depending on us */
  1378. assert_pch_transcoder_disabled(dev_priv, intel_crtc->pipe);
  1379. reg = pll->pll_reg;
  1380. val = I915_READ(reg);
  1381. val &= ~DPLL_VCO_ENABLE;
  1382. I915_WRITE(reg, val);
  1383. POSTING_READ(reg);
  1384. udelay(200);
  1385. pll->on = false;
  1386. }
  1387. static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1388. enum pipe pipe)
  1389. {
  1390. struct drm_device *dev = dev_priv->dev;
  1391. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1392. uint32_t reg, val, pipeconf_val;
  1393. /* PCH only available on ILK+ */
  1394. BUG_ON(dev_priv->info->gen < 5);
  1395. /* Make sure PCH DPLL is enabled */
  1396. assert_pch_pll_enabled(dev_priv,
  1397. to_intel_crtc(crtc)->pch_pll,
  1398. to_intel_crtc(crtc));
  1399. /* FDI must be feeding us bits for PCH ports */
  1400. assert_fdi_tx_enabled(dev_priv, pipe);
  1401. assert_fdi_rx_enabled(dev_priv, pipe);
  1402. if (HAS_PCH_CPT(dev)) {
  1403. /* Workaround: Set the timing override bit before enabling the
  1404. * pch transcoder. */
  1405. reg = TRANS_CHICKEN2(pipe);
  1406. val = I915_READ(reg);
  1407. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1408. I915_WRITE(reg, val);
  1409. }
  1410. reg = PCH_TRANSCONF(pipe);
  1411. val = I915_READ(reg);
  1412. pipeconf_val = I915_READ(PIPECONF(pipe));
  1413. if (HAS_PCH_IBX(dev_priv->dev)) {
  1414. /*
  1415. * make the BPC in transcoder be consistent with
  1416. * that in pipeconf reg.
  1417. */
  1418. val &= ~PIPECONF_BPC_MASK;
  1419. val |= pipeconf_val & PIPECONF_BPC_MASK;
  1420. }
  1421. val &= ~TRANS_INTERLACE_MASK;
  1422. if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
  1423. if (HAS_PCH_IBX(dev_priv->dev) &&
  1424. intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
  1425. val |= TRANS_LEGACY_INTERLACED_ILK;
  1426. else
  1427. val |= TRANS_INTERLACED;
  1428. else
  1429. val |= TRANS_PROGRESSIVE;
  1430. I915_WRITE(reg, val | TRANS_ENABLE);
  1431. if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
  1432. DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
  1433. }
  1434. static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1435. enum transcoder cpu_transcoder)
  1436. {
  1437. u32 val, pipeconf_val;
  1438. /* PCH only available on ILK+ */
  1439. BUG_ON(dev_priv->info->gen < 5);
  1440. /* FDI must be feeding us bits for PCH ports */
  1441. assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
  1442. assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
  1443. /* Workaround: set timing override bit. */
  1444. val = I915_READ(_TRANSA_CHICKEN2);
  1445. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1446. I915_WRITE(_TRANSA_CHICKEN2, val);
  1447. val = TRANS_ENABLE;
  1448. pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
  1449. if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
  1450. PIPECONF_INTERLACED_ILK)
  1451. val |= TRANS_INTERLACED;
  1452. else
  1453. val |= TRANS_PROGRESSIVE;
  1454. I915_WRITE(LPT_TRANSCONF, val);
  1455. if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
  1456. DRM_ERROR("Failed to enable PCH transcoder\n");
  1457. }
  1458. static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
  1459. enum pipe pipe)
  1460. {
  1461. struct drm_device *dev = dev_priv->dev;
  1462. uint32_t reg, val;
  1463. /* FDI relies on the transcoder */
  1464. assert_fdi_tx_disabled(dev_priv, pipe);
  1465. assert_fdi_rx_disabled(dev_priv, pipe);
  1466. /* Ports must be off as well */
  1467. assert_pch_ports_disabled(dev_priv, pipe);
  1468. reg = PCH_TRANSCONF(pipe);
  1469. val = I915_READ(reg);
  1470. val &= ~TRANS_ENABLE;
  1471. I915_WRITE(reg, val);
  1472. /* wait for PCH transcoder off, transcoder state */
  1473. if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
  1474. DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
  1475. if (!HAS_PCH_IBX(dev)) {
  1476. /* Workaround: Clear the timing override chicken bit again. */
  1477. reg = TRANS_CHICKEN2(pipe);
  1478. val = I915_READ(reg);
  1479. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1480. I915_WRITE(reg, val);
  1481. }
  1482. }
  1483. static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
  1484. {
  1485. u32 val;
  1486. val = I915_READ(LPT_TRANSCONF);
  1487. val &= ~TRANS_ENABLE;
  1488. I915_WRITE(LPT_TRANSCONF, val);
  1489. /* wait for PCH transcoder off, transcoder state */
  1490. if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
  1491. DRM_ERROR("Failed to disable PCH transcoder\n");
  1492. /* Workaround: clear timing override bit. */
  1493. val = I915_READ(_TRANSA_CHICKEN2);
  1494. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1495. I915_WRITE(_TRANSA_CHICKEN2, val);
  1496. }
  1497. /**
  1498. * intel_enable_pipe - enable a pipe, asserting requirements
  1499. * @dev_priv: i915 private structure
  1500. * @pipe: pipe to enable
  1501. * @pch_port: on ILK+, is this pipe driving a PCH port or not
  1502. *
  1503. * Enable @pipe, making sure that various hardware specific requirements
  1504. * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
  1505. *
  1506. * @pipe should be %PIPE_A or %PIPE_B.
  1507. *
  1508. * Will wait until the pipe is actually running (i.e. first vblank) before
  1509. * returning.
  1510. */
  1511. static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
  1512. bool pch_port)
  1513. {
  1514. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1515. pipe);
  1516. enum pipe pch_transcoder;
  1517. int reg;
  1518. u32 val;
  1519. assert_planes_disabled(dev_priv, pipe);
  1520. assert_sprites_disabled(dev_priv, pipe);
  1521. if (HAS_PCH_LPT(dev_priv->dev))
  1522. pch_transcoder = TRANSCODER_A;
  1523. else
  1524. pch_transcoder = pipe;
  1525. /*
  1526. * A pipe without a PLL won't actually be able to drive bits from
  1527. * a plane. On ILK+ the pipe PLLs are integrated, so we don't
  1528. * need the check.
  1529. */
  1530. if (!HAS_PCH_SPLIT(dev_priv->dev))
  1531. assert_pll_enabled(dev_priv, pipe);
  1532. else {
  1533. if (pch_port) {
  1534. /* if driving the PCH, we need FDI enabled */
  1535. assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
  1536. assert_fdi_tx_pll_enabled(dev_priv,
  1537. (enum pipe) cpu_transcoder);
  1538. }
  1539. /* FIXME: assert CPU port conditions for SNB+ */
  1540. }
  1541. reg = PIPECONF(cpu_transcoder);
  1542. val = I915_READ(reg);
  1543. if (val & PIPECONF_ENABLE)
  1544. return;
  1545. I915_WRITE(reg, val | PIPECONF_ENABLE);
  1546. intel_wait_for_vblank(dev_priv->dev, pipe);
  1547. }
  1548. /**
  1549. * intel_disable_pipe - disable a pipe, asserting requirements
  1550. * @dev_priv: i915 private structure
  1551. * @pipe: pipe to disable
  1552. *
  1553. * Disable @pipe, making sure that various hardware specific requirements
  1554. * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
  1555. *
  1556. * @pipe should be %PIPE_A or %PIPE_B.
  1557. *
  1558. * Will wait until the pipe has shut down before returning.
  1559. */
  1560. static void intel_disable_pipe(struct drm_i915_private *dev_priv,
  1561. enum pipe pipe)
  1562. {
  1563. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1564. pipe);
  1565. int reg;
  1566. u32 val;
  1567. /*
  1568. * Make sure planes won't keep trying to pump pixels to us,
  1569. * or we might hang the display.
  1570. */
  1571. assert_planes_disabled(dev_priv, pipe);
  1572. assert_sprites_disabled(dev_priv, pipe);
  1573. /* Don't disable pipe A or pipe A PLLs if needed */
  1574. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1575. return;
  1576. reg = PIPECONF(cpu_transcoder);
  1577. val = I915_READ(reg);
  1578. if ((val & PIPECONF_ENABLE) == 0)
  1579. return;
  1580. I915_WRITE(reg, val & ~PIPECONF_ENABLE);
  1581. intel_wait_for_pipe_off(dev_priv->dev, pipe);
  1582. }
  1583. /*
  1584. * Plane regs are double buffered, going from enabled->disabled needs a
  1585. * trigger in order to latch. The display address reg provides this.
  1586. */
  1587. void intel_flush_display_plane(struct drm_i915_private *dev_priv,
  1588. enum plane plane)
  1589. {
  1590. if (dev_priv->info->gen >= 4)
  1591. I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
  1592. else
  1593. I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
  1594. }
  1595. /**
  1596. * intel_enable_plane - enable a display plane on a given pipe
  1597. * @dev_priv: i915 private structure
  1598. * @plane: plane to enable
  1599. * @pipe: pipe being fed
  1600. *
  1601. * Enable @plane on @pipe, making sure that @pipe is running first.
  1602. */
  1603. static void intel_enable_plane(struct drm_i915_private *dev_priv,
  1604. enum plane plane, enum pipe pipe)
  1605. {
  1606. int reg;
  1607. u32 val;
  1608. /* If the pipe isn't enabled, we can't pump pixels and may hang */
  1609. assert_pipe_enabled(dev_priv, pipe);
  1610. reg = DSPCNTR(plane);
  1611. val = I915_READ(reg);
  1612. if (val & DISPLAY_PLANE_ENABLE)
  1613. return;
  1614. I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
  1615. intel_flush_display_plane(dev_priv, plane);
  1616. intel_wait_for_vblank(dev_priv->dev, pipe);
  1617. }
  1618. /**
  1619. * intel_disable_plane - disable a display plane
  1620. * @dev_priv: i915 private structure
  1621. * @plane: plane to disable
  1622. * @pipe: pipe consuming the data
  1623. *
  1624. * Disable @plane; should be an independent operation.
  1625. */
  1626. static void intel_disable_plane(struct drm_i915_private *dev_priv,
  1627. enum plane plane, enum pipe pipe)
  1628. {
  1629. int reg;
  1630. u32 val;
  1631. reg = DSPCNTR(plane);
  1632. val = I915_READ(reg);
  1633. if ((val & DISPLAY_PLANE_ENABLE) == 0)
  1634. return;
  1635. I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
  1636. intel_flush_display_plane(dev_priv, plane);
  1637. intel_wait_for_vblank(dev_priv->dev, pipe);
  1638. }
  1639. static bool need_vtd_wa(struct drm_device *dev)
  1640. {
  1641. #ifdef CONFIG_INTEL_IOMMU
  1642. if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
  1643. return true;
  1644. #endif
  1645. return false;
  1646. }
  1647. int
  1648. intel_pin_and_fence_fb_obj(struct drm_device *dev,
  1649. struct drm_i915_gem_object *obj,
  1650. struct intel_ring_buffer *pipelined)
  1651. {
  1652. struct drm_i915_private *dev_priv = dev->dev_private;
  1653. u32 alignment;
  1654. int ret;
  1655. switch (obj->tiling_mode) {
  1656. case I915_TILING_NONE:
  1657. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1658. alignment = 128 * 1024;
  1659. else if (INTEL_INFO(dev)->gen >= 4)
  1660. alignment = 4 * 1024;
  1661. else
  1662. alignment = 64 * 1024;
  1663. break;
  1664. case I915_TILING_X:
  1665. /* pin() will align the object as required by fence */
  1666. alignment = 0;
  1667. break;
  1668. case I915_TILING_Y:
  1669. /* Despite that we check this in framebuffer_init userspace can
  1670. * screw us over and change the tiling after the fact. Only
  1671. * pinned buffers can't change their tiling. */
  1672. DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
  1673. return -EINVAL;
  1674. default:
  1675. BUG();
  1676. }
  1677. /* Note that the w/a also requires 64 PTE of padding following the
  1678. * bo. We currently fill all unused PTE with the shadow page and so
  1679. * we should always have valid PTE following the scanout preventing
  1680. * the VT-d warning.
  1681. */
  1682. if (need_vtd_wa(dev) && alignment < 256 * 1024)
  1683. alignment = 256 * 1024;
  1684. dev_priv->mm.interruptible = false;
  1685. ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
  1686. if (ret)
  1687. goto err_interruptible;
  1688. /* Install a fence for tiled scan-out. Pre-i965 always needs a
  1689. * fence, whereas 965+ only requires a fence if using
  1690. * framebuffer compression. For simplicity, we always install
  1691. * a fence as the cost is not that onerous.
  1692. */
  1693. ret = i915_gem_object_get_fence(obj);
  1694. if (ret)
  1695. goto err_unpin;
  1696. i915_gem_object_pin_fence(obj);
  1697. dev_priv->mm.interruptible = true;
  1698. return 0;
  1699. err_unpin:
  1700. i915_gem_object_unpin(obj);
  1701. err_interruptible:
  1702. dev_priv->mm.interruptible = true;
  1703. return ret;
  1704. }
  1705. void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
  1706. {
  1707. i915_gem_object_unpin_fence(obj);
  1708. i915_gem_object_unpin(obj);
  1709. }
  1710. /* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
  1711. * is assumed to be a power-of-two. */
  1712. unsigned long intel_gen4_compute_page_offset(int *x, int *y,
  1713. unsigned int tiling_mode,
  1714. unsigned int cpp,
  1715. unsigned int pitch)
  1716. {
  1717. if (tiling_mode != I915_TILING_NONE) {
  1718. unsigned int tile_rows, tiles;
  1719. tile_rows = *y / 8;
  1720. *y %= 8;
  1721. tiles = *x / (512/cpp);
  1722. *x %= 512/cpp;
  1723. return tile_rows * pitch * 8 + tiles * 4096;
  1724. } else {
  1725. unsigned int offset;
  1726. offset = *y * pitch + *x * cpp;
  1727. *y = 0;
  1728. *x = (offset & 4095) / cpp;
  1729. return offset & -4096;
  1730. }
  1731. }
  1732. static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1733. int x, int y)
  1734. {
  1735. struct drm_device *dev = crtc->dev;
  1736. struct drm_i915_private *dev_priv = dev->dev_private;
  1737. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1738. struct intel_framebuffer *intel_fb;
  1739. struct drm_i915_gem_object *obj;
  1740. int plane = intel_crtc->plane;
  1741. unsigned long linear_offset;
  1742. u32 dspcntr;
  1743. u32 reg;
  1744. switch (plane) {
  1745. case 0:
  1746. case 1:
  1747. break;
  1748. default:
  1749. DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
  1750. return -EINVAL;
  1751. }
  1752. intel_fb = to_intel_framebuffer(fb);
  1753. obj = intel_fb->obj;
  1754. reg = DSPCNTR(plane);
  1755. dspcntr = I915_READ(reg);
  1756. /* Mask out pixel format bits in case we change it */
  1757. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1758. switch (fb->pixel_format) {
  1759. case DRM_FORMAT_C8:
  1760. dspcntr |= DISPPLANE_8BPP;
  1761. break;
  1762. case DRM_FORMAT_XRGB1555:
  1763. case DRM_FORMAT_ARGB1555:
  1764. dspcntr |= DISPPLANE_BGRX555;
  1765. break;
  1766. case DRM_FORMAT_RGB565:
  1767. dspcntr |= DISPPLANE_BGRX565;
  1768. break;
  1769. case DRM_FORMAT_XRGB8888:
  1770. case DRM_FORMAT_ARGB8888:
  1771. dspcntr |= DISPPLANE_BGRX888;
  1772. break;
  1773. case DRM_FORMAT_XBGR8888:
  1774. case DRM_FORMAT_ABGR8888:
  1775. dspcntr |= DISPPLANE_RGBX888;
  1776. break;
  1777. case DRM_FORMAT_XRGB2101010:
  1778. case DRM_FORMAT_ARGB2101010:
  1779. dspcntr |= DISPPLANE_BGRX101010;
  1780. break;
  1781. case DRM_FORMAT_XBGR2101010:
  1782. case DRM_FORMAT_ABGR2101010:
  1783. dspcntr |= DISPPLANE_RGBX101010;
  1784. break;
  1785. default:
  1786. BUG();
  1787. }
  1788. if (INTEL_INFO(dev)->gen >= 4) {
  1789. if (obj->tiling_mode != I915_TILING_NONE)
  1790. dspcntr |= DISPPLANE_TILED;
  1791. else
  1792. dspcntr &= ~DISPPLANE_TILED;
  1793. }
  1794. I915_WRITE(reg, dspcntr);
  1795. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1796. if (INTEL_INFO(dev)->gen >= 4) {
  1797. intel_crtc->dspaddr_offset =
  1798. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  1799. fb->bits_per_pixel / 8,
  1800. fb->pitches[0]);
  1801. linear_offset -= intel_crtc->dspaddr_offset;
  1802. } else {
  1803. intel_crtc->dspaddr_offset = linear_offset;
  1804. }
  1805. DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
  1806. obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
  1807. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1808. if (INTEL_INFO(dev)->gen >= 4) {
  1809. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1810. obj->gtt_offset + intel_crtc->dspaddr_offset);
  1811. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1812. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1813. } else
  1814. I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
  1815. POSTING_READ(reg);
  1816. return 0;
  1817. }
  1818. static int ironlake_update_plane(struct drm_crtc *crtc,
  1819. struct drm_framebuffer *fb, int x, int y)
  1820. {
  1821. struct drm_device *dev = crtc->dev;
  1822. struct drm_i915_private *dev_priv = dev->dev_private;
  1823. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1824. struct intel_framebuffer *intel_fb;
  1825. struct drm_i915_gem_object *obj;
  1826. int plane = intel_crtc->plane;
  1827. unsigned long linear_offset;
  1828. u32 dspcntr;
  1829. u32 reg;
  1830. switch (plane) {
  1831. case 0:
  1832. case 1:
  1833. case 2:
  1834. break;
  1835. default:
  1836. DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
  1837. return -EINVAL;
  1838. }
  1839. intel_fb = to_intel_framebuffer(fb);
  1840. obj = intel_fb->obj;
  1841. reg = DSPCNTR(plane);
  1842. dspcntr = I915_READ(reg);
  1843. /* Mask out pixel format bits in case we change it */
  1844. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1845. switch (fb->pixel_format) {
  1846. case DRM_FORMAT_C8:
  1847. dspcntr |= DISPPLANE_8BPP;
  1848. break;
  1849. case DRM_FORMAT_RGB565:
  1850. dspcntr |= DISPPLANE_BGRX565;
  1851. break;
  1852. case DRM_FORMAT_XRGB8888:
  1853. case DRM_FORMAT_ARGB8888:
  1854. dspcntr |= DISPPLANE_BGRX888;
  1855. break;
  1856. case DRM_FORMAT_XBGR8888:
  1857. case DRM_FORMAT_ABGR8888:
  1858. dspcntr |= DISPPLANE_RGBX888;
  1859. break;
  1860. case DRM_FORMAT_XRGB2101010:
  1861. case DRM_FORMAT_ARGB2101010:
  1862. dspcntr |= DISPPLANE_BGRX101010;
  1863. break;
  1864. case DRM_FORMAT_XBGR2101010:
  1865. case DRM_FORMAT_ABGR2101010:
  1866. dspcntr |= DISPPLANE_RGBX101010;
  1867. break;
  1868. default:
  1869. BUG();
  1870. }
  1871. if (obj->tiling_mode != I915_TILING_NONE)
  1872. dspcntr |= DISPPLANE_TILED;
  1873. else
  1874. dspcntr &= ~DISPPLANE_TILED;
  1875. /* must disable */
  1876. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1877. I915_WRITE(reg, dspcntr);
  1878. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1879. intel_crtc->dspaddr_offset =
  1880. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  1881. fb->bits_per_pixel / 8,
  1882. fb->pitches[0]);
  1883. linear_offset -= intel_crtc->dspaddr_offset;
  1884. DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
  1885. obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
  1886. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1887. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1888. obj->gtt_offset + intel_crtc->dspaddr_offset);
  1889. if (IS_HASWELL(dev)) {
  1890. I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
  1891. } else {
  1892. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1893. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1894. }
  1895. POSTING_READ(reg);
  1896. return 0;
  1897. }
  1898. /* Assume fb object is pinned & idle & fenced and just update base pointers */
  1899. static int
  1900. intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1901. int x, int y, enum mode_set_atomic state)
  1902. {
  1903. struct drm_device *dev = crtc->dev;
  1904. struct drm_i915_private *dev_priv = dev->dev_private;
  1905. if (dev_priv->display.disable_fbc)
  1906. dev_priv->display.disable_fbc(dev);
  1907. intel_increase_pllclock(crtc);
  1908. return dev_priv->display.update_plane(crtc, fb, x, y);
  1909. }
  1910. void intel_display_handle_reset(struct drm_device *dev)
  1911. {
  1912. struct drm_i915_private *dev_priv = dev->dev_private;
  1913. struct drm_crtc *crtc;
  1914. /*
  1915. * Flips in the rings have been nuked by the reset,
  1916. * so complete all pending flips so that user space
  1917. * will get its events and not get stuck.
  1918. *
  1919. * Also update the base address of all primary
  1920. * planes to the the last fb to make sure we're
  1921. * showing the correct fb after a reset.
  1922. *
  1923. * Need to make two loops over the crtcs so that we
  1924. * don't try to grab a crtc mutex before the
  1925. * pending_flip_queue really got woken up.
  1926. */
  1927. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1928. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1929. enum plane plane = intel_crtc->plane;
  1930. intel_prepare_page_flip(dev, plane);
  1931. intel_finish_page_flip_plane(dev, plane);
  1932. }
  1933. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1934. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1935. mutex_lock(&crtc->mutex);
  1936. if (intel_crtc->active)
  1937. dev_priv->display.update_plane(crtc, crtc->fb,
  1938. crtc->x, crtc->y);
  1939. mutex_unlock(&crtc->mutex);
  1940. }
  1941. }
  1942. static int
  1943. intel_finish_fb(struct drm_framebuffer *old_fb)
  1944. {
  1945. struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
  1946. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1947. bool was_interruptible = dev_priv->mm.interruptible;
  1948. int ret;
  1949. /* Big Hammer, we also need to ensure that any pending
  1950. * MI_WAIT_FOR_EVENT inside a user batch buffer on the
  1951. * current scanout is retired before unpinning the old
  1952. * framebuffer.
  1953. *
  1954. * This should only fail upon a hung GPU, in which case we
  1955. * can safely continue.
  1956. */
  1957. dev_priv->mm.interruptible = false;
  1958. ret = i915_gem_object_finish_gpu(obj);
  1959. dev_priv->mm.interruptible = was_interruptible;
  1960. return ret;
  1961. }
  1962. static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
  1963. {
  1964. struct drm_device *dev = crtc->dev;
  1965. struct drm_i915_master_private *master_priv;
  1966. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1967. if (!dev->primary->master)
  1968. return;
  1969. master_priv = dev->primary->master->driver_priv;
  1970. if (!master_priv->sarea_priv)
  1971. return;
  1972. switch (intel_crtc->pipe) {
  1973. case 0:
  1974. master_priv->sarea_priv->pipeA_x = x;
  1975. master_priv->sarea_priv->pipeA_y = y;
  1976. break;
  1977. case 1:
  1978. master_priv->sarea_priv->pipeB_x = x;
  1979. master_priv->sarea_priv->pipeB_y = y;
  1980. break;
  1981. default:
  1982. break;
  1983. }
  1984. }
  1985. static int
  1986. intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
  1987. struct drm_framebuffer *fb)
  1988. {
  1989. struct drm_device *dev = crtc->dev;
  1990. struct drm_i915_private *dev_priv = dev->dev_private;
  1991. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1992. struct drm_framebuffer *old_fb;
  1993. int ret;
  1994. /* no fb bound */
  1995. if (!fb) {
  1996. DRM_ERROR("No FB bound\n");
  1997. return 0;
  1998. }
  1999. if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
  2000. DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
  2001. plane_name(intel_crtc->plane),
  2002. INTEL_INFO(dev)->num_pipes);
  2003. return -EINVAL;
  2004. }
  2005. mutex_lock(&dev->struct_mutex);
  2006. ret = intel_pin_and_fence_fb_obj(dev,
  2007. to_intel_framebuffer(fb)->obj,
  2008. NULL);
  2009. if (ret != 0) {
  2010. mutex_unlock(&dev->struct_mutex);
  2011. DRM_ERROR("pin & fence failed\n");
  2012. return ret;
  2013. }
  2014. ret = dev_priv->display.update_plane(crtc, fb, x, y);
  2015. if (ret) {
  2016. intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
  2017. mutex_unlock(&dev->struct_mutex);
  2018. DRM_ERROR("failed to update base address\n");
  2019. return ret;
  2020. }
  2021. old_fb = crtc->fb;
  2022. crtc->fb = fb;
  2023. crtc->x = x;
  2024. crtc->y = y;
  2025. if (old_fb) {
  2026. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2027. intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
  2028. }
  2029. intel_update_fbc(dev);
  2030. mutex_unlock(&dev->struct_mutex);
  2031. intel_crtc_update_sarea_pos(crtc, x, y);
  2032. return 0;
  2033. }
  2034. static void intel_fdi_normal_train(struct drm_crtc *crtc)
  2035. {
  2036. struct drm_device *dev = crtc->dev;
  2037. struct drm_i915_private *dev_priv = dev->dev_private;
  2038. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2039. int pipe = intel_crtc->pipe;
  2040. u32 reg, temp;
  2041. /* enable normal train */
  2042. reg = FDI_TX_CTL(pipe);
  2043. temp = I915_READ(reg);
  2044. if (IS_IVYBRIDGE(dev)) {
  2045. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2046. temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
  2047. } else {
  2048. temp &= ~FDI_LINK_TRAIN_NONE;
  2049. temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
  2050. }
  2051. I915_WRITE(reg, temp);
  2052. reg = FDI_RX_CTL(pipe);
  2053. temp = I915_READ(reg);
  2054. if (HAS_PCH_CPT(dev)) {
  2055. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2056. temp |= FDI_LINK_TRAIN_NORMAL_CPT;
  2057. } else {
  2058. temp &= ~FDI_LINK_TRAIN_NONE;
  2059. temp |= FDI_LINK_TRAIN_NONE;
  2060. }
  2061. I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
  2062. /* wait one idle pattern time */
  2063. POSTING_READ(reg);
  2064. udelay(1000);
  2065. /* IVB wants error correction enabled */
  2066. if (IS_IVYBRIDGE(dev))
  2067. I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
  2068. FDI_FE_ERRC_ENABLE);
  2069. }
  2070. static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
  2071. {
  2072. return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
  2073. }
  2074. static void ivb_modeset_global_resources(struct drm_device *dev)
  2075. {
  2076. struct drm_i915_private *dev_priv = dev->dev_private;
  2077. struct intel_crtc *pipe_B_crtc =
  2078. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  2079. struct intel_crtc *pipe_C_crtc =
  2080. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
  2081. uint32_t temp;
  2082. /*
  2083. * When everything is off disable fdi C so that we could enable fdi B
  2084. * with all lanes. Note that we don't care about enabled pipes without
  2085. * an enabled pch encoder.
  2086. */
  2087. if (!pipe_has_enabled_pch(pipe_B_crtc) &&
  2088. !pipe_has_enabled_pch(pipe_C_crtc)) {
  2089. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  2090. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  2091. temp = I915_READ(SOUTH_CHICKEN1);
  2092. temp &= ~FDI_BC_BIFURCATION_SELECT;
  2093. DRM_DEBUG_KMS("disabling fdi C rx\n");
  2094. I915_WRITE(SOUTH_CHICKEN1, temp);
  2095. }
  2096. }
  2097. /* The FDI link training functions for ILK/Ibexpeak. */
  2098. static void ironlake_fdi_link_train(struct drm_crtc *crtc)
  2099. {
  2100. struct drm_device *dev = crtc->dev;
  2101. struct drm_i915_private *dev_priv = dev->dev_private;
  2102. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2103. int pipe = intel_crtc->pipe;
  2104. int plane = intel_crtc->plane;
  2105. u32 reg, temp, tries;
  2106. /* FDI needs bits from pipe & plane first */
  2107. assert_pipe_enabled(dev_priv, pipe);
  2108. assert_plane_enabled(dev_priv, plane);
  2109. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2110. for train result */
  2111. reg = FDI_RX_IMR(pipe);
  2112. temp = I915_READ(reg);
  2113. temp &= ~FDI_RX_SYMBOL_LOCK;
  2114. temp &= ~FDI_RX_BIT_LOCK;
  2115. I915_WRITE(reg, temp);
  2116. I915_READ(reg);
  2117. udelay(150);
  2118. /* enable CPU FDI TX and PCH FDI RX */
  2119. reg = FDI_TX_CTL(pipe);
  2120. temp = I915_READ(reg);
  2121. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2122. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2123. temp &= ~FDI_LINK_TRAIN_NONE;
  2124. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2125. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2126. reg = FDI_RX_CTL(pipe);
  2127. temp = I915_READ(reg);
  2128. temp &= ~FDI_LINK_TRAIN_NONE;
  2129. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2130. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2131. POSTING_READ(reg);
  2132. udelay(150);
  2133. /* Ironlake workaround, enable clock pointer after FDI enable*/
  2134. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2135. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
  2136. FDI_RX_PHASE_SYNC_POINTER_EN);
  2137. reg = FDI_RX_IIR(pipe);
  2138. for (tries = 0; tries < 5; tries++) {
  2139. temp = I915_READ(reg);
  2140. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2141. if ((temp & FDI_RX_BIT_LOCK)) {
  2142. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2143. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2144. break;
  2145. }
  2146. }
  2147. if (tries == 5)
  2148. DRM_ERROR("FDI train 1 fail!\n");
  2149. /* Train 2 */
  2150. reg = FDI_TX_CTL(pipe);
  2151. temp = I915_READ(reg);
  2152. temp &= ~FDI_LINK_TRAIN_NONE;
  2153. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2154. I915_WRITE(reg, temp);
  2155. reg = FDI_RX_CTL(pipe);
  2156. temp = I915_READ(reg);
  2157. temp &= ~FDI_LINK_TRAIN_NONE;
  2158. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2159. I915_WRITE(reg, temp);
  2160. POSTING_READ(reg);
  2161. udelay(150);
  2162. reg = FDI_RX_IIR(pipe);
  2163. for (tries = 0; tries < 5; tries++) {
  2164. temp = I915_READ(reg);
  2165. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2166. if (temp & FDI_RX_SYMBOL_LOCK) {
  2167. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2168. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2169. break;
  2170. }
  2171. }
  2172. if (tries == 5)
  2173. DRM_ERROR("FDI train 2 fail!\n");
  2174. DRM_DEBUG_KMS("FDI train done\n");
  2175. }
  2176. static const int snb_b_fdi_train_param[] = {
  2177. FDI_LINK_TRAIN_400MV_0DB_SNB_B,
  2178. FDI_LINK_TRAIN_400MV_6DB_SNB_B,
  2179. FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
  2180. FDI_LINK_TRAIN_800MV_0DB_SNB_B,
  2181. };
  2182. /* The FDI link training functions for SNB/Cougarpoint. */
  2183. static void gen6_fdi_link_train(struct drm_crtc *crtc)
  2184. {
  2185. struct drm_device *dev = crtc->dev;
  2186. struct drm_i915_private *dev_priv = dev->dev_private;
  2187. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2188. int pipe = intel_crtc->pipe;
  2189. u32 reg, temp, i, retry;
  2190. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2191. for train result */
  2192. reg = FDI_RX_IMR(pipe);
  2193. temp = I915_READ(reg);
  2194. temp &= ~FDI_RX_SYMBOL_LOCK;
  2195. temp &= ~FDI_RX_BIT_LOCK;
  2196. I915_WRITE(reg, temp);
  2197. POSTING_READ(reg);
  2198. udelay(150);
  2199. /* enable CPU FDI TX and PCH FDI RX */
  2200. reg = FDI_TX_CTL(pipe);
  2201. temp = I915_READ(reg);
  2202. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2203. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2204. temp &= ~FDI_LINK_TRAIN_NONE;
  2205. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2206. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2207. /* SNB-B */
  2208. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2209. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2210. I915_WRITE(FDI_RX_MISC(pipe),
  2211. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2212. reg = FDI_RX_CTL(pipe);
  2213. temp = I915_READ(reg);
  2214. if (HAS_PCH_CPT(dev)) {
  2215. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2216. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2217. } else {
  2218. temp &= ~FDI_LINK_TRAIN_NONE;
  2219. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2220. }
  2221. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2222. POSTING_READ(reg);
  2223. udelay(150);
  2224. for (i = 0; i < 4; i++) {
  2225. reg = FDI_TX_CTL(pipe);
  2226. temp = I915_READ(reg);
  2227. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2228. temp |= snb_b_fdi_train_param[i];
  2229. I915_WRITE(reg, temp);
  2230. POSTING_READ(reg);
  2231. udelay(500);
  2232. for (retry = 0; retry < 5; retry++) {
  2233. reg = FDI_RX_IIR(pipe);
  2234. temp = I915_READ(reg);
  2235. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2236. if (temp & FDI_RX_BIT_LOCK) {
  2237. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2238. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2239. break;
  2240. }
  2241. udelay(50);
  2242. }
  2243. if (retry < 5)
  2244. break;
  2245. }
  2246. if (i == 4)
  2247. DRM_ERROR("FDI train 1 fail!\n");
  2248. /* Train 2 */
  2249. reg = FDI_TX_CTL(pipe);
  2250. temp = I915_READ(reg);
  2251. temp &= ~FDI_LINK_TRAIN_NONE;
  2252. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2253. if (IS_GEN6(dev)) {
  2254. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2255. /* SNB-B */
  2256. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2257. }
  2258. I915_WRITE(reg, temp);
  2259. reg = FDI_RX_CTL(pipe);
  2260. temp = I915_READ(reg);
  2261. if (HAS_PCH_CPT(dev)) {
  2262. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2263. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2264. } else {
  2265. temp &= ~FDI_LINK_TRAIN_NONE;
  2266. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2267. }
  2268. I915_WRITE(reg, temp);
  2269. POSTING_READ(reg);
  2270. udelay(150);
  2271. for (i = 0; i < 4; i++) {
  2272. reg = FDI_TX_CTL(pipe);
  2273. temp = I915_READ(reg);
  2274. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2275. temp |= snb_b_fdi_train_param[i];
  2276. I915_WRITE(reg, temp);
  2277. POSTING_READ(reg);
  2278. udelay(500);
  2279. for (retry = 0; retry < 5; retry++) {
  2280. reg = FDI_RX_IIR(pipe);
  2281. temp = I915_READ(reg);
  2282. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2283. if (temp & FDI_RX_SYMBOL_LOCK) {
  2284. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2285. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2286. break;
  2287. }
  2288. udelay(50);
  2289. }
  2290. if (retry < 5)
  2291. break;
  2292. }
  2293. if (i == 4)
  2294. DRM_ERROR("FDI train 2 fail!\n");
  2295. DRM_DEBUG_KMS("FDI train done.\n");
  2296. }
  2297. /* Manual link training for Ivy Bridge A0 parts */
  2298. static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
  2299. {
  2300. struct drm_device *dev = crtc->dev;
  2301. struct drm_i915_private *dev_priv = dev->dev_private;
  2302. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2303. int pipe = intel_crtc->pipe;
  2304. u32 reg, temp, i;
  2305. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2306. for train result */
  2307. reg = FDI_RX_IMR(pipe);
  2308. temp = I915_READ(reg);
  2309. temp &= ~FDI_RX_SYMBOL_LOCK;
  2310. temp &= ~FDI_RX_BIT_LOCK;
  2311. I915_WRITE(reg, temp);
  2312. POSTING_READ(reg);
  2313. udelay(150);
  2314. DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
  2315. I915_READ(FDI_RX_IIR(pipe)));
  2316. /* enable CPU FDI TX and PCH FDI RX */
  2317. reg = FDI_TX_CTL(pipe);
  2318. temp = I915_READ(reg);
  2319. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2320. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2321. temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
  2322. temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
  2323. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2324. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2325. temp |= FDI_COMPOSITE_SYNC;
  2326. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2327. I915_WRITE(FDI_RX_MISC(pipe),
  2328. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2329. reg = FDI_RX_CTL(pipe);
  2330. temp = I915_READ(reg);
  2331. temp &= ~FDI_LINK_TRAIN_AUTO;
  2332. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2333. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2334. temp |= FDI_COMPOSITE_SYNC;
  2335. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2336. POSTING_READ(reg);
  2337. udelay(150);
  2338. for (i = 0; i < 4; i++) {
  2339. reg = FDI_TX_CTL(pipe);
  2340. temp = I915_READ(reg);
  2341. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2342. temp |= snb_b_fdi_train_param[i];
  2343. I915_WRITE(reg, temp);
  2344. POSTING_READ(reg);
  2345. udelay(500);
  2346. reg = FDI_RX_IIR(pipe);
  2347. temp = I915_READ(reg);
  2348. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2349. if (temp & FDI_RX_BIT_LOCK ||
  2350. (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
  2351. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2352. DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
  2353. break;
  2354. }
  2355. }
  2356. if (i == 4)
  2357. DRM_ERROR("FDI train 1 fail!\n");
  2358. /* Train 2 */
  2359. reg = FDI_TX_CTL(pipe);
  2360. temp = I915_READ(reg);
  2361. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2362. temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
  2363. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2364. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2365. I915_WRITE(reg, temp);
  2366. reg = FDI_RX_CTL(pipe);
  2367. temp = I915_READ(reg);
  2368. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2369. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2370. I915_WRITE(reg, temp);
  2371. POSTING_READ(reg);
  2372. udelay(150);
  2373. for (i = 0; i < 4; i++) {
  2374. reg = FDI_TX_CTL(pipe);
  2375. temp = I915_READ(reg);
  2376. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2377. temp |= snb_b_fdi_train_param[i];
  2378. I915_WRITE(reg, temp);
  2379. POSTING_READ(reg);
  2380. udelay(500);
  2381. reg = FDI_RX_IIR(pipe);
  2382. temp = I915_READ(reg);
  2383. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2384. if (temp & FDI_RX_SYMBOL_LOCK) {
  2385. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2386. DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
  2387. break;
  2388. }
  2389. }
  2390. if (i == 4)
  2391. DRM_ERROR("FDI train 2 fail!\n");
  2392. DRM_DEBUG_KMS("FDI train done.\n");
  2393. }
  2394. static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
  2395. {
  2396. struct drm_device *dev = intel_crtc->base.dev;
  2397. struct drm_i915_private *dev_priv = dev->dev_private;
  2398. int pipe = intel_crtc->pipe;
  2399. u32 reg, temp;
  2400. /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
  2401. reg = FDI_RX_CTL(pipe);
  2402. temp = I915_READ(reg);
  2403. temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
  2404. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2405. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2406. I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
  2407. POSTING_READ(reg);
  2408. udelay(200);
  2409. /* Switch from Rawclk to PCDclk */
  2410. temp = I915_READ(reg);
  2411. I915_WRITE(reg, temp | FDI_PCDCLK);
  2412. POSTING_READ(reg);
  2413. udelay(200);
  2414. /* Enable CPU FDI TX PLL, always on for Ironlake */
  2415. reg = FDI_TX_CTL(pipe);
  2416. temp = I915_READ(reg);
  2417. if ((temp & FDI_TX_PLL_ENABLE) == 0) {
  2418. I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
  2419. POSTING_READ(reg);
  2420. udelay(100);
  2421. }
  2422. }
  2423. static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
  2424. {
  2425. struct drm_device *dev = intel_crtc->base.dev;
  2426. struct drm_i915_private *dev_priv = dev->dev_private;
  2427. int pipe = intel_crtc->pipe;
  2428. u32 reg, temp;
  2429. /* Switch from PCDclk to Rawclk */
  2430. reg = FDI_RX_CTL(pipe);
  2431. temp = I915_READ(reg);
  2432. I915_WRITE(reg, temp & ~FDI_PCDCLK);
  2433. /* Disable CPU FDI TX PLL */
  2434. reg = FDI_TX_CTL(pipe);
  2435. temp = I915_READ(reg);
  2436. I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
  2437. POSTING_READ(reg);
  2438. udelay(100);
  2439. reg = FDI_RX_CTL(pipe);
  2440. temp = I915_READ(reg);
  2441. I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
  2442. /* Wait for the clocks to turn off. */
  2443. POSTING_READ(reg);
  2444. udelay(100);
  2445. }
  2446. static void ironlake_fdi_disable(struct drm_crtc *crtc)
  2447. {
  2448. struct drm_device *dev = crtc->dev;
  2449. struct drm_i915_private *dev_priv = dev->dev_private;
  2450. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2451. int pipe = intel_crtc->pipe;
  2452. u32 reg, temp;
  2453. /* disable CPU FDI tx and PCH FDI rx */
  2454. reg = FDI_TX_CTL(pipe);
  2455. temp = I915_READ(reg);
  2456. I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
  2457. POSTING_READ(reg);
  2458. reg = FDI_RX_CTL(pipe);
  2459. temp = I915_READ(reg);
  2460. temp &= ~(0x7 << 16);
  2461. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2462. I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
  2463. POSTING_READ(reg);
  2464. udelay(100);
  2465. /* Ironlake workaround, disable clock pointer after downing FDI */
  2466. if (HAS_PCH_IBX(dev)) {
  2467. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2468. }
  2469. /* still set train pattern 1 */
  2470. reg = FDI_TX_CTL(pipe);
  2471. temp = I915_READ(reg);
  2472. temp &= ~FDI_LINK_TRAIN_NONE;
  2473. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2474. I915_WRITE(reg, temp);
  2475. reg = FDI_RX_CTL(pipe);
  2476. temp = I915_READ(reg);
  2477. if (HAS_PCH_CPT(dev)) {
  2478. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2479. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2480. } else {
  2481. temp &= ~FDI_LINK_TRAIN_NONE;
  2482. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2483. }
  2484. /* BPC in FDI rx is consistent with that in PIPECONF */
  2485. temp &= ~(0x07 << 16);
  2486. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2487. I915_WRITE(reg, temp);
  2488. POSTING_READ(reg);
  2489. udelay(100);
  2490. }
  2491. static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
  2492. {
  2493. struct drm_device *dev = crtc->dev;
  2494. struct drm_i915_private *dev_priv = dev->dev_private;
  2495. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2496. unsigned long flags;
  2497. bool pending;
  2498. if (i915_reset_in_progress(&dev_priv->gpu_error) ||
  2499. intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
  2500. return false;
  2501. spin_lock_irqsave(&dev->event_lock, flags);
  2502. pending = to_intel_crtc(crtc)->unpin_work != NULL;
  2503. spin_unlock_irqrestore(&dev->event_lock, flags);
  2504. return pending;
  2505. }
  2506. static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
  2507. {
  2508. struct drm_device *dev = crtc->dev;
  2509. struct drm_i915_private *dev_priv = dev->dev_private;
  2510. if (crtc->fb == NULL)
  2511. return;
  2512. WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
  2513. wait_event(dev_priv->pending_flip_queue,
  2514. !intel_crtc_has_pending_flip(crtc));
  2515. mutex_lock(&dev->struct_mutex);
  2516. intel_finish_fb(crtc->fb);
  2517. mutex_unlock(&dev->struct_mutex);
  2518. }
  2519. /* Program iCLKIP clock to the desired frequency */
  2520. static void lpt_program_iclkip(struct drm_crtc *crtc)
  2521. {
  2522. struct drm_device *dev = crtc->dev;
  2523. struct drm_i915_private *dev_priv = dev->dev_private;
  2524. u32 divsel, phaseinc, auxdiv, phasedir = 0;
  2525. u32 temp;
  2526. mutex_lock(&dev_priv->dpio_lock);
  2527. /* It is necessary to ungate the pixclk gate prior to programming
  2528. * the divisors, and gate it back when it is done.
  2529. */
  2530. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
  2531. /* Disable SSCCTL */
  2532. intel_sbi_write(dev_priv, SBI_SSCCTL6,
  2533. intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
  2534. SBI_SSCCTL_DISABLE,
  2535. SBI_ICLK);
  2536. /* 20MHz is a corner case which is out of range for the 7-bit divisor */
  2537. if (crtc->mode.clock == 20000) {
  2538. auxdiv = 1;
  2539. divsel = 0x41;
  2540. phaseinc = 0x20;
  2541. } else {
  2542. /* The iCLK virtual clock root frequency is in MHz,
  2543. * but the crtc->mode.clock in in KHz. To get the divisors,
  2544. * it is necessary to divide one by another, so we
  2545. * convert the virtual clock precision to KHz here for higher
  2546. * precision.
  2547. */
  2548. u32 iclk_virtual_root_freq = 172800 * 1000;
  2549. u32 iclk_pi_range = 64;
  2550. u32 desired_divisor, msb_divisor_value, pi_value;
  2551. desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
  2552. msb_divisor_value = desired_divisor / iclk_pi_range;
  2553. pi_value = desired_divisor % iclk_pi_range;
  2554. auxdiv = 0;
  2555. divsel = msb_divisor_value - 2;
  2556. phaseinc = pi_value;
  2557. }
  2558. /* This should not happen with any sane values */
  2559. WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
  2560. ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
  2561. WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
  2562. ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
  2563. DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
  2564. crtc->mode.clock,
  2565. auxdiv,
  2566. divsel,
  2567. phasedir,
  2568. phaseinc);
  2569. /* Program SSCDIVINTPHASE6 */
  2570. temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
  2571. temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
  2572. temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
  2573. temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
  2574. temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
  2575. temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
  2576. temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
  2577. intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
  2578. /* Program SSCAUXDIV */
  2579. temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
  2580. temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
  2581. temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
  2582. intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
  2583. /* Enable modulator and associated divider */
  2584. temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
  2585. temp &= ~SBI_SSCCTL_DISABLE;
  2586. intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
  2587. /* Wait for initialization time */
  2588. udelay(24);
  2589. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
  2590. mutex_unlock(&dev_priv->dpio_lock);
  2591. }
  2592. static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
  2593. enum pipe pch_transcoder)
  2594. {
  2595. struct drm_device *dev = crtc->base.dev;
  2596. struct drm_i915_private *dev_priv = dev->dev_private;
  2597. enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
  2598. I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
  2599. I915_READ(HTOTAL(cpu_transcoder)));
  2600. I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
  2601. I915_READ(HBLANK(cpu_transcoder)));
  2602. I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
  2603. I915_READ(HSYNC(cpu_transcoder)));
  2604. I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
  2605. I915_READ(VTOTAL(cpu_transcoder)));
  2606. I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
  2607. I915_READ(VBLANK(cpu_transcoder)));
  2608. I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
  2609. I915_READ(VSYNC(cpu_transcoder)));
  2610. I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
  2611. I915_READ(VSYNCSHIFT(cpu_transcoder)));
  2612. }
  2613. /*
  2614. * Enable PCH resources required for PCH ports:
  2615. * - PCH PLLs
  2616. * - FDI training & RX/TX
  2617. * - update transcoder timings
  2618. * - DP transcoding bits
  2619. * - transcoder
  2620. */
  2621. static void ironlake_pch_enable(struct drm_crtc *crtc)
  2622. {
  2623. struct drm_device *dev = crtc->dev;
  2624. struct drm_i915_private *dev_priv = dev->dev_private;
  2625. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2626. int pipe = intel_crtc->pipe;
  2627. u32 reg, temp;
  2628. assert_pch_transcoder_disabled(dev_priv, pipe);
  2629. /* Write the TU size bits before fdi link training, so that error
  2630. * detection works. */
  2631. I915_WRITE(FDI_RX_TUSIZE1(pipe),
  2632. I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
  2633. /* For PCH output, training FDI link */
  2634. dev_priv->display.fdi_link_train(crtc);
  2635. /* XXX: pch pll's can be enabled any time before we enable the PCH
  2636. * transcoder, and we actually should do this to not upset any PCH
  2637. * transcoder that already use the clock when we share it.
  2638. *
  2639. * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
  2640. * unconditionally resets the pll - we need that to have the right LVDS
  2641. * enable sequence. */
  2642. ironlake_enable_pch_pll(intel_crtc);
  2643. if (HAS_PCH_CPT(dev)) {
  2644. u32 sel;
  2645. temp = I915_READ(PCH_DPLL_SEL);
  2646. switch (pipe) {
  2647. default:
  2648. case 0:
  2649. temp |= TRANSA_DPLL_ENABLE;
  2650. sel = TRANSA_DPLLB_SEL;
  2651. break;
  2652. case 1:
  2653. temp |= TRANSB_DPLL_ENABLE;
  2654. sel = TRANSB_DPLLB_SEL;
  2655. break;
  2656. case 2:
  2657. temp |= TRANSC_DPLL_ENABLE;
  2658. sel = TRANSC_DPLLB_SEL;
  2659. break;
  2660. }
  2661. if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
  2662. temp |= sel;
  2663. else
  2664. temp &= ~sel;
  2665. I915_WRITE(PCH_DPLL_SEL, temp);
  2666. }
  2667. /* set transcoder timing, panel must allow it */
  2668. assert_panel_unlocked(dev_priv, pipe);
  2669. ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
  2670. intel_fdi_normal_train(crtc);
  2671. /* For PCH DP, enable TRANS_DP_CTL */
  2672. if (HAS_PCH_CPT(dev) &&
  2673. (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
  2674. intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
  2675. u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
  2676. reg = TRANS_DP_CTL(pipe);
  2677. temp = I915_READ(reg);
  2678. temp &= ~(TRANS_DP_PORT_SEL_MASK |
  2679. TRANS_DP_SYNC_MASK |
  2680. TRANS_DP_BPC_MASK);
  2681. temp |= (TRANS_DP_OUTPUT_ENABLE |
  2682. TRANS_DP_ENH_FRAMING);
  2683. temp |= bpc << 9; /* same format but at 11:9 */
  2684. if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
  2685. temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
  2686. if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
  2687. temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
  2688. switch (intel_trans_dp_port_sel(crtc)) {
  2689. case PCH_DP_B:
  2690. temp |= TRANS_DP_PORT_SEL_B;
  2691. break;
  2692. case PCH_DP_C:
  2693. temp |= TRANS_DP_PORT_SEL_C;
  2694. break;
  2695. case PCH_DP_D:
  2696. temp |= TRANS_DP_PORT_SEL_D;
  2697. break;
  2698. default:
  2699. BUG();
  2700. }
  2701. I915_WRITE(reg, temp);
  2702. }
  2703. ironlake_enable_pch_transcoder(dev_priv, pipe);
  2704. }
  2705. static void lpt_pch_enable(struct drm_crtc *crtc)
  2706. {
  2707. struct drm_device *dev = crtc->dev;
  2708. struct drm_i915_private *dev_priv = dev->dev_private;
  2709. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2710. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  2711. assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
  2712. lpt_program_iclkip(crtc);
  2713. /* Set transcoder timing. */
  2714. ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
  2715. lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
  2716. }
  2717. static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
  2718. {
  2719. struct intel_pch_pll *pll = intel_crtc->pch_pll;
  2720. if (pll == NULL)
  2721. return;
  2722. if (pll->refcount == 0) {
  2723. WARN(1, "bad PCH PLL refcount\n");
  2724. return;
  2725. }
  2726. --pll->refcount;
  2727. intel_crtc->pch_pll = NULL;
  2728. }
  2729. static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
  2730. {
  2731. struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
  2732. struct intel_pch_pll *pll;
  2733. int i;
  2734. pll = intel_crtc->pch_pll;
  2735. if (pll) {
  2736. DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
  2737. intel_crtc->base.base.id, pll->pll_reg);
  2738. goto prepare;
  2739. }
  2740. if (HAS_PCH_IBX(dev_priv->dev)) {
  2741. /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
  2742. i = intel_crtc->pipe;
  2743. pll = &dev_priv->pch_plls[i];
  2744. DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
  2745. intel_crtc->base.base.id, pll->pll_reg);
  2746. goto found;
  2747. }
  2748. for (i = 0; i < dev_priv->num_pch_pll; i++) {
  2749. pll = &dev_priv->pch_plls[i];
  2750. /* Only want to check enabled timings first */
  2751. if (pll->refcount == 0)
  2752. continue;
  2753. if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
  2754. fp == I915_READ(pll->fp0_reg)) {
  2755. DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
  2756. intel_crtc->base.base.id,
  2757. pll->pll_reg, pll->refcount, pll->active);
  2758. goto found;
  2759. }
  2760. }
  2761. /* Ok no matching timings, maybe there's a free one? */
  2762. for (i = 0; i < dev_priv->num_pch_pll; i++) {
  2763. pll = &dev_priv->pch_plls[i];
  2764. if (pll->refcount == 0) {
  2765. DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
  2766. intel_crtc->base.base.id, pll->pll_reg);
  2767. goto found;
  2768. }
  2769. }
  2770. return NULL;
  2771. found:
  2772. intel_crtc->pch_pll = pll;
  2773. pll->refcount++;
  2774. DRM_DEBUG_DRIVER("using pll %d for pipe %c\n", i, pipe_name(intel_crtc->pipe));
  2775. prepare: /* separate function? */
  2776. DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
  2777. /* Wait for the clocks to stabilize before rewriting the regs */
  2778. I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
  2779. POSTING_READ(pll->pll_reg);
  2780. udelay(150);
  2781. I915_WRITE(pll->fp0_reg, fp);
  2782. I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
  2783. pll->on = false;
  2784. return pll;
  2785. }
  2786. static void cpt_verify_modeset(struct drm_device *dev, int pipe)
  2787. {
  2788. struct drm_i915_private *dev_priv = dev->dev_private;
  2789. int dslreg = PIPEDSL(pipe);
  2790. u32 temp;
  2791. temp = I915_READ(dslreg);
  2792. udelay(500);
  2793. if (wait_for(I915_READ(dslreg) != temp, 5)) {
  2794. if (wait_for(I915_READ(dslreg) != temp, 5))
  2795. DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
  2796. }
  2797. }
  2798. static void ironlake_pfit_enable(struct intel_crtc *crtc)
  2799. {
  2800. struct drm_device *dev = crtc->base.dev;
  2801. struct drm_i915_private *dev_priv = dev->dev_private;
  2802. int pipe = crtc->pipe;
  2803. if (crtc->config.pch_pfit.size) {
  2804. /* Force use of hard-coded filter coefficients
  2805. * as some pre-programmed values are broken,
  2806. * e.g. x201.
  2807. */
  2808. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  2809. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
  2810. PF_PIPE_SEL_IVB(pipe));
  2811. else
  2812. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
  2813. I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
  2814. I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
  2815. }
  2816. }
  2817. static void ironlake_crtc_enable(struct drm_crtc *crtc)
  2818. {
  2819. struct drm_device *dev = crtc->dev;
  2820. struct drm_i915_private *dev_priv = dev->dev_private;
  2821. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2822. struct intel_encoder *encoder;
  2823. int pipe = intel_crtc->pipe;
  2824. int plane = intel_crtc->plane;
  2825. u32 temp;
  2826. WARN_ON(!crtc->enabled);
  2827. if (intel_crtc->active)
  2828. return;
  2829. intel_crtc->active = true;
  2830. intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
  2831. intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
  2832. intel_update_watermarks(dev);
  2833. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  2834. temp = I915_READ(PCH_LVDS);
  2835. if ((temp & LVDS_PORT_EN) == 0)
  2836. I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
  2837. }
  2838. if (intel_crtc->config.has_pch_encoder) {
  2839. /* Note: FDI PLL enabling _must_ be done before we enable the
  2840. * cpu pipes, hence this is separate from all the other fdi/pch
  2841. * enabling. */
  2842. ironlake_fdi_pll_enable(intel_crtc);
  2843. } else {
  2844. assert_fdi_tx_disabled(dev_priv, pipe);
  2845. assert_fdi_rx_disabled(dev_priv, pipe);
  2846. }
  2847. for_each_encoder_on_crtc(dev, crtc, encoder)
  2848. if (encoder->pre_enable)
  2849. encoder->pre_enable(encoder);
  2850. /* Enable panel fitting for LVDS */
  2851. ironlake_pfit_enable(intel_crtc);
  2852. /*
  2853. * On ILK+ LUT must be loaded before the pipe is running but with
  2854. * clocks enabled
  2855. */
  2856. intel_crtc_load_lut(crtc);
  2857. intel_enable_pipe(dev_priv, pipe,
  2858. intel_crtc->config.has_pch_encoder);
  2859. intel_enable_plane(dev_priv, plane, pipe);
  2860. if (intel_crtc->config.has_pch_encoder)
  2861. ironlake_pch_enable(crtc);
  2862. mutex_lock(&dev->struct_mutex);
  2863. intel_update_fbc(dev);
  2864. mutex_unlock(&dev->struct_mutex);
  2865. intel_crtc_update_cursor(crtc, true);
  2866. for_each_encoder_on_crtc(dev, crtc, encoder)
  2867. encoder->enable(encoder);
  2868. if (HAS_PCH_CPT(dev))
  2869. cpt_verify_modeset(dev, intel_crtc->pipe);
  2870. /*
  2871. * There seems to be a race in PCH platform hw (at least on some
  2872. * outputs) where an enabled pipe still completes any pageflip right
  2873. * away (as if the pipe is off) instead of waiting for vblank. As soon
  2874. * as the first vblank happend, everything works as expected. Hence just
  2875. * wait for one vblank before returning to avoid strange things
  2876. * happening.
  2877. */
  2878. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2879. }
  2880. static void haswell_crtc_enable(struct drm_crtc *crtc)
  2881. {
  2882. struct drm_device *dev = crtc->dev;
  2883. struct drm_i915_private *dev_priv = dev->dev_private;
  2884. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2885. struct intel_encoder *encoder;
  2886. int pipe = intel_crtc->pipe;
  2887. int plane = intel_crtc->plane;
  2888. WARN_ON(!crtc->enabled);
  2889. if (intel_crtc->active)
  2890. return;
  2891. intel_crtc->active = true;
  2892. intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
  2893. if (intel_crtc->config.has_pch_encoder)
  2894. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
  2895. intel_update_watermarks(dev);
  2896. if (intel_crtc->config.has_pch_encoder)
  2897. dev_priv->display.fdi_link_train(crtc);
  2898. for_each_encoder_on_crtc(dev, crtc, encoder)
  2899. if (encoder->pre_enable)
  2900. encoder->pre_enable(encoder);
  2901. intel_ddi_enable_pipe_clock(intel_crtc);
  2902. /* Enable panel fitting for eDP */
  2903. ironlake_pfit_enable(intel_crtc);
  2904. /*
  2905. * On ILK+ LUT must be loaded before the pipe is running but with
  2906. * clocks enabled
  2907. */
  2908. intel_crtc_load_lut(crtc);
  2909. intel_ddi_set_pipe_settings(crtc);
  2910. intel_ddi_enable_transcoder_func(crtc);
  2911. intel_enable_pipe(dev_priv, pipe,
  2912. intel_crtc->config.has_pch_encoder);
  2913. intel_enable_plane(dev_priv, plane, pipe);
  2914. if (intel_crtc->config.has_pch_encoder)
  2915. lpt_pch_enable(crtc);
  2916. mutex_lock(&dev->struct_mutex);
  2917. intel_update_fbc(dev);
  2918. mutex_unlock(&dev->struct_mutex);
  2919. intel_crtc_update_cursor(crtc, true);
  2920. for_each_encoder_on_crtc(dev, crtc, encoder)
  2921. encoder->enable(encoder);
  2922. /*
  2923. * There seems to be a race in PCH platform hw (at least on some
  2924. * outputs) where an enabled pipe still completes any pageflip right
  2925. * away (as if the pipe is off) instead of waiting for vblank. As soon
  2926. * as the first vblank happend, everything works as expected. Hence just
  2927. * wait for one vblank before returning to avoid strange things
  2928. * happening.
  2929. */
  2930. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2931. }
  2932. static void ironlake_crtc_disable(struct drm_crtc *crtc)
  2933. {
  2934. struct drm_device *dev = crtc->dev;
  2935. struct drm_i915_private *dev_priv = dev->dev_private;
  2936. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2937. struct intel_encoder *encoder;
  2938. int pipe = intel_crtc->pipe;
  2939. int plane = intel_crtc->plane;
  2940. u32 reg, temp;
  2941. if (!intel_crtc->active)
  2942. return;
  2943. for_each_encoder_on_crtc(dev, crtc, encoder)
  2944. encoder->disable(encoder);
  2945. intel_crtc_wait_for_pending_flips(crtc);
  2946. drm_vblank_off(dev, pipe);
  2947. intel_crtc_update_cursor(crtc, false);
  2948. intel_disable_plane(dev_priv, plane, pipe);
  2949. if (dev_priv->cfb_plane == plane)
  2950. intel_disable_fbc(dev);
  2951. intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
  2952. intel_disable_pipe(dev_priv, pipe);
  2953. /* Disable PF */
  2954. I915_WRITE(PF_CTL(pipe), 0);
  2955. I915_WRITE(PF_WIN_SZ(pipe), 0);
  2956. for_each_encoder_on_crtc(dev, crtc, encoder)
  2957. if (encoder->post_disable)
  2958. encoder->post_disable(encoder);
  2959. ironlake_fdi_disable(crtc);
  2960. ironlake_disable_pch_transcoder(dev_priv, pipe);
  2961. intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
  2962. if (HAS_PCH_CPT(dev)) {
  2963. /* disable TRANS_DP_CTL */
  2964. reg = TRANS_DP_CTL(pipe);
  2965. temp = I915_READ(reg);
  2966. temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
  2967. temp |= TRANS_DP_PORT_SEL_NONE;
  2968. I915_WRITE(reg, temp);
  2969. /* disable DPLL_SEL */
  2970. temp = I915_READ(PCH_DPLL_SEL);
  2971. switch (pipe) {
  2972. case 0:
  2973. temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
  2974. break;
  2975. case 1:
  2976. temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
  2977. break;
  2978. case 2:
  2979. /* C shares PLL A or B */
  2980. temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
  2981. break;
  2982. default:
  2983. BUG(); /* wtf */
  2984. }
  2985. I915_WRITE(PCH_DPLL_SEL, temp);
  2986. }
  2987. /* disable PCH DPLL */
  2988. intel_disable_pch_pll(intel_crtc);
  2989. ironlake_fdi_pll_disable(intel_crtc);
  2990. intel_crtc->active = false;
  2991. intel_update_watermarks(dev);
  2992. mutex_lock(&dev->struct_mutex);
  2993. intel_update_fbc(dev);
  2994. mutex_unlock(&dev->struct_mutex);
  2995. }
  2996. static void haswell_crtc_disable(struct drm_crtc *crtc)
  2997. {
  2998. struct drm_device *dev = crtc->dev;
  2999. struct drm_i915_private *dev_priv = dev->dev_private;
  3000. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3001. struct intel_encoder *encoder;
  3002. int pipe = intel_crtc->pipe;
  3003. int plane = intel_crtc->plane;
  3004. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  3005. if (!intel_crtc->active)
  3006. return;
  3007. for_each_encoder_on_crtc(dev, crtc, encoder)
  3008. encoder->disable(encoder);
  3009. intel_crtc_wait_for_pending_flips(crtc);
  3010. drm_vblank_off(dev, pipe);
  3011. intel_crtc_update_cursor(crtc, false);
  3012. intel_disable_plane(dev_priv, plane, pipe);
  3013. if (dev_priv->cfb_plane == plane)
  3014. intel_disable_fbc(dev);
  3015. if (intel_crtc->config.has_pch_encoder)
  3016. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
  3017. intel_disable_pipe(dev_priv, pipe);
  3018. intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
  3019. /* XXX: Once we have proper panel fitter state tracking implemented with
  3020. * hardware state read/check support we should switch to only disable
  3021. * the panel fitter when we know it's used. */
  3022. if (intel_display_power_enabled(dev,
  3023. POWER_DOMAIN_PIPE_PANEL_FITTER(pipe))) {
  3024. I915_WRITE(PF_CTL(pipe), 0);
  3025. I915_WRITE(PF_WIN_SZ(pipe), 0);
  3026. }
  3027. intel_ddi_disable_pipe_clock(intel_crtc);
  3028. for_each_encoder_on_crtc(dev, crtc, encoder)
  3029. if (encoder->post_disable)
  3030. encoder->post_disable(encoder);
  3031. if (intel_crtc->config.has_pch_encoder) {
  3032. lpt_disable_pch_transcoder(dev_priv);
  3033. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
  3034. intel_ddi_fdi_disable(crtc);
  3035. }
  3036. intel_crtc->active = false;
  3037. intel_update_watermarks(dev);
  3038. mutex_lock(&dev->struct_mutex);
  3039. intel_update_fbc(dev);
  3040. mutex_unlock(&dev->struct_mutex);
  3041. }
  3042. static void ironlake_crtc_off(struct drm_crtc *crtc)
  3043. {
  3044. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3045. intel_put_pch_pll(intel_crtc);
  3046. }
  3047. static void haswell_crtc_off(struct drm_crtc *crtc)
  3048. {
  3049. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3050. /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
  3051. * start using it. */
  3052. intel_crtc->config.cpu_transcoder = (enum transcoder) intel_crtc->pipe;
  3053. intel_ddi_put_crtc_pll(crtc);
  3054. }
  3055. static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
  3056. {
  3057. if (!enable && intel_crtc->overlay) {
  3058. struct drm_device *dev = intel_crtc->base.dev;
  3059. struct drm_i915_private *dev_priv = dev->dev_private;
  3060. mutex_lock(&dev->struct_mutex);
  3061. dev_priv->mm.interruptible = false;
  3062. (void) intel_overlay_switch_off(intel_crtc->overlay);
  3063. dev_priv->mm.interruptible = true;
  3064. mutex_unlock(&dev->struct_mutex);
  3065. }
  3066. /* Let userspace switch the overlay on again. In most cases userspace
  3067. * has to recompute where to put it anyway.
  3068. */
  3069. }
  3070. /**
  3071. * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
  3072. * cursor plane briefly if not already running after enabling the display
  3073. * plane.
  3074. * This workaround avoids occasional blank screens when self refresh is
  3075. * enabled.
  3076. */
  3077. static void
  3078. g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
  3079. {
  3080. u32 cntl = I915_READ(CURCNTR(pipe));
  3081. if ((cntl & CURSOR_MODE) == 0) {
  3082. u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
  3083. I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
  3084. I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
  3085. intel_wait_for_vblank(dev_priv->dev, pipe);
  3086. I915_WRITE(CURCNTR(pipe), cntl);
  3087. I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
  3088. I915_WRITE(FW_BLC_SELF, fw_bcl_self);
  3089. }
  3090. }
  3091. static void i9xx_pfit_enable(struct intel_crtc *crtc)
  3092. {
  3093. struct drm_device *dev = crtc->base.dev;
  3094. struct drm_i915_private *dev_priv = dev->dev_private;
  3095. struct intel_crtc_config *pipe_config = &crtc->config;
  3096. if (!(intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
  3097. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)))
  3098. return;
  3099. WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
  3100. assert_pipe_disabled(dev_priv, crtc->pipe);
  3101. /*
  3102. * Enable automatic panel scaling so that non-native modes
  3103. * fill the screen. The panel fitter should only be
  3104. * adjusted whilst the pipe is disabled, according to
  3105. * register description and PRM.
  3106. */
  3107. DRM_DEBUG_KMS("applying panel-fitter: %x, %x\n",
  3108. pipe_config->gmch_pfit.control,
  3109. pipe_config->gmch_pfit.pgm_ratios);
  3110. I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
  3111. I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
  3112. /* Border color in case we don't scale up to the full screen. Black by
  3113. * default, change to something else for debugging. */
  3114. I915_WRITE(BCLRPAT(crtc->pipe), 0);
  3115. }
  3116. static void valleyview_crtc_enable(struct drm_crtc *crtc)
  3117. {
  3118. struct drm_device *dev = crtc->dev;
  3119. struct drm_i915_private *dev_priv = dev->dev_private;
  3120. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3121. struct intel_encoder *encoder;
  3122. int pipe = intel_crtc->pipe;
  3123. int plane = intel_crtc->plane;
  3124. WARN_ON(!crtc->enabled);
  3125. if (intel_crtc->active)
  3126. return;
  3127. intel_crtc->active = true;
  3128. intel_update_watermarks(dev);
  3129. mutex_lock(&dev_priv->dpio_lock);
  3130. for_each_encoder_on_crtc(dev, crtc, encoder)
  3131. if (encoder->pre_pll_enable)
  3132. encoder->pre_pll_enable(encoder);
  3133. intel_enable_pll(dev_priv, pipe);
  3134. for_each_encoder_on_crtc(dev, crtc, encoder)
  3135. if (encoder->pre_enable)
  3136. encoder->pre_enable(encoder);
  3137. /* VLV wants encoder enabling _before_ the pipe is up. */
  3138. for_each_encoder_on_crtc(dev, crtc, encoder)
  3139. encoder->enable(encoder);
  3140. /* Enable panel fitting for eDP */
  3141. i9xx_pfit_enable(intel_crtc);
  3142. intel_enable_pipe(dev_priv, pipe, false);
  3143. intel_enable_plane(dev_priv, plane, pipe);
  3144. intel_crtc_load_lut(crtc);
  3145. intel_update_fbc(dev);
  3146. /* Give the overlay scaler a chance to enable if it's on this pipe */
  3147. intel_crtc_dpms_overlay(intel_crtc, true);
  3148. intel_crtc_update_cursor(crtc, true);
  3149. mutex_unlock(&dev_priv->dpio_lock);
  3150. }
  3151. static void i9xx_crtc_enable(struct drm_crtc *crtc)
  3152. {
  3153. struct drm_device *dev = crtc->dev;
  3154. struct drm_i915_private *dev_priv = dev->dev_private;
  3155. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3156. struct intel_encoder *encoder;
  3157. int pipe = intel_crtc->pipe;
  3158. int plane = intel_crtc->plane;
  3159. WARN_ON(!crtc->enabled);
  3160. if (intel_crtc->active)
  3161. return;
  3162. intel_crtc->active = true;
  3163. intel_update_watermarks(dev);
  3164. intel_enable_pll(dev_priv, pipe);
  3165. for_each_encoder_on_crtc(dev, crtc, encoder)
  3166. if (encoder->pre_enable)
  3167. encoder->pre_enable(encoder);
  3168. /* Enable panel fitting for LVDS */
  3169. i9xx_pfit_enable(intel_crtc);
  3170. intel_enable_pipe(dev_priv, pipe, false);
  3171. intel_enable_plane(dev_priv, plane, pipe);
  3172. if (IS_G4X(dev))
  3173. g4x_fixup_plane(dev_priv, pipe);
  3174. intel_crtc_load_lut(crtc);
  3175. intel_update_fbc(dev);
  3176. /* Give the overlay scaler a chance to enable if it's on this pipe */
  3177. intel_crtc_dpms_overlay(intel_crtc, true);
  3178. intel_crtc_update_cursor(crtc, true);
  3179. for_each_encoder_on_crtc(dev, crtc, encoder)
  3180. encoder->enable(encoder);
  3181. }
  3182. static void i9xx_pfit_disable(struct intel_crtc *crtc)
  3183. {
  3184. struct drm_device *dev = crtc->base.dev;
  3185. struct drm_i915_private *dev_priv = dev->dev_private;
  3186. enum pipe pipe;
  3187. uint32_t pctl = I915_READ(PFIT_CONTROL);
  3188. assert_pipe_disabled(dev_priv, crtc->pipe);
  3189. if (INTEL_INFO(dev)->gen >= 4)
  3190. pipe = (pctl & PFIT_PIPE_MASK) >> PFIT_PIPE_SHIFT;
  3191. else
  3192. pipe = PIPE_B;
  3193. if (pipe == crtc->pipe) {
  3194. DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n", pctl);
  3195. I915_WRITE(PFIT_CONTROL, 0);
  3196. }
  3197. }
  3198. static void i9xx_crtc_disable(struct drm_crtc *crtc)
  3199. {
  3200. struct drm_device *dev = crtc->dev;
  3201. struct drm_i915_private *dev_priv = dev->dev_private;
  3202. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3203. struct intel_encoder *encoder;
  3204. int pipe = intel_crtc->pipe;
  3205. int plane = intel_crtc->plane;
  3206. if (!intel_crtc->active)
  3207. return;
  3208. for_each_encoder_on_crtc(dev, crtc, encoder)
  3209. encoder->disable(encoder);
  3210. /* Give the overlay scaler a chance to disable if it's on this pipe */
  3211. intel_crtc_wait_for_pending_flips(crtc);
  3212. drm_vblank_off(dev, pipe);
  3213. intel_crtc_dpms_overlay(intel_crtc, false);
  3214. intel_crtc_update_cursor(crtc, false);
  3215. if (dev_priv->cfb_plane == plane)
  3216. intel_disable_fbc(dev);
  3217. intel_disable_plane(dev_priv, plane, pipe);
  3218. intel_disable_pipe(dev_priv, pipe);
  3219. i9xx_pfit_disable(intel_crtc);
  3220. for_each_encoder_on_crtc(dev, crtc, encoder)
  3221. if (encoder->post_disable)
  3222. encoder->post_disable(encoder);
  3223. intel_disable_pll(dev_priv, pipe);
  3224. intel_crtc->active = false;
  3225. intel_update_fbc(dev);
  3226. intel_update_watermarks(dev);
  3227. }
  3228. static void i9xx_crtc_off(struct drm_crtc *crtc)
  3229. {
  3230. }
  3231. static void intel_crtc_update_sarea(struct drm_crtc *crtc,
  3232. bool enabled)
  3233. {
  3234. struct drm_device *dev = crtc->dev;
  3235. struct drm_i915_master_private *master_priv;
  3236. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3237. int pipe = intel_crtc->pipe;
  3238. if (!dev->primary->master)
  3239. return;
  3240. master_priv = dev->primary->master->driver_priv;
  3241. if (!master_priv->sarea_priv)
  3242. return;
  3243. switch (pipe) {
  3244. case 0:
  3245. master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
  3246. master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
  3247. break;
  3248. case 1:
  3249. master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
  3250. master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
  3251. break;
  3252. default:
  3253. DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
  3254. break;
  3255. }
  3256. }
  3257. /**
  3258. * Sets the power management mode of the pipe and plane.
  3259. */
  3260. void intel_crtc_update_dpms(struct drm_crtc *crtc)
  3261. {
  3262. struct drm_device *dev = crtc->dev;
  3263. struct drm_i915_private *dev_priv = dev->dev_private;
  3264. struct intel_encoder *intel_encoder;
  3265. bool enable = false;
  3266. for_each_encoder_on_crtc(dev, crtc, intel_encoder)
  3267. enable |= intel_encoder->connectors_active;
  3268. if (enable)
  3269. dev_priv->display.crtc_enable(crtc);
  3270. else
  3271. dev_priv->display.crtc_disable(crtc);
  3272. intel_crtc_update_sarea(crtc, enable);
  3273. }
  3274. static void intel_crtc_disable(struct drm_crtc *crtc)
  3275. {
  3276. struct drm_device *dev = crtc->dev;
  3277. struct drm_connector *connector;
  3278. struct drm_i915_private *dev_priv = dev->dev_private;
  3279. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3280. /* crtc should still be enabled when we disable it. */
  3281. WARN_ON(!crtc->enabled);
  3282. dev_priv->display.crtc_disable(crtc);
  3283. intel_crtc->eld_vld = false;
  3284. intel_crtc_update_sarea(crtc, false);
  3285. dev_priv->display.off(crtc);
  3286. assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
  3287. assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
  3288. if (crtc->fb) {
  3289. mutex_lock(&dev->struct_mutex);
  3290. intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
  3291. mutex_unlock(&dev->struct_mutex);
  3292. crtc->fb = NULL;
  3293. }
  3294. /* Update computed state. */
  3295. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  3296. if (!connector->encoder || !connector->encoder->crtc)
  3297. continue;
  3298. if (connector->encoder->crtc != crtc)
  3299. continue;
  3300. connector->dpms = DRM_MODE_DPMS_OFF;
  3301. to_intel_encoder(connector->encoder)->connectors_active = false;
  3302. }
  3303. }
  3304. void intel_modeset_disable(struct drm_device *dev)
  3305. {
  3306. struct drm_crtc *crtc;
  3307. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  3308. if (crtc->enabled)
  3309. intel_crtc_disable(crtc);
  3310. }
  3311. }
  3312. void intel_encoder_destroy(struct drm_encoder *encoder)
  3313. {
  3314. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  3315. drm_encoder_cleanup(encoder);
  3316. kfree(intel_encoder);
  3317. }
  3318. /* Simple dpms helper for encodres with just one connector, no cloning and only
  3319. * one kind of off state. It clamps all !ON modes to fully OFF and changes the
  3320. * state of the entire output pipe. */
  3321. void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
  3322. {
  3323. if (mode == DRM_MODE_DPMS_ON) {
  3324. encoder->connectors_active = true;
  3325. intel_crtc_update_dpms(encoder->base.crtc);
  3326. } else {
  3327. encoder->connectors_active = false;
  3328. intel_crtc_update_dpms(encoder->base.crtc);
  3329. }
  3330. }
  3331. /* Cross check the actual hw state with our own modeset state tracking (and it's
  3332. * internal consistency). */
  3333. static void intel_connector_check_state(struct intel_connector *connector)
  3334. {
  3335. if (connector->get_hw_state(connector)) {
  3336. struct intel_encoder *encoder = connector->encoder;
  3337. struct drm_crtc *crtc;
  3338. bool encoder_enabled;
  3339. enum pipe pipe;
  3340. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  3341. connector->base.base.id,
  3342. drm_get_connector_name(&connector->base));
  3343. WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
  3344. "wrong connector dpms state\n");
  3345. WARN(connector->base.encoder != &encoder->base,
  3346. "active connector not linked to encoder\n");
  3347. WARN(!encoder->connectors_active,
  3348. "encoder->connectors_active not set\n");
  3349. encoder_enabled = encoder->get_hw_state(encoder, &pipe);
  3350. WARN(!encoder_enabled, "encoder not enabled\n");
  3351. if (WARN_ON(!encoder->base.crtc))
  3352. return;
  3353. crtc = encoder->base.crtc;
  3354. WARN(!crtc->enabled, "crtc not enabled\n");
  3355. WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
  3356. WARN(pipe != to_intel_crtc(crtc)->pipe,
  3357. "encoder active on the wrong pipe\n");
  3358. }
  3359. }
  3360. /* Even simpler default implementation, if there's really no special case to
  3361. * consider. */
  3362. void intel_connector_dpms(struct drm_connector *connector, int mode)
  3363. {
  3364. struct intel_encoder *encoder = intel_attached_encoder(connector);
  3365. /* All the simple cases only support two dpms states. */
  3366. if (mode != DRM_MODE_DPMS_ON)
  3367. mode = DRM_MODE_DPMS_OFF;
  3368. if (mode == connector->dpms)
  3369. return;
  3370. connector->dpms = mode;
  3371. /* Only need to change hw state when actually enabled */
  3372. if (encoder->base.crtc)
  3373. intel_encoder_dpms(encoder, mode);
  3374. else
  3375. WARN_ON(encoder->connectors_active != false);
  3376. intel_modeset_check_state(connector->dev);
  3377. }
  3378. /* Simple connector->get_hw_state implementation for encoders that support only
  3379. * one connector and no cloning and hence the encoder state determines the state
  3380. * of the connector. */
  3381. bool intel_connector_get_hw_state(struct intel_connector *connector)
  3382. {
  3383. enum pipe pipe = 0;
  3384. struct intel_encoder *encoder = connector->encoder;
  3385. return encoder->get_hw_state(encoder, &pipe);
  3386. }
  3387. static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
  3388. struct intel_crtc_config *pipe_config)
  3389. {
  3390. struct drm_i915_private *dev_priv = dev->dev_private;
  3391. struct intel_crtc *pipe_B_crtc =
  3392. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  3393. DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
  3394. pipe_name(pipe), pipe_config->fdi_lanes);
  3395. if (pipe_config->fdi_lanes > 4) {
  3396. DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
  3397. pipe_name(pipe), pipe_config->fdi_lanes);
  3398. return false;
  3399. }
  3400. if (IS_HASWELL(dev)) {
  3401. if (pipe_config->fdi_lanes > 2) {
  3402. DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
  3403. pipe_config->fdi_lanes);
  3404. return false;
  3405. } else {
  3406. return true;
  3407. }
  3408. }
  3409. if (INTEL_INFO(dev)->num_pipes == 2)
  3410. return true;
  3411. /* Ivybridge 3 pipe is really complicated */
  3412. switch (pipe) {
  3413. case PIPE_A:
  3414. return true;
  3415. case PIPE_B:
  3416. if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
  3417. pipe_config->fdi_lanes > 2) {
  3418. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  3419. pipe_name(pipe), pipe_config->fdi_lanes);
  3420. return false;
  3421. }
  3422. return true;
  3423. case PIPE_C:
  3424. if (!pipe_has_enabled_pch(pipe_B_crtc) ||
  3425. pipe_B_crtc->config.fdi_lanes <= 2) {
  3426. if (pipe_config->fdi_lanes > 2) {
  3427. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  3428. pipe_name(pipe), pipe_config->fdi_lanes);
  3429. return false;
  3430. }
  3431. } else {
  3432. DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
  3433. return false;
  3434. }
  3435. return true;
  3436. default:
  3437. BUG();
  3438. }
  3439. }
  3440. #define RETRY 1
  3441. static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
  3442. struct intel_crtc_config *pipe_config)
  3443. {
  3444. struct drm_device *dev = intel_crtc->base.dev;
  3445. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  3446. int target_clock, lane, link_bw;
  3447. bool setup_ok, needs_recompute = false;
  3448. retry:
  3449. /* FDI is a binary signal running at ~2.7GHz, encoding
  3450. * each output octet as 10 bits. The actual frequency
  3451. * is stored as a divider into a 100MHz clock, and the
  3452. * mode pixel clock is stored in units of 1KHz.
  3453. * Hence the bw of each lane in terms of the mode signal
  3454. * is:
  3455. */
  3456. link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
  3457. if (pipe_config->pixel_target_clock)
  3458. target_clock = pipe_config->pixel_target_clock;
  3459. else
  3460. target_clock = adjusted_mode->clock;
  3461. lane = ironlake_get_lanes_required(target_clock, link_bw,
  3462. pipe_config->pipe_bpp);
  3463. pipe_config->fdi_lanes = lane;
  3464. if (pipe_config->pixel_multiplier > 1)
  3465. link_bw *= pipe_config->pixel_multiplier;
  3466. intel_link_compute_m_n(pipe_config->pipe_bpp, lane, target_clock,
  3467. link_bw, &pipe_config->fdi_m_n);
  3468. setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
  3469. intel_crtc->pipe, pipe_config);
  3470. if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
  3471. pipe_config->pipe_bpp -= 2*3;
  3472. DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
  3473. pipe_config->pipe_bpp);
  3474. needs_recompute = true;
  3475. pipe_config->bw_constrained = true;
  3476. goto retry;
  3477. }
  3478. if (needs_recompute)
  3479. return RETRY;
  3480. return setup_ok ? 0 : -EINVAL;
  3481. }
  3482. static int intel_crtc_compute_config(struct drm_crtc *crtc,
  3483. struct intel_crtc_config *pipe_config)
  3484. {
  3485. struct drm_device *dev = crtc->dev;
  3486. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  3487. if (HAS_PCH_SPLIT(dev)) {
  3488. /* FDI link clock is fixed at 2.7G */
  3489. if (pipe_config->requested_mode.clock * 3
  3490. > IRONLAKE_FDI_FREQ * 4)
  3491. return -EINVAL;
  3492. }
  3493. /* All interlaced capable intel hw wants timings in frames. Note though
  3494. * that intel_lvds_mode_fixup does some funny tricks with the crtc
  3495. * timings, so we need to be careful not to clobber these.*/
  3496. if (!pipe_config->timings_set)
  3497. drm_mode_set_crtcinfo(adjusted_mode, 0);
  3498. /* Cantiga+ cannot handle modes with a hsync front porch of 0.
  3499. * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
  3500. */
  3501. if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
  3502. adjusted_mode->hsync_start == adjusted_mode->hdisplay)
  3503. return -EINVAL;
  3504. if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
  3505. pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
  3506. } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
  3507. /* only a 8bpc pipe, with 6bpc dither through the panel fitter
  3508. * for lvds. */
  3509. pipe_config->pipe_bpp = 8*3;
  3510. }
  3511. if (pipe_config->has_pch_encoder)
  3512. return ironlake_fdi_compute_config(to_intel_crtc(crtc), pipe_config);
  3513. return 0;
  3514. }
  3515. static int valleyview_get_display_clock_speed(struct drm_device *dev)
  3516. {
  3517. return 400000; /* FIXME */
  3518. }
  3519. static int i945_get_display_clock_speed(struct drm_device *dev)
  3520. {
  3521. return 400000;
  3522. }
  3523. static int i915_get_display_clock_speed(struct drm_device *dev)
  3524. {
  3525. return 333000;
  3526. }
  3527. static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
  3528. {
  3529. return 200000;
  3530. }
  3531. static int i915gm_get_display_clock_speed(struct drm_device *dev)
  3532. {
  3533. u16 gcfgc = 0;
  3534. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  3535. if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
  3536. return 133000;
  3537. else {
  3538. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  3539. case GC_DISPLAY_CLOCK_333_MHZ:
  3540. return 333000;
  3541. default:
  3542. case GC_DISPLAY_CLOCK_190_200_MHZ:
  3543. return 190000;
  3544. }
  3545. }
  3546. }
  3547. static int i865_get_display_clock_speed(struct drm_device *dev)
  3548. {
  3549. return 266000;
  3550. }
  3551. static int i855_get_display_clock_speed(struct drm_device *dev)
  3552. {
  3553. u16 hpllcc = 0;
  3554. /* Assume that the hardware is in the high speed state. This
  3555. * should be the default.
  3556. */
  3557. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  3558. case GC_CLOCK_133_200:
  3559. case GC_CLOCK_100_200:
  3560. return 200000;
  3561. case GC_CLOCK_166_250:
  3562. return 250000;
  3563. case GC_CLOCK_100_133:
  3564. return 133000;
  3565. }
  3566. /* Shouldn't happen */
  3567. return 0;
  3568. }
  3569. static int i830_get_display_clock_speed(struct drm_device *dev)
  3570. {
  3571. return 133000;
  3572. }
  3573. static void
  3574. intel_reduce_ratio(uint32_t *num, uint32_t *den)
  3575. {
  3576. while (*num > 0xffffff || *den > 0xffffff) {
  3577. *num >>= 1;
  3578. *den >>= 1;
  3579. }
  3580. }
  3581. void
  3582. intel_link_compute_m_n(int bits_per_pixel, int nlanes,
  3583. int pixel_clock, int link_clock,
  3584. struct intel_link_m_n *m_n)
  3585. {
  3586. m_n->tu = 64;
  3587. m_n->gmch_m = bits_per_pixel * pixel_clock;
  3588. m_n->gmch_n = link_clock * nlanes * 8;
  3589. intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
  3590. m_n->link_m = pixel_clock;
  3591. m_n->link_n = link_clock;
  3592. intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
  3593. }
  3594. static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
  3595. {
  3596. if (i915_panel_use_ssc >= 0)
  3597. return i915_panel_use_ssc != 0;
  3598. return dev_priv->lvds_use_ssc
  3599. && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
  3600. }
  3601. static int vlv_get_refclk(struct drm_crtc *crtc)
  3602. {
  3603. struct drm_device *dev = crtc->dev;
  3604. struct drm_i915_private *dev_priv = dev->dev_private;
  3605. int refclk = 27000; /* for DP & HDMI */
  3606. return 100000; /* only one validated so far */
  3607. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  3608. refclk = 96000;
  3609. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  3610. if (intel_panel_use_ssc(dev_priv))
  3611. refclk = 100000;
  3612. else
  3613. refclk = 96000;
  3614. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
  3615. refclk = 100000;
  3616. }
  3617. return refclk;
  3618. }
  3619. static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
  3620. {
  3621. struct drm_device *dev = crtc->dev;
  3622. struct drm_i915_private *dev_priv = dev->dev_private;
  3623. int refclk;
  3624. if (IS_VALLEYVIEW(dev)) {
  3625. refclk = vlv_get_refclk(crtc);
  3626. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  3627. intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  3628. refclk = dev_priv->lvds_ssc_freq * 1000;
  3629. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  3630. refclk / 1000);
  3631. } else if (!IS_GEN2(dev)) {
  3632. refclk = 96000;
  3633. } else {
  3634. refclk = 48000;
  3635. }
  3636. return refclk;
  3637. }
  3638. static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
  3639. {
  3640. return (1 << dpll->n) << 16 | dpll->m1 << 8 | dpll->m2;
  3641. }
  3642. static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
  3643. {
  3644. return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
  3645. }
  3646. static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
  3647. intel_clock_t *reduced_clock)
  3648. {
  3649. struct drm_device *dev = crtc->base.dev;
  3650. struct drm_i915_private *dev_priv = dev->dev_private;
  3651. int pipe = crtc->pipe;
  3652. u32 fp, fp2 = 0;
  3653. if (IS_PINEVIEW(dev)) {
  3654. fp = pnv_dpll_compute_fp(&crtc->config.dpll);
  3655. if (reduced_clock)
  3656. fp2 = pnv_dpll_compute_fp(reduced_clock);
  3657. } else {
  3658. fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
  3659. if (reduced_clock)
  3660. fp2 = i9xx_dpll_compute_fp(reduced_clock);
  3661. }
  3662. I915_WRITE(FP0(pipe), fp);
  3663. crtc->lowfreq_avail = false;
  3664. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3665. reduced_clock && i915_powersave) {
  3666. I915_WRITE(FP1(pipe), fp2);
  3667. crtc->lowfreq_avail = true;
  3668. } else {
  3669. I915_WRITE(FP1(pipe), fp);
  3670. }
  3671. }
  3672. static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
  3673. {
  3674. u32 reg_val;
  3675. /*
  3676. * PLLB opamp always calibrates to max value of 0x3f, force enable it
  3677. * and set it to a reasonable value instead.
  3678. */
  3679. reg_val = intel_dpio_read(dev_priv, DPIO_IREF(1));
  3680. reg_val &= 0xffffff00;
  3681. reg_val |= 0x00000030;
  3682. intel_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
  3683. reg_val = intel_dpio_read(dev_priv, DPIO_CALIBRATION);
  3684. reg_val &= 0x8cffffff;
  3685. reg_val = 0x8c000000;
  3686. intel_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
  3687. reg_val = intel_dpio_read(dev_priv, DPIO_IREF(1));
  3688. reg_val &= 0xffffff00;
  3689. intel_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
  3690. reg_val = intel_dpio_read(dev_priv, DPIO_CALIBRATION);
  3691. reg_val &= 0x00ffffff;
  3692. reg_val |= 0xb0000000;
  3693. intel_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
  3694. }
  3695. static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
  3696. struct intel_link_m_n *m_n)
  3697. {
  3698. struct drm_device *dev = crtc->base.dev;
  3699. struct drm_i915_private *dev_priv = dev->dev_private;
  3700. int pipe = crtc->pipe;
  3701. I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3702. I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
  3703. I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
  3704. I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
  3705. }
  3706. static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
  3707. struct intel_link_m_n *m_n)
  3708. {
  3709. struct drm_device *dev = crtc->base.dev;
  3710. struct drm_i915_private *dev_priv = dev->dev_private;
  3711. int pipe = crtc->pipe;
  3712. enum transcoder transcoder = crtc->config.cpu_transcoder;
  3713. if (INTEL_INFO(dev)->gen >= 5) {
  3714. I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3715. I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
  3716. I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
  3717. I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
  3718. } else {
  3719. I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3720. I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
  3721. I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
  3722. I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
  3723. }
  3724. }
  3725. static void intel_dp_set_m_n(struct intel_crtc *crtc)
  3726. {
  3727. if (crtc->config.has_pch_encoder)
  3728. intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
  3729. else
  3730. intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
  3731. }
  3732. static void vlv_update_pll(struct intel_crtc *crtc)
  3733. {
  3734. struct drm_device *dev = crtc->base.dev;
  3735. struct drm_i915_private *dev_priv = dev->dev_private;
  3736. struct drm_display_mode *adjusted_mode =
  3737. &crtc->config.adjusted_mode;
  3738. struct intel_encoder *encoder;
  3739. int pipe = crtc->pipe;
  3740. u32 dpll, mdiv;
  3741. u32 bestn, bestm1, bestm2, bestp1, bestp2;
  3742. bool is_hdmi;
  3743. u32 coreclk, reg_val, dpll_md;
  3744. mutex_lock(&dev_priv->dpio_lock);
  3745. is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
  3746. bestn = crtc->config.dpll.n;
  3747. bestm1 = crtc->config.dpll.m1;
  3748. bestm2 = crtc->config.dpll.m2;
  3749. bestp1 = crtc->config.dpll.p1;
  3750. bestp2 = crtc->config.dpll.p2;
  3751. /* See eDP HDMI DPIO driver vbios notes doc */
  3752. /* PLL B needs special handling */
  3753. if (pipe)
  3754. vlv_pllb_recal_opamp(dev_priv);
  3755. /* Set up Tx target for periodic Rcomp update */
  3756. intel_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
  3757. /* Disable target IRef on PLL */
  3758. reg_val = intel_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
  3759. reg_val &= 0x00ffffff;
  3760. intel_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
  3761. /* Disable fast lock */
  3762. intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
  3763. /* Set idtafcrecal before PLL is enabled */
  3764. mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
  3765. mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
  3766. mdiv |= ((bestn << DPIO_N_SHIFT));
  3767. mdiv |= (1 << DPIO_K_SHIFT);
  3768. /*
  3769. * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
  3770. * but we don't support that).
  3771. * Note: don't use the DAC post divider as it seems unstable.
  3772. */
  3773. mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
  3774. intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
  3775. mdiv |= DPIO_ENABLE_CALIBRATION;
  3776. intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
  3777. /* Set HBR and RBR LPF coefficients */
  3778. if (adjusted_mode->clock == 162000 ||
  3779. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
  3780. intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
  3781. 0x005f0021);
  3782. else
  3783. intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
  3784. 0x00d0000f);
  3785. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
  3786. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
  3787. /* Use SSC source */
  3788. if (!pipe)
  3789. intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3790. 0x0df40000);
  3791. else
  3792. intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3793. 0x0df70000);
  3794. } else { /* HDMI or VGA */
  3795. /* Use bend source */
  3796. if (!pipe)
  3797. intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3798. 0x0df70000);
  3799. else
  3800. intel_dpio_write(dev_priv, DPIO_REFSFR(pipe),
  3801. 0x0df40000);
  3802. }
  3803. coreclk = intel_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
  3804. coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
  3805. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
  3806. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
  3807. coreclk |= 0x01000000;
  3808. intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
  3809. intel_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
  3810. for_each_encoder_on_crtc(dev, &crtc->base, encoder)
  3811. if (encoder->pre_pll_enable)
  3812. encoder->pre_pll_enable(encoder);
  3813. /* Enable DPIO clock input */
  3814. dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
  3815. DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
  3816. if (pipe)
  3817. dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
  3818. dpll |= DPLL_VCO_ENABLE;
  3819. I915_WRITE(DPLL(pipe), dpll);
  3820. POSTING_READ(DPLL(pipe));
  3821. udelay(150);
  3822. if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
  3823. DRM_ERROR("DPLL %d failed to lock\n", pipe);
  3824. dpll_md = 0;
  3825. if (crtc->config.pixel_multiplier > 1) {
  3826. dpll_md = (crtc->config.pixel_multiplier - 1)
  3827. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  3828. }
  3829. I915_WRITE(DPLL_MD(pipe), dpll_md);
  3830. POSTING_READ(DPLL_MD(pipe));
  3831. if (crtc->config.has_dp_encoder)
  3832. intel_dp_set_m_n(crtc);
  3833. mutex_unlock(&dev_priv->dpio_lock);
  3834. }
  3835. static void i9xx_update_pll(struct intel_crtc *crtc,
  3836. intel_clock_t *reduced_clock,
  3837. int num_connectors)
  3838. {
  3839. struct drm_device *dev = crtc->base.dev;
  3840. struct drm_i915_private *dev_priv = dev->dev_private;
  3841. struct intel_encoder *encoder;
  3842. int pipe = crtc->pipe;
  3843. u32 dpll;
  3844. bool is_sdvo;
  3845. struct dpll *clock = &crtc->config.dpll;
  3846. i9xx_update_pll_dividers(crtc, reduced_clock);
  3847. is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
  3848. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
  3849. dpll = DPLL_VGA_MODE_DIS;
  3850. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
  3851. dpll |= DPLLB_MODE_LVDS;
  3852. else
  3853. dpll |= DPLLB_MODE_DAC_SERIAL;
  3854. if ((crtc->config.pixel_multiplier > 1) &&
  3855. (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))) {
  3856. dpll |= (crtc->config.pixel_multiplier - 1)
  3857. << SDVO_MULTIPLIER_SHIFT_HIRES;
  3858. }
  3859. if (is_sdvo)
  3860. dpll |= DPLL_DVO_HIGH_SPEED;
  3861. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
  3862. dpll |= DPLL_DVO_HIGH_SPEED;
  3863. /* compute bitmask from p1 value */
  3864. if (IS_PINEVIEW(dev))
  3865. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
  3866. else {
  3867. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3868. if (IS_G4X(dev) && reduced_clock)
  3869. dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  3870. }
  3871. switch (clock->p2) {
  3872. case 5:
  3873. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  3874. break;
  3875. case 7:
  3876. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  3877. break;
  3878. case 10:
  3879. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  3880. break;
  3881. case 14:
  3882. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  3883. break;
  3884. }
  3885. if (INTEL_INFO(dev)->gen >= 4)
  3886. dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
  3887. if (is_sdvo && intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_TVOUT))
  3888. dpll |= PLL_REF_INPUT_TVCLKINBC;
  3889. else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_TVOUT))
  3890. /* XXX: just matching BIOS for now */
  3891. /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
  3892. dpll |= 3;
  3893. else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3894. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  3895. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3896. else
  3897. dpll |= PLL_REF_INPUT_DREFCLK;
  3898. dpll |= DPLL_VCO_ENABLE;
  3899. I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
  3900. POSTING_READ(DPLL(pipe));
  3901. udelay(150);
  3902. for_each_encoder_on_crtc(dev, &crtc->base, encoder)
  3903. if (encoder->pre_pll_enable)
  3904. encoder->pre_pll_enable(encoder);
  3905. if (crtc->config.has_dp_encoder)
  3906. intel_dp_set_m_n(crtc);
  3907. I915_WRITE(DPLL(pipe), dpll);
  3908. /* Wait for the clocks to stabilize. */
  3909. POSTING_READ(DPLL(pipe));
  3910. udelay(150);
  3911. if (INTEL_INFO(dev)->gen >= 4) {
  3912. u32 dpll_md = 0;
  3913. if (crtc->config.pixel_multiplier > 1) {
  3914. dpll_md = (crtc->config.pixel_multiplier - 1)
  3915. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  3916. }
  3917. I915_WRITE(DPLL_MD(pipe), dpll_md);
  3918. } else {
  3919. /* The pixel multiplier can only be updated once the
  3920. * DPLL is enabled and the clocks are stable.
  3921. *
  3922. * So write it again.
  3923. */
  3924. I915_WRITE(DPLL(pipe), dpll);
  3925. }
  3926. }
  3927. static void i8xx_update_pll(struct intel_crtc *crtc,
  3928. struct drm_display_mode *adjusted_mode,
  3929. intel_clock_t *reduced_clock,
  3930. int num_connectors)
  3931. {
  3932. struct drm_device *dev = crtc->base.dev;
  3933. struct drm_i915_private *dev_priv = dev->dev_private;
  3934. struct intel_encoder *encoder;
  3935. int pipe = crtc->pipe;
  3936. u32 dpll;
  3937. struct dpll *clock = &crtc->config.dpll;
  3938. i9xx_update_pll_dividers(crtc, reduced_clock);
  3939. dpll = DPLL_VGA_MODE_DIS;
  3940. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
  3941. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3942. } else {
  3943. if (clock->p1 == 2)
  3944. dpll |= PLL_P1_DIVIDE_BY_TWO;
  3945. else
  3946. dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3947. if (clock->p2 == 4)
  3948. dpll |= PLL_P2_DIVIDE_BY_4;
  3949. }
  3950. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3951. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  3952. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3953. else
  3954. dpll |= PLL_REF_INPUT_DREFCLK;
  3955. dpll |= DPLL_VCO_ENABLE;
  3956. I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
  3957. POSTING_READ(DPLL(pipe));
  3958. udelay(150);
  3959. for_each_encoder_on_crtc(dev, &crtc->base, encoder)
  3960. if (encoder->pre_pll_enable)
  3961. encoder->pre_pll_enable(encoder);
  3962. I915_WRITE(DPLL(pipe), dpll);
  3963. /* Wait for the clocks to stabilize. */
  3964. POSTING_READ(DPLL(pipe));
  3965. udelay(150);
  3966. /* The pixel multiplier can only be updated once the
  3967. * DPLL is enabled and the clocks are stable.
  3968. *
  3969. * So write it again.
  3970. */
  3971. I915_WRITE(DPLL(pipe), dpll);
  3972. }
  3973. static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
  3974. struct drm_display_mode *mode,
  3975. struct drm_display_mode *adjusted_mode)
  3976. {
  3977. struct drm_device *dev = intel_crtc->base.dev;
  3978. struct drm_i915_private *dev_priv = dev->dev_private;
  3979. enum pipe pipe = intel_crtc->pipe;
  3980. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  3981. uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
  3982. /* We need to be careful not to changed the adjusted mode, for otherwise
  3983. * the hw state checker will get angry at the mismatch. */
  3984. crtc_vtotal = adjusted_mode->crtc_vtotal;
  3985. crtc_vblank_end = adjusted_mode->crtc_vblank_end;
  3986. if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  3987. /* the chip adds 2 halflines automatically */
  3988. crtc_vtotal -= 1;
  3989. crtc_vblank_end -= 1;
  3990. vsyncshift = adjusted_mode->crtc_hsync_start
  3991. - adjusted_mode->crtc_htotal / 2;
  3992. } else {
  3993. vsyncshift = 0;
  3994. }
  3995. if (INTEL_INFO(dev)->gen > 3)
  3996. I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
  3997. I915_WRITE(HTOTAL(cpu_transcoder),
  3998. (adjusted_mode->crtc_hdisplay - 1) |
  3999. ((adjusted_mode->crtc_htotal - 1) << 16));
  4000. I915_WRITE(HBLANK(cpu_transcoder),
  4001. (adjusted_mode->crtc_hblank_start - 1) |
  4002. ((adjusted_mode->crtc_hblank_end - 1) << 16));
  4003. I915_WRITE(HSYNC(cpu_transcoder),
  4004. (adjusted_mode->crtc_hsync_start - 1) |
  4005. ((adjusted_mode->crtc_hsync_end - 1) << 16));
  4006. I915_WRITE(VTOTAL(cpu_transcoder),
  4007. (adjusted_mode->crtc_vdisplay - 1) |
  4008. ((crtc_vtotal - 1) << 16));
  4009. I915_WRITE(VBLANK(cpu_transcoder),
  4010. (adjusted_mode->crtc_vblank_start - 1) |
  4011. ((crtc_vblank_end - 1) << 16));
  4012. I915_WRITE(VSYNC(cpu_transcoder),
  4013. (adjusted_mode->crtc_vsync_start - 1) |
  4014. ((adjusted_mode->crtc_vsync_end - 1) << 16));
  4015. /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
  4016. * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
  4017. * documented on the DDI_FUNC_CTL register description, EDP Input Select
  4018. * bits. */
  4019. if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
  4020. (pipe == PIPE_B || pipe == PIPE_C))
  4021. I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
  4022. /* pipesrc controls the size that is scaled from, which should
  4023. * always be the user's requested size.
  4024. */
  4025. I915_WRITE(PIPESRC(pipe),
  4026. ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
  4027. }
  4028. static void intel_get_pipe_timings(struct intel_crtc *crtc,
  4029. struct intel_crtc_config *pipe_config)
  4030. {
  4031. struct drm_device *dev = crtc->base.dev;
  4032. struct drm_i915_private *dev_priv = dev->dev_private;
  4033. enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
  4034. uint32_t tmp;
  4035. tmp = I915_READ(HTOTAL(cpu_transcoder));
  4036. pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
  4037. pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
  4038. tmp = I915_READ(HBLANK(cpu_transcoder));
  4039. pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
  4040. pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
  4041. tmp = I915_READ(HSYNC(cpu_transcoder));
  4042. pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
  4043. pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
  4044. tmp = I915_READ(VTOTAL(cpu_transcoder));
  4045. pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
  4046. pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
  4047. tmp = I915_READ(VBLANK(cpu_transcoder));
  4048. pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
  4049. pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
  4050. tmp = I915_READ(VSYNC(cpu_transcoder));
  4051. pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
  4052. pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
  4053. if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
  4054. pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
  4055. pipe_config->adjusted_mode.crtc_vtotal += 1;
  4056. pipe_config->adjusted_mode.crtc_vblank_end += 1;
  4057. }
  4058. tmp = I915_READ(PIPESRC(crtc->pipe));
  4059. pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
  4060. pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
  4061. }
  4062. static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
  4063. {
  4064. struct drm_device *dev = intel_crtc->base.dev;
  4065. struct drm_i915_private *dev_priv = dev->dev_private;
  4066. uint32_t pipeconf;
  4067. pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));
  4068. if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
  4069. /* Enable pixel doubling when the dot clock is > 90% of the (display)
  4070. * core speed.
  4071. *
  4072. * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
  4073. * pipe == 0 check?
  4074. */
  4075. if (intel_crtc->config.requested_mode.clock >
  4076. dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
  4077. pipeconf |= PIPECONF_DOUBLE_WIDE;
  4078. else
  4079. pipeconf &= ~PIPECONF_DOUBLE_WIDE;
  4080. }
  4081. /* only g4x and later have fancy bpc/dither controls */
  4082. if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
  4083. pipeconf &= ~(PIPECONF_BPC_MASK |
  4084. PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
  4085. /* Bspec claims that we can't use dithering for 30bpp pipes. */
  4086. if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
  4087. pipeconf |= PIPECONF_DITHER_EN |
  4088. PIPECONF_DITHER_TYPE_SP;
  4089. switch (intel_crtc->config.pipe_bpp) {
  4090. case 18:
  4091. pipeconf |= PIPECONF_6BPC;
  4092. break;
  4093. case 24:
  4094. pipeconf |= PIPECONF_8BPC;
  4095. break;
  4096. case 30:
  4097. pipeconf |= PIPECONF_10BPC;
  4098. break;
  4099. default:
  4100. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4101. BUG();
  4102. }
  4103. }
  4104. if (HAS_PIPE_CXSR(dev)) {
  4105. if (intel_crtc->lowfreq_avail) {
  4106. DRM_DEBUG_KMS("enabling CxSR downclocking\n");
  4107. pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
  4108. } else {
  4109. DRM_DEBUG_KMS("disabling CxSR downclocking\n");
  4110. pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
  4111. }
  4112. }
  4113. pipeconf &= ~PIPECONF_INTERLACE_MASK;
  4114. if (!IS_GEN2(dev) &&
  4115. intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4116. pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
  4117. else
  4118. pipeconf |= PIPECONF_PROGRESSIVE;
  4119. if (IS_VALLEYVIEW(dev)) {
  4120. if (intel_crtc->config.limited_color_range)
  4121. pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
  4122. else
  4123. pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
  4124. }
  4125. I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
  4126. POSTING_READ(PIPECONF(intel_crtc->pipe));
  4127. }
  4128. static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
  4129. int x, int y,
  4130. struct drm_framebuffer *fb)
  4131. {
  4132. struct drm_device *dev = crtc->dev;
  4133. struct drm_i915_private *dev_priv = dev->dev_private;
  4134. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4135. struct drm_display_mode *adjusted_mode =
  4136. &intel_crtc->config.adjusted_mode;
  4137. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  4138. int pipe = intel_crtc->pipe;
  4139. int plane = intel_crtc->plane;
  4140. int refclk, num_connectors = 0;
  4141. intel_clock_t clock, reduced_clock;
  4142. u32 dspcntr;
  4143. bool ok, has_reduced_clock = false, is_sdvo = false;
  4144. bool is_lvds = false, is_tv = false;
  4145. struct intel_encoder *encoder;
  4146. const intel_limit_t *limit;
  4147. int ret;
  4148. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4149. switch (encoder->type) {
  4150. case INTEL_OUTPUT_LVDS:
  4151. is_lvds = true;
  4152. break;
  4153. case INTEL_OUTPUT_SDVO:
  4154. case INTEL_OUTPUT_HDMI:
  4155. is_sdvo = true;
  4156. if (encoder->needs_tv_clock)
  4157. is_tv = true;
  4158. break;
  4159. case INTEL_OUTPUT_TVOUT:
  4160. is_tv = true;
  4161. break;
  4162. }
  4163. num_connectors++;
  4164. }
  4165. refclk = i9xx_get_refclk(crtc, num_connectors);
  4166. /*
  4167. * Returns a set of divisors for the desired target clock with the given
  4168. * refclk, or FALSE. The returned values represent the clock equation:
  4169. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  4170. */
  4171. limit = intel_limit(crtc, refclk);
  4172. ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
  4173. &clock);
  4174. if (!ok) {
  4175. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4176. return -EINVAL;
  4177. }
  4178. /* Ensure that the cursor is valid for the new mode before changing... */
  4179. intel_crtc_update_cursor(crtc, true);
  4180. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4181. /*
  4182. * Ensure we match the reduced clock's P to the target clock.
  4183. * If the clocks don't match, we can't switch the display clock
  4184. * by using the FP0/FP1. In such case we will disable the LVDS
  4185. * downclock feature.
  4186. */
  4187. has_reduced_clock = limit->find_pll(limit, crtc,
  4188. dev_priv->lvds_downclock,
  4189. refclk,
  4190. &clock,
  4191. &reduced_clock);
  4192. }
  4193. /* Compat-code for transition, will disappear. */
  4194. if (!intel_crtc->config.clock_set) {
  4195. intel_crtc->config.dpll.n = clock.n;
  4196. intel_crtc->config.dpll.m1 = clock.m1;
  4197. intel_crtc->config.dpll.m2 = clock.m2;
  4198. intel_crtc->config.dpll.p1 = clock.p1;
  4199. intel_crtc->config.dpll.p2 = clock.p2;
  4200. }
  4201. if (IS_GEN2(dev))
  4202. i8xx_update_pll(intel_crtc, adjusted_mode,
  4203. has_reduced_clock ? &reduced_clock : NULL,
  4204. num_connectors);
  4205. else if (IS_VALLEYVIEW(dev))
  4206. vlv_update_pll(intel_crtc);
  4207. else
  4208. i9xx_update_pll(intel_crtc,
  4209. has_reduced_clock ? &reduced_clock : NULL,
  4210. num_connectors);
  4211. /* Set up the display plane register */
  4212. dspcntr = DISPPLANE_GAMMA_ENABLE;
  4213. if (!IS_VALLEYVIEW(dev)) {
  4214. if (pipe == 0)
  4215. dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
  4216. else
  4217. dspcntr |= DISPPLANE_SEL_PIPE_B;
  4218. }
  4219. DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
  4220. drm_mode_debug_printmodeline(mode);
  4221. intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
  4222. /* pipesrc and dspsize control the size that is scaled from,
  4223. * which should always be the user's requested size.
  4224. */
  4225. I915_WRITE(DSPSIZE(plane),
  4226. ((mode->vdisplay - 1) << 16) |
  4227. (mode->hdisplay - 1));
  4228. I915_WRITE(DSPPOS(plane), 0);
  4229. i9xx_set_pipeconf(intel_crtc);
  4230. I915_WRITE(DSPCNTR(plane), dspcntr);
  4231. POSTING_READ(DSPCNTR(plane));
  4232. ret = intel_pipe_set_base(crtc, x, y, fb);
  4233. intel_update_watermarks(dev);
  4234. return ret;
  4235. }
  4236. static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
  4237. struct intel_crtc_config *pipe_config)
  4238. {
  4239. struct drm_device *dev = crtc->base.dev;
  4240. struct drm_i915_private *dev_priv = dev->dev_private;
  4241. uint32_t tmp;
  4242. tmp = I915_READ(PIPECONF(crtc->pipe));
  4243. if (!(tmp & PIPECONF_ENABLE))
  4244. return false;
  4245. intel_get_pipe_timings(crtc, pipe_config);
  4246. return true;
  4247. }
  4248. static void ironlake_init_pch_refclk(struct drm_device *dev)
  4249. {
  4250. struct drm_i915_private *dev_priv = dev->dev_private;
  4251. struct drm_mode_config *mode_config = &dev->mode_config;
  4252. struct intel_encoder *encoder;
  4253. u32 val, final;
  4254. bool has_lvds = false;
  4255. bool has_cpu_edp = false;
  4256. bool has_panel = false;
  4257. bool has_ck505 = false;
  4258. bool can_ssc = false;
  4259. /* We need to take the global config into account */
  4260. list_for_each_entry(encoder, &mode_config->encoder_list,
  4261. base.head) {
  4262. switch (encoder->type) {
  4263. case INTEL_OUTPUT_LVDS:
  4264. has_panel = true;
  4265. has_lvds = true;
  4266. break;
  4267. case INTEL_OUTPUT_EDP:
  4268. has_panel = true;
  4269. if (enc_to_dig_port(&encoder->base)->port == PORT_A)
  4270. has_cpu_edp = true;
  4271. break;
  4272. }
  4273. }
  4274. if (HAS_PCH_IBX(dev)) {
  4275. has_ck505 = dev_priv->display_clock_mode;
  4276. can_ssc = has_ck505;
  4277. } else {
  4278. has_ck505 = false;
  4279. can_ssc = true;
  4280. }
  4281. DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
  4282. has_panel, has_lvds, has_ck505);
  4283. /* Ironlake: try to setup display ref clock before DPLL
  4284. * enabling. This is only under driver's control after
  4285. * PCH B stepping, previous chipset stepping should be
  4286. * ignoring this setting.
  4287. */
  4288. val = I915_READ(PCH_DREF_CONTROL);
  4289. /* As we must carefully and slowly disable/enable each source in turn,
  4290. * compute the final state we want first and check if we need to
  4291. * make any changes at all.
  4292. */
  4293. final = val;
  4294. final &= ~DREF_NONSPREAD_SOURCE_MASK;
  4295. if (has_ck505)
  4296. final |= DREF_NONSPREAD_CK505_ENABLE;
  4297. else
  4298. final |= DREF_NONSPREAD_SOURCE_ENABLE;
  4299. final &= ~DREF_SSC_SOURCE_MASK;
  4300. final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4301. final &= ~DREF_SSC1_ENABLE;
  4302. if (has_panel) {
  4303. final |= DREF_SSC_SOURCE_ENABLE;
  4304. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  4305. final |= DREF_SSC1_ENABLE;
  4306. if (has_cpu_edp) {
  4307. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  4308. final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4309. else
  4310. final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4311. } else
  4312. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4313. } else {
  4314. final |= DREF_SSC_SOURCE_DISABLE;
  4315. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4316. }
  4317. if (final == val)
  4318. return;
  4319. /* Always enable nonspread source */
  4320. val &= ~DREF_NONSPREAD_SOURCE_MASK;
  4321. if (has_ck505)
  4322. val |= DREF_NONSPREAD_CK505_ENABLE;
  4323. else
  4324. val |= DREF_NONSPREAD_SOURCE_ENABLE;
  4325. if (has_panel) {
  4326. val &= ~DREF_SSC_SOURCE_MASK;
  4327. val |= DREF_SSC_SOURCE_ENABLE;
  4328. /* SSC must be turned on before enabling the CPU output */
  4329. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4330. DRM_DEBUG_KMS("Using SSC on panel\n");
  4331. val |= DREF_SSC1_ENABLE;
  4332. } else
  4333. val &= ~DREF_SSC1_ENABLE;
  4334. /* Get SSC going before enabling the outputs */
  4335. I915_WRITE(PCH_DREF_CONTROL, val);
  4336. POSTING_READ(PCH_DREF_CONTROL);
  4337. udelay(200);
  4338. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4339. /* Enable CPU source on CPU attached eDP */
  4340. if (has_cpu_edp) {
  4341. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4342. DRM_DEBUG_KMS("Using SSC on eDP\n");
  4343. val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4344. }
  4345. else
  4346. val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4347. } else
  4348. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4349. I915_WRITE(PCH_DREF_CONTROL, val);
  4350. POSTING_READ(PCH_DREF_CONTROL);
  4351. udelay(200);
  4352. } else {
  4353. DRM_DEBUG_KMS("Disabling SSC entirely\n");
  4354. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4355. /* Turn off CPU output */
  4356. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4357. I915_WRITE(PCH_DREF_CONTROL, val);
  4358. POSTING_READ(PCH_DREF_CONTROL);
  4359. udelay(200);
  4360. /* Turn off the SSC source */
  4361. val &= ~DREF_SSC_SOURCE_MASK;
  4362. val |= DREF_SSC_SOURCE_DISABLE;
  4363. /* Turn off SSC1 */
  4364. val &= ~DREF_SSC1_ENABLE;
  4365. I915_WRITE(PCH_DREF_CONTROL, val);
  4366. POSTING_READ(PCH_DREF_CONTROL);
  4367. udelay(200);
  4368. }
  4369. BUG_ON(val != final);
  4370. }
  4371. /* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
  4372. static void lpt_init_pch_refclk(struct drm_device *dev)
  4373. {
  4374. struct drm_i915_private *dev_priv = dev->dev_private;
  4375. struct drm_mode_config *mode_config = &dev->mode_config;
  4376. struct intel_encoder *encoder;
  4377. bool has_vga = false;
  4378. bool is_sdv = false;
  4379. u32 tmp;
  4380. list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
  4381. switch (encoder->type) {
  4382. case INTEL_OUTPUT_ANALOG:
  4383. has_vga = true;
  4384. break;
  4385. }
  4386. }
  4387. if (!has_vga)
  4388. return;
  4389. mutex_lock(&dev_priv->dpio_lock);
  4390. /* XXX: Rip out SDV support once Haswell ships for real. */
  4391. if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
  4392. is_sdv = true;
  4393. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4394. tmp &= ~SBI_SSCCTL_DISABLE;
  4395. tmp |= SBI_SSCCTL_PATHALT;
  4396. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4397. udelay(24);
  4398. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4399. tmp &= ~SBI_SSCCTL_PATHALT;
  4400. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4401. if (!is_sdv) {
  4402. tmp = I915_READ(SOUTH_CHICKEN2);
  4403. tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
  4404. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4405. if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
  4406. FDI_MPHY_IOSFSB_RESET_STATUS, 100))
  4407. DRM_ERROR("FDI mPHY reset assert timeout\n");
  4408. tmp = I915_READ(SOUTH_CHICKEN2);
  4409. tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
  4410. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4411. if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
  4412. FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
  4413. 100))
  4414. DRM_ERROR("FDI mPHY reset de-assert timeout\n");
  4415. }
  4416. tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
  4417. tmp &= ~(0xFF << 24);
  4418. tmp |= (0x12 << 24);
  4419. intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
  4420. if (is_sdv) {
  4421. tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
  4422. tmp |= 0x7FFF;
  4423. intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
  4424. }
  4425. tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
  4426. tmp |= (1 << 11);
  4427. intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
  4428. tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
  4429. tmp |= (1 << 11);
  4430. intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
  4431. if (is_sdv) {
  4432. tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
  4433. tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
  4434. intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
  4435. tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
  4436. tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
  4437. intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
  4438. tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
  4439. tmp |= (0x3F << 8);
  4440. intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
  4441. tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
  4442. tmp |= (0x3F << 8);
  4443. intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
  4444. }
  4445. tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
  4446. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4447. intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
  4448. tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
  4449. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4450. intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
  4451. if (!is_sdv) {
  4452. tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
  4453. tmp &= ~(7 << 13);
  4454. tmp |= (5 << 13);
  4455. intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
  4456. tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
  4457. tmp &= ~(7 << 13);
  4458. tmp |= (5 << 13);
  4459. intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
  4460. }
  4461. tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
  4462. tmp &= ~0xFF;
  4463. tmp |= 0x1C;
  4464. intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
  4465. tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
  4466. tmp &= ~0xFF;
  4467. tmp |= 0x1C;
  4468. intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
  4469. tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
  4470. tmp &= ~(0xFF << 16);
  4471. tmp |= (0x1C << 16);
  4472. intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
  4473. tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
  4474. tmp &= ~(0xFF << 16);
  4475. tmp |= (0x1C << 16);
  4476. intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
  4477. if (!is_sdv) {
  4478. tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
  4479. tmp |= (1 << 27);
  4480. intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
  4481. tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
  4482. tmp |= (1 << 27);
  4483. intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
  4484. tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
  4485. tmp &= ~(0xF << 28);
  4486. tmp |= (4 << 28);
  4487. intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
  4488. tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
  4489. tmp &= ~(0xF << 28);
  4490. tmp |= (4 << 28);
  4491. intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
  4492. }
  4493. /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
  4494. tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
  4495. tmp |= SBI_DBUFF0_ENABLE;
  4496. intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
  4497. mutex_unlock(&dev_priv->dpio_lock);
  4498. }
  4499. /*
  4500. * Initialize reference clocks when the driver loads
  4501. */
  4502. void intel_init_pch_refclk(struct drm_device *dev)
  4503. {
  4504. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  4505. ironlake_init_pch_refclk(dev);
  4506. else if (HAS_PCH_LPT(dev))
  4507. lpt_init_pch_refclk(dev);
  4508. }
  4509. static int ironlake_get_refclk(struct drm_crtc *crtc)
  4510. {
  4511. struct drm_device *dev = crtc->dev;
  4512. struct drm_i915_private *dev_priv = dev->dev_private;
  4513. struct intel_encoder *encoder;
  4514. struct intel_encoder *edp_encoder = NULL;
  4515. int num_connectors = 0;
  4516. bool is_lvds = false;
  4517. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4518. switch (encoder->type) {
  4519. case INTEL_OUTPUT_LVDS:
  4520. is_lvds = true;
  4521. break;
  4522. case INTEL_OUTPUT_EDP:
  4523. edp_encoder = encoder;
  4524. break;
  4525. }
  4526. num_connectors++;
  4527. }
  4528. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  4529. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  4530. dev_priv->lvds_ssc_freq);
  4531. return dev_priv->lvds_ssc_freq * 1000;
  4532. }
  4533. return 120000;
  4534. }
  4535. static void ironlake_set_pipeconf(struct drm_crtc *crtc)
  4536. {
  4537. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  4538. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4539. int pipe = intel_crtc->pipe;
  4540. uint32_t val;
  4541. val = I915_READ(PIPECONF(pipe));
  4542. val &= ~PIPECONF_BPC_MASK;
  4543. switch (intel_crtc->config.pipe_bpp) {
  4544. case 18:
  4545. val |= PIPECONF_6BPC;
  4546. break;
  4547. case 24:
  4548. val |= PIPECONF_8BPC;
  4549. break;
  4550. case 30:
  4551. val |= PIPECONF_10BPC;
  4552. break;
  4553. case 36:
  4554. val |= PIPECONF_12BPC;
  4555. break;
  4556. default:
  4557. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4558. BUG();
  4559. }
  4560. val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
  4561. if (intel_crtc->config.dither)
  4562. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4563. val &= ~PIPECONF_INTERLACE_MASK;
  4564. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4565. val |= PIPECONF_INTERLACED_ILK;
  4566. else
  4567. val |= PIPECONF_PROGRESSIVE;
  4568. if (intel_crtc->config.limited_color_range)
  4569. val |= PIPECONF_COLOR_RANGE_SELECT;
  4570. else
  4571. val &= ~PIPECONF_COLOR_RANGE_SELECT;
  4572. I915_WRITE(PIPECONF(pipe), val);
  4573. POSTING_READ(PIPECONF(pipe));
  4574. }
  4575. /*
  4576. * Set up the pipe CSC unit.
  4577. *
  4578. * Currently only full range RGB to limited range RGB conversion
  4579. * is supported, but eventually this should handle various
  4580. * RGB<->YCbCr scenarios as well.
  4581. */
  4582. static void intel_set_pipe_csc(struct drm_crtc *crtc)
  4583. {
  4584. struct drm_device *dev = crtc->dev;
  4585. struct drm_i915_private *dev_priv = dev->dev_private;
  4586. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4587. int pipe = intel_crtc->pipe;
  4588. uint16_t coeff = 0x7800; /* 1.0 */
  4589. /*
  4590. * TODO: Check what kind of values actually come out of the pipe
  4591. * with these coeff/postoff values and adjust to get the best
  4592. * accuracy. Perhaps we even need to take the bpc value into
  4593. * consideration.
  4594. */
  4595. if (intel_crtc->config.limited_color_range)
  4596. coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
  4597. /*
  4598. * GY/GU and RY/RU should be the other way around according
  4599. * to BSpec, but reality doesn't agree. Just set them up in
  4600. * a way that results in the correct picture.
  4601. */
  4602. I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
  4603. I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
  4604. I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
  4605. I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
  4606. I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
  4607. I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
  4608. I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
  4609. I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
  4610. I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
  4611. if (INTEL_INFO(dev)->gen > 6) {
  4612. uint16_t postoff = 0;
  4613. if (intel_crtc->config.limited_color_range)
  4614. postoff = (16 * (1 << 13) / 255) & 0x1fff;
  4615. I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
  4616. I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
  4617. I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
  4618. I915_WRITE(PIPE_CSC_MODE(pipe), 0);
  4619. } else {
  4620. uint32_t mode = CSC_MODE_YUV_TO_RGB;
  4621. if (intel_crtc->config.limited_color_range)
  4622. mode |= CSC_BLACK_SCREEN_OFFSET;
  4623. I915_WRITE(PIPE_CSC_MODE(pipe), mode);
  4624. }
  4625. }
  4626. static void haswell_set_pipeconf(struct drm_crtc *crtc)
  4627. {
  4628. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  4629. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4630. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  4631. uint32_t val;
  4632. val = I915_READ(PIPECONF(cpu_transcoder));
  4633. val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
  4634. if (intel_crtc->config.dither)
  4635. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4636. val &= ~PIPECONF_INTERLACE_MASK_HSW;
  4637. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4638. val |= PIPECONF_INTERLACED_ILK;
  4639. else
  4640. val |= PIPECONF_PROGRESSIVE;
  4641. I915_WRITE(PIPECONF(cpu_transcoder), val);
  4642. POSTING_READ(PIPECONF(cpu_transcoder));
  4643. }
  4644. static bool ironlake_compute_clocks(struct drm_crtc *crtc,
  4645. struct drm_display_mode *adjusted_mode,
  4646. intel_clock_t *clock,
  4647. bool *has_reduced_clock,
  4648. intel_clock_t *reduced_clock)
  4649. {
  4650. struct drm_device *dev = crtc->dev;
  4651. struct drm_i915_private *dev_priv = dev->dev_private;
  4652. struct intel_encoder *intel_encoder;
  4653. int refclk;
  4654. const intel_limit_t *limit;
  4655. bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
  4656. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4657. switch (intel_encoder->type) {
  4658. case INTEL_OUTPUT_LVDS:
  4659. is_lvds = true;
  4660. break;
  4661. case INTEL_OUTPUT_SDVO:
  4662. case INTEL_OUTPUT_HDMI:
  4663. is_sdvo = true;
  4664. if (intel_encoder->needs_tv_clock)
  4665. is_tv = true;
  4666. break;
  4667. case INTEL_OUTPUT_TVOUT:
  4668. is_tv = true;
  4669. break;
  4670. }
  4671. }
  4672. refclk = ironlake_get_refclk(crtc);
  4673. /*
  4674. * Returns a set of divisors for the desired target clock with the given
  4675. * refclk, or FALSE. The returned values represent the clock equation:
  4676. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  4677. */
  4678. limit = intel_limit(crtc, refclk);
  4679. ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
  4680. clock);
  4681. if (!ret)
  4682. return false;
  4683. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4684. /*
  4685. * Ensure we match the reduced clock's P to the target clock.
  4686. * If the clocks don't match, we can't switch the display clock
  4687. * by using the FP0/FP1. In such case we will disable the LVDS
  4688. * downclock feature.
  4689. */
  4690. *has_reduced_clock = limit->find_pll(limit, crtc,
  4691. dev_priv->lvds_downclock,
  4692. refclk,
  4693. clock,
  4694. reduced_clock);
  4695. }
  4696. return true;
  4697. }
  4698. static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
  4699. {
  4700. struct drm_i915_private *dev_priv = dev->dev_private;
  4701. uint32_t temp;
  4702. temp = I915_READ(SOUTH_CHICKEN1);
  4703. if (temp & FDI_BC_BIFURCATION_SELECT)
  4704. return;
  4705. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  4706. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  4707. temp |= FDI_BC_BIFURCATION_SELECT;
  4708. DRM_DEBUG_KMS("enabling fdi C rx\n");
  4709. I915_WRITE(SOUTH_CHICKEN1, temp);
  4710. POSTING_READ(SOUTH_CHICKEN1);
  4711. }
  4712. static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
  4713. {
  4714. struct drm_device *dev = intel_crtc->base.dev;
  4715. struct drm_i915_private *dev_priv = dev->dev_private;
  4716. switch (intel_crtc->pipe) {
  4717. case PIPE_A:
  4718. break;
  4719. case PIPE_B:
  4720. if (intel_crtc->config.fdi_lanes > 2)
  4721. WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
  4722. else
  4723. cpt_enable_fdi_bc_bifurcation(dev);
  4724. break;
  4725. case PIPE_C:
  4726. cpt_enable_fdi_bc_bifurcation(dev);
  4727. break;
  4728. default:
  4729. BUG();
  4730. }
  4731. }
  4732. int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
  4733. {
  4734. /*
  4735. * Account for spread spectrum to avoid
  4736. * oversubscribing the link. Max center spread
  4737. * is 2.5%; use 5% for safety's sake.
  4738. */
  4739. u32 bps = target_clock * bpp * 21 / 20;
  4740. return bps / (link_bw * 8) + 1;
  4741. }
  4742. static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
  4743. {
  4744. return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
  4745. }
  4746. static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
  4747. u32 *fp,
  4748. intel_clock_t *reduced_clock, u32 *fp2)
  4749. {
  4750. struct drm_crtc *crtc = &intel_crtc->base;
  4751. struct drm_device *dev = crtc->dev;
  4752. struct drm_i915_private *dev_priv = dev->dev_private;
  4753. struct intel_encoder *intel_encoder;
  4754. uint32_t dpll;
  4755. int factor, num_connectors = 0;
  4756. bool is_lvds = false, is_sdvo = false, is_tv = false;
  4757. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4758. switch (intel_encoder->type) {
  4759. case INTEL_OUTPUT_LVDS:
  4760. is_lvds = true;
  4761. break;
  4762. case INTEL_OUTPUT_SDVO:
  4763. case INTEL_OUTPUT_HDMI:
  4764. is_sdvo = true;
  4765. if (intel_encoder->needs_tv_clock)
  4766. is_tv = true;
  4767. break;
  4768. }
  4769. num_connectors++;
  4770. }
  4771. /* Enable autotuning of the PLL clock (if permissible) */
  4772. factor = 21;
  4773. if (is_lvds) {
  4774. if ((intel_panel_use_ssc(dev_priv) &&
  4775. dev_priv->lvds_ssc_freq == 100) ||
  4776. (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
  4777. factor = 25;
  4778. } else if (is_sdvo && is_tv)
  4779. factor = 20;
  4780. if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
  4781. *fp |= FP_CB_TUNE;
  4782. if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
  4783. *fp2 |= FP_CB_TUNE;
  4784. dpll = 0;
  4785. if (is_lvds)
  4786. dpll |= DPLLB_MODE_LVDS;
  4787. else
  4788. dpll |= DPLLB_MODE_DAC_SERIAL;
  4789. if (intel_crtc->config.pixel_multiplier > 1) {
  4790. dpll |= (intel_crtc->config.pixel_multiplier - 1)
  4791. << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
  4792. }
  4793. if (is_sdvo)
  4794. dpll |= DPLL_DVO_HIGH_SPEED;
  4795. if (intel_crtc->config.has_dp_encoder)
  4796. dpll |= DPLL_DVO_HIGH_SPEED;
  4797. /* compute bitmask from p1 value */
  4798. dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4799. /* also FPA1 */
  4800. dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  4801. switch (intel_crtc->config.dpll.p2) {
  4802. case 5:
  4803. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  4804. break;
  4805. case 7:
  4806. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  4807. break;
  4808. case 10:
  4809. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  4810. break;
  4811. case 14:
  4812. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  4813. break;
  4814. }
  4815. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  4816. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  4817. else
  4818. dpll |= PLL_REF_INPUT_DREFCLK;
  4819. return dpll;
  4820. }
  4821. static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
  4822. int x, int y,
  4823. struct drm_framebuffer *fb)
  4824. {
  4825. struct drm_device *dev = crtc->dev;
  4826. struct drm_i915_private *dev_priv = dev->dev_private;
  4827. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4828. struct drm_display_mode *adjusted_mode =
  4829. &intel_crtc->config.adjusted_mode;
  4830. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  4831. int pipe = intel_crtc->pipe;
  4832. int plane = intel_crtc->plane;
  4833. int num_connectors = 0;
  4834. intel_clock_t clock, reduced_clock;
  4835. u32 dpll = 0, fp = 0, fp2 = 0;
  4836. bool ok, has_reduced_clock = false;
  4837. bool is_lvds = false;
  4838. struct intel_encoder *encoder;
  4839. int ret;
  4840. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4841. switch (encoder->type) {
  4842. case INTEL_OUTPUT_LVDS:
  4843. is_lvds = true;
  4844. break;
  4845. }
  4846. num_connectors++;
  4847. }
  4848. WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
  4849. "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
  4850. intel_crtc->config.cpu_transcoder = pipe;
  4851. ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
  4852. &has_reduced_clock, &reduced_clock);
  4853. if (!ok) {
  4854. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4855. return -EINVAL;
  4856. }
  4857. /* Compat-code for transition, will disappear. */
  4858. if (!intel_crtc->config.clock_set) {
  4859. intel_crtc->config.dpll.n = clock.n;
  4860. intel_crtc->config.dpll.m1 = clock.m1;
  4861. intel_crtc->config.dpll.m2 = clock.m2;
  4862. intel_crtc->config.dpll.p1 = clock.p1;
  4863. intel_crtc->config.dpll.p2 = clock.p2;
  4864. }
  4865. /* Ensure that the cursor is valid for the new mode before changing... */
  4866. intel_crtc_update_cursor(crtc, true);
  4867. DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
  4868. drm_mode_debug_printmodeline(mode);
  4869. /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
  4870. if (intel_crtc->config.has_pch_encoder) {
  4871. struct intel_pch_pll *pll;
  4872. fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
  4873. if (has_reduced_clock)
  4874. fp2 = i9xx_dpll_compute_fp(&reduced_clock);
  4875. dpll = ironlake_compute_dpll(intel_crtc,
  4876. &fp, &reduced_clock,
  4877. has_reduced_clock ? &fp2 : NULL);
  4878. pll = intel_get_pch_pll(intel_crtc, dpll, fp);
  4879. if (pll == NULL) {
  4880. DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
  4881. pipe_name(pipe));
  4882. return -EINVAL;
  4883. }
  4884. } else
  4885. intel_put_pch_pll(intel_crtc);
  4886. if (intel_crtc->config.has_dp_encoder)
  4887. intel_dp_set_m_n(intel_crtc);
  4888. for_each_encoder_on_crtc(dev, crtc, encoder)
  4889. if (encoder->pre_pll_enable)
  4890. encoder->pre_pll_enable(encoder);
  4891. if (intel_crtc->pch_pll) {
  4892. I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
  4893. /* Wait for the clocks to stabilize. */
  4894. POSTING_READ(intel_crtc->pch_pll->pll_reg);
  4895. udelay(150);
  4896. /* The pixel multiplier can only be updated once the
  4897. * DPLL is enabled and the clocks are stable.
  4898. *
  4899. * So write it again.
  4900. */
  4901. I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
  4902. }
  4903. intel_crtc->lowfreq_avail = false;
  4904. if (intel_crtc->pch_pll) {
  4905. if (is_lvds && has_reduced_clock && i915_powersave) {
  4906. I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
  4907. intel_crtc->lowfreq_avail = true;
  4908. } else {
  4909. I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
  4910. }
  4911. }
  4912. intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
  4913. if (intel_crtc->config.has_pch_encoder) {
  4914. intel_cpu_transcoder_set_m_n(intel_crtc,
  4915. &intel_crtc->config.fdi_m_n);
  4916. }
  4917. if (IS_IVYBRIDGE(dev))
  4918. ivybridge_update_fdi_bc_bifurcation(intel_crtc);
  4919. ironlake_set_pipeconf(crtc);
  4920. /* Set up the display plane register */
  4921. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
  4922. POSTING_READ(DSPCNTR(plane));
  4923. ret = intel_pipe_set_base(crtc, x, y, fb);
  4924. intel_update_watermarks(dev);
  4925. intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
  4926. return ret;
  4927. }
  4928. static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
  4929. struct intel_crtc_config *pipe_config)
  4930. {
  4931. struct drm_device *dev = crtc->base.dev;
  4932. struct drm_i915_private *dev_priv = dev->dev_private;
  4933. enum transcoder transcoder = pipe_config->cpu_transcoder;
  4934. pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
  4935. pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
  4936. pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
  4937. & ~TU_SIZE_MASK;
  4938. pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
  4939. pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
  4940. & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
  4941. }
  4942. static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
  4943. struct intel_crtc_config *pipe_config)
  4944. {
  4945. struct drm_device *dev = crtc->base.dev;
  4946. struct drm_i915_private *dev_priv = dev->dev_private;
  4947. uint32_t tmp;
  4948. tmp = I915_READ(PIPECONF(crtc->pipe));
  4949. if (!(tmp & PIPECONF_ENABLE))
  4950. return false;
  4951. if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
  4952. pipe_config->has_pch_encoder = true;
  4953. tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
  4954. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  4955. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  4956. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  4957. }
  4958. intel_get_pipe_timings(crtc, pipe_config);
  4959. return true;
  4960. }
  4961. static void haswell_modeset_global_resources(struct drm_device *dev)
  4962. {
  4963. bool enable = false;
  4964. struct intel_crtc *crtc;
  4965. struct intel_encoder *encoder;
  4966. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  4967. if (crtc->pipe != PIPE_A && crtc->base.enabled)
  4968. enable = true;
  4969. /* XXX: Should check for edp transcoder here, but thanks to init
  4970. * sequence that's not yet available. Just in case desktop eDP
  4971. * on PORT D is possible on haswell, too. */
  4972. /* Even the eDP panel fitter is outside the always-on well. */
  4973. if (crtc->config.pch_pfit.size && crtc->base.enabled)
  4974. enable = true;
  4975. }
  4976. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  4977. base.head) {
  4978. if (encoder->type != INTEL_OUTPUT_EDP &&
  4979. encoder->connectors_active)
  4980. enable = true;
  4981. }
  4982. intel_set_power_well(dev, enable);
  4983. }
  4984. static int haswell_crtc_mode_set(struct drm_crtc *crtc,
  4985. int x, int y,
  4986. struct drm_framebuffer *fb)
  4987. {
  4988. struct drm_device *dev = crtc->dev;
  4989. struct drm_i915_private *dev_priv = dev->dev_private;
  4990. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4991. struct drm_display_mode *adjusted_mode =
  4992. &intel_crtc->config.adjusted_mode;
  4993. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  4994. int pipe = intel_crtc->pipe;
  4995. int plane = intel_crtc->plane;
  4996. int num_connectors = 0;
  4997. bool is_cpu_edp = false;
  4998. struct intel_encoder *encoder;
  4999. int ret;
  5000. for_each_encoder_on_crtc(dev, crtc, encoder) {
  5001. switch (encoder->type) {
  5002. case INTEL_OUTPUT_EDP:
  5003. if (enc_to_dig_port(&encoder->base)->port == PORT_A)
  5004. is_cpu_edp = true;
  5005. break;
  5006. }
  5007. num_connectors++;
  5008. }
  5009. if (is_cpu_edp)
  5010. intel_crtc->config.cpu_transcoder = TRANSCODER_EDP;
  5011. else
  5012. intel_crtc->config.cpu_transcoder = pipe;
  5013. /* We are not sure yet this won't happen. */
  5014. WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
  5015. INTEL_PCH_TYPE(dev));
  5016. WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
  5017. num_connectors, pipe_name(pipe));
  5018. WARN_ON(I915_READ(PIPECONF(intel_crtc->config.cpu_transcoder)) &
  5019. (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
  5020. WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
  5021. if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
  5022. return -EINVAL;
  5023. /* Ensure that the cursor is valid for the new mode before changing... */
  5024. intel_crtc_update_cursor(crtc, true);
  5025. DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe_name(pipe));
  5026. drm_mode_debug_printmodeline(mode);
  5027. if (intel_crtc->config.has_dp_encoder)
  5028. intel_dp_set_m_n(intel_crtc);
  5029. intel_crtc->lowfreq_avail = false;
  5030. intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
  5031. if (intel_crtc->config.has_pch_encoder) {
  5032. intel_cpu_transcoder_set_m_n(intel_crtc,
  5033. &intel_crtc->config.fdi_m_n);
  5034. }
  5035. haswell_set_pipeconf(crtc);
  5036. intel_set_pipe_csc(crtc);
  5037. /* Set up the display plane register */
  5038. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
  5039. POSTING_READ(DSPCNTR(plane));
  5040. ret = intel_pipe_set_base(crtc, x, y, fb);
  5041. intel_update_watermarks(dev);
  5042. intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
  5043. return ret;
  5044. }
  5045. static bool haswell_get_pipe_config(struct intel_crtc *crtc,
  5046. struct intel_crtc_config *pipe_config)
  5047. {
  5048. struct drm_device *dev = crtc->base.dev;
  5049. struct drm_i915_private *dev_priv = dev->dev_private;
  5050. enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
  5051. uint32_t tmp;
  5052. if (!intel_display_power_enabled(dev,
  5053. POWER_DOMAIN_TRANSCODER(cpu_transcoder)))
  5054. return false;
  5055. tmp = I915_READ(PIPECONF(cpu_transcoder));
  5056. if (!(tmp & PIPECONF_ENABLE))
  5057. return false;
  5058. /*
  5059. * Haswell has only FDI/PCH transcoder A. It is which is connected to
  5060. * DDI E. So just check whether this pipe is wired to DDI E and whether
  5061. * the PCH transcoder is on.
  5062. */
  5063. tmp = I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder));
  5064. if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
  5065. I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
  5066. pipe_config->has_pch_encoder = true;
  5067. tmp = I915_READ(FDI_RX_CTL(PIPE_A));
  5068. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  5069. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  5070. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  5071. }
  5072. intel_get_pipe_timings(crtc, pipe_config);
  5073. return true;
  5074. }
  5075. static int intel_crtc_mode_set(struct drm_crtc *crtc,
  5076. int x, int y,
  5077. struct drm_framebuffer *fb)
  5078. {
  5079. struct drm_device *dev = crtc->dev;
  5080. struct drm_i915_private *dev_priv = dev->dev_private;
  5081. struct drm_encoder_helper_funcs *encoder_funcs;
  5082. struct intel_encoder *encoder;
  5083. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5084. struct drm_display_mode *adjusted_mode =
  5085. &intel_crtc->config.adjusted_mode;
  5086. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  5087. int pipe = intel_crtc->pipe;
  5088. int ret;
  5089. drm_vblank_pre_modeset(dev, pipe);
  5090. ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
  5091. drm_vblank_post_modeset(dev, pipe);
  5092. if (ret != 0)
  5093. return ret;
  5094. for_each_encoder_on_crtc(dev, crtc, encoder) {
  5095. DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
  5096. encoder->base.base.id,
  5097. drm_get_encoder_name(&encoder->base),
  5098. mode->base.id, mode->name);
  5099. if (encoder->mode_set) {
  5100. encoder->mode_set(encoder);
  5101. } else {
  5102. encoder_funcs = encoder->base.helper_private;
  5103. encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
  5104. }
  5105. }
  5106. return 0;
  5107. }
  5108. static bool intel_eld_uptodate(struct drm_connector *connector,
  5109. int reg_eldv, uint32_t bits_eldv,
  5110. int reg_elda, uint32_t bits_elda,
  5111. int reg_edid)
  5112. {
  5113. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5114. uint8_t *eld = connector->eld;
  5115. uint32_t i;
  5116. i = I915_READ(reg_eldv);
  5117. i &= bits_eldv;
  5118. if (!eld[0])
  5119. return !i;
  5120. if (!i)
  5121. return false;
  5122. i = I915_READ(reg_elda);
  5123. i &= ~bits_elda;
  5124. I915_WRITE(reg_elda, i);
  5125. for (i = 0; i < eld[2]; i++)
  5126. if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
  5127. return false;
  5128. return true;
  5129. }
  5130. static void g4x_write_eld(struct drm_connector *connector,
  5131. struct drm_crtc *crtc)
  5132. {
  5133. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5134. uint8_t *eld = connector->eld;
  5135. uint32_t eldv;
  5136. uint32_t len;
  5137. uint32_t i;
  5138. i = I915_READ(G4X_AUD_VID_DID);
  5139. if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
  5140. eldv = G4X_ELDV_DEVCL_DEVBLC;
  5141. else
  5142. eldv = G4X_ELDV_DEVCTG;
  5143. if (intel_eld_uptodate(connector,
  5144. G4X_AUD_CNTL_ST, eldv,
  5145. G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
  5146. G4X_HDMIW_HDMIEDID))
  5147. return;
  5148. i = I915_READ(G4X_AUD_CNTL_ST);
  5149. i &= ~(eldv | G4X_ELD_ADDR);
  5150. len = (i >> 9) & 0x1f; /* ELD buffer size */
  5151. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5152. if (!eld[0])
  5153. return;
  5154. len = min_t(uint8_t, eld[2], len);
  5155. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5156. for (i = 0; i < len; i++)
  5157. I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
  5158. i = I915_READ(G4X_AUD_CNTL_ST);
  5159. i |= eldv;
  5160. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5161. }
  5162. static void haswell_write_eld(struct drm_connector *connector,
  5163. struct drm_crtc *crtc)
  5164. {
  5165. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5166. uint8_t *eld = connector->eld;
  5167. struct drm_device *dev = crtc->dev;
  5168. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5169. uint32_t eldv;
  5170. uint32_t i;
  5171. int len;
  5172. int pipe = to_intel_crtc(crtc)->pipe;
  5173. int tmp;
  5174. int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
  5175. int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
  5176. int aud_config = HSW_AUD_CFG(pipe);
  5177. int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
  5178. DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
  5179. /* Audio output enable */
  5180. DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
  5181. tmp = I915_READ(aud_cntrl_st2);
  5182. tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
  5183. I915_WRITE(aud_cntrl_st2, tmp);
  5184. /* Wait for 1 vertical blank */
  5185. intel_wait_for_vblank(dev, pipe);
  5186. /* Set ELD valid state */
  5187. tmp = I915_READ(aud_cntrl_st2);
  5188. DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
  5189. tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
  5190. I915_WRITE(aud_cntrl_st2, tmp);
  5191. tmp = I915_READ(aud_cntrl_st2);
  5192. DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
  5193. /* Enable HDMI mode */
  5194. tmp = I915_READ(aud_config);
  5195. DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
  5196. /* clear N_programing_enable and N_value_index */
  5197. tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
  5198. I915_WRITE(aud_config, tmp);
  5199. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5200. eldv = AUDIO_ELD_VALID_A << (pipe * 4);
  5201. intel_crtc->eld_vld = true;
  5202. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5203. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5204. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5205. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5206. } else
  5207. I915_WRITE(aud_config, 0);
  5208. if (intel_eld_uptodate(connector,
  5209. aud_cntrl_st2, eldv,
  5210. aud_cntl_st, IBX_ELD_ADDRESS,
  5211. hdmiw_hdmiedid))
  5212. return;
  5213. i = I915_READ(aud_cntrl_st2);
  5214. i &= ~eldv;
  5215. I915_WRITE(aud_cntrl_st2, i);
  5216. if (!eld[0])
  5217. return;
  5218. i = I915_READ(aud_cntl_st);
  5219. i &= ~IBX_ELD_ADDRESS;
  5220. I915_WRITE(aud_cntl_st, i);
  5221. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5222. DRM_DEBUG_DRIVER("port num:%d\n", i);
  5223. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5224. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5225. for (i = 0; i < len; i++)
  5226. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5227. i = I915_READ(aud_cntrl_st2);
  5228. i |= eldv;
  5229. I915_WRITE(aud_cntrl_st2, i);
  5230. }
  5231. static void ironlake_write_eld(struct drm_connector *connector,
  5232. struct drm_crtc *crtc)
  5233. {
  5234. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5235. uint8_t *eld = connector->eld;
  5236. uint32_t eldv;
  5237. uint32_t i;
  5238. int len;
  5239. int hdmiw_hdmiedid;
  5240. int aud_config;
  5241. int aud_cntl_st;
  5242. int aud_cntrl_st2;
  5243. int pipe = to_intel_crtc(crtc)->pipe;
  5244. if (HAS_PCH_IBX(connector->dev)) {
  5245. hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
  5246. aud_config = IBX_AUD_CFG(pipe);
  5247. aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
  5248. aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
  5249. } else {
  5250. hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
  5251. aud_config = CPT_AUD_CFG(pipe);
  5252. aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
  5253. aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
  5254. }
  5255. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5256. i = I915_READ(aud_cntl_st);
  5257. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5258. if (!i) {
  5259. DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
  5260. /* operate blindly on all ports */
  5261. eldv = IBX_ELD_VALIDB;
  5262. eldv |= IBX_ELD_VALIDB << 4;
  5263. eldv |= IBX_ELD_VALIDB << 8;
  5264. } else {
  5265. DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
  5266. eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
  5267. }
  5268. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5269. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5270. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5271. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5272. } else
  5273. I915_WRITE(aud_config, 0);
  5274. if (intel_eld_uptodate(connector,
  5275. aud_cntrl_st2, eldv,
  5276. aud_cntl_st, IBX_ELD_ADDRESS,
  5277. hdmiw_hdmiedid))
  5278. return;
  5279. i = I915_READ(aud_cntrl_st2);
  5280. i &= ~eldv;
  5281. I915_WRITE(aud_cntrl_st2, i);
  5282. if (!eld[0])
  5283. return;
  5284. i = I915_READ(aud_cntl_st);
  5285. i &= ~IBX_ELD_ADDRESS;
  5286. I915_WRITE(aud_cntl_st, i);
  5287. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5288. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5289. for (i = 0; i < len; i++)
  5290. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5291. i = I915_READ(aud_cntrl_st2);
  5292. i |= eldv;
  5293. I915_WRITE(aud_cntrl_st2, i);
  5294. }
  5295. void intel_write_eld(struct drm_encoder *encoder,
  5296. struct drm_display_mode *mode)
  5297. {
  5298. struct drm_crtc *crtc = encoder->crtc;
  5299. struct drm_connector *connector;
  5300. struct drm_device *dev = encoder->dev;
  5301. struct drm_i915_private *dev_priv = dev->dev_private;
  5302. connector = drm_select_eld(encoder, mode);
  5303. if (!connector)
  5304. return;
  5305. DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5306. connector->base.id,
  5307. drm_get_connector_name(connector),
  5308. connector->encoder->base.id,
  5309. drm_get_encoder_name(connector->encoder));
  5310. connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
  5311. if (dev_priv->display.write_eld)
  5312. dev_priv->display.write_eld(connector, crtc);
  5313. }
  5314. /** Loads the palette/gamma unit for the CRTC with the prepared values */
  5315. void intel_crtc_load_lut(struct drm_crtc *crtc)
  5316. {
  5317. struct drm_device *dev = crtc->dev;
  5318. struct drm_i915_private *dev_priv = dev->dev_private;
  5319. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5320. int palreg = PALETTE(intel_crtc->pipe);
  5321. int i;
  5322. /* The clocks have to be on to load the palette. */
  5323. if (!crtc->enabled || !intel_crtc->active)
  5324. return;
  5325. /* use legacy palette for Ironlake */
  5326. if (HAS_PCH_SPLIT(dev))
  5327. palreg = LGC_PALETTE(intel_crtc->pipe);
  5328. for (i = 0; i < 256; i++) {
  5329. I915_WRITE(palreg + 4 * i,
  5330. (intel_crtc->lut_r[i] << 16) |
  5331. (intel_crtc->lut_g[i] << 8) |
  5332. intel_crtc->lut_b[i]);
  5333. }
  5334. }
  5335. static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
  5336. {
  5337. struct drm_device *dev = crtc->dev;
  5338. struct drm_i915_private *dev_priv = dev->dev_private;
  5339. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5340. bool visible = base != 0;
  5341. u32 cntl;
  5342. if (intel_crtc->cursor_visible == visible)
  5343. return;
  5344. cntl = I915_READ(_CURACNTR);
  5345. if (visible) {
  5346. /* On these chipsets we can only modify the base whilst
  5347. * the cursor is disabled.
  5348. */
  5349. I915_WRITE(_CURABASE, base);
  5350. cntl &= ~(CURSOR_FORMAT_MASK);
  5351. /* XXX width must be 64, stride 256 => 0x00 << 28 */
  5352. cntl |= CURSOR_ENABLE |
  5353. CURSOR_GAMMA_ENABLE |
  5354. CURSOR_FORMAT_ARGB;
  5355. } else
  5356. cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
  5357. I915_WRITE(_CURACNTR, cntl);
  5358. intel_crtc->cursor_visible = visible;
  5359. }
  5360. static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
  5361. {
  5362. struct drm_device *dev = crtc->dev;
  5363. struct drm_i915_private *dev_priv = dev->dev_private;
  5364. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5365. int pipe = intel_crtc->pipe;
  5366. bool visible = base != 0;
  5367. if (intel_crtc->cursor_visible != visible) {
  5368. uint32_t cntl = I915_READ(CURCNTR(pipe));
  5369. if (base) {
  5370. cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
  5371. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5372. cntl |= pipe << 28; /* Connect to correct pipe */
  5373. } else {
  5374. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5375. cntl |= CURSOR_MODE_DISABLE;
  5376. }
  5377. I915_WRITE(CURCNTR(pipe), cntl);
  5378. intel_crtc->cursor_visible = visible;
  5379. }
  5380. /* and commit changes on next vblank */
  5381. I915_WRITE(CURBASE(pipe), base);
  5382. }
  5383. static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
  5384. {
  5385. struct drm_device *dev = crtc->dev;
  5386. struct drm_i915_private *dev_priv = dev->dev_private;
  5387. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5388. int pipe = intel_crtc->pipe;
  5389. bool visible = base != 0;
  5390. if (intel_crtc->cursor_visible != visible) {
  5391. uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
  5392. if (base) {
  5393. cntl &= ~CURSOR_MODE;
  5394. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5395. } else {
  5396. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5397. cntl |= CURSOR_MODE_DISABLE;
  5398. }
  5399. if (IS_HASWELL(dev))
  5400. cntl |= CURSOR_PIPE_CSC_ENABLE;
  5401. I915_WRITE(CURCNTR_IVB(pipe), cntl);
  5402. intel_crtc->cursor_visible = visible;
  5403. }
  5404. /* and commit changes on next vblank */
  5405. I915_WRITE(CURBASE_IVB(pipe), base);
  5406. }
  5407. /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
  5408. static void intel_crtc_update_cursor(struct drm_crtc *crtc,
  5409. bool on)
  5410. {
  5411. struct drm_device *dev = crtc->dev;
  5412. struct drm_i915_private *dev_priv = dev->dev_private;
  5413. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5414. int pipe = intel_crtc->pipe;
  5415. int x = intel_crtc->cursor_x;
  5416. int y = intel_crtc->cursor_y;
  5417. u32 base, pos;
  5418. bool visible;
  5419. pos = 0;
  5420. if (on && crtc->enabled && crtc->fb) {
  5421. base = intel_crtc->cursor_addr;
  5422. if (x > (int) crtc->fb->width)
  5423. base = 0;
  5424. if (y > (int) crtc->fb->height)
  5425. base = 0;
  5426. } else
  5427. base = 0;
  5428. if (x < 0) {
  5429. if (x + intel_crtc->cursor_width < 0)
  5430. base = 0;
  5431. pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
  5432. x = -x;
  5433. }
  5434. pos |= x << CURSOR_X_SHIFT;
  5435. if (y < 0) {
  5436. if (y + intel_crtc->cursor_height < 0)
  5437. base = 0;
  5438. pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
  5439. y = -y;
  5440. }
  5441. pos |= y << CURSOR_Y_SHIFT;
  5442. visible = base != 0;
  5443. if (!visible && !intel_crtc->cursor_visible)
  5444. return;
  5445. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  5446. I915_WRITE(CURPOS_IVB(pipe), pos);
  5447. ivb_update_cursor(crtc, base);
  5448. } else {
  5449. I915_WRITE(CURPOS(pipe), pos);
  5450. if (IS_845G(dev) || IS_I865G(dev))
  5451. i845_update_cursor(crtc, base);
  5452. else
  5453. i9xx_update_cursor(crtc, base);
  5454. }
  5455. }
  5456. static int intel_crtc_cursor_set(struct drm_crtc *crtc,
  5457. struct drm_file *file,
  5458. uint32_t handle,
  5459. uint32_t width, uint32_t height)
  5460. {
  5461. struct drm_device *dev = crtc->dev;
  5462. struct drm_i915_private *dev_priv = dev->dev_private;
  5463. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5464. struct drm_i915_gem_object *obj;
  5465. uint32_t addr;
  5466. int ret;
  5467. /* if we want to turn off the cursor ignore width and height */
  5468. if (!handle) {
  5469. DRM_DEBUG_KMS("cursor off\n");
  5470. addr = 0;
  5471. obj = NULL;
  5472. mutex_lock(&dev->struct_mutex);
  5473. goto finish;
  5474. }
  5475. /* Currently we only support 64x64 cursors */
  5476. if (width != 64 || height != 64) {
  5477. DRM_ERROR("we currently only support 64x64 cursors\n");
  5478. return -EINVAL;
  5479. }
  5480. obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
  5481. if (&obj->base == NULL)
  5482. return -ENOENT;
  5483. if (obj->base.size < width * height * 4) {
  5484. DRM_ERROR("buffer is to small\n");
  5485. ret = -ENOMEM;
  5486. goto fail;
  5487. }
  5488. /* we only need to pin inside GTT if cursor is non-phy */
  5489. mutex_lock(&dev->struct_mutex);
  5490. if (!dev_priv->info->cursor_needs_physical) {
  5491. unsigned alignment;
  5492. if (obj->tiling_mode) {
  5493. DRM_ERROR("cursor cannot be tiled\n");
  5494. ret = -EINVAL;
  5495. goto fail_locked;
  5496. }
  5497. /* Note that the w/a also requires 2 PTE of padding following
  5498. * the bo. We currently fill all unused PTE with the shadow
  5499. * page and so we should always have valid PTE following the
  5500. * cursor preventing the VT-d warning.
  5501. */
  5502. alignment = 0;
  5503. if (need_vtd_wa(dev))
  5504. alignment = 64*1024;
  5505. ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
  5506. if (ret) {
  5507. DRM_ERROR("failed to move cursor bo into the GTT\n");
  5508. goto fail_locked;
  5509. }
  5510. ret = i915_gem_object_put_fence(obj);
  5511. if (ret) {
  5512. DRM_ERROR("failed to release fence for cursor");
  5513. goto fail_unpin;
  5514. }
  5515. addr = obj->gtt_offset;
  5516. } else {
  5517. int align = IS_I830(dev) ? 16 * 1024 : 256;
  5518. ret = i915_gem_attach_phys_object(dev, obj,
  5519. (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
  5520. align);
  5521. if (ret) {
  5522. DRM_ERROR("failed to attach phys object\n");
  5523. goto fail_locked;
  5524. }
  5525. addr = obj->phys_obj->handle->busaddr;
  5526. }
  5527. if (IS_GEN2(dev))
  5528. I915_WRITE(CURSIZE, (height << 12) | width);
  5529. finish:
  5530. if (intel_crtc->cursor_bo) {
  5531. if (dev_priv->info->cursor_needs_physical) {
  5532. if (intel_crtc->cursor_bo != obj)
  5533. i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
  5534. } else
  5535. i915_gem_object_unpin(intel_crtc->cursor_bo);
  5536. drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
  5537. }
  5538. mutex_unlock(&dev->struct_mutex);
  5539. intel_crtc->cursor_addr = addr;
  5540. intel_crtc->cursor_bo = obj;
  5541. intel_crtc->cursor_width = width;
  5542. intel_crtc->cursor_height = height;
  5543. intel_crtc_update_cursor(crtc, true);
  5544. return 0;
  5545. fail_unpin:
  5546. i915_gem_object_unpin(obj);
  5547. fail_locked:
  5548. mutex_unlock(&dev->struct_mutex);
  5549. fail:
  5550. drm_gem_object_unreference_unlocked(&obj->base);
  5551. return ret;
  5552. }
  5553. static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  5554. {
  5555. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5556. intel_crtc->cursor_x = x;
  5557. intel_crtc->cursor_y = y;
  5558. intel_crtc_update_cursor(crtc, true);
  5559. return 0;
  5560. }
  5561. /** Sets the color ramps on behalf of RandR */
  5562. void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  5563. u16 blue, int regno)
  5564. {
  5565. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5566. intel_crtc->lut_r[regno] = red >> 8;
  5567. intel_crtc->lut_g[regno] = green >> 8;
  5568. intel_crtc->lut_b[regno] = blue >> 8;
  5569. }
  5570. void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  5571. u16 *blue, int regno)
  5572. {
  5573. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5574. *red = intel_crtc->lut_r[regno] << 8;
  5575. *green = intel_crtc->lut_g[regno] << 8;
  5576. *blue = intel_crtc->lut_b[regno] << 8;
  5577. }
  5578. static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  5579. u16 *blue, uint32_t start, uint32_t size)
  5580. {
  5581. int end = (start + size > 256) ? 256 : start + size, i;
  5582. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5583. for (i = start; i < end; i++) {
  5584. intel_crtc->lut_r[i] = red[i] >> 8;
  5585. intel_crtc->lut_g[i] = green[i] >> 8;
  5586. intel_crtc->lut_b[i] = blue[i] >> 8;
  5587. }
  5588. intel_crtc_load_lut(crtc);
  5589. }
  5590. /* VESA 640x480x72Hz mode to set on the pipe */
  5591. static struct drm_display_mode load_detect_mode = {
  5592. DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
  5593. 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  5594. };
  5595. static struct drm_framebuffer *
  5596. intel_framebuffer_create(struct drm_device *dev,
  5597. struct drm_mode_fb_cmd2 *mode_cmd,
  5598. struct drm_i915_gem_object *obj)
  5599. {
  5600. struct intel_framebuffer *intel_fb;
  5601. int ret;
  5602. intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
  5603. if (!intel_fb) {
  5604. drm_gem_object_unreference_unlocked(&obj->base);
  5605. return ERR_PTR(-ENOMEM);
  5606. }
  5607. ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
  5608. if (ret) {
  5609. drm_gem_object_unreference_unlocked(&obj->base);
  5610. kfree(intel_fb);
  5611. return ERR_PTR(ret);
  5612. }
  5613. return &intel_fb->base;
  5614. }
  5615. static u32
  5616. intel_framebuffer_pitch_for_width(int width, int bpp)
  5617. {
  5618. u32 pitch = DIV_ROUND_UP(width * bpp, 8);
  5619. return ALIGN(pitch, 64);
  5620. }
  5621. static u32
  5622. intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
  5623. {
  5624. u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
  5625. return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
  5626. }
  5627. static struct drm_framebuffer *
  5628. intel_framebuffer_create_for_mode(struct drm_device *dev,
  5629. struct drm_display_mode *mode,
  5630. int depth, int bpp)
  5631. {
  5632. struct drm_i915_gem_object *obj;
  5633. struct drm_mode_fb_cmd2 mode_cmd = { 0 };
  5634. obj = i915_gem_alloc_object(dev,
  5635. intel_framebuffer_size_for_mode(mode, bpp));
  5636. if (obj == NULL)
  5637. return ERR_PTR(-ENOMEM);
  5638. mode_cmd.width = mode->hdisplay;
  5639. mode_cmd.height = mode->vdisplay;
  5640. mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
  5641. bpp);
  5642. mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
  5643. return intel_framebuffer_create(dev, &mode_cmd, obj);
  5644. }
  5645. static struct drm_framebuffer *
  5646. mode_fits_in_fbdev(struct drm_device *dev,
  5647. struct drm_display_mode *mode)
  5648. {
  5649. struct drm_i915_private *dev_priv = dev->dev_private;
  5650. struct drm_i915_gem_object *obj;
  5651. struct drm_framebuffer *fb;
  5652. if (dev_priv->fbdev == NULL)
  5653. return NULL;
  5654. obj = dev_priv->fbdev->ifb.obj;
  5655. if (obj == NULL)
  5656. return NULL;
  5657. fb = &dev_priv->fbdev->ifb.base;
  5658. if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
  5659. fb->bits_per_pixel))
  5660. return NULL;
  5661. if (obj->base.size < mode->vdisplay * fb->pitches[0])
  5662. return NULL;
  5663. return fb;
  5664. }
  5665. bool intel_get_load_detect_pipe(struct drm_connector *connector,
  5666. struct drm_display_mode *mode,
  5667. struct intel_load_detect_pipe *old)
  5668. {
  5669. struct intel_crtc *intel_crtc;
  5670. struct intel_encoder *intel_encoder =
  5671. intel_attached_encoder(connector);
  5672. struct drm_crtc *possible_crtc;
  5673. struct drm_encoder *encoder = &intel_encoder->base;
  5674. struct drm_crtc *crtc = NULL;
  5675. struct drm_device *dev = encoder->dev;
  5676. struct drm_framebuffer *fb;
  5677. int i = -1;
  5678. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5679. connector->base.id, drm_get_connector_name(connector),
  5680. encoder->base.id, drm_get_encoder_name(encoder));
  5681. /*
  5682. * Algorithm gets a little messy:
  5683. *
  5684. * - if the connector already has an assigned crtc, use it (but make
  5685. * sure it's on first)
  5686. *
  5687. * - try to find the first unused crtc that can drive this connector,
  5688. * and use that if we find one
  5689. */
  5690. /* See if we already have a CRTC for this connector */
  5691. if (encoder->crtc) {
  5692. crtc = encoder->crtc;
  5693. mutex_lock(&crtc->mutex);
  5694. old->dpms_mode = connector->dpms;
  5695. old->load_detect_temp = false;
  5696. /* Make sure the crtc and connector are running */
  5697. if (connector->dpms != DRM_MODE_DPMS_ON)
  5698. connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
  5699. return true;
  5700. }
  5701. /* Find an unused one (if possible) */
  5702. list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
  5703. i++;
  5704. if (!(encoder->possible_crtcs & (1 << i)))
  5705. continue;
  5706. if (!possible_crtc->enabled) {
  5707. crtc = possible_crtc;
  5708. break;
  5709. }
  5710. }
  5711. /*
  5712. * If we didn't find an unused CRTC, don't use any.
  5713. */
  5714. if (!crtc) {
  5715. DRM_DEBUG_KMS("no pipe available for load-detect\n");
  5716. return false;
  5717. }
  5718. mutex_lock(&crtc->mutex);
  5719. intel_encoder->new_crtc = to_intel_crtc(crtc);
  5720. to_intel_connector(connector)->new_encoder = intel_encoder;
  5721. intel_crtc = to_intel_crtc(crtc);
  5722. old->dpms_mode = connector->dpms;
  5723. old->load_detect_temp = true;
  5724. old->release_fb = NULL;
  5725. if (!mode)
  5726. mode = &load_detect_mode;
  5727. /* We need a framebuffer large enough to accommodate all accesses
  5728. * that the plane may generate whilst we perform load detection.
  5729. * We can not rely on the fbcon either being present (we get called
  5730. * during its initialisation to detect all boot displays, or it may
  5731. * not even exist) or that it is large enough to satisfy the
  5732. * requested mode.
  5733. */
  5734. fb = mode_fits_in_fbdev(dev, mode);
  5735. if (fb == NULL) {
  5736. DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
  5737. fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
  5738. old->release_fb = fb;
  5739. } else
  5740. DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
  5741. if (IS_ERR(fb)) {
  5742. DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
  5743. mutex_unlock(&crtc->mutex);
  5744. return false;
  5745. }
  5746. if (intel_set_mode(crtc, mode, 0, 0, fb)) {
  5747. DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
  5748. if (old->release_fb)
  5749. old->release_fb->funcs->destroy(old->release_fb);
  5750. mutex_unlock(&crtc->mutex);
  5751. return false;
  5752. }
  5753. /* let the connector get through one full cycle before testing */
  5754. intel_wait_for_vblank(dev, intel_crtc->pipe);
  5755. return true;
  5756. }
  5757. void intel_release_load_detect_pipe(struct drm_connector *connector,
  5758. struct intel_load_detect_pipe *old)
  5759. {
  5760. struct intel_encoder *intel_encoder =
  5761. intel_attached_encoder(connector);
  5762. struct drm_encoder *encoder = &intel_encoder->base;
  5763. struct drm_crtc *crtc = encoder->crtc;
  5764. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5765. connector->base.id, drm_get_connector_name(connector),
  5766. encoder->base.id, drm_get_encoder_name(encoder));
  5767. if (old->load_detect_temp) {
  5768. to_intel_connector(connector)->new_encoder = NULL;
  5769. intel_encoder->new_crtc = NULL;
  5770. intel_set_mode(crtc, NULL, 0, 0, NULL);
  5771. if (old->release_fb) {
  5772. drm_framebuffer_unregister_private(old->release_fb);
  5773. drm_framebuffer_unreference(old->release_fb);
  5774. }
  5775. mutex_unlock(&crtc->mutex);
  5776. return;
  5777. }
  5778. /* Switch crtc and encoder back off if necessary */
  5779. if (old->dpms_mode != DRM_MODE_DPMS_ON)
  5780. connector->funcs->dpms(connector, old->dpms_mode);
  5781. mutex_unlock(&crtc->mutex);
  5782. }
  5783. /* Returns the clock of the currently programmed mode of the given pipe. */
  5784. static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
  5785. {
  5786. struct drm_i915_private *dev_priv = dev->dev_private;
  5787. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5788. int pipe = intel_crtc->pipe;
  5789. u32 dpll = I915_READ(DPLL(pipe));
  5790. u32 fp;
  5791. intel_clock_t clock;
  5792. if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
  5793. fp = I915_READ(FP0(pipe));
  5794. else
  5795. fp = I915_READ(FP1(pipe));
  5796. clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
  5797. if (IS_PINEVIEW(dev)) {
  5798. clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
  5799. clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
  5800. } else {
  5801. clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
  5802. clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
  5803. }
  5804. if (!IS_GEN2(dev)) {
  5805. if (IS_PINEVIEW(dev))
  5806. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
  5807. DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
  5808. else
  5809. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
  5810. DPLL_FPA01_P1_POST_DIV_SHIFT);
  5811. switch (dpll & DPLL_MODE_MASK) {
  5812. case DPLLB_MODE_DAC_SERIAL:
  5813. clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
  5814. 5 : 10;
  5815. break;
  5816. case DPLLB_MODE_LVDS:
  5817. clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
  5818. 7 : 14;
  5819. break;
  5820. default:
  5821. DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
  5822. "mode\n", (int)(dpll & DPLL_MODE_MASK));
  5823. return 0;
  5824. }
  5825. /* XXX: Handle the 100Mhz refclk */
  5826. intel_clock(dev, 96000, &clock);
  5827. } else {
  5828. bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
  5829. if (is_lvds) {
  5830. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
  5831. DPLL_FPA01_P1_POST_DIV_SHIFT);
  5832. clock.p2 = 14;
  5833. if ((dpll & PLL_REF_INPUT_MASK) ==
  5834. PLLB_REF_INPUT_SPREADSPECTRUMIN) {
  5835. /* XXX: might not be 66MHz */
  5836. intel_clock(dev, 66000, &clock);
  5837. } else
  5838. intel_clock(dev, 48000, &clock);
  5839. } else {
  5840. if (dpll & PLL_P1_DIVIDE_BY_TWO)
  5841. clock.p1 = 2;
  5842. else {
  5843. clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
  5844. DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
  5845. }
  5846. if (dpll & PLL_P2_DIVIDE_BY_4)
  5847. clock.p2 = 4;
  5848. else
  5849. clock.p2 = 2;
  5850. intel_clock(dev, 48000, &clock);
  5851. }
  5852. }
  5853. /* XXX: It would be nice to validate the clocks, but we can't reuse
  5854. * i830PllIsValid() because it relies on the xf86_config connector
  5855. * configuration being accurate, which it isn't necessarily.
  5856. */
  5857. return clock.dot;
  5858. }
  5859. /** Returns the currently programmed mode of the given pipe. */
  5860. struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  5861. struct drm_crtc *crtc)
  5862. {
  5863. struct drm_i915_private *dev_priv = dev->dev_private;
  5864. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5865. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  5866. struct drm_display_mode *mode;
  5867. int htot = I915_READ(HTOTAL(cpu_transcoder));
  5868. int hsync = I915_READ(HSYNC(cpu_transcoder));
  5869. int vtot = I915_READ(VTOTAL(cpu_transcoder));
  5870. int vsync = I915_READ(VSYNC(cpu_transcoder));
  5871. mode = kzalloc(sizeof(*mode), GFP_KERNEL);
  5872. if (!mode)
  5873. return NULL;
  5874. mode->clock = intel_crtc_clock_get(dev, crtc);
  5875. mode->hdisplay = (htot & 0xffff) + 1;
  5876. mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
  5877. mode->hsync_start = (hsync & 0xffff) + 1;
  5878. mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
  5879. mode->vdisplay = (vtot & 0xffff) + 1;
  5880. mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
  5881. mode->vsync_start = (vsync & 0xffff) + 1;
  5882. mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
  5883. drm_mode_set_name(mode);
  5884. return mode;
  5885. }
  5886. static void intel_increase_pllclock(struct drm_crtc *crtc)
  5887. {
  5888. struct drm_device *dev = crtc->dev;
  5889. drm_i915_private_t *dev_priv = dev->dev_private;
  5890. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5891. int pipe = intel_crtc->pipe;
  5892. int dpll_reg = DPLL(pipe);
  5893. int dpll;
  5894. if (HAS_PCH_SPLIT(dev))
  5895. return;
  5896. if (!dev_priv->lvds_downclock_avail)
  5897. return;
  5898. dpll = I915_READ(dpll_reg);
  5899. if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
  5900. DRM_DEBUG_DRIVER("upclocking LVDS\n");
  5901. assert_panel_unlocked(dev_priv, pipe);
  5902. dpll &= ~DISPLAY_RATE_SELECT_FPA1;
  5903. I915_WRITE(dpll_reg, dpll);
  5904. intel_wait_for_vblank(dev, pipe);
  5905. dpll = I915_READ(dpll_reg);
  5906. if (dpll & DISPLAY_RATE_SELECT_FPA1)
  5907. DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
  5908. }
  5909. }
  5910. static void intel_decrease_pllclock(struct drm_crtc *crtc)
  5911. {
  5912. struct drm_device *dev = crtc->dev;
  5913. drm_i915_private_t *dev_priv = dev->dev_private;
  5914. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5915. if (HAS_PCH_SPLIT(dev))
  5916. return;
  5917. if (!dev_priv->lvds_downclock_avail)
  5918. return;
  5919. /*
  5920. * Since this is called by a timer, we should never get here in
  5921. * the manual case.
  5922. */
  5923. if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
  5924. int pipe = intel_crtc->pipe;
  5925. int dpll_reg = DPLL(pipe);
  5926. int dpll;
  5927. DRM_DEBUG_DRIVER("downclocking LVDS\n");
  5928. assert_panel_unlocked(dev_priv, pipe);
  5929. dpll = I915_READ(dpll_reg);
  5930. dpll |= DISPLAY_RATE_SELECT_FPA1;
  5931. I915_WRITE(dpll_reg, dpll);
  5932. intel_wait_for_vblank(dev, pipe);
  5933. dpll = I915_READ(dpll_reg);
  5934. if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
  5935. DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
  5936. }
  5937. }
  5938. void intel_mark_busy(struct drm_device *dev)
  5939. {
  5940. i915_update_gfx_val(dev->dev_private);
  5941. }
  5942. void intel_mark_idle(struct drm_device *dev)
  5943. {
  5944. struct drm_crtc *crtc;
  5945. if (!i915_powersave)
  5946. return;
  5947. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  5948. if (!crtc->fb)
  5949. continue;
  5950. intel_decrease_pllclock(crtc);
  5951. }
  5952. }
  5953. void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
  5954. {
  5955. struct drm_device *dev = obj->base.dev;
  5956. struct drm_crtc *crtc;
  5957. if (!i915_powersave)
  5958. return;
  5959. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  5960. if (!crtc->fb)
  5961. continue;
  5962. if (to_intel_framebuffer(crtc->fb)->obj == obj)
  5963. intel_increase_pllclock(crtc);
  5964. }
  5965. }
  5966. static void intel_crtc_destroy(struct drm_crtc *crtc)
  5967. {
  5968. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5969. struct drm_device *dev = crtc->dev;
  5970. struct intel_unpin_work *work;
  5971. unsigned long flags;
  5972. spin_lock_irqsave(&dev->event_lock, flags);
  5973. work = intel_crtc->unpin_work;
  5974. intel_crtc->unpin_work = NULL;
  5975. spin_unlock_irqrestore(&dev->event_lock, flags);
  5976. if (work) {
  5977. cancel_work_sync(&work->work);
  5978. kfree(work);
  5979. }
  5980. drm_crtc_cleanup(crtc);
  5981. kfree(intel_crtc);
  5982. }
  5983. static void intel_unpin_work_fn(struct work_struct *__work)
  5984. {
  5985. struct intel_unpin_work *work =
  5986. container_of(__work, struct intel_unpin_work, work);
  5987. struct drm_device *dev = work->crtc->dev;
  5988. mutex_lock(&dev->struct_mutex);
  5989. intel_unpin_fb_obj(work->old_fb_obj);
  5990. drm_gem_object_unreference(&work->pending_flip_obj->base);
  5991. drm_gem_object_unreference(&work->old_fb_obj->base);
  5992. intel_update_fbc(dev);
  5993. mutex_unlock(&dev->struct_mutex);
  5994. BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
  5995. atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
  5996. kfree(work);
  5997. }
  5998. static void do_intel_finish_page_flip(struct drm_device *dev,
  5999. struct drm_crtc *crtc)
  6000. {
  6001. drm_i915_private_t *dev_priv = dev->dev_private;
  6002. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6003. struct intel_unpin_work *work;
  6004. unsigned long flags;
  6005. /* Ignore early vblank irqs */
  6006. if (intel_crtc == NULL)
  6007. return;
  6008. spin_lock_irqsave(&dev->event_lock, flags);
  6009. work = intel_crtc->unpin_work;
  6010. /* Ensure we don't miss a work->pending update ... */
  6011. smp_rmb();
  6012. if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  6013. spin_unlock_irqrestore(&dev->event_lock, flags);
  6014. return;
  6015. }
  6016. /* and that the unpin work is consistent wrt ->pending. */
  6017. smp_rmb();
  6018. intel_crtc->unpin_work = NULL;
  6019. if (work->event)
  6020. drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
  6021. drm_vblank_put(dev, intel_crtc->pipe);
  6022. spin_unlock_irqrestore(&dev->event_lock, flags);
  6023. wake_up_all(&dev_priv->pending_flip_queue);
  6024. queue_work(dev_priv->wq, &work->work);
  6025. trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
  6026. }
  6027. void intel_finish_page_flip(struct drm_device *dev, int pipe)
  6028. {
  6029. drm_i915_private_t *dev_priv = dev->dev_private;
  6030. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  6031. do_intel_finish_page_flip(dev, crtc);
  6032. }
  6033. void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
  6034. {
  6035. drm_i915_private_t *dev_priv = dev->dev_private;
  6036. struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
  6037. do_intel_finish_page_flip(dev, crtc);
  6038. }
  6039. void intel_prepare_page_flip(struct drm_device *dev, int plane)
  6040. {
  6041. drm_i915_private_t *dev_priv = dev->dev_private;
  6042. struct intel_crtc *intel_crtc =
  6043. to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
  6044. unsigned long flags;
  6045. /* NB: An MMIO update of the plane base pointer will also
  6046. * generate a page-flip completion irq, i.e. every modeset
  6047. * is also accompanied by a spurious intel_prepare_page_flip().
  6048. */
  6049. spin_lock_irqsave(&dev->event_lock, flags);
  6050. if (intel_crtc->unpin_work)
  6051. atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
  6052. spin_unlock_irqrestore(&dev->event_lock, flags);
  6053. }
  6054. inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
  6055. {
  6056. /* Ensure that the work item is consistent when activating it ... */
  6057. smp_wmb();
  6058. atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
  6059. /* and that it is marked active as soon as the irq could fire. */
  6060. smp_wmb();
  6061. }
  6062. static int intel_gen2_queue_flip(struct drm_device *dev,
  6063. struct drm_crtc *crtc,
  6064. struct drm_framebuffer *fb,
  6065. struct drm_i915_gem_object *obj)
  6066. {
  6067. struct drm_i915_private *dev_priv = dev->dev_private;
  6068. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6069. u32 flip_mask;
  6070. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6071. int ret;
  6072. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6073. if (ret)
  6074. goto err;
  6075. ret = intel_ring_begin(ring, 6);
  6076. if (ret)
  6077. goto err_unpin;
  6078. /* Can't queue multiple flips, so wait for the previous
  6079. * one to finish before executing the next.
  6080. */
  6081. if (intel_crtc->plane)
  6082. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6083. else
  6084. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6085. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  6086. intel_ring_emit(ring, MI_NOOP);
  6087. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6088. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6089. intel_ring_emit(ring, fb->pitches[0]);
  6090. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  6091. intel_ring_emit(ring, 0); /* aux display base address, unused */
  6092. intel_mark_page_flip_active(intel_crtc);
  6093. intel_ring_advance(ring);
  6094. return 0;
  6095. err_unpin:
  6096. intel_unpin_fb_obj(obj);
  6097. err:
  6098. return ret;
  6099. }
  6100. static int intel_gen3_queue_flip(struct drm_device *dev,
  6101. struct drm_crtc *crtc,
  6102. struct drm_framebuffer *fb,
  6103. struct drm_i915_gem_object *obj)
  6104. {
  6105. struct drm_i915_private *dev_priv = dev->dev_private;
  6106. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6107. u32 flip_mask;
  6108. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6109. int ret;
  6110. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6111. if (ret)
  6112. goto err;
  6113. ret = intel_ring_begin(ring, 6);
  6114. if (ret)
  6115. goto err_unpin;
  6116. if (intel_crtc->plane)
  6117. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6118. else
  6119. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6120. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  6121. intel_ring_emit(ring, MI_NOOP);
  6122. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
  6123. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6124. intel_ring_emit(ring, fb->pitches[0]);
  6125. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  6126. intel_ring_emit(ring, MI_NOOP);
  6127. intel_mark_page_flip_active(intel_crtc);
  6128. intel_ring_advance(ring);
  6129. return 0;
  6130. err_unpin:
  6131. intel_unpin_fb_obj(obj);
  6132. err:
  6133. return ret;
  6134. }
  6135. static int intel_gen4_queue_flip(struct drm_device *dev,
  6136. struct drm_crtc *crtc,
  6137. struct drm_framebuffer *fb,
  6138. struct drm_i915_gem_object *obj)
  6139. {
  6140. struct drm_i915_private *dev_priv = dev->dev_private;
  6141. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6142. uint32_t pf, pipesrc;
  6143. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6144. int ret;
  6145. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6146. if (ret)
  6147. goto err;
  6148. ret = intel_ring_begin(ring, 4);
  6149. if (ret)
  6150. goto err_unpin;
  6151. /* i965+ uses the linear or tiled offsets from the
  6152. * Display Registers (which do not change across a page-flip)
  6153. * so we need only reprogram the base address.
  6154. */
  6155. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6156. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6157. intel_ring_emit(ring, fb->pitches[0]);
  6158. intel_ring_emit(ring,
  6159. (obj->gtt_offset + intel_crtc->dspaddr_offset) |
  6160. obj->tiling_mode);
  6161. /* XXX Enabling the panel-fitter across page-flip is so far
  6162. * untested on non-native modes, so ignore it for now.
  6163. * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
  6164. */
  6165. pf = 0;
  6166. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6167. intel_ring_emit(ring, pf | pipesrc);
  6168. intel_mark_page_flip_active(intel_crtc);
  6169. intel_ring_advance(ring);
  6170. return 0;
  6171. err_unpin:
  6172. intel_unpin_fb_obj(obj);
  6173. err:
  6174. return ret;
  6175. }
  6176. static int intel_gen6_queue_flip(struct drm_device *dev,
  6177. struct drm_crtc *crtc,
  6178. struct drm_framebuffer *fb,
  6179. struct drm_i915_gem_object *obj)
  6180. {
  6181. struct drm_i915_private *dev_priv = dev->dev_private;
  6182. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6183. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6184. uint32_t pf, pipesrc;
  6185. int ret;
  6186. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6187. if (ret)
  6188. goto err;
  6189. ret = intel_ring_begin(ring, 4);
  6190. if (ret)
  6191. goto err_unpin;
  6192. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6193. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6194. intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
  6195. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  6196. /* Contrary to the suggestions in the documentation,
  6197. * "Enable Panel Fitter" does not seem to be required when page
  6198. * flipping with a non-native mode, and worse causes a normal
  6199. * modeset to fail.
  6200. * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
  6201. */
  6202. pf = 0;
  6203. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6204. intel_ring_emit(ring, pf | pipesrc);
  6205. intel_mark_page_flip_active(intel_crtc);
  6206. intel_ring_advance(ring);
  6207. return 0;
  6208. err_unpin:
  6209. intel_unpin_fb_obj(obj);
  6210. err:
  6211. return ret;
  6212. }
  6213. /*
  6214. * On gen7 we currently use the blit ring because (in early silicon at least)
  6215. * the render ring doesn't give us interrpts for page flip completion, which
  6216. * means clients will hang after the first flip is queued. Fortunately the
  6217. * blit ring generates interrupts properly, so use it instead.
  6218. */
  6219. static int intel_gen7_queue_flip(struct drm_device *dev,
  6220. struct drm_crtc *crtc,
  6221. struct drm_framebuffer *fb,
  6222. struct drm_i915_gem_object *obj)
  6223. {
  6224. struct drm_i915_private *dev_priv = dev->dev_private;
  6225. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6226. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  6227. uint32_t plane_bit = 0;
  6228. int ret;
  6229. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6230. if (ret)
  6231. goto err;
  6232. switch(intel_crtc->plane) {
  6233. case PLANE_A:
  6234. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
  6235. break;
  6236. case PLANE_B:
  6237. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
  6238. break;
  6239. case PLANE_C:
  6240. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
  6241. break;
  6242. default:
  6243. WARN_ONCE(1, "unknown plane in flip command\n");
  6244. ret = -ENODEV;
  6245. goto err_unpin;
  6246. }
  6247. ret = intel_ring_begin(ring, 4);
  6248. if (ret)
  6249. goto err_unpin;
  6250. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
  6251. intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
  6252. intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
  6253. intel_ring_emit(ring, (MI_NOOP));
  6254. intel_mark_page_flip_active(intel_crtc);
  6255. intel_ring_advance(ring);
  6256. return 0;
  6257. err_unpin:
  6258. intel_unpin_fb_obj(obj);
  6259. err:
  6260. return ret;
  6261. }
  6262. static int intel_default_queue_flip(struct drm_device *dev,
  6263. struct drm_crtc *crtc,
  6264. struct drm_framebuffer *fb,
  6265. struct drm_i915_gem_object *obj)
  6266. {
  6267. return -ENODEV;
  6268. }
  6269. static int intel_crtc_page_flip(struct drm_crtc *crtc,
  6270. struct drm_framebuffer *fb,
  6271. struct drm_pending_vblank_event *event)
  6272. {
  6273. struct drm_device *dev = crtc->dev;
  6274. struct drm_i915_private *dev_priv = dev->dev_private;
  6275. struct drm_framebuffer *old_fb = crtc->fb;
  6276. struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
  6277. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6278. struct intel_unpin_work *work;
  6279. unsigned long flags;
  6280. int ret;
  6281. /* Can't change pixel format via MI display flips. */
  6282. if (fb->pixel_format != crtc->fb->pixel_format)
  6283. return -EINVAL;
  6284. /*
  6285. * TILEOFF/LINOFF registers can't be changed via MI display flips.
  6286. * Note that pitch changes could also affect these register.
  6287. */
  6288. if (INTEL_INFO(dev)->gen > 3 &&
  6289. (fb->offsets[0] != crtc->fb->offsets[0] ||
  6290. fb->pitches[0] != crtc->fb->pitches[0]))
  6291. return -EINVAL;
  6292. work = kzalloc(sizeof *work, GFP_KERNEL);
  6293. if (work == NULL)
  6294. return -ENOMEM;
  6295. work->event = event;
  6296. work->crtc = crtc;
  6297. work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
  6298. INIT_WORK(&work->work, intel_unpin_work_fn);
  6299. ret = drm_vblank_get(dev, intel_crtc->pipe);
  6300. if (ret)
  6301. goto free_work;
  6302. /* We borrow the event spin lock for protecting unpin_work */
  6303. spin_lock_irqsave(&dev->event_lock, flags);
  6304. if (intel_crtc->unpin_work) {
  6305. spin_unlock_irqrestore(&dev->event_lock, flags);
  6306. kfree(work);
  6307. drm_vblank_put(dev, intel_crtc->pipe);
  6308. DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
  6309. return -EBUSY;
  6310. }
  6311. intel_crtc->unpin_work = work;
  6312. spin_unlock_irqrestore(&dev->event_lock, flags);
  6313. if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
  6314. flush_workqueue(dev_priv->wq);
  6315. ret = i915_mutex_lock_interruptible(dev);
  6316. if (ret)
  6317. goto cleanup;
  6318. /* Reference the objects for the scheduled work. */
  6319. drm_gem_object_reference(&work->old_fb_obj->base);
  6320. drm_gem_object_reference(&obj->base);
  6321. crtc->fb = fb;
  6322. work->pending_flip_obj = obj;
  6323. work->enable_stall_check = true;
  6324. atomic_inc(&intel_crtc->unpin_work_count);
  6325. intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
  6326. ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
  6327. if (ret)
  6328. goto cleanup_pending;
  6329. intel_disable_fbc(dev);
  6330. intel_mark_fb_busy(obj);
  6331. mutex_unlock(&dev->struct_mutex);
  6332. trace_i915_flip_request(intel_crtc->plane, obj);
  6333. return 0;
  6334. cleanup_pending:
  6335. atomic_dec(&intel_crtc->unpin_work_count);
  6336. crtc->fb = old_fb;
  6337. drm_gem_object_unreference(&work->old_fb_obj->base);
  6338. drm_gem_object_unreference(&obj->base);
  6339. mutex_unlock(&dev->struct_mutex);
  6340. cleanup:
  6341. spin_lock_irqsave(&dev->event_lock, flags);
  6342. intel_crtc->unpin_work = NULL;
  6343. spin_unlock_irqrestore(&dev->event_lock, flags);
  6344. drm_vblank_put(dev, intel_crtc->pipe);
  6345. free_work:
  6346. kfree(work);
  6347. return ret;
  6348. }
  6349. static struct drm_crtc_helper_funcs intel_helper_funcs = {
  6350. .mode_set_base_atomic = intel_pipe_set_base_atomic,
  6351. .load_lut = intel_crtc_load_lut,
  6352. };
  6353. bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
  6354. {
  6355. struct intel_encoder *other_encoder;
  6356. struct drm_crtc *crtc = &encoder->new_crtc->base;
  6357. if (WARN_ON(!crtc))
  6358. return false;
  6359. list_for_each_entry(other_encoder,
  6360. &crtc->dev->mode_config.encoder_list,
  6361. base.head) {
  6362. if (&other_encoder->new_crtc->base != crtc ||
  6363. encoder == other_encoder)
  6364. continue;
  6365. else
  6366. return true;
  6367. }
  6368. return false;
  6369. }
  6370. static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
  6371. struct drm_crtc *crtc)
  6372. {
  6373. struct drm_device *dev;
  6374. struct drm_crtc *tmp;
  6375. int crtc_mask = 1;
  6376. WARN(!crtc, "checking null crtc?\n");
  6377. dev = crtc->dev;
  6378. list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
  6379. if (tmp == crtc)
  6380. break;
  6381. crtc_mask <<= 1;
  6382. }
  6383. if (encoder->possible_crtcs & crtc_mask)
  6384. return true;
  6385. return false;
  6386. }
  6387. /**
  6388. * intel_modeset_update_staged_output_state
  6389. *
  6390. * Updates the staged output configuration state, e.g. after we've read out the
  6391. * current hw state.
  6392. */
  6393. static void intel_modeset_update_staged_output_state(struct drm_device *dev)
  6394. {
  6395. struct intel_encoder *encoder;
  6396. struct intel_connector *connector;
  6397. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6398. base.head) {
  6399. connector->new_encoder =
  6400. to_intel_encoder(connector->base.encoder);
  6401. }
  6402. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6403. base.head) {
  6404. encoder->new_crtc =
  6405. to_intel_crtc(encoder->base.crtc);
  6406. }
  6407. }
  6408. /**
  6409. * intel_modeset_commit_output_state
  6410. *
  6411. * This function copies the stage display pipe configuration to the real one.
  6412. */
  6413. static void intel_modeset_commit_output_state(struct drm_device *dev)
  6414. {
  6415. struct intel_encoder *encoder;
  6416. struct intel_connector *connector;
  6417. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6418. base.head) {
  6419. connector->base.encoder = &connector->new_encoder->base;
  6420. }
  6421. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6422. base.head) {
  6423. encoder->base.crtc = &encoder->new_crtc->base;
  6424. }
  6425. }
  6426. static int
  6427. pipe_config_set_bpp(struct drm_crtc *crtc,
  6428. struct drm_framebuffer *fb,
  6429. struct intel_crtc_config *pipe_config)
  6430. {
  6431. struct drm_device *dev = crtc->dev;
  6432. struct drm_connector *connector;
  6433. int bpp;
  6434. switch (fb->pixel_format) {
  6435. case DRM_FORMAT_C8:
  6436. bpp = 8*3; /* since we go through a colormap */
  6437. break;
  6438. case DRM_FORMAT_XRGB1555:
  6439. case DRM_FORMAT_ARGB1555:
  6440. /* checked in intel_framebuffer_init already */
  6441. if (WARN_ON(INTEL_INFO(dev)->gen > 3))
  6442. return -EINVAL;
  6443. case DRM_FORMAT_RGB565:
  6444. bpp = 6*3; /* min is 18bpp */
  6445. break;
  6446. case DRM_FORMAT_XBGR8888:
  6447. case DRM_FORMAT_ABGR8888:
  6448. /* checked in intel_framebuffer_init already */
  6449. if (WARN_ON(INTEL_INFO(dev)->gen < 4))
  6450. return -EINVAL;
  6451. case DRM_FORMAT_XRGB8888:
  6452. case DRM_FORMAT_ARGB8888:
  6453. bpp = 8*3;
  6454. break;
  6455. case DRM_FORMAT_XRGB2101010:
  6456. case DRM_FORMAT_ARGB2101010:
  6457. case DRM_FORMAT_XBGR2101010:
  6458. case DRM_FORMAT_ABGR2101010:
  6459. /* checked in intel_framebuffer_init already */
  6460. if (WARN_ON(INTEL_INFO(dev)->gen < 4))
  6461. return -EINVAL;
  6462. bpp = 10*3;
  6463. break;
  6464. /* TODO: gen4+ supports 16 bpc floating point, too. */
  6465. default:
  6466. DRM_DEBUG_KMS("unsupported depth\n");
  6467. return -EINVAL;
  6468. }
  6469. pipe_config->pipe_bpp = bpp;
  6470. /* Clamp display bpp to EDID value */
  6471. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6472. head) {
  6473. if (connector->encoder && connector->encoder->crtc != crtc)
  6474. continue;
  6475. /* Don't use an invalid EDID bpc value */
  6476. if (connector->display_info.bpc &&
  6477. connector->display_info.bpc * 3 < bpp) {
  6478. DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
  6479. bpp, connector->display_info.bpc*3);
  6480. pipe_config->pipe_bpp = connector->display_info.bpc*3;
  6481. }
  6482. /* Clamp bpp to 8 on screens without EDID 1.4 */
  6483. if (connector->display_info.bpc == 0 && bpp > 24) {
  6484. DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
  6485. bpp);
  6486. pipe_config->pipe_bpp = 24;
  6487. }
  6488. }
  6489. return bpp;
  6490. }
  6491. static struct intel_crtc_config *
  6492. intel_modeset_pipe_config(struct drm_crtc *crtc,
  6493. struct drm_framebuffer *fb,
  6494. struct drm_display_mode *mode)
  6495. {
  6496. struct drm_device *dev = crtc->dev;
  6497. struct drm_encoder_helper_funcs *encoder_funcs;
  6498. struct intel_encoder *encoder;
  6499. struct intel_crtc_config *pipe_config;
  6500. int plane_bpp, ret = -EINVAL;
  6501. bool retry = true;
  6502. pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
  6503. if (!pipe_config)
  6504. return ERR_PTR(-ENOMEM);
  6505. drm_mode_copy(&pipe_config->adjusted_mode, mode);
  6506. drm_mode_copy(&pipe_config->requested_mode, mode);
  6507. plane_bpp = pipe_config_set_bpp(crtc, fb, pipe_config);
  6508. if (plane_bpp < 0)
  6509. goto fail;
  6510. encoder_retry:
  6511. /* Pass our mode to the connectors and the CRTC to give them a chance to
  6512. * adjust it according to limitations or connector properties, and also
  6513. * a chance to reject the mode entirely.
  6514. */
  6515. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6516. base.head) {
  6517. if (&encoder->new_crtc->base != crtc)
  6518. continue;
  6519. if (encoder->compute_config) {
  6520. if (!(encoder->compute_config(encoder, pipe_config))) {
  6521. DRM_DEBUG_KMS("Encoder config failure\n");
  6522. goto fail;
  6523. }
  6524. continue;
  6525. }
  6526. encoder_funcs = encoder->base.helper_private;
  6527. if (!(encoder_funcs->mode_fixup(&encoder->base,
  6528. &pipe_config->requested_mode,
  6529. &pipe_config->adjusted_mode))) {
  6530. DRM_DEBUG_KMS("Encoder fixup failed\n");
  6531. goto fail;
  6532. }
  6533. }
  6534. ret = intel_crtc_compute_config(crtc, pipe_config);
  6535. if (ret < 0) {
  6536. DRM_DEBUG_KMS("CRTC fixup failed\n");
  6537. goto fail;
  6538. }
  6539. if (ret == RETRY) {
  6540. if (WARN(!retry, "loop in pipe configuration computation\n")) {
  6541. ret = -EINVAL;
  6542. goto fail;
  6543. }
  6544. DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
  6545. retry = false;
  6546. goto encoder_retry;
  6547. }
  6548. DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
  6549. pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
  6550. DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
  6551. plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
  6552. return pipe_config;
  6553. fail:
  6554. kfree(pipe_config);
  6555. return ERR_PTR(ret);
  6556. }
  6557. /* Computes which crtcs are affected and sets the relevant bits in the mask. For
  6558. * simplicity we use the crtc's pipe number (because it's easier to obtain). */
  6559. static void
  6560. intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
  6561. unsigned *prepare_pipes, unsigned *disable_pipes)
  6562. {
  6563. struct intel_crtc *intel_crtc;
  6564. struct drm_device *dev = crtc->dev;
  6565. struct intel_encoder *encoder;
  6566. struct intel_connector *connector;
  6567. struct drm_crtc *tmp_crtc;
  6568. *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
  6569. /* Check which crtcs have changed outputs connected to them, these need
  6570. * to be part of the prepare_pipes mask. We don't (yet) support global
  6571. * modeset across multiple crtcs, so modeset_pipes will only have one
  6572. * bit set at most. */
  6573. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6574. base.head) {
  6575. if (connector->base.encoder == &connector->new_encoder->base)
  6576. continue;
  6577. if (connector->base.encoder) {
  6578. tmp_crtc = connector->base.encoder->crtc;
  6579. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  6580. }
  6581. if (connector->new_encoder)
  6582. *prepare_pipes |=
  6583. 1 << connector->new_encoder->new_crtc->pipe;
  6584. }
  6585. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6586. base.head) {
  6587. if (encoder->base.crtc == &encoder->new_crtc->base)
  6588. continue;
  6589. if (encoder->base.crtc) {
  6590. tmp_crtc = encoder->base.crtc;
  6591. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  6592. }
  6593. if (encoder->new_crtc)
  6594. *prepare_pipes |= 1 << encoder->new_crtc->pipe;
  6595. }
  6596. /* Check for any pipes that will be fully disabled ... */
  6597. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  6598. base.head) {
  6599. bool used = false;
  6600. /* Don't try to disable disabled crtcs. */
  6601. if (!intel_crtc->base.enabled)
  6602. continue;
  6603. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6604. base.head) {
  6605. if (encoder->new_crtc == intel_crtc)
  6606. used = true;
  6607. }
  6608. if (!used)
  6609. *disable_pipes |= 1 << intel_crtc->pipe;
  6610. }
  6611. /* set_mode is also used to update properties on life display pipes. */
  6612. intel_crtc = to_intel_crtc(crtc);
  6613. if (crtc->enabled)
  6614. *prepare_pipes |= 1 << intel_crtc->pipe;
  6615. /*
  6616. * For simplicity do a full modeset on any pipe where the output routing
  6617. * changed. We could be more clever, but that would require us to be
  6618. * more careful with calling the relevant encoder->mode_set functions.
  6619. */
  6620. if (*prepare_pipes)
  6621. *modeset_pipes = *prepare_pipes;
  6622. /* ... and mask these out. */
  6623. *modeset_pipes &= ~(*disable_pipes);
  6624. *prepare_pipes &= ~(*disable_pipes);
  6625. /*
  6626. * HACK: We don't (yet) fully support global modesets. intel_set_config
  6627. * obies this rule, but the modeset restore mode of
  6628. * intel_modeset_setup_hw_state does not.
  6629. */
  6630. *modeset_pipes &= 1 << intel_crtc->pipe;
  6631. *prepare_pipes &= 1 << intel_crtc->pipe;
  6632. DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
  6633. *modeset_pipes, *prepare_pipes, *disable_pipes);
  6634. }
  6635. static bool intel_crtc_in_use(struct drm_crtc *crtc)
  6636. {
  6637. struct drm_encoder *encoder;
  6638. struct drm_device *dev = crtc->dev;
  6639. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
  6640. if (encoder->crtc == crtc)
  6641. return true;
  6642. return false;
  6643. }
  6644. static void
  6645. intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
  6646. {
  6647. struct intel_encoder *intel_encoder;
  6648. struct intel_crtc *intel_crtc;
  6649. struct drm_connector *connector;
  6650. list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
  6651. base.head) {
  6652. if (!intel_encoder->base.crtc)
  6653. continue;
  6654. intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
  6655. if (prepare_pipes & (1 << intel_crtc->pipe))
  6656. intel_encoder->connectors_active = false;
  6657. }
  6658. intel_modeset_commit_output_state(dev);
  6659. /* Update computed state. */
  6660. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  6661. base.head) {
  6662. intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
  6663. }
  6664. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  6665. if (!connector->encoder || !connector->encoder->crtc)
  6666. continue;
  6667. intel_crtc = to_intel_crtc(connector->encoder->crtc);
  6668. if (prepare_pipes & (1 << intel_crtc->pipe)) {
  6669. struct drm_property *dpms_property =
  6670. dev->mode_config.dpms_property;
  6671. connector->dpms = DRM_MODE_DPMS_ON;
  6672. drm_object_property_set_value(&connector->base,
  6673. dpms_property,
  6674. DRM_MODE_DPMS_ON);
  6675. intel_encoder = to_intel_encoder(connector->encoder);
  6676. intel_encoder->connectors_active = true;
  6677. }
  6678. }
  6679. }
  6680. #define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
  6681. list_for_each_entry((intel_crtc), \
  6682. &(dev)->mode_config.crtc_list, \
  6683. base.head) \
  6684. if (mask & (1 <<(intel_crtc)->pipe))
  6685. static bool
  6686. intel_pipe_config_compare(struct intel_crtc_config *current_config,
  6687. struct intel_crtc_config *pipe_config)
  6688. {
  6689. #define PIPE_CONF_CHECK_I(name) \
  6690. if (current_config->name != pipe_config->name) { \
  6691. DRM_ERROR("mismatch in " #name " " \
  6692. "(expected %i, found %i)\n", \
  6693. current_config->name, \
  6694. pipe_config->name); \
  6695. return false; \
  6696. }
  6697. #define PIPE_CONF_CHECK_FLAGS(name, mask) \
  6698. if ((current_config->name ^ pipe_config->name) & (mask)) { \
  6699. DRM_ERROR("mismatch in " #name " " \
  6700. "(expected %i, found %i)\n", \
  6701. current_config->name & (mask), \
  6702. pipe_config->name & (mask)); \
  6703. return false; \
  6704. }
  6705. PIPE_CONF_CHECK_I(has_pch_encoder);
  6706. PIPE_CONF_CHECK_I(fdi_lanes);
  6707. PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
  6708. PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
  6709. PIPE_CONF_CHECK_I(fdi_m_n.link_m);
  6710. PIPE_CONF_CHECK_I(fdi_m_n.link_n);
  6711. PIPE_CONF_CHECK_I(fdi_m_n.tu);
  6712. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
  6713. PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
  6714. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
  6715. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
  6716. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
  6717. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
  6718. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
  6719. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
  6720. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
  6721. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
  6722. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
  6723. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
  6724. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  6725. DRM_MODE_FLAG_INTERLACE);
  6726. PIPE_CONF_CHECK_I(requested_mode.hdisplay);
  6727. PIPE_CONF_CHECK_I(requested_mode.vdisplay);
  6728. #undef PIPE_CONF_CHECK_I
  6729. #undef PIPE_CONF_CHECK_FLAGS
  6730. return true;
  6731. }
  6732. void
  6733. intel_modeset_check_state(struct drm_device *dev)
  6734. {
  6735. drm_i915_private_t *dev_priv = dev->dev_private;
  6736. struct intel_crtc *crtc;
  6737. struct intel_encoder *encoder;
  6738. struct intel_connector *connector;
  6739. struct intel_crtc_config pipe_config;
  6740. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6741. base.head) {
  6742. /* This also checks the encoder/connector hw state with the
  6743. * ->get_hw_state callbacks. */
  6744. intel_connector_check_state(connector);
  6745. WARN(&connector->new_encoder->base != connector->base.encoder,
  6746. "connector's staged encoder doesn't match current encoder\n");
  6747. }
  6748. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6749. base.head) {
  6750. bool enabled = false;
  6751. bool active = false;
  6752. enum pipe pipe, tracked_pipe;
  6753. DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
  6754. encoder->base.base.id,
  6755. drm_get_encoder_name(&encoder->base));
  6756. WARN(&encoder->new_crtc->base != encoder->base.crtc,
  6757. "encoder's stage crtc doesn't match current crtc\n");
  6758. WARN(encoder->connectors_active && !encoder->base.crtc,
  6759. "encoder's active_connectors set, but no crtc\n");
  6760. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6761. base.head) {
  6762. if (connector->base.encoder != &encoder->base)
  6763. continue;
  6764. enabled = true;
  6765. if (connector->base.dpms != DRM_MODE_DPMS_OFF)
  6766. active = true;
  6767. }
  6768. WARN(!!encoder->base.crtc != enabled,
  6769. "encoder's enabled state mismatch "
  6770. "(expected %i, found %i)\n",
  6771. !!encoder->base.crtc, enabled);
  6772. WARN(active && !encoder->base.crtc,
  6773. "active encoder with no crtc\n");
  6774. WARN(encoder->connectors_active != active,
  6775. "encoder's computed active state doesn't match tracked active state "
  6776. "(expected %i, found %i)\n", active, encoder->connectors_active);
  6777. active = encoder->get_hw_state(encoder, &pipe);
  6778. WARN(active != encoder->connectors_active,
  6779. "encoder's hw state doesn't match sw tracking "
  6780. "(expected %i, found %i)\n",
  6781. encoder->connectors_active, active);
  6782. if (!encoder->base.crtc)
  6783. continue;
  6784. tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
  6785. WARN(active && pipe != tracked_pipe,
  6786. "active encoder's pipe doesn't match"
  6787. "(expected %i, found %i)\n",
  6788. tracked_pipe, pipe);
  6789. }
  6790. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  6791. base.head) {
  6792. bool enabled = false;
  6793. bool active = false;
  6794. DRM_DEBUG_KMS("[CRTC:%d]\n",
  6795. crtc->base.base.id);
  6796. WARN(crtc->active && !crtc->base.enabled,
  6797. "active crtc, but not enabled in sw tracking\n");
  6798. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6799. base.head) {
  6800. if (encoder->base.crtc != &crtc->base)
  6801. continue;
  6802. enabled = true;
  6803. if (encoder->connectors_active)
  6804. active = true;
  6805. }
  6806. WARN(active != crtc->active,
  6807. "crtc's computed active state doesn't match tracked active state "
  6808. "(expected %i, found %i)\n", active, crtc->active);
  6809. WARN(enabled != crtc->base.enabled,
  6810. "crtc's computed enabled state doesn't match tracked enabled state "
  6811. "(expected %i, found %i)\n", enabled, crtc->base.enabled);
  6812. memset(&pipe_config, 0, sizeof(pipe_config));
  6813. pipe_config.cpu_transcoder = crtc->config.cpu_transcoder;
  6814. active = dev_priv->display.get_pipe_config(crtc,
  6815. &pipe_config);
  6816. WARN(crtc->active != active,
  6817. "crtc active state doesn't match with hw state "
  6818. "(expected %i, found %i)\n", crtc->active, active);
  6819. WARN(active &&
  6820. !intel_pipe_config_compare(&crtc->config, &pipe_config),
  6821. "pipe state doesn't match!\n");
  6822. }
  6823. }
  6824. static int __intel_set_mode(struct drm_crtc *crtc,
  6825. struct drm_display_mode *mode,
  6826. int x, int y, struct drm_framebuffer *fb)
  6827. {
  6828. struct drm_device *dev = crtc->dev;
  6829. drm_i915_private_t *dev_priv = dev->dev_private;
  6830. struct drm_display_mode *saved_mode, *saved_hwmode;
  6831. struct intel_crtc_config *pipe_config = NULL;
  6832. struct intel_crtc *intel_crtc;
  6833. unsigned disable_pipes, prepare_pipes, modeset_pipes;
  6834. int ret = 0;
  6835. saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
  6836. if (!saved_mode)
  6837. return -ENOMEM;
  6838. saved_hwmode = saved_mode + 1;
  6839. intel_modeset_affected_pipes(crtc, &modeset_pipes,
  6840. &prepare_pipes, &disable_pipes);
  6841. *saved_hwmode = crtc->hwmode;
  6842. *saved_mode = crtc->mode;
  6843. /* Hack: Because we don't (yet) support global modeset on multiple
  6844. * crtcs, we don't keep track of the new mode for more than one crtc.
  6845. * Hence simply check whether any bit is set in modeset_pipes in all the
  6846. * pieces of code that are not yet converted to deal with mutliple crtcs
  6847. * changing their mode at the same time. */
  6848. if (modeset_pipes) {
  6849. pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
  6850. if (IS_ERR(pipe_config)) {
  6851. ret = PTR_ERR(pipe_config);
  6852. pipe_config = NULL;
  6853. goto out;
  6854. }
  6855. }
  6856. for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
  6857. intel_crtc_disable(&intel_crtc->base);
  6858. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
  6859. if (intel_crtc->base.enabled)
  6860. dev_priv->display.crtc_disable(&intel_crtc->base);
  6861. }
  6862. /* crtc->mode is already used by the ->mode_set callbacks, hence we need
  6863. * to set it here already despite that we pass it down the callchain.
  6864. */
  6865. if (modeset_pipes) {
  6866. enum transcoder tmp = to_intel_crtc(crtc)->config.cpu_transcoder;
  6867. crtc->mode = *mode;
  6868. /* mode_set/enable/disable functions rely on a correct pipe
  6869. * config. */
  6870. to_intel_crtc(crtc)->config = *pipe_config;
  6871. to_intel_crtc(crtc)->config.cpu_transcoder = tmp;
  6872. }
  6873. /* Only after disabling all output pipelines that will be changed can we
  6874. * update the the output configuration. */
  6875. intel_modeset_update_state(dev, prepare_pipes);
  6876. if (dev_priv->display.modeset_global_resources)
  6877. dev_priv->display.modeset_global_resources(dev);
  6878. /* Set up the DPLL and any encoders state that needs to adjust or depend
  6879. * on the DPLL.
  6880. */
  6881. for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
  6882. ret = intel_crtc_mode_set(&intel_crtc->base,
  6883. x, y, fb);
  6884. if (ret)
  6885. goto done;
  6886. }
  6887. /* Now enable the clocks, plane, pipe, and connectors that we set up. */
  6888. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
  6889. dev_priv->display.crtc_enable(&intel_crtc->base);
  6890. if (modeset_pipes) {
  6891. /* Store real post-adjustment hardware mode. */
  6892. crtc->hwmode = pipe_config->adjusted_mode;
  6893. /* Calculate and store various constants which
  6894. * are later needed by vblank and swap-completion
  6895. * timestamping. They are derived from true hwmode.
  6896. */
  6897. drm_calc_timestamping_constants(crtc);
  6898. }
  6899. /* FIXME: add subpixel order */
  6900. done:
  6901. if (ret && crtc->enabled) {
  6902. crtc->hwmode = *saved_hwmode;
  6903. crtc->mode = *saved_mode;
  6904. }
  6905. out:
  6906. kfree(pipe_config);
  6907. kfree(saved_mode);
  6908. return ret;
  6909. }
  6910. int intel_set_mode(struct drm_crtc *crtc,
  6911. struct drm_display_mode *mode,
  6912. int x, int y, struct drm_framebuffer *fb)
  6913. {
  6914. int ret;
  6915. ret = __intel_set_mode(crtc, mode, x, y, fb);
  6916. if (ret == 0)
  6917. intel_modeset_check_state(crtc->dev);
  6918. return ret;
  6919. }
  6920. void intel_crtc_restore_mode(struct drm_crtc *crtc)
  6921. {
  6922. intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
  6923. }
  6924. #undef for_each_intel_crtc_masked
  6925. static void intel_set_config_free(struct intel_set_config *config)
  6926. {
  6927. if (!config)
  6928. return;
  6929. kfree(config->save_connector_encoders);
  6930. kfree(config->save_encoder_crtcs);
  6931. kfree(config);
  6932. }
  6933. static int intel_set_config_save_state(struct drm_device *dev,
  6934. struct intel_set_config *config)
  6935. {
  6936. struct drm_encoder *encoder;
  6937. struct drm_connector *connector;
  6938. int count;
  6939. config->save_encoder_crtcs =
  6940. kcalloc(dev->mode_config.num_encoder,
  6941. sizeof(struct drm_crtc *), GFP_KERNEL);
  6942. if (!config->save_encoder_crtcs)
  6943. return -ENOMEM;
  6944. config->save_connector_encoders =
  6945. kcalloc(dev->mode_config.num_connector,
  6946. sizeof(struct drm_encoder *), GFP_KERNEL);
  6947. if (!config->save_connector_encoders)
  6948. return -ENOMEM;
  6949. /* Copy data. Note that driver private data is not affected.
  6950. * Should anything bad happen only the expected state is
  6951. * restored, not the drivers personal bookkeeping.
  6952. */
  6953. count = 0;
  6954. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  6955. config->save_encoder_crtcs[count++] = encoder->crtc;
  6956. }
  6957. count = 0;
  6958. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  6959. config->save_connector_encoders[count++] = connector->encoder;
  6960. }
  6961. return 0;
  6962. }
  6963. static void intel_set_config_restore_state(struct drm_device *dev,
  6964. struct intel_set_config *config)
  6965. {
  6966. struct intel_encoder *encoder;
  6967. struct intel_connector *connector;
  6968. int count;
  6969. count = 0;
  6970. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  6971. encoder->new_crtc =
  6972. to_intel_crtc(config->save_encoder_crtcs[count++]);
  6973. }
  6974. count = 0;
  6975. list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
  6976. connector->new_encoder =
  6977. to_intel_encoder(config->save_connector_encoders[count++]);
  6978. }
  6979. }
  6980. static void
  6981. intel_set_config_compute_mode_changes(struct drm_mode_set *set,
  6982. struct intel_set_config *config)
  6983. {
  6984. /* We should be able to check here if the fb has the same properties
  6985. * and then just flip_or_move it */
  6986. if (set->crtc->fb != set->fb) {
  6987. /* If we have no fb then treat it as a full mode set */
  6988. if (set->crtc->fb == NULL) {
  6989. DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
  6990. config->mode_changed = true;
  6991. } else if (set->fb == NULL) {
  6992. config->mode_changed = true;
  6993. } else if (set->fb->pixel_format !=
  6994. set->crtc->fb->pixel_format) {
  6995. config->mode_changed = true;
  6996. } else
  6997. config->fb_changed = true;
  6998. }
  6999. if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
  7000. config->fb_changed = true;
  7001. if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
  7002. DRM_DEBUG_KMS("modes are different, full mode set\n");
  7003. drm_mode_debug_printmodeline(&set->crtc->mode);
  7004. drm_mode_debug_printmodeline(set->mode);
  7005. config->mode_changed = true;
  7006. }
  7007. }
  7008. static int
  7009. intel_modeset_stage_output_state(struct drm_device *dev,
  7010. struct drm_mode_set *set,
  7011. struct intel_set_config *config)
  7012. {
  7013. struct drm_crtc *new_crtc;
  7014. struct intel_connector *connector;
  7015. struct intel_encoder *encoder;
  7016. int count, ro;
  7017. /* The upper layers ensure that we either disable a crtc or have a list
  7018. * of connectors. For paranoia, double-check this. */
  7019. WARN_ON(!set->fb && (set->num_connectors != 0));
  7020. WARN_ON(set->fb && (set->num_connectors == 0));
  7021. count = 0;
  7022. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7023. base.head) {
  7024. /* Otherwise traverse passed in connector list and get encoders
  7025. * for them. */
  7026. for (ro = 0; ro < set->num_connectors; ro++) {
  7027. if (set->connectors[ro] == &connector->base) {
  7028. connector->new_encoder = connector->encoder;
  7029. break;
  7030. }
  7031. }
  7032. /* If we disable the crtc, disable all its connectors. Also, if
  7033. * the connector is on the changing crtc but not on the new
  7034. * connector list, disable it. */
  7035. if ((!set->fb || ro == set->num_connectors) &&
  7036. connector->base.encoder &&
  7037. connector->base.encoder->crtc == set->crtc) {
  7038. connector->new_encoder = NULL;
  7039. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
  7040. connector->base.base.id,
  7041. drm_get_connector_name(&connector->base));
  7042. }
  7043. if (&connector->new_encoder->base != connector->base.encoder) {
  7044. DRM_DEBUG_KMS("encoder changed, full mode switch\n");
  7045. config->mode_changed = true;
  7046. }
  7047. }
  7048. /* connector->new_encoder is now updated for all connectors. */
  7049. /* Update crtc of enabled connectors. */
  7050. count = 0;
  7051. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7052. base.head) {
  7053. if (!connector->new_encoder)
  7054. continue;
  7055. new_crtc = connector->new_encoder->base.crtc;
  7056. for (ro = 0; ro < set->num_connectors; ro++) {
  7057. if (set->connectors[ro] == &connector->base)
  7058. new_crtc = set->crtc;
  7059. }
  7060. /* Make sure the new CRTC will work with the encoder */
  7061. if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
  7062. new_crtc)) {
  7063. return -EINVAL;
  7064. }
  7065. connector->encoder->new_crtc = to_intel_crtc(new_crtc);
  7066. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
  7067. connector->base.base.id,
  7068. drm_get_connector_name(&connector->base),
  7069. new_crtc->base.id);
  7070. }
  7071. /* Check for any encoders that needs to be disabled. */
  7072. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7073. base.head) {
  7074. list_for_each_entry(connector,
  7075. &dev->mode_config.connector_list,
  7076. base.head) {
  7077. if (connector->new_encoder == encoder) {
  7078. WARN_ON(!connector->new_encoder->new_crtc);
  7079. goto next_encoder;
  7080. }
  7081. }
  7082. encoder->new_crtc = NULL;
  7083. next_encoder:
  7084. /* Only now check for crtc changes so we don't miss encoders
  7085. * that will be disabled. */
  7086. if (&encoder->new_crtc->base != encoder->base.crtc) {
  7087. DRM_DEBUG_KMS("crtc changed, full mode switch\n");
  7088. config->mode_changed = true;
  7089. }
  7090. }
  7091. /* Now we've also updated encoder->new_crtc for all encoders. */
  7092. return 0;
  7093. }
  7094. static int intel_crtc_set_config(struct drm_mode_set *set)
  7095. {
  7096. struct drm_device *dev;
  7097. struct drm_mode_set save_set;
  7098. struct intel_set_config *config;
  7099. int ret;
  7100. BUG_ON(!set);
  7101. BUG_ON(!set->crtc);
  7102. BUG_ON(!set->crtc->helper_private);
  7103. /* Enforce sane interface api - has been abused by the fb helper. */
  7104. BUG_ON(!set->mode && set->fb);
  7105. BUG_ON(set->fb && set->num_connectors == 0);
  7106. if (set->fb) {
  7107. DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
  7108. set->crtc->base.id, set->fb->base.id,
  7109. (int)set->num_connectors, set->x, set->y);
  7110. } else {
  7111. DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
  7112. }
  7113. dev = set->crtc->dev;
  7114. ret = -ENOMEM;
  7115. config = kzalloc(sizeof(*config), GFP_KERNEL);
  7116. if (!config)
  7117. goto out_config;
  7118. ret = intel_set_config_save_state(dev, config);
  7119. if (ret)
  7120. goto out_config;
  7121. save_set.crtc = set->crtc;
  7122. save_set.mode = &set->crtc->mode;
  7123. save_set.x = set->crtc->x;
  7124. save_set.y = set->crtc->y;
  7125. save_set.fb = set->crtc->fb;
  7126. /* Compute whether we need a full modeset, only an fb base update or no
  7127. * change at all. In the future we might also check whether only the
  7128. * mode changed, e.g. for LVDS where we only change the panel fitter in
  7129. * such cases. */
  7130. intel_set_config_compute_mode_changes(set, config);
  7131. ret = intel_modeset_stage_output_state(dev, set, config);
  7132. if (ret)
  7133. goto fail;
  7134. if (config->mode_changed) {
  7135. if (set->mode) {
  7136. DRM_DEBUG_KMS("attempting to set mode from"
  7137. " userspace\n");
  7138. drm_mode_debug_printmodeline(set->mode);
  7139. }
  7140. ret = intel_set_mode(set->crtc, set->mode,
  7141. set->x, set->y, set->fb);
  7142. if (ret) {
  7143. DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
  7144. set->crtc->base.id, ret);
  7145. goto fail;
  7146. }
  7147. } else if (config->fb_changed) {
  7148. intel_crtc_wait_for_pending_flips(set->crtc);
  7149. ret = intel_pipe_set_base(set->crtc,
  7150. set->x, set->y, set->fb);
  7151. }
  7152. intel_set_config_free(config);
  7153. return 0;
  7154. fail:
  7155. intel_set_config_restore_state(dev, config);
  7156. /* Try to restore the config */
  7157. if (config->mode_changed &&
  7158. intel_set_mode(save_set.crtc, save_set.mode,
  7159. save_set.x, save_set.y, save_set.fb))
  7160. DRM_ERROR("failed to restore config after modeset failure\n");
  7161. out_config:
  7162. intel_set_config_free(config);
  7163. return ret;
  7164. }
  7165. static const struct drm_crtc_funcs intel_crtc_funcs = {
  7166. .cursor_set = intel_crtc_cursor_set,
  7167. .cursor_move = intel_crtc_cursor_move,
  7168. .gamma_set = intel_crtc_gamma_set,
  7169. .set_config = intel_crtc_set_config,
  7170. .destroy = intel_crtc_destroy,
  7171. .page_flip = intel_crtc_page_flip,
  7172. };
  7173. static void intel_cpu_pll_init(struct drm_device *dev)
  7174. {
  7175. if (HAS_DDI(dev))
  7176. intel_ddi_pll_init(dev);
  7177. }
  7178. static void intel_pch_pll_init(struct drm_device *dev)
  7179. {
  7180. drm_i915_private_t *dev_priv = dev->dev_private;
  7181. int i;
  7182. if (dev_priv->num_pch_pll == 0) {
  7183. DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
  7184. return;
  7185. }
  7186. for (i = 0; i < dev_priv->num_pch_pll; i++) {
  7187. dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
  7188. dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
  7189. dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
  7190. }
  7191. }
  7192. static void intel_crtc_init(struct drm_device *dev, int pipe)
  7193. {
  7194. drm_i915_private_t *dev_priv = dev->dev_private;
  7195. struct intel_crtc *intel_crtc;
  7196. int i;
  7197. intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  7198. if (intel_crtc == NULL)
  7199. return;
  7200. drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
  7201. drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
  7202. for (i = 0; i < 256; i++) {
  7203. intel_crtc->lut_r[i] = i;
  7204. intel_crtc->lut_g[i] = i;
  7205. intel_crtc->lut_b[i] = i;
  7206. }
  7207. /* Swap pipes & planes for FBC on pre-965 */
  7208. intel_crtc->pipe = pipe;
  7209. intel_crtc->plane = pipe;
  7210. intel_crtc->config.cpu_transcoder = pipe;
  7211. if (IS_MOBILE(dev) && IS_GEN3(dev)) {
  7212. DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
  7213. intel_crtc->plane = !pipe;
  7214. }
  7215. BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
  7216. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
  7217. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
  7218. dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
  7219. drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
  7220. }
  7221. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  7222. struct drm_file *file)
  7223. {
  7224. struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
  7225. struct drm_mode_object *drmmode_obj;
  7226. struct intel_crtc *crtc;
  7227. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  7228. return -ENODEV;
  7229. drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
  7230. DRM_MODE_OBJECT_CRTC);
  7231. if (!drmmode_obj) {
  7232. DRM_ERROR("no such CRTC id\n");
  7233. return -EINVAL;
  7234. }
  7235. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  7236. pipe_from_crtc_id->pipe = crtc->pipe;
  7237. return 0;
  7238. }
  7239. static int intel_encoder_clones(struct intel_encoder *encoder)
  7240. {
  7241. struct drm_device *dev = encoder->base.dev;
  7242. struct intel_encoder *source_encoder;
  7243. int index_mask = 0;
  7244. int entry = 0;
  7245. list_for_each_entry(source_encoder,
  7246. &dev->mode_config.encoder_list, base.head) {
  7247. if (encoder == source_encoder)
  7248. index_mask |= (1 << entry);
  7249. /* Intel hw has only one MUX where enocoders could be cloned. */
  7250. if (encoder->cloneable && source_encoder->cloneable)
  7251. index_mask |= (1 << entry);
  7252. entry++;
  7253. }
  7254. return index_mask;
  7255. }
  7256. static bool has_edp_a(struct drm_device *dev)
  7257. {
  7258. struct drm_i915_private *dev_priv = dev->dev_private;
  7259. if (!IS_MOBILE(dev))
  7260. return false;
  7261. if ((I915_READ(DP_A) & DP_DETECTED) == 0)
  7262. return false;
  7263. if (IS_GEN5(dev) &&
  7264. (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
  7265. return false;
  7266. return true;
  7267. }
  7268. static void intel_setup_outputs(struct drm_device *dev)
  7269. {
  7270. struct drm_i915_private *dev_priv = dev->dev_private;
  7271. struct intel_encoder *encoder;
  7272. bool dpd_is_edp = false;
  7273. bool has_lvds;
  7274. has_lvds = intel_lvds_init(dev);
  7275. if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
  7276. /* disable the panel fitter on everything but LVDS */
  7277. I915_WRITE(PFIT_CONTROL, 0);
  7278. }
  7279. if (!IS_ULT(dev))
  7280. intel_crt_init(dev);
  7281. if (HAS_DDI(dev)) {
  7282. int found;
  7283. /* Haswell uses DDI functions to detect digital outputs */
  7284. found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
  7285. /* DDI A only supports eDP */
  7286. if (found)
  7287. intel_ddi_init(dev, PORT_A);
  7288. /* DDI B, C and D detection is indicated by the SFUSE_STRAP
  7289. * register */
  7290. found = I915_READ(SFUSE_STRAP);
  7291. if (found & SFUSE_STRAP_DDIB_DETECTED)
  7292. intel_ddi_init(dev, PORT_B);
  7293. if (found & SFUSE_STRAP_DDIC_DETECTED)
  7294. intel_ddi_init(dev, PORT_C);
  7295. if (found & SFUSE_STRAP_DDID_DETECTED)
  7296. intel_ddi_init(dev, PORT_D);
  7297. } else if (HAS_PCH_SPLIT(dev)) {
  7298. int found;
  7299. dpd_is_edp = intel_dpd_is_edp(dev);
  7300. if (has_edp_a(dev))
  7301. intel_dp_init(dev, DP_A, PORT_A);
  7302. if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
  7303. /* PCH SDVOB multiplex with HDMIB */
  7304. found = intel_sdvo_init(dev, PCH_SDVOB, true);
  7305. if (!found)
  7306. intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
  7307. if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
  7308. intel_dp_init(dev, PCH_DP_B, PORT_B);
  7309. }
  7310. if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
  7311. intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
  7312. if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
  7313. intel_hdmi_init(dev, PCH_HDMID, PORT_D);
  7314. if (I915_READ(PCH_DP_C) & DP_DETECTED)
  7315. intel_dp_init(dev, PCH_DP_C, PORT_C);
  7316. if (I915_READ(PCH_DP_D) & DP_DETECTED)
  7317. intel_dp_init(dev, PCH_DP_D, PORT_D);
  7318. } else if (IS_VALLEYVIEW(dev)) {
  7319. /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
  7320. if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
  7321. intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
  7322. if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
  7323. intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
  7324. PORT_B);
  7325. if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
  7326. intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
  7327. }
  7328. } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
  7329. bool found = false;
  7330. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  7331. DRM_DEBUG_KMS("probing SDVOB\n");
  7332. found = intel_sdvo_init(dev, GEN3_SDVOB, true);
  7333. if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
  7334. DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
  7335. intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
  7336. }
  7337. if (!found && SUPPORTS_INTEGRATED_DP(dev))
  7338. intel_dp_init(dev, DP_B, PORT_B);
  7339. }
  7340. /* Before G4X SDVOC doesn't have its own detect register */
  7341. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  7342. DRM_DEBUG_KMS("probing SDVOC\n");
  7343. found = intel_sdvo_init(dev, GEN3_SDVOC, false);
  7344. }
  7345. if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
  7346. if (SUPPORTS_INTEGRATED_HDMI(dev)) {
  7347. DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
  7348. intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
  7349. }
  7350. if (SUPPORTS_INTEGRATED_DP(dev))
  7351. intel_dp_init(dev, DP_C, PORT_C);
  7352. }
  7353. if (SUPPORTS_INTEGRATED_DP(dev) &&
  7354. (I915_READ(DP_D) & DP_DETECTED))
  7355. intel_dp_init(dev, DP_D, PORT_D);
  7356. } else if (IS_GEN2(dev))
  7357. intel_dvo_init(dev);
  7358. if (SUPPORTS_TV(dev))
  7359. intel_tv_init(dev);
  7360. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  7361. encoder->base.possible_crtcs = encoder->crtc_mask;
  7362. encoder->base.possible_clones =
  7363. intel_encoder_clones(encoder);
  7364. }
  7365. intel_init_pch_refclk(dev);
  7366. drm_helper_move_panel_connectors_to_head(dev);
  7367. }
  7368. static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
  7369. {
  7370. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  7371. drm_framebuffer_cleanup(fb);
  7372. drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
  7373. kfree(intel_fb);
  7374. }
  7375. static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  7376. struct drm_file *file,
  7377. unsigned int *handle)
  7378. {
  7379. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  7380. struct drm_i915_gem_object *obj = intel_fb->obj;
  7381. return drm_gem_handle_create(file, &obj->base, handle);
  7382. }
  7383. static const struct drm_framebuffer_funcs intel_fb_funcs = {
  7384. .destroy = intel_user_framebuffer_destroy,
  7385. .create_handle = intel_user_framebuffer_create_handle,
  7386. };
  7387. int intel_framebuffer_init(struct drm_device *dev,
  7388. struct intel_framebuffer *intel_fb,
  7389. struct drm_mode_fb_cmd2 *mode_cmd,
  7390. struct drm_i915_gem_object *obj)
  7391. {
  7392. int ret;
  7393. if (obj->tiling_mode == I915_TILING_Y) {
  7394. DRM_DEBUG("hardware does not support tiling Y\n");
  7395. return -EINVAL;
  7396. }
  7397. if (mode_cmd->pitches[0] & 63) {
  7398. DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
  7399. mode_cmd->pitches[0]);
  7400. return -EINVAL;
  7401. }
  7402. /* FIXME <= Gen4 stride limits are bit unclear */
  7403. if (mode_cmd->pitches[0] > 32768) {
  7404. DRM_DEBUG("pitch (%d) must be at less than 32768\n",
  7405. mode_cmd->pitches[0]);
  7406. return -EINVAL;
  7407. }
  7408. if (obj->tiling_mode != I915_TILING_NONE &&
  7409. mode_cmd->pitches[0] != obj->stride) {
  7410. DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
  7411. mode_cmd->pitches[0], obj->stride);
  7412. return -EINVAL;
  7413. }
  7414. /* Reject formats not supported by any plane early. */
  7415. switch (mode_cmd->pixel_format) {
  7416. case DRM_FORMAT_C8:
  7417. case DRM_FORMAT_RGB565:
  7418. case DRM_FORMAT_XRGB8888:
  7419. case DRM_FORMAT_ARGB8888:
  7420. break;
  7421. case DRM_FORMAT_XRGB1555:
  7422. case DRM_FORMAT_ARGB1555:
  7423. if (INTEL_INFO(dev)->gen > 3) {
  7424. DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
  7425. return -EINVAL;
  7426. }
  7427. break;
  7428. case DRM_FORMAT_XBGR8888:
  7429. case DRM_FORMAT_ABGR8888:
  7430. case DRM_FORMAT_XRGB2101010:
  7431. case DRM_FORMAT_ARGB2101010:
  7432. case DRM_FORMAT_XBGR2101010:
  7433. case DRM_FORMAT_ABGR2101010:
  7434. if (INTEL_INFO(dev)->gen < 4) {
  7435. DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
  7436. return -EINVAL;
  7437. }
  7438. break;
  7439. case DRM_FORMAT_YUYV:
  7440. case DRM_FORMAT_UYVY:
  7441. case DRM_FORMAT_YVYU:
  7442. case DRM_FORMAT_VYUY:
  7443. if (INTEL_INFO(dev)->gen < 5) {
  7444. DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
  7445. return -EINVAL;
  7446. }
  7447. break;
  7448. default:
  7449. DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
  7450. return -EINVAL;
  7451. }
  7452. /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
  7453. if (mode_cmd->offsets[0] != 0)
  7454. return -EINVAL;
  7455. drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
  7456. intel_fb->obj = obj;
  7457. ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
  7458. if (ret) {
  7459. DRM_ERROR("framebuffer init failed %d\n", ret);
  7460. return ret;
  7461. }
  7462. return 0;
  7463. }
  7464. static struct drm_framebuffer *
  7465. intel_user_framebuffer_create(struct drm_device *dev,
  7466. struct drm_file *filp,
  7467. struct drm_mode_fb_cmd2 *mode_cmd)
  7468. {
  7469. struct drm_i915_gem_object *obj;
  7470. obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
  7471. mode_cmd->handles[0]));
  7472. if (&obj->base == NULL)
  7473. return ERR_PTR(-ENOENT);
  7474. return intel_framebuffer_create(dev, mode_cmd, obj);
  7475. }
  7476. static const struct drm_mode_config_funcs intel_mode_funcs = {
  7477. .fb_create = intel_user_framebuffer_create,
  7478. .output_poll_changed = intel_fb_output_poll_changed,
  7479. };
  7480. /* Set up chip specific display functions */
  7481. static void intel_init_display(struct drm_device *dev)
  7482. {
  7483. struct drm_i915_private *dev_priv = dev->dev_private;
  7484. if (HAS_DDI(dev)) {
  7485. dev_priv->display.get_pipe_config = haswell_get_pipe_config;
  7486. dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
  7487. dev_priv->display.crtc_enable = haswell_crtc_enable;
  7488. dev_priv->display.crtc_disable = haswell_crtc_disable;
  7489. dev_priv->display.off = haswell_crtc_off;
  7490. dev_priv->display.update_plane = ironlake_update_plane;
  7491. } else if (HAS_PCH_SPLIT(dev)) {
  7492. dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
  7493. dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
  7494. dev_priv->display.crtc_enable = ironlake_crtc_enable;
  7495. dev_priv->display.crtc_disable = ironlake_crtc_disable;
  7496. dev_priv->display.off = ironlake_crtc_off;
  7497. dev_priv->display.update_plane = ironlake_update_plane;
  7498. } else if (IS_VALLEYVIEW(dev)) {
  7499. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  7500. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  7501. dev_priv->display.crtc_enable = valleyview_crtc_enable;
  7502. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  7503. dev_priv->display.off = i9xx_crtc_off;
  7504. dev_priv->display.update_plane = i9xx_update_plane;
  7505. } else {
  7506. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  7507. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  7508. dev_priv->display.crtc_enable = i9xx_crtc_enable;
  7509. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  7510. dev_priv->display.off = i9xx_crtc_off;
  7511. dev_priv->display.update_plane = i9xx_update_plane;
  7512. }
  7513. /* Returns the core display clock speed */
  7514. if (IS_VALLEYVIEW(dev))
  7515. dev_priv->display.get_display_clock_speed =
  7516. valleyview_get_display_clock_speed;
  7517. else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
  7518. dev_priv->display.get_display_clock_speed =
  7519. i945_get_display_clock_speed;
  7520. else if (IS_I915G(dev))
  7521. dev_priv->display.get_display_clock_speed =
  7522. i915_get_display_clock_speed;
  7523. else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
  7524. dev_priv->display.get_display_clock_speed =
  7525. i9xx_misc_get_display_clock_speed;
  7526. else if (IS_I915GM(dev))
  7527. dev_priv->display.get_display_clock_speed =
  7528. i915gm_get_display_clock_speed;
  7529. else if (IS_I865G(dev))
  7530. dev_priv->display.get_display_clock_speed =
  7531. i865_get_display_clock_speed;
  7532. else if (IS_I85X(dev))
  7533. dev_priv->display.get_display_clock_speed =
  7534. i855_get_display_clock_speed;
  7535. else /* 852, 830 */
  7536. dev_priv->display.get_display_clock_speed =
  7537. i830_get_display_clock_speed;
  7538. if (HAS_PCH_SPLIT(dev)) {
  7539. if (IS_GEN5(dev)) {
  7540. dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
  7541. dev_priv->display.write_eld = ironlake_write_eld;
  7542. } else if (IS_GEN6(dev)) {
  7543. dev_priv->display.fdi_link_train = gen6_fdi_link_train;
  7544. dev_priv->display.write_eld = ironlake_write_eld;
  7545. } else if (IS_IVYBRIDGE(dev)) {
  7546. /* FIXME: detect B0+ stepping and use auto training */
  7547. dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
  7548. dev_priv->display.write_eld = ironlake_write_eld;
  7549. dev_priv->display.modeset_global_resources =
  7550. ivb_modeset_global_resources;
  7551. } else if (IS_HASWELL(dev)) {
  7552. dev_priv->display.fdi_link_train = hsw_fdi_link_train;
  7553. dev_priv->display.write_eld = haswell_write_eld;
  7554. dev_priv->display.modeset_global_resources =
  7555. haswell_modeset_global_resources;
  7556. }
  7557. } else if (IS_G4X(dev)) {
  7558. dev_priv->display.write_eld = g4x_write_eld;
  7559. }
  7560. /* Default just returns -ENODEV to indicate unsupported */
  7561. dev_priv->display.queue_flip = intel_default_queue_flip;
  7562. switch (INTEL_INFO(dev)->gen) {
  7563. case 2:
  7564. dev_priv->display.queue_flip = intel_gen2_queue_flip;
  7565. break;
  7566. case 3:
  7567. dev_priv->display.queue_flip = intel_gen3_queue_flip;
  7568. break;
  7569. case 4:
  7570. case 5:
  7571. dev_priv->display.queue_flip = intel_gen4_queue_flip;
  7572. break;
  7573. case 6:
  7574. dev_priv->display.queue_flip = intel_gen6_queue_flip;
  7575. break;
  7576. case 7:
  7577. dev_priv->display.queue_flip = intel_gen7_queue_flip;
  7578. break;
  7579. }
  7580. }
  7581. /*
  7582. * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
  7583. * resume, or other times. This quirk makes sure that's the case for
  7584. * affected systems.
  7585. */
  7586. static void quirk_pipea_force(struct drm_device *dev)
  7587. {
  7588. struct drm_i915_private *dev_priv = dev->dev_private;
  7589. dev_priv->quirks |= QUIRK_PIPEA_FORCE;
  7590. DRM_INFO("applying pipe a force quirk\n");
  7591. }
  7592. /*
  7593. * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
  7594. */
  7595. static void quirk_ssc_force_disable(struct drm_device *dev)
  7596. {
  7597. struct drm_i915_private *dev_priv = dev->dev_private;
  7598. dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
  7599. DRM_INFO("applying lvds SSC disable quirk\n");
  7600. }
  7601. /*
  7602. * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
  7603. * brightness value
  7604. */
  7605. static void quirk_invert_brightness(struct drm_device *dev)
  7606. {
  7607. struct drm_i915_private *dev_priv = dev->dev_private;
  7608. dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
  7609. DRM_INFO("applying inverted panel brightness quirk\n");
  7610. }
  7611. struct intel_quirk {
  7612. int device;
  7613. int subsystem_vendor;
  7614. int subsystem_device;
  7615. void (*hook)(struct drm_device *dev);
  7616. };
  7617. /* For systems that don't have a meaningful PCI subdevice/subvendor ID */
  7618. struct intel_dmi_quirk {
  7619. void (*hook)(struct drm_device *dev);
  7620. const struct dmi_system_id (*dmi_id_list)[];
  7621. };
  7622. static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
  7623. {
  7624. DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
  7625. return 1;
  7626. }
  7627. static const struct intel_dmi_quirk intel_dmi_quirks[] = {
  7628. {
  7629. .dmi_id_list = &(const struct dmi_system_id[]) {
  7630. {
  7631. .callback = intel_dmi_reverse_brightness,
  7632. .ident = "NCR Corporation",
  7633. .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
  7634. DMI_MATCH(DMI_PRODUCT_NAME, ""),
  7635. },
  7636. },
  7637. { } /* terminating entry */
  7638. },
  7639. .hook = quirk_invert_brightness,
  7640. },
  7641. };
  7642. static struct intel_quirk intel_quirks[] = {
  7643. /* HP Mini needs pipe A force quirk (LP: #322104) */
  7644. { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
  7645. /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
  7646. { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
  7647. /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
  7648. { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
  7649. /* 830/845 need to leave pipe A & dpll A up */
  7650. { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  7651. { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  7652. /* Lenovo U160 cannot use SSC on LVDS */
  7653. { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
  7654. /* Sony Vaio Y cannot use SSC on LVDS */
  7655. { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
  7656. /* Acer Aspire 5734Z must invert backlight brightness */
  7657. { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
  7658. /* Acer/eMachines G725 */
  7659. { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
  7660. /* Acer/eMachines e725 */
  7661. { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
  7662. /* Acer/Packard Bell NCL20 */
  7663. { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
  7664. /* Acer Aspire 4736Z */
  7665. { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
  7666. };
  7667. static void intel_init_quirks(struct drm_device *dev)
  7668. {
  7669. struct pci_dev *d = dev->pdev;
  7670. int i;
  7671. for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
  7672. struct intel_quirk *q = &intel_quirks[i];
  7673. if (d->device == q->device &&
  7674. (d->subsystem_vendor == q->subsystem_vendor ||
  7675. q->subsystem_vendor == PCI_ANY_ID) &&
  7676. (d->subsystem_device == q->subsystem_device ||
  7677. q->subsystem_device == PCI_ANY_ID))
  7678. q->hook(dev);
  7679. }
  7680. for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
  7681. if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
  7682. intel_dmi_quirks[i].hook(dev);
  7683. }
  7684. }
  7685. /* Disable the VGA plane that we never use */
  7686. static void i915_disable_vga(struct drm_device *dev)
  7687. {
  7688. struct drm_i915_private *dev_priv = dev->dev_private;
  7689. u8 sr1;
  7690. u32 vga_reg = i915_vgacntrl_reg(dev);
  7691. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  7692. outb(SR01, VGA_SR_INDEX);
  7693. sr1 = inb(VGA_SR_DATA);
  7694. outb(sr1 | 1<<5, VGA_SR_DATA);
  7695. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  7696. udelay(300);
  7697. I915_WRITE(vga_reg, VGA_DISP_DISABLE);
  7698. POSTING_READ(vga_reg);
  7699. }
  7700. void intel_modeset_init_hw(struct drm_device *dev)
  7701. {
  7702. intel_init_power_well(dev);
  7703. intel_prepare_ddi(dev);
  7704. intel_init_clock_gating(dev);
  7705. mutex_lock(&dev->struct_mutex);
  7706. intel_enable_gt_powersave(dev);
  7707. mutex_unlock(&dev->struct_mutex);
  7708. }
  7709. void intel_modeset_suspend_hw(struct drm_device *dev)
  7710. {
  7711. intel_suspend_hw(dev);
  7712. }
  7713. void intel_modeset_init(struct drm_device *dev)
  7714. {
  7715. struct drm_i915_private *dev_priv = dev->dev_private;
  7716. int i, j, ret;
  7717. drm_mode_config_init(dev);
  7718. dev->mode_config.min_width = 0;
  7719. dev->mode_config.min_height = 0;
  7720. dev->mode_config.preferred_depth = 24;
  7721. dev->mode_config.prefer_shadow = 1;
  7722. dev->mode_config.funcs = &intel_mode_funcs;
  7723. intel_init_quirks(dev);
  7724. intel_init_pm(dev);
  7725. if (INTEL_INFO(dev)->num_pipes == 0)
  7726. return;
  7727. intel_init_display(dev);
  7728. if (IS_GEN2(dev)) {
  7729. dev->mode_config.max_width = 2048;
  7730. dev->mode_config.max_height = 2048;
  7731. } else if (IS_GEN3(dev)) {
  7732. dev->mode_config.max_width = 4096;
  7733. dev->mode_config.max_height = 4096;
  7734. } else {
  7735. dev->mode_config.max_width = 8192;
  7736. dev->mode_config.max_height = 8192;
  7737. }
  7738. dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
  7739. DRM_DEBUG_KMS("%d display pipe%s available.\n",
  7740. INTEL_INFO(dev)->num_pipes,
  7741. INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
  7742. for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
  7743. intel_crtc_init(dev, i);
  7744. for (j = 0; j < dev_priv->num_plane; j++) {
  7745. ret = intel_plane_init(dev, i, j);
  7746. if (ret)
  7747. DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
  7748. pipe_name(i), sprite_name(i, j), ret);
  7749. }
  7750. }
  7751. intel_cpu_pll_init(dev);
  7752. intel_pch_pll_init(dev);
  7753. /* Just disable it once at startup */
  7754. i915_disable_vga(dev);
  7755. intel_setup_outputs(dev);
  7756. /* Just in case the BIOS is doing something questionable. */
  7757. intel_disable_fbc(dev);
  7758. }
  7759. static void
  7760. intel_connector_break_all_links(struct intel_connector *connector)
  7761. {
  7762. connector->base.dpms = DRM_MODE_DPMS_OFF;
  7763. connector->base.encoder = NULL;
  7764. connector->encoder->connectors_active = false;
  7765. connector->encoder->base.crtc = NULL;
  7766. }
  7767. static void intel_enable_pipe_a(struct drm_device *dev)
  7768. {
  7769. struct intel_connector *connector;
  7770. struct drm_connector *crt = NULL;
  7771. struct intel_load_detect_pipe load_detect_temp;
  7772. /* We can't just switch on the pipe A, we need to set things up with a
  7773. * proper mode and output configuration. As a gross hack, enable pipe A
  7774. * by enabling the load detect pipe once. */
  7775. list_for_each_entry(connector,
  7776. &dev->mode_config.connector_list,
  7777. base.head) {
  7778. if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
  7779. crt = &connector->base;
  7780. break;
  7781. }
  7782. }
  7783. if (!crt)
  7784. return;
  7785. if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
  7786. intel_release_load_detect_pipe(crt, &load_detect_temp);
  7787. }
  7788. static bool
  7789. intel_check_plane_mapping(struct intel_crtc *crtc)
  7790. {
  7791. struct drm_device *dev = crtc->base.dev;
  7792. struct drm_i915_private *dev_priv = dev->dev_private;
  7793. u32 reg, val;
  7794. if (INTEL_INFO(dev)->num_pipes == 1)
  7795. return true;
  7796. reg = DSPCNTR(!crtc->plane);
  7797. val = I915_READ(reg);
  7798. if ((val & DISPLAY_PLANE_ENABLE) &&
  7799. (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
  7800. return false;
  7801. return true;
  7802. }
  7803. static void intel_sanitize_crtc(struct intel_crtc *crtc)
  7804. {
  7805. struct drm_device *dev = crtc->base.dev;
  7806. struct drm_i915_private *dev_priv = dev->dev_private;
  7807. u32 reg;
  7808. /* Clear any frame start delays used for debugging left by the BIOS */
  7809. reg = PIPECONF(crtc->config.cpu_transcoder);
  7810. I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
  7811. /* We need to sanitize the plane -> pipe mapping first because this will
  7812. * disable the crtc (and hence change the state) if it is wrong. Note
  7813. * that gen4+ has a fixed plane -> pipe mapping. */
  7814. if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
  7815. struct intel_connector *connector;
  7816. bool plane;
  7817. DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
  7818. crtc->base.base.id);
  7819. /* Pipe has the wrong plane attached and the plane is active.
  7820. * Temporarily change the plane mapping and disable everything
  7821. * ... */
  7822. plane = crtc->plane;
  7823. crtc->plane = !plane;
  7824. dev_priv->display.crtc_disable(&crtc->base);
  7825. crtc->plane = plane;
  7826. /* ... and break all links. */
  7827. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7828. base.head) {
  7829. if (connector->encoder->base.crtc != &crtc->base)
  7830. continue;
  7831. intel_connector_break_all_links(connector);
  7832. }
  7833. WARN_ON(crtc->active);
  7834. crtc->base.enabled = false;
  7835. }
  7836. if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
  7837. crtc->pipe == PIPE_A && !crtc->active) {
  7838. /* BIOS forgot to enable pipe A, this mostly happens after
  7839. * resume. Force-enable the pipe to fix this, the update_dpms
  7840. * call below we restore the pipe to the right state, but leave
  7841. * the required bits on. */
  7842. intel_enable_pipe_a(dev);
  7843. }
  7844. /* Adjust the state of the output pipe according to whether we
  7845. * have active connectors/encoders. */
  7846. intel_crtc_update_dpms(&crtc->base);
  7847. if (crtc->active != crtc->base.enabled) {
  7848. struct intel_encoder *encoder;
  7849. /* This can happen either due to bugs in the get_hw_state
  7850. * functions or because the pipe is force-enabled due to the
  7851. * pipe A quirk. */
  7852. DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
  7853. crtc->base.base.id,
  7854. crtc->base.enabled ? "enabled" : "disabled",
  7855. crtc->active ? "enabled" : "disabled");
  7856. crtc->base.enabled = crtc->active;
  7857. /* Because we only establish the connector -> encoder ->
  7858. * crtc links if something is active, this means the
  7859. * crtc is now deactivated. Break the links. connector
  7860. * -> encoder links are only establish when things are
  7861. * actually up, hence no need to break them. */
  7862. WARN_ON(crtc->active);
  7863. for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
  7864. WARN_ON(encoder->connectors_active);
  7865. encoder->base.crtc = NULL;
  7866. }
  7867. }
  7868. }
  7869. static void intel_sanitize_encoder(struct intel_encoder *encoder)
  7870. {
  7871. struct intel_connector *connector;
  7872. struct drm_device *dev = encoder->base.dev;
  7873. /* We need to check both for a crtc link (meaning that the
  7874. * encoder is active and trying to read from a pipe) and the
  7875. * pipe itself being active. */
  7876. bool has_active_crtc = encoder->base.crtc &&
  7877. to_intel_crtc(encoder->base.crtc)->active;
  7878. if (encoder->connectors_active && !has_active_crtc) {
  7879. DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
  7880. encoder->base.base.id,
  7881. drm_get_encoder_name(&encoder->base));
  7882. /* Connector is active, but has no active pipe. This is
  7883. * fallout from our resume register restoring. Disable
  7884. * the encoder manually again. */
  7885. if (encoder->base.crtc) {
  7886. DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
  7887. encoder->base.base.id,
  7888. drm_get_encoder_name(&encoder->base));
  7889. encoder->disable(encoder);
  7890. }
  7891. /* Inconsistent output/port/pipe state happens presumably due to
  7892. * a bug in one of the get_hw_state functions. Or someplace else
  7893. * in our code, like the register restore mess on resume. Clamp
  7894. * things to off as a safer default. */
  7895. list_for_each_entry(connector,
  7896. &dev->mode_config.connector_list,
  7897. base.head) {
  7898. if (connector->encoder != encoder)
  7899. continue;
  7900. intel_connector_break_all_links(connector);
  7901. }
  7902. }
  7903. /* Enabled encoders without active connectors will be fixed in
  7904. * the crtc fixup. */
  7905. }
  7906. void i915_redisable_vga(struct drm_device *dev)
  7907. {
  7908. struct drm_i915_private *dev_priv = dev->dev_private;
  7909. u32 vga_reg = i915_vgacntrl_reg(dev);
  7910. if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
  7911. DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
  7912. i915_disable_vga(dev);
  7913. }
  7914. }
  7915. /* Scan out the current hw modeset state, sanitizes it and maps it into the drm
  7916. * and i915 state tracking structures. */
  7917. void intel_modeset_setup_hw_state(struct drm_device *dev,
  7918. bool force_restore)
  7919. {
  7920. struct drm_i915_private *dev_priv = dev->dev_private;
  7921. enum pipe pipe;
  7922. u32 tmp;
  7923. struct drm_plane *plane;
  7924. struct intel_crtc *crtc;
  7925. struct intel_encoder *encoder;
  7926. struct intel_connector *connector;
  7927. if (HAS_DDI(dev)) {
  7928. tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
  7929. if (tmp & TRANS_DDI_FUNC_ENABLE) {
  7930. switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
  7931. case TRANS_DDI_EDP_INPUT_A_ON:
  7932. case TRANS_DDI_EDP_INPUT_A_ONOFF:
  7933. pipe = PIPE_A;
  7934. break;
  7935. case TRANS_DDI_EDP_INPUT_B_ONOFF:
  7936. pipe = PIPE_B;
  7937. break;
  7938. case TRANS_DDI_EDP_INPUT_C_ONOFF:
  7939. pipe = PIPE_C;
  7940. break;
  7941. default:
  7942. /* A bogus value has been programmed, disable
  7943. * the transcoder */
  7944. WARN(1, "Bogus eDP source %08x\n", tmp);
  7945. intel_ddi_disable_transcoder_func(dev_priv,
  7946. TRANSCODER_EDP);
  7947. goto setup_pipes;
  7948. }
  7949. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  7950. crtc->config.cpu_transcoder = TRANSCODER_EDP;
  7951. DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
  7952. pipe_name(pipe));
  7953. }
  7954. }
  7955. setup_pipes:
  7956. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  7957. base.head) {
  7958. enum transcoder tmp = crtc->config.cpu_transcoder;
  7959. memset(&crtc->config, 0, sizeof(crtc->config));
  7960. crtc->config.cpu_transcoder = tmp;
  7961. crtc->active = dev_priv->display.get_pipe_config(crtc,
  7962. &crtc->config);
  7963. crtc->base.enabled = crtc->active;
  7964. DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
  7965. crtc->base.base.id,
  7966. crtc->active ? "enabled" : "disabled");
  7967. }
  7968. if (HAS_DDI(dev))
  7969. intel_ddi_setup_hw_pll_state(dev);
  7970. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7971. base.head) {
  7972. pipe = 0;
  7973. if (encoder->get_hw_state(encoder, &pipe)) {
  7974. encoder->base.crtc =
  7975. dev_priv->pipe_to_crtc_mapping[pipe];
  7976. } else {
  7977. encoder->base.crtc = NULL;
  7978. }
  7979. encoder->connectors_active = false;
  7980. DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
  7981. encoder->base.base.id,
  7982. drm_get_encoder_name(&encoder->base),
  7983. encoder->base.crtc ? "enabled" : "disabled",
  7984. pipe);
  7985. }
  7986. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7987. base.head) {
  7988. if (connector->get_hw_state(connector)) {
  7989. connector->base.dpms = DRM_MODE_DPMS_ON;
  7990. connector->encoder->connectors_active = true;
  7991. connector->base.encoder = &connector->encoder->base;
  7992. } else {
  7993. connector->base.dpms = DRM_MODE_DPMS_OFF;
  7994. connector->base.encoder = NULL;
  7995. }
  7996. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
  7997. connector->base.base.id,
  7998. drm_get_connector_name(&connector->base),
  7999. connector->base.encoder ? "enabled" : "disabled");
  8000. }
  8001. /* HW state is read out, now we need to sanitize this mess. */
  8002. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  8003. base.head) {
  8004. intel_sanitize_encoder(encoder);
  8005. }
  8006. for_each_pipe(pipe) {
  8007. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  8008. intel_sanitize_crtc(crtc);
  8009. }
  8010. if (force_restore) {
  8011. /*
  8012. * We need to use raw interfaces for restoring state to avoid
  8013. * checking (bogus) intermediate states.
  8014. */
  8015. for_each_pipe(pipe) {
  8016. struct drm_crtc *crtc =
  8017. dev_priv->pipe_to_crtc_mapping[pipe];
  8018. __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
  8019. crtc->fb);
  8020. }
  8021. list_for_each_entry(plane, &dev->mode_config.plane_list, head)
  8022. intel_plane_restore(plane);
  8023. i915_redisable_vga(dev);
  8024. } else {
  8025. intel_modeset_update_staged_output_state(dev);
  8026. }
  8027. intel_modeset_check_state(dev);
  8028. drm_mode_config_reset(dev);
  8029. }
  8030. void intel_modeset_gem_init(struct drm_device *dev)
  8031. {
  8032. intel_modeset_init_hw(dev);
  8033. intel_setup_overlay(dev);
  8034. intel_modeset_setup_hw_state(dev, false);
  8035. }
  8036. void intel_modeset_cleanup(struct drm_device *dev)
  8037. {
  8038. struct drm_i915_private *dev_priv = dev->dev_private;
  8039. struct drm_crtc *crtc;
  8040. struct intel_crtc *intel_crtc;
  8041. /*
  8042. * Interrupts and polling as the first thing to avoid creating havoc.
  8043. * Too much stuff here (turning of rps, connectors, ...) would
  8044. * experience fancy races otherwise.
  8045. */
  8046. drm_irq_uninstall(dev);
  8047. cancel_work_sync(&dev_priv->hotplug_work);
  8048. /*
  8049. * Due to the hpd irq storm handling the hotplug work can re-arm the
  8050. * poll handlers. Hence disable polling after hpd handling is shut down.
  8051. */
  8052. drm_kms_helper_poll_fini(dev);
  8053. mutex_lock(&dev->struct_mutex);
  8054. intel_unregister_dsm_handler();
  8055. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  8056. /* Skip inactive CRTCs */
  8057. if (!crtc->fb)
  8058. continue;
  8059. intel_crtc = to_intel_crtc(crtc);
  8060. intel_increase_pllclock(crtc);
  8061. }
  8062. intel_disable_fbc(dev);
  8063. intel_disable_gt_powersave(dev);
  8064. ironlake_teardown_rc6(dev);
  8065. mutex_unlock(&dev->struct_mutex);
  8066. /* flush any delayed tasks or pending work */
  8067. flush_scheduled_work();
  8068. /* destroy backlight, if any, before the connectors */
  8069. intel_panel_destroy_backlight(dev);
  8070. drm_mode_config_cleanup(dev);
  8071. intel_cleanup_overlay(dev);
  8072. }
  8073. /*
  8074. * Return which encoder is currently attached for connector.
  8075. */
  8076. struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
  8077. {
  8078. return &intel_attached_encoder(connector)->base;
  8079. }
  8080. void intel_connector_attach_encoder(struct intel_connector *connector,
  8081. struct intel_encoder *encoder)
  8082. {
  8083. connector->encoder = encoder;
  8084. drm_mode_connector_attach_encoder(&connector->base,
  8085. &encoder->base);
  8086. }
  8087. /*
  8088. * set vga decode state - true == enable VGA decode
  8089. */
  8090. int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
  8091. {
  8092. struct drm_i915_private *dev_priv = dev->dev_private;
  8093. u16 gmch_ctrl;
  8094. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
  8095. if (state)
  8096. gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
  8097. else
  8098. gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
  8099. pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
  8100. return 0;
  8101. }
  8102. #ifdef CONFIG_DEBUG_FS
  8103. #include <linux/seq_file.h>
  8104. struct intel_display_error_state {
  8105. u32 power_well_driver;
  8106. struct intel_cursor_error_state {
  8107. u32 control;
  8108. u32 position;
  8109. u32 base;
  8110. u32 size;
  8111. } cursor[I915_MAX_PIPES];
  8112. struct intel_pipe_error_state {
  8113. enum transcoder cpu_transcoder;
  8114. u32 conf;
  8115. u32 source;
  8116. u32 htotal;
  8117. u32 hblank;
  8118. u32 hsync;
  8119. u32 vtotal;
  8120. u32 vblank;
  8121. u32 vsync;
  8122. } pipe[I915_MAX_PIPES];
  8123. struct intel_plane_error_state {
  8124. u32 control;
  8125. u32 stride;
  8126. u32 size;
  8127. u32 pos;
  8128. u32 addr;
  8129. u32 surface;
  8130. u32 tile_offset;
  8131. } plane[I915_MAX_PIPES];
  8132. };
  8133. struct intel_display_error_state *
  8134. intel_display_capture_error_state(struct drm_device *dev)
  8135. {
  8136. drm_i915_private_t *dev_priv = dev->dev_private;
  8137. struct intel_display_error_state *error;
  8138. enum transcoder cpu_transcoder;
  8139. int i;
  8140. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  8141. if (error == NULL)
  8142. return NULL;
  8143. if (HAS_POWER_WELL(dev))
  8144. error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
  8145. for_each_pipe(i) {
  8146. cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
  8147. error->pipe[i].cpu_transcoder = cpu_transcoder;
  8148. if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
  8149. error->cursor[i].control = I915_READ(CURCNTR(i));
  8150. error->cursor[i].position = I915_READ(CURPOS(i));
  8151. error->cursor[i].base = I915_READ(CURBASE(i));
  8152. } else {
  8153. error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
  8154. error->cursor[i].position = I915_READ(CURPOS_IVB(i));
  8155. error->cursor[i].base = I915_READ(CURBASE_IVB(i));
  8156. }
  8157. error->plane[i].control = I915_READ(DSPCNTR(i));
  8158. error->plane[i].stride = I915_READ(DSPSTRIDE(i));
  8159. if (INTEL_INFO(dev)->gen <= 3) {
  8160. error->plane[i].size = I915_READ(DSPSIZE(i));
  8161. error->plane[i].pos = I915_READ(DSPPOS(i));
  8162. }
  8163. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  8164. error->plane[i].addr = I915_READ(DSPADDR(i));
  8165. if (INTEL_INFO(dev)->gen >= 4) {
  8166. error->plane[i].surface = I915_READ(DSPSURF(i));
  8167. error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
  8168. }
  8169. error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
  8170. error->pipe[i].source = I915_READ(PIPESRC(i));
  8171. error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
  8172. error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
  8173. error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
  8174. error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
  8175. error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
  8176. error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
  8177. }
  8178. /* In the code above we read the registers without checking if the power
  8179. * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
  8180. * prevent the next I915_WRITE from detecting it and printing an error
  8181. * message. */
  8182. if (HAS_POWER_WELL(dev))
  8183. I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  8184. return error;
  8185. }
  8186. void
  8187. intel_display_print_error_state(struct seq_file *m,
  8188. struct drm_device *dev,
  8189. struct intel_display_error_state *error)
  8190. {
  8191. int i;
  8192. seq_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
  8193. if (HAS_POWER_WELL(dev))
  8194. seq_printf(m, "PWR_WELL_CTL2: %08x\n",
  8195. error->power_well_driver);
  8196. for_each_pipe(i) {
  8197. seq_printf(m, "Pipe [%d]:\n", i);
  8198. seq_printf(m, " CPU transcoder: %c\n",
  8199. transcoder_name(error->pipe[i].cpu_transcoder));
  8200. seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
  8201. seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
  8202. seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
  8203. seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
  8204. seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
  8205. seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
  8206. seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
  8207. seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
  8208. seq_printf(m, "Plane [%d]:\n", i);
  8209. seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
  8210. seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
  8211. if (INTEL_INFO(dev)->gen <= 3) {
  8212. seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
  8213. seq_printf(m, " POS: %08x\n", error->plane[i].pos);
  8214. }
  8215. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  8216. seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
  8217. if (INTEL_INFO(dev)->gen >= 4) {
  8218. seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
  8219. seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
  8220. }
  8221. seq_printf(m, "Cursor [%d]:\n", i);
  8222. seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
  8223. seq_printf(m, " POS: %08x\n", error->cursor[i].position);
  8224. seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
  8225. }
  8226. }
  8227. #endif