intel_ringbuffer.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /*
  36. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  37. * over cache flushing.
  38. */
  39. struct pipe_control {
  40. struct drm_i915_gem_object *obj;
  41. volatile u32 *cpu_page;
  42. u32 gtt_offset;
  43. };
  44. static inline int ring_space(struct intel_ring_buffer *ring)
  45. {
  46. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  47. if (space < 0)
  48. space += ring->size;
  49. return space;
  50. }
  51. static int
  52. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  53. u32 invalidate_domains,
  54. u32 flush_domains)
  55. {
  56. u32 cmd;
  57. int ret;
  58. cmd = MI_FLUSH;
  59. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  60. cmd |= MI_NO_WRITE_FLUSH;
  61. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  62. cmd |= MI_READ_FLUSH;
  63. ret = intel_ring_begin(ring, 2);
  64. if (ret)
  65. return ret;
  66. intel_ring_emit(ring, cmd);
  67. intel_ring_emit(ring, MI_NOOP);
  68. intel_ring_advance(ring);
  69. return 0;
  70. }
  71. static int
  72. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  73. u32 invalidate_domains,
  74. u32 flush_domains)
  75. {
  76. struct drm_device *dev = ring->dev;
  77. u32 cmd;
  78. int ret;
  79. /*
  80. * read/write caches:
  81. *
  82. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  83. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  84. * also flushed at 2d versus 3d pipeline switches.
  85. *
  86. * read-only caches:
  87. *
  88. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  89. * MI_READ_FLUSH is set, and is always flushed on 965.
  90. *
  91. * I915_GEM_DOMAIN_COMMAND may not exist?
  92. *
  93. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  94. * invalidated when MI_EXE_FLUSH is set.
  95. *
  96. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  97. * invalidated with every MI_FLUSH.
  98. *
  99. * TLBs:
  100. *
  101. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  102. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  103. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  104. * are flushed at any MI_FLUSH.
  105. */
  106. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  107. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  108. cmd &= ~MI_NO_WRITE_FLUSH;
  109. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  110. cmd |= MI_EXE_FLUSH;
  111. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  112. (IS_G4X(dev) || IS_GEN5(dev)))
  113. cmd |= MI_INVALIDATE_ISP;
  114. ret = intel_ring_begin(ring, 2);
  115. if (ret)
  116. return ret;
  117. intel_ring_emit(ring, cmd);
  118. intel_ring_emit(ring, MI_NOOP);
  119. intel_ring_advance(ring);
  120. return 0;
  121. }
  122. /**
  123. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  124. * implementing two workarounds on gen6. From section 1.4.7.1
  125. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  126. *
  127. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  128. * produced by non-pipelined state commands), software needs to first
  129. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  130. * 0.
  131. *
  132. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  133. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  134. *
  135. * And the workaround for these two requires this workaround first:
  136. *
  137. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  138. * BEFORE the pipe-control with a post-sync op and no write-cache
  139. * flushes.
  140. *
  141. * And this last workaround is tricky because of the requirements on
  142. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  143. * volume 2 part 1:
  144. *
  145. * "1 of the following must also be set:
  146. * - Render Target Cache Flush Enable ([12] of DW1)
  147. * - Depth Cache Flush Enable ([0] of DW1)
  148. * - Stall at Pixel Scoreboard ([1] of DW1)
  149. * - Depth Stall ([13] of DW1)
  150. * - Post-Sync Operation ([13] of DW1)
  151. * - Notify Enable ([8] of DW1)"
  152. *
  153. * The cache flushes require the workaround flush that triggered this
  154. * one, so we can't use it. Depth stall would trigger the same.
  155. * Post-sync nonzero is what triggered this second workaround, so we
  156. * can't use that one either. Notify enable is IRQs, which aren't
  157. * really our business. That leaves only stall at scoreboard.
  158. */
  159. static int
  160. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  161. {
  162. struct pipe_control *pc = ring->private;
  163. u32 scratch_addr = pc->gtt_offset + 128;
  164. int ret;
  165. ret = intel_ring_begin(ring, 6);
  166. if (ret)
  167. return ret;
  168. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  169. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  170. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  171. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  172. intel_ring_emit(ring, 0); /* low dword */
  173. intel_ring_emit(ring, 0); /* high dword */
  174. intel_ring_emit(ring, MI_NOOP);
  175. intel_ring_advance(ring);
  176. ret = intel_ring_begin(ring, 6);
  177. if (ret)
  178. return ret;
  179. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  180. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  181. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, 0);
  184. intel_ring_emit(ring, MI_NOOP);
  185. intel_ring_advance(ring);
  186. return 0;
  187. }
  188. static int
  189. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  190. u32 invalidate_domains, u32 flush_domains)
  191. {
  192. u32 flags = 0;
  193. struct pipe_control *pc = ring->private;
  194. u32 scratch_addr = pc->gtt_offset + 128;
  195. int ret;
  196. /* Force SNB workarounds for PIPE_CONTROL flushes */
  197. intel_emit_post_sync_nonzero_flush(ring);
  198. /* Just flush everything. Experiments have shown that reducing the
  199. * number of bits based on the write domains has little performance
  200. * impact.
  201. */
  202. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  203. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  204. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  205. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  206. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  207. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  208. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  209. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  210. ret = intel_ring_begin(ring, 6);
  211. if (ret)
  212. return ret;
  213. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  214. intel_ring_emit(ring, flags);
  215. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  216. intel_ring_emit(ring, 0); /* lower dword */
  217. intel_ring_emit(ring, 0); /* uppwer dword */
  218. intel_ring_emit(ring, MI_NOOP);
  219. intel_ring_advance(ring);
  220. return 0;
  221. }
  222. static void ring_write_tail(struct intel_ring_buffer *ring,
  223. u32 value)
  224. {
  225. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  226. I915_WRITE_TAIL(ring, value);
  227. }
  228. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  229. {
  230. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  231. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  232. RING_ACTHD(ring->mmio_base) : ACTHD;
  233. return I915_READ(acthd_reg);
  234. }
  235. static int init_ring_common(struct intel_ring_buffer *ring)
  236. {
  237. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  238. struct drm_i915_gem_object *obj = ring->obj;
  239. u32 head;
  240. /* Stop the ring if it's running. */
  241. I915_WRITE_CTL(ring, 0);
  242. I915_WRITE_HEAD(ring, 0);
  243. ring->write_tail(ring, 0);
  244. /* Initialize the ring. */
  245. I915_WRITE_START(ring, obj->gtt_offset);
  246. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  247. /* G45 ring initialization fails to reset head to zero */
  248. if (head != 0) {
  249. DRM_DEBUG_KMS("%s head not reset to zero "
  250. "ctl %08x head %08x tail %08x start %08x\n",
  251. ring->name,
  252. I915_READ_CTL(ring),
  253. I915_READ_HEAD(ring),
  254. I915_READ_TAIL(ring),
  255. I915_READ_START(ring));
  256. I915_WRITE_HEAD(ring, 0);
  257. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  258. DRM_ERROR("failed to set %s head to zero "
  259. "ctl %08x head %08x tail %08x start %08x\n",
  260. ring->name,
  261. I915_READ_CTL(ring),
  262. I915_READ_HEAD(ring),
  263. I915_READ_TAIL(ring),
  264. I915_READ_START(ring));
  265. }
  266. }
  267. I915_WRITE_CTL(ring,
  268. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  269. | RING_VALID);
  270. /* If the head is still not zero, the ring is dead */
  271. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  272. I915_READ_START(ring) == obj->gtt_offset &&
  273. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  274. DRM_ERROR("%s initialization failed "
  275. "ctl %08x head %08x tail %08x start %08x\n",
  276. ring->name,
  277. I915_READ_CTL(ring),
  278. I915_READ_HEAD(ring),
  279. I915_READ_TAIL(ring),
  280. I915_READ_START(ring));
  281. return -EIO;
  282. }
  283. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  284. i915_kernel_lost_context(ring->dev);
  285. else {
  286. ring->head = I915_READ_HEAD(ring);
  287. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  288. ring->space = ring_space(ring);
  289. }
  290. return 0;
  291. }
  292. static int
  293. init_pipe_control(struct intel_ring_buffer *ring)
  294. {
  295. struct pipe_control *pc;
  296. struct drm_i915_gem_object *obj;
  297. int ret;
  298. if (ring->private)
  299. return 0;
  300. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  301. if (!pc)
  302. return -ENOMEM;
  303. obj = i915_gem_alloc_object(ring->dev, 4096);
  304. if (obj == NULL) {
  305. DRM_ERROR("Failed to allocate seqno page\n");
  306. ret = -ENOMEM;
  307. goto err;
  308. }
  309. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  310. ret = i915_gem_object_pin(obj, 4096, true);
  311. if (ret)
  312. goto err_unref;
  313. pc->gtt_offset = obj->gtt_offset;
  314. pc->cpu_page = kmap(obj->pages[0]);
  315. if (pc->cpu_page == NULL)
  316. goto err_unpin;
  317. pc->obj = obj;
  318. ring->private = pc;
  319. return 0;
  320. err_unpin:
  321. i915_gem_object_unpin(obj);
  322. err_unref:
  323. drm_gem_object_unreference(&obj->base);
  324. err:
  325. kfree(pc);
  326. return ret;
  327. }
  328. static void
  329. cleanup_pipe_control(struct intel_ring_buffer *ring)
  330. {
  331. struct pipe_control *pc = ring->private;
  332. struct drm_i915_gem_object *obj;
  333. if (!ring->private)
  334. return;
  335. obj = pc->obj;
  336. kunmap(obj->pages[0]);
  337. i915_gem_object_unpin(obj);
  338. drm_gem_object_unreference(&obj->base);
  339. kfree(pc);
  340. ring->private = NULL;
  341. }
  342. static int init_render_ring(struct intel_ring_buffer *ring)
  343. {
  344. struct drm_device *dev = ring->dev;
  345. struct drm_i915_private *dev_priv = dev->dev_private;
  346. int ret = init_ring_common(ring);
  347. if (INTEL_INFO(dev)->gen > 3) {
  348. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  349. if (IS_GEN7(dev))
  350. I915_WRITE(GFX_MODE_GEN7,
  351. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  352. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  353. }
  354. if (INTEL_INFO(dev)->gen >= 5) {
  355. ret = init_pipe_control(ring);
  356. if (ret)
  357. return ret;
  358. }
  359. if (IS_GEN6(dev)) {
  360. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  361. * "If this bit is set, STCunit will have LRA as replacement
  362. * policy. [...] This bit must be reset. LRA replacement
  363. * policy is not supported."
  364. */
  365. I915_WRITE(CACHE_MODE_0,
  366. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  367. /* This is not explicitly set for GEN6, so read the register.
  368. * see intel_ring_mi_set_context() for why we care.
  369. * TODO: consider explicitly setting the bit for GEN5
  370. */
  371. ring->itlb_before_ctx_switch =
  372. !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
  373. }
  374. if (INTEL_INFO(dev)->gen >= 6)
  375. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  376. if (IS_IVYBRIDGE(dev))
  377. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  378. return ret;
  379. }
  380. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  381. {
  382. if (!ring->private)
  383. return;
  384. cleanup_pipe_control(ring);
  385. }
  386. static void
  387. update_mboxes(struct intel_ring_buffer *ring,
  388. u32 seqno,
  389. u32 mmio_offset)
  390. {
  391. intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
  392. MI_SEMAPHORE_GLOBAL_GTT |
  393. MI_SEMAPHORE_REGISTER |
  394. MI_SEMAPHORE_UPDATE);
  395. intel_ring_emit(ring, seqno);
  396. intel_ring_emit(ring, mmio_offset);
  397. }
  398. /**
  399. * gen6_add_request - Update the semaphore mailbox registers
  400. *
  401. * @ring - ring that is adding a request
  402. * @seqno - return seqno stuck into the ring
  403. *
  404. * Update the mailbox registers in the *other* rings with the current seqno.
  405. * This acts like a signal in the canonical semaphore.
  406. */
  407. static int
  408. gen6_add_request(struct intel_ring_buffer *ring,
  409. u32 *seqno)
  410. {
  411. u32 mbox1_reg;
  412. u32 mbox2_reg;
  413. int ret;
  414. ret = intel_ring_begin(ring, 10);
  415. if (ret)
  416. return ret;
  417. mbox1_reg = ring->signal_mbox[0];
  418. mbox2_reg = ring->signal_mbox[1];
  419. *seqno = i915_gem_next_request_seqno(ring);
  420. update_mboxes(ring, *seqno, mbox1_reg);
  421. update_mboxes(ring, *seqno, mbox2_reg);
  422. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  423. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  424. intel_ring_emit(ring, *seqno);
  425. intel_ring_emit(ring, MI_USER_INTERRUPT);
  426. intel_ring_advance(ring);
  427. return 0;
  428. }
  429. /**
  430. * intel_ring_sync - sync the waiter to the signaller on seqno
  431. *
  432. * @waiter - ring that is waiting
  433. * @signaller - ring which has, or will signal
  434. * @seqno - seqno which the waiter will block on
  435. */
  436. static int
  437. gen6_ring_sync(struct intel_ring_buffer *waiter,
  438. struct intel_ring_buffer *signaller,
  439. u32 seqno)
  440. {
  441. int ret;
  442. u32 dw1 = MI_SEMAPHORE_MBOX |
  443. MI_SEMAPHORE_COMPARE |
  444. MI_SEMAPHORE_REGISTER;
  445. /* Throughout all of the GEM code, seqno passed implies our current
  446. * seqno is >= the last seqno executed. However for hardware the
  447. * comparison is strictly greater than.
  448. */
  449. seqno -= 1;
  450. WARN_ON(signaller->semaphore_register[waiter->id] ==
  451. MI_SEMAPHORE_SYNC_INVALID);
  452. ret = intel_ring_begin(waiter, 4);
  453. if (ret)
  454. return ret;
  455. intel_ring_emit(waiter,
  456. dw1 | signaller->semaphore_register[waiter->id]);
  457. intel_ring_emit(waiter, seqno);
  458. intel_ring_emit(waiter, 0);
  459. intel_ring_emit(waiter, MI_NOOP);
  460. intel_ring_advance(waiter);
  461. return 0;
  462. }
  463. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  464. do { \
  465. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  466. PIPE_CONTROL_DEPTH_STALL); \
  467. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  468. intel_ring_emit(ring__, 0); \
  469. intel_ring_emit(ring__, 0); \
  470. } while (0)
  471. static int
  472. pc_render_add_request(struct intel_ring_buffer *ring,
  473. u32 *result)
  474. {
  475. u32 seqno = i915_gem_next_request_seqno(ring);
  476. struct pipe_control *pc = ring->private;
  477. u32 scratch_addr = pc->gtt_offset + 128;
  478. int ret;
  479. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  480. * incoherent with writes to memory, i.e. completely fubar,
  481. * so we need to use PIPE_NOTIFY instead.
  482. *
  483. * However, we also need to workaround the qword write
  484. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  485. * memory before requesting an interrupt.
  486. */
  487. ret = intel_ring_begin(ring, 32);
  488. if (ret)
  489. return ret;
  490. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  491. PIPE_CONTROL_WRITE_FLUSH |
  492. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  493. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  494. intel_ring_emit(ring, seqno);
  495. intel_ring_emit(ring, 0);
  496. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  497. scratch_addr += 128; /* write to separate cachelines */
  498. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  499. scratch_addr += 128;
  500. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  501. scratch_addr += 128;
  502. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  503. scratch_addr += 128;
  504. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  505. scratch_addr += 128;
  506. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  507. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  508. PIPE_CONTROL_WRITE_FLUSH |
  509. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  510. PIPE_CONTROL_NOTIFY);
  511. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  512. intel_ring_emit(ring, seqno);
  513. intel_ring_emit(ring, 0);
  514. intel_ring_advance(ring);
  515. *result = seqno;
  516. return 0;
  517. }
  518. static u32
  519. gen6_ring_get_seqno(struct intel_ring_buffer *ring)
  520. {
  521. struct drm_device *dev = ring->dev;
  522. /* Workaround to force correct ordering between irq and seqno writes on
  523. * ivb (and maybe also on snb) by reading from a CS register (like
  524. * ACTHD) before reading the status page. */
  525. if (IS_GEN6(dev) || IS_GEN7(dev))
  526. intel_ring_get_active_head(ring);
  527. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  528. }
  529. static u32
  530. ring_get_seqno(struct intel_ring_buffer *ring)
  531. {
  532. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  533. }
  534. static u32
  535. pc_render_get_seqno(struct intel_ring_buffer *ring)
  536. {
  537. struct pipe_control *pc = ring->private;
  538. return pc->cpu_page[0];
  539. }
  540. static bool
  541. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  542. {
  543. struct drm_device *dev = ring->dev;
  544. drm_i915_private_t *dev_priv = dev->dev_private;
  545. unsigned long flags;
  546. if (!dev->irq_enabled)
  547. return false;
  548. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  549. if (ring->irq_refcount++ == 0) {
  550. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  551. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  552. POSTING_READ(GTIMR);
  553. }
  554. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  555. return true;
  556. }
  557. static void
  558. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  559. {
  560. struct drm_device *dev = ring->dev;
  561. drm_i915_private_t *dev_priv = dev->dev_private;
  562. unsigned long flags;
  563. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  564. if (--ring->irq_refcount == 0) {
  565. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  566. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  567. POSTING_READ(GTIMR);
  568. }
  569. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  570. }
  571. static bool
  572. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  573. {
  574. struct drm_device *dev = ring->dev;
  575. drm_i915_private_t *dev_priv = dev->dev_private;
  576. unsigned long flags;
  577. if (!dev->irq_enabled)
  578. return false;
  579. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  580. if (ring->irq_refcount++ == 0) {
  581. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  582. I915_WRITE(IMR, dev_priv->irq_mask);
  583. POSTING_READ(IMR);
  584. }
  585. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  586. return true;
  587. }
  588. static void
  589. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  590. {
  591. struct drm_device *dev = ring->dev;
  592. drm_i915_private_t *dev_priv = dev->dev_private;
  593. unsigned long flags;
  594. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  595. if (--ring->irq_refcount == 0) {
  596. dev_priv->irq_mask |= ring->irq_enable_mask;
  597. I915_WRITE(IMR, dev_priv->irq_mask);
  598. POSTING_READ(IMR);
  599. }
  600. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  601. }
  602. static bool
  603. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  604. {
  605. struct drm_device *dev = ring->dev;
  606. drm_i915_private_t *dev_priv = dev->dev_private;
  607. unsigned long flags;
  608. if (!dev->irq_enabled)
  609. return false;
  610. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  611. if (ring->irq_refcount++ == 0) {
  612. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  613. I915_WRITE16(IMR, dev_priv->irq_mask);
  614. POSTING_READ16(IMR);
  615. }
  616. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  617. return true;
  618. }
  619. static void
  620. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  621. {
  622. struct drm_device *dev = ring->dev;
  623. drm_i915_private_t *dev_priv = dev->dev_private;
  624. unsigned long flags;
  625. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  626. if (--ring->irq_refcount == 0) {
  627. dev_priv->irq_mask |= ring->irq_enable_mask;
  628. I915_WRITE16(IMR, dev_priv->irq_mask);
  629. POSTING_READ16(IMR);
  630. }
  631. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  632. }
  633. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  634. {
  635. struct drm_device *dev = ring->dev;
  636. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  637. u32 mmio = 0;
  638. /* The ring status page addresses are no longer next to the rest of
  639. * the ring registers as of gen7.
  640. */
  641. if (IS_GEN7(dev)) {
  642. switch (ring->id) {
  643. case RCS:
  644. mmio = RENDER_HWS_PGA_GEN7;
  645. break;
  646. case BCS:
  647. mmio = BLT_HWS_PGA_GEN7;
  648. break;
  649. case VCS:
  650. mmio = BSD_HWS_PGA_GEN7;
  651. break;
  652. }
  653. } else if (IS_GEN6(ring->dev)) {
  654. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  655. } else {
  656. mmio = RING_HWS_PGA(ring->mmio_base);
  657. }
  658. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  659. POSTING_READ(mmio);
  660. }
  661. static int
  662. bsd_ring_flush(struct intel_ring_buffer *ring,
  663. u32 invalidate_domains,
  664. u32 flush_domains)
  665. {
  666. int ret;
  667. ret = intel_ring_begin(ring, 2);
  668. if (ret)
  669. return ret;
  670. intel_ring_emit(ring, MI_FLUSH);
  671. intel_ring_emit(ring, MI_NOOP);
  672. intel_ring_advance(ring);
  673. return 0;
  674. }
  675. static int
  676. i9xx_add_request(struct intel_ring_buffer *ring,
  677. u32 *result)
  678. {
  679. u32 seqno;
  680. int ret;
  681. ret = intel_ring_begin(ring, 4);
  682. if (ret)
  683. return ret;
  684. seqno = i915_gem_next_request_seqno(ring);
  685. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  686. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  687. intel_ring_emit(ring, seqno);
  688. intel_ring_emit(ring, MI_USER_INTERRUPT);
  689. intel_ring_advance(ring);
  690. *result = seqno;
  691. return 0;
  692. }
  693. static bool
  694. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  695. {
  696. struct drm_device *dev = ring->dev;
  697. drm_i915_private_t *dev_priv = dev->dev_private;
  698. unsigned long flags;
  699. if (!dev->irq_enabled)
  700. return false;
  701. /* It looks like we need to prevent the gt from suspending while waiting
  702. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  703. * blt/bsd rings on ivb. */
  704. gen6_gt_force_wake_get(dev_priv);
  705. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  706. if (ring->irq_refcount++ == 0) {
  707. if (IS_IVYBRIDGE(dev) && ring->id == RCS)
  708. I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
  709. GEN6_RENDER_L3_PARITY_ERROR));
  710. else
  711. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  712. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  713. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  714. POSTING_READ(GTIMR);
  715. }
  716. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  717. return true;
  718. }
  719. static void
  720. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  721. {
  722. struct drm_device *dev = ring->dev;
  723. drm_i915_private_t *dev_priv = dev->dev_private;
  724. unsigned long flags;
  725. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  726. if (--ring->irq_refcount == 0) {
  727. if (IS_IVYBRIDGE(dev) && ring->id == RCS)
  728. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  729. else
  730. I915_WRITE_IMR(ring, ~0);
  731. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  732. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  733. POSTING_READ(GTIMR);
  734. }
  735. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  736. gen6_gt_force_wake_put(dev_priv);
  737. }
  738. static int
  739. i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  740. {
  741. int ret;
  742. ret = intel_ring_begin(ring, 2);
  743. if (ret)
  744. return ret;
  745. intel_ring_emit(ring,
  746. MI_BATCH_BUFFER_START |
  747. MI_BATCH_GTT |
  748. MI_BATCH_NON_SECURE_I965);
  749. intel_ring_emit(ring, offset);
  750. intel_ring_advance(ring);
  751. return 0;
  752. }
  753. static int
  754. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  755. u32 offset, u32 len)
  756. {
  757. int ret;
  758. ret = intel_ring_begin(ring, 4);
  759. if (ret)
  760. return ret;
  761. intel_ring_emit(ring, MI_BATCH_BUFFER);
  762. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  763. intel_ring_emit(ring, offset + len - 8);
  764. intel_ring_emit(ring, 0);
  765. intel_ring_advance(ring);
  766. return 0;
  767. }
  768. static int
  769. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  770. u32 offset, u32 len)
  771. {
  772. int ret;
  773. ret = intel_ring_begin(ring, 2);
  774. if (ret)
  775. return ret;
  776. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  777. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  778. intel_ring_advance(ring);
  779. return 0;
  780. }
  781. static void cleanup_status_page(struct intel_ring_buffer *ring)
  782. {
  783. struct drm_i915_gem_object *obj;
  784. obj = ring->status_page.obj;
  785. if (obj == NULL)
  786. return;
  787. kunmap(obj->pages[0]);
  788. i915_gem_object_unpin(obj);
  789. drm_gem_object_unreference(&obj->base);
  790. ring->status_page.obj = NULL;
  791. }
  792. static int init_status_page(struct intel_ring_buffer *ring)
  793. {
  794. struct drm_device *dev = ring->dev;
  795. struct drm_i915_gem_object *obj;
  796. int ret;
  797. obj = i915_gem_alloc_object(dev, 4096);
  798. if (obj == NULL) {
  799. DRM_ERROR("Failed to allocate status page\n");
  800. ret = -ENOMEM;
  801. goto err;
  802. }
  803. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  804. ret = i915_gem_object_pin(obj, 4096, true);
  805. if (ret != 0) {
  806. goto err_unref;
  807. }
  808. ring->status_page.gfx_addr = obj->gtt_offset;
  809. ring->status_page.page_addr = kmap(obj->pages[0]);
  810. if (ring->status_page.page_addr == NULL) {
  811. goto err_unpin;
  812. }
  813. ring->status_page.obj = obj;
  814. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  815. intel_ring_setup_status_page(ring);
  816. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  817. ring->name, ring->status_page.gfx_addr);
  818. return 0;
  819. err_unpin:
  820. i915_gem_object_unpin(obj);
  821. err_unref:
  822. drm_gem_object_unreference(&obj->base);
  823. err:
  824. return ret;
  825. }
  826. static int intel_init_ring_buffer(struct drm_device *dev,
  827. struct intel_ring_buffer *ring)
  828. {
  829. struct drm_i915_gem_object *obj;
  830. struct drm_i915_private *dev_priv = dev->dev_private;
  831. int ret;
  832. ring->dev = dev;
  833. INIT_LIST_HEAD(&ring->active_list);
  834. INIT_LIST_HEAD(&ring->request_list);
  835. INIT_LIST_HEAD(&ring->gpu_write_list);
  836. ring->size = 32 * PAGE_SIZE;
  837. init_waitqueue_head(&ring->irq_queue);
  838. if (I915_NEED_GFX_HWS(dev)) {
  839. ret = init_status_page(ring);
  840. if (ret)
  841. return ret;
  842. }
  843. obj = i915_gem_alloc_object(dev, ring->size);
  844. if (obj == NULL) {
  845. DRM_ERROR("Failed to allocate ringbuffer\n");
  846. ret = -ENOMEM;
  847. goto err_hws;
  848. }
  849. ring->obj = obj;
  850. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  851. if (ret)
  852. goto err_unref;
  853. ring->virtual_start =
  854. ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
  855. ring->size);
  856. if (ring->virtual_start == NULL) {
  857. DRM_ERROR("Failed to map ringbuffer.\n");
  858. ret = -EINVAL;
  859. goto err_unpin;
  860. }
  861. ret = ring->init(ring);
  862. if (ret)
  863. goto err_unmap;
  864. /* Workaround an erratum on the i830 which causes a hang if
  865. * the TAIL pointer points to within the last 2 cachelines
  866. * of the buffer.
  867. */
  868. ring->effective_size = ring->size;
  869. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  870. ring->effective_size -= 128;
  871. return 0;
  872. err_unmap:
  873. iounmap(ring->virtual_start);
  874. err_unpin:
  875. i915_gem_object_unpin(obj);
  876. err_unref:
  877. drm_gem_object_unreference(&obj->base);
  878. ring->obj = NULL;
  879. err_hws:
  880. cleanup_status_page(ring);
  881. return ret;
  882. }
  883. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  884. {
  885. struct drm_i915_private *dev_priv;
  886. int ret;
  887. if (ring->obj == NULL)
  888. return;
  889. /* Disable the ring buffer. The ring must be idle at this point */
  890. dev_priv = ring->dev->dev_private;
  891. ret = intel_wait_ring_idle(ring);
  892. if (ret)
  893. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  894. ring->name, ret);
  895. I915_WRITE_CTL(ring, 0);
  896. iounmap(ring->virtual_start);
  897. i915_gem_object_unpin(ring->obj);
  898. drm_gem_object_unreference(&ring->obj->base);
  899. ring->obj = NULL;
  900. if (ring->cleanup)
  901. ring->cleanup(ring);
  902. cleanup_status_page(ring);
  903. }
  904. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  905. {
  906. uint32_t __iomem *virt;
  907. int rem = ring->size - ring->tail;
  908. if (ring->space < rem) {
  909. int ret = intel_wait_ring_buffer(ring, rem);
  910. if (ret)
  911. return ret;
  912. }
  913. virt = ring->virtual_start + ring->tail;
  914. rem /= 4;
  915. while (rem--)
  916. iowrite32(MI_NOOP, virt++);
  917. ring->tail = 0;
  918. ring->space = ring_space(ring);
  919. return 0;
  920. }
  921. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  922. {
  923. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  924. bool was_interruptible;
  925. int ret;
  926. /* XXX As we have not yet audited all the paths to check that
  927. * they are ready for ERESTARTSYS from intel_ring_begin, do not
  928. * allow us to be interruptible by a signal.
  929. */
  930. was_interruptible = dev_priv->mm.interruptible;
  931. dev_priv->mm.interruptible = false;
  932. ret = i915_wait_seqno(ring, seqno);
  933. dev_priv->mm.interruptible = was_interruptible;
  934. if (!ret)
  935. i915_gem_retire_requests_ring(ring);
  936. return ret;
  937. }
  938. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  939. {
  940. struct drm_i915_gem_request *request;
  941. u32 seqno = 0;
  942. int ret;
  943. i915_gem_retire_requests_ring(ring);
  944. if (ring->last_retired_head != -1) {
  945. ring->head = ring->last_retired_head;
  946. ring->last_retired_head = -1;
  947. ring->space = ring_space(ring);
  948. if (ring->space >= n)
  949. return 0;
  950. }
  951. list_for_each_entry(request, &ring->request_list, list) {
  952. int space;
  953. if (request->tail == -1)
  954. continue;
  955. space = request->tail - (ring->tail + 8);
  956. if (space < 0)
  957. space += ring->size;
  958. if (space >= n) {
  959. seqno = request->seqno;
  960. break;
  961. }
  962. /* Consume this request in case we need more space than
  963. * is available and so need to prevent a race between
  964. * updating last_retired_head and direct reads of
  965. * I915_RING_HEAD. It also provides a nice sanity check.
  966. */
  967. request->tail = -1;
  968. }
  969. if (seqno == 0)
  970. return -ENOSPC;
  971. ret = intel_ring_wait_seqno(ring, seqno);
  972. if (ret)
  973. return ret;
  974. if (WARN_ON(ring->last_retired_head == -1))
  975. return -ENOSPC;
  976. ring->head = ring->last_retired_head;
  977. ring->last_retired_head = -1;
  978. ring->space = ring_space(ring);
  979. if (WARN_ON(ring->space < n))
  980. return -ENOSPC;
  981. return 0;
  982. }
  983. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  984. {
  985. struct drm_device *dev = ring->dev;
  986. struct drm_i915_private *dev_priv = dev->dev_private;
  987. unsigned long end;
  988. int ret;
  989. ret = intel_ring_wait_request(ring, n);
  990. if (ret != -ENOSPC)
  991. return ret;
  992. trace_i915_ring_wait_begin(ring);
  993. /* With GEM the hangcheck timer should kick us out of the loop,
  994. * leaving it early runs the risk of corrupting GEM state (due
  995. * to running on almost untested codepaths). But on resume
  996. * timers don't work yet, so prevent a complete hang in that
  997. * case by choosing an insanely large timeout. */
  998. end = jiffies + 60 * HZ;
  999. do {
  1000. ring->head = I915_READ_HEAD(ring);
  1001. ring->space = ring_space(ring);
  1002. if (ring->space >= n) {
  1003. trace_i915_ring_wait_end(ring);
  1004. return 0;
  1005. }
  1006. if (dev->primary->master) {
  1007. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1008. if (master_priv->sarea_priv)
  1009. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1010. }
  1011. msleep(1);
  1012. if (atomic_read(&dev_priv->mm.wedged))
  1013. return -EAGAIN;
  1014. } while (!time_after(jiffies, end));
  1015. trace_i915_ring_wait_end(ring);
  1016. return -EBUSY;
  1017. }
  1018. int intel_ring_begin(struct intel_ring_buffer *ring,
  1019. int num_dwords)
  1020. {
  1021. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1022. int n = 4*num_dwords;
  1023. int ret;
  1024. if (unlikely(atomic_read(&dev_priv->mm.wedged)))
  1025. return -EIO;
  1026. if (unlikely(ring->tail + n > ring->effective_size)) {
  1027. ret = intel_wrap_ring_buffer(ring);
  1028. if (unlikely(ret))
  1029. return ret;
  1030. }
  1031. if (unlikely(ring->space < n)) {
  1032. ret = intel_wait_ring_buffer(ring, n);
  1033. if (unlikely(ret))
  1034. return ret;
  1035. }
  1036. ring->space -= n;
  1037. return 0;
  1038. }
  1039. void intel_ring_advance(struct intel_ring_buffer *ring)
  1040. {
  1041. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1042. ring->tail &= ring->size - 1;
  1043. if (dev_priv->stop_rings & intel_ring_flag(ring))
  1044. return;
  1045. ring->write_tail(ring, ring->tail);
  1046. }
  1047. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1048. u32 value)
  1049. {
  1050. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1051. /* Every tail move must follow the sequence below */
  1052. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1053. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1054. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  1055. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  1056. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1057. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  1058. 50))
  1059. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  1060. I915_WRITE_TAIL(ring, value);
  1061. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1062. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1063. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  1064. }
  1065. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1066. u32 invalidate, u32 flush)
  1067. {
  1068. uint32_t cmd;
  1069. int ret;
  1070. ret = intel_ring_begin(ring, 4);
  1071. if (ret)
  1072. return ret;
  1073. cmd = MI_FLUSH_DW;
  1074. if (invalidate & I915_GEM_GPU_DOMAINS)
  1075. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1076. intel_ring_emit(ring, cmd);
  1077. intel_ring_emit(ring, 0);
  1078. intel_ring_emit(ring, 0);
  1079. intel_ring_emit(ring, MI_NOOP);
  1080. intel_ring_advance(ring);
  1081. return 0;
  1082. }
  1083. static int
  1084. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1085. u32 offset, u32 len)
  1086. {
  1087. int ret;
  1088. ret = intel_ring_begin(ring, 2);
  1089. if (ret)
  1090. return ret;
  1091. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  1092. /* bit0-7 is the length on GEN6+ */
  1093. intel_ring_emit(ring, offset);
  1094. intel_ring_advance(ring);
  1095. return 0;
  1096. }
  1097. /* Blitter support (SandyBridge+) */
  1098. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1099. u32 invalidate, u32 flush)
  1100. {
  1101. uint32_t cmd;
  1102. int ret;
  1103. ret = intel_ring_begin(ring, 4);
  1104. if (ret)
  1105. return ret;
  1106. cmd = MI_FLUSH_DW;
  1107. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1108. cmd |= MI_INVALIDATE_TLB;
  1109. intel_ring_emit(ring, cmd);
  1110. intel_ring_emit(ring, 0);
  1111. intel_ring_emit(ring, 0);
  1112. intel_ring_emit(ring, MI_NOOP);
  1113. intel_ring_advance(ring);
  1114. return 0;
  1115. }
  1116. int intel_init_render_ring_buffer(struct drm_device *dev)
  1117. {
  1118. drm_i915_private_t *dev_priv = dev->dev_private;
  1119. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1120. ring->name = "render ring";
  1121. ring->id = RCS;
  1122. ring->mmio_base = RENDER_RING_BASE;
  1123. if (INTEL_INFO(dev)->gen >= 6) {
  1124. ring->add_request = gen6_add_request;
  1125. ring->flush = gen6_render_ring_flush;
  1126. ring->irq_get = gen6_ring_get_irq;
  1127. ring->irq_put = gen6_ring_put_irq;
  1128. ring->irq_enable_mask = GT_USER_INTERRUPT;
  1129. ring->get_seqno = gen6_ring_get_seqno;
  1130. ring->sync_to = gen6_ring_sync;
  1131. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
  1132. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
  1133. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
  1134. ring->signal_mbox[0] = GEN6_VRSYNC;
  1135. ring->signal_mbox[1] = GEN6_BRSYNC;
  1136. } else if (IS_GEN5(dev)) {
  1137. ring->add_request = pc_render_add_request;
  1138. ring->flush = gen4_render_ring_flush;
  1139. ring->get_seqno = pc_render_get_seqno;
  1140. ring->irq_get = gen5_ring_get_irq;
  1141. ring->irq_put = gen5_ring_put_irq;
  1142. ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
  1143. } else {
  1144. ring->add_request = i9xx_add_request;
  1145. if (INTEL_INFO(dev)->gen < 4)
  1146. ring->flush = gen2_render_ring_flush;
  1147. else
  1148. ring->flush = gen4_render_ring_flush;
  1149. ring->get_seqno = ring_get_seqno;
  1150. if (IS_GEN2(dev)) {
  1151. ring->irq_get = i8xx_ring_get_irq;
  1152. ring->irq_put = i8xx_ring_put_irq;
  1153. } else {
  1154. ring->irq_get = i9xx_ring_get_irq;
  1155. ring->irq_put = i9xx_ring_put_irq;
  1156. }
  1157. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1158. }
  1159. ring->write_tail = ring_write_tail;
  1160. if (INTEL_INFO(dev)->gen >= 6)
  1161. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1162. else if (INTEL_INFO(dev)->gen >= 4)
  1163. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1164. else if (IS_I830(dev) || IS_845G(dev))
  1165. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1166. else
  1167. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1168. ring->init = init_render_ring;
  1169. ring->cleanup = render_ring_cleanup;
  1170. if (!I915_NEED_GFX_HWS(dev)) {
  1171. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1172. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1173. }
  1174. return intel_init_ring_buffer(dev, ring);
  1175. }
  1176. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1177. {
  1178. drm_i915_private_t *dev_priv = dev->dev_private;
  1179. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1180. ring->name = "render ring";
  1181. ring->id = RCS;
  1182. ring->mmio_base = RENDER_RING_BASE;
  1183. if (INTEL_INFO(dev)->gen >= 6) {
  1184. /* non-kms not supported on gen6+ */
  1185. return -ENODEV;
  1186. }
  1187. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1188. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1189. * the special gen5 functions. */
  1190. ring->add_request = i9xx_add_request;
  1191. if (INTEL_INFO(dev)->gen < 4)
  1192. ring->flush = gen2_render_ring_flush;
  1193. else
  1194. ring->flush = gen4_render_ring_flush;
  1195. ring->get_seqno = ring_get_seqno;
  1196. if (IS_GEN2(dev)) {
  1197. ring->irq_get = i8xx_ring_get_irq;
  1198. ring->irq_put = i8xx_ring_put_irq;
  1199. } else {
  1200. ring->irq_get = i9xx_ring_get_irq;
  1201. ring->irq_put = i9xx_ring_put_irq;
  1202. }
  1203. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1204. ring->write_tail = ring_write_tail;
  1205. if (INTEL_INFO(dev)->gen >= 4)
  1206. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1207. else if (IS_I830(dev) || IS_845G(dev))
  1208. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1209. else
  1210. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1211. ring->init = init_render_ring;
  1212. ring->cleanup = render_ring_cleanup;
  1213. if (!I915_NEED_GFX_HWS(dev))
  1214. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1215. ring->dev = dev;
  1216. INIT_LIST_HEAD(&ring->active_list);
  1217. INIT_LIST_HEAD(&ring->request_list);
  1218. INIT_LIST_HEAD(&ring->gpu_write_list);
  1219. ring->size = size;
  1220. ring->effective_size = ring->size;
  1221. if (IS_I830(ring->dev))
  1222. ring->effective_size -= 128;
  1223. ring->virtual_start = ioremap_wc(start, size);
  1224. if (ring->virtual_start == NULL) {
  1225. DRM_ERROR("can not ioremap virtual address for"
  1226. " ring buffer\n");
  1227. return -ENOMEM;
  1228. }
  1229. return 0;
  1230. }
  1231. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1232. {
  1233. drm_i915_private_t *dev_priv = dev->dev_private;
  1234. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1235. ring->name = "bsd ring";
  1236. ring->id = VCS;
  1237. ring->write_tail = ring_write_tail;
  1238. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1239. ring->mmio_base = GEN6_BSD_RING_BASE;
  1240. /* gen6 bsd needs a special wa for tail updates */
  1241. if (IS_GEN6(dev))
  1242. ring->write_tail = gen6_bsd_ring_write_tail;
  1243. ring->flush = gen6_ring_flush;
  1244. ring->add_request = gen6_add_request;
  1245. ring->get_seqno = gen6_ring_get_seqno;
  1246. ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
  1247. ring->irq_get = gen6_ring_get_irq;
  1248. ring->irq_put = gen6_ring_put_irq;
  1249. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1250. ring->sync_to = gen6_ring_sync;
  1251. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
  1252. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
  1253. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
  1254. ring->signal_mbox[0] = GEN6_RVSYNC;
  1255. ring->signal_mbox[1] = GEN6_BVSYNC;
  1256. } else {
  1257. ring->mmio_base = BSD_RING_BASE;
  1258. ring->flush = bsd_ring_flush;
  1259. ring->add_request = i9xx_add_request;
  1260. ring->get_seqno = ring_get_seqno;
  1261. if (IS_GEN5(dev)) {
  1262. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1263. ring->irq_get = gen5_ring_get_irq;
  1264. ring->irq_put = gen5_ring_put_irq;
  1265. } else {
  1266. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1267. ring->irq_get = i9xx_ring_get_irq;
  1268. ring->irq_put = i9xx_ring_put_irq;
  1269. }
  1270. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1271. }
  1272. ring->init = init_ring_common;
  1273. return intel_init_ring_buffer(dev, ring);
  1274. }
  1275. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1276. {
  1277. drm_i915_private_t *dev_priv = dev->dev_private;
  1278. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1279. ring->name = "blitter ring";
  1280. ring->id = BCS;
  1281. ring->mmio_base = BLT_RING_BASE;
  1282. ring->write_tail = ring_write_tail;
  1283. ring->flush = blt_ring_flush;
  1284. ring->add_request = gen6_add_request;
  1285. ring->get_seqno = gen6_ring_get_seqno;
  1286. ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
  1287. ring->irq_get = gen6_ring_get_irq;
  1288. ring->irq_put = gen6_ring_put_irq;
  1289. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1290. ring->sync_to = gen6_ring_sync;
  1291. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
  1292. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
  1293. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
  1294. ring->signal_mbox[0] = GEN6_RBSYNC;
  1295. ring->signal_mbox[1] = GEN6_VBSYNC;
  1296. ring->init = init_ring_common;
  1297. return intel_init_ring_buffer(dev, ring);
  1298. }