apic.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410
  1. /*
  2. * Local APIC handling, local APIC timers
  3. *
  4. * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  5. *
  6. * Fixes
  7. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  8. * thanks to Eric Gilmore
  9. * and Rolf G. Tews
  10. * for testing these extensively.
  11. * Maciej W. Rozycki : Various updates and fixes.
  12. * Mikael Pettersson : Power Management for UP-APIC.
  13. * Pavel Machek and
  14. * Mikael Pettersson : PM converted to driver model.
  15. */
  16. #include <linux/perf_event.h>
  17. #include <linux/kernel_stat.h>
  18. #include <linux/mc146818rtc.h>
  19. #include <linux/acpi_pmtmr.h>
  20. #include <linux/clockchips.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/ftrace.h>
  24. #include <linux/ioport.h>
  25. #include <linux/module.h>
  26. #include <linux/syscore_ops.h>
  27. #include <linux/delay.h>
  28. #include <linux/timex.h>
  29. #include <linux/i8253.h>
  30. #include <linux/dmar.h>
  31. #include <linux/init.h>
  32. #include <linux/cpu.h>
  33. #include <linux/dmi.h>
  34. #include <linux/smp.h>
  35. #include <linux/mm.h>
  36. #include <asm/perf_event.h>
  37. #include <asm/x86_init.h>
  38. #include <asm/pgalloc.h>
  39. #include <linux/atomic.h>
  40. #include <asm/mpspec.h>
  41. #include <asm/i8259.h>
  42. #include <asm/proto.h>
  43. #include <asm/apic.h>
  44. #include <asm/io_apic.h>
  45. #include <asm/desc.h>
  46. #include <asm/hpet.h>
  47. #include <asm/idle.h>
  48. #include <asm/mtrr.h>
  49. #include <asm/time.h>
  50. #include <asm/smp.h>
  51. #include <asm/mce.h>
  52. #include <asm/tsc.h>
  53. #include <asm/hypervisor.h>
  54. unsigned int num_processors;
  55. unsigned disabled_cpus __cpuinitdata;
  56. /* Processor that is doing the boot up */
  57. unsigned int boot_cpu_physical_apicid = -1U;
  58. /*
  59. * The highest APIC ID seen during enumeration.
  60. */
  61. unsigned int max_physical_apicid;
  62. /*
  63. * Bitmask of physically existing CPUs:
  64. */
  65. physid_mask_t phys_cpu_present_map;
  66. /*
  67. * Map cpu index to physical APIC ID
  68. */
  69. DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
  70. DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
  71. EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
  72. EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
  73. #ifdef CONFIG_X86_32
  74. /*
  75. * On x86_32, the mapping between cpu and logical apicid may vary
  76. * depending on apic in use. The following early percpu variable is
  77. * used for the mapping. This is where the behaviors of x86_64 and 32
  78. * actually diverge. Let's keep it ugly for now.
  79. */
  80. DEFINE_EARLY_PER_CPU(int, x86_cpu_to_logical_apicid, BAD_APICID);
  81. /*
  82. * Knob to control our willingness to enable the local APIC.
  83. *
  84. * +1=force-enable
  85. */
  86. static int force_enable_local_apic __initdata;
  87. /*
  88. * APIC command line parameters
  89. */
  90. static int __init parse_lapic(char *arg)
  91. {
  92. force_enable_local_apic = 1;
  93. return 0;
  94. }
  95. early_param("lapic", parse_lapic);
  96. /* Local APIC was disabled by the BIOS and enabled by the kernel */
  97. static int enabled_via_apicbase;
  98. /*
  99. * Handle interrupt mode configuration register (IMCR).
  100. * This register controls whether the interrupt signals
  101. * that reach the BSP come from the master PIC or from the
  102. * local APIC. Before entering Symmetric I/O Mode, either
  103. * the BIOS or the operating system must switch out of
  104. * PIC Mode by changing the IMCR.
  105. */
  106. static inline void imcr_pic_to_apic(void)
  107. {
  108. /* select IMCR register */
  109. outb(0x70, 0x22);
  110. /* NMI and 8259 INTR go through APIC */
  111. outb(0x01, 0x23);
  112. }
  113. static inline void imcr_apic_to_pic(void)
  114. {
  115. /* select IMCR register */
  116. outb(0x70, 0x22);
  117. /* NMI and 8259 INTR go directly to BSP */
  118. outb(0x00, 0x23);
  119. }
  120. #endif
  121. #ifdef CONFIG_X86_64
  122. static int apic_calibrate_pmtmr __initdata;
  123. static __init int setup_apicpmtimer(char *s)
  124. {
  125. apic_calibrate_pmtmr = 1;
  126. notsc_setup(NULL);
  127. return 0;
  128. }
  129. __setup("apicpmtimer", setup_apicpmtimer);
  130. #endif
  131. int x2apic_mode;
  132. #ifdef CONFIG_X86_X2APIC
  133. /* x2apic enabled before OS handover */
  134. static int x2apic_preenabled;
  135. static __init int setup_nox2apic(char *str)
  136. {
  137. if (x2apic_enabled()) {
  138. pr_warning("Bios already enabled x2apic, "
  139. "can't enforce nox2apic");
  140. return 0;
  141. }
  142. setup_clear_cpu_cap(X86_FEATURE_X2APIC);
  143. return 0;
  144. }
  145. early_param("nox2apic", setup_nox2apic);
  146. #endif
  147. unsigned long mp_lapic_addr;
  148. int disable_apic;
  149. /* Disable local APIC timer from the kernel commandline or via dmi quirk */
  150. static int disable_apic_timer __initdata;
  151. /* Local APIC timer works in C2 */
  152. int local_apic_timer_c2_ok;
  153. EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
  154. int first_system_vector = 0xfe;
  155. /*
  156. * Debug level, exported for io_apic.c
  157. */
  158. unsigned int apic_verbosity;
  159. int pic_mode;
  160. /* Have we found an MP table */
  161. int smp_found_config;
  162. static struct resource lapic_resource = {
  163. .name = "Local APIC",
  164. .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
  165. };
  166. unsigned int lapic_timer_frequency = 0;
  167. static void apic_pm_activate(void);
  168. static unsigned long apic_phys;
  169. /*
  170. * Get the LAPIC version
  171. */
  172. static inline int lapic_get_version(void)
  173. {
  174. return GET_APIC_VERSION(apic_read(APIC_LVR));
  175. }
  176. /*
  177. * Check, if the APIC is integrated or a separate chip
  178. */
  179. static inline int lapic_is_integrated(void)
  180. {
  181. #ifdef CONFIG_X86_64
  182. return 1;
  183. #else
  184. return APIC_INTEGRATED(lapic_get_version());
  185. #endif
  186. }
  187. /*
  188. * Check, whether this is a modern or a first generation APIC
  189. */
  190. static int modern_apic(void)
  191. {
  192. /* AMD systems use old APIC versions, so check the CPU */
  193. if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
  194. boot_cpu_data.x86 >= 0xf)
  195. return 1;
  196. return lapic_get_version() >= 0x14;
  197. }
  198. /*
  199. * right after this call apic become NOOP driven
  200. * so apic->write/read doesn't do anything
  201. */
  202. static void __init apic_disable(void)
  203. {
  204. pr_info("APIC: switched to apic NOOP\n");
  205. apic = &apic_noop;
  206. }
  207. void native_apic_wait_icr_idle(void)
  208. {
  209. while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
  210. cpu_relax();
  211. }
  212. u32 native_safe_apic_wait_icr_idle(void)
  213. {
  214. u32 send_status;
  215. int timeout;
  216. timeout = 0;
  217. do {
  218. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  219. if (!send_status)
  220. break;
  221. inc_irq_stat(icr_read_retry_count);
  222. udelay(100);
  223. } while (timeout++ < 1000);
  224. return send_status;
  225. }
  226. void native_apic_icr_write(u32 low, u32 id)
  227. {
  228. apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
  229. apic_write(APIC_ICR, low);
  230. }
  231. u64 native_apic_icr_read(void)
  232. {
  233. u32 icr1, icr2;
  234. icr2 = apic_read(APIC_ICR2);
  235. icr1 = apic_read(APIC_ICR);
  236. return icr1 | ((u64)icr2 << 32);
  237. }
  238. #ifdef CONFIG_X86_32
  239. /**
  240. * get_physical_broadcast - Get number of physical broadcast IDs
  241. */
  242. int get_physical_broadcast(void)
  243. {
  244. return modern_apic() ? 0xff : 0xf;
  245. }
  246. #endif
  247. /**
  248. * lapic_get_maxlvt - get the maximum number of local vector table entries
  249. */
  250. int lapic_get_maxlvt(void)
  251. {
  252. unsigned int v;
  253. v = apic_read(APIC_LVR);
  254. /*
  255. * - we always have APIC integrated on 64bit mode
  256. * - 82489DXs do not report # of LVT entries
  257. */
  258. return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
  259. }
  260. /*
  261. * Local APIC timer
  262. */
  263. /* Clock divisor */
  264. #define APIC_DIVISOR 16
  265. /*
  266. * This function sets up the local APIC timer, with a timeout of
  267. * 'clocks' APIC bus clock. During calibration we actually call
  268. * this function twice on the boot CPU, once with a bogus timeout
  269. * value, second time for real. The other (noncalibrating) CPUs
  270. * call this function only once, with the real, calibrated value.
  271. *
  272. * We do reads before writes even if unnecessary, to get around the
  273. * P5 APIC double write bug.
  274. */
  275. static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
  276. {
  277. unsigned int lvtt_value, tmp_value;
  278. lvtt_value = LOCAL_TIMER_VECTOR;
  279. if (!oneshot)
  280. lvtt_value |= APIC_LVT_TIMER_PERIODIC;
  281. if (!lapic_is_integrated())
  282. lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
  283. if (!irqen)
  284. lvtt_value |= APIC_LVT_MASKED;
  285. apic_write(APIC_LVTT, lvtt_value);
  286. /*
  287. * Divide PICLK by 16
  288. */
  289. tmp_value = apic_read(APIC_TDCR);
  290. apic_write(APIC_TDCR,
  291. (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
  292. APIC_TDR_DIV_16);
  293. if (!oneshot)
  294. apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
  295. }
  296. /*
  297. * Setup extended LVT, AMD specific
  298. *
  299. * Software should use the LVT offsets the BIOS provides. The offsets
  300. * are determined by the subsystems using it like those for MCE
  301. * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts
  302. * are supported. Beginning with family 10h at least 4 offsets are
  303. * available.
  304. *
  305. * Since the offsets must be consistent for all cores, we keep track
  306. * of the LVT offsets in software and reserve the offset for the same
  307. * vector also to be used on other cores. An offset is freed by
  308. * setting the entry to APIC_EILVT_MASKED.
  309. *
  310. * If the BIOS is right, there should be no conflicts. Otherwise a
  311. * "[Firmware Bug]: ..." error message is generated. However, if
  312. * software does not properly determines the offsets, it is not
  313. * necessarily a BIOS bug.
  314. */
  315. static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];
  316. static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
  317. {
  318. return (old & APIC_EILVT_MASKED)
  319. || (new == APIC_EILVT_MASKED)
  320. || ((new & ~APIC_EILVT_MASKED) == old);
  321. }
  322. static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
  323. {
  324. unsigned int rsvd; /* 0: uninitialized */
  325. if (offset >= APIC_EILVT_NR_MAX)
  326. return ~0;
  327. rsvd = atomic_read(&eilvt_offsets[offset]) & ~APIC_EILVT_MASKED;
  328. do {
  329. if (rsvd &&
  330. !eilvt_entry_is_changeable(rsvd, new))
  331. /* may not change if vectors are different */
  332. return rsvd;
  333. rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
  334. } while (rsvd != new);
  335. return new;
  336. }
  337. /*
  338. * If mask=1, the LVT entry does not generate interrupts while mask=0
  339. * enables the vector. See also the BKDGs. Must be called with
  340. * preemption disabled.
  341. */
  342. int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
  343. {
  344. unsigned long reg = APIC_EILVTn(offset);
  345. unsigned int new, old, reserved;
  346. new = (mask << 16) | (msg_type << 8) | vector;
  347. old = apic_read(reg);
  348. reserved = reserve_eilvt_offset(offset, new);
  349. if (reserved != new) {
  350. pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
  351. "vector 0x%x, but the register is already in use for "
  352. "vector 0x%x on another cpu\n",
  353. smp_processor_id(), reg, offset, new, reserved);
  354. return -EINVAL;
  355. }
  356. if (!eilvt_entry_is_changeable(old, new)) {
  357. pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
  358. "vector 0x%x, but the register is already in use for "
  359. "vector 0x%x on this cpu\n",
  360. smp_processor_id(), reg, offset, new, old);
  361. return -EBUSY;
  362. }
  363. apic_write(reg, new);
  364. return 0;
  365. }
  366. EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
  367. /*
  368. * Program the next event, relative to now
  369. */
  370. static int lapic_next_event(unsigned long delta,
  371. struct clock_event_device *evt)
  372. {
  373. apic_write(APIC_TMICT, delta);
  374. return 0;
  375. }
  376. /*
  377. * Setup the lapic timer in periodic or oneshot mode
  378. */
  379. static void lapic_timer_setup(enum clock_event_mode mode,
  380. struct clock_event_device *evt)
  381. {
  382. unsigned long flags;
  383. unsigned int v;
  384. /* Lapic used as dummy for broadcast ? */
  385. if (evt->features & CLOCK_EVT_FEAT_DUMMY)
  386. return;
  387. local_irq_save(flags);
  388. switch (mode) {
  389. case CLOCK_EVT_MODE_PERIODIC:
  390. case CLOCK_EVT_MODE_ONESHOT:
  391. __setup_APIC_LVTT(lapic_timer_frequency,
  392. mode != CLOCK_EVT_MODE_PERIODIC, 1);
  393. break;
  394. case CLOCK_EVT_MODE_UNUSED:
  395. case CLOCK_EVT_MODE_SHUTDOWN:
  396. v = apic_read(APIC_LVTT);
  397. v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  398. apic_write(APIC_LVTT, v);
  399. apic_write(APIC_TMICT, 0);
  400. break;
  401. case CLOCK_EVT_MODE_RESUME:
  402. /* Nothing to do here */
  403. break;
  404. }
  405. local_irq_restore(flags);
  406. }
  407. /*
  408. * Local APIC timer broadcast function
  409. */
  410. static void lapic_timer_broadcast(const struct cpumask *mask)
  411. {
  412. #ifdef CONFIG_SMP
  413. apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
  414. #endif
  415. }
  416. /*
  417. * The local apic timer can be used for any function which is CPU local.
  418. */
  419. static struct clock_event_device lapic_clockevent = {
  420. .name = "lapic",
  421. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
  422. | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
  423. .shift = 32,
  424. .set_mode = lapic_timer_setup,
  425. .set_next_event = lapic_next_event,
  426. .broadcast = lapic_timer_broadcast,
  427. .rating = 100,
  428. .irq = -1,
  429. };
  430. static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
  431. /*
  432. * Setup the local APIC timer for this CPU. Copy the initialized values
  433. * of the boot CPU and register the clock event in the framework.
  434. */
  435. static void __cpuinit setup_APIC_timer(void)
  436. {
  437. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  438. if (this_cpu_has(X86_FEATURE_ARAT)) {
  439. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
  440. /* Make LAPIC timer preferrable over percpu HPET */
  441. lapic_clockevent.rating = 150;
  442. }
  443. memcpy(levt, &lapic_clockevent, sizeof(*levt));
  444. levt->cpumask = cpumask_of(smp_processor_id());
  445. clockevents_register_device(levt);
  446. }
  447. /*
  448. * In this functions we calibrate APIC bus clocks to the external timer.
  449. *
  450. * We want to do the calibration only once since we want to have local timer
  451. * irqs syncron. CPUs connected by the same APIC bus have the very same bus
  452. * frequency.
  453. *
  454. * This was previously done by reading the PIT/HPET and waiting for a wrap
  455. * around to find out, that a tick has elapsed. I have a box, where the PIT
  456. * readout is broken, so it never gets out of the wait loop again. This was
  457. * also reported by others.
  458. *
  459. * Monitoring the jiffies value is inaccurate and the clockevents
  460. * infrastructure allows us to do a simple substitution of the interrupt
  461. * handler.
  462. *
  463. * The calibration routine also uses the pm_timer when possible, as the PIT
  464. * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
  465. * back to normal later in the boot process).
  466. */
  467. #define LAPIC_CAL_LOOPS (HZ/10)
  468. static __initdata int lapic_cal_loops = -1;
  469. static __initdata long lapic_cal_t1, lapic_cal_t2;
  470. static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
  471. static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
  472. static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
  473. /*
  474. * Temporary interrupt handler.
  475. */
  476. static void __init lapic_cal_handler(struct clock_event_device *dev)
  477. {
  478. unsigned long long tsc = 0;
  479. long tapic = apic_read(APIC_TMCCT);
  480. unsigned long pm = acpi_pm_read_early();
  481. if (cpu_has_tsc)
  482. rdtscll(tsc);
  483. switch (lapic_cal_loops++) {
  484. case 0:
  485. lapic_cal_t1 = tapic;
  486. lapic_cal_tsc1 = tsc;
  487. lapic_cal_pm1 = pm;
  488. lapic_cal_j1 = jiffies;
  489. break;
  490. case LAPIC_CAL_LOOPS:
  491. lapic_cal_t2 = tapic;
  492. lapic_cal_tsc2 = tsc;
  493. if (pm < lapic_cal_pm1)
  494. pm += ACPI_PM_OVRRUN;
  495. lapic_cal_pm2 = pm;
  496. lapic_cal_j2 = jiffies;
  497. break;
  498. }
  499. }
  500. static int __init
  501. calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
  502. {
  503. const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
  504. const long pm_thresh = pm_100ms / 100;
  505. unsigned long mult;
  506. u64 res;
  507. #ifndef CONFIG_X86_PM_TIMER
  508. return -1;
  509. #endif
  510. apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
  511. /* Check, if the PM timer is available */
  512. if (!deltapm)
  513. return -1;
  514. mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
  515. if (deltapm > (pm_100ms - pm_thresh) &&
  516. deltapm < (pm_100ms + pm_thresh)) {
  517. apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
  518. return 0;
  519. }
  520. res = (((u64)deltapm) * mult) >> 22;
  521. do_div(res, 1000000);
  522. pr_warning("APIC calibration not consistent "
  523. "with PM-Timer: %ldms instead of 100ms\n",(long)res);
  524. /* Correct the lapic counter value */
  525. res = (((u64)(*delta)) * pm_100ms);
  526. do_div(res, deltapm);
  527. pr_info("APIC delta adjusted to PM-Timer: "
  528. "%lu (%ld)\n", (unsigned long)res, *delta);
  529. *delta = (long)res;
  530. /* Correct the tsc counter value */
  531. if (cpu_has_tsc) {
  532. res = (((u64)(*deltatsc)) * pm_100ms);
  533. do_div(res, deltapm);
  534. apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
  535. "PM-Timer: %lu (%ld)\n",
  536. (unsigned long)res, *deltatsc);
  537. *deltatsc = (long)res;
  538. }
  539. return 0;
  540. }
  541. static int __init calibrate_APIC_clock(void)
  542. {
  543. struct clock_event_device *levt = &__get_cpu_var(lapic_events);
  544. void (*real_handler)(struct clock_event_device *dev);
  545. unsigned long deltaj;
  546. long delta, deltatsc;
  547. int pm_referenced = 0;
  548. /**
  549. * check if lapic timer has already been calibrated by platform
  550. * specific routine, such as tsc calibration code. if so, we just fill
  551. * in the clockevent structure and return.
  552. */
  553. if (lapic_timer_frequency) {
  554. apic_printk(APIC_VERBOSE, "lapic timer already calibrated %d\n",
  555. lapic_timer_frequency);
  556. lapic_clockevent.mult = div_sc(lapic_timer_frequency/APIC_DIVISOR,
  557. TICK_NSEC, lapic_clockevent.shift);
  558. lapic_clockevent.max_delta_ns =
  559. clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
  560. lapic_clockevent.min_delta_ns =
  561. clockevent_delta2ns(0xF, &lapic_clockevent);
  562. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  563. return 0;
  564. }
  565. local_irq_disable();
  566. /* Replace the global interrupt handler */
  567. real_handler = global_clock_event->event_handler;
  568. global_clock_event->event_handler = lapic_cal_handler;
  569. /*
  570. * Setup the APIC counter to maximum. There is no way the lapic
  571. * can underflow in the 100ms detection time frame
  572. */
  573. __setup_APIC_LVTT(0xffffffff, 0, 0);
  574. /* Let the interrupts run */
  575. local_irq_enable();
  576. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  577. cpu_relax();
  578. local_irq_disable();
  579. /* Restore the real event handler */
  580. global_clock_event->event_handler = real_handler;
  581. /* Build delta t1-t2 as apic timer counts down */
  582. delta = lapic_cal_t1 - lapic_cal_t2;
  583. apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
  584. deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
  585. /* we trust the PM based calibration if possible */
  586. pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
  587. &delta, &deltatsc);
  588. /* Calculate the scaled math multiplication factor */
  589. lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
  590. lapic_clockevent.shift);
  591. lapic_clockevent.max_delta_ns =
  592. clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent);
  593. lapic_clockevent.min_delta_ns =
  594. clockevent_delta2ns(0xF, &lapic_clockevent);
  595. lapic_timer_frequency = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
  596. apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
  597. apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
  598. apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
  599. lapic_timer_frequency);
  600. if (cpu_has_tsc) {
  601. apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
  602. "%ld.%04ld MHz.\n",
  603. (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
  604. (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
  605. }
  606. apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
  607. "%u.%04u MHz.\n",
  608. lapic_timer_frequency / (1000000 / HZ),
  609. lapic_timer_frequency % (1000000 / HZ));
  610. /*
  611. * Do a sanity check on the APIC calibration result
  612. */
  613. if (lapic_timer_frequency < (1000000 / HZ)) {
  614. local_irq_enable();
  615. pr_warning("APIC frequency too slow, disabling apic timer\n");
  616. return -1;
  617. }
  618. levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
  619. /*
  620. * PM timer calibration failed or not turned on
  621. * so lets try APIC timer based calibration
  622. */
  623. if (!pm_referenced) {
  624. apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
  625. /*
  626. * Setup the apic timer manually
  627. */
  628. levt->event_handler = lapic_cal_handler;
  629. lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
  630. lapic_cal_loops = -1;
  631. /* Let the interrupts run */
  632. local_irq_enable();
  633. while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
  634. cpu_relax();
  635. /* Stop the lapic timer */
  636. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
  637. /* Jiffies delta */
  638. deltaj = lapic_cal_j2 - lapic_cal_j1;
  639. apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
  640. /* Check, if the jiffies result is consistent */
  641. if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
  642. apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
  643. else
  644. levt->features |= CLOCK_EVT_FEAT_DUMMY;
  645. } else
  646. local_irq_enable();
  647. if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
  648. pr_warning("APIC timer disabled due to verification failure\n");
  649. return -1;
  650. }
  651. return 0;
  652. }
  653. /*
  654. * Setup the boot APIC
  655. *
  656. * Calibrate and verify the result.
  657. */
  658. void __init setup_boot_APIC_clock(void)
  659. {
  660. /*
  661. * The local apic timer can be disabled via the kernel
  662. * commandline or from the CPU detection code. Register the lapic
  663. * timer as a dummy clock event source on SMP systems, so the
  664. * broadcast mechanism is used. On UP systems simply ignore it.
  665. */
  666. if (disable_apic_timer) {
  667. pr_info("Disabling APIC timer\n");
  668. /* No broadcast on UP ! */
  669. if (num_possible_cpus() > 1) {
  670. lapic_clockevent.mult = 1;
  671. setup_APIC_timer();
  672. }
  673. return;
  674. }
  675. apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
  676. "calibrating APIC timer ...\n");
  677. if (calibrate_APIC_clock()) {
  678. /* No broadcast on UP ! */
  679. if (num_possible_cpus() > 1)
  680. setup_APIC_timer();
  681. return;
  682. }
  683. /*
  684. * If nmi_watchdog is set to IO_APIC, we need the
  685. * PIT/HPET going. Otherwise register lapic as a dummy
  686. * device.
  687. */
  688. lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
  689. /* Setup the lapic or request the broadcast */
  690. setup_APIC_timer();
  691. }
  692. void __cpuinit setup_secondary_APIC_clock(void)
  693. {
  694. setup_APIC_timer();
  695. }
  696. /*
  697. * The guts of the apic timer interrupt
  698. */
  699. static void local_apic_timer_interrupt(void)
  700. {
  701. int cpu = smp_processor_id();
  702. struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
  703. /*
  704. * Normally we should not be here till LAPIC has been initialized but
  705. * in some cases like kdump, its possible that there is a pending LAPIC
  706. * timer interrupt from previous kernel's context and is delivered in
  707. * new kernel the moment interrupts are enabled.
  708. *
  709. * Interrupts are enabled early and LAPIC is setup much later, hence
  710. * its possible that when we get here evt->event_handler is NULL.
  711. * Check for event_handler being NULL and discard the interrupt as
  712. * spurious.
  713. */
  714. if (!evt->event_handler) {
  715. pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
  716. /* Switch it off */
  717. lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
  718. return;
  719. }
  720. /*
  721. * the NMI deadlock-detector uses this.
  722. */
  723. inc_irq_stat(apic_timer_irqs);
  724. evt->event_handler(evt);
  725. }
  726. /*
  727. * Local APIC timer interrupt. This is the most natural way for doing
  728. * local interrupts, but local timer interrupts can be emulated by
  729. * broadcast interrupts too. [in case the hw doesn't support APIC timers]
  730. *
  731. * [ if a single-CPU system runs an SMP kernel then we call the local
  732. * interrupt as well. Thus we cannot inline the local irq ... ]
  733. */
  734. void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
  735. {
  736. struct pt_regs *old_regs = set_irq_regs(regs);
  737. /*
  738. * NOTE! We'd better ACK the irq immediately,
  739. * because timer handling can be slow.
  740. */
  741. ack_APIC_irq();
  742. /*
  743. * update_process_times() expects us to have done irq_enter().
  744. * Besides, if we don't timer interrupts ignore the global
  745. * interrupt lock, which is the WrongThing (tm) to do.
  746. */
  747. exit_idle();
  748. irq_enter();
  749. local_apic_timer_interrupt();
  750. irq_exit();
  751. set_irq_regs(old_regs);
  752. }
  753. int setup_profiling_timer(unsigned int multiplier)
  754. {
  755. return -EINVAL;
  756. }
  757. /*
  758. * Local APIC start and shutdown
  759. */
  760. /**
  761. * clear_local_APIC - shutdown the local APIC
  762. *
  763. * This is called, when a CPU is disabled and before rebooting, so the state of
  764. * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
  765. * leftovers during boot.
  766. */
  767. void clear_local_APIC(void)
  768. {
  769. int maxlvt;
  770. u32 v;
  771. /* APIC hasn't been mapped yet */
  772. if (!x2apic_mode && !apic_phys)
  773. return;
  774. maxlvt = lapic_get_maxlvt();
  775. /*
  776. * Masking an LVT entry can trigger a local APIC error
  777. * if the vector is zero. Mask LVTERR first to prevent this.
  778. */
  779. if (maxlvt >= 3) {
  780. v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
  781. apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
  782. }
  783. /*
  784. * Careful: we have to set masks only first to deassert
  785. * any level-triggered sources.
  786. */
  787. v = apic_read(APIC_LVTT);
  788. apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
  789. v = apic_read(APIC_LVT0);
  790. apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
  791. v = apic_read(APIC_LVT1);
  792. apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
  793. if (maxlvt >= 4) {
  794. v = apic_read(APIC_LVTPC);
  795. apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
  796. }
  797. /* lets not touch this if we didn't frob it */
  798. #ifdef CONFIG_X86_THERMAL_VECTOR
  799. if (maxlvt >= 5) {
  800. v = apic_read(APIC_LVTTHMR);
  801. apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
  802. }
  803. #endif
  804. #ifdef CONFIG_X86_MCE_INTEL
  805. if (maxlvt >= 6) {
  806. v = apic_read(APIC_LVTCMCI);
  807. if (!(v & APIC_LVT_MASKED))
  808. apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
  809. }
  810. #endif
  811. /*
  812. * Clean APIC state for other OSs:
  813. */
  814. apic_write(APIC_LVTT, APIC_LVT_MASKED);
  815. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  816. apic_write(APIC_LVT1, APIC_LVT_MASKED);
  817. if (maxlvt >= 3)
  818. apic_write(APIC_LVTERR, APIC_LVT_MASKED);
  819. if (maxlvt >= 4)
  820. apic_write(APIC_LVTPC, APIC_LVT_MASKED);
  821. /* Integrated APIC (!82489DX) ? */
  822. if (lapic_is_integrated()) {
  823. if (maxlvt > 3)
  824. /* Clear ESR due to Pentium errata 3AP and 11AP */
  825. apic_write(APIC_ESR, 0);
  826. apic_read(APIC_ESR);
  827. }
  828. }
  829. /**
  830. * disable_local_APIC - clear and disable the local APIC
  831. */
  832. void disable_local_APIC(void)
  833. {
  834. unsigned int value;
  835. /* APIC hasn't been mapped yet */
  836. if (!x2apic_mode && !apic_phys)
  837. return;
  838. clear_local_APIC();
  839. /*
  840. * Disable APIC (implies clearing of registers
  841. * for 82489DX!).
  842. */
  843. value = apic_read(APIC_SPIV);
  844. value &= ~APIC_SPIV_APIC_ENABLED;
  845. apic_write(APIC_SPIV, value);
  846. #ifdef CONFIG_X86_32
  847. /*
  848. * When LAPIC was disabled by the BIOS and enabled by the kernel,
  849. * restore the disabled state.
  850. */
  851. if (enabled_via_apicbase) {
  852. unsigned int l, h;
  853. rdmsr(MSR_IA32_APICBASE, l, h);
  854. l &= ~MSR_IA32_APICBASE_ENABLE;
  855. wrmsr(MSR_IA32_APICBASE, l, h);
  856. }
  857. #endif
  858. }
  859. /*
  860. * If Linux enabled the LAPIC against the BIOS default disable it down before
  861. * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
  862. * not power-off. Additionally clear all LVT entries before disable_local_APIC
  863. * for the case where Linux didn't enable the LAPIC.
  864. */
  865. void lapic_shutdown(void)
  866. {
  867. unsigned long flags;
  868. if (!cpu_has_apic && !apic_from_smp_config())
  869. return;
  870. local_irq_save(flags);
  871. #ifdef CONFIG_X86_32
  872. if (!enabled_via_apicbase)
  873. clear_local_APIC();
  874. else
  875. #endif
  876. disable_local_APIC();
  877. local_irq_restore(flags);
  878. }
  879. /*
  880. * This is to verify that we're looking at a real local APIC.
  881. * Check these against your board if the CPUs aren't getting
  882. * started for no apparent reason.
  883. */
  884. int __init verify_local_APIC(void)
  885. {
  886. unsigned int reg0, reg1;
  887. /*
  888. * The version register is read-only in a real APIC.
  889. */
  890. reg0 = apic_read(APIC_LVR);
  891. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
  892. apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
  893. reg1 = apic_read(APIC_LVR);
  894. apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
  895. /*
  896. * The two version reads above should print the same
  897. * numbers. If the second one is different, then we
  898. * poke at a non-APIC.
  899. */
  900. if (reg1 != reg0)
  901. return 0;
  902. /*
  903. * Check if the version looks reasonably.
  904. */
  905. reg1 = GET_APIC_VERSION(reg0);
  906. if (reg1 == 0x00 || reg1 == 0xff)
  907. return 0;
  908. reg1 = lapic_get_maxlvt();
  909. if (reg1 < 0x02 || reg1 == 0xff)
  910. return 0;
  911. /*
  912. * The ID register is read/write in a real APIC.
  913. */
  914. reg0 = apic_read(APIC_ID);
  915. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
  916. apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
  917. reg1 = apic_read(APIC_ID);
  918. apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
  919. apic_write(APIC_ID, reg0);
  920. if (reg1 != (reg0 ^ apic->apic_id_mask))
  921. return 0;
  922. /*
  923. * The next two are just to see if we have sane values.
  924. * They're only really relevant if we're in Virtual Wire
  925. * compatibility mode, but most boxes are anymore.
  926. */
  927. reg0 = apic_read(APIC_LVT0);
  928. apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
  929. reg1 = apic_read(APIC_LVT1);
  930. apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
  931. return 1;
  932. }
  933. /**
  934. * sync_Arb_IDs - synchronize APIC bus arbitration IDs
  935. */
  936. void __init sync_Arb_IDs(void)
  937. {
  938. /*
  939. * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
  940. * needed on AMD.
  941. */
  942. if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
  943. return;
  944. /*
  945. * Wait for idle.
  946. */
  947. apic_wait_icr_idle();
  948. apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
  949. apic_write(APIC_ICR, APIC_DEST_ALLINC |
  950. APIC_INT_LEVELTRIG | APIC_DM_INIT);
  951. }
  952. /*
  953. * An initial setup of the virtual wire mode.
  954. */
  955. void __init init_bsp_APIC(void)
  956. {
  957. unsigned int value;
  958. /*
  959. * Don't do the setup now if we have a SMP BIOS as the
  960. * through-I/O-APIC virtual wire mode might be active.
  961. */
  962. if (smp_found_config || !cpu_has_apic)
  963. return;
  964. /*
  965. * Do not trust the local APIC being empty at bootup.
  966. */
  967. clear_local_APIC();
  968. /*
  969. * Enable APIC.
  970. */
  971. value = apic_read(APIC_SPIV);
  972. value &= ~APIC_VECTOR_MASK;
  973. value |= APIC_SPIV_APIC_ENABLED;
  974. #ifdef CONFIG_X86_32
  975. /* This bit is reserved on P4/Xeon and should be cleared */
  976. if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
  977. (boot_cpu_data.x86 == 15))
  978. value &= ~APIC_SPIV_FOCUS_DISABLED;
  979. else
  980. #endif
  981. value |= APIC_SPIV_FOCUS_DISABLED;
  982. value |= SPURIOUS_APIC_VECTOR;
  983. apic_write(APIC_SPIV, value);
  984. /*
  985. * Set up the virtual wire mode.
  986. */
  987. apic_write(APIC_LVT0, APIC_DM_EXTINT);
  988. value = APIC_DM_NMI;
  989. if (!lapic_is_integrated()) /* 82489DX */
  990. value |= APIC_LVT_LEVEL_TRIGGER;
  991. apic_write(APIC_LVT1, value);
  992. }
  993. static void __cpuinit lapic_setup_esr(void)
  994. {
  995. unsigned int oldvalue, value, maxlvt;
  996. if (!lapic_is_integrated()) {
  997. pr_info("No ESR for 82489DX.\n");
  998. return;
  999. }
  1000. if (apic->disable_esr) {
  1001. /*
  1002. * Something untraceable is creating bad interrupts on
  1003. * secondary quads ... for the moment, just leave the
  1004. * ESR disabled - we can't do anything useful with the
  1005. * errors anyway - mbligh
  1006. */
  1007. pr_info("Leaving ESR disabled.\n");
  1008. return;
  1009. }
  1010. maxlvt = lapic_get_maxlvt();
  1011. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1012. apic_write(APIC_ESR, 0);
  1013. oldvalue = apic_read(APIC_ESR);
  1014. /* enables sending errors */
  1015. value = ERROR_APIC_VECTOR;
  1016. apic_write(APIC_LVTERR, value);
  1017. /*
  1018. * spec says clear errors after enabling vector.
  1019. */
  1020. if (maxlvt > 3)
  1021. apic_write(APIC_ESR, 0);
  1022. value = apic_read(APIC_ESR);
  1023. if (value != oldvalue)
  1024. apic_printk(APIC_VERBOSE, "ESR value before enabling "
  1025. "vector: 0x%08x after: 0x%08x\n",
  1026. oldvalue, value);
  1027. }
  1028. /**
  1029. * setup_local_APIC - setup the local APIC
  1030. *
  1031. * Used to setup local APIC while initializing BSP or bringin up APs.
  1032. * Always called with preemption disabled.
  1033. */
  1034. void __cpuinit setup_local_APIC(void)
  1035. {
  1036. int cpu = smp_processor_id();
  1037. unsigned int value, queued;
  1038. int i, j, acked = 0;
  1039. unsigned long long tsc = 0, ntsc;
  1040. long long max_loops = cpu_khz;
  1041. if (cpu_has_tsc)
  1042. rdtscll(tsc);
  1043. if (disable_apic) {
  1044. disable_ioapic_support();
  1045. return;
  1046. }
  1047. #ifdef CONFIG_X86_32
  1048. /* Pound the ESR really hard over the head with a big hammer - mbligh */
  1049. if (lapic_is_integrated() && apic->disable_esr) {
  1050. apic_write(APIC_ESR, 0);
  1051. apic_write(APIC_ESR, 0);
  1052. apic_write(APIC_ESR, 0);
  1053. apic_write(APIC_ESR, 0);
  1054. }
  1055. #endif
  1056. perf_events_lapic_init();
  1057. /*
  1058. * Double-check whether this APIC is really registered.
  1059. * This is meaningless in clustered apic mode, so we skip it.
  1060. */
  1061. BUG_ON(!apic->apic_id_registered());
  1062. /*
  1063. * Intel recommends to set DFR, LDR and TPR before enabling
  1064. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  1065. * document number 292116). So here it goes...
  1066. */
  1067. apic->init_apic_ldr();
  1068. #ifdef CONFIG_X86_32
  1069. /*
  1070. * APIC LDR is initialized. If logical_apicid mapping was
  1071. * initialized during get_smp_config(), make sure it matches the
  1072. * actual value.
  1073. */
  1074. i = early_per_cpu(x86_cpu_to_logical_apicid, cpu);
  1075. WARN_ON(i != BAD_APICID && i != logical_smp_processor_id());
  1076. /* always use the value from LDR */
  1077. early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
  1078. logical_smp_processor_id();
  1079. /*
  1080. * Some NUMA implementations (NUMAQ) don't initialize apicid to
  1081. * node mapping during NUMA init. Now that logical apicid is
  1082. * guaranteed to be known, give it another chance. This is already
  1083. * a bit too late - percpu allocation has already happened without
  1084. * proper NUMA affinity.
  1085. */
  1086. if (apic->x86_32_numa_cpu_node)
  1087. set_apicid_to_node(early_per_cpu(x86_cpu_to_apicid, cpu),
  1088. apic->x86_32_numa_cpu_node(cpu));
  1089. #endif
  1090. /*
  1091. * Set Task Priority to 'accept all'. We never change this
  1092. * later on.
  1093. */
  1094. value = apic_read(APIC_TASKPRI);
  1095. value &= ~APIC_TPRI_MASK;
  1096. apic_write(APIC_TASKPRI, value);
  1097. /*
  1098. * After a crash, we no longer service the interrupts and a pending
  1099. * interrupt from previous kernel might still have ISR bit set.
  1100. *
  1101. * Most probably by now CPU has serviced that pending interrupt and
  1102. * it might not have done the ack_APIC_irq() because it thought,
  1103. * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
  1104. * does not clear the ISR bit and cpu thinks it has already serivced
  1105. * the interrupt. Hence a vector might get locked. It was noticed
  1106. * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
  1107. */
  1108. do {
  1109. queued = 0;
  1110. for (i = APIC_ISR_NR - 1; i >= 0; i--)
  1111. queued |= apic_read(APIC_IRR + i*0x10);
  1112. for (i = APIC_ISR_NR - 1; i >= 0; i--) {
  1113. value = apic_read(APIC_ISR + i*0x10);
  1114. for (j = 31; j >= 0; j--) {
  1115. if (value & (1<<j)) {
  1116. ack_APIC_irq();
  1117. acked++;
  1118. }
  1119. }
  1120. }
  1121. if (acked > 256) {
  1122. printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n",
  1123. acked);
  1124. break;
  1125. }
  1126. if (cpu_has_tsc) {
  1127. rdtscll(ntsc);
  1128. max_loops = (cpu_khz << 10) - (ntsc - tsc);
  1129. } else
  1130. max_loops--;
  1131. } while (queued && max_loops > 0);
  1132. WARN_ON(max_loops <= 0);
  1133. /*
  1134. * Now that we are all set up, enable the APIC
  1135. */
  1136. value = apic_read(APIC_SPIV);
  1137. value &= ~APIC_VECTOR_MASK;
  1138. /*
  1139. * Enable APIC
  1140. */
  1141. value |= APIC_SPIV_APIC_ENABLED;
  1142. #ifdef CONFIG_X86_32
  1143. /*
  1144. * Some unknown Intel IO/APIC (or APIC) errata is biting us with
  1145. * certain networking cards. If high frequency interrupts are
  1146. * happening on a particular IOAPIC pin, plus the IOAPIC routing
  1147. * entry is masked/unmasked at a high rate as well then sooner or
  1148. * later IOAPIC line gets 'stuck', no more interrupts are received
  1149. * from the device. If focus CPU is disabled then the hang goes
  1150. * away, oh well :-(
  1151. *
  1152. * [ This bug can be reproduced easily with a level-triggered
  1153. * PCI Ne2000 networking cards and PII/PIII processors, dual
  1154. * BX chipset. ]
  1155. */
  1156. /*
  1157. * Actually disabling the focus CPU check just makes the hang less
  1158. * frequent as it makes the interrupt distributon model be more
  1159. * like LRU than MRU (the short-term load is more even across CPUs).
  1160. * See also the comment in end_level_ioapic_irq(). --macro
  1161. */
  1162. /*
  1163. * - enable focus processor (bit==0)
  1164. * - 64bit mode always use processor focus
  1165. * so no need to set it
  1166. */
  1167. value &= ~APIC_SPIV_FOCUS_DISABLED;
  1168. #endif
  1169. /*
  1170. * Set spurious IRQ vector
  1171. */
  1172. value |= SPURIOUS_APIC_VECTOR;
  1173. apic_write(APIC_SPIV, value);
  1174. /*
  1175. * Set up LVT0, LVT1:
  1176. *
  1177. * set up through-local-APIC on the BP's LINT0. This is not
  1178. * strictly necessary in pure symmetric-IO mode, but sometimes
  1179. * we delegate interrupts to the 8259A.
  1180. */
  1181. /*
  1182. * TODO: set up through-local-APIC from through-I/O-APIC? --macro
  1183. */
  1184. value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
  1185. if (!cpu && (pic_mode || !value)) {
  1186. value = APIC_DM_EXTINT;
  1187. apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", cpu);
  1188. } else {
  1189. value = APIC_DM_EXTINT | APIC_LVT_MASKED;
  1190. apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", cpu);
  1191. }
  1192. apic_write(APIC_LVT0, value);
  1193. /*
  1194. * only the BP should see the LINT1 NMI signal, obviously.
  1195. */
  1196. if (!cpu)
  1197. value = APIC_DM_NMI;
  1198. else
  1199. value = APIC_DM_NMI | APIC_LVT_MASKED;
  1200. if (!lapic_is_integrated()) /* 82489DX */
  1201. value |= APIC_LVT_LEVEL_TRIGGER;
  1202. apic_write(APIC_LVT1, value);
  1203. #ifdef CONFIG_X86_MCE_INTEL
  1204. /* Recheck CMCI information after local APIC is up on CPU #0 */
  1205. if (!cpu)
  1206. cmci_recheck();
  1207. #endif
  1208. }
  1209. void __cpuinit end_local_APIC_setup(void)
  1210. {
  1211. lapic_setup_esr();
  1212. #ifdef CONFIG_X86_32
  1213. {
  1214. unsigned int value;
  1215. /* Disable the local apic timer */
  1216. value = apic_read(APIC_LVTT);
  1217. value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
  1218. apic_write(APIC_LVTT, value);
  1219. }
  1220. #endif
  1221. apic_pm_activate();
  1222. }
  1223. void __init bsp_end_local_APIC_setup(void)
  1224. {
  1225. end_local_APIC_setup();
  1226. /*
  1227. * Now that local APIC setup is completed for BP, configure the fault
  1228. * handling for interrupt remapping.
  1229. */
  1230. if (intr_remapping_enabled)
  1231. enable_drhd_fault_handling();
  1232. }
  1233. #ifdef CONFIG_X86_X2APIC
  1234. void check_x2apic(void)
  1235. {
  1236. if (x2apic_enabled()) {
  1237. pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
  1238. x2apic_preenabled = x2apic_mode = 1;
  1239. }
  1240. }
  1241. void enable_x2apic(void)
  1242. {
  1243. int msr, msr2;
  1244. if (!x2apic_mode)
  1245. return;
  1246. rdmsr(MSR_IA32_APICBASE, msr, msr2);
  1247. if (!(msr & X2APIC_ENABLE)) {
  1248. printk_once(KERN_INFO "Enabling x2apic\n");
  1249. wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, msr2);
  1250. }
  1251. }
  1252. #endif /* CONFIG_X86_X2APIC */
  1253. int __init enable_IR(void)
  1254. {
  1255. #ifdef CONFIG_IRQ_REMAP
  1256. if (!intr_remapping_supported()) {
  1257. pr_debug("intr-remapping not supported\n");
  1258. return -1;
  1259. }
  1260. if (!x2apic_preenabled && skip_ioapic_setup) {
  1261. pr_info("Skipped enabling intr-remap because of skipping "
  1262. "io-apic setup\n");
  1263. return -1;
  1264. }
  1265. return enable_intr_remapping();
  1266. #endif
  1267. return -1;
  1268. }
  1269. void __init enable_IR_x2apic(void)
  1270. {
  1271. unsigned long flags;
  1272. int ret, x2apic_enabled = 0;
  1273. int dmar_table_init_ret;
  1274. dmar_table_init_ret = dmar_table_init();
  1275. if (dmar_table_init_ret && !x2apic_supported())
  1276. return;
  1277. ret = save_ioapic_entries();
  1278. if (ret) {
  1279. pr_info("Saving IO-APIC state failed: %d\n", ret);
  1280. goto out;
  1281. }
  1282. local_irq_save(flags);
  1283. legacy_pic->mask_all();
  1284. mask_ioapic_entries();
  1285. if (dmar_table_init_ret)
  1286. ret = -1;
  1287. else
  1288. ret = enable_IR();
  1289. if (ret < 0) {
  1290. /* IR is required if there is APIC ID > 255 even when running
  1291. * under KVM
  1292. */
  1293. if (max_physical_apicid > 255 ||
  1294. !hypervisor_x2apic_available())
  1295. goto nox2apic;
  1296. /*
  1297. * without IR all CPUs can be addressed by IOAPIC/MSI
  1298. * only in physical mode
  1299. */
  1300. x2apic_force_phys();
  1301. }
  1302. if (ret == IRQ_REMAP_XAPIC_MODE)
  1303. goto nox2apic;
  1304. x2apic_enabled = 1;
  1305. if (x2apic_supported() && !x2apic_mode) {
  1306. x2apic_mode = 1;
  1307. enable_x2apic();
  1308. pr_info("Enabled x2apic\n");
  1309. }
  1310. nox2apic:
  1311. if (ret < 0) /* IR enabling failed */
  1312. restore_ioapic_entries();
  1313. legacy_pic->restore_mask();
  1314. local_irq_restore(flags);
  1315. out:
  1316. if (x2apic_enabled || !x2apic_supported())
  1317. return;
  1318. if (x2apic_preenabled)
  1319. panic("x2apic: enabled by BIOS but kernel init failed.");
  1320. else if (ret == IRQ_REMAP_XAPIC_MODE)
  1321. pr_info("x2apic not enabled, IRQ remapping is in xapic mode\n");
  1322. else if (ret < 0)
  1323. pr_info("x2apic not enabled, IRQ remapping init failed\n");
  1324. }
  1325. #ifdef CONFIG_X86_64
  1326. /*
  1327. * Detect and enable local APICs on non-SMP boards.
  1328. * Original code written by Keir Fraser.
  1329. * On AMD64 we trust the BIOS - if it says no APIC it is likely
  1330. * not correctly set up (usually the APIC timer won't work etc.)
  1331. */
  1332. static int __init detect_init_APIC(void)
  1333. {
  1334. if (!cpu_has_apic) {
  1335. pr_info("No local APIC present\n");
  1336. return -1;
  1337. }
  1338. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1339. return 0;
  1340. }
  1341. #else
  1342. static int __init apic_verify(void)
  1343. {
  1344. u32 features, h, l;
  1345. /*
  1346. * The APIC feature bit should now be enabled
  1347. * in `cpuid'
  1348. */
  1349. features = cpuid_edx(1);
  1350. if (!(features & (1 << X86_FEATURE_APIC))) {
  1351. pr_warning("Could not enable APIC!\n");
  1352. return -1;
  1353. }
  1354. set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
  1355. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  1356. /* The BIOS may have set up the APIC at some other address */
  1357. rdmsr(MSR_IA32_APICBASE, l, h);
  1358. if (l & MSR_IA32_APICBASE_ENABLE)
  1359. mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
  1360. pr_info("Found and enabled local APIC!\n");
  1361. return 0;
  1362. }
  1363. int __init apic_force_enable(unsigned long addr)
  1364. {
  1365. u32 h, l;
  1366. if (disable_apic)
  1367. return -1;
  1368. /*
  1369. * Some BIOSes disable the local APIC in the APIC_BASE
  1370. * MSR. This can only be done in software for Intel P6 or later
  1371. * and AMD K7 (Model > 1) or later.
  1372. */
  1373. rdmsr(MSR_IA32_APICBASE, l, h);
  1374. if (!(l & MSR_IA32_APICBASE_ENABLE)) {
  1375. pr_info("Local APIC disabled by BIOS -- reenabling.\n");
  1376. l &= ~MSR_IA32_APICBASE_BASE;
  1377. l |= MSR_IA32_APICBASE_ENABLE | addr;
  1378. wrmsr(MSR_IA32_APICBASE, l, h);
  1379. enabled_via_apicbase = 1;
  1380. }
  1381. return apic_verify();
  1382. }
  1383. /*
  1384. * Detect and initialize APIC
  1385. */
  1386. static int __init detect_init_APIC(void)
  1387. {
  1388. /* Disabled by kernel option? */
  1389. if (disable_apic)
  1390. return -1;
  1391. switch (boot_cpu_data.x86_vendor) {
  1392. case X86_VENDOR_AMD:
  1393. if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
  1394. (boot_cpu_data.x86 >= 15))
  1395. break;
  1396. goto no_apic;
  1397. case X86_VENDOR_INTEL:
  1398. if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
  1399. (boot_cpu_data.x86 == 5 && cpu_has_apic))
  1400. break;
  1401. goto no_apic;
  1402. default:
  1403. goto no_apic;
  1404. }
  1405. if (!cpu_has_apic) {
  1406. /*
  1407. * Over-ride BIOS and try to enable the local APIC only if
  1408. * "lapic" specified.
  1409. */
  1410. if (!force_enable_local_apic) {
  1411. pr_info("Local APIC disabled by BIOS -- "
  1412. "you can enable it with \"lapic\"\n");
  1413. return -1;
  1414. }
  1415. if (apic_force_enable(APIC_DEFAULT_PHYS_BASE))
  1416. return -1;
  1417. } else {
  1418. if (apic_verify())
  1419. return -1;
  1420. }
  1421. apic_pm_activate();
  1422. return 0;
  1423. no_apic:
  1424. pr_info("No local APIC present or hardware disabled\n");
  1425. return -1;
  1426. }
  1427. #endif
  1428. /**
  1429. * init_apic_mappings - initialize APIC mappings
  1430. */
  1431. void __init init_apic_mappings(void)
  1432. {
  1433. unsigned int new_apicid;
  1434. if (x2apic_mode) {
  1435. boot_cpu_physical_apicid = read_apic_id();
  1436. return;
  1437. }
  1438. /* If no local APIC can be found return early */
  1439. if (!smp_found_config && detect_init_APIC()) {
  1440. /* lets NOP'ify apic operations */
  1441. pr_info("APIC: disable apic facility\n");
  1442. apic_disable();
  1443. } else {
  1444. apic_phys = mp_lapic_addr;
  1445. /*
  1446. * acpi lapic path already maps that address in
  1447. * acpi_register_lapic_address()
  1448. */
  1449. if (!acpi_lapic && !smp_found_config)
  1450. register_lapic_address(apic_phys);
  1451. }
  1452. /*
  1453. * Fetch the APIC ID of the BSP in case we have a
  1454. * default configuration (or the MP table is broken).
  1455. */
  1456. new_apicid = read_apic_id();
  1457. if (boot_cpu_physical_apicid != new_apicid) {
  1458. boot_cpu_physical_apicid = new_apicid;
  1459. /*
  1460. * yeah -- we lie about apic_version
  1461. * in case if apic was disabled via boot option
  1462. * but it's not a problem for SMP compiled kernel
  1463. * since smp_sanity_check is prepared for such a case
  1464. * and disable smp mode
  1465. */
  1466. apic_version[new_apicid] =
  1467. GET_APIC_VERSION(apic_read(APIC_LVR));
  1468. }
  1469. }
  1470. void __init register_lapic_address(unsigned long address)
  1471. {
  1472. mp_lapic_addr = address;
  1473. if (!x2apic_mode) {
  1474. set_fixmap_nocache(FIX_APIC_BASE, address);
  1475. apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
  1476. APIC_BASE, mp_lapic_addr);
  1477. }
  1478. if (boot_cpu_physical_apicid == -1U) {
  1479. boot_cpu_physical_apicid = read_apic_id();
  1480. apic_version[boot_cpu_physical_apicid] =
  1481. GET_APIC_VERSION(apic_read(APIC_LVR));
  1482. }
  1483. }
  1484. /*
  1485. * This initializes the IO-APIC and APIC hardware if this is
  1486. * a UP kernel.
  1487. */
  1488. int apic_version[MAX_LOCAL_APIC];
  1489. int __init APIC_init_uniprocessor(void)
  1490. {
  1491. if (disable_apic) {
  1492. pr_info("Apic disabled\n");
  1493. return -1;
  1494. }
  1495. #ifdef CONFIG_X86_64
  1496. if (!cpu_has_apic) {
  1497. disable_apic = 1;
  1498. pr_info("Apic disabled by BIOS\n");
  1499. return -1;
  1500. }
  1501. #else
  1502. if (!smp_found_config && !cpu_has_apic)
  1503. return -1;
  1504. /*
  1505. * Complain if the BIOS pretends there is one.
  1506. */
  1507. if (!cpu_has_apic &&
  1508. APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  1509. pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
  1510. boot_cpu_physical_apicid);
  1511. return -1;
  1512. }
  1513. #endif
  1514. default_setup_apic_routing();
  1515. verify_local_APIC();
  1516. connect_bsp_APIC();
  1517. #ifdef CONFIG_X86_64
  1518. apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
  1519. #else
  1520. /*
  1521. * Hack: In case of kdump, after a crash, kernel might be booting
  1522. * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
  1523. * might be zero if read from MP tables. Get it from LAPIC.
  1524. */
  1525. # ifdef CONFIG_CRASH_DUMP
  1526. boot_cpu_physical_apicid = read_apic_id();
  1527. # endif
  1528. #endif
  1529. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  1530. setup_local_APIC();
  1531. #ifdef CONFIG_X86_IO_APIC
  1532. /*
  1533. * Now enable IO-APICs, actually call clear_IO_APIC
  1534. * We need clear_IO_APIC before enabling error vector
  1535. */
  1536. if (!skip_ioapic_setup && nr_ioapics)
  1537. enable_IO_APIC();
  1538. #endif
  1539. bsp_end_local_APIC_setup();
  1540. #ifdef CONFIG_X86_IO_APIC
  1541. if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
  1542. setup_IO_APIC();
  1543. else {
  1544. nr_ioapics = 0;
  1545. }
  1546. #endif
  1547. x86_init.timers.setup_percpu_clockev();
  1548. return 0;
  1549. }
  1550. /*
  1551. * Local APIC interrupts
  1552. */
  1553. /*
  1554. * This interrupt should _never_ happen with our APIC/SMP architecture
  1555. */
  1556. void smp_spurious_interrupt(struct pt_regs *regs)
  1557. {
  1558. u32 v;
  1559. exit_idle();
  1560. irq_enter();
  1561. /*
  1562. * Check if this really is a spurious interrupt and ACK it
  1563. * if it is a vectored one. Just in case...
  1564. * Spurious interrupts should not be ACKed.
  1565. */
  1566. v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
  1567. if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
  1568. ack_APIC_irq();
  1569. inc_irq_stat(irq_spurious_count);
  1570. /* see sw-dev-man vol 3, chapter 7.4.13.5 */
  1571. pr_info("spurious APIC interrupt on CPU#%d, "
  1572. "should never happen.\n", smp_processor_id());
  1573. irq_exit();
  1574. }
  1575. /*
  1576. * This interrupt should never happen with our APIC/SMP architecture
  1577. */
  1578. void smp_error_interrupt(struct pt_regs *regs)
  1579. {
  1580. u32 v0, v1;
  1581. u32 i = 0;
  1582. static const char * const error_interrupt_reason[] = {
  1583. "Send CS error", /* APIC Error Bit 0 */
  1584. "Receive CS error", /* APIC Error Bit 1 */
  1585. "Send accept error", /* APIC Error Bit 2 */
  1586. "Receive accept error", /* APIC Error Bit 3 */
  1587. "Redirectable IPI", /* APIC Error Bit 4 */
  1588. "Send illegal vector", /* APIC Error Bit 5 */
  1589. "Received illegal vector", /* APIC Error Bit 6 */
  1590. "Illegal register address", /* APIC Error Bit 7 */
  1591. };
  1592. exit_idle();
  1593. irq_enter();
  1594. /* First tickle the hardware, only then report what went on. -- REW */
  1595. v0 = apic_read(APIC_ESR);
  1596. apic_write(APIC_ESR, 0);
  1597. v1 = apic_read(APIC_ESR);
  1598. ack_APIC_irq();
  1599. atomic_inc(&irq_err_count);
  1600. apic_printk(APIC_DEBUG, KERN_DEBUG "APIC error on CPU%d: %02x(%02x)",
  1601. smp_processor_id(), v0 , v1);
  1602. v1 = v1 & 0xff;
  1603. while (v1) {
  1604. if (v1 & 0x1)
  1605. apic_printk(APIC_DEBUG, KERN_CONT " : %s", error_interrupt_reason[i]);
  1606. i++;
  1607. v1 >>= 1;
  1608. };
  1609. apic_printk(APIC_DEBUG, KERN_CONT "\n");
  1610. irq_exit();
  1611. }
  1612. /**
  1613. * connect_bsp_APIC - attach the APIC to the interrupt system
  1614. */
  1615. void __init connect_bsp_APIC(void)
  1616. {
  1617. #ifdef CONFIG_X86_32
  1618. if (pic_mode) {
  1619. /*
  1620. * Do not trust the local APIC being empty at bootup.
  1621. */
  1622. clear_local_APIC();
  1623. /*
  1624. * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
  1625. * local APIC to INT and NMI lines.
  1626. */
  1627. apic_printk(APIC_VERBOSE, "leaving PIC mode, "
  1628. "enabling APIC mode.\n");
  1629. imcr_pic_to_apic();
  1630. }
  1631. #endif
  1632. if (apic->enable_apic_mode)
  1633. apic->enable_apic_mode();
  1634. }
  1635. /**
  1636. * disconnect_bsp_APIC - detach the APIC from the interrupt system
  1637. * @virt_wire_setup: indicates, whether virtual wire mode is selected
  1638. *
  1639. * Virtual wire mode is necessary to deliver legacy interrupts even when the
  1640. * APIC is disabled.
  1641. */
  1642. void disconnect_bsp_APIC(int virt_wire_setup)
  1643. {
  1644. unsigned int value;
  1645. #ifdef CONFIG_X86_32
  1646. if (pic_mode) {
  1647. /*
  1648. * Put the board back into PIC mode (has an effect only on
  1649. * certain older boards). Note that APIC interrupts, including
  1650. * IPIs, won't work beyond this point! The only exception are
  1651. * INIT IPIs.
  1652. */
  1653. apic_printk(APIC_VERBOSE, "disabling APIC mode, "
  1654. "entering PIC mode.\n");
  1655. imcr_apic_to_pic();
  1656. return;
  1657. }
  1658. #endif
  1659. /* Go back to Virtual Wire compatibility mode */
  1660. /* For the spurious interrupt use vector F, and enable it */
  1661. value = apic_read(APIC_SPIV);
  1662. value &= ~APIC_VECTOR_MASK;
  1663. value |= APIC_SPIV_APIC_ENABLED;
  1664. value |= 0xf;
  1665. apic_write(APIC_SPIV, value);
  1666. if (!virt_wire_setup) {
  1667. /*
  1668. * For LVT0 make it edge triggered, active high,
  1669. * external and enabled
  1670. */
  1671. value = apic_read(APIC_LVT0);
  1672. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1673. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1674. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1675. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1676. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
  1677. apic_write(APIC_LVT0, value);
  1678. } else {
  1679. /* Disable LVT0 */
  1680. apic_write(APIC_LVT0, APIC_LVT_MASKED);
  1681. }
  1682. /*
  1683. * For LVT1 make it edge triggered, active high,
  1684. * nmi and enabled
  1685. */
  1686. value = apic_read(APIC_LVT1);
  1687. value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
  1688. APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
  1689. APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
  1690. value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
  1691. value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
  1692. apic_write(APIC_LVT1, value);
  1693. }
  1694. void __cpuinit generic_processor_info(int apicid, int version)
  1695. {
  1696. int cpu, max = nr_cpu_ids;
  1697. bool boot_cpu_detected = physid_isset(boot_cpu_physical_apicid,
  1698. phys_cpu_present_map);
  1699. /*
  1700. * If boot cpu has not been detected yet, then only allow upto
  1701. * nr_cpu_ids - 1 processors and keep one slot free for boot cpu
  1702. */
  1703. if (!boot_cpu_detected && num_processors >= nr_cpu_ids - 1 &&
  1704. apicid != boot_cpu_physical_apicid) {
  1705. int thiscpu = max + disabled_cpus - 1;
  1706. pr_warning(
  1707. "ACPI: NR_CPUS/possible_cpus limit of %i almost"
  1708. " reached. Keeping one slot for boot cpu."
  1709. " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
  1710. disabled_cpus++;
  1711. return;
  1712. }
  1713. if (num_processors >= nr_cpu_ids) {
  1714. int thiscpu = max + disabled_cpus;
  1715. pr_warning(
  1716. "ACPI: NR_CPUS/possible_cpus limit of %i reached."
  1717. " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
  1718. disabled_cpus++;
  1719. return;
  1720. }
  1721. num_processors++;
  1722. if (apicid == boot_cpu_physical_apicid) {
  1723. /*
  1724. * x86_bios_cpu_apicid is required to have processors listed
  1725. * in same order as logical cpu numbers. Hence the first
  1726. * entry is BSP, and so on.
  1727. * boot_cpu_init() already hold bit 0 in cpu_present_mask
  1728. * for BSP.
  1729. */
  1730. cpu = 0;
  1731. } else
  1732. cpu = cpumask_next_zero(-1, cpu_present_mask);
  1733. /*
  1734. * Validate version
  1735. */
  1736. if (version == 0x0) {
  1737. pr_warning("BIOS bug: APIC version is 0 for CPU %d/0x%x, fixing up to 0x10\n",
  1738. cpu, apicid);
  1739. version = 0x10;
  1740. }
  1741. apic_version[apicid] = version;
  1742. if (version != apic_version[boot_cpu_physical_apicid]) {
  1743. pr_warning("BIOS bug: APIC version mismatch, boot CPU: %x, CPU %d: version %x\n",
  1744. apic_version[boot_cpu_physical_apicid], cpu, version);
  1745. }
  1746. physid_set(apicid, phys_cpu_present_map);
  1747. if (apicid > max_physical_apicid)
  1748. max_physical_apicid = apicid;
  1749. #if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
  1750. early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
  1751. early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
  1752. #endif
  1753. #ifdef CONFIG_X86_32
  1754. early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
  1755. apic->x86_32_early_logical_apicid(cpu);
  1756. #endif
  1757. set_cpu_possible(cpu, true);
  1758. set_cpu_present(cpu, true);
  1759. }
  1760. int hard_smp_processor_id(void)
  1761. {
  1762. return read_apic_id();
  1763. }
  1764. void default_init_apic_ldr(void)
  1765. {
  1766. unsigned long val;
  1767. apic_write(APIC_DFR, APIC_DFR_VALUE);
  1768. val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
  1769. val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
  1770. apic_write(APIC_LDR, val);
  1771. }
  1772. /*
  1773. * Power management
  1774. */
  1775. #ifdef CONFIG_PM
  1776. static struct {
  1777. /*
  1778. * 'active' is true if the local APIC was enabled by us and
  1779. * not the BIOS; this signifies that we are also responsible
  1780. * for disabling it before entering apm/acpi suspend
  1781. */
  1782. int active;
  1783. /* r/w apic fields */
  1784. unsigned int apic_id;
  1785. unsigned int apic_taskpri;
  1786. unsigned int apic_ldr;
  1787. unsigned int apic_dfr;
  1788. unsigned int apic_spiv;
  1789. unsigned int apic_lvtt;
  1790. unsigned int apic_lvtpc;
  1791. unsigned int apic_lvt0;
  1792. unsigned int apic_lvt1;
  1793. unsigned int apic_lvterr;
  1794. unsigned int apic_tmict;
  1795. unsigned int apic_tdcr;
  1796. unsigned int apic_thmr;
  1797. } apic_pm_state;
  1798. static int lapic_suspend(void)
  1799. {
  1800. unsigned long flags;
  1801. int maxlvt;
  1802. if (!apic_pm_state.active)
  1803. return 0;
  1804. maxlvt = lapic_get_maxlvt();
  1805. apic_pm_state.apic_id = apic_read(APIC_ID);
  1806. apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
  1807. apic_pm_state.apic_ldr = apic_read(APIC_LDR);
  1808. apic_pm_state.apic_dfr = apic_read(APIC_DFR);
  1809. apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
  1810. apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
  1811. if (maxlvt >= 4)
  1812. apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
  1813. apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
  1814. apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
  1815. apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
  1816. apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
  1817. apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
  1818. #ifdef CONFIG_X86_THERMAL_VECTOR
  1819. if (maxlvt >= 5)
  1820. apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
  1821. #endif
  1822. local_irq_save(flags);
  1823. disable_local_APIC();
  1824. if (intr_remapping_enabled)
  1825. disable_intr_remapping();
  1826. local_irq_restore(flags);
  1827. return 0;
  1828. }
  1829. static void lapic_resume(void)
  1830. {
  1831. unsigned int l, h;
  1832. unsigned long flags;
  1833. int maxlvt;
  1834. if (!apic_pm_state.active)
  1835. return;
  1836. local_irq_save(flags);
  1837. if (intr_remapping_enabled) {
  1838. /*
  1839. * IO-APIC and PIC have their own resume routines.
  1840. * We just mask them here to make sure the interrupt
  1841. * subsystem is completely quiet while we enable x2apic
  1842. * and interrupt-remapping.
  1843. */
  1844. mask_ioapic_entries();
  1845. legacy_pic->mask_all();
  1846. }
  1847. if (x2apic_mode)
  1848. enable_x2apic();
  1849. else {
  1850. /*
  1851. * Make sure the APICBASE points to the right address
  1852. *
  1853. * FIXME! This will be wrong if we ever support suspend on
  1854. * SMP! We'll need to do this as part of the CPU restore!
  1855. */
  1856. rdmsr(MSR_IA32_APICBASE, l, h);
  1857. l &= ~MSR_IA32_APICBASE_BASE;
  1858. l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
  1859. wrmsr(MSR_IA32_APICBASE, l, h);
  1860. }
  1861. maxlvt = lapic_get_maxlvt();
  1862. apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
  1863. apic_write(APIC_ID, apic_pm_state.apic_id);
  1864. apic_write(APIC_DFR, apic_pm_state.apic_dfr);
  1865. apic_write(APIC_LDR, apic_pm_state.apic_ldr);
  1866. apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
  1867. apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
  1868. apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
  1869. apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
  1870. #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
  1871. if (maxlvt >= 5)
  1872. apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
  1873. #endif
  1874. if (maxlvt >= 4)
  1875. apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
  1876. apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
  1877. apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
  1878. apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
  1879. apic_write(APIC_ESR, 0);
  1880. apic_read(APIC_ESR);
  1881. apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
  1882. apic_write(APIC_ESR, 0);
  1883. apic_read(APIC_ESR);
  1884. if (intr_remapping_enabled)
  1885. reenable_intr_remapping(x2apic_mode);
  1886. local_irq_restore(flags);
  1887. }
  1888. /*
  1889. * This device has no shutdown method - fully functioning local APICs
  1890. * are needed on every CPU up until machine_halt/restart/poweroff.
  1891. */
  1892. static struct syscore_ops lapic_syscore_ops = {
  1893. .resume = lapic_resume,
  1894. .suspend = lapic_suspend,
  1895. };
  1896. static void __cpuinit apic_pm_activate(void)
  1897. {
  1898. apic_pm_state.active = 1;
  1899. }
  1900. static int __init init_lapic_sysfs(void)
  1901. {
  1902. /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
  1903. if (cpu_has_apic)
  1904. register_syscore_ops(&lapic_syscore_ops);
  1905. return 0;
  1906. }
  1907. /* local apic needs to resume before other devices access its registers. */
  1908. core_initcall(init_lapic_sysfs);
  1909. #else /* CONFIG_PM */
  1910. static void apic_pm_activate(void) { }
  1911. #endif /* CONFIG_PM */
  1912. #ifdef CONFIG_X86_64
  1913. static int __cpuinit apic_cluster_num(void)
  1914. {
  1915. int i, clusters, zeros;
  1916. unsigned id;
  1917. u16 *bios_cpu_apicid;
  1918. DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
  1919. bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
  1920. bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
  1921. for (i = 0; i < nr_cpu_ids; i++) {
  1922. /* are we being called early in kernel startup? */
  1923. if (bios_cpu_apicid) {
  1924. id = bios_cpu_apicid[i];
  1925. } else if (i < nr_cpu_ids) {
  1926. if (cpu_present(i))
  1927. id = per_cpu(x86_bios_cpu_apicid, i);
  1928. else
  1929. continue;
  1930. } else
  1931. break;
  1932. if (id != BAD_APICID)
  1933. __set_bit(APIC_CLUSTERID(id), clustermap);
  1934. }
  1935. /* Problem: Partially populated chassis may not have CPUs in some of
  1936. * the APIC clusters they have been allocated. Only present CPUs have
  1937. * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
  1938. * Since clusters are allocated sequentially, count zeros only if
  1939. * they are bounded by ones.
  1940. */
  1941. clusters = 0;
  1942. zeros = 0;
  1943. for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
  1944. if (test_bit(i, clustermap)) {
  1945. clusters += 1 + zeros;
  1946. zeros = 0;
  1947. } else
  1948. ++zeros;
  1949. }
  1950. return clusters;
  1951. }
  1952. static int __cpuinitdata multi_checked;
  1953. static int __cpuinitdata multi;
  1954. static int __cpuinit set_multi(const struct dmi_system_id *d)
  1955. {
  1956. if (multi)
  1957. return 0;
  1958. pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
  1959. multi = 1;
  1960. return 0;
  1961. }
  1962. static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
  1963. {
  1964. .callback = set_multi,
  1965. .ident = "IBM System Summit2",
  1966. .matches = {
  1967. DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
  1968. DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
  1969. },
  1970. },
  1971. {}
  1972. };
  1973. static void __cpuinit dmi_check_multi(void)
  1974. {
  1975. if (multi_checked)
  1976. return;
  1977. dmi_check_system(multi_dmi_table);
  1978. multi_checked = 1;
  1979. }
  1980. /*
  1981. * apic_is_clustered_box() -- Check if we can expect good TSC
  1982. *
  1983. * Thus far, the major user of this is IBM's Summit2 series:
  1984. * Clustered boxes may have unsynced TSC problems if they are
  1985. * multi-chassis.
  1986. * Use DMI to check them
  1987. */
  1988. __cpuinit int apic_is_clustered_box(void)
  1989. {
  1990. dmi_check_multi();
  1991. if (multi)
  1992. return 1;
  1993. if (!is_vsmp_box())
  1994. return 0;
  1995. /*
  1996. * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
  1997. * not guaranteed to be synced between boards
  1998. */
  1999. if (apic_cluster_num() > 1)
  2000. return 1;
  2001. return 0;
  2002. }
  2003. #endif
  2004. /*
  2005. * APIC command line parameters
  2006. */
  2007. static int __init setup_disableapic(char *arg)
  2008. {
  2009. disable_apic = 1;
  2010. setup_clear_cpu_cap(X86_FEATURE_APIC);
  2011. return 0;
  2012. }
  2013. early_param("disableapic", setup_disableapic);
  2014. /* same as disableapic, for compatibility */
  2015. static int __init setup_nolapic(char *arg)
  2016. {
  2017. return setup_disableapic(arg);
  2018. }
  2019. early_param("nolapic", setup_nolapic);
  2020. static int __init parse_lapic_timer_c2_ok(char *arg)
  2021. {
  2022. local_apic_timer_c2_ok = 1;
  2023. return 0;
  2024. }
  2025. early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
  2026. static int __init parse_disable_apic_timer(char *arg)
  2027. {
  2028. disable_apic_timer = 1;
  2029. return 0;
  2030. }
  2031. early_param("noapictimer", parse_disable_apic_timer);
  2032. static int __init parse_nolapic_timer(char *arg)
  2033. {
  2034. disable_apic_timer = 1;
  2035. return 0;
  2036. }
  2037. early_param("nolapic_timer", parse_nolapic_timer);
  2038. static int __init apic_set_verbosity(char *arg)
  2039. {
  2040. if (!arg) {
  2041. #ifdef CONFIG_X86_64
  2042. skip_ioapic_setup = 0;
  2043. return 0;
  2044. #endif
  2045. return -EINVAL;
  2046. }
  2047. if (strcmp("debug", arg) == 0)
  2048. apic_verbosity = APIC_DEBUG;
  2049. else if (strcmp("verbose", arg) == 0)
  2050. apic_verbosity = APIC_VERBOSE;
  2051. else {
  2052. pr_warning("APIC Verbosity level %s not recognised"
  2053. " use apic=verbose or apic=debug\n", arg);
  2054. return -EINVAL;
  2055. }
  2056. return 0;
  2057. }
  2058. early_param("apic", apic_set_verbosity);
  2059. static int __init lapic_insert_resource(void)
  2060. {
  2061. if (!apic_phys)
  2062. return -1;
  2063. /* Put local APIC into the resource map. */
  2064. lapic_resource.start = apic_phys;
  2065. lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
  2066. insert_resource(&iomem_resource, &lapic_resource);
  2067. return 0;
  2068. }
  2069. /*
  2070. * need call insert after e820_reserve_resources()
  2071. * that is using request_resource
  2072. */
  2073. late_initcall(lapic_insert_resource);