at91sam9rl_devices.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218
  1. /*
  2. * Copyright (C) 2007 Atmel Corporation
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file COPYING in the main directory of this archive for
  6. * more details.
  7. */
  8. #include <asm/mach/arch.h>
  9. #include <asm/mach/map.h>
  10. #include <linux/dma-mapping.h>
  11. #include <linux/gpio.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/i2c-gpio.h>
  14. #include <linux/fb.h>
  15. #include <video/atmel_lcdc.h>
  16. #include <mach/board.h>
  17. #include <mach/at91sam9rl.h>
  18. #include <mach/at91sam9rl_matrix.h>
  19. #include <mach/at91sam9_smc.h>
  20. #include <mach/at_hdmac.h>
  21. #include "generic.h"
  22. /* --------------------------------------------------------------------
  23. * HDMAC - AHB DMA Controller
  24. * -------------------------------------------------------------------- */
  25. #if defined(CONFIG_AT_HDMAC) || defined(CONFIG_AT_HDMAC_MODULE)
  26. static u64 hdmac_dmamask = DMA_BIT_MASK(32);
  27. static struct at_dma_platform_data atdma_pdata = {
  28. .nr_channels = 2,
  29. };
  30. static struct resource hdmac_resources[] = {
  31. [0] = {
  32. .start = AT91SAM9RL_BASE_DMA,
  33. .end = AT91SAM9RL_BASE_DMA + SZ_512 - 1,
  34. .flags = IORESOURCE_MEM,
  35. },
  36. [2] = {
  37. .start = AT91SAM9RL_ID_DMA,
  38. .end = AT91SAM9RL_ID_DMA,
  39. .flags = IORESOURCE_IRQ,
  40. },
  41. };
  42. static struct platform_device at_hdmac_device = {
  43. .name = "at_hdmac",
  44. .id = -1,
  45. .dev = {
  46. .dma_mask = &hdmac_dmamask,
  47. .coherent_dma_mask = DMA_BIT_MASK(32),
  48. .platform_data = &atdma_pdata,
  49. },
  50. .resource = hdmac_resources,
  51. .num_resources = ARRAY_SIZE(hdmac_resources),
  52. };
  53. void __init at91_add_device_hdmac(void)
  54. {
  55. dma_cap_set(DMA_MEMCPY, atdma_pdata.cap_mask);
  56. platform_device_register(&at_hdmac_device);
  57. }
  58. #else
  59. void __init at91_add_device_hdmac(void) {}
  60. #endif
  61. /* --------------------------------------------------------------------
  62. * USB HS Device (Gadget)
  63. * -------------------------------------------------------------------- */
  64. #if defined(CONFIG_USB_ATMEL_USBA) || defined(CONFIG_USB_ATMEL_USBA_MODULE)
  65. static struct resource usba_udc_resources[] = {
  66. [0] = {
  67. .start = AT91SAM9RL_UDPHS_FIFO,
  68. .end = AT91SAM9RL_UDPHS_FIFO + SZ_512K - 1,
  69. .flags = IORESOURCE_MEM,
  70. },
  71. [1] = {
  72. .start = AT91SAM9RL_BASE_UDPHS,
  73. .end = AT91SAM9RL_BASE_UDPHS + SZ_1K - 1,
  74. .flags = IORESOURCE_MEM,
  75. },
  76. [2] = {
  77. .start = AT91SAM9RL_ID_UDPHS,
  78. .end = AT91SAM9RL_ID_UDPHS,
  79. .flags = IORESOURCE_IRQ,
  80. },
  81. };
  82. #define EP(nam, idx, maxpkt, maxbk, dma, isoc) \
  83. [idx] = { \
  84. .name = nam, \
  85. .index = idx, \
  86. .fifo_size = maxpkt, \
  87. .nr_banks = maxbk, \
  88. .can_dma = dma, \
  89. .can_isoc = isoc, \
  90. }
  91. static struct usba_ep_data usba_udc_ep[] __initdata = {
  92. EP("ep0", 0, 64, 1, 0, 0),
  93. EP("ep1", 1, 1024, 2, 1, 1),
  94. EP("ep2", 2, 1024, 2, 1, 1),
  95. EP("ep3", 3, 1024, 3, 1, 0),
  96. EP("ep4", 4, 1024, 3, 1, 0),
  97. EP("ep5", 5, 1024, 3, 1, 1),
  98. EP("ep6", 6, 1024, 3, 1, 1),
  99. };
  100. #undef EP
  101. /*
  102. * pdata doesn't have room for any endpoints, so we need to
  103. * append room for the ones we need right after it.
  104. */
  105. static struct {
  106. struct usba_platform_data pdata;
  107. struct usba_ep_data ep[7];
  108. } usba_udc_data;
  109. static struct platform_device at91_usba_udc_device = {
  110. .name = "atmel_usba_udc",
  111. .id = -1,
  112. .dev = {
  113. .platform_data = &usba_udc_data.pdata,
  114. },
  115. .resource = usba_udc_resources,
  116. .num_resources = ARRAY_SIZE(usba_udc_resources),
  117. };
  118. void __init at91_add_device_usba(struct usba_platform_data *data)
  119. {
  120. /*
  121. * Invalid pins are 0 on AT91, but the usba driver is shared
  122. * with AVR32, which use negative values instead. Once/if
  123. * gpio_is_valid() is ported to AT91, revisit this code.
  124. */
  125. usba_udc_data.pdata.vbus_pin = -EINVAL;
  126. usba_udc_data.pdata.num_ep = ARRAY_SIZE(usba_udc_ep);
  127. memcpy(usba_udc_data.ep, usba_udc_ep, sizeof(usba_udc_ep));
  128. if (data && gpio_is_valid(data->vbus_pin)) {
  129. at91_set_gpio_input(data->vbus_pin, 0);
  130. at91_set_deglitch(data->vbus_pin, 1);
  131. usba_udc_data.pdata.vbus_pin = data->vbus_pin;
  132. }
  133. /* Pullup pin is handled internally by USB device peripheral */
  134. platform_device_register(&at91_usba_udc_device);
  135. }
  136. #else
  137. void __init at91_add_device_usba(struct usba_platform_data *data) {}
  138. #endif
  139. /* --------------------------------------------------------------------
  140. * MMC / SD
  141. * -------------------------------------------------------------------- */
  142. #if defined(CONFIG_MMC_AT91) || defined(CONFIG_MMC_AT91_MODULE)
  143. static u64 mmc_dmamask = DMA_BIT_MASK(32);
  144. static struct at91_mmc_data mmc_data;
  145. static struct resource mmc_resources[] = {
  146. [0] = {
  147. .start = AT91SAM9RL_BASE_MCI,
  148. .end = AT91SAM9RL_BASE_MCI + SZ_16K - 1,
  149. .flags = IORESOURCE_MEM,
  150. },
  151. [1] = {
  152. .start = AT91SAM9RL_ID_MCI,
  153. .end = AT91SAM9RL_ID_MCI,
  154. .flags = IORESOURCE_IRQ,
  155. },
  156. };
  157. static struct platform_device at91sam9rl_mmc_device = {
  158. .name = "at91_mci",
  159. .id = -1,
  160. .dev = {
  161. .dma_mask = &mmc_dmamask,
  162. .coherent_dma_mask = DMA_BIT_MASK(32),
  163. .platform_data = &mmc_data,
  164. },
  165. .resource = mmc_resources,
  166. .num_resources = ARRAY_SIZE(mmc_resources),
  167. };
  168. void __init at91_add_device_mmc(short mmc_id, struct at91_mmc_data *data)
  169. {
  170. if (!data)
  171. return;
  172. /* input/irq */
  173. if (gpio_is_valid(data->det_pin)) {
  174. at91_set_gpio_input(data->det_pin, 1);
  175. at91_set_deglitch(data->det_pin, 1);
  176. }
  177. if (gpio_is_valid(data->wp_pin))
  178. at91_set_gpio_input(data->wp_pin, 1);
  179. if (gpio_is_valid(data->vcc_pin))
  180. at91_set_gpio_output(data->vcc_pin, 0);
  181. /* CLK */
  182. at91_set_A_periph(AT91_PIN_PA2, 0);
  183. /* CMD */
  184. at91_set_A_periph(AT91_PIN_PA1, 1);
  185. /* DAT0, maybe DAT1..DAT3 */
  186. at91_set_A_periph(AT91_PIN_PA0, 1);
  187. if (data->wire4) {
  188. at91_set_A_periph(AT91_PIN_PA3, 1);
  189. at91_set_A_periph(AT91_PIN_PA4, 1);
  190. at91_set_A_periph(AT91_PIN_PA5, 1);
  191. }
  192. mmc_data = *data;
  193. platform_device_register(&at91sam9rl_mmc_device);
  194. }
  195. #else
  196. void __init at91_add_device_mmc(short mmc_id, struct at91_mmc_data *data) {}
  197. #endif
  198. /* --------------------------------------------------------------------
  199. * NAND / SmartMedia
  200. * -------------------------------------------------------------------- */
  201. #if defined(CONFIG_MTD_NAND_ATMEL) || defined(CONFIG_MTD_NAND_ATMEL_MODULE)
  202. static struct atmel_nand_data nand_data;
  203. #define NAND_BASE AT91_CHIPSELECT_3
  204. static struct resource nand_resources[] = {
  205. [0] = {
  206. .start = NAND_BASE,
  207. .end = NAND_BASE + SZ_256M - 1,
  208. .flags = IORESOURCE_MEM,
  209. },
  210. [1] = {
  211. .start = AT91SAM9RL_BASE_ECC,
  212. .end = AT91SAM9RL_BASE_ECC + SZ_512 - 1,
  213. .flags = IORESOURCE_MEM,
  214. }
  215. };
  216. static struct platform_device atmel_nand_device = {
  217. .name = "atmel_nand",
  218. .id = -1,
  219. .dev = {
  220. .platform_data = &nand_data,
  221. },
  222. .resource = nand_resources,
  223. .num_resources = ARRAY_SIZE(nand_resources),
  224. };
  225. void __init at91_add_device_nand(struct atmel_nand_data *data)
  226. {
  227. unsigned long csa;
  228. if (!data)
  229. return;
  230. csa = at91_sys_read(AT91_MATRIX_EBICSA);
  231. at91_sys_write(AT91_MATRIX_EBICSA, csa | AT91_MATRIX_CS3A_SMC_SMARTMEDIA);
  232. /* enable pin */
  233. if (gpio_is_valid(data->enable_pin))
  234. at91_set_gpio_output(data->enable_pin, 1);
  235. /* ready/busy pin */
  236. if (gpio_is_valid(data->rdy_pin))
  237. at91_set_gpio_input(data->rdy_pin, 1);
  238. /* card detect pin */
  239. if (gpio_is_valid(data->det_pin))
  240. at91_set_gpio_input(data->det_pin, 1);
  241. at91_set_A_periph(AT91_PIN_PB4, 0); /* NANDOE */
  242. at91_set_A_periph(AT91_PIN_PB5, 0); /* NANDWE */
  243. nand_data = *data;
  244. platform_device_register(&atmel_nand_device);
  245. }
  246. #else
  247. void __init at91_add_device_nand(struct atmel_nand_data *data) {}
  248. #endif
  249. /* --------------------------------------------------------------------
  250. * TWI (i2c)
  251. * -------------------------------------------------------------------- */
  252. /*
  253. * Prefer the GPIO code since the TWI controller isn't robust
  254. * (gets overruns and underruns under load) and can only issue
  255. * repeated STARTs in one scenario (the driver doesn't yet handle them).
  256. */
  257. #if defined(CONFIG_I2C_GPIO) || defined(CONFIG_I2C_GPIO_MODULE)
  258. static struct i2c_gpio_platform_data pdata = {
  259. .sda_pin = AT91_PIN_PA23,
  260. .sda_is_open_drain = 1,
  261. .scl_pin = AT91_PIN_PA24,
  262. .scl_is_open_drain = 1,
  263. .udelay = 2, /* ~100 kHz */
  264. };
  265. static struct platform_device at91sam9rl_twi_device = {
  266. .name = "i2c-gpio",
  267. .id = -1,
  268. .dev.platform_data = &pdata,
  269. };
  270. void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices)
  271. {
  272. at91_set_GPIO_periph(AT91_PIN_PA23, 1); /* TWD (SDA) */
  273. at91_set_multi_drive(AT91_PIN_PA23, 1);
  274. at91_set_GPIO_periph(AT91_PIN_PA24, 1); /* TWCK (SCL) */
  275. at91_set_multi_drive(AT91_PIN_PA24, 1);
  276. i2c_register_board_info(0, devices, nr_devices);
  277. platform_device_register(&at91sam9rl_twi_device);
  278. }
  279. #elif defined(CONFIG_I2C_AT91) || defined(CONFIG_I2C_AT91_MODULE)
  280. static struct resource twi_resources[] = {
  281. [0] = {
  282. .start = AT91SAM9RL_BASE_TWI0,
  283. .end = AT91SAM9RL_BASE_TWI0 + SZ_16K - 1,
  284. .flags = IORESOURCE_MEM,
  285. },
  286. [1] = {
  287. .start = AT91SAM9RL_ID_TWI0,
  288. .end = AT91SAM9RL_ID_TWI0,
  289. .flags = IORESOURCE_IRQ,
  290. },
  291. };
  292. static struct platform_device at91sam9rl_twi_device = {
  293. .name = "at91_i2c",
  294. .id = -1,
  295. .resource = twi_resources,
  296. .num_resources = ARRAY_SIZE(twi_resources),
  297. };
  298. void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices)
  299. {
  300. /* pins used for TWI interface */
  301. at91_set_A_periph(AT91_PIN_PA23, 0); /* TWD */
  302. at91_set_multi_drive(AT91_PIN_PA23, 1);
  303. at91_set_A_periph(AT91_PIN_PA24, 0); /* TWCK */
  304. at91_set_multi_drive(AT91_PIN_PA24, 1);
  305. i2c_register_board_info(0, devices, nr_devices);
  306. platform_device_register(&at91sam9rl_twi_device);
  307. }
  308. #else
  309. void __init at91_add_device_i2c(struct i2c_board_info *devices, int nr_devices) {}
  310. #endif
  311. /* --------------------------------------------------------------------
  312. * SPI
  313. * -------------------------------------------------------------------- */
  314. #if defined(CONFIG_SPI_ATMEL) || defined(CONFIG_SPI_ATMEL_MODULE)
  315. static u64 spi_dmamask = DMA_BIT_MASK(32);
  316. static struct resource spi_resources[] = {
  317. [0] = {
  318. .start = AT91SAM9RL_BASE_SPI,
  319. .end = AT91SAM9RL_BASE_SPI + SZ_16K - 1,
  320. .flags = IORESOURCE_MEM,
  321. },
  322. [1] = {
  323. .start = AT91SAM9RL_ID_SPI,
  324. .end = AT91SAM9RL_ID_SPI,
  325. .flags = IORESOURCE_IRQ,
  326. },
  327. };
  328. static struct platform_device at91sam9rl_spi_device = {
  329. .name = "atmel_spi",
  330. .id = 0,
  331. .dev = {
  332. .dma_mask = &spi_dmamask,
  333. .coherent_dma_mask = DMA_BIT_MASK(32),
  334. },
  335. .resource = spi_resources,
  336. .num_resources = ARRAY_SIZE(spi_resources),
  337. };
  338. static const unsigned spi_standard_cs[4] = { AT91_PIN_PA28, AT91_PIN_PB7, AT91_PIN_PD8, AT91_PIN_PD9 };
  339. void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices)
  340. {
  341. int i;
  342. unsigned long cs_pin;
  343. at91_set_A_periph(AT91_PIN_PA25, 0); /* MISO */
  344. at91_set_A_periph(AT91_PIN_PA26, 0); /* MOSI */
  345. at91_set_A_periph(AT91_PIN_PA27, 0); /* SPCK */
  346. /* Enable SPI chip-selects */
  347. for (i = 0; i < nr_devices; i++) {
  348. if (devices[i].controller_data)
  349. cs_pin = (unsigned long) devices[i].controller_data;
  350. else
  351. cs_pin = spi_standard_cs[devices[i].chip_select];
  352. /* enable chip-select pin */
  353. at91_set_gpio_output(cs_pin, 1);
  354. /* pass chip-select pin to driver */
  355. devices[i].controller_data = (void *) cs_pin;
  356. }
  357. spi_register_board_info(devices, nr_devices);
  358. platform_device_register(&at91sam9rl_spi_device);
  359. }
  360. #else
  361. void __init at91_add_device_spi(struct spi_board_info *devices, int nr_devices) {}
  362. #endif
  363. /* --------------------------------------------------------------------
  364. * AC97
  365. * -------------------------------------------------------------------- */
  366. #if defined(CONFIG_SND_ATMEL_AC97C) || defined(CONFIG_SND_ATMEL_AC97C_MODULE)
  367. static u64 ac97_dmamask = DMA_BIT_MASK(32);
  368. static struct ac97c_platform_data ac97_data;
  369. static struct resource ac97_resources[] = {
  370. [0] = {
  371. .start = AT91SAM9RL_BASE_AC97C,
  372. .end = AT91SAM9RL_BASE_AC97C + SZ_16K - 1,
  373. .flags = IORESOURCE_MEM,
  374. },
  375. [1] = {
  376. .start = AT91SAM9RL_ID_AC97C,
  377. .end = AT91SAM9RL_ID_AC97C,
  378. .flags = IORESOURCE_IRQ,
  379. },
  380. };
  381. static struct platform_device at91sam9rl_ac97_device = {
  382. .name = "atmel_ac97c",
  383. .id = 0,
  384. .dev = {
  385. .dma_mask = &ac97_dmamask,
  386. .coherent_dma_mask = DMA_BIT_MASK(32),
  387. .platform_data = &ac97_data,
  388. },
  389. .resource = ac97_resources,
  390. .num_resources = ARRAY_SIZE(ac97_resources),
  391. };
  392. void __init at91_add_device_ac97(struct ac97c_platform_data *data)
  393. {
  394. if (!data)
  395. return;
  396. at91_set_A_periph(AT91_PIN_PD1, 0); /* AC97FS */
  397. at91_set_A_periph(AT91_PIN_PD2, 0); /* AC97CK */
  398. at91_set_A_periph(AT91_PIN_PD3, 0); /* AC97TX */
  399. at91_set_A_periph(AT91_PIN_PD4, 0); /* AC97RX */
  400. /* reset */
  401. if (gpio_is_valid(data->reset_pin))
  402. at91_set_gpio_output(data->reset_pin, 0);
  403. ac97_data = *data;
  404. platform_device_register(&at91sam9rl_ac97_device);
  405. }
  406. #else
  407. void __init at91_add_device_ac97(struct ac97c_platform_data *data) {}
  408. #endif
  409. /* --------------------------------------------------------------------
  410. * LCD Controller
  411. * -------------------------------------------------------------------- */
  412. #if defined(CONFIG_FB_ATMEL) || defined(CONFIG_FB_ATMEL_MODULE)
  413. static u64 lcdc_dmamask = DMA_BIT_MASK(32);
  414. static struct atmel_lcdfb_info lcdc_data;
  415. static struct resource lcdc_resources[] = {
  416. [0] = {
  417. .start = AT91SAM9RL_LCDC_BASE,
  418. .end = AT91SAM9RL_LCDC_BASE + SZ_4K - 1,
  419. .flags = IORESOURCE_MEM,
  420. },
  421. [1] = {
  422. .start = AT91SAM9RL_ID_LCDC,
  423. .end = AT91SAM9RL_ID_LCDC,
  424. .flags = IORESOURCE_IRQ,
  425. },
  426. };
  427. static struct platform_device at91_lcdc_device = {
  428. .name = "atmel_lcdfb",
  429. .id = 0,
  430. .dev = {
  431. .dma_mask = &lcdc_dmamask,
  432. .coherent_dma_mask = DMA_BIT_MASK(32),
  433. .platform_data = &lcdc_data,
  434. },
  435. .resource = lcdc_resources,
  436. .num_resources = ARRAY_SIZE(lcdc_resources),
  437. };
  438. void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data)
  439. {
  440. if (!data) {
  441. return;
  442. }
  443. at91_set_B_periph(AT91_PIN_PC1, 0); /* LCDPWR */
  444. at91_set_A_periph(AT91_PIN_PC5, 0); /* LCDHSYNC */
  445. at91_set_A_periph(AT91_PIN_PC6, 0); /* LCDDOTCK */
  446. at91_set_A_periph(AT91_PIN_PC7, 0); /* LCDDEN */
  447. at91_set_A_periph(AT91_PIN_PC3, 0); /* LCDCC */
  448. at91_set_B_periph(AT91_PIN_PC9, 0); /* LCDD3 */
  449. at91_set_B_periph(AT91_PIN_PC10, 0); /* LCDD4 */
  450. at91_set_B_periph(AT91_PIN_PC11, 0); /* LCDD5 */
  451. at91_set_B_periph(AT91_PIN_PC12, 0); /* LCDD6 */
  452. at91_set_B_periph(AT91_PIN_PC13, 0); /* LCDD7 */
  453. at91_set_B_periph(AT91_PIN_PC15, 0); /* LCDD11 */
  454. at91_set_B_periph(AT91_PIN_PC16, 0); /* LCDD12 */
  455. at91_set_B_periph(AT91_PIN_PC17, 0); /* LCDD13 */
  456. at91_set_B_periph(AT91_PIN_PC18, 0); /* LCDD14 */
  457. at91_set_B_periph(AT91_PIN_PC19, 0); /* LCDD15 */
  458. at91_set_B_periph(AT91_PIN_PC20, 0); /* LCDD18 */
  459. at91_set_B_periph(AT91_PIN_PC21, 0); /* LCDD19 */
  460. at91_set_B_periph(AT91_PIN_PC22, 0); /* LCDD20 */
  461. at91_set_B_periph(AT91_PIN_PC23, 0); /* LCDD21 */
  462. at91_set_B_periph(AT91_PIN_PC24, 0); /* LCDD22 */
  463. at91_set_B_periph(AT91_PIN_PC25, 0); /* LCDD23 */
  464. lcdc_data = *data;
  465. platform_device_register(&at91_lcdc_device);
  466. }
  467. #else
  468. void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data) {}
  469. #endif
  470. /* --------------------------------------------------------------------
  471. * Timer/Counter block
  472. * -------------------------------------------------------------------- */
  473. #ifdef CONFIG_ATMEL_TCLIB
  474. static struct resource tcb_resources[] = {
  475. [0] = {
  476. .start = AT91SAM9RL_BASE_TCB0,
  477. .end = AT91SAM9RL_BASE_TCB0 + SZ_16K - 1,
  478. .flags = IORESOURCE_MEM,
  479. },
  480. [1] = {
  481. .start = AT91SAM9RL_ID_TC0,
  482. .end = AT91SAM9RL_ID_TC0,
  483. .flags = IORESOURCE_IRQ,
  484. },
  485. [2] = {
  486. .start = AT91SAM9RL_ID_TC1,
  487. .end = AT91SAM9RL_ID_TC1,
  488. .flags = IORESOURCE_IRQ,
  489. },
  490. [3] = {
  491. .start = AT91SAM9RL_ID_TC2,
  492. .end = AT91SAM9RL_ID_TC2,
  493. .flags = IORESOURCE_IRQ,
  494. },
  495. };
  496. static struct platform_device at91sam9rl_tcb_device = {
  497. .name = "atmel_tcb",
  498. .id = 0,
  499. .resource = tcb_resources,
  500. .num_resources = ARRAY_SIZE(tcb_resources),
  501. };
  502. static void __init at91_add_device_tc(void)
  503. {
  504. platform_device_register(&at91sam9rl_tcb_device);
  505. }
  506. #else
  507. static void __init at91_add_device_tc(void) { }
  508. #endif
  509. /* --------------------------------------------------------------------
  510. * Touchscreen
  511. * -------------------------------------------------------------------- */
  512. #if defined(CONFIG_TOUCHSCREEN_ATMEL_TSADCC) || defined(CONFIG_TOUCHSCREEN_ATMEL_TSADCC_MODULE)
  513. static u64 tsadcc_dmamask = DMA_BIT_MASK(32);
  514. static struct at91_tsadcc_data tsadcc_data;
  515. static struct resource tsadcc_resources[] = {
  516. [0] = {
  517. .start = AT91SAM9RL_BASE_TSC,
  518. .end = AT91SAM9RL_BASE_TSC + SZ_16K - 1,
  519. .flags = IORESOURCE_MEM,
  520. },
  521. [1] = {
  522. .start = AT91SAM9RL_ID_TSC,
  523. .end = AT91SAM9RL_ID_TSC,
  524. .flags = IORESOURCE_IRQ,
  525. }
  526. };
  527. static struct platform_device at91sam9rl_tsadcc_device = {
  528. .name = "atmel_tsadcc",
  529. .id = -1,
  530. .dev = {
  531. .dma_mask = &tsadcc_dmamask,
  532. .coherent_dma_mask = DMA_BIT_MASK(32),
  533. .platform_data = &tsadcc_data,
  534. },
  535. .resource = tsadcc_resources,
  536. .num_resources = ARRAY_SIZE(tsadcc_resources),
  537. };
  538. void __init at91_add_device_tsadcc(struct at91_tsadcc_data *data)
  539. {
  540. if (!data)
  541. return;
  542. at91_set_A_periph(AT91_PIN_PA17, 0); /* AD0_XR */
  543. at91_set_A_periph(AT91_PIN_PA18, 0); /* AD1_XL */
  544. at91_set_A_periph(AT91_PIN_PA19, 0); /* AD2_YT */
  545. at91_set_A_periph(AT91_PIN_PA20, 0); /* AD3_TB */
  546. tsadcc_data = *data;
  547. platform_device_register(&at91sam9rl_tsadcc_device);
  548. }
  549. #else
  550. void __init at91_add_device_tsadcc(struct at91_tsadcc_data *data) {}
  551. #endif
  552. /* --------------------------------------------------------------------
  553. * RTC
  554. * -------------------------------------------------------------------- */
  555. #if defined(CONFIG_RTC_DRV_AT91RM9200) || defined(CONFIG_RTC_DRV_AT91RM9200_MODULE)
  556. static struct platform_device at91sam9rl_rtc_device = {
  557. .name = "at91_rtc",
  558. .id = -1,
  559. .num_resources = 0,
  560. };
  561. static void __init at91_add_device_rtc(void)
  562. {
  563. platform_device_register(&at91sam9rl_rtc_device);
  564. }
  565. #else
  566. static void __init at91_add_device_rtc(void) {}
  567. #endif
  568. /* --------------------------------------------------------------------
  569. * RTT
  570. * -------------------------------------------------------------------- */
  571. static struct resource rtt_resources[] = {
  572. {
  573. .start = AT91SAM9RL_BASE_RTT,
  574. .end = AT91SAM9RL_BASE_RTT + SZ_16 - 1,
  575. .flags = IORESOURCE_MEM,
  576. }
  577. };
  578. static struct platform_device at91sam9rl_rtt_device = {
  579. .name = "at91_rtt",
  580. .id = 0,
  581. .resource = rtt_resources,
  582. .num_resources = ARRAY_SIZE(rtt_resources),
  583. };
  584. static void __init at91_add_device_rtt(void)
  585. {
  586. platform_device_register(&at91sam9rl_rtt_device);
  587. }
  588. /* --------------------------------------------------------------------
  589. * Watchdog
  590. * -------------------------------------------------------------------- */
  591. #if defined(CONFIG_AT91SAM9X_WATCHDOG) || defined(CONFIG_AT91SAM9X_WATCHDOG_MODULE)
  592. static struct resource wdt_resources[] = {
  593. {
  594. .start = AT91SAM9RL_BASE_WDT,
  595. .end = AT91SAM9RL_BASE_WDT + SZ_16 - 1,
  596. .flags = IORESOURCE_MEM,
  597. }
  598. };
  599. static struct platform_device at91sam9rl_wdt_device = {
  600. .name = "at91_wdt",
  601. .id = -1,
  602. .resource = wdt_resources,
  603. .num_resources = ARRAY_SIZE(wdt_resources),
  604. };
  605. static void __init at91_add_device_watchdog(void)
  606. {
  607. platform_device_register(&at91sam9rl_wdt_device);
  608. }
  609. #else
  610. static void __init at91_add_device_watchdog(void) {}
  611. #endif
  612. /* --------------------------------------------------------------------
  613. * PWM
  614. * --------------------------------------------------------------------*/
  615. #if defined(CONFIG_ATMEL_PWM)
  616. static u32 pwm_mask;
  617. static struct resource pwm_resources[] = {
  618. [0] = {
  619. .start = AT91SAM9RL_BASE_PWMC,
  620. .end = AT91SAM9RL_BASE_PWMC + SZ_16K - 1,
  621. .flags = IORESOURCE_MEM,
  622. },
  623. [1] = {
  624. .start = AT91SAM9RL_ID_PWMC,
  625. .end = AT91SAM9RL_ID_PWMC,
  626. .flags = IORESOURCE_IRQ,
  627. },
  628. };
  629. static struct platform_device at91sam9rl_pwm0_device = {
  630. .name = "atmel_pwm",
  631. .id = -1,
  632. .dev = {
  633. .platform_data = &pwm_mask,
  634. },
  635. .resource = pwm_resources,
  636. .num_resources = ARRAY_SIZE(pwm_resources),
  637. };
  638. void __init at91_add_device_pwm(u32 mask)
  639. {
  640. if (mask & (1 << AT91_PWM0))
  641. at91_set_B_periph(AT91_PIN_PB8, 1); /* enable PWM0 */
  642. if (mask & (1 << AT91_PWM1))
  643. at91_set_B_periph(AT91_PIN_PB9, 1); /* enable PWM1 */
  644. if (mask & (1 << AT91_PWM2))
  645. at91_set_B_periph(AT91_PIN_PD5, 1); /* enable PWM2 */
  646. if (mask & (1 << AT91_PWM3))
  647. at91_set_B_periph(AT91_PIN_PD8, 1); /* enable PWM3 */
  648. pwm_mask = mask;
  649. platform_device_register(&at91sam9rl_pwm0_device);
  650. }
  651. #else
  652. void __init at91_add_device_pwm(u32 mask) {}
  653. #endif
  654. /* --------------------------------------------------------------------
  655. * SSC -- Synchronous Serial Controller
  656. * -------------------------------------------------------------------- */
  657. #if defined(CONFIG_ATMEL_SSC) || defined(CONFIG_ATMEL_SSC_MODULE)
  658. static u64 ssc0_dmamask = DMA_BIT_MASK(32);
  659. static struct resource ssc0_resources[] = {
  660. [0] = {
  661. .start = AT91SAM9RL_BASE_SSC0,
  662. .end = AT91SAM9RL_BASE_SSC0 + SZ_16K - 1,
  663. .flags = IORESOURCE_MEM,
  664. },
  665. [1] = {
  666. .start = AT91SAM9RL_ID_SSC0,
  667. .end = AT91SAM9RL_ID_SSC0,
  668. .flags = IORESOURCE_IRQ,
  669. },
  670. };
  671. static struct platform_device at91sam9rl_ssc0_device = {
  672. .name = "ssc",
  673. .id = 0,
  674. .dev = {
  675. .dma_mask = &ssc0_dmamask,
  676. .coherent_dma_mask = DMA_BIT_MASK(32),
  677. },
  678. .resource = ssc0_resources,
  679. .num_resources = ARRAY_SIZE(ssc0_resources),
  680. };
  681. static inline void configure_ssc0_pins(unsigned pins)
  682. {
  683. if (pins & ATMEL_SSC_TF)
  684. at91_set_A_periph(AT91_PIN_PC0, 1);
  685. if (pins & ATMEL_SSC_TK)
  686. at91_set_A_periph(AT91_PIN_PC1, 1);
  687. if (pins & ATMEL_SSC_TD)
  688. at91_set_A_periph(AT91_PIN_PA15, 1);
  689. if (pins & ATMEL_SSC_RD)
  690. at91_set_A_periph(AT91_PIN_PA16, 1);
  691. if (pins & ATMEL_SSC_RK)
  692. at91_set_B_periph(AT91_PIN_PA10, 1);
  693. if (pins & ATMEL_SSC_RF)
  694. at91_set_B_periph(AT91_PIN_PA22, 1);
  695. }
  696. static u64 ssc1_dmamask = DMA_BIT_MASK(32);
  697. static struct resource ssc1_resources[] = {
  698. [0] = {
  699. .start = AT91SAM9RL_BASE_SSC1,
  700. .end = AT91SAM9RL_BASE_SSC1 + SZ_16K - 1,
  701. .flags = IORESOURCE_MEM,
  702. },
  703. [1] = {
  704. .start = AT91SAM9RL_ID_SSC1,
  705. .end = AT91SAM9RL_ID_SSC1,
  706. .flags = IORESOURCE_IRQ,
  707. },
  708. };
  709. static struct platform_device at91sam9rl_ssc1_device = {
  710. .name = "ssc",
  711. .id = 1,
  712. .dev = {
  713. .dma_mask = &ssc1_dmamask,
  714. .coherent_dma_mask = DMA_BIT_MASK(32),
  715. },
  716. .resource = ssc1_resources,
  717. .num_resources = ARRAY_SIZE(ssc1_resources),
  718. };
  719. static inline void configure_ssc1_pins(unsigned pins)
  720. {
  721. if (pins & ATMEL_SSC_TF)
  722. at91_set_B_periph(AT91_PIN_PA29, 1);
  723. if (pins & ATMEL_SSC_TK)
  724. at91_set_B_periph(AT91_PIN_PA30, 1);
  725. if (pins & ATMEL_SSC_TD)
  726. at91_set_B_periph(AT91_PIN_PA13, 1);
  727. if (pins & ATMEL_SSC_RD)
  728. at91_set_B_periph(AT91_PIN_PA14, 1);
  729. if (pins & ATMEL_SSC_RK)
  730. at91_set_B_periph(AT91_PIN_PA9, 1);
  731. if (pins & ATMEL_SSC_RF)
  732. at91_set_B_periph(AT91_PIN_PA8, 1);
  733. }
  734. /*
  735. * SSC controllers are accessed through library code, instead of any
  736. * kind of all-singing/all-dancing driver. For example one could be
  737. * used by a particular I2S audio codec's driver, while another one
  738. * on the same system might be used by a custom data capture driver.
  739. */
  740. void __init at91_add_device_ssc(unsigned id, unsigned pins)
  741. {
  742. struct platform_device *pdev;
  743. /*
  744. * NOTE: caller is responsible for passing information matching
  745. * "pins" to whatever will be using each particular controller.
  746. */
  747. switch (id) {
  748. case AT91SAM9RL_ID_SSC0:
  749. pdev = &at91sam9rl_ssc0_device;
  750. configure_ssc0_pins(pins);
  751. break;
  752. case AT91SAM9RL_ID_SSC1:
  753. pdev = &at91sam9rl_ssc1_device;
  754. configure_ssc1_pins(pins);
  755. break;
  756. default:
  757. return;
  758. }
  759. platform_device_register(pdev);
  760. }
  761. #else
  762. void __init at91_add_device_ssc(unsigned id, unsigned pins) {}
  763. #endif
  764. /* --------------------------------------------------------------------
  765. * UART
  766. * -------------------------------------------------------------------- */
  767. #if defined(CONFIG_SERIAL_ATMEL)
  768. static struct resource dbgu_resources[] = {
  769. [0] = {
  770. .start = AT91SAM9RL_BASE_DBGU,
  771. .end = AT91SAM9RL_BASE_DBGU + SZ_512 - 1,
  772. .flags = IORESOURCE_MEM,
  773. },
  774. [1] = {
  775. .start = AT91_ID_SYS,
  776. .end = AT91_ID_SYS,
  777. .flags = IORESOURCE_IRQ,
  778. },
  779. };
  780. static struct atmel_uart_data dbgu_data = {
  781. .use_dma_tx = 0,
  782. .use_dma_rx = 0, /* DBGU not capable of receive DMA */
  783. };
  784. static u64 dbgu_dmamask = DMA_BIT_MASK(32);
  785. static struct platform_device at91sam9rl_dbgu_device = {
  786. .name = "atmel_usart",
  787. .id = 0,
  788. .dev = {
  789. .dma_mask = &dbgu_dmamask,
  790. .coherent_dma_mask = DMA_BIT_MASK(32),
  791. .platform_data = &dbgu_data,
  792. },
  793. .resource = dbgu_resources,
  794. .num_resources = ARRAY_SIZE(dbgu_resources),
  795. };
  796. static inline void configure_dbgu_pins(void)
  797. {
  798. at91_set_A_periph(AT91_PIN_PA21, 0); /* DRXD */
  799. at91_set_A_periph(AT91_PIN_PA22, 1); /* DTXD */
  800. }
  801. static struct resource uart0_resources[] = {
  802. [0] = {
  803. .start = AT91SAM9RL_BASE_US0,
  804. .end = AT91SAM9RL_BASE_US0 + SZ_16K - 1,
  805. .flags = IORESOURCE_MEM,
  806. },
  807. [1] = {
  808. .start = AT91SAM9RL_ID_US0,
  809. .end = AT91SAM9RL_ID_US0,
  810. .flags = IORESOURCE_IRQ,
  811. },
  812. };
  813. static struct atmel_uart_data uart0_data = {
  814. .use_dma_tx = 1,
  815. .use_dma_rx = 1,
  816. };
  817. static u64 uart0_dmamask = DMA_BIT_MASK(32);
  818. static struct platform_device at91sam9rl_uart0_device = {
  819. .name = "atmel_usart",
  820. .id = 1,
  821. .dev = {
  822. .dma_mask = &uart0_dmamask,
  823. .coherent_dma_mask = DMA_BIT_MASK(32),
  824. .platform_data = &uart0_data,
  825. },
  826. .resource = uart0_resources,
  827. .num_resources = ARRAY_SIZE(uart0_resources),
  828. };
  829. static inline void configure_usart0_pins(unsigned pins)
  830. {
  831. at91_set_A_periph(AT91_PIN_PA6, 1); /* TXD0 */
  832. at91_set_A_periph(AT91_PIN_PA7, 0); /* RXD0 */
  833. if (pins & ATMEL_UART_RTS)
  834. at91_set_A_periph(AT91_PIN_PA9, 0); /* RTS0 */
  835. if (pins & ATMEL_UART_CTS)
  836. at91_set_A_periph(AT91_PIN_PA10, 0); /* CTS0 */
  837. if (pins & ATMEL_UART_DSR)
  838. at91_set_A_periph(AT91_PIN_PD14, 0); /* DSR0 */
  839. if (pins & ATMEL_UART_DTR)
  840. at91_set_A_periph(AT91_PIN_PD15, 0); /* DTR0 */
  841. if (pins & ATMEL_UART_DCD)
  842. at91_set_A_periph(AT91_PIN_PD16, 0); /* DCD0 */
  843. if (pins & ATMEL_UART_RI)
  844. at91_set_A_periph(AT91_PIN_PD17, 0); /* RI0 */
  845. }
  846. static struct resource uart1_resources[] = {
  847. [0] = {
  848. .start = AT91SAM9RL_BASE_US1,
  849. .end = AT91SAM9RL_BASE_US1 + SZ_16K - 1,
  850. .flags = IORESOURCE_MEM,
  851. },
  852. [1] = {
  853. .start = AT91SAM9RL_ID_US1,
  854. .end = AT91SAM9RL_ID_US1,
  855. .flags = IORESOURCE_IRQ,
  856. },
  857. };
  858. static struct atmel_uart_data uart1_data = {
  859. .use_dma_tx = 1,
  860. .use_dma_rx = 1,
  861. };
  862. static u64 uart1_dmamask = DMA_BIT_MASK(32);
  863. static struct platform_device at91sam9rl_uart1_device = {
  864. .name = "atmel_usart",
  865. .id = 2,
  866. .dev = {
  867. .dma_mask = &uart1_dmamask,
  868. .coherent_dma_mask = DMA_BIT_MASK(32),
  869. .platform_data = &uart1_data,
  870. },
  871. .resource = uart1_resources,
  872. .num_resources = ARRAY_SIZE(uart1_resources),
  873. };
  874. static inline void configure_usart1_pins(unsigned pins)
  875. {
  876. at91_set_A_periph(AT91_PIN_PA11, 1); /* TXD1 */
  877. at91_set_A_periph(AT91_PIN_PA12, 0); /* RXD1 */
  878. if (pins & ATMEL_UART_RTS)
  879. at91_set_B_periph(AT91_PIN_PA18, 0); /* RTS1 */
  880. if (pins & ATMEL_UART_CTS)
  881. at91_set_B_periph(AT91_PIN_PA19, 0); /* CTS1 */
  882. }
  883. static struct resource uart2_resources[] = {
  884. [0] = {
  885. .start = AT91SAM9RL_BASE_US2,
  886. .end = AT91SAM9RL_BASE_US2 + SZ_16K - 1,
  887. .flags = IORESOURCE_MEM,
  888. },
  889. [1] = {
  890. .start = AT91SAM9RL_ID_US2,
  891. .end = AT91SAM9RL_ID_US2,
  892. .flags = IORESOURCE_IRQ,
  893. },
  894. };
  895. static struct atmel_uart_data uart2_data = {
  896. .use_dma_tx = 1,
  897. .use_dma_rx = 1,
  898. };
  899. static u64 uart2_dmamask = DMA_BIT_MASK(32);
  900. static struct platform_device at91sam9rl_uart2_device = {
  901. .name = "atmel_usart",
  902. .id = 3,
  903. .dev = {
  904. .dma_mask = &uart2_dmamask,
  905. .coherent_dma_mask = DMA_BIT_MASK(32),
  906. .platform_data = &uart2_data,
  907. },
  908. .resource = uart2_resources,
  909. .num_resources = ARRAY_SIZE(uart2_resources),
  910. };
  911. static inline void configure_usart2_pins(unsigned pins)
  912. {
  913. at91_set_A_periph(AT91_PIN_PA13, 1); /* TXD2 */
  914. at91_set_A_periph(AT91_PIN_PA14, 0); /* RXD2 */
  915. if (pins & ATMEL_UART_RTS)
  916. at91_set_A_periph(AT91_PIN_PA29, 0); /* RTS2 */
  917. if (pins & ATMEL_UART_CTS)
  918. at91_set_A_periph(AT91_PIN_PA30, 0); /* CTS2 */
  919. }
  920. static struct resource uart3_resources[] = {
  921. [0] = {
  922. .start = AT91SAM9RL_BASE_US3,
  923. .end = AT91SAM9RL_BASE_US3 + SZ_16K - 1,
  924. .flags = IORESOURCE_MEM,
  925. },
  926. [1] = {
  927. .start = AT91SAM9RL_ID_US3,
  928. .end = AT91SAM9RL_ID_US3,
  929. .flags = IORESOURCE_IRQ,
  930. },
  931. };
  932. static struct atmel_uart_data uart3_data = {
  933. .use_dma_tx = 1,
  934. .use_dma_rx = 1,
  935. };
  936. static u64 uart3_dmamask = DMA_BIT_MASK(32);
  937. static struct platform_device at91sam9rl_uart3_device = {
  938. .name = "atmel_usart",
  939. .id = 4,
  940. .dev = {
  941. .dma_mask = &uart3_dmamask,
  942. .coherent_dma_mask = DMA_BIT_MASK(32),
  943. .platform_data = &uart3_data,
  944. },
  945. .resource = uart3_resources,
  946. .num_resources = ARRAY_SIZE(uart3_resources),
  947. };
  948. static inline void configure_usart3_pins(unsigned pins)
  949. {
  950. at91_set_A_periph(AT91_PIN_PB0, 1); /* TXD3 */
  951. at91_set_A_periph(AT91_PIN_PB1, 0); /* RXD3 */
  952. if (pins & ATMEL_UART_RTS)
  953. at91_set_B_periph(AT91_PIN_PD4, 0); /* RTS3 */
  954. if (pins & ATMEL_UART_CTS)
  955. at91_set_B_periph(AT91_PIN_PD3, 0); /* CTS3 */
  956. }
  957. static struct platform_device *__initdata at91_uarts[ATMEL_MAX_UART]; /* the UARTs to use */
  958. struct platform_device *atmel_default_console_device; /* the serial console device */
  959. void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins)
  960. {
  961. struct platform_device *pdev;
  962. struct atmel_uart_data *pdata;
  963. switch (id) {
  964. case 0: /* DBGU */
  965. pdev = &at91sam9rl_dbgu_device;
  966. configure_dbgu_pins();
  967. break;
  968. case AT91SAM9RL_ID_US0:
  969. pdev = &at91sam9rl_uart0_device;
  970. configure_usart0_pins(pins);
  971. break;
  972. case AT91SAM9RL_ID_US1:
  973. pdev = &at91sam9rl_uart1_device;
  974. configure_usart1_pins(pins);
  975. break;
  976. case AT91SAM9RL_ID_US2:
  977. pdev = &at91sam9rl_uart2_device;
  978. configure_usart2_pins(pins);
  979. break;
  980. case AT91SAM9RL_ID_US3:
  981. pdev = &at91sam9rl_uart3_device;
  982. configure_usart3_pins(pins);
  983. break;
  984. default:
  985. return;
  986. }
  987. pdata = pdev->dev.platform_data;
  988. pdata->num = portnr; /* update to mapped ID */
  989. if (portnr < ATMEL_MAX_UART)
  990. at91_uarts[portnr] = pdev;
  991. }
  992. void __init at91_set_serial_console(unsigned portnr)
  993. {
  994. if (portnr < ATMEL_MAX_UART) {
  995. atmel_default_console_device = at91_uarts[portnr];
  996. at91sam9rl_set_console_clock(at91_uarts[portnr]->id);
  997. }
  998. }
  999. void __init at91_add_device_serial(void)
  1000. {
  1001. int i;
  1002. for (i = 0; i < ATMEL_MAX_UART; i++) {
  1003. if (at91_uarts[i])
  1004. platform_device_register(at91_uarts[i]);
  1005. }
  1006. if (!atmel_default_console_device)
  1007. printk(KERN_INFO "AT91: No default serial console defined.\n");
  1008. }
  1009. #else
  1010. void __init at91_register_uart(unsigned id, unsigned portnr, unsigned pins) {}
  1011. void __init at91_set_serial_console(unsigned portnr) {}
  1012. void __init at91_add_device_serial(void) {}
  1013. #endif
  1014. /* -------------------------------------------------------------------- */
  1015. /*
  1016. * These devices are always present and don't need any board-specific
  1017. * setup.
  1018. */
  1019. static int __init at91_add_standard_devices(void)
  1020. {
  1021. at91_add_device_hdmac();
  1022. at91_add_device_rtc();
  1023. at91_add_device_rtt();
  1024. at91_add_device_watchdog();
  1025. at91_add_device_tc();
  1026. return 0;
  1027. }
  1028. arch_initcall(at91_add_standard_devices);