intelfbhw.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936
  1. /*
  2. * intelfb
  3. *
  4. * Linux framebuffer driver for Intel(R) 865G integrated graphics chips.
  5. *
  6. * Copyright © 2002, 2003 David Dawes <dawes@xfree86.org>
  7. * 2004 Sylvain Meyer
  8. *
  9. * This driver consists of two parts. The first part (intelfbdrv.c) provides
  10. * the basic fbdev interfaces, is derived in part from the radeonfb and
  11. * vesafb drivers, and is covered by the GPL. The second part (intelfbhw.c)
  12. * provides the code to program the hardware. Most of it is derived from
  13. * the i810/i830 XFree86 driver. The HW-specific code is covered here
  14. * under a dual license (GPL and MIT/XFree86 license).
  15. *
  16. * Author: David Dawes
  17. *
  18. */
  19. /* $DHD: intelfb/intelfbhw.c,v 1.9 2003/06/27 15:06:25 dawes Exp $ */
  20. #include <linux/config.h>
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/errno.h>
  24. #include <linux/string.h>
  25. #include <linux/mm.h>
  26. #include <linux/tty.h>
  27. #include <linux/slab.h>
  28. #include <linux/delay.h>
  29. #include <linux/fb.h>
  30. #include <linux/ioport.h>
  31. #include <linux/init.h>
  32. #include <linux/pci.h>
  33. #include <linux/vmalloc.h>
  34. #include <linux/pagemap.h>
  35. #include <asm/io.h>
  36. #include "intelfb.h"
  37. #include "intelfbhw.h"
  38. struct pll_min_max {
  39. int min_m, max_m, min_m1, max_m1;
  40. int min_m2, max_m2, min_n, max_n;
  41. int min_p, max_p, min_p1, max_p1;
  42. int min_vco, max_vco, p_transition_clk, ref_clk;
  43. int p_inc_lo, p_inc_hi;
  44. };
  45. #define PLLS_I8xx 0
  46. #define PLLS_I9xx 1
  47. #define PLLS_MAX 2
  48. static struct pll_min_max plls[PLLS_MAX] = {
  49. { 108, 140, 18, 26,
  50. 6, 16, 3, 16,
  51. 4, 128, 0, 31,
  52. 930000, 1400000, 165000, 48000,
  53. 4, 2 }, //I8xx
  54. { 75, 120, 10, 20,
  55. 5, 9, 4, 7,
  56. 5, 80, 1, 8,
  57. 1400000, 2800000, 200000, 96000,
  58. 10, 5 } //I9xx
  59. };
  60. int
  61. intelfbhw_get_chipset(struct pci_dev *pdev, struct intelfb_info *dinfo)
  62. {
  63. u32 tmp;
  64. if (!pdev || !dinfo)
  65. return 1;
  66. switch (pdev->device) {
  67. case PCI_DEVICE_ID_INTEL_830M:
  68. dinfo->name = "Intel(R) 830M";
  69. dinfo->chipset = INTEL_830M;
  70. dinfo->mobile = 1;
  71. dinfo->pll_index = PLLS_I8xx;
  72. return 0;
  73. case PCI_DEVICE_ID_INTEL_845G:
  74. dinfo->name = "Intel(R) 845G";
  75. dinfo->chipset = INTEL_845G;
  76. dinfo->mobile = 0;
  77. dinfo->pll_index = PLLS_I8xx;
  78. return 0;
  79. case PCI_DEVICE_ID_INTEL_85XGM:
  80. tmp = 0;
  81. dinfo->mobile = 1;
  82. dinfo->pll_index = PLLS_I8xx;
  83. pci_read_config_dword(pdev, INTEL_85X_CAPID, &tmp);
  84. switch ((tmp >> INTEL_85X_VARIANT_SHIFT) &
  85. INTEL_85X_VARIANT_MASK) {
  86. case INTEL_VAR_855GME:
  87. dinfo->name = "Intel(R) 855GME";
  88. dinfo->chipset = INTEL_855GME;
  89. return 0;
  90. case INTEL_VAR_855GM:
  91. dinfo->name = "Intel(R) 855GM";
  92. dinfo->chipset = INTEL_855GM;
  93. return 0;
  94. case INTEL_VAR_852GME:
  95. dinfo->name = "Intel(R) 852GME";
  96. dinfo->chipset = INTEL_852GME;
  97. return 0;
  98. case INTEL_VAR_852GM:
  99. dinfo->name = "Intel(R) 852GM";
  100. dinfo->chipset = INTEL_852GM;
  101. return 0;
  102. default:
  103. dinfo->name = "Intel(R) 852GM/855GM";
  104. dinfo->chipset = INTEL_85XGM;
  105. return 0;
  106. }
  107. break;
  108. case PCI_DEVICE_ID_INTEL_865G:
  109. dinfo->name = "Intel(R) 865G";
  110. dinfo->chipset = INTEL_865G;
  111. dinfo->mobile = 0;
  112. dinfo->pll_index = PLLS_I8xx;
  113. return 0;
  114. case PCI_DEVICE_ID_INTEL_915G:
  115. dinfo->name = "Intel(R) 915G";
  116. dinfo->chipset = INTEL_915G;
  117. dinfo->mobile = 0;
  118. dinfo->pll_index = PLLS_I9xx;
  119. return 0;
  120. case PCI_DEVICE_ID_INTEL_915GM:
  121. dinfo->name = "Intel(R) 915GM";
  122. dinfo->chipset = INTEL_915GM;
  123. dinfo->mobile = 1;
  124. dinfo->pll_index = PLLS_I9xx;
  125. return 0;
  126. case PCI_DEVICE_ID_INTEL_945G:
  127. dinfo->name = "Intel(R) 945G";
  128. dinfo->chipset = INTEL_945G;
  129. dinfo->mobile = 0;
  130. dinfo->pll_index = PLLS_I9xx;
  131. return 0;
  132. case PCI_DEVICE_ID_INTEL_945GM:
  133. dinfo->name = "Intel(R) 945GM";
  134. dinfo->chipset = INTEL_945GM;
  135. dinfo->mobile = 1;
  136. dinfo->pll_index = PLLS_I9xx;
  137. return 0;
  138. default:
  139. return 1;
  140. }
  141. }
  142. int
  143. intelfbhw_get_memory(struct pci_dev *pdev, int *aperture_size,
  144. int *stolen_size)
  145. {
  146. struct pci_dev *bridge_dev;
  147. u16 tmp;
  148. int stolen_overhead;
  149. if (!pdev || !aperture_size || !stolen_size)
  150. return 1;
  151. /* Find the bridge device. It is always 0:0.0 */
  152. if (!(bridge_dev = pci_find_slot(0, PCI_DEVFN(0, 0)))) {
  153. ERR_MSG("cannot find bridge device\n");
  154. return 1;
  155. }
  156. /* Get the fb aperture size and "stolen" memory amount. */
  157. tmp = 0;
  158. pci_read_config_word(bridge_dev, INTEL_GMCH_CTRL, &tmp);
  159. switch (pdev->device) {
  160. case PCI_DEVICE_ID_INTEL_915G:
  161. case PCI_DEVICE_ID_INTEL_915GM:
  162. case PCI_DEVICE_ID_INTEL_945G:
  163. case PCI_DEVICE_ID_INTEL_945GM:
  164. /* 915 and 945 chipsets support a 256MB aperture.
  165. Aperture size is determined by inspected the
  166. base address of the aperture. */
  167. if (pci_resource_start(pdev, 2) & 0x08000000)
  168. *aperture_size = MB(128);
  169. else
  170. *aperture_size = MB(256);
  171. break;
  172. default:
  173. if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
  174. *aperture_size = MB(64);
  175. else
  176. *aperture_size = MB(128);
  177. break;
  178. }
  179. /* Stolen memory size is reduced by the GTT and the popup.
  180. GTT is 1K per MB of aperture size, and popup is 4K. */
  181. stolen_overhead = (*aperture_size / MB(1)) + 4;
  182. switch(pdev->device) {
  183. case PCI_DEVICE_ID_INTEL_830M:
  184. case PCI_DEVICE_ID_INTEL_845G:
  185. switch (tmp & INTEL_830_GMCH_GMS_MASK) {
  186. case INTEL_830_GMCH_GMS_STOLEN_512:
  187. *stolen_size = KB(512) - KB(stolen_overhead);
  188. return 0;
  189. case INTEL_830_GMCH_GMS_STOLEN_1024:
  190. *stolen_size = MB(1) - KB(stolen_overhead);
  191. return 0;
  192. case INTEL_830_GMCH_GMS_STOLEN_8192:
  193. *stolen_size = MB(8) - KB(stolen_overhead);
  194. return 0;
  195. case INTEL_830_GMCH_GMS_LOCAL:
  196. ERR_MSG("only local memory found\n");
  197. return 1;
  198. case INTEL_830_GMCH_GMS_DISABLED:
  199. ERR_MSG("video memory is disabled\n");
  200. return 1;
  201. default:
  202. ERR_MSG("unexpected GMCH_GMS value: 0x%02x\n",
  203. tmp & INTEL_830_GMCH_GMS_MASK);
  204. return 1;
  205. }
  206. break;
  207. default:
  208. switch (tmp & INTEL_855_GMCH_GMS_MASK) {
  209. case INTEL_855_GMCH_GMS_STOLEN_1M:
  210. *stolen_size = MB(1) - KB(stolen_overhead);
  211. return 0;
  212. case INTEL_855_GMCH_GMS_STOLEN_4M:
  213. *stolen_size = MB(4) - KB(stolen_overhead);
  214. return 0;
  215. case INTEL_855_GMCH_GMS_STOLEN_8M:
  216. *stolen_size = MB(8) - KB(stolen_overhead);
  217. return 0;
  218. case INTEL_855_GMCH_GMS_STOLEN_16M:
  219. *stolen_size = MB(16) - KB(stolen_overhead);
  220. return 0;
  221. case INTEL_855_GMCH_GMS_STOLEN_32M:
  222. *stolen_size = MB(32) - KB(stolen_overhead);
  223. return 0;
  224. case INTEL_915G_GMCH_GMS_STOLEN_48M:
  225. *stolen_size = MB(48) - KB(stolen_overhead);
  226. return 0;
  227. case INTEL_915G_GMCH_GMS_STOLEN_64M:
  228. *stolen_size = MB(64) - KB(stolen_overhead);
  229. return 0;
  230. case INTEL_855_GMCH_GMS_DISABLED:
  231. ERR_MSG("video memory is disabled\n");
  232. return 0;
  233. default:
  234. ERR_MSG("unexpected GMCH_GMS value: 0x%02x\n",
  235. tmp & INTEL_855_GMCH_GMS_MASK);
  236. return 1;
  237. }
  238. }
  239. }
  240. int
  241. intelfbhw_check_non_crt(struct intelfb_info *dinfo)
  242. {
  243. int dvo = 0;
  244. if (INREG(LVDS) & PORT_ENABLE)
  245. dvo |= LVDS_PORT;
  246. if (INREG(DVOA) & PORT_ENABLE)
  247. dvo |= DVOA_PORT;
  248. if (INREG(DVOB) & PORT_ENABLE)
  249. dvo |= DVOB_PORT;
  250. if (INREG(DVOC) & PORT_ENABLE)
  251. dvo |= DVOC_PORT;
  252. return dvo;
  253. }
  254. const char *
  255. intelfbhw_dvo_to_string(int dvo)
  256. {
  257. if (dvo & DVOA_PORT)
  258. return "DVO port A";
  259. else if (dvo & DVOB_PORT)
  260. return "DVO port B";
  261. else if (dvo & DVOC_PORT)
  262. return "DVO port C";
  263. else if (dvo & LVDS_PORT)
  264. return "LVDS port";
  265. else
  266. return NULL;
  267. }
  268. int
  269. intelfbhw_validate_mode(struct intelfb_info *dinfo,
  270. struct fb_var_screeninfo *var)
  271. {
  272. int bytes_per_pixel;
  273. int tmp;
  274. #if VERBOSE > 0
  275. DBG_MSG("intelfbhw_validate_mode\n");
  276. #endif
  277. bytes_per_pixel = var->bits_per_pixel / 8;
  278. if (bytes_per_pixel == 3)
  279. bytes_per_pixel = 4;
  280. /* Check if enough video memory. */
  281. tmp = var->yres_virtual * var->xres_virtual * bytes_per_pixel;
  282. if (tmp > dinfo->fb.size) {
  283. WRN_MSG("Not enough video ram for mode "
  284. "(%d KByte vs %d KByte).\n",
  285. BtoKB(tmp), BtoKB(dinfo->fb.size));
  286. return 1;
  287. }
  288. /* Check if x/y limits are OK. */
  289. if (var->xres - 1 > HACTIVE_MASK) {
  290. WRN_MSG("X resolution too large (%d vs %d).\n",
  291. var->xres, HACTIVE_MASK + 1);
  292. return 1;
  293. }
  294. if (var->yres - 1 > VACTIVE_MASK) {
  295. WRN_MSG("Y resolution too large (%d vs %d).\n",
  296. var->yres, VACTIVE_MASK + 1);
  297. return 1;
  298. }
  299. /* Check for interlaced/doublescan modes. */
  300. if (var->vmode & FB_VMODE_INTERLACED) {
  301. WRN_MSG("Mode is interlaced.\n");
  302. return 1;
  303. }
  304. if (var->vmode & FB_VMODE_DOUBLE) {
  305. WRN_MSG("Mode is double-scan.\n");
  306. return 1;
  307. }
  308. /* Check if clock is OK. */
  309. tmp = 1000000000 / var->pixclock;
  310. if (tmp < MIN_CLOCK) {
  311. WRN_MSG("Pixel clock is too low (%d MHz vs %d MHz).\n",
  312. (tmp + 500) / 1000, MIN_CLOCK / 1000);
  313. return 1;
  314. }
  315. if (tmp > MAX_CLOCK) {
  316. WRN_MSG("Pixel clock is too high (%d MHz vs %d MHz).\n",
  317. (tmp + 500) / 1000, MAX_CLOCK / 1000);
  318. return 1;
  319. }
  320. return 0;
  321. }
  322. int
  323. intelfbhw_pan_display(struct fb_var_screeninfo *var, struct fb_info *info)
  324. {
  325. struct intelfb_info *dinfo = GET_DINFO(info);
  326. u32 offset, xoffset, yoffset;
  327. #if VERBOSE > 0
  328. DBG_MSG("intelfbhw_pan_display\n");
  329. #endif
  330. xoffset = ROUND_DOWN_TO(var->xoffset, 8);
  331. yoffset = var->yoffset;
  332. if ((xoffset + var->xres > var->xres_virtual) ||
  333. (yoffset + var->yres > var->yres_virtual))
  334. return -EINVAL;
  335. offset = (yoffset * dinfo->pitch) +
  336. (xoffset * var->bits_per_pixel) / 8;
  337. offset += dinfo->fb.offset << 12;
  338. OUTREG(DSPABASE, offset);
  339. return 0;
  340. }
  341. /* Blank the screen. */
  342. void
  343. intelfbhw_do_blank(int blank, struct fb_info *info)
  344. {
  345. struct intelfb_info *dinfo = GET_DINFO(info);
  346. u32 tmp;
  347. #if VERBOSE > 0
  348. DBG_MSG("intelfbhw_do_blank: blank is %d\n", blank);
  349. #endif
  350. /* Turn plane A on or off */
  351. tmp = INREG(DSPACNTR);
  352. if (blank)
  353. tmp &= ~DISPPLANE_PLANE_ENABLE;
  354. else
  355. tmp |= DISPPLANE_PLANE_ENABLE;
  356. OUTREG(DSPACNTR, tmp);
  357. /* Flush */
  358. tmp = INREG(DSPABASE);
  359. OUTREG(DSPABASE, tmp);
  360. /* Turn off/on the HW cursor */
  361. #if VERBOSE > 0
  362. DBG_MSG("cursor_on is %d\n", dinfo->cursor_on);
  363. #endif
  364. if (dinfo->cursor_on) {
  365. if (blank) {
  366. intelfbhw_cursor_hide(dinfo);
  367. } else {
  368. intelfbhw_cursor_show(dinfo);
  369. }
  370. dinfo->cursor_on = 1;
  371. }
  372. dinfo->cursor_blanked = blank;
  373. /* Set DPMS level */
  374. tmp = INREG(ADPA) & ~ADPA_DPMS_CONTROL_MASK;
  375. switch (blank) {
  376. case FB_BLANK_UNBLANK:
  377. case FB_BLANK_NORMAL:
  378. tmp |= ADPA_DPMS_D0;
  379. break;
  380. case FB_BLANK_VSYNC_SUSPEND:
  381. tmp |= ADPA_DPMS_D1;
  382. break;
  383. case FB_BLANK_HSYNC_SUSPEND:
  384. tmp |= ADPA_DPMS_D2;
  385. break;
  386. case FB_BLANK_POWERDOWN:
  387. tmp |= ADPA_DPMS_D3;
  388. break;
  389. }
  390. OUTREG(ADPA, tmp);
  391. return;
  392. }
  393. void
  394. intelfbhw_setcolreg(struct intelfb_info *dinfo, unsigned regno,
  395. unsigned red, unsigned green, unsigned blue,
  396. unsigned transp)
  397. {
  398. #if VERBOSE > 0
  399. DBG_MSG("intelfbhw_setcolreg: %d: (%d, %d, %d)\n",
  400. regno, red, green, blue);
  401. #endif
  402. u32 palette_reg = (dinfo->pipe == PIPE_A) ?
  403. PALETTE_A : PALETTE_B;
  404. OUTREG(palette_reg + (regno << 2),
  405. (red << PALETTE_8_RED_SHIFT) |
  406. (green << PALETTE_8_GREEN_SHIFT) |
  407. (blue << PALETTE_8_BLUE_SHIFT));
  408. }
  409. int
  410. intelfbhw_read_hw_state(struct intelfb_info *dinfo, struct intelfb_hwstate *hw,
  411. int flag)
  412. {
  413. int i;
  414. #if VERBOSE > 0
  415. DBG_MSG("intelfbhw_read_hw_state\n");
  416. #endif
  417. if (!hw || !dinfo)
  418. return -1;
  419. /* Read in as much of the HW state as possible. */
  420. hw->vga0_divisor = INREG(VGA0_DIVISOR);
  421. hw->vga1_divisor = INREG(VGA1_DIVISOR);
  422. hw->vga_pd = INREG(VGAPD);
  423. hw->dpll_a = INREG(DPLL_A);
  424. hw->dpll_b = INREG(DPLL_B);
  425. hw->fpa0 = INREG(FPA0);
  426. hw->fpa1 = INREG(FPA1);
  427. hw->fpb0 = INREG(FPB0);
  428. hw->fpb1 = INREG(FPB1);
  429. if (flag == 1)
  430. return flag;
  431. #if 0
  432. /* This seems to be a problem with the 852GM/855GM */
  433. for (i = 0; i < PALETTE_8_ENTRIES; i++) {
  434. hw->palette_a[i] = INREG(PALETTE_A + (i << 2));
  435. hw->palette_b[i] = INREG(PALETTE_B + (i << 2));
  436. }
  437. #endif
  438. if (flag == 2)
  439. return flag;
  440. hw->htotal_a = INREG(HTOTAL_A);
  441. hw->hblank_a = INREG(HBLANK_A);
  442. hw->hsync_a = INREG(HSYNC_A);
  443. hw->vtotal_a = INREG(VTOTAL_A);
  444. hw->vblank_a = INREG(VBLANK_A);
  445. hw->vsync_a = INREG(VSYNC_A);
  446. hw->src_size_a = INREG(SRC_SIZE_A);
  447. hw->bclrpat_a = INREG(BCLRPAT_A);
  448. hw->htotal_b = INREG(HTOTAL_B);
  449. hw->hblank_b = INREG(HBLANK_B);
  450. hw->hsync_b = INREG(HSYNC_B);
  451. hw->vtotal_b = INREG(VTOTAL_B);
  452. hw->vblank_b = INREG(VBLANK_B);
  453. hw->vsync_b = INREG(VSYNC_B);
  454. hw->src_size_b = INREG(SRC_SIZE_B);
  455. hw->bclrpat_b = INREG(BCLRPAT_B);
  456. if (flag == 3)
  457. return flag;
  458. hw->adpa = INREG(ADPA);
  459. hw->dvoa = INREG(DVOA);
  460. hw->dvob = INREG(DVOB);
  461. hw->dvoc = INREG(DVOC);
  462. hw->dvoa_srcdim = INREG(DVOA_SRCDIM);
  463. hw->dvob_srcdim = INREG(DVOB_SRCDIM);
  464. hw->dvoc_srcdim = INREG(DVOC_SRCDIM);
  465. hw->lvds = INREG(LVDS);
  466. if (flag == 4)
  467. return flag;
  468. hw->pipe_a_conf = INREG(PIPEACONF);
  469. hw->pipe_b_conf = INREG(PIPEBCONF);
  470. hw->disp_arb = INREG(DISPARB);
  471. if (flag == 5)
  472. return flag;
  473. hw->cursor_a_control = INREG(CURSOR_A_CONTROL);
  474. hw->cursor_b_control = INREG(CURSOR_B_CONTROL);
  475. hw->cursor_a_base = INREG(CURSOR_A_BASEADDR);
  476. hw->cursor_b_base = INREG(CURSOR_B_BASEADDR);
  477. if (flag == 6)
  478. return flag;
  479. for (i = 0; i < 4; i++) {
  480. hw->cursor_a_palette[i] = INREG(CURSOR_A_PALETTE0 + (i << 2));
  481. hw->cursor_b_palette[i] = INREG(CURSOR_B_PALETTE0 + (i << 2));
  482. }
  483. if (flag == 7)
  484. return flag;
  485. hw->cursor_size = INREG(CURSOR_SIZE);
  486. if (flag == 8)
  487. return flag;
  488. hw->disp_a_ctrl = INREG(DSPACNTR);
  489. hw->disp_b_ctrl = INREG(DSPBCNTR);
  490. hw->disp_a_base = INREG(DSPABASE);
  491. hw->disp_b_base = INREG(DSPBBASE);
  492. hw->disp_a_stride = INREG(DSPASTRIDE);
  493. hw->disp_b_stride = INREG(DSPBSTRIDE);
  494. if (flag == 9)
  495. return flag;
  496. hw->vgacntrl = INREG(VGACNTRL);
  497. if (flag == 10)
  498. return flag;
  499. hw->add_id = INREG(ADD_ID);
  500. if (flag == 11)
  501. return flag;
  502. for (i = 0; i < 7; i++) {
  503. hw->swf0x[i] = INREG(SWF00 + (i << 2));
  504. hw->swf1x[i] = INREG(SWF10 + (i << 2));
  505. if (i < 3)
  506. hw->swf3x[i] = INREG(SWF30 + (i << 2));
  507. }
  508. for (i = 0; i < 8; i++)
  509. hw->fence[i] = INREG(FENCE + (i << 2));
  510. hw->instpm = INREG(INSTPM);
  511. hw->mem_mode = INREG(MEM_MODE);
  512. hw->fw_blc_0 = INREG(FW_BLC_0);
  513. hw->fw_blc_1 = INREG(FW_BLC_1);
  514. return 0;
  515. }
  516. static int calc_vclock3(int index, int m, int n, int p)
  517. {
  518. if (p == 0 || n == 0)
  519. return 0;
  520. return plls[index].ref_clk * m / n / p;
  521. }
  522. static int calc_vclock(int index, int m1, int m2, int n, int p1, int p2, int lvds)
  523. {
  524. struct pll_min_max *pll = &plls[index];
  525. u32 m, vco, p;
  526. m = (5 * (m1 + 2)) + (m2 + 2);
  527. n += 2;
  528. vco = pll->ref_clk * m / n;
  529. if (index == PLLS_I8xx) {
  530. p = ((p1 + 2) * (1 << (p2 + 1)));
  531. } else {
  532. p = ((p1) * (p2 ? 5 : 10));
  533. }
  534. return vco / p;
  535. }
  536. static void
  537. intelfbhw_get_p1p2(struct intelfb_info *dinfo, int dpll, int *o_p1, int *o_p2)
  538. {
  539. int p1, p2;
  540. if (IS_I9XX(dinfo)) {
  541. if (dpll & DPLL_P1_FORCE_DIV2)
  542. p1 = 1;
  543. else
  544. p1 = (dpll >> DPLL_P1_SHIFT) & 0xff;
  545. p1 = ffs(p1);
  546. p2 = (dpll >> DPLL_I9XX_P2_SHIFT) & DPLL_P2_MASK;
  547. } else {
  548. if (dpll & DPLL_P1_FORCE_DIV2)
  549. p1 = 0;
  550. else
  551. p1 = (dpll >> DPLL_P1_SHIFT) & DPLL_P1_MASK;
  552. p2 = (dpll >> DPLL_P2_SHIFT) & DPLL_P2_MASK;
  553. }
  554. *o_p1 = p1;
  555. *o_p2 = p2;
  556. }
  557. void
  558. intelfbhw_print_hw_state(struct intelfb_info *dinfo, struct intelfb_hwstate *hw)
  559. {
  560. #if REGDUMP
  561. int i, m1, m2, n, p1, p2;
  562. int index = dinfo->pll_index;
  563. DBG_MSG("intelfbhw_print_hw_state\n");
  564. if (!hw || !dinfo)
  565. return;
  566. /* Read in as much of the HW state as possible. */
  567. printk("hw state dump start\n");
  568. printk(" VGA0_DIVISOR: 0x%08x\n", hw->vga0_divisor);
  569. printk(" VGA1_DIVISOR: 0x%08x\n", hw->vga1_divisor);
  570. printk(" VGAPD: 0x%08x\n", hw->vga_pd);
  571. n = (hw->vga0_divisor >> FP_N_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
  572. m1 = (hw->vga0_divisor >> FP_M1_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
  573. m2 = (hw->vga0_divisor >> FP_M2_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
  574. intelfbhw_get_p1p2(dinfo, hw->vga_pd, &p1, &p2);
  575. printk(" VGA0: (m1, m2, n, p1, p2) = (%d, %d, %d, %d, %d)\n",
  576. m1, m2, n, p1, p2);
  577. printk(" VGA0: clock is %d\n",
  578. calc_vclock(index, m1, m2, n, p1, p2, 0));
  579. n = (hw->vga1_divisor >> FP_N_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
  580. m1 = (hw->vga1_divisor >> FP_M1_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
  581. m2 = (hw->vga1_divisor >> FP_M2_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
  582. intelfbhw_get_p1p2(dinfo, hw->vga_pd, &p1, &p2);
  583. printk(" VGA1: (m1, m2, n, p1, p2) = (%d, %d, %d, %d, %d)\n",
  584. m1, m2, n, p1, p2);
  585. printk(" VGA1: clock is %d\n", calc_vclock(index, m1, m2, n, p1, p2, 0));
  586. printk(" DPLL_A: 0x%08x\n", hw->dpll_a);
  587. printk(" DPLL_B: 0x%08x\n", hw->dpll_b);
  588. printk(" FPA0: 0x%08x\n", hw->fpa0);
  589. printk(" FPA1: 0x%08x\n", hw->fpa1);
  590. printk(" FPB0: 0x%08x\n", hw->fpb0);
  591. printk(" FPB1: 0x%08x\n", hw->fpb1);
  592. n = (hw->fpa0 >> FP_N_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
  593. m1 = (hw->fpa0 >> FP_M1_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
  594. m2 = (hw->fpa0 >> FP_M2_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
  595. intelfbhw_get_p1p2(dinfo, hw->dpll_a, &p1, &p2);
  596. printk(" PLLA0: (m1, m2, n, p1, p2) = (%d, %d, %d, %d, %d)\n",
  597. m1, m2, n, p1, p2);
  598. printk(" PLLA0: clock is %d\n", calc_vclock(index, m1, m2, n, p1, p2, 0));
  599. n = (hw->fpa1 >> FP_N_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
  600. m1 = (hw->fpa1 >> FP_M1_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
  601. m2 = (hw->fpa1 >> FP_M2_DIVISOR_SHIFT) & FP_DIVISOR_MASK;
  602. intelfbhw_get_p1p2(dinfo, hw->dpll_a, &p1, &p2);
  603. printk(" PLLA1: (m1, m2, n, p1, p2) = (%d, %d, %d, %d, %d)\n",
  604. m1, m2, n, p1, p2);
  605. printk(" PLLA1: clock is %d\n", calc_vclock(index, m1, m2, n, p1, p2, 0));
  606. #if 0
  607. printk(" PALETTE_A:\n");
  608. for (i = 0; i < PALETTE_8_ENTRIES)
  609. printk(" %3d: 0x%08x\n", i, hw->palette_a[i]);
  610. printk(" PALETTE_B:\n");
  611. for (i = 0; i < PALETTE_8_ENTRIES)
  612. printk(" %3d: 0x%08x\n", i, hw->palette_b[i]);
  613. #endif
  614. printk(" HTOTAL_A: 0x%08x\n", hw->htotal_a);
  615. printk(" HBLANK_A: 0x%08x\n", hw->hblank_a);
  616. printk(" HSYNC_A: 0x%08x\n", hw->hsync_a);
  617. printk(" VTOTAL_A: 0x%08x\n", hw->vtotal_a);
  618. printk(" VBLANK_A: 0x%08x\n", hw->vblank_a);
  619. printk(" VSYNC_A: 0x%08x\n", hw->vsync_a);
  620. printk(" SRC_SIZE_A: 0x%08x\n", hw->src_size_a);
  621. printk(" BCLRPAT_A: 0x%08x\n", hw->bclrpat_a);
  622. printk(" HTOTAL_B: 0x%08x\n", hw->htotal_b);
  623. printk(" HBLANK_B: 0x%08x\n", hw->hblank_b);
  624. printk(" HSYNC_B: 0x%08x\n", hw->hsync_b);
  625. printk(" VTOTAL_B: 0x%08x\n", hw->vtotal_b);
  626. printk(" VBLANK_B: 0x%08x\n", hw->vblank_b);
  627. printk(" VSYNC_B: 0x%08x\n", hw->vsync_b);
  628. printk(" SRC_SIZE_B: 0x%08x\n", hw->src_size_b);
  629. printk(" BCLRPAT_B: 0x%08x\n", hw->bclrpat_b);
  630. printk(" ADPA: 0x%08x\n", hw->adpa);
  631. printk(" DVOA: 0x%08x\n", hw->dvoa);
  632. printk(" DVOB: 0x%08x\n", hw->dvob);
  633. printk(" DVOC: 0x%08x\n", hw->dvoc);
  634. printk(" DVOA_SRCDIM: 0x%08x\n", hw->dvoa_srcdim);
  635. printk(" DVOB_SRCDIM: 0x%08x\n", hw->dvob_srcdim);
  636. printk(" DVOC_SRCDIM: 0x%08x\n", hw->dvoc_srcdim);
  637. printk(" LVDS: 0x%08x\n", hw->lvds);
  638. printk(" PIPEACONF: 0x%08x\n", hw->pipe_a_conf);
  639. printk(" PIPEBCONF: 0x%08x\n", hw->pipe_b_conf);
  640. printk(" DISPARB: 0x%08x\n", hw->disp_arb);
  641. printk(" CURSOR_A_CONTROL: 0x%08x\n", hw->cursor_a_control);
  642. printk(" CURSOR_B_CONTROL: 0x%08x\n", hw->cursor_b_control);
  643. printk(" CURSOR_A_BASEADDR: 0x%08x\n", hw->cursor_a_base);
  644. printk(" CURSOR_B_BASEADDR: 0x%08x\n", hw->cursor_b_base);
  645. printk(" CURSOR_A_PALETTE: ");
  646. for (i = 0; i < 4; i++) {
  647. printk("0x%08x", hw->cursor_a_palette[i]);
  648. if (i < 3)
  649. printk(", ");
  650. }
  651. printk("\n");
  652. printk(" CURSOR_B_PALETTE: ");
  653. for (i = 0; i < 4; i++) {
  654. printk("0x%08x", hw->cursor_b_palette[i]);
  655. if (i < 3)
  656. printk(", ");
  657. }
  658. printk("\n");
  659. printk(" CURSOR_SIZE: 0x%08x\n", hw->cursor_size);
  660. printk(" DSPACNTR: 0x%08x\n", hw->disp_a_ctrl);
  661. printk(" DSPBCNTR: 0x%08x\n", hw->disp_b_ctrl);
  662. printk(" DSPABASE: 0x%08x\n", hw->disp_a_base);
  663. printk(" DSPBBASE: 0x%08x\n", hw->disp_b_base);
  664. printk(" DSPASTRIDE: 0x%08x\n", hw->disp_a_stride);
  665. printk(" DSPBSTRIDE: 0x%08x\n", hw->disp_b_stride);
  666. printk(" VGACNTRL: 0x%08x\n", hw->vgacntrl);
  667. printk(" ADD_ID: 0x%08x\n", hw->add_id);
  668. for (i = 0; i < 7; i++) {
  669. printk(" SWF0%d 0x%08x\n", i,
  670. hw->swf0x[i]);
  671. }
  672. for (i = 0; i < 7; i++) {
  673. printk(" SWF1%d 0x%08x\n", i,
  674. hw->swf1x[i]);
  675. }
  676. for (i = 0; i < 3; i++) {
  677. printk(" SWF3%d 0x%08x\n", i,
  678. hw->swf3x[i]);
  679. }
  680. for (i = 0; i < 8; i++)
  681. printk(" FENCE%d 0x%08x\n", i,
  682. hw->fence[i]);
  683. printk(" INSTPM 0x%08x\n", hw->instpm);
  684. printk(" MEM_MODE 0x%08x\n", hw->mem_mode);
  685. printk(" FW_BLC_0 0x%08x\n", hw->fw_blc_0);
  686. printk(" FW_BLC_1 0x%08x\n", hw->fw_blc_1);
  687. printk("hw state dump end\n");
  688. #endif
  689. }
  690. /* Split the M parameter into M1 and M2. */
  691. static int
  692. splitm(int index, unsigned int m, unsigned int *retm1, unsigned int *retm2)
  693. {
  694. int m1, m2;
  695. int testm;
  696. struct pll_min_max *pll = &plls[index];
  697. /* no point optimising too much - brute force m */
  698. for (m1 = pll->min_m1; m1 < pll->max_m1 + 1; m1++) {
  699. for (m2 = pll->min_m2; m2 < pll->max_m2 + 1; m2++) {
  700. testm = (5 * (m1 + 2)) + (m2 + 2);
  701. if (testm == m) {
  702. *retm1 = (unsigned int)m1;
  703. *retm2 = (unsigned int)m2;
  704. return 0;
  705. }
  706. }
  707. }
  708. return 1;
  709. }
  710. /* Split the P parameter into P1 and P2. */
  711. static int
  712. splitp(int index, unsigned int p, unsigned int *retp1, unsigned int *retp2)
  713. {
  714. int p1, p2;
  715. struct pll_min_max *pll = &plls[index];
  716. if (index == PLLS_I9xx) {
  717. p2 = (p % 10) ? 1 : 0;
  718. p1 = p / (p2 ? 5 : 10);
  719. *retp1 = (unsigned int)p1;
  720. *retp2 = (unsigned int)p2;
  721. return 0;
  722. }
  723. if (p % 4 == 0)
  724. p2 = 1;
  725. else
  726. p2 = 0;
  727. p1 = (p / (1 << (p2 + 1))) - 2;
  728. if (p % 4 == 0 && p1 < pll->min_p1) {
  729. p2 = 0;
  730. p1 = (p / (1 << (p2 + 1))) - 2;
  731. }
  732. if (p1 < pll->min_p1 || p1 > pll->max_p1 ||
  733. (p1 + 2) * (1 << (p2 + 1)) != p) {
  734. return 1;
  735. } else {
  736. *retp1 = (unsigned int)p1;
  737. *retp2 = (unsigned int)p2;
  738. return 0;
  739. }
  740. }
  741. static int
  742. calc_pll_params(int index, int clock, u32 *retm1, u32 *retm2, u32 *retn, u32 *retp1,
  743. u32 *retp2, u32 *retclock)
  744. {
  745. u32 m1, m2, n, p1, p2, n1, testm;
  746. u32 f_vco, p, p_best = 0, m, f_out = 0;
  747. u32 err_max, err_target, err_best = 10000000;
  748. u32 n_best = 0, m_best = 0, f_best, f_err;
  749. u32 p_min, p_max, p_inc, div_max;
  750. struct pll_min_max *pll = &plls[index];
  751. /* Accept 0.5% difference, but aim for 0.1% */
  752. err_max = 5 * clock / 1000;
  753. err_target = clock / 1000;
  754. DBG_MSG("Clock is %d\n", clock);
  755. div_max = pll->max_vco / clock;
  756. p_inc = (clock <= pll->p_transition_clk) ? pll->p_inc_lo : pll->p_inc_hi;
  757. p_min = p_inc;
  758. p_max = ROUND_DOWN_TO(div_max, p_inc);
  759. if (p_min < pll->min_p)
  760. p_min = pll->min_p;
  761. if (p_max > pll->max_p)
  762. p_max = pll->max_p;
  763. DBG_MSG("p range is %d-%d (%d)\n", p_min, p_max, p_inc);
  764. p = p_min;
  765. do {
  766. if (splitp(index, p, &p1, &p2)) {
  767. WRN_MSG("cannot split p = %d\n", p);
  768. p += p_inc;
  769. continue;
  770. }
  771. n = pll->min_n;
  772. f_vco = clock * p;
  773. do {
  774. m = ROUND_UP_TO(f_vco * n, pll->ref_clk) / pll->ref_clk;
  775. if (m < pll->min_m)
  776. m = pll->min_m + 1;
  777. if (m > pll->max_m)
  778. m = pll->max_m - 1;
  779. for (testm = m - 1; testm <= m; testm++) {
  780. f_out = calc_vclock3(index, m, n, p);
  781. if (splitm(index, testm, &m1, &m2)) {
  782. WRN_MSG("cannot split m = %d\n", m);
  783. n++;
  784. continue;
  785. }
  786. if (clock > f_out)
  787. f_err = clock - f_out;
  788. else/* slightly bias the error for bigger clocks */
  789. f_err = f_out - clock + 1;
  790. if (f_err < err_best) {
  791. m_best = testm;
  792. n_best = n;
  793. p_best = p;
  794. f_best = f_out;
  795. err_best = f_err;
  796. }
  797. }
  798. n++;
  799. } while ((n <= pll->max_n) && (f_out >= clock));
  800. p += p_inc;
  801. } while ((p <= p_max));
  802. if (!m_best) {
  803. WRN_MSG("cannot find parameters for clock %d\n", clock);
  804. return 1;
  805. }
  806. m = m_best;
  807. n = n_best;
  808. p = p_best;
  809. splitm(index, m, &m1, &m2);
  810. splitp(index, p, &p1, &p2);
  811. n1 = n - 2;
  812. DBG_MSG("m, n, p: %d (%d,%d), %d (%d), %d (%d,%d), "
  813. "f: %d (%d), VCO: %d\n",
  814. m, m1, m2, n, n1, p, p1, p2,
  815. calc_vclock3(index, m, n, p),
  816. calc_vclock(index, m1, m2, n1, p1, p2, 0),
  817. calc_vclock3(index, m, n, p) * p);
  818. *retm1 = m1;
  819. *retm2 = m2;
  820. *retn = n1;
  821. *retp1 = p1;
  822. *retp2 = p2;
  823. *retclock = calc_vclock(index, m1, m2, n1, p1, p2, 0);
  824. return 0;
  825. }
  826. static __inline__ int
  827. check_overflow(u32 value, u32 limit, const char *description)
  828. {
  829. if (value > limit) {
  830. WRN_MSG("%s value %d exceeds limit %d\n",
  831. description, value, limit);
  832. return 1;
  833. }
  834. return 0;
  835. }
  836. /* It is assumed that hw is filled in with the initial state information. */
  837. int
  838. intelfbhw_mode_to_hw(struct intelfb_info *dinfo, struct intelfb_hwstate *hw,
  839. struct fb_var_screeninfo *var)
  840. {
  841. int pipe = PIPE_A;
  842. u32 *dpll, *fp0, *fp1;
  843. u32 m1, m2, n, p1, p2, clock_target, clock;
  844. u32 hsync_start, hsync_end, hblank_start, hblank_end, htotal, hactive;
  845. u32 vsync_start, vsync_end, vblank_start, vblank_end, vtotal, vactive;
  846. u32 vsync_pol, hsync_pol;
  847. u32 *vs, *vb, *vt, *hs, *hb, *ht, *ss, *pipe_conf;
  848. u32 stride_alignment;
  849. DBG_MSG("intelfbhw_mode_to_hw\n");
  850. /* Disable VGA */
  851. hw->vgacntrl |= VGA_DISABLE;
  852. /* Check whether pipe A or pipe B is enabled. */
  853. if (hw->pipe_a_conf & PIPECONF_ENABLE)
  854. pipe = PIPE_A;
  855. else if (hw->pipe_b_conf & PIPECONF_ENABLE)
  856. pipe = PIPE_B;
  857. /* Set which pipe's registers will be set. */
  858. if (pipe == PIPE_B) {
  859. dpll = &hw->dpll_b;
  860. fp0 = &hw->fpb0;
  861. fp1 = &hw->fpb1;
  862. hs = &hw->hsync_b;
  863. hb = &hw->hblank_b;
  864. ht = &hw->htotal_b;
  865. vs = &hw->vsync_b;
  866. vb = &hw->vblank_b;
  867. vt = &hw->vtotal_b;
  868. ss = &hw->src_size_b;
  869. pipe_conf = &hw->pipe_b_conf;
  870. } else {
  871. dpll = &hw->dpll_a;
  872. fp0 = &hw->fpa0;
  873. fp1 = &hw->fpa1;
  874. hs = &hw->hsync_a;
  875. hb = &hw->hblank_a;
  876. ht = &hw->htotal_a;
  877. vs = &hw->vsync_a;
  878. vb = &hw->vblank_a;
  879. vt = &hw->vtotal_a;
  880. ss = &hw->src_size_a;
  881. pipe_conf = &hw->pipe_a_conf;
  882. }
  883. /* Use ADPA register for sync control. */
  884. hw->adpa &= ~ADPA_USE_VGA_HVPOLARITY;
  885. /* sync polarity */
  886. hsync_pol = (var->sync & FB_SYNC_HOR_HIGH_ACT) ?
  887. ADPA_SYNC_ACTIVE_HIGH : ADPA_SYNC_ACTIVE_LOW;
  888. vsync_pol = (var->sync & FB_SYNC_VERT_HIGH_ACT) ?
  889. ADPA_SYNC_ACTIVE_HIGH : ADPA_SYNC_ACTIVE_LOW;
  890. hw->adpa &= ~((ADPA_SYNC_ACTIVE_MASK << ADPA_VSYNC_ACTIVE_SHIFT) |
  891. (ADPA_SYNC_ACTIVE_MASK << ADPA_HSYNC_ACTIVE_SHIFT));
  892. hw->adpa |= (hsync_pol << ADPA_HSYNC_ACTIVE_SHIFT) |
  893. (vsync_pol << ADPA_VSYNC_ACTIVE_SHIFT);
  894. /* Connect correct pipe to the analog port DAC */
  895. hw->adpa &= ~(PIPE_MASK << ADPA_PIPE_SELECT_SHIFT);
  896. hw->adpa |= (pipe << ADPA_PIPE_SELECT_SHIFT);
  897. /* Set DPMS state to D0 (on) */
  898. hw->adpa &= ~ADPA_DPMS_CONTROL_MASK;
  899. hw->adpa |= ADPA_DPMS_D0;
  900. hw->adpa |= ADPA_DAC_ENABLE;
  901. *dpll |= (DPLL_VCO_ENABLE | DPLL_VGA_MODE_DISABLE);
  902. *dpll &= ~(DPLL_RATE_SELECT_MASK | DPLL_REFERENCE_SELECT_MASK);
  903. *dpll |= (DPLL_REFERENCE_DEFAULT | DPLL_RATE_SELECT_FP0);
  904. /* Desired clock in kHz */
  905. clock_target = 1000000000 / var->pixclock;
  906. if (calc_pll_params(dinfo->pll_index, clock_target, &m1, &m2,
  907. &n, &p1, &p2, &clock)) {
  908. WRN_MSG("calc_pll_params failed\n");
  909. return 1;
  910. }
  911. /* Check for overflow. */
  912. if (check_overflow(p1, DPLL_P1_MASK, "PLL P1 parameter"))
  913. return 1;
  914. if (check_overflow(p2, DPLL_P2_MASK, "PLL P2 parameter"))
  915. return 1;
  916. if (check_overflow(m1, FP_DIVISOR_MASK, "PLL M1 parameter"))
  917. return 1;
  918. if (check_overflow(m2, FP_DIVISOR_MASK, "PLL M2 parameter"))
  919. return 1;
  920. if (check_overflow(n, FP_DIVISOR_MASK, "PLL N parameter"))
  921. return 1;
  922. *dpll &= ~DPLL_P1_FORCE_DIV2;
  923. *dpll &= ~((DPLL_P2_MASK << DPLL_P2_SHIFT) |
  924. (DPLL_P1_MASK << DPLL_P1_SHIFT));
  925. if (IS_I9XX(dinfo)) {
  926. *dpll |= (p2 << DPLL_I9XX_P2_SHIFT);
  927. *dpll |= (1 << (p1 - 1)) << DPLL_P1_SHIFT;
  928. } else {
  929. *dpll |= (p2 << DPLL_P2_SHIFT) | (p1 << DPLL_P1_SHIFT);
  930. }
  931. *fp0 = (n << FP_N_DIVISOR_SHIFT) |
  932. (m1 << FP_M1_DIVISOR_SHIFT) |
  933. (m2 << FP_M2_DIVISOR_SHIFT);
  934. *fp1 = *fp0;
  935. hw->dvob &= ~PORT_ENABLE;
  936. hw->dvoc &= ~PORT_ENABLE;
  937. /* Use display plane A. */
  938. hw->disp_a_ctrl |= DISPPLANE_PLANE_ENABLE;
  939. hw->disp_a_ctrl &= ~DISPPLANE_GAMMA_ENABLE;
  940. hw->disp_a_ctrl &= ~DISPPLANE_PIXFORMAT_MASK;
  941. switch (intelfb_var_to_depth(var)) {
  942. case 8:
  943. hw->disp_a_ctrl |= DISPPLANE_8BPP | DISPPLANE_GAMMA_ENABLE;
  944. break;
  945. case 15:
  946. hw->disp_a_ctrl |= DISPPLANE_15_16BPP;
  947. break;
  948. case 16:
  949. hw->disp_a_ctrl |= DISPPLANE_16BPP;
  950. break;
  951. case 24:
  952. hw->disp_a_ctrl |= DISPPLANE_32BPP_NO_ALPHA;
  953. break;
  954. }
  955. hw->disp_a_ctrl &= ~(PIPE_MASK << DISPPLANE_SEL_PIPE_SHIFT);
  956. hw->disp_a_ctrl |= (pipe << DISPPLANE_SEL_PIPE_SHIFT);
  957. /* Set CRTC registers. */
  958. hactive = var->xres;
  959. hsync_start = hactive + var->right_margin;
  960. hsync_end = hsync_start + var->hsync_len;
  961. htotal = hsync_end + var->left_margin;
  962. hblank_start = hactive;
  963. hblank_end = htotal;
  964. DBG_MSG("H: act %d, ss %d, se %d, tot %d bs %d, be %d\n",
  965. hactive, hsync_start, hsync_end, htotal, hblank_start,
  966. hblank_end);
  967. vactive = var->yres;
  968. vsync_start = vactive + var->lower_margin;
  969. vsync_end = vsync_start + var->vsync_len;
  970. vtotal = vsync_end + var->upper_margin;
  971. vblank_start = vactive;
  972. vblank_end = vtotal;
  973. vblank_end = vsync_end + 1;
  974. DBG_MSG("V: act %d, ss %d, se %d, tot %d bs %d, be %d\n",
  975. vactive, vsync_start, vsync_end, vtotal, vblank_start,
  976. vblank_end);
  977. /* Adjust for register values, and check for overflow. */
  978. hactive--;
  979. if (check_overflow(hactive, HACTIVE_MASK, "CRTC hactive"))
  980. return 1;
  981. hsync_start--;
  982. if (check_overflow(hsync_start, HSYNCSTART_MASK, "CRTC hsync_start"))
  983. return 1;
  984. hsync_end--;
  985. if (check_overflow(hsync_end, HSYNCEND_MASK, "CRTC hsync_end"))
  986. return 1;
  987. htotal--;
  988. if (check_overflow(htotal, HTOTAL_MASK, "CRTC htotal"))
  989. return 1;
  990. hblank_start--;
  991. if (check_overflow(hblank_start, HBLANKSTART_MASK, "CRTC hblank_start"))
  992. return 1;
  993. hblank_end--;
  994. if (check_overflow(hblank_end, HBLANKEND_MASK, "CRTC hblank_end"))
  995. return 1;
  996. vactive--;
  997. if (check_overflow(vactive, VACTIVE_MASK, "CRTC vactive"))
  998. return 1;
  999. vsync_start--;
  1000. if (check_overflow(vsync_start, VSYNCSTART_MASK, "CRTC vsync_start"))
  1001. return 1;
  1002. vsync_end--;
  1003. if (check_overflow(vsync_end, VSYNCEND_MASK, "CRTC vsync_end"))
  1004. return 1;
  1005. vtotal--;
  1006. if (check_overflow(vtotal, VTOTAL_MASK, "CRTC vtotal"))
  1007. return 1;
  1008. vblank_start--;
  1009. if (check_overflow(vblank_start, VBLANKSTART_MASK, "CRTC vblank_start"))
  1010. return 1;
  1011. vblank_end--;
  1012. if (check_overflow(vblank_end, VBLANKEND_MASK, "CRTC vblank_end"))
  1013. return 1;
  1014. *ht = (htotal << HTOTAL_SHIFT) | (hactive << HACTIVE_SHIFT);
  1015. *hb = (hblank_start << HBLANKSTART_SHIFT) |
  1016. (hblank_end << HSYNCEND_SHIFT);
  1017. *hs = (hsync_start << HSYNCSTART_SHIFT) | (hsync_end << HSYNCEND_SHIFT);
  1018. *vt = (vtotal << VTOTAL_SHIFT) | (vactive << VACTIVE_SHIFT);
  1019. *vb = (vblank_start << VBLANKSTART_SHIFT) |
  1020. (vblank_end << VSYNCEND_SHIFT);
  1021. *vs = (vsync_start << VSYNCSTART_SHIFT) | (vsync_end << VSYNCEND_SHIFT);
  1022. *ss = (hactive << SRC_SIZE_HORIZ_SHIFT) |
  1023. (vactive << SRC_SIZE_VERT_SHIFT);
  1024. hw->disp_a_stride = dinfo->pitch;
  1025. DBG_MSG("pitch is %d\n", hw->disp_a_stride);
  1026. hw->disp_a_base = hw->disp_a_stride * var->yoffset +
  1027. var->xoffset * var->bits_per_pixel / 8;
  1028. hw->disp_a_base += dinfo->fb.offset << 12;
  1029. /* Check stride alignment. */
  1030. stride_alignment = IS_I9XX(dinfo) ? STRIDE_ALIGNMENT_I9XX :
  1031. STRIDE_ALIGNMENT;
  1032. if (hw->disp_a_stride % stride_alignment != 0) {
  1033. WRN_MSG("display stride %d has bad alignment %d\n",
  1034. hw->disp_a_stride, stride_alignment);
  1035. return 1;
  1036. }
  1037. /* Set the palette to 8-bit mode. */
  1038. *pipe_conf &= ~PIPECONF_GAMMA;
  1039. return 0;
  1040. }
  1041. /* Program a (non-VGA) video mode. */
  1042. int
  1043. intelfbhw_program_mode(struct intelfb_info *dinfo,
  1044. const struct intelfb_hwstate *hw, int blank)
  1045. {
  1046. int pipe = PIPE_A;
  1047. u32 tmp;
  1048. const u32 *dpll, *fp0, *fp1, *pipe_conf;
  1049. const u32 *hs, *ht, *hb, *vs, *vt, *vb, *ss;
  1050. u32 dpll_reg, fp0_reg, fp1_reg, pipe_conf_reg;
  1051. u32 hsync_reg, htotal_reg, hblank_reg;
  1052. u32 vsync_reg, vtotal_reg, vblank_reg;
  1053. u32 src_size_reg;
  1054. u32 count, tmp_val[3];
  1055. /* Assume single pipe, display plane A, analog CRT. */
  1056. #if VERBOSE > 0
  1057. DBG_MSG("intelfbhw_program_mode\n");
  1058. #endif
  1059. /* Disable VGA */
  1060. tmp = INREG(VGACNTRL);
  1061. tmp |= VGA_DISABLE;
  1062. OUTREG(VGACNTRL, tmp);
  1063. /* Check whether pipe A or pipe B is enabled. */
  1064. if (hw->pipe_a_conf & PIPECONF_ENABLE)
  1065. pipe = PIPE_A;
  1066. else if (hw->pipe_b_conf & PIPECONF_ENABLE)
  1067. pipe = PIPE_B;
  1068. dinfo->pipe = pipe;
  1069. if (pipe == PIPE_B) {
  1070. dpll = &hw->dpll_b;
  1071. fp0 = &hw->fpb0;
  1072. fp1 = &hw->fpb1;
  1073. pipe_conf = &hw->pipe_b_conf;
  1074. hs = &hw->hsync_b;
  1075. hb = &hw->hblank_b;
  1076. ht = &hw->htotal_b;
  1077. vs = &hw->vsync_b;
  1078. vb = &hw->vblank_b;
  1079. vt = &hw->vtotal_b;
  1080. ss = &hw->src_size_b;
  1081. dpll_reg = DPLL_B;
  1082. fp0_reg = FPB0;
  1083. fp1_reg = FPB1;
  1084. pipe_conf_reg = PIPEBCONF;
  1085. hsync_reg = HSYNC_B;
  1086. htotal_reg = HTOTAL_B;
  1087. hblank_reg = HBLANK_B;
  1088. vsync_reg = VSYNC_B;
  1089. vtotal_reg = VTOTAL_B;
  1090. vblank_reg = VBLANK_B;
  1091. src_size_reg = SRC_SIZE_B;
  1092. } else {
  1093. dpll = &hw->dpll_a;
  1094. fp0 = &hw->fpa0;
  1095. fp1 = &hw->fpa1;
  1096. pipe_conf = &hw->pipe_a_conf;
  1097. hs = &hw->hsync_a;
  1098. hb = &hw->hblank_a;
  1099. ht = &hw->htotal_a;
  1100. vs = &hw->vsync_a;
  1101. vb = &hw->vblank_a;
  1102. vt = &hw->vtotal_a;
  1103. ss = &hw->src_size_a;
  1104. dpll_reg = DPLL_A;
  1105. fp0_reg = FPA0;
  1106. fp1_reg = FPA1;
  1107. pipe_conf_reg = PIPEACONF;
  1108. hsync_reg = HSYNC_A;
  1109. htotal_reg = HTOTAL_A;
  1110. hblank_reg = HBLANK_A;
  1111. vsync_reg = VSYNC_A;
  1112. vtotal_reg = VTOTAL_A;
  1113. vblank_reg = VBLANK_A;
  1114. src_size_reg = SRC_SIZE_A;
  1115. }
  1116. /* turn off pipe */
  1117. tmp = INREG(pipe_conf_reg);
  1118. tmp &= ~PIPECONF_ENABLE;
  1119. OUTREG(pipe_conf_reg, tmp);
  1120. count = 0;
  1121. do {
  1122. tmp_val[count%3] = INREG(0x70000);
  1123. if ((tmp_val[0] == tmp_val[1]) && (tmp_val[1]==tmp_val[2]))
  1124. break;
  1125. count++;
  1126. udelay(1);
  1127. if (count % 200 == 0) {
  1128. tmp = INREG(pipe_conf_reg);
  1129. tmp &= ~PIPECONF_ENABLE;
  1130. OUTREG(pipe_conf_reg, tmp);
  1131. }
  1132. } while(count < 2000);
  1133. OUTREG(ADPA, INREG(ADPA) & ~ADPA_DAC_ENABLE);
  1134. /* Disable planes A and B. */
  1135. tmp = INREG(DSPACNTR);
  1136. tmp &= ~DISPPLANE_PLANE_ENABLE;
  1137. OUTREG(DSPACNTR, tmp);
  1138. tmp = INREG(DSPBCNTR);
  1139. tmp &= ~DISPPLANE_PLANE_ENABLE;
  1140. OUTREG(DSPBCNTR, tmp);
  1141. /* Wait for vblank. For now, just wait for a 50Hz cycle (20ms)) */
  1142. mdelay(20);
  1143. OUTREG(DVOB, INREG(DVOB) & ~PORT_ENABLE);
  1144. OUTREG(DVOC, INREG(DVOC) & ~PORT_ENABLE);
  1145. OUTREG(ADPA, INREG(ADPA) & ~ADPA_DAC_ENABLE);
  1146. /* Disable Sync */
  1147. tmp = INREG(ADPA);
  1148. tmp &= ~ADPA_DPMS_CONTROL_MASK;
  1149. tmp |= ADPA_DPMS_D3;
  1150. OUTREG(ADPA, tmp);
  1151. /* do some funky magic - xyzzy */
  1152. OUTREG(0x61204, 0xabcd0000);
  1153. /* turn off PLL */
  1154. tmp = INREG(dpll_reg);
  1155. dpll_reg &= ~DPLL_VCO_ENABLE;
  1156. OUTREG(dpll_reg, tmp);
  1157. /* Set PLL parameters */
  1158. OUTREG(fp0_reg, *fp0);
  1159. OUTREG(fp1_reg, *fp1);
  1160. /* Enable PLL */
  1161. OUTREG(dpll_reg, *dpll);
  1162. /* Set DVOs B/C */
  1163. OUTREG(DVOB, hw->dvob);
  1164. OUTREG(DVOC, hw->dvoc);
  1165. /* undo funky magic */
  1166. OUTREG(0x61204, 0x00000000);
  1167. /* Set ADPA */
  1168. OUTREG(ADPA, INREG(ADPA) | ADPA_DAC_ENABLE);
  1169. OUTREG(ADPA, (hw->adpa & ~(ADPA_DPMS_CONTROL_MASK)) | ADPA_DPMS_D3);
  1170. /* Set pipe parameters */
  1171. OUTREG(hsync_reg, *hs);
  1172. OUTREG(hblank_reg, *hb);
  1173. OUTREG(htotal_reg, *ht);
  1174. OUTREG(vsync_reg, *vs);
  1175. OUTREG(vblank_reg, *vb);
  1176. OUTREG(vtotal_reg, *vt);
  1177. OUTREG(src_size_reg, *ss);
  1178. /* Enable pipe */
  1179. OUTREG(pipe_conf_reg, *pipe_conf | PIPECONF_ENABLE);
  1180. /* Enable sync */
  1181. tmp = INREG(ADPA);
  1182. tmp &= ~ADPA_DPMS_CONTROL_MASK;
  1183. tmp |= ADPA_DPMS_D0;
  1184. OUTREG(ADPA, tmp);
  1185. /* setup display plane */
  1186. if (dinfo->pdev->device == PCI_DEVICE_ID_INTEL_830M) {
  1187. /*
  1188. * i830M errata: the display plane must be enabled
  1189. * to allow writes to the other bits in the plane
  1190. * control register.
  1191. */
  1192. tmp = INREG(DSPACNTR);
  1193. if ((tmp & DISPPLANE_PLANE_ENABLE) != DISPPLANE_PLANE_ENABLE) {
  1194. tmp |= DISPPLANE_PLANE_ENABLE;
  1195. OUTREG(DSPACNTR, tmp);
  1196. OUTREG(DSPACNTR,
  1197. hw->disp_a_ctrl|DISPPLANE_PLANE_ENABLE);
  1198. mdelay(1);
  1199. }
  1200. }
  1201. OUTREG(DSPACNTR, hw->disp_a_ctrl & ~DISPPLANE_PLANE_ENABLE);
  1202. OUTREG(DSPASTRIDE, hw->disp_a_stride);
  1203. OUTREG(DSPABASE, hw->disp_a_base);
  1204. /* Enable plane */
  1205. if (!blank) {
  1206. tmp = INREG(DSPACNTR);
  1207. tmp |= DISPPLANE_PLANE_ENABLE;
  1208. OUTREG(DSPACNTR, tmp);
  1209. OUTREG(DSPABASE, hw->disp_a_base);
  1210. }
  1211. return 0;
  1212. }
  1213. /* forward declarations */
  1214. static void refresh_ring(struct intelfb_info *dinfo);
  1215. static void reset_state(struct intelfb_info *dinfo);
  1216. static void do_flush(struct intelfb_info *dinfo);
  1217. static int
  1218. wait_ring(struct intelfb_info *dinfo, int n)
  1219. {
  1220. int i = 0;
  1221. unsigned long end;
  1222. u32 last_head = INREG(PRI_RING_HEAD) & RING_HEAD_MASK;
  1223. #if VERBOSE > 0
  1224. DBG_MSG("wait_ring: %d\n", n);
  1225. #endif
  1226. end = jiffies + (HZ * 3);
  1227. while (dinfo->ring_space < n) {
  1228. dinfo->ring_head = INREG(PRI_RING_HEAD) & RING_HEAD_MASK;
  1229. if (dinfo->ring_tail + RING_MIN_FREE < dinfo->ring_head)
  1230. dinfo->ring_space = dinfo->ring_head
  1231. - (dinfo->ring_tail + RING_MIN_FREE);
  1232. else
  1233. dinfo->ring_space = (dinfo->ring.size +
  1234. dinfo->ring_head)
  1235. - (dinfo->ring_tail + RING_MIN_FREE);
  1236. if (dinfo->ring_head != last_head) {
  1237. end = jiffies + (HZ * 3);
  1238. last_head = dinfo->ring_head;
  1239. }
  1240. i++;
  1241. if (time_before(end, jiffies)) {
  1242. if (!i) {
  1243. /* Try again */
  1244. reset_state(dinfo);
  1245. refresh_ring(dinfo);
  1246. do_flush(dinfo);
  1247. end = jiffies + (HZ * 3);
  1248. i = 1;
  1249. } else {
  1250. WRN_MSG("ring buffer : space: %d wanted %d\n",
  1251. dinfo->ring_space, n);
  1252. WRN_MSG("lockup - turning off hardware "
  1253. "acceleration\n");
  1254. dinfo->ring_lockup = 1;
  1255. break;
  1256. }
  1257. }
  1258. udelay(1);
  1259. }
  1260. return i;
  1261. }
  1262. static void
  1263. do_flush(struct intelfb_info *dinfo) {
  1264. START_RING(2);
  1265. OUT_RING(MI_FLUSH | MI_WRITE_DIRTY_STATE | MI_INVALIDATE_MAP_CACHE);
  1266. OUT_RING(MI_NOOP);
  1267. ADVANCE_RING();
  1268. }
  1269. void
  1270. intelfbhw_do_sync(struct intelfb_info *dinfo)
  1271. {
  1272. #if VERBOSE > 0
  1273. DBG_MSG("intelfbhw_do_sync\n");
  1274. #endif
  1275. if (!dinfo->accel)
  1276. return;
  1277. /*
  1278. * Send a flush, then wait until the ring is empty. This is what
  1279. * the XFree86 driver does, and actually it doesn't seem a lot worse
  1280. * than the recommended method (both have problems).
  1281. */
  1282. do_flush(dinfo);
  1283. wait_ring(dinfo, dinfo->ring.size - RING_MIN_FREE);
  1284. dinfo->ring_space = dinfo->ring.size - RING_MIN_FREE;
  1285. }
  1286. static void
  1287. refresh_ring(struct intelfb_info *dinfo)
  1288. {
  1289. #if VERBOSE > 0
  1290. DBG_MSG("refresh_ring\n");
  1291. #endif
  1292. dinfo->ring_head = INREG(PRI_RING_HEAD) & RING_HEAD_MASK;
  1293. dinfo->ring_tail = INREG(PRI_RING_TAIL) & RING_TAIL_MASK;
  1294. if (dinfo->ring_tail + RING_MIN_FREE < dinfo->ring_head)
  1295. dinfo->ring_space = dinfo->ring_head
  1296. - (dinfo->ring_tail + RING_MIN_FREE);
  1297. else
  1298. dinfo->ring_space = (dinfo->ring.size + dinfo->ring_head)
  1299. - (dinfo->ring_tail + RING_MIN_FREE);
  1300. }
  1301. static void
  1302. reset_state(struct intelfb_info *dinfo)
  1303. {
  1304. int i;
  1305. u32 tmp;
  1306. #if VERBOSE > 0
  1307. DBG_MSG("reset_state\n");
  1308. #endif
  1309. for (i = 0; i < FENCE_NUM; i++)
  1310. OUTREG(FENCE + (i << 2), 0);
  1311. /* Flush the ring buffer if it's enabled. */
  1312. tmp = INREG(PRI_RING_LENGTH);
  1313. if (tmp & RING_ENABLE) {
  1314. #if VERBOSE > 0
  1315. DBG_MSG("reset_state: ring was enabled\n");
  1316. #endif
  1317. refresh_ring(dinfo);
  1318. intelfbhw_do_sync(dinfo);
  1319. DO_RING_IDLE();
  1320. }
  1321. OUTREG(PRI_RING_LENGTH, 0);
  1322. OUTREG(PRI_RING_HEAD, 0);
  1323. OUTREG(PRI_RING_TAIL, 0);
  1324. OUTREG(PRI_RING_START, 0);
  1325. }
  1326. /* Stop the 2D engine, and turn off the ring buffer. */
  1327. void
  1328. intelfbhw_2d_stop(struct intelfb_info *dinfo)
  1329. {
  1330. #if VERBOSE > 0
  1331. DBG_MSG("intelfbhw_2d_stop: accel: %d, ring_active: %d\n", dinfo->accel,
  1332. dinfo->ring_active);
  1333. #endif
  1334. if (!dinfo->accel)
  1335. return;
  1336. dinfo->ring_active = 0;
  1337. reset_state(dinfo);
  1338. }
  1339. /*
  1340. * Enable the ring buffer, and initialise the 2D engine.
  1341. * It is assumed that the graphics engine has been stopped by previously
  1342. * calling intelfb_2d_stop().
  1343. */
  1344. void
  1345. intelfbhw_2d_start(struct intelfb_info *dinfo)
  1346. {
  1347. #if VERBOSE > 0
  1348. DBG_MSG("intelfbhw_2d_start: accel: %d, ring_active: %d\n",
  1349. dinfo->accel, dinfo->ring_active);
  1350. #endif
  1351. if (!dinfo->accel)
  1352. return;
  1353. /* Initialise the primary ring buffer. */
  1354. OUTREG(PRI_RING_LENGTH, 0);
  1355. OUTREG(PRI_RING_TAIL, 0);
  1356. OUTREG(PRI_RING_HEAD, 0);
  1357. OUTREG(PRI_RING_START, dinfo->ring.physical & RING_START_MASK);
  1358. OUTREG(PRI_RING_LENGTH,
  1359. ((dinfo->ring.size - GTT_PAGE_SIZE) & RING_LENGTH_MASK) |
  1360. RING_NO_REPORT | RING_ENABLE);
  1361. refresh_ring(dinfo);
  1362. dinfo->ring_active = 1;
  1363. }
  1364. /* 2D fillrect (solid fill or invert) */
  1365. void
  1366. intelfbhw_do_fillrect(struct intelfb_info *dinfo, u32 x, u32 y, u32 w, u32 h,
  1367. u32 color, u32 pitch, u32 bpp, u32 rop)
  1368. {
  1369. u32 br00, br09, br13, br14, br16;
  1370. #if VERBOSE > 0
  1371. DBG_MSG("intelfbhw_do_fillrect: (%d,%d) %dx%d, c 0x%06x, p %d bpp %d, "
  1372. "rop 0x%02x\n", x, y, w, h, color, pitch, bpp, rop);
  1373. #endif
  1374. br00 = COLOR_BLT_CMD;
  1375. br09 = dinfo->fb_start + (y * pitch + x * (bpp / 8));
  1376. br13 = (rop << ROP_SHIFT) | pitch;
  1377. br14 = (h << HEIGHT_SHIFT) | ((w * (bpp / 8)) << WIDTH_SHIFT);
  1378. br16 = color;
  1379. switch (bpp) {
  1380. case 8:
  1381. br13 |= COLOR_DEPTH_8;
  1382. break;
  1383. case 16:
  1384. br13 |= COLOR_DEPTH_16;
  1385. break;
  1386. case 32:
  1387. br13 |= COLOR_DEPTH_32;
  1388. br00 |= WRITE_ALPHA | WRITE_RGB;
  1389. break;
  1390. }
  1391. START_RING(6);
  1392. OUT_RING(br00);
  1393. OUT_RING(br13);
  1394. OUT_RING(br14);
  1395. OUT_RING(br09);
  1396. OUT_RING(br16);
  1397. OUT_RING(MI_NOOP);
  1398. ADVANCE_RING();
  1399. #if VERBOSE > 0
  1400. DBG_MSG("ring = 0x%08x, 0x%08x (%d)\n", dinfo->ring_head,
  1401. dinfo->ring_tail, dinfo->ring_space);
  1402. #endif
  1403. }
  1404. void
  1405. intelfbhw_do_bitblt(struct intelfb_info *dinfo, u32 curx, u32 cury,
  1406. u32 dstx, u32 dsty, u32 w, u32 h, u32 pitch, u32 bpp)
  1407. {
  1408. u32 br00, br09, br11, br12, br13, br22, br23, br26;
  1409. #if VERBOSE > 0
  1410. DBG_MSG("intelfbhw_do_bitblt: (%d,%d)->(%d,%d) %dx%d, p %d bpp %d\n",
  1411. curx, cury, dstx, dsty, w, h, pitch, bpp);
  1412. #endif
  1413. br00 = XY_SRC_COPY_BLT_CMD;
  1414. br09 = dinfo->fb_start;
  1415. br11 = (pitch << PITCH_SHIFT);
  1416. br12 = dinfo->fb_start;
  1417. br13 = (SRC_ROP_GXCOPY << ROP_SHIFT) | (pitch << PITCH_SHIFT);
  1418. br22 = (dstx << WIDTH_SHIFT) | (dsty << HEIGHT_SHIFT);
  1419. br23 = ((dstx + w) << WIDTH_SHIFT) |
  1420. ((dsty + h) << HEIGHT_SHIFT);
  1421. br26 = (curx << WIDTH_SHIFT) | (cury << HEIGHT_SHIFT);
  1422. switch (bpp) {
  1423. case 8:
  1424. br13 |= COLOR_DEPTH_8;
  1425. break;
  1426. case 16:
  1427. br13 |= COLOR_DEPTH_16;
  1428. break;
  1429. case 32:
  1430. br13 |= COLOR_DEPTH_32;
  1431. br00 |= WRITE_ALPHA | WRITE_RGB;
  1432. break;
  1433. }
  1434. START_RING(8);
  1435. OUT_RING(br00);
  1436. OUT_RING(br13);
  1437. OUT_RING(br22);
  1438. OUT_RING(br23);
  1439. OUT_RING(br09);
  1440. OUT_RING(br26);
  1441. OUT_RING(br11);
  1442. OUT_RING(br12);
  1443. ADVANCE_RING();
  1444. }
  1445. int
  1446. intelfbhw_do_drawglyph(struct intelfb_info *dinfo, u32 fg, u32 bg, u32 w,
  1447. u32 h, const u8* cdat, u32 x, u32 y, u32 pitch, u32 bpp)
  1448. {
  1449. int nbytes, ndwords, pad, tmp;
  1450. u32 br00, br09, br13, br18, br19, br22, br23;
  1451. int dat, ix, iy, iw;
  1452. int i, j;
  1453. #if VERBOSE > 0
  1454. DBG_MSG("intelfbhw_do_drawglyph: (%d,%d) %dx%d\n", x, y, w, h);
  1455. #endif
  1456. /* size in bytes of a padded scanline */
  1457. nbytes = ROUND_UP_TO(w, 16) / 8;
  1458. /* Total bytes of padded scanline data to write out. */
  1459. nbytes = nbytes * h;
  1460. /*
  1461. * Check if the glyph data exceeds the immediate mode limit.
  1462. * It would take a large font (1K pixels) to hit this limit.
  1463. */
  1464. if (nbytes > MAX_MONO_IMM_SIZE)
  1465. return 0;
  1466. /* Src data is packaged a dword (32-bit) at a time. */
  1467. ndwords = ROUND_UP_TO(nbytes, 4) / 4;
  1468. /*
  1469. * Ring has to be padded to a quad word. But because the command starts
  1470. with 7 bytes, pad only if there is an even number of ndwords
  1471. */
  1472. pad = !(ndwords % 2);
  1473. tmp = (XY_MONO_SRC_IMM_BLT_CMD & DW_LENGTH_MASK) + ndwords;
  1474. br00 = (XY_MONO_SRC_IMM_BLT_CMD & ~DW_LENGTH_MASK) | tmp;
  1475. br09 = dinfo->fb_start;
  1476. br13 = (SRC_ROP_GXCOPY << ROP_SHIFT) | (pitch << PITCH_SHIFT);
  1477. br18 = bg;
  1478. br19 = fg;
  1479. br22 = (x << WIDTH_SHIFT) | (y << HEIGHT_SHIFT);
  1480. br23 = ((x + w) << WIDTH_SHIFT) | ((y + h) << HEIGHT_SHIFT);
  1481. switch (bpp) {
  1482. case 8:
  1483. br13 |= COLOR_DEPTH_8;
  1484. break;
  1485. case 16:
  1486. br13 |= COLOR_DEPTH_16;
  1487. break;
  1488. case 32:
  1489. br13 |= COLOR_DEPTH_32;
  1490. br00 |= WRITE_ALPHA | WRITE_RGB;
  1491. break;
  1492. }
  1493. START_RING(8 + ndwords);
  1494. OUT_RING(br00);
  1495. OUT_RING(br13);
  1496. OUT_RING(br22);
  1497. OUT_RING(br23);
  1498. OUT_RING(br09);
  1499. OUT_RING(br18);
  1500. OUT_RING(br19);
  1501. ix = iy = 0;
  1502. iw = ROUND_UP_TO(w, 8) / 8;
  1503. while (ndwords--) {
  1504. dat = 0;
  1505. for (j = 0; j < 2; ++j) {
  1506. for (i = 0; i < 2; ++i) {
  1507. if (ix != iw || i == 0)
  1508. dat |= cdat[iy*iw + ix++] << (i+j*2)*8;
  1509. }
  1510. if (ix == iw && iy != (h-1)) {
  1511. ix = 0;
  1512. ++iy;
  1513. }
  1514. }
  1515. OUT_RING(dat);
  1516. }
  1517. if (pad)
  1518. OUT_RING(MI_NOOP);
  1519. ADVANCE_RING();
  1520. return 1;
  1521. }
  1522. /* HW cursor functions. */
  1523. void
  1524. intelfbhw_cursor_init(struct intelfb_info *dinfo)
  1525. {
  1526. u32 tmp;
  1527. #if VERBOSE > 0
  1528. DBG_MSG("intelfbhw_cursor_init\n");
  1529. #endif
  1530. if (dinfo->mobile || IS_I9XX(dinfo)) {
  1531. if (!dinfo->cursor.physical)
  1532. return;
  1533. tmp = INREG(CURSOR_A_CONTROL);
  1534. tmp &= ~(CURSOR_MODE_MASK | CURSOR_MOBILE_GAMMA_ENABLE |
  1535. CURSOR_MEM_TYPE_LOCAL |
  1536. (1 << CURSOR_PIPE_SELECT_SHIFT));
  1537. tmp |= CURSOR_MODE_DISABLE;
  1538. OUTREG(CURSOR_A_CONTROL, tmp);
  1539. OUTREG(CURSOR_A_BASEADDR, dinfo->cursor.physical);
  1540. } else {
  1541. tmp = INREG(CURSOR_CONTROL);
  1542. tmp &= ~(CURSOR_FORMAT_MASK | CURSOR_GAMMA_ENABLE |
  1543. CURSOR_ENABLE | CURSOR_STRIDE_MASK);
  1544. tmp = CURSOR_FORMAT_3C;
  1545. OUTREG(CURSOR_CONTROL, tmp);
  1546. OUTREG(CURSOR_A_BASEADDR, dinfo->cursor.offset << 12);
  1547. tmp = (64 << CURSOR_SIZE_H_SHIFT) |
  1548. (64 << CURSOR_SIZE_V_SHIFT);
  1549. OUTREG(CURSOR_SIZE, tmp);
  1550. }
  1551. }
  1552. void
  1553. intelfbhw_cursor_hide(struct intelfb_info *dinfo)
  1554. {
  1555. u32 tmp;
  1556. #if VERBOSE > 0
  1557. DBG_MSG("intelfbhw_cursor_hide\n");
  1558. #endif
  1559. dinfo->cursor_on = 0;
  1560. if (dinfo->mobile || IS_I9XX(dinfo)) {
  1561. if (!dinfo->cursor.physical)
  1562. return;
  1563. tmp = INREG(CURSOR_A_CONTROL);
  1564. tmp &= ~CURSOR_MODE_MASK;
  1565. tmp |= CURSOR_MODE_DISABLE;
  1566. OUTREG(CURSOR_A_CONTROL, tmp);
  1567. /* Flush changes */
  1568. OUTREG(CURSOR_A_BASEADDR, dinfo->cursor.physical);
  1569. } else {
  1570. tmp = INREG(CURSOR_CONTROL);
  1571. tmp &= ~CURSOR_ENABLE;
  1572. OUTREG(CURSOR_CONTROL, tmp);
  1573. }
  1574. }
  1575. void
  1576. intelfbhw_cursor_show(struct intelfb_info *dinfo)
  1577. {
  1578. u32 tmp;
  1579. #if VERBOSE > 0
  1580. DBG_MSG("intelfbhw_cursor_show\n");
  1581. #endif
  1582. dinfo->cursor_on = 1;
  1583. if (dinfo->cursor_blanked)
  1584. return;
  1585. if (dinfo->mobile || IS_I9XX(dinfo)) {
  1586. if (!dinfo->cursor.physical)
  1587. return;
  1588. tmp = INREG(CURSOR_A_CONTROL);
  1589. tmp &= ~CURSOR_MODE_MASK;
  1590. tmp |= CURSOR_MODE_64_4C_AX;
  1591. OUTREG(CURSOR_A_CONTROL, tmp);
  1592. /* Flush changes */
  1593. OUTREG(CURSOR_A_BASEADDR, dinfo->cursor.physical);
  1594. } else {
  1595. tmp = INREG(CURSOR_CONTROL);
  1596. tmp |= CURSOR_ENABLE;
  1597. OUTREG(CURSOR_CONTROL, tmp);
  1598. }
  1599. }
  1600. void
  1601. intelfbhw_cursor_setpos(struct intelfb_info *dinfo, int x, int y)
  1602. {
  1603. u32 tmp;
  1604. #if VERBOSE > 0
  1605. DBG_MSG("intelfbhw_cursor_setpos: (%d, %d)\n", x, y);
  1606. #endif
  1607. /*
  1608. * Sets the position. The coordinates are assumed to already
  1609. * have any offset adjusted. Assume that the cursor is never
  1610. * completely off-screen, and that x, y are always >= 0.
  1611. */
  1612. tmp = ((x & CURSOR_POS_MASK) << CURSOR_X_SHIFT) |
  1613. ((y & CURSOR_POS_MASK) << CURSOR_Y_SHIFT);
  1614. OUTREG(CURSOR_A_POSITION, tmp);
  1615. if (IS_I9XX(dinfo)) {
  1616. OUTREG(CURSOR_A_BASEADDR, dinfo->cursor.physical);
  1617. }
  1618. }
  1619. void
  1620. intelfbhw_cursor_setcolor(struct intelfb_info *dinfo, u32 bg, u32 fg)
  1621. {
  1622. #if VERBOSE > 0
  1623. DBG_MSG("intelfbhw_cursor_setcolor\n");
  1624. #endif
  1625. OUTREG(CURSOR_A_PALETTE0, bg & CURSOR_PALETTE_MASK);
  1626. OUTREG(CURSOR_A_PALETTE1, fg & CURSOR_PALETTE_MASK);
  1627. OUTREG(CURSOR_A_PALETTE2, fg & CURSOR_PALETTE_MASK);
  1628. OUTREG(CURSOR_A_PALETTE3, bg & CURSOR_PALETTE_MASK);
  1629. }
  1630. void
  1631. intelfbhw_cursor_load(struct intelfb_info *dinfo, int width, int height,
  1632. u8 *data)
  1633. {
  1634. u8 __iomem *addr = (u8 __iomem *)dinfo->cursor.virtual;
  1635. int i, j, w = width / 8;
  1636. int mod = width % 8, t_mask, d_mask;
  1637. #if VERBOSE > 0
  1638. DBG_MSG("intelfbhw_cursor_load\n");
  1639. #endif
  1640. if (!dinfo->cursor.virtual)
  1641. return;
  1642. t_mask = 0xff >> mod;
  1643. d_mask = ~(0xff >> mod);
  1644. for (i = height; i--; ) {
  1645. for (j = 0; j < w; j++) {
  1646. writeb(0x00, addr + j);
  1647. writeb(*(data++), addr + j+8);
  1648. }
  1649. if (mod) {
  1650. writeb(t_mask, addr + j);
  1651. writeb(*(data++) & d_mask, addr + j+8);
  1652. }
  1653. addr += 16;
  1654. }
  1655. }
  1656. void
  1657. intelfbhw_cursor_reset(struct intelfb_info *dinfo) {
  1658. u8 __iomem *addr = (u8 __iomem *)dinfo->cursor.virtual;
  1659. int i, j;
  1660. #if VERBOSE > 0
  1661. DBG_MSG("intelfbhw_cursor_reset\n");
  1662. #endif
  1663. if (!dinfo->cursor.virtual)
  1664. return;
  1665. for (i = 64; i--; ) {
  1666. for (j = 0; j < 8; j++) {
  1667. writeb(0xff, addr + j+0);
  1668. writeb(0x00, addr + j+8);
  1669. }
  1670. addr += 16;
  1671. }
  1672. }