omap.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226
  1. /*
  2. * linux/drivers/media/mmc/omap.c
  3. *
  4. * Copyright (C) 2004 Nokia Corporation
  5. * Written by Tuukka Tikkanen and Juha Yrjölä<juha.yrjola@nokia.com>
  6. * Misc hacks here and there by Tony Lindgren <tony@atomide.com>
  7. * Other hacks (DMA, SD, etc) by David Brownell
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/config.h>
  14. #include <linux/module.h>
  15. #include <linux/moduleparam.h>
  16. #include <linux/init.h>
  17. #include <linux/ioport.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/dma-mapping.h>
  21. #include <linux/delay.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/timer.h>
  24. #include <linux/mmc/host.h>
  25. #include <linux/mmc/protocol.h>
  26. #include <linux/mmc/card.h>
  27. #include <linux/clk.h>
  28. #include <asm/io.h>
  29. #include <asm/irq.h>
  30. #include <asm/scatterlist.h>
  31. #include <asm/mach-types.h>
  32. #include <asm/arch/board.h>
  33. #include <asm/arch/gpio.h>
  34. #include <asm/arch/dma.h>
  35. #include <asm/arch/mux.h>
  36. #include <asm/arch/fpga.h>
  37. #include <asm/arch/tps65010.h>
  38. #include "omap.h"
  39. #define DRIVER_NAME "mmci-omap"
  40. #define RSP_TYPE(x) ((x) & ~(MMC_RSP_BUSY|MMC_RSP_OPCODE))
  41. /* Specifies how often in millisecs to poll for card status changes
  42. * when the cover switch is open */
  43. #define OMAP_MMC_SWITCH_POLL_DELAY 500
  44. static int mmc_omap_enable_poll = 1;
  45. struct mmc_omap_host {
  46. int initialized;
  47. int suspended;
  48. struct mmc_request * mrq;
  49. struct mmc_command * cmd;
  50. struct mmc_data * data;
  51. struct mmc_host * mmc;
  52. struct device * dev;
  53. unsigned char id; /* 16xx chips have 2 MMC blocks */
  54. struct clk * iclk;
  55. struct clk * fclk;
  56. void __iomem *base;
  57. int irq;
  58. unsigned char bus_mode;
  59. unsigned char hw_bus_mode;
  60. unsigned int sg_len;
  61. int sg_idx;
  62. u16 * buffer;
  63. u32 buffer_bytes_left;
  64. u32 total_bytes_left;
  65. unsigned use_dma:1;
  66. unsigned brs_received:1, dma_done:1;
  67. unsigned dma_is_read:1;
  68. unsigned dma_in_use:1;
  69. int dma_ch;
  70. spinlock_t dma_lock;
  71. struct timer_list dma_timer;
  72. unsigned dma_len;
  73. short power_pin;
  74. short wp_pin;
  75. int switch_pin;
  76. struct work_struct switch_work;
  77. struct timer_list switch_timer;
  78. int switch_last_state;
  79. };
  80. static inline int
  81. mmc_omap_cover_is_open(struct mmc_omap_host *host)
  82. {
  83. if (host->switch_pin < 0)
  84. return 0;
  85. return omap_get_gpio_datain(host->switch_pin);
  86. }
  87. static ssize_t
  88. mmc_omap_show_cover_switch(struct device *dev,
  89. struct device_attribute *attr, char *buf)
  90. {
  91. struct mmc_omap_host *host = dev_get_drvdata(dev);
  92. return sprintf(buf, "%s\n", mmc_omap_cover_is_open(host) ? "open" :
  93. "closed");
  94. }
  95. static DEVICE_ATTR(cover_switch, S_IRUGO, mmc_omap_show_cover_switch, NULL);
  96. static ssize_t
  97. mmc_omap_show_enable_poll(struct device *dev,
  98. struct device_attribute *attr, char *buf)
  99. {
  100. return snprintf(buf, PAGE_SIZE, "%d\n", mmc_omap_enable_poll);
  101. }
  102. static ssize_t
  103. mmc_omap_store_enable_poll(struct device *dev,
  104. struct device_attribute *attr, const char *buf,
  105. size_t size)
  106. {
  107. int enable_poll;
  108. if (sscanf(buf, "%10d", &enable_poll) != 1)
  109. return -EINVAL;
  110. if (enable_poll != mmc_omap_enable_poll) {
  111. struct mmc_omap_host *host = dev_get_drvdata(dev);
  112. mmc_omap_enable_poll = enable_poll;
  113. if (enable_poll && host->switch_pin >= 0)
  114. schedule_work(&host->switch_work);
  115. }
  116. return size;
  117. }
  118. static DEVICE_ATTR(enable_poll, 0664,
  119. mmc_omap_show_enable_poll, mmc_omap_store_enable_poll);
  120. static void
  121. mmc_omap_start_command(struct mmc_omap_host *host, struct mmc_command *cmd)
  122. {
  123. u32 cmdreg;
  124. u32 resptype;
  125. u32 cmdtype;
  126. host->cmd = cmd;
  127. resptype = 0;
  128. cmdtype = 0;
  129. /* Our hardware needs to know exact type */
  130. switch (RSP_TYPE(mmc_resp_type(cmd))) {
  131. case RSP_TYPE(MMC_RSP_R1):
  132. /* resp 1, resp 1b */
  133. resptype = 1;
  134. break;
  135. case RSP_TYPE(MMC_RSP_R2):
  136. resptype = 2;
  137. break;
  138. case RSP_TYPE(MMC_RSP_R3):
  139. resptype = 3;
  140. break;
  141. default:
  142. break;
  143. }
  144. if (mmc_cmd_type(cmd) == MMC_CMD_ADTC) {
  145. cmdtype = OMAP_MMC_CMDTYPE_ADTC;
  146. } else if (mmc_cmd_type(cmd) == MMC_CMD_BC) {
  147. cmdtype = OMAP_MMC_CMDTYPE_BC;
  148. } else if (mmc_cmd_type(cmd) == MMC_CMD_BCR) {
  149. cmdtype = OMAP_MMC_CMDTYPE_BCR;
  150. } else {
  151. cmdtype = OMAP_MMC_CMDTYPE_AC;
  152. }
  153. cmdreg = cmd->opcode | (resptype << 8) | (cmdtype << 12);
  154. if (host->bus_mode == MMC_BUSMODE_OPENDRAIN)
  155. cmdreg |= 1 << 6;
  156. if (cmd->flags & MMC_RSP_BUSY)
  157. cmdreg |= 1 << 11;
  158. if (host->data && !(host->data->flags & MMC_DATA_WRITE))
  159. cmdreg |= 1 << 15;
  160. clk_enable(host->fclk);
  161. OMAP_MMC_WRITE(host->base, CTO, 200);
  162. OMAP_MMC_WRITE(host->base, ARGL, cmd->arg & 0xffff);
  163. OMAP_MMC_WRITE(host->base, ARGH, cmd->arg >> 16);
  164. OMAP_MMC_WRITE(host->base, IE,
  165. OMAP_MMC_STAT_A_EMPTY | OMAP_MMC_STAT_A_FULL |
  166. OMAP_MMC_STAT_CMD_CRC | OMAP_MMC_STAT_CMD_TOUT |
  167. OMAP_MMC_STAT_DATA_CRC | OMAP_MMC_STAT_DATA_TOUT |
  168. OMAP_MMC_STAT_END_OF_CMD | OMAP_MMC_STAT_CARD_ERR |
  169. OMAP_MMC_STAT_END_OF_DATA);
  170. OMAP_MMC_WRITE(host->base, CMD, cmdreg);
  171. }
  172. static void
  173. mmc_omap_xfer_done(struct mmc_omap_host *host, struct mmc_data *data)
  174. {
  175. if (host->dma_in_use) {
  176. enum dma_data_direction dma_data_dir;
  177. BUG_ON(host->dma_ch < 0);
  178. if (data->error != MMC_ERR_NONE)
  179. omap_stop_dma(host->dma_ch);
  180. /* Release DMA channel lazily */
  181. mod_timer(&host->dma_timer, jiffies + HZ);
  182. if (data->flags & MMC_DATA_WRITE)
  183. dma_data_dir = DMA_TO_DEVICE;
  184. else
  185. dma_data_dir = DMA_FROM_DEVICE;
  186. dma_unmap_sg(mmc_dev(host->mmc), data->sg, host->sg_len,
  187. dma_data_dir);
  188. }
  189. host->data = NULL;
  190. host->sg_len = 0;
  191. clk_disable(host->fclk);
  192. /* NOTE: MMC layer will sometimes poll-wait CMD13 next, issuing
  193. * dozens of requests until the card finishes writing data.
  194. * It'd be cheaper to just wait till an EOFB interrupt arrives...
  195. */
  196. if (!data->stop) {
  197. host->mrq = NULL;
  198. mmc_request_done(host->mmc, data->mrq);
  199. return;
  200. }
  201. mmc_omap_start_command(host, data->stop);
  202. }
  203. static void
  204. mmc_omap_end_of_data(struct mmc_omap_host *host, struct mmc_data *data)
  205. {
  206. unsigned long flags;
  207. int done;
  208. if (!host->dma_in_use) {
  209. mmc_omap_xfer_done(host, data);
  210. return;
  211. }
  212. done = 0;
  213. spin_lock_irqsave(&host->dma_lock, flags);
  214. if (host->dma_done)
  215. done = 1;
  216. else
  217. host->brs_received = 1;
  218. spin_unlock_irqrestore(&host->dma_lock, flags);
  219. if (done)
  220. mmc_omap_xfer_done(host, data);
  221. }
  222. static void
  223. mmc_omap_dma_timer(unsigned long data)
  224. {
  225. struct mmc_omap_host *host = (struct mmc_omap_host *) data;
  226. BUG_ON(host->dma_ch < 0);
  227. omap_free_dma(host->dma_ch);
  228. host->dma_ch = -1;
  229. }
  230. static void
  231. mmc_omap_dma_done(struct mmc_omap_host *host, struct mmc_data *data)
  232. {
  233. unsigned long flags;
  234. int done;
  235. done = 0;
  236. spin_lock_irqsave(&host->dma_lock, flags);
  237. if (host->brs_received)
  238. done = 1;
  239. else
  240. host->dma_done = 1;
  241. spin_unlock_irqrestore(&host->dma_lock, flags);
  242. if (done)
  243. mmc_omap_xfer_done(host, data);
  244. }
  245. static void
  246. mmc_omap_cmd_done(struct mmc_omap_host *host, struct mmc_command *cmd)
  247. {
  248. host->cmd = NULL;
  249. if (cmd->flags & MMC_RSP_PRESENT) {
  250. if (cmd->flags & MMC_RSP_136) {
  251. /* response type 2 */
  252. cmd->resp[3] =
  253. OMAP_MMC_READ(host->base, RSP0) |
  254. (OMAP_MMC_READ(host->base, RSP1) << 16);
  255. cmd->resp[2] =
  256. OMAP_MMC_READ(host->base, RSP2) |
  257. (OMAP_MMC_READ(host->base, RSP3) << 16);
  258. cmd->resp[1] =
  259. OMAP_MMC_READ(host->base, RSP4) |
  260. (OMAP_MMC_READ(host->base, RSP5) << 16);
  261. cmd->resp[0] =
  262. OMAP_MMC_READ(host->base, RSP6) |
  263. (OMAP_MMC_READ(host->base, RSP7) << 16);
  264. } else {
  265. /* response types 1, 1b, 3, 4, 5, 6 */
  266. cmd->resp[0] =
  267. OMAP_MMC_READ(host->base, RSP6) |
  268. (OMAP_MMC_READ(host->base, RSP7) << 16);
  269. }
  270. }
  271. if (host->data == NULL || cmd->error != MMC_ERR_NONE) {
  272. host->mrq = NULL;
  273. clk_disable(host->fclk);
  274. mmc_request_done(host->mmc, cmd->mrq);
  275. }
  276. }
  277. /* PIO only */
  278. static void
  279. mmc_omap_sg_to_buf(struct mmc_omap_host *host)
  280. {
  281. struct scatterlist *sg;
  282. sg = host->data->sg + host->sg_idx;
  283. host->buffer_bytes_left = sg->length;
  284. host->buffer = page_address(sg->page) + sg->offset;
  285. if (host->buffer_bytes_left > host->total_bytes_left)
  286. host->buffer_bytes_left = host->total_bytes_left;
  287. }
  288. /* PIO only */
  289. static void
  290. mmc_omap_xfer_data(struct mmc_omap_host *host, int write)
  291. {
  292. int n;
  293. void __iomem *reg;
  294. u16 *p;
  295. if (host->buffer_bytes_left == 0) {
  296. host->sg_idx++;
  297. BUG_ON(host->sg_idx == host->sg_len);
  298. mmc_omap_sg_to_buf(host);
  299. }
  300. n = 64;
  301. if (n > host->buffer_bytes_left)
  302. n = host->buffer_bytes_left;
  303. host->buffer_bytes_left -= n;
  304. host->total_bytes_left -= n;
  305. host->data->bytes_xfered += n;
  306. if (write) {
  307. __raw_writesw(host->base + OMAP_MMC_REG_DATA, host->buffer, n);
  308. } else {
  309. __raw_readsw(host->base + OMAP_MMC_REG_DATA, host->buffer, n);
  310. }
  311. }
  312. static inline void mmc_omap_report_irq(u16 status)
  313. {
  314. static const char *mmc_omap_status_bits[] = {
  315. "EOC", "CD", "CB", "BRS", "EOFB", "DTO", "DCRC", "CTO",
  316. "CCRC", "CRW", "AF", "AE", "OCRB", "CIRQ", "CERR"
  317. };
  318. int i, c = 0;
  319. for (i = 0; i < ARRAY_SIZE(mmc_omap_status_bits); i++)
  320. if (status & (1 << i)) {
  321. if (c)
  322. printk(" ");
  323. printk("%s", mmc_omap_status_bits[i]);
  324. c++;
  325. }
  326. }
  327. static irqreturn_t mmc_omap_irq(int irq, void *dev_id, struct pt_regs *regs)
  328. {
  329. struct mmc_omap_host * host = (struct mmc_omap_host *)dev_id;
  330. u16 status;
  331. int end_command;
  332. int end_transfer;
  333. int transfer_error;
  334. if (host->cmd == NULL && host->data == NULL) {
  335. status = OMAP_MMC_READ(host->base, STAT);
  336. dev_info(mmc_dev(host->mmc),"spurious irq 0x%04x\n", status);
  337. if (status != 0) {
  338. OMAP_MMC_WRITE(host->base, STAT, status);
  339. OMAP_MMC_WRITE(host->base, IE, 0);
  340. }
  341. return IRQ_HANDLED;
  342. }
  343. end_command = 0;
  344. end_transfer = 0;
  345. transfer_error = 0;
  346. while ((status = OMAP_MMC_READ(host->base, STAT)) != 0) {
  347. OMAP_MMC_WRITE(host->base, STAT, status);
  348. #ifdef CONFIG_MMC_DEBUG
  349. dev_dbg(mmc_dev(host->mmc), "MMC IRQ %04x (CMD %d): ",
  350. status, host->cmd != NULL ? host->cmd->opcode : -1);
  351. mmc_omap_report_irq(status);
  352. printk("\n");
  353. #endif
  354. if (host->total_bytes_left) {
  355. if ((status & OMAP_MMC_STAT_A_FULL) ||
  356. (status & OMAP_MMC_STAT_END_OF_DATA))
  357. mmc_omap_xfer_data(host, 0);
  358. if (status & OMAP_MMC_STAT_A_EMPTY)
  359. mmc_omap_xfer_data(host, 1);
  360. }
  361. if (status & OMAP_MMC_STAT_END_OF_DATA) {
  362. end_transfer = 1;
  363. }
  364. if (status & OMAP_MMC_STAT_DATA_TOUT) {
  365. dev_dbg(mmc_dev(host->mmc), "data timeout\n");
  366. if (host->data) {
  367. host->data->error |= MMC_ERR_TIMEOUT;
  368. transfer_error = 1;
  369. }
  370. }
  371. if (status & OMAP_MMC_STAT_DATA_CRC) {
  372. if (host->data) {
  373. host->data->error |= MMC_ERR_BADCRC;
  374. dev_dbg(mmc_dev(host->mmc),
  375. "data CRC error, bytes left %d\n",
  376. host->total_bytes_left);
  377. transfer_error = 1;
  378. } else {
  379. dev_dbg(mmc_dev(host->mmc), "data CRC error\n");
  380. }
  381. }
  382. if (status & OMAP_MMC_STAT_CMD_TOUT) {
  383. /* Timeouts are routine with some commands */
  384. if (host->cmd) {
  385. if (host->cmd->opcode != MMC_ALL_SEND_CID &&
  386. host->cmd->opcode !=
  387. MMC_SEND_OP_COND &&
  388. host->cmd->opcode !=
  389. MMC_APP_CMD &&
  390. !mmc_omap_cover_is_open(host))
  391. dev_err(mmc_dev(host->mmc),
  392. "command timeout, CMD %d\n",
  393. host->cmd->opcode);
  394. host->cmd->error = MMC_ERR_TIMEOUT;
  395. end_command = 1;
  396. }
  397. }
  398. if (status & OMAP_MMC_STAT_CMD_CRC) {
  399. if (host->cmd) {
  400. dev_err(mmc_dev(host->mmc),
  401. "command CRC error (CMD%d, arg 0x%08x)\n",
  402. host->cmd->opcode, host->cmd->arg);
  403. host->cmd->error = MMC_ERR_BADCRC;
  404. end_command = 1;
  405. } else
  406. dev_err(mmc_dev(host->mmc),
  407. "command CRC error without cmd?\n");
  408. }
  409. if (status & OMAP_MMC_STAT_CARD_ERR) {
  410. if (host->cmd && host->cmd->opcode == MMC_STOP_TRANSMISSION) {
  411. u32 response = OMAP_MMC_READ(host->base, RSP6)
  412. | (OMAP_MMC_READ(host->base, RSP7) << 16);
  413. /* STOP sometimes sets must-ignore bits */
  414. if (!(response & (R1_CC_ERROR
  415. | R1_ILLEGAL_COMMAND
  416. | R1_COM_CRC_ERROR))) {
  417. end_command = 1;
  418. continue;
  419. }
  420. }
  421. dev_dbg(mmc_dev(host->mmc), "card status error (CMD%d)\n",
  422. host->cmd->opcode);
  423. if (host->cmd) {
  424. host->cmd->error = MMC_ERR_FAILED;
  425. end_command = 1;
  426. }
  427. if (host->data) {
  428. host->data->error = MMC_ERR_FAILED;
  429. transfer_error = 1;
  430. }
  431. }
  432. /*
  433. * NOTE: On 1610 the END_OF_CMD may come too early when
  434. * starting a write
  435. */
  436. if ((status & OMAP_MMC_STAT_END_OF_CMD) &&
  437. (!(status & OMAP_MMC_STAT_A_EMPTY))) {
  438. end_command = 1;
  439. }
  440. }
  441. if (end_command) {
  442. mmc_omap_cmd_done(host, host->cmd);
  443. }
  444. if (transfer_error)
  445. mmc_omap_xfer_done(host, host->data);
  446. else if (end_transfer)
  447. mmc_omap_end_of_data(host, host->data);
  448. return IRQ_HANDLED;
  449. }
  450. static irqreturn_t mmc_omap_switch_irq(int irq, void *dev_id, struct pt_regs *regs)
  451. {
  452. struct mmc_omap_host *host = (struct mmc_omap_host *) dev_id;
  453. schedule_work(&host->switch_work);
  454. return IRQ_HANDLED;
  455. }
  456. static void mmc_omap_switch_timer(unsigned long arg)
  457. {
  458. struct mmc_omap_host *host = (struct mmc_omap_host *) arg;
  459. schedule_work(&host->switch_work);
  460. }
  461. /* FIXME: Handle card insertion and removal properly. Maybe use a mask
  462. * for MMC state? */
  463. static void mmc_omap_switch_callback(unsigned long data, u8 mmc_mask)
  464. {
  465. }
  466. static void mmc_omap_switch_handler(void *data)
  467. {
  468. struct mmc_omap_host *host = (struct mmc_omap_host *) data;
  469. struct mmc_card *card;
  470. static int complained = 0;
  471. int cards = 0, cover_open;
  472. if (host->switch_pin == -1)
  473. return;
  474. cover_open = mmc_omap_cover_is_open(host);
  475. if (cover_open != host->switch_last_state) {
  476. kobject_uevent(&host->dev->kobj, KOBJ_CHANGE);
  477. host->switch_last_state = cover_open;
  478. }
  479. mmc_detect_change(host->mmc, 0);
  480. list_for_each_entry(card, &host->mmc->cards, node) {
  481. if (mmc_card_present(card))
  482. cards++;
  483. }
  484. if (mmc_omap_cover_is_open(host)) {
  485. if (!complained) {
  486. dev_info(mmc_dev(host->mmc), "cover is open");
  487. complained = 1;
  488. }
  489. if (mmc_omap_enable_poll)
  490. mod_timer(&host->switch_timer, jiffies +
  491. msecs_to_jiffies(OMAP_MMC_SWITCH_POLL_DELAY));
  492. } else {
  493. complained = 0;
  494. }
  495. }
  496. /* Prepare to transfer the next segment of a scatterlist */
  497. static void
  498. mmc_omap_prepare_dma(struct mmc_omap_host *host, struct mmc_data *data)
  499. {
  500. int dma_ch = host->dma_ch;
  501. unsigned long data_addr;
  502. u16 buf, frame;
  503. u32 count;
  504. struct scatterlist *sg = &data->sg[host->sg_idx];
  505. int src_port = 0;
  506. int dst_port = 0;
  507. int sync_dev = 0;
  508. data_addr = io_v2p((u32) host->base) + OMAP_MMC_REG_DATA;
  509. frame = data->blksz;
  510. count = sg_dma_len(sg);
  511. if ((data->blocks == 1) && (count > data->blksz))
  512. count = frame;
  513. host->dma_len = count;
  514. /* FIFO is 16x2 bytes on 15xx, and 32x2 bytes on 16xx and 24xx.
  515. * Use 16 or 32 word frames when the blocksize is at least that large.
  516. * Blocksize is usually 512 bytes; but not for some SD reads.
  517. */
  518. if (cpu_is_omap15xx() && frame > 32)
  519. frame = 32;
  520. else if (frame > 64)
  521. frame = 64;
  522. count /= frame;
  523. frame >>= 1;
  524. if (!(data->flags & MMC_DATA_WRITE)) {
  525. buf = 0x800f | ((frame - 1) << 8);
  526. if (cpu_class_is_omap1()) {
  527. src_port = OMAP_DMA_PORT_TIPB;
  528. dst_port = OMAP_DMA_PORT_EMIFF;
  529. }
  530. if (cpu_is_omap24xx())
  531. sync_dev = OMAP24XX_DMA_MMC1_RX;
  532. omap_set_dma_src_params(dma_ch, src_port,
  533. OMAP_DMA_AMODE_CONSTANT,
  534. data_addr, 0, 0);
  535. omap_set_dma_dest_params(dma_ch, dst_port,
  536. OMAP_DMA_AMODE_POST_INC,
  537. sg_dma_address(sg), 0, 0);
  538. omap_set_dma_dest_data_pack(dma_ch, 1);
  539. omap_set_dma_dest_burst_mode(dma_ch, OMAP_DMA_DATA_BURST_4);
  540. } else {
  541. buf = 0x0f80 | ((frame - 1) << 0);
  542. if (cpu_class_is_omap1()) {
  543. src_port = OMAP_DMA_PORT_EMIFF;
  544. dst_port = OMAP_DMA_PORT_TIPB;
  545. }
  546. if (cpu_is_omap24xx())
  547. sync_dev = OMAP24XX_DMA_MMC1_TX;
  548. omap_set_dma_dest_params(dma_ch, dst_port,
  549. OMAP_DMA_AMODE_CONSTANT,
  550. data_addr, 0, 0);
  551. omap_set_dma_src_params(dma_ch, src_port,
  552. OMAP_DMA_AMODE_POST_INC,
  553. sg_dma_address(sg), 0, 0);
  554. omap_set_dma_src_data_pack(dma_ch, 1);
  555. omap_set_dma_src_burst_mode(dma_ch, OMAP_DMA_DATA_BURST_4);
  556. }
  557. /* Max limit for DMA frame count is 0xffff */
  558. if (unlikely(count > 0xffff))
  559. BUG();
  560. OMAP_MMC_WRITE(host->base, BUF, buf);
  561. omap_set_dma_transfer_params(dma_ch, OMAP_DMA_DATA_TYPE_S16,
  562. frame, count, OMAP_DMA_SYNC_FRAME,
  563. sync_dev, 0);
  564. }
  565. /* A scatterlist segment completed */
  566. static void mmc_omap_dma_cb(int lch, u16 ch_status, void *data)
  567. {
  568. struct mmc_omap_host *host = (struct mmc_omap_host *) data;
  569. struct mmc_data *mmcdat = host->data;
  570. if (unlikely(host->dma_ch < 0)) {
  571. dev_err(mmc_dev(host->mmc), "DMA callback while DMA not
  572. enabled\n");
  573. return;
  574. }
  575. /* FIXME: We really should do something to _handle_ the errors */
  576. if (ch_status & OMAP_DMA_TOUT_IRQ) {
  577. dev_err(mmc_dev(host->mmc),"DMA timeout\n");
  578. return;
  579. }
  580. if (ch_status & OMAP_DMA_DROP_IRQ) {
  581. dev_err(mmc_dev(host->mmc), "DMA sync error\n");
  582. return;
  583. }
  584. if (!(ch_status & OMAP_DMA_BLOCK_IRQ)) {
  585. return;
  586. }
  587. mmcdat->bytes_xfered += host->dma_len;
  588. host->sg_idx++;
  589. if (host->sg_idx < host->sg_len) {
  590. mmc_omap_prepare_dma(host, host->data);
  591. omap_start_dma(host->dma_ch);
  592. } else
  593. mmc_omap_dma_done(host, host->data);
  594. }
  595. static int mmc_omap_get_dma_channel(struct mmc_omap_host *host, struct mmc_data *data)
  596. {
  597. const char *dev_name;
  598. int sync_dev, dma_ch, is_read, r;
  599. is_read = !(data->flags & MMC_DATA_WRITE);
  600. del_timer_sync(&host->dma_timer);
  601. if (host->dma_ch >= 0) {
  602. if (is_read == host->dma_is_read)
  603. return 0;
  604. omap_free_dma(host->dma_ch);
  605. host->dma_ch = -1;
  606. }
  607. if (is_read) {
  608. if (host->id == 1) {
  609. sync_dev = OMAP_DMA_MMC_RX;
  610. dev_name = "MMC1 read";
  611. } else {
  612. sync_dev = OMAP_DMA_MMC2_RX;
  613. dev_name = "MMC2 read";
  614. }
  615. } else {
  616. if (host->id == 1) {
  617. sync_dev = OMAP_DMA_MMC_TX;
  618. dev_name = "MMC1 write";
  619. } else {
  620. sync_dev = OMAP_DMA_MMC2_TX;
  621. dev_name = "MMC2 write";
  622. }
  623. }
  624. r = omap_request_dma(sync_dev, dev_name, mmc_omap_dma_cb,
  625. host, &dma_ch);
  626. if (r != 0) {
  627. dev_dbg(mmc_dev(host->mmc), "omap_request_dma() failed with %d\n", r);
  628. return r;
  629. }
  630. host->dma_ch = dma_ch;
  631. host->dma_is_read = is_read;
  632. return 0;
  633. }
  634. static inline void set_cmd_timeout(struct mmc_omap_host *host, struct mmc_request *req)
  635. {
  636. u16 reg;
  637. reg = OMAP_MMC_READ(host->base, SDIO);
  638. reg &= ~(1 << 5);
  639. OMAP_MMC_WRITE(host->base, SDIO, reg);
  640. /* Set maximum timeout */
  641. OMAP_MMC_WRITE(host->base, CTO, 0xff);
  642. }
  643. static inline void set_data_timeout(struct mmc_omap_host *host, struct mmc_request *req)
  644. {
  645. int timeout;
  646. u16 reg;
  647. /* Convert ns to clock cycles by assuming 20MHz frequency
  648. * 1 cycle at 20MHz = 500 ns
  649. */
  650. timeout = req->data->timeout_clks + req->data->timeout_ns / 500;
  651. /* Check if we need to use timeout multiplier register */
  652. reg = OMAP_MMC_READ(host->base, SDIO);
  653. if (timeout > 0xffff) {
  654. reg |= (1 << 5);
  655. timeout /= 1024;
  656. } else
  657. reg &= ~(1 << 5);
  658. OMAP_MMC_WRITE(host->base, SDIO, reg);
  659. OMAP_MMC_WRITE(host->base, DTO, timeout);
  660. }
  661. static void
  662. mmc_omap_prepare_data(struct mmc_omap_host *host, struct mmc_request *req)
  663. {
  664. struct mmc_data *data = req->data;
  665. int i, use_dma, block_size;
  666. unsigned sg_len;
  667. host->data = data;
  668. if (data == NULL) {
  669. OMAP_MMC_WRITE(host->base, BLEN, 0);
  670. OMAP_MMC_WRITE(host->base, NBLK, 0);
  671. OMAP_MMC_WRITE(host->base, BUF, 0);
  672. host->dma_in_use = 0;
  673. set_cmd_timeout(host, req);
  674. return;
  675. }
  676. block_size = data->blksz;
  677. OMAP_MMC_WRITE(host->base, NBLK, data->blocks - 1);
  678. OMAP_MMC_WRITE(host->base, BLEN, block_size - 1);
  679. set_data_timeout(host, req);
  680. /* cope with calling layer confusion; it issues "single
  681. * block" writes using multi-block scatterlists.
  682. */
  683. sg_len = (data->blocks == 1) ? 1 : data->sg_len;
  684. /* Only do DMA for entire blocks */
  685. use_dma = host->use_dma;
  686. if (use_dma) {
  687. for (i = 0; i < sg_len; i++) {
  688. if ((data->sg[i].length % block_size) != 0) {
  689. use_dma = 0;
  690. break;
  691. }
  692. }
  693. }
  694. host->sg_idx = 0;
  695. if (use_dma) {
  696. if (mmc_omap_get_dma_channel(host, data) == 0) {
  697. enum dma_data_direction dma_data_dir;
  698. if (data->flags & MMC_DATA_WRITE)
  699. dma_data_dir = DMA_TO_DEVICE;
  700. else
  701. dma_data_dir = DMA_FROM_DEVICE;
  702. host->sg_len = dma_map_sg(mmc_dev(host->mmc), data->sg,
  703. sg_len, dma_data_dir);
  704. host->total_bytes_left = 0;
  705. mmc_omap_prepare_dma(host, req->data);
  706. host->brs_received = 0;
  707. host->dma_done = 0;
  708. host->dma_in_use = 1;
  709. } else
  710. use_dma = 0;
  711. }
  712. /* Revert to PIO? */
  713. if (!use_dma) {
  714. OMAP_MMC_WRITE(host->base, BUF, 0x1f1f);
  715. host->total_bytes_left = data->blocks * block_size;
  716. host->sg_len = sg_len;
  717. mmc_omap_sg_to_buf(host);
  718. host->dma_in_use = 0;
  719. }
  720. }
  721. static void mmc_omap_request(struct mmc_host *mmc, struct mmc_request *req)
  722. {
  723. struct mmc_omap_host *host = mmc_priv(mmc);
  724. WARN_ON(host->mrq != NULL);
  725. host->mrq = req;
  726. /* only touch fifo AFTER the controller readies it */
  727. mmc_omap_prepare_data(host, req);
  728. mmc_omap_start_command(host, req->cmd);
  729. if (host->dma_in_use)
  730. omap_start_dma(host->dma_ch);
  731. }
  732. static void innovator_fpga_socket_power(int on)
  733. {
  734. #if defined(CONFIG_MACH_OMAP_INNOVATOR) && defined(CONFIG_ARCH_OMAP15XX)
  735. if (on) {
  736. fpga_write(fpga_read(OMAP1510_FPGA_POWER) | (1 << 3),
  737. OMAP1510_FPGA_POWER);
  738. } else {
  739. fpga_write(fpga_read(OMAP1510_FPGA_POWER) & ~(1 << 3),
  740. OMAP1510_FPGA_POWER);
  741. }
  742. #endif
  743. }
  744. /*
  745. * Turn the socket power on/off. Innovator uses FPGA, most boards
  746. * probably use GPIO.
  747. */
  748. static void mmc_omap_power(struct mmc_omap_host *host, int on)
  749. {
  750. if (on) {
  751. if (machine_is_omap_innovator())
  752. innovator_fpga_socket_power(1);
  753. else if (machine_is_omap_h2())
  754. tps65010_set_gpio_out_value(GPIO3, HIGH);
  755. else if (machine_is_omap_h3())
  756. /* GPIO 4 of TPS65010 sends SD_EN signal */
  757. tps65010_set_gpio_out_value(GPIO4, HIGH);
  758. else if (cpu_is_omap24xx()) {
  759. u16 reg = OMAP_MMC_READ(host->base, CON);
  760. OMAP_MMC_WRITE(host->base, CON, reg | (1 << 11));
  761. } else
  762. if (host->power_pin >= 0)
  763. omap_set_gpio_dataout(host->power_pin, 1);
  764. } else {
  765. if (machine_is_omap_innovator())
  766. innovator_fpga_socket_power(0);
  767. else if (machine_is_omap_h2())
  768. tps65010_set_gpio_out_value(GPIO3, LOW);
  769. else if (machine_is_omap_h3())
  770. tps65010_set_gpio_out_value(GPIO4, LOW);
  771. else if (cpu_is_omap24xx()) {
  772. u16 reg = OMAP_MMC_READ(host->base, CON);
  773. OMAP_MMC_WRITE(host->base, CON, reg & ~(1 << 11));
  774. } else
  775. if (host->power_pin >= 0)
  776. omap_set_gpio_dataout(host->power_pin, 0);
  777. }
  778. }
  779. static void mmc_omap_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  780. {
  781. struct mmc_omap_host *host = mmc_priv(mmc);
  782. int dsor;
  783. int realclock, i;
  784. realclock = ios->clock;
  785. if (ios->clock == 0)
  786. dsor = 0;
  787. else {
  788. int func_clk_rate = clk_get_rate(host->fclk);
  789. dsor = func_clk_rate / realclock;
  790. if (dsor < 1)
  791. dsor = 1;
  792. if (func_clk_rate / dsor > realclock)
  793. dsor++;
  794. if (dsor > 250)
  795. dsor = 250;
  796. dsor++;
  797. if (ios->bus_width == MMC_BUS_WIDTH_4)
  798. dsor |= 1 << 15;
  799. }
  800. switch (ios->power_mode) {
  801. case MMC_POWER_OFF:
  802. mmc_omap_power(host, 0);
  803. break;
  804. case MMC_POWER_UP:
  805. case MMC_POWER_ON:
  806. mmc_omap_power(host, 1);
  807. dsor |= 1<<11;
  808. break;
  809. }
  810. host->bus_mode = ios->bus_mode;
  811. host->hw_bus_mode = host->bus_mode;
  812. clk_enable(host->fclk);
  813. /* On insanely high arm_per frequencies something sometimes
  814. * goes somehow out of sync, and the POW bit is not being set,
  815. * which results in the while loop below getting stuck.
  816. * Writing to the CON register twice seems to do the trick. */
  817. for (i = 0; i < 2; i++)
  818. OMAP_MMC_WRITE(host->base, CON, dsor);
  819. if (ios->power_mode == MMC_POWER_UP) {
  820. /* Send clock cycles, poll completion */
  821. OMAP_MMC_WRITE(host->base, IE, 0);
  822. OMAP_MMC_WRITE(host->base, STAT, 0xffff);
  823. OMAP_MMC_WRITE(host->base, CMD, 1<<7);
  824. while (0 == (OMAP_MMC_READ(host->base, STAT) & 1));
  825. OMAP_MMC_WRITE(host->base, STAT, 1);
  826. }
  827. clk_disable(host->fclk);
  828. }
  829. static int mmc_omap_get_ro(struct mmc_host *mmc)
  830. {
  831. struct mmc_omap_host *host = mmc_priv(mmc);
  832. return host->wp_pin && omap_get_gpio_datain(host->wp_pin);
  833. }
  834. static struct mmc_host_ops mmc_omap_ops = {
  835. .request = mmc_omap_request,
  836. .set_ios = mmc_omap_set_ios,
  837. .get_ro = mmc_omap_get_ro,
  838. };
  839. static int __init mmc_omap_probe(struct platform_device *pdev)
  840. {
  841. struct omap_mmc_conf *minfo = pdev->dev.platform_data;
  842. struct mmc_host *mmc;
  843. struct mmc_omap_host *host = NULL;
  844. int ret = 0;
  845. if (platform_get_resource(pdev, IORESOURCE_MEM, 0) ||
  846. platform_get_irq(pdev, IORESOURCE_IRQ, 0)) {
  847. dev_err(&pdev->dev, "mmc_omap_probe: invalid resource type\n");
  848. return -ENODEV;
  849. }
  850. if (!request_mem_region(pdev->resource[0].start,
  851. pdev->resource[0].end - pdev->resource[0].start + 1,
  852. pdev->name)) {
  853. dev_dbg(&pdev->dev, "request_mem_region failed\n");
  854. return -EBUSY;
  855. }
  856. mmc = mmc_alloc_host(sizeof(struct mmc_omap_host), &pdev->dev);
  857. if (!mmc) {
  858. ret = -ENOMEM;
  859. goto out;
  860. }
  861. host = mmc_priv(mmc);
  862. host->mmc = mmc;
  863. spin_lock_init(&host->dma_lock);
  864. init_timer(&host->dma_timer);
  865. host->dma_timer.function = mmc_omap_dma_timer;
  866. host->dma_timer.data = (unsigned long) host;
  867. host->id = pdev->id;
  868. if (cpu_is_omap24xx()) {
  869. host->iclk = clk_get(&pdev->dev, "mmc_ick");
  870. if (IS_ERR(host->iclk))
  871. goto out;
  872. clk_enable(host->iclk);
  873. }
  874. if (!cpu_is_omap24xx())
  875. host->fclk = clk_get(&pdev->dev, "mmc_ck");
  876. else
  877. host->fclk = clk_get(&pdev->dev, "mmc_fck");
  878. if (IS_ERR(host->fclk)) {
  879. ret = PTR_ERR(host->fclk);
  880. goto out;
  881. }
  882. /* REVISIT:
  883. * Also, use minfo->cover to decide how to manage
  884. * the card detect sensing.
  885. */
  886. host->power_pin = minfo->power_pin;
  887. host->switch_pin = minfo->switch_pin;
  888. host->wp_pin = minfo->wp_pin;
  889. host->use_dma = 1;
  890. host->dma_ch = -1;
  891. host->irq = pdev->resource[1].start;
  892. host->base = ioremap(pdev->res.start, SZ_4K);
  893. if (!host->base) {
  894. ret = -ENOMEM;
  895. goto out;
  896. }
  897. if (minfo->wire4)
  898. mmc->caps |= MMC_CAP_4_BIT_DATA;
  899. mmc->ops = &mmc_omap_ops;
  900. mmc->f_min = 400000;
  901. mmc->f_max = 24000000;
  902. mmc->ocr_avail = MMC_VDD_32_33|MMC_VDD_33_34;
  903. /* Use scatterlist DMA to reduce per-transfer costs.
  904. * NOTE max_seg_size assumption that small blocks aren't
  905. * normally used (except e.g. for reading SD registers).
  906. */
  907. mmc->max_phys_segs = 32;
  908. mmc->max_hw_segs = 32;
  909. mmc->max_sectors = 256; /* NBLK max 11-bits, OMAP also limited by DMA */
  910. mmc->max_seg_size = mmc->max_sectors * 512;
  911. if (host->power_pin >= 0) {
  912. if ((ret = omap_request_gpio(host->power_pin)) != 0) {
  913. dev_err(mmc_dev(host->mmc), "Unable to get GPIO
  914. pin for MMC power\n");
  915. goto out;
  916. }
  917. omap_set_gpio_direction(host->power_pin, 0);
  918. }
  919. ret = request_irq(host->irq, mmc_omap_irq, 0, DRIVER_NAME, host);
  920. if (ret)
  921. goto out;
  922. host->dev = &pdev->dev;
  923. platform_set_drvdata(pdev, host);
  924. mmc_add_host(mmc);
  925. if (host->switch_pin >= 0) {
  926. INIT_WORK(&host->switch_work, mmc_omap_switch_handler, host);
  927. init_timer(&host->switch_timer);
  928. host->switch_timer.function = mmc_omap_switch_timer;
  929. host->switch_timer.data = (unsigned long) host;
  930. if (omap_request_gpio(host->switch_pin) != 0) {
  931. dev_warn(mmc_dev(host->mmc), "Unable to get GPIO pin for MMC cover switch\n");
  932. host->switch_pin = -1;
  933. goto no_switch;
  934. }
  935. omap_set_gpio_direction(host->switch_pin, 1);
  936. ret = request_irq(OMAP_GPIO_IRQ(host->switch_pin),
  937. mmc_omap_switch_irq, SA_TRIGGER_RISING, DRIVER_NAME, host);
  938. if (ret) {
  939. dev_warn(mmc_dev(host->mmc), "Unable to get IRQ for MMC cover switch\n");
  940. omap_free_gpio(host->switch_pin);
  941. host->switch_pin = -1;
  942. goto no_switch;
  943. }
  944. ret = device_create_file(&pdev->dev, &dev_attr_cover_switch);
  945. if (ret == 0) {
  946. ret = device_create_file(&pdev->dev, &dev_attr_enable_poll);
  947. if (ret != 0)
  948. device_remove_file(&pdev->dev, &dev_attr_cover_switch);
  949. }
  950. if (ret) {
  951. dev_wan(mmc_dev(host->mmc), "Unable to create sysfs attributes\n");
  952. free_irq(OMAP_GPIO_IRQ(host->switch_pin), host);
  953. omap_free_gpio(host->switch_pin);
  954. host->switch_pin = -1;
  955. goto no_switch;
  956. }
  957. if (mmc_omap_enable_poll && mmc_omap_cover_is_open(host))
  958. schedule_work(&host->switch_work);
  959. }
  960. no_switch:
  961. return 0;
  962. out:
  963. /* FIXME: Free other resources too. */
  964. if (host) {
  965. if (host->iclk && !IS_ERR(host->iclk))
  966. clk_put(host->iclk);
  967. if (host->fclk && !IS_ERR(host->fclk))
  968. clk_put(host->fclk);
  969. mmc_free_host(host->mmc);
  970. }
  971. return ret;
  972. }
  973. static int mmc_omap_remove(struct platform_device *pdev)
  974. {
  975. struct mmc_omap_host *host = platform_get_drvdata(pdev);
  976. platform_set_drvdata(pdev, NULL);
  977. if (host) {
  978. mmc_remove_host(host->mmc);
  979. free_irq(host->irq, host);
  980. if (host->power_pin >= 0)
  981. omap_free_gpio(host->power_pin);
  982. if (host->switch_pin >= 0) {
  983. device_remove_file(&pdev->dev, &dev_attr_enable_poll);
  984. device_remove_file(&pdev->dev, &dev_attr_cover_switch);
  985. free_irq(OMAP_GPIO_IRQ(host->switch_pin), host);
  986. omap_free_gpio(host->switch_pin);
  987. host->switch_pin = -1;
  988. del_timer_sync(&host->switch_timer);
  989. flush_scheduled_work();
  990. }
  991. if (host->iclk && !IS_ERR(host->iclk))
  992. clk_put(host->iclk);
  993. if (host->fclk && !IS_ERR(host->fclk))
  994. clk_put(host->fclk);
  995. mmc_free_host(host->mmc);
  996. }
  997. release_mem_region(pdev->resource[0].start,
  998. pdev->resource[0].end - pdev->resource[0].start + 1);
  999. return 0;
  1000. }
  1001. #ifdef CONFIG_PM
  1002. static int mmc_omap_suspend(struct platform_device *pdev, pm_message_t mesg)
  1003. {
  1004. int ret = 0;
  1005. struct mmc_omap_host *host = platform_get_drvdata(pdev);
  1006. if (host && host->suspended)
  1007. return 0;
  1008. if (host) {
  1009. ret = mmc_suspend_host(host->mmc, mesg);
  1010. if (ret == 0)
  1011. host->suspended = 1;
  1012. }
  1013. return ret;
  1014. }
  1015. static int mmc_omap_resume(struct platform_device *pdev)
  1016. {
  1017. int ret = 0;
  1018. struct mmc_omap_host *host = platform_get_drvdata(pdev);
  1019. if (host && !host->suspended)
  1020. return 0;
  1021. if (host) {
  1022. ret = mmc_resume_host(host->mmc);
  1023. if (ret == 0)
  1024. host->suspended = 0;
  1025. }
  1026. return ret;
  1027. }
  1028. #else
  1029. #define mmc_omap_suspend NULL
  1030. #define mmc_omap_resume NULL
  1031. #endif
  1032. static struct platform_driver mmc_omap_driver = {
  1033. .probe = mmc_omap_probe,
  1034. .remove = mmc_omap_remove,
  1035. .suspend = mmc_omap_suspend,
  1036. .resume = mmc_omap_resume,
  1037. .driver = {
  1038. .name = DRIVER_NAME,
  1039. },
  1040. };
  1041. static int __init mmc_omap_init(void)
  1042. {
  1043. return platform_driver_register(&mmc_omap_driver);
  1044. }
  1045. static void __exit mmc_omap_exit(void)
  1046. {
  1047. platform_driver_unregister(&mmc_omap_driver);
  1048. }
  1049. module_init(mmc_omap_init);
  1050. module_exit(mmc_omap_exit);
  1051. MODULE_DESCRIPTION("OMAP Multimedia Card driver");
  1052. MODULE_LICENSE("GPL");
  1053. MODULE_ALIAS(DRIVER_NAME);
  1054. MODULE_AUTHOR("Juha Yrjölä");