p4-clockmod.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328
  1. /*
  2. * Pentium 4/Xeon CPU on demand clock modulation/speed scaling
  3. * (C) 2002 - 2003 Dominik Brodowski <linux@brodo.de>
  4. * (C) 2002 Zwane Mwaikambo <zwane@commfireservices.com>
  5. * (C) 2002 Arjan van de Ven <arjanv@redhat.com>
  6. * (C) 2002 Tora T. Engstad
  7. * All Rights Reserved
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version
  12. * 2 of the License, or (at your option) any later version.
  13. *
  14. * The author(s) of this software shall not be held liable for damages
  15. * of any nature resulting due to the use of this software. This
  16. * software is provided AS-IS with no warranties.
  17. *
  18. * Date Errata Description
  19. * 20020525 N44, O17 12.5% or 25% DC causes lockup
  20. *
  21. */
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/init.h>
  25. #include <linux/smp.h>
  26. #include <linux/cpufreq.h>
  27. #include <linux/cpumask.h>
  28. #include <linux/timex.h>
  29. #include <asm/processor.h>
  30. #include <asm/msr.h>
  31. #include <asm/timer.h>
  32. #include <asm/cpu_device_id.h>
  33. #include "speedstep-lib.h"
  34. #define PFX "p4-clockmod: "
  35. /*
  36. * Duty Cycle (3bits), note DC_DISABLE is not specified in
  37. * intel docs i just use it to mean disable
  38. */
  39. enum {
  40. DC_RESV, DC_DFLT, DC_25PT, DC_38PT, DC_50PT,
  41. DC_64PT, DC_75PT, DC_88PT, DC_DISABLE
  42. };
  43. #define DC_ENTRIES 8
  44. static int has_N44_O17_errata[NR_CPUS];
  45. static unsigned int stock_freq;
  46. static struct cpufreq_driver p4clockmod_driver;
  47. static unsigned int cpufreq_p4_get(unsigned int cpu);
  48. static int cpufreq_p4_setdc(unsigned int cpu, unsigned int newstate)
  49. {
  50. u32 l, h;
  51. if (!cpu_online(cpu) ||
  52. (newstate > DC_DISABLE) || (newstate == DC_RESV))
  53. return -EINVAL;
  54. rdmsr_on_cpu(cpu, MSR_IA32_THERM_STATUS, &l, &h);
  55. if (l & 0x01)
  56. pr_debug("CPU#%d currently thermal throttled\n", cpu);
  57. if (has_N44_O17_errata[cpu] &&
  58. (newstate == DC_25PT || newstate == DC_DFLT))
  59. newstate = DC_38PT;
  60. rdmsr_on_cpu(cpu, MSR_IA32_THERM_CONTROL, &l, &h);
  61. if (newstate == DC_DISABLE) {
  62. pr_debug("CPU#%d disabling modulation\n", cpu);
  63. wrmsr_on_cpu(cpu, MSR_IA32_THERM_CONTROL, l & ~(1<<4), h);
  64. } else {
  65. pr_debug("CPU#%d setting duty cycle to %d%%\n",
  66. cpu, ((125 * newstate) / 10));
  67. /* bits 63 - 5 : reserved
  68. * bit 4 : enable/disable
  69. * bits 3-1 : duty cycle
  70. * bit 0 : reserved
  71. */
  72. l = (l & ~14);
  73. l = l | (1<<4) | ((newstate & 0x7)<<1);
  74. wrmsr_on_cpu(cpu, MSR_IA32_THERM_CONTROL, l, h);
  75. }
  76. return 0;
  77. }
  78. static struct cpufreq_frequency_table p4clockmod_table[] = {
  79. {DC_RESV, CPUFREQ_ENTRY_INVALID},
  80. {DC_DFLT, 0},
  81. {DC_25PT, 0},
  82. {DC_38PT, 0},
  83. {DC_50PT, 0},
  84. {DC_64PT, 0},
  85. {DC_75PT, 0},
  86. {DC_88PT, 0},
  87. {DC_DISABLE, 0},
  88. {DC_RESV, CPUFREQ_TABLE_END},
  89. };
  90. static int cpufreq_p4_target(struct cpufreq_policy *policy,
  91. unsigned int target_freq,
  92. unsigned int relation)
  93. {
  94. unsigned int newstate = DC_RESV;
  95. struct cpufreq_freqs freqs;
  96. int i;
  97. if (cpufreq_frequency_table_target(policy, &p4clockmod_table[0],
  98. target_freq, relation, &newstate))
  99. return -EINVAL;
  100. freqs.old = cpufreq_p4_get(policy->cpu);
  101. freqs.new = stock_freq * p4clockmod_table[newstate].index / 8;
  102. if (freqs.new == freqs.old)
  103. return 0;
  104. /* notifiers */
  105. cpufreq_notify_transition(policy, &freqs, CPUFREQ_PRECHANGE);
  106. /* run on each logical CPU,
  107. * see section 13.15.3 of IA32 Intel Architecture Software
  108. * Developer's Manual, Volume 3
  109. */
  110. for_each_cpu(i, policy->cpus)
  111. cpufreq_p4_setdc(i, p4clockmod_table[newstate].index);
  112. /* notifiers */
  113. cpufreq_notify_transition(policy, &freqs, CPUFREQ_POSTCHANGE);
  114. return 0;
  115. }
  116. static int cpufreq_p4_verify(struct cpufreq_policy *policy)
  117. {
  118. return cpufreq_frequency_table_verify(policy, &p4clockmod_table[0]);
  119. }
  120. static unsigned int cpufreq_p4_get_frequency(struct cpuinfo_x86 *c)
  121. {
  122. if (c->x86 == 0x06) {
  123. if (cpu_has(c, X86_FEATURE_EST))
  124. printk_once(KERN_WARNING PFX "Warning: EST-capable "
  125. "CPU detected. The acpi-cpufreq module offers "
  126. "voltage scaling in addition to frequency "
  127. "scaling. You should use that instead of "
  128. "p4-clockmod, if possible.\n");
  129. switch (c->x86_model) {
  130. case 0x0E: /* Core */
  131. case 0x0F: /* Core Duo */
  132. case 0x16: /* Celeron Core */
  133. case 0x1C: /* Atom */
  134. p4clockmod_driver.flags |= CPUFREQ_CONST_LOOPS;
  135. return speedstep_get_frequency(SPEEDSTEP_CPU_PCORE);
  136. case 0x0D: /* Pentium M (Dothan) */
  137. p4clockmod_driver.flags |= CPUFREQ_CONST_LOOPS;
  138. /* fall through */
  139. case 0x09: /* Pentium M (Banias) */
  140. return speedstep_get_frequency(SPEEDSTEP_CPU_PM);
  141. }
  142. }
  143. if (c->x86 != 0xF)
  144. return 0;
  145. /* on P-4s, the TSC runs with constant frequency independent whether
  146. * throttling is active or not. */
  147. p4clockmod_driver.flags |= CPUFREQ_CONST_LOOPS;
  148. if (speedstep_detect_processor() == SPEEDSTEP_CPU_P4M) {
  149. printk(KERN_WARNING PFX "Warning: Pentium 4-M detected. "
  150. "The speedstep-ich or acpi cpufreq modules offer "
  151. "voltage scaling in addition of frequency scaling. "
  152. "You should use either one instead of p4-clockmod, "
  153. "if possible.\n");
  154. return speedstep_get_frequency(SPEEDSTEP_CPU_P4M);
  155. }
  156. return speedstep_get_frequency(SPEEDSTEP_CPU_P4D);
  157. }
  158. static int cpufreq_p4_cpu_init(struct cpufreq_policy *policy)
  159. {
  160. struct cpuinfo_x86 *c = &cpu_data(policy->cpu);
  161. int cpuid = 0;
  162. unsigned int i;
  163. #ifdef CONFIG_SMP
  164. cpumask_copy(policy->cpus, cpu_sibling_mask(policy->cpu));
  165. #endif
  166. /* Errata workaround */
  167. cpuid = (c->x86 << 8) | (c->x86_model << 4) | c->x86_mask;
  168. switch (cpuid) {
  169. case 0x0f07:
  170. case 0x0f0a:
  171. case 0x0f11:
  172. case 0x0f12:
  173. has_N44_O17_errata[policy->cpu] = 1;
  174. pr_debug("has errata -- disabling low frequencies\n");
  175. }
  176. if (speedstep_detect_processor() == SPEEDSTEP_CPU_P4D &&
  177. c->x86_model < 2) {
  178. /* switch to maximum frequency and measure result */
  179. cpufreq_p4_setdc(policy->cpu, DC_DISABLE);
  180. recalibrate_cpu_khz();
  181. }
  182. /* get max frequency */
  183. stock_freq = cpufreq_p4_get_frequency(c);
  184. if (!stock_freq)
  185. return -EINVAL;
  186. /* table init */
  187. for (i = 1; (p4clockmod_table[i].frequency != CPUFREQ_TABLE_END); i++) {
  188. if ((i < 2) && (has_N44_O17_errata[policy->cpu]))
  189. p4clockmod_table[i].frequency = CPUFREQ_ENTRY_INVALID;
  190. else
  191. p4clockmod_table[i].frequency = (stock_freq * i)/8;
  192. }
  193. cpufreq_frequency_table_get_attr(p4clockmod_table, policy->cpu);
  194. /* cpuinfo and default policy values */
  195. /* the transition latency is set to be 1 higher than the maximum
  196. * transition latency of the ondemand governor */
  197. policy->cpuinfo.transition_latency = 10000001;
  198. policy->cur = stock_freq;
  199. return cpufreq_frequency_table_cpuinfo(policy, &p4clockmod_table[0]);
  200. }
  201. static int cpufreq_p4_cpu_exit(struct cpufreq_policy *policy)
  202. {
  203. cpufreq_frequency_table_put_attr(policy->cpu);
  204. return 0;
  205. }
  206. static unsigned int cpufreq_p4_get(unsigned int cpu)
  207. {
  208. u32 l, h;
  209. rdmsr_on_cpu(cpu, MSR_IA32_THERM_CONTROL, &l, &h);
  210. if (l & 0x10) {
  211. l = l >> 1;
  212. l &= 0x7;
  213. } else
  214. l = DC_DISABLE;
  215. if (l != DC_DISABLE)
  216. return stock_freq * l / 8;
  217. return stock_freq;
  218. }
  219. static struct freq_attr *p4clockmod_attr[] = {
  220. &cpufreq_freq_attr_scaling_available_freqs,
  221. NULL,
  222. };
  223. static struct cpufreq_driver p4clockmod_driver = {
  224. .verify = cpufreq_p4_verify,
  225. .target = cpufreq_p4_target,
  226. .init = cpufreq_p4_cpu_init,
  227. .exit = cpufreq_p4_cpu_exit,
  228. .get = cpufreq_p4_get,
  229. .name = "p4-clockmod",
  230. .owner = THIS_MODULE,
  231. .attr = p4clockmod_attr,
  232. };
  233. static const struct x86_cpu_id cpufreq_p4_id[] = {
  234. { X86_VENDOR_INTEL, X86_FAMILY_ANY, X86_MODEL_ANY, X86_FEATURE_ACC },
  235. {}
  236. };
  237. /*
  238. * Intentionally no MODULE_DEVICE_TABLE here: this driver should not
  239. * be auto loaded. Please don't add one.
  240. */
  241. static int __init cpufreq_p4_init(void)
  242. {
  243. int ret;
  244. /*
  245. * THERM_CONTROL is architectural for IA32 now, so
  246. * we can rely on the capability checks
  247. */
  248. if (!x86_match_cpu(cpufreq_p4_id) || !boot_cpu_has(X86_FEATURE_ACPI))
  249. return -ENODEV;
  250. ret = cpufreq_register_driver(&p4clockmod_driver);
  251. if (!ret)
  252. printk(KERN_INFO PFX "P4/Xeon(TM) CPU On-Demand Clock "
  253. "Modulation available\n");
  254. return ret;
  255. }
  256. static void __exit cpufreq_p4_exit(void)
  257. {
  258. cpufreq_unregister_driver(&p4clockmod_driver);
  259. }
  260. MODULE_AUTHOR("Zwane Mwaikambo <zwane@commfireservices.com>");
  261. MODULE_DESCRIPTION("cpufreq driver for Pentium(TM) 4/Xeon(TM)");
  262. MODULE_LICENSE("GPL");
  263. late_initcall(cpufreq_p4_init);
  264. module_exit(cpufreq_p4_exit);