intel_display.c 308 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/module.h>
  28. #include <linux/input.h>
  29. #include <linux/i2c.h>
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/vgaarb.h>
  33. #include <drm/drm_edid.h>
  34. #include <drm/drmP.h>
  35. #include "intel_drv.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. #include "i915_trace.h"
  39. #include <drm/drm_dp_helper.h>
  40. #include <drm/drm_crtc_helper.h>
  41. #include <linux/dma_remapping.h>
  42. static void intel_increase_pllclock(struct drm_crtc *crtc);
  43. static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
  44. static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
  45. struct intel_crtc_config *pipe_config);
  46. static void ironlake_pch_clock_get(struct intel_crtc *crtc,
  47. struct intel_crtc_config *pipe_config);
  48. static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
  49. int x, int y, struct drm_framebuffer *old_fb);
  50. typedef struct {
  51. int min, max;
  52. } intel_range_t;
  53. typedef struct {
  54. int dot_limit;
  55. int p2_slow, p2_fast;
  56. } intel_p2_t;
  57. typedef struct intel_limit intel_limit_t;
  58. struct intel_limit {
  59. intel_range_t dot, vco, n, m, m1, m2, p, p1;
  60. intel_p2_t p2;
  61. };
  62. int
  63. intel_pch_rawclk(struct drm_device *dev)
  64. {
  65. struct drm_i915_private *dev_priv = dev->dev_private;
  66. WARN_ON(!HAS_PCH_SPLIT(dev));
  67. return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
  68. }
  69. static inline u32 /* units of 100MHz */
  70. intel_fdi_link_freq(struct drm_device *dev)
  71. {
  72. if (IS_GEN5(dev)) {
  73. struct drm_i915_private *dev_priv = dev->dev_private;
  74. return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
  75. } else
  76. return 27;
  77. }
  78. static const intel_limit_t intel_limits_i8xx_dac = {
  79. .dot = { .min = 25000, .max = 350000 },
  80. .vco = { .min = 930000, .max = 1400000 },
  81. .n = { .min = 3, .max = 16 },
  82. .m = { .min = 96, .max = 140 },
  83. .m1 = { .min = 18, .max = 26 },
  84. .m2 = { .min = 6, .max = 16 },
  85. .p = { .min = 4, .max = 128 },
  86. .p1 = { .min = 2, .max = 33 },
  87. .p2 = { .dot_limit = 165000,
  88. .p2_slow = 4, .p2_fast = 2 },
  89. };
  90. static const intel_limit_t intel_limits_i8xx_dvo = {
  91. .dot = { .min = 25000, .max = 350000 },
  92. .vco = { .min = 930000, .max = 1400000 },
  93. .n = { .min = 3, .max = 16 },
  94. .m = { .min = 96, .max = 140 },
  95. .m1 = { .min = 18, .max = 26 },
  96. .m2 = { .min = 6, .max = 16 },
  97. .p = { .min = 4, .max = 128 },
  98. .p1 = { .min = 2, .max = 33 },
  99. .p2 = { .dot_limit = 165000,
  100. .p2_slow = 4, .p2_fast = 4 },
  101. };
  102. static const intel_limit_t intel_limits_i8xx_lvds = {
  103. .dot = { .min = 25000, .max = 350000 },
  104. .vco = { .min = 930000, .max = 1400000 },
  105. .n = { .min = 3, .max = 16 },
  106. .m = { .min = 96, .max = 140 },
  107. .m1 = { .min = 18, .max = 26 },
  108. .m2 = { .min = 6, .max = 16 },
  109. .p = { .min = 4, .max = 128 },
  110. .p1 = { .min = 1, .max = 6 },
  111. .p2 = { .dot_limit = 165000,
  112. .p2_slow = 14, .p2_fast = 7 },
  113. };
  114. static const intel_limit_t intel_limits_i9xx_sdvo = {
  115. .dot = { .min = 20000, .max = 400000 },
  116. .vco = { .min = 1400000, .max = 2800000 },
  117. .n = { .min = 1, .max = 6 },
  118. .m = { .min = 70, .max = 120 },
  119. .m1 = { .min = 8, .max = 18 },
  120. .m2 = { .min = 3, .max = 7 },
  121. .p = { .min = 5, .max = 80 },
  122. .p1 = { .min = 1, .max = 8 },
  123. .p2 = { .dot_limit = 200000,
  124. .p2_slow = 10, .p2_fast = 5 },
  125. };
  126. static const intel_limit_t intel_limits_i9xx_lvds = {
  127. .dot = { .min = 20000, .max = 400000 },
  128. .vco = { .min = 1400000, .max = 2800000 },
  129. .n = { .min = 1, .max = 6 },
  130. .m = { .min = 70, .max = 120 },
  131. .m1 = { .min = 8, .max = 18 },
  132. .m2 = { .min = 3, .max = 7 },
  133. .p = { .min = 7, .max = 98 },
  134. .p1 = { .min = 1, .max = 8 },
  135. .p2 = { .dot_limit = 112000,
  136. .p2_slow = 14, .p2_fast = 7 },
  137. };
  138. static const intel_limit_t intel_limits_g4x_sdvo = {
  139. .dot = { .min = 25000, .max = 270000 },
  140. .vco = { .min = 1750000, .max = 3500000},
  141. .n = { .min = 1, .max = 4 },
  142. .m = { .min = 104, .max = 138 },
  143. .m1 = { .min = 17, .max = 23 },
  144. .m2 = { .min = 5, .max = 11 },
  145. .p = { .min = 10, .max = 30 },
  146. .p1 = { .min = 1, .max = 3},
  147. .p2 = { .dot_limit = 270000,
  148. .p2_slow = 10,
  149. .p2_fast = 10
  150. },
  151. };
  152. static const intel_limit_t intel_limits_g4x_hdmi = {
  153. .dot = { .min = 22000, .max = 400000 },
  154. .vco = { .min = 1750000, .max = 3500000},
  155. .n = { .min = 1, .max = 4 },
  156. .m = { .min = 104, .max = 138 },
  157. .m1 = { .min = 16, .max = 23 },
  158. .m2 = { .min = 5, .max = 11 },
  159. .p = { .min = 5, .max = 80 },
  160. .p1 = { .min = 1, .max = 8},
  161. .p2 = { .dot_limit = 165000,
  162. .p2_slow = 10, .p2_fast = 5 },
  163. };
  164. static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
  165. .dot = { .min = 20000, .max = 115000 },
  166. .vco = { .min = 1750000, .max = 3500000 },
  167. .n = { .min = 1, .max = 3 },
  168. .m = { .min = 104, .max = 138 },
  169. .m1 = { .min = 17, .max = 23 },
  170. .m2 = { .min = 5, .max = 11 },
  171. .p = { .min = 28, .max = 112 },
  172. .p1 = { .min = 2, .max = 8 },
  173. .p2 = { .dot_limit = 0,
  174. .p2_slow = 14, .p2_fast = 14
  175. },
  176. };
  177. static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
  178. .dot = { .min = 80000, .max = 224000 },
  179. .vco = { .min = 1750000, .max = 3500000 },
  180. .n = { .min = 1, .max = 3 },
  181. .m = { .min = 104, .max = 138 },
  182. .m1 = { .min = 17, .max = 23 },
  183. .m2 = { .min = 5, .max = 11 },
  184. .p = { .min = 14, .max = 42 },
  185. .p1 = { .min = 2, .max = 6 },
  186. .p2 = { .dot_limit = 0,
  187. .p2_slow = 7, .p2_fast = 7
  188. },
  189. };
  190. static const intel_limit_t intel_limits_pineview_sdvo = {
  191. .dot = { .min = 20000, .max = 400000},
  192. .vco = { .min = 1700000, .max = 3500000 },
  193. /* Pineview's Ncounter is a ring counter */
  194. .n = { .min = 3, .max = 6 },
  195. .m = { .min = 2, .max = 256 },
  196. /* Pineview only has one combined m divider, which we treat as m2. */
  197. .m1 = { .min = 0, .max = 0 },
  198. .m2 = { .min = 0, .max = 254 },
  199. .p = { .min = 5, .max = 80 },
  200. .p1 = { .min = 1, .max = 8 },
  201. .p2 = { .dot_limit = 200000,
  202. .p2_slow = 10, .p2_fast = 5 },
  203. };
  204. static const intel_limit_t intel_limits_pineview_lvds = {
  205. .dot = { .min = 20000, .max = 400000 },
  206. .vco = { .min = 1700000, .max = 3500000 },
  207. .n = { .min = 3, .max = 6 },
  208. .m = { .min = 2, .max = 256 },
  209. .m1 = { .min = 0, .max = 0 },
  210. .m2 = { .min = 0, .max = 254 },
  211. .p = { .min = 7, .max = 112 },
  212. .p1 = { .min = 1, .max = 8 },
  213. .p2 = { .dot_limit = 112000,
  214. .p2_slow = 14, .p2_fast = 14 },
  215. };
  216. /* Ironlake / Sandybridge
  217. *
  218. * We calculate clock using (register_value + 2) for N/M1/M2, so here
  219. * the range value for them is (actual_value - 2).
  220. */
  221. static const intel_limit_t intel_limits_ironlake_dac = {
  222. .dot = { .min = 25000, .max = 350000 },
  223. .vco = { .min = 1760000, .max = 3510000 },
  224. .n = { .min = 1, .max = 5 },
  225. .m = { .min = 79, .max = 127 },
  226. .m1 = { .min = 12, .max = 22 },
  227. .m2 = { .min = 5, .max = 9 },
  228. .p = { .min = 5, .max = 80 },
  229. .p1 = { .min = 1, .max = 8 },
  230. .p2 = { .dot_limit = 225000,
  231. .p2_slow = 10, .p2_fast = 5 },
  232. };
  233. static const intel_limit_t intel_limits_ironlake_single_lvds = {
  234. .dot = { .min = 25000, .max = 350000 },
  235. .vco = { .min = 1760000, .max = 3510000 },
  236. .n = { .min = 1, .max = 3 },
  237. .m = { .min = 79, .max = 118 },
  238. .m1 = { .min = 12, .max = 22 },
  239. .m2 = { .min = 5, .max = 9 },
  240. .p = { .min = 28, .max = 112 },
  241. .p1 = { .min = 2, .max = 8 },
  242. .p2 = { .dot_limit = 225000,
  243. .p2_slow = 14, .p2_fast = 14 },
  244. };
  245. static const intel_limit_t intel_limits_ironlake_dual_lvds = {
  246. .dot = { .min = 25000, .max = 350000 },
  247. .vco = { .min = 1760000, .max = 3510000 },
  248. .n = { .min = 1, .max = 3 },
  249. .m = { .min = 79, .max = 127 },
  250. .m1 = { .min = 12, .max = 22 },
  251. .m2 = { .min = 5, .max = 9 },
  252. .p = { .min = 14, .max = 56 },
  253. .p1 = { .min = 2, .max = 8 },
  254. .p2 = { .dot_limit = 225000,
  255. .p2_slow = 7, .p2_fast = 7 },
  256. };
  257. /* LVDS 100mhz refclk limits. */
  258. static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
  259. .dot = { .min = 25000, .max = 350000 },
  260. .vco = { .min = 1760000, .max = 3510000 },
  261. .n = { .min = 1, .max = 2 },
  262. .m = { .min = 79, .max = 126 },
  263. .m1 = { .min = 12, .max = 22 },
  264. .m2 = { .min = 5, .max = 9 },
  265. .p = { .min = 28, .max = 112 },
  266. .p1 = { .min = 2, .max = 8 },
  267. .p2 = { .dot_limit = 225000,
  268. .p2_slow = 14, .p2_fast = 14 },
  269. };
  270. static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
  271. .dot = { .min = 25000, .max = 350000 },
  272. .vco = { .min = 1760000, .max = 3510000 },
  273. .n = { .min = 1, .max = 3 },
  274. .m = { .min = 79, .max = 126 },
  275. .m1 = { .min = 12, .max = 22 },
  276. .m2 = { .min = 5, .max = 9 },
  277. .p = { .min = 14, .max = 42 },
  278. .p1 = { .min = 2, .max = 6 },
  279. .p2 = { .dot_limit = 225000,
  280. .p2_slow = 7, .p2_fast = 7 },
  281. };
  282. static const intel_limit_t intel_limits_vlv = {
  283. /*
  284. * These are the data rate limits (measured in fast clocks)
  285. * since those are the strictest limits we have. The fast
  286. * clock and actual rate limits are more relaxed, so checking
  287. * them would make no difference.
  288. */
  289. .dot = { .min = 25000 * 5, .max = 270000 * 5 },
  290. .vco = { .min = 4000000, .max = 6000000 },
  291. .n = { .min = 1, .max = 7 },
  292. .m1 = { .min = 2, .max = 3 },
  293. .m2 = { .min = 11, .max = 156 },
  294. .p1 = { .min = 2, .max = 3 },
  295. .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
  296. };
  297. static void vlv_clock(int refclk, intel_clock_t *clock)
  298. {
  299. clock->m = clock->m1 * clock->m2;
  300. clock->p = clock->p1 * clock->p2;
  301. clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
  302. clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
  303. }
  304. /**
  305. * Returns whether any output on the specified pipe is of the specified type
  306. */
  307. static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
  308. {
  309. struct drm_device *dev = crtc->dev;
  310. struct intel_encoder *encoder;
  311. for_each_encoder_on_crtc(dev, crtc, encoder)
  312. if (encoder->type == type)
  313. return true;
  314. return false;
  315. }
  316. static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
  317. int refclk)
  318. {
  319. struct drm_device *dev = crtc->dev;
  320. const intel_limit_t *limit;
  321. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  322. if (intel_is_dual_link_lvds(dev)) {
  323. if (refclk == 100000)
  324. limit = &intel_limits_ironlake_dual_lvds_100m;
  325. else
  326. limit = &intel_limits_ironlake_dual_lvds;
  327. } else {
  328. if (refclk == 100000)
  329. limit = &intel_limits_ironlake_single_lvds_100m;
  330. else
  331. limit = &intel_limits_ironlake_single_lvds;
  332. }
  333. } else
  334. limit = &intel_limits_ironlake_dac;
  335. return limit;
  336. }
  337. static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
  338. {
  339. struct drm_device *dev = crtc->dev;
  340. const intel_limit_t *limit;
  341. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  342. if (intel_is_dual_link_lvds(dev))
  343. limit = &intel_limits_g4x_dual_channel_lvds;
  344. else
  345. limit = &intel_limits_g4x_single_channel_lvds;
  346. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
  347. intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  348. limit = &intel_limits_g4x_hdmi;
  349. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
  350. limit = &intel_limits_g4x_sdvo;
  351. } else /* The option is for other outputs */
  352. limit = &intel_limits_i9xx_sdvo;
  353. return limit;
  354. }
  355. static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
  356. {
  357. struct drm_device *dev = crtc->dev;
  358. const intel_limit_t *limit;
  359. if (HAS_PCH_SPLIT(dev))
  360. limit = intel_ironlake_limit(crtc, refclk);
  361. else if (IS_G4X(dev)) {
  362. limit = intel_g4x_limit(crtc);
  363. } else if (IS_PINEVIEW(dev)) {
  364. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  365. limit = &intel_limits_pineview_lvds;
  366. else
  367. limit = &intel_limits_pineview_sdvo;
  368. } else if (IS_VALLEYVIEW(dev)) {
  369. limit = &intel_limits_vlv;
  370. } else if (!IS_GEN2(dev)) {
  371. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  372. limit = &intel_limits_i9xx_lvds;
  373. else
  374. limit = &intel_limits_i9xx_sdvo;
  375. } else {
  376. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  377. limit = &intel_limits_i8xx_lvds;
  378. else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
  379. limit = &intel_limits_i8xx_dvo;
  380. else
  381. limit = &intel_limits_i8xx_dac;
  382. }
  383. return limit;
  384. }
  385. /* m1 is reserved as 0 in Pineview, n is a ring counter */
  386. static void pineview_clock(int refclk, intel_clock_t *clock)
  387. {
  388. clock->m = clock->m2 + 2;
  389. clock->p = clock->p1 * clock->p2;
  390. clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
  391. clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
  392. }
  393. static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
  394. {
  395. return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
  396. }
  397. static void i9xx_clock(int refclk, intel_clock_t *clock)
  398. {
  399. clock->m = i9xx_dpll_compute_m(clock);
  400. clock->p = clock->p1 * clock->p2;
  401. clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
  402. clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
  403. }
  404. #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
  405. /**
  406. * Returns whether the given set of divisors are valid for a given refclk with
  407. * the given connectors.
  408. */
  409. static bool intel_PLL_is_valid(struct drm_device *dev,
  410. const intel_limit_t *limit,
  411. const intel_clock_t *clock)
  412. {
  413. if (clock->n < limit->n.min || limit->n.max < clock->n)
  414. INTELPllInvalid("n out of range\n");
  415. if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
  416. INTELPllInvalid("p1 out of range\n");
  417. if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
  418. INTELPllInvalid("m2 out of range\n");
  419. if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
  420. INTELPllInvalid("m1 out of range\n");
  421. if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
  422. if (clock->m1 <= clock->m2)
  423. INTELPllInvalid("m1 <= m2\n");
  424. if (!IS_VALLEYVIEW(dev)) {
  425. if (clock->p < limit->p.min || limit->p.max < clock->p)
  426. INTELPllInvalid("p out of range\n");
  427. if (clock->m < limit->m.min || limit->m.max < clock->m)
  428. INTELPllInvalid("m out of range\n");
  429. }
  430. if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
  431. INTELPllInvalid("vco out of range\n");
  432. /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
  433. * connector, etc., rather than just a single range.
  434. */
  435. if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
  436. INTELPllInvalid("dot out of range\n");
  437. return true;
  438. }
  439. static bool
  440. i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  441. int target, int refclk, intel_clock_t *match_clock,
  442. intel_clock_t *best_clock)
  443. {
  444. struct drm_device *dev = crtc->dev;
  445. intel_clock_t clock;
  446. int err = target;
  447. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  448. /*
  449. * For LVDS just rely on its current settings for dual-channel.
  450. * We haven't figured out how to reliably set up different
  451. * single/dual channel state, if we even can.
  452. */
  453. if (intel_is_dual_link_lvds(dev))
  454. clock.p2 = limit->p2.p2_fast;
  455. else
  456. clock.p2 = limit->p2.p2_slow;
  457. } else {
  458. if (target < limit->p2.dot_limit)
  459. clock.p2 = limit->p2.p2_slow;
  460. else
  461. clock.p2 = limit->p2.p2_fast;
  462. }
  463. memset(best_clock, 0, sizeof(*best_clock));
  464. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  465. clock.m1++) {
  466. for (clock.m2 = limit->m2.min;
  467. clock.m2 <= limit->m2.max; clock.m2++) {
  468. if (clock.m2 >= clock.m1)
  469. break;
  470. for (clock.n = limit->n.min;
  471. clock.n <= limit->n.max; clock.n++) {
  472. for (clock.p1 = limit->p1.min;
  473. clock.p1 <= limit->p1.max; clock.p1++) {
  474. int this_err;
  475. i9xx_clock(refclk, &clock);
  476. if (!intel_PLL_is_valid(dev, limit,
  477. &clock))
  478. continue;
  479. if (match_clock &&
  480. clock.p != match_clock->p)
  481. continue;
  482. this_err = abs(clock.dot - target);
  483. if (this_err < err) {
  484. *best_clock = clock;
  485. err = this_err;
  486. }
  487. }
  488. }
  489. }
  490. }
  491. return (err != target);
  492. }
  493. static bool
  494. pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  495. int target, int refclk, intel_clock_t *match_clock,
  496. intel_clock_t *best_clock)
  497. {
  498. struct drm_device *dev = crtc->dev;
  499. intel_clock_t clock;
  500. int err = target;
  501. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  502. /*
  503. * For LVDS just rely on its current settings for dual-channel.
  504. * We haven't figured out how to reliably set up different
  505. * single/dual channel state, if we even can.
  506. */
  507. if (intel_is_dual_link_lvds(dev))
  508. clock.p2 = limit->p2.p2_fast;
  509. else
  510. clock.p2 = limit->p2.p2_slow;
  511. } else {
  512. if (target < limit->p2.dot_limit)
  513. clock.p2 = limit->p2.p2_slow;
  514. else
  515. clock.p2 = limit->p2.p2_fast;
  516. }
  517. memset(best_clock, 0, sizeof(*best_clock));
  518. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  519. clock.m1++) {
  520. for (clock.m2 = limit->m2.min;
  521. clock.m2 <= limit->m2.max; clock.m2++) {
  522. for (clock.n = limit->n.min;
  523. clock.n <= limit->n.max; clock.n++) {
  524. for (clock.p1 = limit->p1.min;
  525. clock.p1 <= limit->p1.max; clock.p1++) {
  526. int this_err;
  527. pineview_clock(refclk, &clock);
  528. if (!intel_PLL_is_valid(dev, limit,
  529. &clock))
  530. continue;
  531. if (match_clock &&
  532. clock.p != match_clock->p)
  533. continue;
  534. this_err = abs(clock.dot - target);
  535. if (this_err < err) {
  536. *best_clock = clock;
  537. err = this_err;
  538. }
  539. }
  540. }
  541. }
  542. }
  543. return (err != target);
  544. }
  545. static bool
  546. g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  547. int target, int refclk, intel_clock_t *match_clock,
  548. intel_clock_t *best_clock)
  549. {
  550. struct drm_device *dev = crtc->dev;
  551. intel_clock_t clock;
  552. int max_n;
  553. bool found;
  554. /* approximately equals target * 0.00585 */
  555. int err_most = (target >> 8) + (target >> 9);
  556. found = false;
  557. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  558. if (intel_is_dual_link_lvds(dev))
  559. clock.p2 = limit->p2.p2_fast;
  560. else
  561. clock.p2 = limit->p2.p2_slow;
  562. } else {
  563. if (target < limit->p2.dot_limit)
  564. clock.p2 = limit->p2.p2_slow;
  565. else
  566. clock.p2 = limit->p2.p2_fast;
  567. }
  568. memset(best_clock, 0, sizeof(*best_clock));
  569. max_n = limit->n.max;
  570. /* based on hardware requirement, prefer smaller n to precision */
  571. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  572. /* based on hardware requirement, prefere larger m1,m2 */
  573. for (clock.m1 = limit->m1.max;
  574. clock.m1 >= limit->m1.min; clock.m1--) {
  575. for (clock.m2 = limit->m2.max;
  576. clock.m2 >= limit->m2.min; clock.m2--) {
  577. for (clock.p1 = limit->p1.max;
  578. clock.p1 >= limit->p1.min; clock.p1--) {
  579. int this_err;
  580. i9xx_clock(refclk, &clock);
  581. if (!intel_PLL_is_valid(dev, limit,
  582. &clock))
  583. continue;
  584. this_err = abs(clock.dot - target);
  585. if (this_err < err_most) {
  586. *best_clock = clock;
  587. err_most = this_err;
  588. max_n = clock.n;
  589. found = true;
  590. }
  591. }
  592. }
  593. }
  594. }
  595. return found;
  596. }
  597. static bool
  598. vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  599. int target, int refclk, intel_clock_t *match_clock,
  600. intel_clock_t *best_clock)
  601. {
  602. struct drm_device *dev = crtc->dev;
  603. intel_clock_t clock;
  604. unsigned int bestppm = 1000000;
  605. /* min update 19.2 MHz */
  606. int max_n = min(limit->n.max, refclk / 19200);
  607. bool found = false;
  608. target *= 5; /* fast clock */
  609. memset(best_clock, 0, sizeof(*best_clock));
  610. /* based on hardware requirement, prefer smaller n to precision */
  611. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  612. for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
  613. for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
  614. clock.p2 -= clock.p2 > 10 ? 2 : 1) {
  615. clock.p = clock.p1 * clock.p2;
  616. /* based on hardware requirement, prefer bigger m1,m2 values */
  617. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
  618. unsigned int ppm, diff;
  619. clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
  620. refclk * clock.m1);
  621. vlv_clock(refclk, &clock);
  622. if (!intel_PLL_is_valid(dev, limit,
  623. &clock))
  624. continue;
  625. diff = abs(clock.dot - target);
  626. ppm = div_u64(1000000ULL * diff, target);
  627. if (ppm < 100 && clock.p > best_clock->p) {
  628. bestppm = 0;
  629. *best_clock = clock;
  630. found = true;
  631. }
  632. if (bestppm >= 10 && ppm < bestppm - 10) {
  633. bestppm = ppm;
  634. *best_clock = clock;
  635. found = true;
  636. }
  637. }
  638. }
  639. }
  640. }
  641. return found;
  642. }
  643. bool intel_crtc_active(struct drm_crtc *crtc)
  644. {
  645. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  646. /* Be paranoid as we can arrive here with only partial
  647. * state retrieved from the hardware during setup.
  648. *
  649. * We can ditch the adjusted_mode.crtc_clock check as soon
  650. * as Haswell has gained clock readout/fastboot support.
  651. *
  652. * We can ditch the crtc->fb check as soon as we can
  653. * properly reconstruct framebuffers.
  654. */
  655. return intel_crtc->active && crtc->fb &&
  656. intel_crtc->config.adjusted_mode.crtc_clock;
  657. }
  658. enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
  659. enum pipe pipe)
  660. {
  661. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  662. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  663. return intel_crtc->config.cpu_transcoder;
  664. }
  665. static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
  666. {
  667. struct drm_i915_private *dev_priv = dev->dev_private;
  668. u32 frame, frame_reg = PIPEFRAME(pipe);
  669. frame = I915_READ(frame_reg);
  670. if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
  671. DRM_DEBUG_KMS("vblank wait timed out\n");
  672. }
  673. /**
  674. * intel_wait_for_vblank - wait for vblank on a given pipe
  675. * @dev: drm device
  676. * @pipe: pipe to wait for
  677. *
  678. * Wait for vblank to occur on a given pipe. Needed for various bits of
  679. * mode setting code.
  680. */
  681. void intel_wait_for_vblank(struct drm_device *dev, int pipe)
  682. {
  683. struct drm_i915_private *dev_priv = dev->dev_private;
  684. int pipestat_reg = PIPESTAT(pipe);
  685. if (INTEL_INFO(dev)->gen >= 5) {
  686. ironlake_wait_for_vblank(dev, pipe);
  687. return;
  688. }
  689. /* Clear existing vblank status. Note this will clear any other
  690. * sticky status fields as well.
  691. *
  692. * This races with i915_driver_irq_handler() with the result
  693. * that either function could miss a vblank event. Here it is not
  694. * fatal, as we will either wait upon the next vblank interrupt or
  695. * timeout. Generally speaking intel_wait_for_vblank() is only
  696. * called during modeset at which time the GPU should be idle and
  697. * should *not* be performing page flips and thus not waiting on
  698. * vblanks...
  699. * Currently, the result of us stealing a vblank from the irq
  700. * handler is that a single frame will be skipped during swapbuffers.
  701. */
  702. I915_WRITE(pipestat_reg,
  703. I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
  704. /* Wait for vblank interrupt bit to set */
  705. if (wait_for(I915_READ(pipestat_reg) &
  706. PIPE_VBLANK_INTERRUPT_STATUS,
  707. 50))
  708. DRM_DEBUG_KMS("vblank wait timed out\n");
  709. }
  710. static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
  711. {
  712. struct drm_i915_private *dev_priv = dev->dev_private;
  713. u32 reg = PIPEDSL(pipe);
  714. u32 line1, line2;
  715. u32 line_mask;
  716. if (IS_GEN2(dev))
  717. line_mask = DSL_LINEMASK_GEN2;
  718. else
  719. line_mask = DSL_LINEMASK_GEN3;
  720. line1 = I915_READ(reg) & line_mask;
  721. mdelay(5);
  722. line2 = I915_READ(reg) & line_mask;
  723. return line1 == line2;
  724. }
  725. /*
  726. * intel_wait_for_pipe_off - wait for pipe to turn off
  727. * @dev: drm device
  728. * @pipe: pipe to wait for
  729. *
  730. * After disabling a pipe, we can't wait for vblank in the usual way,
  731. * spinning on the vblank interrupt status bit, since we won't actually
  732. * see an interrupt when the pipe is disabled.
  733. *
  734. * On Gen4 and above:
  735. * wait for the pipe register state bit to turn off
  736. *
  737. * Otherwise:
  738. * wait for the display line value to settle (it usually
  739. * ends up stopping at the start of the next frame).
  740. *
  741. */
  742. void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
  743. {
  744. struct drm_i915_private *dev_priv = dev->dev_private;
  745. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  746. pipe);
  747. if (INTEL_INFO(dev)->gen >= 4) {
  748. int reg = PIPECONF(cpu_transcoder);
  749. /* Wait for the Pipe State to go off */
  750. if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
  751. 100))
  752. WARN(1, "pipe_off wait timed out\n");
  753. } else {
  754. /* Wait for the display line to settle */
  755. if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
  756. WARN(1, "pipe_off wait timed out\n");
  757. }
  758. }
  759. /*
  760. * ibx_digital_port_connected - is the specified port connected?
  761. * @dev_priv: i915 private structure
  762. * @port: the port to test
  763. *
  764. * Returns true if @port is connected, false otherwise.
  765. */
  766. bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
  767. struct intel_digital_port *port)
  768. {
  769. u32 bit;
  770. if (HAS_PCH_IBX(dev_priv->dev)) {
  771. switch(port->port) {
  772. case PORT_B:
  773. bit = SDE_PORTB_HOTPLUG;
  774. break;
  775. case PORT_C:
  776. bit = SDE_PORTC_HOTPLUG;
  777. break;
  778. case PORT_D:
  779. bit = SDE_PORTD_HOTPLUG;
  780. break;
  781. default:
  782. return true;
  783. }
  784. } else {
  785. switch(port->port) {
  786. case PORT_B:
  787. bit = SDE_PORTB_HOTPLUG_CPT;
  788. break;
  789. case PORT_C:
  790. bit = SDE_PORTC_HOTPLUG_CPT;
  791. break;
  792. case PORT_D:
  793. bit = SDE_PORTD_HOTPLUG_CPT;
  794. break;
  795. default:
  796. return true;
  797. }
  798. }
  799. return I915_READ(SDEISR) & bit;
  800. }
  801. static const char *state_string(bool enabled)
  802. {
  803. return enabled ? "on" : "off";
  804. }
  805. /* Only for pre-ILK configs */
  806. void assert_pll(struct drm_i915_private *dev_priv,
  807. enum pipe pipe, bool state)
  808. {
  809. int reg;
  810. u32 val;
  811. bool cur_state;
  812. reg = DPLL(pipe);
  813. val = I915_READ(reg);
  814. cur_state = !!(val & DPLL_VCO_ENABLE);
  815. WARN(cur_state != state,
  816. "PLL state assertion failure (expected %s, current %s)\n",
  817. state_string(state), state_string(cur_state));
  818. }
  819. /* XXX: the dsi pll is shared between MIPI DSI ports */
  820. static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
  821. {
  822. u32 val;
  823. bool cur_state;
  824. mutex_lock(&dev_priv->dpio_lock);
  825. val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
  826. mutex_unlock(&dev_priv->dpio_lock);
  827. cur_state = val & DSI_PLL_VCO_EN;
  828. WARN(cur_state != state,
  829. "DSI PLL state assertion failure (expected %s, current %s)\n",
  830. state_string(state), state_string(cur_state));
  831. }
  832. #define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
  833. #define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
  834. struct intel_shared_dpll *
  835. intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
  836. {
  837. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  838. if (crtc->config.shared_dpll < 0)
  839. return NULL;
  840. return &dev_priv->shared_dplls[crtc->config.shared_dpll];
  841. }
  842. /* For ILK+ */
  843. void assert_shared_dpll(struct drm_i915_private *dev_priv,
  844. struct intel_shared_dpll *pll,
  845. bool state)
  846. {
  847. bool cur_state;
  848. struct intel_dpll_hw_state hw_state;
  849. if (HAS_PCH_LPT(dev_priv->dev)) {
  850. DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
  851. return;
  852. }
  853. if (WARN (!pll,
  854. "asserting DPLL %s with no DPLL\n", state_string(state)))
  855. return;
  856. cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
  857. WARN(cur_state != state,
  858. "%s assertion failure (expected %s, current %s)\n",
  859. pll->name, state_string(state), state_string(cur_state));
  860. }
  861. static void assert_fdi_tx(struct drm_i915_private *dev_priv,
  862. enum pipe pipe, bool state)
  863. {
  864. int reg;
  865. u32 val;
  866. bool cur_state;
  867. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  868. pipe);
  869. if (HAS_DDI(dev_priv->dev)) {
  870. /* DDI does not have a specific FDI_TX register */
  871. reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
  872. val = I915_READ(reg);
  873. cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
  874. } else {
  875. reg = FDI_TX_CTL(pipe);
  876. val = I915_READ(reg);
  877. cur_state = !!(val & FDI_TX_ENABLE);
  878. }
  879. WARN(cur_state != state,
  880. "FDI TX state assertion failure (expected %s, current %s)\n",
  881. state_string(state), state_string(cur_state));
  882. }
  883. #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
  884. #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
  885. static void assert_fdi_rx(struct drm_i915_private *dev_priv,
  886. enum pipe pipe, bool state)
  887. {
  888. int reg;
  889. u32 val;
  890. bool cur_state;
  891. reg = FDI_RX_CTL(pipe);
  892. val = I915_READ(reg);
  893. cur_state = !!(val & FDI_RX_ENABLE);
  894. WARN(cur_state != state,
  895. "FDI RX state assertion failure (expected %s, current %s)\n",
  896. state_string(state), state_string(cur_state));
  897. }
  898. #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
  899. #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
  900. static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
  901. enum pipe pipe)
  902. {
  903. int reg;
  904. u32 val;
  905. /* ILK FDI PLL is always enabled */
  906. if (dev_priv->info->gen == 5)
  907. return;
  908. /* On Haswell, DDI ports are responsible for the FDI PLL setup */
  909. if (HAS_DDI(dev_priv->dev))
  910. return;
  911. reg = FDI_TX_CTL(pipe);
  912. val = I915_READ(reg);
  913. WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
  914. }
  915. void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
  916. enum pipe pipe, bool state)
  917. {
  918. int reg;
  919. u32 val;
  920. bool cur_state;
  921. reg = FDI_RX_CTL(pipe);
  922. val = I915_READ(reg);
  923. cur_state = !!(val & FDI_RX_PLL_ENABLE);
  924. WARN(cur_state != state,
  925. "FDI RX PLL assertion failure (expected %s, current %s)\n",
  926. state_string(state), state_string(cur_state));
  927. }
  928. static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
  929. enum pipe pipe)
  930. {
  931. int pp_reg, lvds_reg;
  932. u32 val;
  933. enum pipe panel_pipe = PIPE_A;
  934. bool locked = true;
  935. if (HAS_PCH_SPLIT(dev_priv->dev)) {
  936. pp_reg = PCH_PP_CONTROL;
  937. lvds_reg = PCH_LVDS;
  938. } else {
  939. pp_reg = PP_CONTROL;
  940. lvds_reg = LVDS;
  941. }
  942. val = I915_READ(pp_reg);
  943. if (!(val & PANEL_POWER_ON) ||
  944. ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
  945. locked = false;
  946. if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
  947. panel_pipe = PIPE_B;
  948. WARN(panel_pipe == pipe && locked,
  949. "panel assertion failure, pipe %c regs locked\n",
  950. pipe_name(pipe));
  951. }
  952. static void assert_cursor(struct drm_i915_private *dev_priv,
  953. enum pipe pipe, bool state)
  954. {
  955. struct drm_device *dev = dev_priv->dev;
  956. bool cur_state;
  957. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  958. cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
  959. else if (IS_845G(dev) || IS_I865G(dev))
  960. cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
  961. else
  962. cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
  963. WARN(cur_state != state,
  964. "cursor on pipe %c assertion failure (expected %s, current %s)\n",
  965. pipe_name(pipe), state_string(state), state_string(cur_state));
  966. }
  967. #define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
  968. #define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
  969. void assert_pipe(struct drm_i915_private *dev_priv,
  970. enum pipe pipe, bool state)
  971. {
  972. int reg;
  973. u32 val;
  974. bool cur_state;
  975. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  976. pipe);
  977. /* if we need the pipe A quirk it must be always on */
  978. if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
  979. state = true;
  980. if (!intel_display_power_enabled(dev_priv->dev,
  981. POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
  982. cur_state = false;
  983. } else {
  984. reg = PIPECONF(cpu_transcoder);
  985. val = I915_READ(reg);
  986. cur_state = !!(val & PIPECONF_ENABLE);
  987. }
  988. WARN(cur_state != state,
  989. "pipe %c assertion failure (expected %s, current %s)\n",
  990. pipe_name(pipe), state_string(state), state_string(cur_state));
  991. }
  992. static void assert_plane(struct drm_i915_private *dev_priv,
  993. enum plane plane, bool state)
  994. {
  995. int reg;
  996. u32 val;
  997. bool cur_state;
  998. reg = DSPCNTR(plane);
  999. val = I915_READ(reg);
  1000. cur_state = !!(val & DISPLAY_PLANE_ENABLE);
  1001. WARN(cur_state != state,
  1002. "plane %c assertion failure (expected %s, current %s)\n",
  1003. plane_name(plane), state_string(state), state_string(cur_state));
  1004. }
  1005. #define assert_plane_enabled(d, p) assert_plane(d, p, true)
  1006. #define assert_plane_disabled(d, p) assert_plane(d, p, false)
  1007. static void assert_planes_disabled(struct drm_i915_private *dev_priv,
  1008. enum pipe pipe)
  1009. {
  1010. struct drm_device *dev = dev_priv->dev;
  1011. int reg, i;
  1012. u32 val;
  1013. int cur_pipe;
  1014. /* Primary planes are fixed to pipes on gen4+ */
  1015. if (INTEL_INFO(dev)->gen >= 4) {
  1016. reg = DSPCNTR(pipe);
  1017. val = I915_READ(reg);
  1018. WARN((val & DISPLAY_PLANE_ENABLE),
  1019. "plane %c assertion failure, should be disabled but not\n",
  1020. plane_name(pipe));
  1021. return;
  1022. }
  1023. /* Need to check both planes against the pipe */
  1024. for_each_pipe(i) {
  1025. reg = DSPCNTR(i);
  1026. val = I915_READ(reg);
  1027. cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
  1028. DISPPLANE_SEL_PIPE_SHIFT;
  1029. WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
  1030. "plane %c assertion failure, should be off on pipe %c but is still active\n",
  1031. plane_name(i), pipe_name(pipe));
  1032. }
  1033. }
  1034. static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
  1035. enum pipe pipe)
  1036. {
  1037. struct drm_device *dev = dev_priv->dev;
  1038. int reg, i;
  1039. u32 val;
  1040. if (IS_VALLEYVIEW(dev)) {
  1041. for (i = 0; i < dev_priv->num_plane; i++) {
  1042. reg = SPCNTR(pipe, i);
  1043. val = I915_READ(reg);
  1044. WARN((val & SP_ENABLE),
  1045. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1046. sprite_name(pipe, i), pipe_name(pipe));
  1047. }
  1048. } else if (INTEL_INFO(dev)->gen >= 7) {
  1049. reg = SPRCTL(pipe);
  1050. val = I915_READ(reg);
  1051. WARN((val & SPRITE_ENABLE),
  1052. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1053. plane_name(pipe), pipe_name(pipe));
  1054. } else if (INTEL_INFO(dev)->gen >= 5) {
  1055. reg = DVSCNTR(pipe);
  1056. val = I915_READ(reg);
  1057. WARN((val & DVS_ENABLE),
  1058. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1059. plane_name(pipe), pipe_name(pipe));
  1060. }
  1061. }
  1062. static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
  1063. {
  1064. u32 val;
  1065. bool enabled;
  1066. if (HAS_PCH_LPT(dev_priv->dev)) {
  1067. DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
  1068. return;
  1069. }
  1070. val = I915_READ(PCH_DREF_CONTROL);
  1071. enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
  1072. DREF_SUPERSPREAD_SOURCE_MASK));
  1073. WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
  1074. }
  1075. static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
  1076. enum pipe pipe)
  1077. {
  1078. int reg;
  1079. u32 val;
  1080. bool enabled;
  1081. reg = PCH_TRANSCONF(pipe);
  1082. val = I915_READ(reg);
  1083. enabled = !!(val & TRANS_ENABLE);
  1084. WARN(enabled,
  1085. "transcoder assertion failed, should be off on pipe %c but is still active\n",
  1086. pipe_name(pipe));
  1087. }
  1088. static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
  1089. enum pipe pipe, u32 port_sel, u32 val)
  1090. {
  1091. if ((val & DP_PORT_EN) == 0)
  1092. return false;
  1093. if (HAS_PCH_CPT(dev_priv->dev)) {
  1094. u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
  1095. u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
  1096. if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
  1097. return false;
  1098. } else {
  1099. if ((val & DP_PIPE_MASK) != (pipe << 30))
  1100. return false;
  1101. }
  1102. return true;
  1103. }
  1104. static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
  1105. enum pipe pipe, u32 val)
  1106. {
  1107. if ((val & SDVO_ENABLE) == 0)
  1108. return false;
  1109. if (HAS_PCH_CPT(dev_priv->dev)) {
  1110. if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
  1111. return false;
  1112. } else {
  1113. if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
  1114. return false;
  1115. }
  1116. return true;
  1117. }
  1118. static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
  1119. enum pipe pipe, u32 val)
  1120. {
  1121. if ((val & LVDS_PORT_EN) == 0)
  1122. return false;
  1123. if (HAS_PCH_CPT(dev_priv->dev)) {
  1124. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1125. return false;
  1126. } else {
  1127. if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
  1128. return false;
  1129. }
  1130. return true;
  1131. }
  1132. static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
  1133. enum pipe pipe, u32 val)
  1134. {
  1135. if ((val & ADPA_DAC_ENABLE) == 0)
  1136. return false;
  1137. if (HAS_PCH_CPT(dev_priv->dev)) {
  1138. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1139. return false;
  1140. } else {
  1141. if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
  1142. return false;
  1143. }
  1144. return true;
  1145. }
  1146. static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
  1147. enum pipe pipe, int reg, u32 port_sel)
  1148. {
  1149. u32 val = I915_READ(reg);
  1150. WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
  1151. "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
  1152. reg, pipe_name(pipe));
  1153. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
  1154. && (val & DP_PIPEB_SELECT),
  1155. "IBX PCH dp port still using transcoder B\n");
  1156. }
  1157. static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
  1158. enum pipe pipe, int reg)
  1159. {
  1160. u32 val = I915_READ(reg);
  1161. WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
  1162. "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
  1163. reg, pipe_name(pipe));
  1164. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
  1165. && (val & SDVO_PIPE_B_SELECT),
  1166. "IBX PCH hdmi port still using transcoder B\n");
  1167. }
  1168. static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
  1169. enum pipe pipe)
  1170. {
  1171. int reg;
  1172. u32 val;
  1173. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
  1174. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
  1175. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
  1176. reg = PCH_ADPA;
  1177. val = I915_READ(reg);
  1178. WARN(adpa_pipe_enabled(dev_priv, pipe, val),
  1179. "PCH VGA enabled on transcoder %c, should be disabled\n",
  1180. pipe_name(pipe));
  1181. reg = PCH_LVDS;
  1182. val = I915_READ(reg);
  1183. WARN(lvds_pipe_enabled(dev_priv, pipe, val),
  1184. "PCH LVDS enabled on transcoder %c, should be disabled\n",
  1185. pipe_name(pipe));
  1186. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
  1187. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
  1188. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
  1189. }
  1190. static void intel_init_dpio(struct drm_device *dev)
  1191. {
  1192. struct drm_i915_private *dev_priv = dev->dev_private;
  1193. if (!IS_VALLEYVIEW(dev))
  1194. return;
  1195. /*
  1196. * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
  1197. * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
  1198. * a. GUnit 0x2110 bit[0] set to 1 (def 0)
  1199. * b. The other bits such as sfr settings / modesel may all be set
  1200. * to 0.
  1201. *
  1202. * This should only be done on init and resume from S3 with both
  1203. * PLLs disabled, or we risk losing DPIO and PLL synchronization.
  1204. */
  1205. I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
  1206. }
  1207. static void vlv_enable_pll(struct intel_crtc *crtc)
  1208. {
  1209. struct drm_device *dev = crtc->base.dev;
  1210. struct drm_i915_private *dev_priv = dev->dev_private;
  1211. int reg = DPLL(crtc->pipe);
  1212. u32 dpll = crtc->config.dpll_hw_state.dpll;
  1213. assert_pipe_disabled(dev_priv, crtc->pipe);
  1214. /* No really, not for ILK+ */
  1215. BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
  1216. /* PLL is protected by panel, make sure we can write it */
  1217. if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
  1218. assert_panel_unlocked(dev_priv, crtc->pipe);
  1219. I915_WRITE(reg, dpll);
  1220. POSTING_READ(reg);
  1221. udelay(150);
  1222. if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
  1223. DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
  1224. I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
  1225. POSTING_READ(DPLL_MD(crtc->pipe));
  1226. /* We do this three times for luck */
  1227. I915_WRITE(reg, dpll);
  1228. POSTING_READ(reg);
  1229. udelay(150); /* wait for warmup */
  1230. I915_WRITE(reg, dpll);
  1231. POSTING_READ(reg);
  1232. udelay(150); /* wait for warmup */
  1233. I915_WRITE(reg, dpll);
  1234. POSTING_READ(reg);
  1235. udelay(150); /* wait for warmup */
  1236. }
  1237. static void i9xx_enable_pll(struct intel_crtc *crtc)
  1238. {
  1239. struct drm_device *dev = crtc->base.dev;
  1240. struct drm_i915_private *dev_priv = dev->dev_private;
  1241. int reg = DPLL(crtc->pipe);
  1242. u32 dpll = crtc->config.dpll_hw_state.dpll;
  1243. assert_pipe_disabled(dev_priv, crtc->pipe);
  1244. /* No really, not for ILK+ */
  1245. BUG_ON(dev_priv->info->gen >= 5);
  1246. /* PLL is protected by panel, make sure we can write it */
  1247. if (IS_MOBILE(dev) && !IS_I830(dev))
  1248. assert_panel_unlocked(dev_priv, crtc->pipe);
  1249. I915_WRITE(reg, dpll);
  1250. /* Wait for the clocks to stabilize. */
  1251. POSTING_READ(reg);
  1252. udelay(150);
  1253. if (INTEL_INFO(dev)->gen >= 4) {
  1254. I915_WRITE(DPLL_MD(crtc->pipe),
  1255. crtc->config.dpll_hw_state.dpll_md);
  1256. } else {
  1257. /* The pixel multiplier can only be updated once the
  1258. * DPLL is enabled and the clocks are stable.
  1259. *
  1260. * So write it again.
  1261. */
  1262. I915_WRITE(reg, dpll);
  1263. }
  1264. /* We do this three times for luck */
  1265. I915_WRITE(reg, dpll);
  1266. POSTING_READ(reg);
  1267. udelay(150); /* wait for warmup */
  1268. I915_WRITE(reg, dpll);
  1269. POSTING_READ(reg);
  1270. udelay(150); /* wait for warmup */
  1271. I915_WRITE(reg, dpll);
  1272. POSTING_READ(reg);
  1273. udelay(150); /* wait for warmup */
  1274. }
  1275. /**
  1276. * i9xx_disable_pll - disable a PLL
  1277. * @dev_priv: i915 private structure
  1278. * @pipe: pipe PLL to disable
  1279. *
  1280. * Disable the PLL for @pipe, making sure the pipe is off first.
  1281. *
  1282. * Note! This is for pre-ILK only.
  1283. */
  1284. static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1285. {
  1286. /* Don't disable pipe A or pipe A PLLs if needed */
  1287. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1288. return;
  1289. /* Make sure the pipe isn't still relying on us */
  1290. assert_pipe_disabled(dev_priv, pipe);
  1291. I915_WRITE(DPLL(pipe), 0);
  1292. POSTING_READ(DPLL(pipe));
  1293. }
  1294. static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1295. {
  1296. u32 val = 0;
  1297. /* Make sure the pipe isn't still relying on us */
  1298. assert_pipe_disabled(dev_priv, pipe);
  1299. /* Leave integrated clock source enabled */
  1300. if (pipe == PIPE_B)
  1301. val = DPLL_INTEGRATED_CRI_CLK_VLV;
  1302. I915_WRITE(DPLL(pipe), val);
  1303. POSTING_READ(DPLL(pipe));
  1304. }
  1305. void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
  1306. {
  1307. u32 port_mask;
  1308. if (!port)
  1309. port_mask = DPLL_PORTB_READY_MASK;
  1310. else
  1311. port_mask = DPLL_PORTC_READY_MASK;
  1312. if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
  1313. WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
  1314. 'B' + port, I915_READ(DPLL(0)));
  1315. }
  1316. /**
  1317. * ironlake_enable_shared_dpll - enable PCH PLL
  1318. * @dev_priv: i915 private structure
  1319. * @pipe: pipe PLL to enable
  1320. *
  1321. * The PCH PLL needs to be enabled before the PCH transcoder, since it
  1322. * drives the transcoder clock.
  1323. */
  1324. static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
  1325. {
  1326. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  1327. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  1328. /* PCH PLLs only available on ILK, SNB and IVB */
  1329. BUG_ON(dev_priv->info->gen < 5);
  1330. if (WARN_ON(pll == NULL))
  1331. return;
  1332. if (WARN_ON(pll->refcount == 0))
  1333. return;
  1334. DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
  1335. pll->name, pll->active, pll->on,
  1336. crtc->base.base.id);
  1337. if (pll->active++) {
  1338. WARN_ON(!pll->on);
  1339. assert_shared_dpll_enabled(dev_priv, pll);
  1340. return;
  1341. }
  1342. WARN_ON(pll->on);
  1343. DRM_DEBUG_KMS("enabling %s\n", pll->name);
  1344. pll->enable(dev_priv, pll);
  1345. pll->on = true;
  1346. }
  1347. static void intel_disable_shared_dpll(struct intel_crtc *crtc)
  1348. {
  1349. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  1350. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  1351. /* PCH only available on ILK+ */
  1352. BUG_ON(dev_priv->info->gen < 5);
  1353. if (WARN_ON(pll == NULL))
  1354. return;
  1355. if (WARN_ON(pll->refcount == 0))
  1356. return;
  1357. DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
  1358. pll->name, pll->active, pll->on,
  1359. crtc->base.base.id);
  1360. if (WARN_ON(pll->active == 0)) {
  1361. assert_shared_dpll_disabled(dev_priv, pll);
  1362. return;
  1363. }
  1364. assert_shared_dpll_enabled(dev_priv, pll);
  1365. WARN_ON(!pll->on);
  1366. if (--pll->active)
  1367. return;
  1368. DRM_DEBUG_KMS("disabling %s\n", pll->name);
  1369. pll->disable(dev_priv, pll);
  1370. pll->on = false;
  1371. }
  1372. static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1373. enum pipe pipe)
  1374. {
  1375. struct drm_device *dev = dev_priv->dev;
  1376. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1377. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1378. uint32_t reg, val, pipeconf_val;
  1379. /* PCH only available on ILK+ */
  1380. BUG_ON(dev_priv->info->gen < 5);
  1381. /* Make sure PCH DPLL is enabled */
  1382. assert_shared_dpll_enabled(dev_priv,
  1383. intel_crtc_to_shared_dpll(intel_crtc));
  1384. /* FDI must be feeding us bits for PCH ports */
  1385. assert_fdi_tx_enabled(dev_priv, pipe);
  1386. assert_fdi_rx_enabled(dev_priv, pipe);
  1387. if (HAS_PCH_CPT(dev)) {
  1388. /* Workaround: Set the timing override bit before enabling the
  1389. * pch transcoder. */
  1390. reg = TRANS_CHICKEN2(pipe);
  1391. val = I915_READ(reg);
  1392. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1393. I915_WRITE(reg, val);
  1394. }
  1395. reg = PCH_TRANSCONF(pipe);
  1396. val = I915_READ(reg);
  1397. pipeconf_val = I915_READ(PIPECONF(pipe));
  1398. if (HAS_PCH_IBX(dev_priv->dev)) {
  1399. /*
  1400. * make the BPC in transcoder be consistent with
  1401. * that in pipeconf reg.
  1402. */
  1403. val &= ~PIPECONF_BPC_MASK;
  1404. val |= pipeconf_val & PIPECONF_BPC_MASK;
  1405. }
  1406. val &= ~TRANS_INTERLACE_MASK;
  1407. if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
  1408. if (HAS_PCH_IBX(dev_priv->dev) &&
  1409. intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
  1410. val |= TRANS_LEGACY_INTERLACED_ILK;
  1411. else
  1412. val |= TRANS_INTERLACED;
  1413. else
  1414. val |= TRANS_PROGRESSIVE;
  1415. I915_WRITE(reg, val | TRANS_ENABLE);
  1416. if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
  1417. DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
  1418. }
  1419. static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1420. enum transcoder cpu_transcoder)
  1421. {
  1422. u32 val, pipeconf_val;
  1423. /* PCH only available on ILK+ */
  1424. BUG_ON(dev_priv->info->gen < 5);
  1425. /* FDI must be feeding us bits for PCH ports */
  1426. assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
  1427. assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
  1428. /* Workaround: set timing override bit. */
  1429. val = I915_READ(_TRANSA_CHICKEN2);
  1430. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1431. I915_WRITE(_TRANSA_CHICKEN2, val);
  1432. val = TRANS_ENABLE;
  1433. pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
  1434. if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
  1435. PIPECONF_INTERLACED_ILK)
  1436. val |= TRANS_INTERLACED;
  1437. else
  1438. val |= TRANS_PROGRESSIVE;
  1439. I915_WRITE(LPT_TRANSCONF, val);
  1440. if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
  1441. DRM_ERROR("Failed to enable PCH transcoder\n");
  1442. }
  1443. static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
  1444. enum pipe pipe)
  1445. {
  1446. struct drm_device *dev = dev_priv->dev;
  1447. uint32_t reg, val;
  1448. /* FDI relies on the transcoder */
  1449. assert_fdi_tx_disabled(dev_priv, pipe);
  1450. assert_fdi_rx_disabled(dev_priv, pipe);
  1451. /* Ports must be off as well */
  1452. assert_pch_ports_disabled(dev_priv, pipe);
  1453. reg = PCH_TRANSCONF(pipe);
  1454. val = I915_READ(reg);
  1455. val &= ~TRANS_ENABLE;
  1456. I915_WRITE(reg, val);
  1457. /* wait for PCH transcoder off, transcoder state */
  1458. if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
  1459. DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
  1460. if (!HAS_PCH_IBX(dev)) {
  1461. /* Workaround: Clear the timing override chicken bit again. */
  1462. reg = TRANS_CHICKEN2(pipe);
  1463. val = I915_READ(reg);
  1464. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1465. I915_WRITE(reg, val);
  1466. }
  1467. }
  1468. static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
  1469. {
  1470. u32 val;
  1471. val = I915_READ(LPT_TRANSCONF);
  1472. val &= ~TRANS_ENABLE;
  1473. I915_WRITE(LPT_TRANSCONF, val);
  1474. /* wait for PCH transcoder off, transcoder state */
  1475. if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
  1476. DRM_ERROR("Failed to disable PCH transcoder\n");
  1477. /* Workaround: clear timing override bit. */
  1478. val = I915_READ(_TRANSA_CHICKEN2);
  1479. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1480. I915_WRITE(_TRANSA_CHICKEN2, val);
  1481. }
  1482. /**
  1483. * intel_enable_pipe - enable a pipe, asserting requirements
  1484. * @dev_priv: i915 private structure
  1485. * @pipe: pipe to enable
  1486. * @pch_port: on ILK+, is this pipe driving a PCH port or not
  1487. *
  1488. * Enable @pipe, making sure that various hardware specific requirements
  1489. * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
  1490. *
  1491. * @pipe should be %PIPE_A or %PIPE_B.
  1492. *
  1493. * Will wait until the pipe is actually running (i.e. first vblank) before
  1494. * returning.
  1495. */
  1496. static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
  1497. bool pch_port, bool dsi)
  1498. {
  1499. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1500. pipe);
  1501. enum pipe pch_transcoder;
  1502. int reg;
  1503. u32 val;
  1504. assert_planes_disabled(dev_priv, pipe);
  1505. assert_cursor_disabled(dev_priv, pipe);
  1506. assert_sprites_disabled(dev_priv, pipe);
  1507. if (HAS_PCH_LPT(dev_priv->dev))
  1508. pch_transcoder = TRANSCODER_A;
  1509. else
  1510. pch_transcoder = pipe;
  1511. /*
  1512. * A pipe without a PLL won't actually be able to drive bits from
  1513. * a plane. On ILK+ the pipe PLLs are integrated, so we don't
  1514. * need the check.
  1515. */
  1516. if (!HAS_PCH_SPLIT(dev_priv->dev))
  1517. if (dsi)
  1518. assert_dsi_pll_enabled(dev_priv);
  1519. else
  1520. assert_pll_enabled(dev_priv, pipe);
  1521. else {
  1522. if (pch_port) {
  1523. /* if driving the PCH, we need FDI enabled */
  1524. assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
  1525. assert_fdi_tx_pll_enabled(dev_priv,
  1526. (enum pipe) cpu_transcoder);
  1527. }
  1528. /* FIXME: assert CPU port conditions for SNB+ */
  1529. }
  1530. reg = PIPECONF(cpu_transcoder);
  1531. val = I915_READ(reg);
  1532. if (val & PIPECONF_ENABLE)
  1533. return;
  1534. I915_WRITE(reg, val | PIPECONF_ENABLE);
  1535. intel_wait_for_vblank(dev_priv->dev, pipe);
  1536. }
  1537. /**
  1538. * intel_disable_pipe - disable a pipe, asserting requirements
  1539. * @dev_priv: i915 private structure
  1540. * @pipe: pipe to disable
  1541. *
  1542. * Disable @pipe, making sure that various hardware specific requirements
  1543. * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
  1544. *
  1545. * @pipe should be %PIPE_A or %PIPE_B.
  1546. *
  1547. * Will wait until the pipe has shut down before returning.
  1548. */
  1549. static void intel_disable_pipe(struct drm_i915_private *dev_priv,
  1550. enum pipe pipe)
  1551. {
  1552. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1553. pipe);
  1554. int reg;
  1555. u32 val;
  1556. /*
  1557. * Make sure planes won't keep trying to pump pixels to us,
  1558. * or we might hang the display.
  1559. */
  1560. assert_planes_disabled(dev_priv, pipe);
  1561. assert_cursor_disabled(dev_priv, pipe);
  1562. assert_sprites_disabled(dev_priv, pipe);
  1563. /* Don't disable pipe A or pipe A PLLs if needed */
  1564. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1565. return;
  1566. reg = PIPECONF(cpu_transcoder);
  1567. val = I915_READ(reg);
  1568. if ((val & PIPECONF_ENABLE) == 0)
  1569. return;
  1570. I915_WRITE(reg, val & ~PIPECONF_ENABLE);
  1571. intel_wait_for_pipe_off(dev_priv->dev, pipe);
  1572. }
  1573. /*
  1574. * Plane regs are double buffered, going from enabled->disabled needs a
  1575. * trigger in order to latch. The display address reg provides this.
  1576. */
  1577. void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
  1578. enum plane plane)
  1579. {
  1580. u32 reg = dev_priv->info->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
  1581. I915_WRITE(reg, I915_READ(reg));
  1582. POSTING_READ(reg);
  1583. }
  1584. /**
  1585. * intel_enable_primary_plane - enable the primary plane on a given pipe
  1586. * @dev_priv: i915 private structure
  1587. * @plane: plane to enable
  1588. * @pipe: pipe being fed
  1589. *
  1590. * Enable @plane on @pipe, making sure that @pipe is running first.
  1591. */
  1592. static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
  1593. enum plane plane, enum pipe pipe)
  1594. {
  1595. struct intel_crtc *intel_crtc =
  1596. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  1597. int reg;
  1598. u32 val;
  1599. /* If the pipe isn't enabled, we can't pump pixels and may hang */
  1600. assert_pipe_enabled(dev_priv, pipe);
  1601. WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
  1602. intel_crtc->primary_enabled = true;
  1603. reg = DSPCNTR(plane);
  1604. val = I915_READ(reg);
  1605. if (val & DISPLAY_PLANE_ENABLE)
  1606. return;
  1607. I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
  1608. intel_flush_primary_plane(dev_priv, plane);
  1609. intel_wait_for_vblank(dev_priv->dev, pipe);
  1610. }
  1611. /**
  1612. * intel_disable_primary_plane - disable the primary plane
  1613. * @dev_priv: i915 private structure
  1614. * @plane: plane to disable
  1615. * @pipe: pipe consuming the data
  1616. *
  1617. * Disable @plane; should be an independent operation.
  1618. */
  1619. static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
  1620. enum plane plane, enum pipe pipe)
  1621. {
  1622. struct intel_crtc *intel_crtc =
  1623. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  1624. int reg;
  1625. u32 val;
  1626. WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
  1627. intel_crtc->primary_enabled = false;
  1628. reg = DSPCNTR(plane);
  1629. val = I915_READ(reg);
  1630. if ((val & DISPLAY_PLANE_ENABLE) == 0)
  1631. return;
  1632. I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
  1633. intel_flush_primary_plane(dev_priv, plane);
  1634. intel_wait_for_vblank(dev_priv->dev, pipe);
  1635. }
  1636. static bool need_vtd_wa(struct drm_device *dev)
  1637. {
  1638. #ifdef CONFIG_INTEL_IOMMU
  1639. if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
  1640. return true;
  1641. #endif
  1642. return false;
  1643. }
  1644. int
  1645. intel_pin_and_fence_fb_obj(struct drm_device *dev,
  1646. struct drm_i915_gem_object *obj,
  1647. struct intel_ring_buffer *pipelined)
  1648. {
  1649. struct drm_i915_private *dev_priv = dev->dev_private;
  1650. u32 alignment;
  1651. int ret;
  1652. switch (obj->tiling_mode) {
  1653. case I915_TILING_NONE:
  1654. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1655. alignment = 128 * 1024;
  1656. else if (INTEL_INFO(dev)->gen >= 4)
  1657. alignment = 4 * 1024;
  1658. else
  1659. alignment = 64 * 1024;
  1660. break;
  1661. case I915_TILING_X:
  1662. /* pin() will align the object as required by fence */
  1663. alignment = 0;
  1664. break;
  1665. case I915_TILING_Y:
  1666. WARN(1, "Y tiled bo slipped through, driver bug!\n");
  1667. return -EINVAL;
  1668. default:
  1669. BUG();
  1670. }
  1671. /* Note that the w/a also requires 64 PTE of padding following the
  1672. * bo. We currently fill all unused PTE with the shadow page and so
  1673. * we should always have valid PTE following the scanout preventing
  1674. * the VT-d warning.
  1675. */
  1676. if (need_vtd_wa(dev) && alignment < 256 * 1024)
  1677. alignment = 256 * 1024;
  1678. dev_priv->mm.interruptible = false;
  1679. ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
  1680. if (ret)
  1681. goto err_interruptible;
  1682. /* Install a fence for tiled scan-out. Pre-i965 always needs a
  1683. * fence, whereas 965+ only requires a fence if using
  1684. * framebuffer compression. For simplicity, we always install
  1685. * a fence as the cost is not that onerous.
  1686. */
  1687. ret = i915_gem_object_get_fence(obj);
  1688. if (ret)
  1689. goto err_unpin;
  1690. i915_gem_object_pin_fence(obj);
  1691. dev_priv->mm.interruptible = true;
  1692. return 0;
  1693. err_unpin:
  1694. i915_gem_object_unpin_from_display_plane(obj);
  1695. err_interruptible:
  1696. dev_priv->mm.interruptible = true;
  1697. return ret;
  1698. }
  1699. void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
  1700. {
  1701. i915_gem_object_unpin_fence(obj);
  1702. i915_gem_object_unpin_from_display_plane(obj);
  1703. }
  1704. /* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
  1705. * is assumed to be a power-of-two. */
  1706. unsigned long intel_gen4_compute_page_offset(int *x, int *y,
  1707. unsigned int tiling_mode,
  1708. unsigned int cpp,
  1709. unsigned int pitch)
  1710. {
  1711. if (tiling_mode != I915_TILING_NONE) {
  1712. unsigned int tile_rows, tiles;
  1713. tile_rows = *y / 8;
  1714. *y %= 8;
  1715. tiles = *x / (512/cpp);
  1716. *x %= 512/cpp;
  1717. return tile_rows * pitch * 8 + tiles * 4096;
  1718. } else {
  1719. unsigned int offset;
  1720. offset = *y * pitch + *x * cpp;
  1721. *y = 0;
  1722. *x = (offset & 4095) / cpp;
  1723. return offset & -4096;
  1724. }
  1725. }
  1726. static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1727. int x, int y)
  1728. {
  1729. struct drm_device *dev = crtc->dev;
  1730. struct drm_i915_private *dev_priv = dev->dev_private;
  1731. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1732. struct intel_framebuffer *intel_fb;
  1733. struct drm_i915_gem_object *obj;
  1734. int plane = intel_crtc->plane;
  1735. unsigned long linear_offset;
  1736. u32 dspcntr;
  1737. u32 reg;
  1738. switch (plane) {
  1739. case 0:
  1740. case 1:
  1741. break;
  1742. default:
  1743. DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
  1744. return -EINVAL;
  1745. }
  1746. intel_fb = to_intel_framebuffer(fb);
  1747. obj = intel_fb->obj;
  1748. reg = DSPCNTR(plane);
  1749. dspcntr = I915_READ(reg);
  1750. /* Mask out pixel format bits in case we change it */
  1751. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1752. switch (fb->pixel_format) {
  1753. case DRM_FORMAT_C8:
  1754. dspcntr |= DISPPLANE_8BPP;
  1755. break;
  1756. case DRM_FORMAT_XRGB1555:
  1757. case DRM_FORMAT_ARGB1555:
  1758. dspcntr |= DISPPLANE_BGRX555;
  1759. break;
  1760. case DRM_FORMAT_RGB565:
  1761. dspcntr |= DISPPLANE_BGRX565;
  1762. break;
  1763. case DRM_FORMAT_XRGB8888:
  1764. case DRM_FORMAT_ARGB8888:
  1765. dspcntr |= DISPPLANE_BGRX888;
  1766. break;
  1767. case DRM_FORMAT_XBGR8888:
  1768. case DRM_FORMAT_ABGR8888:
  1769. dspcntr |= DISPPLANE_RGBX888;
  1770. break;
  1771. case DRM_FORMAT_XRGB2101010:
  1772. case DRM_FORMAT_ARGB2101010:
  1773. dspcntr |= DISPPLANE_BGRX101010;
  1774. break;
  1775. case DRM_FORMAT_XBGR2101010:
  1776. case DRM_FORMAT_ABGR2101010:
  1777. dspcntr |= DISPPLANE_RGBX101010;
  1778. break;
  1779. default:
  1780. BUG();
  1781. }
  1782. if (INTEL_INFO(dev)->gen >= 4) {
  1783. if (obj->tiling_mode != I915_TILING_NONE)
  1784. dspcntr |= DISPPLANE_TILED;
  1785. else
  1786. dspcntr &= ~DISPPLANE_TILED;
  1787. }
  1788. if (IS_G4X(dev))
  1789. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1790. I915_WRITE(reg, dspcntr);
  1791. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1792. if (INTEL_INFO(dev)->gen >= 4) {
  1793. intel_crtc->dspaddr_offset =
  1794. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  1795. fb->bits_per_pixel / 8,
  1796. fb->pitches[0]);
  1797. linear_offset -= intel_crtc->dspaddr_offset;
  1798. } else {
  1799. intel_crtc->dspaddr_offset = linear_offset;
  1800. }
  1801. DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
  1802. i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
  1803. fb->pitches[0]);
  1804. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1805. if (INTEL_INFO(dev)->gen >= 4) {
  1806. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1807. i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  1808. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1809. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1810. } else
  1811. I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
  1812. POSTING_READ(reg);
  1813. return 0;
  1814. }
  1815. static int ironlake_update_plane(struct drm_crtc *crtc,
  1816. struct drm_framebuffer *fb, int x, int y)
  1817. {
  1818. struct drm_device *dev = crtc->dev;
  1819. struct drm_i915_private *dev_priv = dev->dev_private;
  1820. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1821. struct intel_framebuffer *intel_fb;
  1822. struct drm_i915_gem_object *obj;
  1823. int plane = intel_crtc->plane;
  1824. unsigned long linear_offset;
  1825. u32 dspcntr;
  1826. u32 reg;
  1827. switch (plane) {
  1828. case 0:
  1829. case 1:
  1830. case 2:
  1831. break;
  1832. default:
  1833. DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
  1834. return -EINVAL;
  1835. }
  1836. intel_fb = to_intel_framebuffer(fb);
  1837. obj = intel_fb->obj;
  1838. reg = DSPCNTR(plane);
  1839. dspcntr = I915_READ(reg);
  1840. /* Mask out pixel format bits in case we change it */
  1841. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1842. switch (fb->pixel_format) {
  1843. case DRM_FORMAT_C8:
  1844. dspcntr |= DISPPLANE_8BPP;
  1845. break;
  1846. case DRM_FORMAT_RGB565:
  1847. dspcntr |= DISPPLANE_BGRX565;
  1848. break;
  1849. case DRM_FORMAT_XRGB8888:
  1850. case DRM_FORMAT_ARGB8888:
  1851. dspcntr |= DISPPLANE_BGRX888;
  1852. break;
  1853. case DRM_FORMAT_XBGR8888:
  1854. case DRM_FORMAT_ABGR8888:
  1855. dspcntr |= DISPPLANE_RGBX888;
  1856. break;
  1857. case DRM_FORMAT_XRGB2101010:
  1858. case DRM_FORMAT_ARGB2101010:
  1859. dspcntr |= DISPPLANE_BGRX101010;
  1860. break;
  1861. case DRM_FORMAT_XBGR2101010:
  1862. case DRM_FORMAT_ABGR2101010:
  1863. dspcntr |= DISPPLANE_RGBX101010;
  1864. break;
  1865. default:
  1866. BUG();
  1867. }
  1868. if (obj->tiling_mode != I915_TILING_NONE)
  1869. dspcntr |= DISPPLANE_TILED;
  1870. else
  1871. dspcntr &= ~DISPPLANE_TILED;
  1872. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  1873. dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
  1874. else
  1875. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1876. I915_WRITE(reg, dspcntr);
  1877. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1878. intel_crtc->dspaddr_offset =
  1879. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  1880. fb->bits_per_pixel / 8,
  1881. fb->pitches[0]);
  1882. linear_offset -= intel_crtc->dspaddr_offset;
  1883. DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
  1884. i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
  1885. fb->pitches[0]);
  1886. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1887. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1888. i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  1889. if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  1890. I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
  1891. } else {
  1892. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1893. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1894. }
  1895. POSTING_READ(reg);
  1896. return 0;
  1897. }
  1898. /* Assume fb object is pinned & idle & fenced and just update base pointers */
  1899. static int
  1900. intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1901. int x, int y, enum mode_set_atomic state)
  1902. {
  1903. struct drm_device *dev = crtc->dev;
  1904. struct drm_i915_private *dev_priv = dev->dev_private;
  1905. if (dev_priv->display.disable_fbc)
  1906. dev_priv->display.disable_fbc(dev);
  1907. intel_increase_pllclock(crtc);
  1908. return dev_priv->display.update_plane(crtc, fb, x, y);
  1909. }
  1910. void intel_display_handle_reset(struct drm_device *dev)
  1911. {
  1912. struct drm_i915_private *dev_priv = dev->dev_private;
  1913. struct drm_crtc *crtc;
  1914. /*
  1915. * Flips in the rings have been nuked by the reset,
  1916. * so complete all pending flips so that user space
  1917. * will get its events and not get stuck.
  1918. *
  1919. * Also update the base address of all primary
  1920. * planes to the the last fb to make sure we're
  1921. * showing the correct fb after a reset.
  1922. *
  1923. * Need to make two loops over the crtcs so that we
  1924. * don't try to grab a crtc mutex before the
  1925. * pending_flip_queue really got woken up.
  1926. */
  1927. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1928. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1929. enum plane plane = intel_crtc->plane;
  1930. intel_prepare_page_flip(dev, plane);
  1931. intel_finish_page_flip_plane(dev, plane);
  1932. }
  1933. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1934. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1935. mutex_lock(&crtc->mutex);
  1936. if (intel_crtc->active)
  1937. dev_priv->display.update_plane(crtc, crtc->fb,
  1938. crtc->x, crtc->y);
  1939. mutex_unlock(&crtc->mutex);
  1940. }
  1941. }
  1942. static int
  1943. intel_finish_fb(struct drm_framebuffer *old_fb)
  1944. {
  1945. struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
  1946. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1947. bool was_interruptible = dev_priv->mm.interruptible;
  1948. int ret;
  1949. /* Big Hammer, we also need to ensure that any pending
  1950. * MI_WAIT_FOR_EVENT inside a user batch buffer on the
  1951. * current scanout is retired before unpinning the old
  1952. * framebuffer.
  1953. *
  1954. * This should only fail upon a hung GPU, in which case we
  1955. * can safely continue.
  1956. */
  1957. dev_priv->mm.interruptible = false;
  1958. ret = i915_gem_object_finish_gpu(obj);
  1959. dev_priv->mm.interruptible = was_interruptible;
  1960. return ret;
  1961. }
  1962. static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
  1963. {
  1964. struct drm_device *dev = crtc->dev;
  1965. struct drm_i915_master_private *master_priv;
  1966. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1967. if (!dev->primary->master)
  1968. return;
  1969. master_priv = dev->primary->master->driver_priv;
  1970. if (!master_priv->sarea_priv)
  1971. return;
  1972. switch (intel_crtc->pipe) {
  1973. case 0:
  1974. master_priv->sarea_priv->pipeA_x = x;
  1975. master_priv->sarea_priv->pipeA_y = y;
  1976. break;
  1977. case 1:
  1978. master_priv->sarea_priv->pipeB_x = x;
  1979. master_priv->sarea_priv->pipeB_y = y;
  1980. break;
  1981. default:
  1982. break;
  1983. }
  1984. }
  1985. static int
  1986. intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
  1987. struct drm_framebuffer *fb)
  1988. {
  1989. struct drm_device *dev = crtc->dev;
  1990. struct drm_i915_private *dev_priv = dev->dev_private;
  1991. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1992. struct drm_framebuffer *old_fb;
  1993. int ret;
  1994. /* no fb bound */
  1995. if (!fb) {
  1996. DRM_ERROR("No FB bound\n");
  1997. return 0;
  1998. }
  1999. if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
  2000. DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
  2001. plane_name(intel_crtc->plane),
  2002. INTEL_INFO(dev)->num_pipes);
  2003. return -EINVAL;
  2004. }
  2005. mutex_lock(&dev->struct_mutex);
  2006. ret = intel_pin_and_fence_fb_obj(dev,
  2007. to_intel_framebuffer(fb)->obj,
  2008. NULL);
  2009. if (ret != 0) {
  2010. mutex_unlock(&dev->struct_mutex);
  2011. DRM_ERROR("pin & fence failed\n");
  2012. return ret;
  2013. }
  2014. /*
  2015. * Update pipe size and adjust fitter if needed: the reason for this is
  2016. * that in compute_mode_changes we check the native mode (not the pfit
  2017. * mode) to see if we can flip rather than do a full mode set. In the
  2018. * fastboot case, we'll flip, but if we don't update the pipesrc and
  2019. * pfit state, we'll end up with a big fb scanned out into the wrong
  2020. * sized surface.
  2021. *
  2022. * To fix this properly, we need to hoist the checks up into
  2023. * compute_mode_changes (or above), check the actual pfit state and
  2024. * whether the platform allows pfit disable with pipe active, and only
  2025. * then update the pipesrc and pfit state, even on the flip path.
  2026. */
  2027. if (i915_fastboot) {
  2028. const struct drm_display_mode *adjusted_mode =
  2029. &intel_crtc->config.adjusted_mode;
  2030. I915_WRITE(PIPESRC(intel_crtc->pipe),
  2031. ((adjusted_mode->crtc_hdisplay - 1) << 16) |
  2032. (adjusted_mode->crtc_vdisplay - 1));
  2033. if (!intel_crtc->config.pch_pfit.enabled &&
  2034. (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
  2035. intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
  2036. I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
  2037. I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
  2038. I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
  2039. }
  2040. }
  2041. ret = dev_priv->display.update_plane(crtc, fb, x, y);
  2042. if (ret) {
  2043. intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
  2044. mutex_unlock(&dev->struct_mutex);
  2045. DRM_ERROR("failed to update base address\n");
  2046. return ret;
  2047. }
  2048. old_fb = crtc->fb;
  2049. crtc->fb = fb;
  2050. crtc->x = x;
  2051. crtc->y = y;
  2052. if (old_fb) {
  2053. if (intel_crtc->active && old_fb != fb)
  2054. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2055. intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
  2056. }
  2057. intel_update_fbc(dev);
  2058. intel_edp_psr_update(dev);
  2059. mutex_unlock(&dev->struct_mutex);
  2060. intel_crtc_update_sarea_pos(crtc, x, y);
  2061. return 0;
  2062. }
  2063. static void intel_fdi_normal_train(struct drm_crtc *crtc)
  2064. {
  2065. struct drm_device *dev = crtc->dev;
  2066. struct drm_i915_private *dev_priv = dev->dev_private;
  2067. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2068. int pipe = intel_crtc->pipe;
  2069. u32 reg, temp;
  2070. /* enable normal train */
  2071. reg = FDI_TX_CTL(pipe);
  2072. temp = I915_READ(reg);
  2073. if (IS_IVYBRIDGE(dev)) {
  2074. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2075. temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
  2076. } else {
  2077. temp &= ~FDI_LINK_TRAIN_NONE;
  2078. temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
  2079. }
  2080. I915_WRITE(reg, temp);
  2081. reg = FDI_RX_CTL(pipe);
  2082. temp = I915_READ(reg);
  2083. if (HAS_PCH_CPT(dev)) {
  2084. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2085. temp |= FDI_LINK_TRAIN_NORMAL_CPT;
  2086. } else {
  2087. temp &= ~FDI_LINK_TRAIN_NONE;
  2088. temp |= FDI_LINK_TRAIN_NONE;
  2089. }
  2090. I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
  2091. /* wait one idle pattern time */
  2092. POSTING_READ(reg);
  2093. udelay(1000);
  2094. /* IVB wants error correction enabled */
  2095. if (IS_IVYBRIDGE(dev))
  2096. I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
  2097. FDI_FE_ERRC_ENABLE);
  2098. }
  2099. static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
  2100. {
  2101. return crtc->base.enabled && crtc->active &&
  2102. crtc->config.has_pch_encoder;
  2103. }
  2104. static void ivb_modeset_global_resources(struct drm_device *dev)
  2105. {
  2106. struct drm_i915_private *dev_priv = dev->dev_private;
  2107. struct intel_crtc *pipe_B_crtc =
  2108. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  2109. struct intel_crtc *pipe_C_crtc =
  2110. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
  2111. uint32_t temp;
  2112. /*
  2113. * When everything is off disable fdi C so that we could enable fdi B
  2114. * with all lanes. Note that we don't care about enabled pipes without
  2115. * an enabled pch encoder.
  2116. */
  2117. if (!pipe_has_enabled_pch(pipe_B_crtc) &&
  2118. !pipe_has_enabled_pch(pipe_C_crtc)) {
  2119. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  2120. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  2121. temp = I915_READ(SOUTH_CHICKEN1);
  2122. temp &= ~FDI_BC_BIFURCATION_SELECT;
  2123. DRM_DEBUG_KMS("disabling fdi C rx\n");
  2124. I915_WRITE(SOUTH_CHICKEN1, temp);
  2125. }
  2126. }
  2127. /* The FDI link training functions for ILK/Ibexpeak. */
  2128. static void ironlake_fdi_link_train(struct drm_crtc *crtc)
  2129. {
  2130. struct drm_device *dev = crtc->dev;
  2131. struct drm_i915_private *dev_priv = dev->dev_private;
  2132. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2133. int pipe = intel_crtc->pipe;
  2134. int plane = intel_crtc->plane;
  2135. u32 reg, temp, tries;
  2136. /* FDI needs bits from pipe & plane first */
  2137. assert_pipe_enabled(dev_priv, pipe);
  2138. assert_plane_enabled(dev_priv, plane);
  2139. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2140. for train result */
  2141. reg = FDI_RX_IMR(pipe);
  2142. temp = I915_READ(reg);
  2143. temp &= ~FDI_RX_SYMBOL_LOCK;
  2144. temp &= ~FDI_RX_BIT_LOCK;
  2145. I915_WRITE(reg, temp);
  2146. I915_READ(reg);
  2147. udelay(150);
  2148. /* enable CPU FDI TX and PCH FDI RX */
  2149. reg = FDI_TX_CTL(pipe);
  2150. temp = I915_READ(reg);
  2151. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2152. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2153. temp &= ~FDI_LINK_TRAIN_NONE;
  2154. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2155. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2156. reg = FDI_RX_CTL(pipe);
  2157. temp = I915_READ(reg);
  2158. temp &= ~FDI_LINK_TRAIN_NONE;
  2159. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2160. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2161. POSTING_READ(reg);
  2162. udelay(150);
  2163. /* Ironlake workaround, enable clock pointer after FDI enable*/
  2164. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2165. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
  2166. FDI_RX_PHASE_SYNC_POINTER_EN);
  2167. reg = FDI_RX_IIR(pipe);
  2168. for (tries = 0; tries < 5; tries++) {
  2169. temp = I915_READ(reg);
  2170. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2171. if ((temp & FDI_RX_BIT_LOCK)) {
  2172. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2173. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2174. break;
  2175. }
  2176. }
  2177. if (tries == 5)
  2178. DRM_ERROR("FDI train 1 fail!\n");
  2179. /* Train 2 */
  2180. reg = FDI_TX_CTL(pipe);
  2181. temp = I915_READ(reg);
  2182. temp &= ~FDI_LINK_TRAIN_NONE;
  2183. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2184. I915_WRITE(reg, temp);
  2185. reg = FDI_RX_CTL(pipe);
  2186. temp = I915_READ(reg);
  2187. temp &= ~FDI_LINK_TRAIN_NONE;
  2188. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2189. I915_WRITE(reg, temp);
  2190. POSTING_READ(reg);
  2191. udelay(150);
  2192. reg = FDI_RX_IIR(pipe);
  2193. for (tries = 0; tries < 5; tries++) {
  2194. temp = I915_READ(reg);
  2195. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2196. if (temp & FDI_RX_SYMBOL_LOCK) {
  2197. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2198. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2199. break;
  2200. }
  2201. }
  2202. if (tries == 5)
  2203. DRM_ERROR("FDI train 2 fail!\n");
  2204. DRM_DEBUG_KMS("FDI train done\n");
  2205. }
  2206. static const int snb_b_fdi_train_param[] = {
  2207. FDI_LINK_TRAIN_400MV_0DB_SNB_B,
  2208. FDI_LINK_TRAIN_400MV_6DB_SNB_B,
  2209. FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
  2210. FDI_LINK_TRAIN_800MV_0DB_SNB_B,
  2211. };
  2212. /* The FDI link training functions for SNB/Cougarpoint. */
  2213. static void gen6_fdi_link_train(struct drm_crtc *crtc)
  2214. {
  2215. struct drm_device *dev = crtc->dev;
  2216. struct drm_i915_private *dev_priv = dev->dev_private;
  2217. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2218. int pipe = intel_crtc->pipe;
  2219. u32 reg, temp, i, retry;
  2220. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2221. for train result */
  2222. reg = FDI_RX_IMR(pipe);
  2223. temp = I915_READ(reg);
  2224. temp &= ~FDI_RX_SYMBOL_LOCK;
  2225. temp &= ~FDI_RX_BIT_LOCK;
  2226. I915_WRITE(reg, temp);
  2227. POSTING_READ(reg);
  2228. udelay(150);
  2229. /* enable CPU FDI TX and PCH FDI RX */
  2230. reg = FDI_TX_CTL(pipe);
  2231. temp = I915_READ(reg);
  2232. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2233. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2234. temp &= ~FDI_LINK_TRAIN_NONE;
  2235. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2236. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2237. /* SNB-B */
  2238. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2239. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2240. I915_WRITE(FDI_RX_MISC(pipe),
  2241. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2242. reg = FDI_RX_CTL(pipe);
  2243. temp = I915_READ(reg);
  2244. if (HAS_PCH_CPT(dev)) {
  2245. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2246. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2247. } else {
  2248. temp &= ~FDI_LINK_TRAIN_NONE;
  2249. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2250. }
  2251. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2252. POSTING_READ(reg);
  2253. udelay(150);
  2254. for (i = 0; i < 4; i++) {
  2255. reg = FDI_TX_CTL(pipe);
  2256. temp = I915_READ(reg);
  2257. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2258. temp |= snb_b_fdi_train_param[i];
  2259. I915_WRITE(reg, temp);
  2260. POSTING_READ(reg);
  2261. udelay(500);
  2262. for (retry = 0; retry < 5; retry++) {
  2263. reg = FDI_RX_IIR(pipe);
  2264. temp = I915_READ(reg);
  2265. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2266. if (temp & FDI_RX_BIT_LOCK) {
  2267. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2268. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2269. break;
  2270. }
  2271. udelay(50);
  2272. }
  2273. if (retry < 5)
  2274. break;
  2275. }
  2276. if (i == 4)
  2277. DRM_ERROR("FDI train 1 fail!\n");
  2278. /* Train 2 */
  2279. reg = FDI_TX_CTL(pipe);
  2280. temp = I915_READ(reg);
  2281. temp &= ~FDI_LINK_TRAIN_NONE;
  2282. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2283. if (IS_GEN6(dev)) {
  2284. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2285. /* SNB-B */
  2286. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2287. }
  2288. I915_WRITE(reg, temp);
  2289. reg = FDI_RX_CTL(pipe);
  2290. temp = I915_READ(reg);
  2291. if (HAS_PCH_CPT(dev)) {
  2292. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2293. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2294. } else {
  2295. temp &= ~FDI_LINK_TRAIN_NONE;
  2296. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2297. }
  2298. I915_WRITE(reg, temp);
  2299. POSTING_READ(reg);
  2300. udelay(150);
  2301. for (i = 0; i < 4; i++) {
  2302. reg = FDI_TX_CTL(pipe);
  2303. temp = I915_READ(reg);
  2304. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2305. temp |= snb_b_fdi_train_param[i];
  2306. I915_WRITE(reg, temp);
  2307. POSTING_READ(reg);
  2308. udelay(500);
  2309. for (retry = 0; retry < 5; retry++) {
  2310. reg = FDI_RX_IIR(pipe);
  2311. temp = I915_READ(reg);
  2312. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2313. if (temp & FDI_RX_SYMBOL_LOCK) {
  2314. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2315. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2316. break;
  2317. }
  2318. udelay(50);
  2319. }
  2320. if (retry < 5)
  2321. break;
  2322. }
  2323. if (i == 4)
  2324. DRM_ERROR("FDI train 2 fail!\n");
  2325. DRM_DEBUG_KMS("FDI train done.\n");
  2326. }
  2327. /* Manual link training for Ivy Bridge A0 parts */
  2328. static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
  2329. {
  2330. struct drm_device *dev = crtc->dev;
  2331. struct drm_i915_private *dev_priv = dev->dev_private;
  2332. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2333. int pipe = intel_crtc->pipe;
  2334. u32 reg, temp, i, j;
  2335. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2336. for train result */
  2337. reg = FDI_RX_IMR(pipe);
  2338. temp = I915_READ(reg);
  2339. temp &= ~FDI_RX_SYMBOL_LOCK;
  2340. temp &= ~FDI_RX_BIT_LOCK;
  2341. I915_WRITE(reg, temp);
  2342. POSTING_READ(reg);
  2343. udelay(150);
  2344. DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
  2345. I915_READ(FDI_RX_IIR(pipe)));
  2346. /* Try each vswing and preemphasis setting twice before moving on */
  2347. for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
  2348. /* disable first in case we need to retry */
  2349. reg = FDI_TX_CTL(pipe);
  2350. temp = I915_READ(reg);
  2351. temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
  2352. temp &= ~FDI_TX_ENABLE;
  2353. I915_WRITE(reg, temp);
  2354. reg = FDI_RX_CTL(pipe);
  2355. temp = I915_READ(reg);
  2356. temp &= ~FDI_LINK_TRAIN_AUTO;
  2357. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2358. temp &= ~FDI_RX_ENABLE;
  2359. I915_WRITE(reg, temp);
  2360. /* enable CPU FDI TX and PCH FDI RX */
  2361. reg = FDI_TX_CTL(pipe);
  2362. temp = I915_READ(reg);
  2363. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2364. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2365. temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
  2366. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2367. temp |= snb_b_fdi_train_param[j/2];
  2368. temp |= FDI_COMPOSITE_SYNC;
  2369. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2370. I915_WRITE(FDI_RX_MISC(pipe),
  2371. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2372. reg = FDI_RX_CTL(pipe);
  2373. temp = I915_READ(reg);
  2374. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2375. temp |= FDI_COMPOSITE_SYNC;
  2376. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2377. POSTING_READ(reg);
  2378. udelay(1); /* should be 0.5us */
  2379. for (i = 0; i < 4; i++) {
  2380. reg = FDI_RX_IIR(pipe);
  2381. temp = I915_READ(reg);
  2382. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2383. if (temp & FDI_RX_BIT_LOCK ||
  2384. (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
  2385. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2386. DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
  2387. i);
  2388. break;
  2389. }
  2390. udelay(1); /* should be 0.5us */
  2391. }
  2392. if (i == 4) {
  2393. DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
  2394. continue;
  2395. }
  2396. /* Train 2 */
  2397. reg = FDI_TX_CTL(pipe);
  2398. temp = I915_READ(reg);
  2399. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2400. temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
  2401. I915_WRITE(reg, temp);
  2402. reg = FDI_RX_CTL(pipe);
  2403. temp = I915_READ(reg);
  2404. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2405. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2406. I915_WRITE(reg, temp);
  2407. POSTING_READ(reg);
  2408. udelay(2); /* should be 1.5us */
  2409. for (i = 0; i < 4; i++) {
  2410. reg = FDI_RX_IIR(pipe);
  2411. temp = I915_READ(reg);
  2412. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2413. if (temp & FDI_RX_SYMBOL_LOCK ||
  2414. (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
  2415. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2416. DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
  2417. i);
  2418. goto train_done;
  2419. }
  2420. udelay(2); /* should be 1.5us */
  2421. }
  2422. if (i == 4)
  2423. DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
  2424. }
  2425. train_done:
  2426. DRM_DEBUG_KMS("FDI train done.\n");
  2427. }
  2428. static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
  2429. {
  2430. struct drm_device *dev = intel_crtc->base.dev;
  2431. struct drm_i915_private *dev_priv = dev->dev_private;
  2432. int pipe = intel_crtc->pipe;
  2433. u32 reg, temp;
  2434. /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
  2435. reg = FDI_RX_CTL(pipe);
  2436. temp = I915_READ(reg);
  2437. temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
  2438. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2439. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2440. I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
  2441. POSTING_READ(reg);
  2442. udelay(200);
  2443. /* Switch from Rawclk to PCDclk */
  2444. temp = I915_READ(reg);
  2445. I915_WRITE(reg, temp | FDI_PCDCLK);
  2446. POSTING_READ(reg);
  2447. udelay(200);
  2448. /* Enable CPU FDI TX PLL, always on for Ironlake */
  2449. reg = FDI_TX_CTL(pipe);
  2450. temp = I915_READ(reg);
  2451. if ((temp & FDI_TX_PLL_ENABLE) == 0) {
  2452. I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
  2453. POSTING_READ(reg);
  2454. udelay(100);
  2455. }
  2456. }
  2457. static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
  2458. {
  2459. struct drm_device *dev = intel_crtc->base.dev;
  2460. struct drm_i915_private *dev_priv = dev->dev_private;
  2461. int pipe = intel_crtc->pipe;
  2462. u32 reg, temp;
  2463. /* Switch from PCDclk to Rawclk */
  2464. reg = FDI_RX_CTL(pipe);
  2465. temp = I915_READ(reg);
  2466. I915_WRITE(reg, temp & ~FDI_PCDCLK);
  2467. /* Disable CPU FDI TX PLL */
  2468. reg = FDI_TX_CTL(pipe);
  2469. temp = I915_READ(reg);
  2470. I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
  2471. POSTING_READ(reg);
  2472. udelay(100);
  2473. reg = FDI_RX_CTL(pipe);
  2474. temp = I915_READ(reg);
  2475. I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
  2476. /* Wait for the clocks to turn off. */
  2477. POSTING_READ(reg);
  2478. udelay(100);
  2479. }
  2480. static void ironlake_fdi_disable(struct drm_crtc *crtc)
  2481. {
  2482. struct drm_device *dev = crtc->dev;
  2483. struct drm_i915_private *dev_priv = dev->dev_private;
  2484. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2485. int pipe = intel_crtc->pipe;
  2486. u32 reg, temp;
  2487. /* disable CPU FDI tx and PCH FDI rx */
  2488. reg = FDI_TX_CTL(pipe);
  2489. temp = I915_READ(reg);
  2490. I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
  2491. POSTING_READ(reg);
  2492. reg = FDI_RX_CTL(pipe);
  2493. temp = I915_READ(reg);
  2494. temp &= ~(0x7 << 16);
  2495. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2496. I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
  2497. POSTING_READ(reg);
  2498. udelay(100);
  2499. /* Ironlake workaround, disable clock pointer after downing FDI */
  2500. if (HAS_PCH_IBX(dev)) {
  2501. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2502. }
  2503. /* still set train pattern 1 */
  2504. reg = FDI_TX_CTL(pipe);
  2505. temp = I915_READ(reg);
  2506. temp &= ~FDI_LINK_TRAIN_NONE;
  2507. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2508. I915_WRITE(reg, temp);
  2509. reg = FDI_RX_CTL(pipe);
  2510. temp = I915_READ(reg);
  2511. if (HAS_PCH_CPT(dev)) {
  2512. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2513. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2514. } else {
  2515. temp &= ~FDI_LINK_TRAIN_NONE;
  2516. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2517. }
  2518. /* BPC in FDI rx is consistent with that in PIPECONF */
  2519. temp &= ~(0x07 << 16);
  2520. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2521. I915_WRITE(reg, temp);
  2522. POSTING_READ(reg);
  2523. udelay(100);
  2524. }
  2525. static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
  2526. {
  2527. struct drm_device *dev = crtc->dev;
  2528. struct drm_i915_private *dev_priv = dev->dev_private;
  2529. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2530. unsigned long flags;
  2531. bool pending;
  2532. if (i915_reset_in_progress(&dev_priv->gpu_error) ||
  2533. intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
  2534. return false;
  2535. spin_lock_irqsave(&dev->event_lock, flags);
  2536. pending = to_intel_crtc(crtc)->unpin_work != NULL;
  2537. spin_unlock_irqrestore(&dev->event_lock, flags);
  2538. return pending;
  2539. }
  2540. static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
  2541. {
  2542. struct drm_device *dev = crtc->dev;
  2543. struct drm_i915_private *dev_priv = dev->dev_private;
  2544. if (crtc->fb == NULL)
  2545. return;
  2546. WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
  2547. wait_event(dev_priv->pending_flip_queue,
  2548. !intel_crtc_has_pending_flip(crtc));
  2549. mutex_lock(&dev->struct_mutex);
  2550. intel_finish_fb(crtc->fb);
  2551. mutex_unlock(&dev->struct_mutex);
  2552. }
  2553. /* Program iCLKIP clock to the desired frequency */
  2554. static void lpt_program_iclkip(struct drm_crtc *crtc)
  2555. {
  2556. struct drm_device *dev = crtc->dev;
  2557. struct drm_i915_private *dev_priv = dev->dev_private;
  2558. int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
  2559. u32 divsel, phaseinc, auxdiv, phasedir = 0;
  2560. u32 temp;
  2561. mutex_lock(&dev_priv->dpio_lock);
  2562. /* It is necessary to ungate the pixclk gate prior to programming
  2563. * the divisors, and gate it back when it is done.
  2564. */
  2565. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
  2566. /* Disable SSCCTL */
  2567. intel_sbi_write(dev_priv, SBI_SSCCTL6,
  2568. intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
  2569. SBI_SSCCTL_DISABLE,
  2570. SBI_ICLK);
  2571. /* 20MHz is a corner case which is out of range for the 7-bit divisor */
  2572. if (clock == 20000) {
  2573. auxdiv = 1;
  2574. divsel = 0x41;
  2575. phaseinc = 0x20;
  2576. } else {
  2577. /* The iCLK virtual clock root frequency is in MHz,
  2578. * but the adjusted_mode->crtc_clock in in KHz. To get the
  2579. * divisors, it is necessary to divide one by another, so we
  2580. * convert the virtual clock precision to KHz here for higher
  2581. * precision.
  2582. */
  2583. u32 iclk_virtual_root_freq = 172800 * 1000;
  2584. u32 iclk_pi_range = 64;
  2585. u32 desired_divisor, msb_divisor_value, pi_value;
  2586. desired_divisor = (iclk_virtual_root_freq / clock);
  2587. msb_divisor_value = desired_divisor / iclk_pi_range;
  2588. pi_value = desired_divisor % iclk_pi_range;
  2589. auxdiv = 0;
  2590. divsel = msb_divisor_value - 2;
  2591. phaseinc = pi_value;
  2592. }
  2593. /* This should not happen with any sane values */
  2594. WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
  2595. ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
  2596. WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
  2597. ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
  2598. DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
  2599. clock,
  2600. auxdiv,
  2601. divsel,
  2602. phasedir,
  2603. phaseinc);
  2604. /* Program SSCDIVINTPHASE6 */
  2605. temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
  2606. temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
  2607. temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
  2608. temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
  2609. temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
  2610. temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
  2611. temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
  2612. intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
  2613. /* Program SSCAUXDIV */
  2614. temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
  2615. temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
  2616. temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
  2617. intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
  2618. /* Enable modulator and associated divider */
  2619. temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
  2620. temp &= ~SBI_SSCCTL_DISABLE;
  2621. intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
  2622. /* Wait for initialization time */
  2623. udelay(24);
  2624. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
  2625. mutex_unlock(&dev_priv->dpio_lock);
  2626. }
  2627. static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
  2628. enum pipe pch_transcoder)
  2629. {
  2630. struct drm_device *dev = crtc->base.dev;
  2631. struct drm_i915_private *dev_priv = dev->dev_private;
  2632. enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
  2633. I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
  2634. I915_READ(HTOTAL(cpu_transcoder)));
  2635. I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
  2636. I915_READ(HBLANK(cpu_transcoder)));
  2637. I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
  2638. I915_READ(HSYNC(cpu_transcoder)));
  2639. I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
  2640. I915_READ(VTOTAL(cpu_transcoder)));
  2641. I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
  2642. I915_READ(VBLANK(cpu_transcoder)));
  2643. I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
  2644. I915_READ(VSYNC(cpu_transcoder)));
  2645. I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
  2646. I915_READ(VSYNCSHIFT(cpu_transcoder)));
  2647. }
  2648. static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
  2649. {
  2650. struct drm_i915_private *dev_priv = dev->dev_private;
  2651. uint32_t temp;
  2652. temp = I915_READ(SOUTH_CHICKEN1);
  2653. if (temp & FDI_BC_BIFURCATION_SELECT)
  2654. return;
  2655. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  2656. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  2657. temp |= FDI_BC_BIFURCATION_SELECT;
  2658. DRM_DEBUG_KMS("enabling fdi C rx\n");
  2659. I915_WRITE(SOUTH_CHICKEN1, temp);
  2660. POSTING_READ(SOUTH_CHICKEN1);
  2661. }
  2662. static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
  2663. {
  2664. struct drm_device *dev = intel_crtc->base.dev;
  2665. struct drm_i915_private *dev_priv = dev->dev_private;
  2666. switch (intel_crtc->pipe) {
  2667. case PIPE_A:
  2668. break;
  2669. case PIPE_B:
  2670. if (intel_crtc->config.fdi_lanes > 2)
  2671. WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
  2672. else
  2673. cpt_enable_fdi_bc_bifurcation(dev);
  2674. break;
  2675. case PIPE_C:
  2676. cpt_enable_fdi_bc_bifurcation(dev);
  2677. break;
  2678. default:
  2679. BUG();
  2680. }
  2681. }
  2682. /*
  2683. * Enable PCH resources required for PCH ports:
  2684. * - PCH PLLs
  2685. * - FDI training & RX/TX
  2686. * - update transcoder timings
  2687. * - DP transcoding bits
  2688. * - transcoder
  2689. */
  2690. static void ironlake_pch_enable(struct drm_crtc *crtc)
  2691. {
  2692. struct drm_device *dev = crtc->dev;
  2693. struct drm_i915_private *dev_priv = dev->dev_private;
  2694. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2695. int pipe = intel_crtc->pipe;
  2696. u32 reg, temp;
  2697. assert_pch_transcoder_disabled(dev_priv, pipe);
  2698. if (IS_IVYBRIDGE(dev))
  2699. ivybridge_update_fdi_bc_bifurcation(intel_crtc);
  2700. /* Write the TU size bits before fdi link training, so that error
  2701. * detection works. */
  2702. I915_WRITE(FDI_RX_TUSIZE1(pipe),
  2703. I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
  2704. /* For PCH output, training FDI link */
  2705. dev_priv->display.fdi_link_train(crtc);
  2706. /* We need to program the right clock selection before writing the pixel
  2707. * mutliplier into the DPLL. */
  2708. if (HAS_PCH_CPT(dev)) {
  2709. u32 sel;
  2710. temp = I915_READ(PCH_DPLL_SEL);
  2711. temp |= TRANS_DPLL_ENABLE(pipe);
  2712. sel = TRANS_DPLLB_SEL(pipe);
  2713. if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
  2714. temp |= sel;
  2715. else
  2716. temp &= ~sel;
  2717. I915_WRITE(PCH_DPLL_SEL, temp);
  2718. }
  2719. /* XXX: pch pll's can be enabled any time before we enable the PCH
  2720. * transcoder, and we actually should do this to not upset any PCH
  2721. * transcoder that already use the clock when we share it.
  2722. *
  2723. * Note that enable_shared_dpll tries to do the right thing, but
  2724. * get_shared_dpll unconditionally resets the pll - we need that to have
  2725. * the right LVDS enable sequence. */
  2726. ironlake_enable_shared_dpll(intel_crtc);
  2727. /* set transcoder timing, panel must allow it */
  2728. assert_panel_unlocked(dev_priv, pipe);
  2729. ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
  2730. intel_fdi_normal_train(crtc);
  2731. /* For PCH DP, enable TRANS_DP_CTL */
  2732. if (HAS_PCH_CPT(dev) &&
  2733. (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
  2734. intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
  2735. u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
  2736. reg = TRANS_DP_CTL(pipe);
  2737. temp = I915_READ(reg);
  2738. temp &= ~(TRANS_DP_PORT_SEL_MASK |
  2739. TRANS_DP_SYNC_MASK |
  2740. TRANS_DP_BPC_MASK);
  2741. temp |= (TRANS_DP_OUTPUT_ENABLE |
  2742. TRANS_DP_ENH_FRAMING);
  2743. temp |= bpc << 9; /* same format but at 11:9 */
  2744. if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
  2745. temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
  2746. if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
  2747. temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
  2748. switch (intel_trans_dp_port_sel(crtc)) {
  2749. case PCH_DP_B:
  2750. temp |= TRANS_DP_PORT_SEL_B;
  2751. break;
  2752. case PCH_DP_C:
  2753. temp |= TRANS_DP_PORT_SEL_C;
  2754. break;
  2755. case PCH_DP_D:
  2756. temp |= TRANS_DP_PORT_SEL_D;
  2757. break;
  2758. default:
  2759. BUG();
  2760. }
  2761. I915_WRITE(reg, temp);
  2762. }
  2763. ironlake_enable_pch_transcoder(dev_priv, pipe);
  2764. }
  2765. static void lpt_pch_enable(struct drm_crtc *crtc)
  2766. {
  2767. struct drm_device *dev = crtc->dev;
  2768. struct drm_i915_private *dev_priv = dev->dev_private;
  2769. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2770. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  2771. assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
  2772. lpt_program_iclkip(crtc);
  2773. /* Set transcoder timing. */
  2774. ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
  2775. lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
  2776. }
  2777. static void intel_put_shared_dpll(struct intel_crtc *crtc)
  2778. {
  2779. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  2780. if (pll == NULL)
  2781. return;
  2782. if (pll->refcount == 0) {
  2783. WARN(1, "bad %s refcount\n", pll->name);
  2784. return;
  2785. }
  2786. if (--pll->refcount == 0) {
  2787. WARN_ON(pll->on);
  2788. WARN_ON(pll->active);
  2789. }
  2790. crtc->config.shared_dpll = DPLL_ID_PRIVATE;
  2791. }
  2792. static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
  2793. {
  2794. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  2795. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  2796. enum intel_dpll_id i;
  2797. if (pll) {
  2798. DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
  2799. crtc->base.base.id, pll->name);
  2800. intel_put_shared_dpll(crtc);
  2801. }
  2802. if (HAS_PCH_IBX(dev_priv->dev)) {
  2803. /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
  2804. i = (enum intel_dpll_id) crtc->pipe;
  2805. pll = &dev_priv->shared_dplls[i];
  2806. DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
  2807. crtc->base.base.id, pll->name);
  2808. goto found;
  2809. }
  2810. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2811. pll = &dev_priv->shared_dplls[i];
  2812. /* Only want to check enabled timings first */
  2813. if (pll->refcount == 0)
  2814. continue;
  2815. if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
  2816. sizeof(pll->hw_state)) == 0) {
  2817. DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
  2818. crtc->base.base.id,
  2819. pll->name, pll->refcount, pll->active);
  2820. goto found;
  2821. }
  2822. }
  2823. /* Ok no matching timings, maybe there's a free one? */
  2824. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2825. pll = &dev_priv->shared_dplls[i];
  2826. if (pll->refcount == 0) {
  2827. DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
  2828. crtc->base.base.id, pll->name);
  2829. goto found;
  2830. }
  2831. }
  2832. return NULL;
  2833. found:
  2834. crtc->config.shared_dpll = i;
  2835. DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
  2836. pipe_name(crtc->pipe));
  2837. if (pll->active == 0) {
  2838. memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
  2839. sizeof(pll->hw_state));
  2840. DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
  2841. WARN_ON(pll->on);
  2842. assert_shared_dpll_disabled(dev_priv, pll);
  2843. pll->mode_set(dev_priv, pll);
  2844. }
  2845. pll->refcount++;
  2846. return pll;
  2847. }
  2848. static void cpt_verify_modeset(struct drm_device *dev, int pipe)
  2849. {
  2850. struct drm_i915_private *dev_priv = dev->dev_private;
  2851. int dslreg = PIPEDSL(pipe);
  2852. u32 temp;
  2853. temp = I915_READ(dslreg);
  2854. udelay(500);
  2855. if (wait_for(I915_READ(dslreg) != temp, 5)) {
  2856. if (wait_for(I915_READ(dslreg) != temp, 5))
  2857. DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
  2858. }
  2859. }
  2860. static void ironlake_pfit_enable(struct intel_crtc *crtc)
  2861. {
  2862. struct drm_device *dev = crtc->base.dev;
  2863. struct drm_i915_private *dev_priv = dev->dev_private;
  2864. int pipe = crtc->pipe;
  2865. if (crtc->config.pch_pfit.enabled) {
  2866. /* Force use of hard-coded filter coefficients
  2867. * as some pre-programmed values are broken,
  2868. * e.g. x201.
  2869. */
  2870. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  2871. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
  2872. PF_PIPE_SEL_IVB(pipe));
  2873. else
  2874. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
  2875. I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
  2876. I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
  2877. }
  2878. }
  2879. static void intel_enable_planes(struct drm_crtc *crtc)
  2880. {
  2881. struct drm_device *dev = crtc->dev;
  2882. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  2883. struct intel_plane *intel_plane;
  2884. list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
  2885. if (intel_plane->pipe == pipe)
  2886. intel_plane_restore(&intel_plane->base);
  2887. }
  2888. static void intel_disable_planes(struct drm_crtc *crtc)
  2889. {
  2890. struct drm_device *dev = crtc->dev;
  2891. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  2892. struct intel_plane *intel_plane;
  2893. list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
  2894. if (intel_plane->pipe == pipe)
  2895. intel_plane_disable(&intel_plane->base);
  2896. }
  2897. void hsw_enable_ips(struct intel_crtc *crtc)
  2898. {
  2899. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  2900. if (!crtc->config.ips_enabled)
  2901. return;
  2902. /* We can only enable IPS after we enable a plane and wait for a vblank.
  2903. * We guarantee that the plane is enabled by calling intel_enable_ips
  2904. * only after intel_enable_plane. And intel_enable_plane already waits
  2905. * for a vblank, so all we need to do here is to enable the IPS bit. */
  2906. assert_plane_enabled(dev_priv, crtc->plane);
  2907. if (IS_BROADWELL(crtc->base.dev)) {
  2908. mutex_lock(&dev_priv->rps.hw_lock);
  2909. WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
  2910. mutex_unlock(&dev_priv->rps.hw_lock);
  2911. /* Quoting Art Runyan: "its not safe to expect any particular
  2912. * value in IPS_CTL bit 31 after enabling IPS through the
  2913. * mailbox." Therefore we need to defer waiting on the state
  2914. * change.
  2915. * TODO: need to fix this for state checker
  2916. */
  2917. } else {
  2918. I915_WRITE(IPS_CTL, IPS_ENABLE);
  2919. /* The bit only becomes 1 in the next vblank, so this wait here
  2920. * is essentially intel_wait_for_vblank. If we don't have this
  2921. * and don't wait for vblanks until the end of crtc_enable, then
  2922. * the HW state readout code will complain that the expected
  2923. * IPS_CTL value is not the one we read. */
  2924. if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
  2925. DRM_ERROR("Timed out waiting for IPS enable\n");
  2926. }
  2927. }
  2928. void hsw_disable_ips(struct intel_crtc *crtc)
  2929. {
  2930. struct drm_device *dev = crtc->base.dev;
  2931. struct drm_i915_private *dev_priv = dev->dev_private;
  2932. if (!crtc->config.ips_enabled)
  2933. return;
  2934. assert_plane_enabled(dev_priv, crtc->plane);
  2935. if (IS_BROADWELL(crtc->base.dev)) {
  2936. mutex_lock(&dev_priv->rps.hw_lock);
  2937. WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
  2938. mutex_unlock(&dev_priv->rps.hw_lock);
  2939. } else
  2940. I915_WRITE(IPS_CTL, 0);
  2941. POSTING_READ(IPS_CTL);
  2942. /* We need to wait for a vblank before we can disable the plane. */
  2943. intel_wait_for_vblank(dev, crtc->pipe);
  2944. }
  2945. /** Loads the palette/gamma unit for the CRTC with the prepared values */
  2946. static void intel_crtc_load_lut(struct drm_crtc *crtc)
  2947. {
  2948. struct drm_device *dev = crtc->dev;
  2949. struct drm_i915_private *dev_priv = dev->dev_private;
  2950. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2951. enum pipe pipe = intel_crtc->pipe;
  2952. int palreg = PALETTE(pipe);
  2953. int i;
  2954. bool reenable_ips = false;
  2955. /* The clocks have to be on to load the palette. */
  2956. if (!crtc->enabled || !intel_crtc->active)
  2957. return;
  2958. if (!HAS_PCH_SPLIT(dev_priv->dev)) {
  2959. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
  2960. assert_dsi_pll_enabled(dev_priv);
  2961. else
  2962. assert_pll_enabled(dev_priv, pipe);
  2963. }
  2964. /* use legacy palette for Ironlake */
  2965. if (HAS_PCH_SPLIT(dev))
  2966. palreg = LGC_PALETTE(pipe);
  2967. /* Workaround : Do not read or write the pipe palette/gamma data while
  2968. * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
  2969. */
  2970. if (intel_crtc->config.ips_enabled &&
  2971. ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
  2972. GAMMA_MODE_MODE_SPLIT)) {
  2973. hsw_disable_ips(intel_crtc);
  2974. reenable_ips = true;
  2975. }
  2976. for (i = 0; i < 256; i++) {
  2977. I915_WRITE(palreg + 4 * i,
  2978. (intel_crtc->lut_r[i] << 16) |
  2979. (intel_crtc->lut_g[i] << 8) |
  2980. intel_crtc->lut_b[i]);
  2981. }
  2982. if (reenable_ips)
  2983. hsw_enable_ips(intel_crtc);
  2984. }
  2985. static void ironlake_crtc_enable(struct drm_crtc *crtc)
  2986. {
  2987. struct drm_device *dev = crtc->dev;
  2988. struct drm_i915_private *dev_priv = dev->dev_private;
  2989. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2990. struct intel_encoder *encoder;
  2991. int pipe = intel_crtc->pipe;
  2992. int plane = intel_crtc->plane;
  2993. WARN_ON(!crtc->enabled);
  2994. if (intel_crtc->active)
  2995. return;
  2996. intel_crtc->active = true;
  2997. intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
  2998. intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
  2999. for_each_encoder_on_crtc(dev, crtc, encoder)
  3000. if (encoder->pre_enable)
  3001. encoder->pre_enable(encoder);
  3002. if (intel_crtc->config.has_pch_encoder) {
  3003. /* Note: FDI PLL enabling _must_ be done before we enable the
  3004. * cpu pipes, hence this is separate from all the other fdi/pch
  3005. * enabling. */
  3006. ironlake_fdi_pll_enable(intel_crtc);
  3007. } else {
  3008. assert_fdi_tx_disabled(dev_priv, pipe);
  3009. assert_fdi_rx_disabled(dev_priv, pipe);
  3010. }
  3011. ironlake_pfit_enable(intel_crtc);
  3012. /*
  3013. * On ILK+ LUT must be loaded before the pipe is running but with
  3014. * clocks enabled
  3015. */
  3016. intel_crtc_load_lut(crtc);
  3017. intel_update_watermarks(crtc);
  3018. intel_enable_pipe(dev_priv, pipe,
  3019. intel_crtc->config.has_pch_encoder, false);
  3020. intel_enable_primary_plane(dev_priv, plane, pipe);
  3021. intel_enable_planes(crtc);
  3022. intel_crtc_update_cursor(crtc, true);
  3023. if (intel_crtc->config.has_pch_encoder)
  3024. ironlake_pch_enable(crtc);
  3025. mutex_lock(&dev->struct_mutex);
  3026. intel_update_fbc(dev);
  3027. mutex_unlock(&dev->struct_mutex);
  3028. for_each_encoder_on_crtc(dev, crtc, encoder)
  3029. encoder->enable(encoder);
  3030. if (HAS_PCH_CPT(dev))
  3031. cpt_verify_modeset(dev, intel_crtc->pipe);
  3032. /*
  3033. * There seems to be a race in PCH platform hw (at least on some
  3034. * outputs) where an enabled pipe still completes any pageflip right
  3035. * away (as if the pipe is off) instead of waiting for vblank. As soon
  3036. * as the first vblank happend, everything works as expected. Hence just
  3037. * wait for one vblank before returning to avoid strange things
  3038. * happening.
  3039. */
  3040. intel_wait_for_vblank(dev, intel_crtc->pipe);
  3041. }
  3042. /* IPS only exists on ULT machines and is tied to pipe A. */
  3043. static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
  3044. {
  3045. return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
  3046. }
  3047. static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
  3048. {
  3049. struct drm_device *dev = crtc->dev;
  3050. struct drm_i915_private *dev_priv = dev->dev_private;
  3051. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3052. int pipe = intel_crtc->pipe;
  3053. int plane = intel_crtc->plane;
  3054. intel_enable_primary_plane(dev_priv, plane, pipe);
  3055. intel_enable_planes(crtc);
  3056. intel_crtc_update_cursor(crtc, true);
  3057. hsw_enable_ips(intel_crtc);
  3058. mutex_lock(&dev->struct_mutex);
  3059. intel_update_fbc(dev);
  3060. mutex_unlock(&dev->struct_mutex);
  3061. }
  3062. static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
  3063. {
  3064. struct drm_device *dev = crtc->dev;
  3065. struct drm_i915_private *dev_priv = dev->dev_private;
  3066. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3067. int pipe = intel_crtc->pipe;
  3068. int plane = intel_crtc->plane;
  3069. intel_crtc_wait_for_pending_flips(crtc);
  3070. drm_vblank_off(dev, pipe);
  3071. /* FBC must be disabled before disabling the plane on HSW. */
  3072. if (dev_priv->fbc.plane == plane)
  3073. intel_disable_fbc(dev);
  3074. hsw_disable_ips(intel_crtc);
  3075. intel_crtc_update_cursor(crtc, false);
  3076. intel_disable_planes(crtc);
  3077. intel_disable_primary_plane(dev_priv, plane, pipe);
  3078. }
  3079. /*
  3080. * This implements the workaround described in the "notes" section of the mode
  3081. * set sequence documentation. When going from no pipes or single pipe to
  3082. * multiple pipes, and planes are enabled after the pipe, we need to wait at
  3083. * least 2 vblanks on the first pipe before enabling planes on the second pipe.
  3084. */
  3085. static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
  3086. {
  3087. struct drm_device *dev = crtc->base.dev;
  3088. struct intel_crtc *crtc_it, *other_active_crtc = NULL;
  3089. /* We want to get the other_active_crtc only if there's only 1 other
  3090. * active crtc. */
  3091. list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
  3092. if (!crtc_it->active || crtc_it == crtc)
  3093. continue;
  3094. if (other_active_crtc)
  3095. return;
  3096. other_active_crtc = crtc_it;
  3097. }
  3098. if (!other_active_crtc)
  3099. return;
  3100. intel_wait_for_vblank(dev, other_active_crtc->pipe);
  3101. intel_wait_for_vblank(dev, other_active_crtc->pipe);
  3102. }
  3103. static void haswell_crtc_enable(struct drm_crtc *crtc)
  3104. {
  3105. struct drm_device *dev = crtc->dev;
  3106. struct drm_i915_private *dev_priv = dev->dev_private;
  3107. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3108. struct intel_encoder *encoder;
  3109. int pipe = intel_crtc->pipe;
  3110. WARN_ON(!crtc->enabled);
  3111. if (intel_crtc->active)
  3112. return;
  3113. intel_crtc->active = true;
  3114. intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
  3115. if (intel_crtc->config.has_pch_encoder)
  3116. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
  3117. if (intel_crtc->config.has_pch_encoder)
  3118. dev_priv->display.fdi_link_train(crtc);
  3119. for_each_encoder_on_crtc(dev, crtc, encoder)
  3120. if (encoder->pre_enable)
  3121. encoder->pre_enable(encoder);
  3122. intel_ddi_enable_pipe_clock(intel_crtc);
  3123. ironlake_pfit_enable(intel_crtc);
  3124. /*
  3125. * On ILK+ LUT must be loaded before the pipe is running but with
  3126. * clocks enabled
  3127. */
  3128. intel_crtc_load_lut(crtc);
  3129. intel_ddi_set_pipe_settings(crtc);
  3130. intel_ddi_enable_transcoder_func(crtc);
  3131. intel_update_watermarks(crtc);
  3132. intel_enable_pipe(dev_priv, pipe,
  3133. intel_crtc->config.has_pch_encoder, false);
  3134. if (intel_crtc->config.has_pch_encoder)
  3135. lpt_pch_enable(crtc);
  3136. for_each_encoder_on_crtc(dev, crtc, encoder) {
  3137. encoder->enable(encoder);
  3138. intel_opregion_notify_encoder(encoder, true);
  3139. }
  3140. /* If we change the relative order between pipe/planes enabling, we need
  3141. * to change the workaround. */
  3142. haswell_mode_set_planes_workaround(intel_crtc);
  3143. haswell_crtc_enable_planes(crtc);
  3144. /*
  3145. * There seems to be a race in PCH platform hw (at least on some
  3146. * outputs) where an enabled pipe still completes any pageflip right
  3147. * away (as if the pipe is off) instead of waiting for vblank. As soon
  3148. * as the first vblank happend, everything works as expected. Hence just
  3149. * wait for one vblank before returning to avoid strange things
  3150. * happening.
  3151. */
  3152. intel_wait_for_vblank(dev, intel_crtc->pipe);
  3153. }
  3154. static void ironlake_pfit_disable(struct intel_crtc *crtc)
  3155. {
  3156. struct drm_device *dev = crtc->base.dev;
  3157. struct drm_i915_private *dev_priv = dev->dev_private;
  3158. int pipe = crtc->pipe;
  3159. /* To avoid upsetting the power well on haswell only disable the pfit if
  3160. * it's in use. The hw state code will make sure we get this right. */
  3161. if (crtc->config.pch_pfit.enabled) {
  3162. I915_WRITE(PF_CTL(pipe), 0);
  3163. I915_WRITE(PF_WIN_POS(pipe), 0);
  3164. I915_WRITE(PF_WIN_SZ(pipe), 0);
  3165. }
  3166. }
  3167. static void ironlake_crtc_disable(struct drm_crtc *crtc)
  3168. {
  3169. struct drm_device *dev = crtc->dev;
  3170. struct drm_i915_private *dev_priv = dev->dev_private;
  3171. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3172. struct intel_encoder *encoder;
  3173. int pipe = intel_crtc->pipe;
  3174. int plane = intel_crtc->plane;
  3175. u32 reg, temp;
  3176. if (!intel_crtc->active)
  3177. return;
  3178. for_each_encoder_on_crtc(dev, crtc, encoder)
  3179. encoder->disable(encoder);
  3180. intel_crtc_wait_for_pending_flips(crtc);
  3181. drm_vblank_off(dev, pipe);
  3182. if (dev_priv->fbc.plane == plane)
  3183. intel_disable_fbc(dev);
  3184. intel_crtc_update_cursor(crtc, false);
  3185. intel_disable_planes(crtc);
  3186. intel_disable_primary_plane(dev_priv, plane, pipe);
  3187. if (intel_crtc->config.has_pch_encoder)
  3188. intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
  3189. intel_disable_pipe(dev_priv, pipe);
  3190. ironlake_pfit_disable(intel_crtc);
  3191. for_each_encoder_on_crtc(dev, crtc, encoder)
  3192. if (encoder->post_disable)
  3193. encoder->post_disable(encoder);
  3194. if (intel_crtc->config.has_pch_encoder) {
  3195. ironlake_fdi_disable(crtc);
  3196. ironlake_disable_pch_transcoder(dev_priv, pipe);
  3197. intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
  3198. if (HAS_PCH_CPT(dev)) {
  3199. /* disable TRANS_DP_CTL */
  3200. reg = TRANS_DP_CTL(pipe);
  3201. temp = I915_READ(reg);
  3202. temp &= ~(TRANS_DP_OUTPUT_ENABLE |
  3203. TRANS_DP_PORT_SEL_MASK);
  3204. temp |= TRANS_DP_PORT_SEL_NONE;
  3205. I915_WRITE(reg, temp);
  3206. /* disable DPLL_SEL */
  3207. temp = I915_READ(PCH_DPLL_SEL);
  3208. temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
  3209. I915_WRITE(PCH_DPLL_SEL, temp);
  3210. }
  3211. /* disable PCH DPLL */
  3212. intel_disable_shared_dpll(intel_crtc);
  3213. ironlake_fdi_pll_disable(intel_crtc);
  3214. }
  3215. intel_crtc->active = false;
  3216. intel_update_watermarks(crtc);
  3217. mutex_lock(&dev->struct_mutex);
  3218. intel_update_fbc(dev);
  3219. mutex_unlock(&dev->struct_mutex);
  3220. }
  3221. static void haswell_crtc_disable(struct drm_crtc *crtc)
  3222. {
  3223. struct drm_device *dev = crtc->dev;
  3224. struct drm_i915_private *dev_priv = dev->dev_private;
  3225. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3226. struct intel_encoder *encoder;
  3227. int pipe = intel_crtc->pipe;
  3228. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  3229. if (!intel_crtc->active)
  3230. return;
  3231. haswell_crtc_disable_planes(crtc);
  3232. for_each_encoder_on_crtc(dev, crtc, encoder) {
  3233. intel_opregion_notify_encoder(encoder, false);
  3234. encoder->disable(encoder);
  3235. }
  3236. if (intel_crtc->config.has_pch_encoder)
  3237. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
  3238. intel_disable_pipe(dev_priv, pipe);
  3239. intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
  3240. ironlake_pfit_disable(intel_crtc);
  3241. intel_ddi_disable_pipe_clock(intel_crtc);
  3242. for_each_encoder_on_crtc(dev, crtc, encoder)
  3243. if (encoder->post_disable)
  3244. encoder->post_disable(encoder);
  3245. if (intel_crtc->config.has_pch_encoder) {
  3246. lpt_disable_pch_transcoder(dev_priv);
  3247. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
  3248. intel_ddi_fdi_disable(crtc);
  3249. }
  3250. intel_crtc->active = false;
  3251. intel_update_watermarks(crtc);
  3252. mutex_lock(&dev->struct_mutex);
  3253. intel_update_fbc(dev);
  3254. mutex_unlock(&dev->struct_mutex);
  3255. }
  3256. static void ironlake_crtc_off(struct drm_crtc *crtc)
  3257. {
  3258. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3259. intel_put_shared_dpll(intel_crtc);
  3260. }
  3261. static void haswell_crtc_off(struct drm_crtc *crtc)
  3262. {
  3263. intel_ddi_put_crtc_pll(crtc);
  3264. }
  3265. static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
  3266. {
  3267. if (!enable && intel_crtc->overlay) {
  3268. struct drm_device *dev = intel_crtc->base.dev;
  3269. struct drm_i915_private *dev_priv = dev->dev_private;
  3270. mutex_lock(&dev->struct_mutex);
  3271. dev_priv->mm.interruptible = false;
  3272. (void) intel_overlay_switch_off(intel_crtc->overlay);
  3273. dev_priv->mm.interruptible = true;
  3274. mutex_unlock(&dev->struct_mutex);
  3275. }
  3276. /* Let userspace switch the overlay on again. In most cases userspace
  3277. * has to recompute where to put it anyway.
  3278. */
  3279. }
  3280. /**
  3281. * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
  3282. * cursor plane briefly if not already running after enabling the display
  3283. * plane.
  3284. * This workaround avoids occasional blank screens when self refresh is
  3285. * enabled.
  3286. */
  3287. static void
  3288. g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
  3289. {
  3290. u32 cntl = I915_READ(CURCNTR(pipe));
  3291. if ((cntl & CURSOR_MODE) == 0) {
  3292. u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
  3293. I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
  3294. I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
  3295. intel_wait_for_vblank(dev_priv->dev, pipe);
  3296. I915_WRITE(CURCNTR(pipe), cntl);
  3297. I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
  3298. I915_WRITE(FW_BLC_SELF, fw_bcl_self);
  3299. }
  3300. }
  3301. static void i9xx_pfit_enable(struct intel_crtc *crtc)
  3302. {
  3303. struct drm_device *dev = crtc->base.dev;
  3304. struct drm_i915_private *dev_priv = dev->dev_private;
  3305. struct intel_crtc_config *pipe_config = &crtc->config;
  3306. if (!crtc->config.gmch_pfit.control)
  3307. return;
  3308. /*
  3309. * The panel fitter should only be adjusted whilst the pipe is disabled,
  3310. * according to register description and PRM.
  3311. */
  3312. WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
  3313. assert_pipe_disabled(dev_priv, crtc->pipe);
  3314. I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
  3315. I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
  3316. /* Border color in case we don't scale up to the full screen. Black by
  3317. * default, change to something else for debugging. */
  3318. I915_WRITE(BCLRPAT(crtc->pipe), 0);
  3319. }
  3320. static void valleyview_crtc_enable(struct drm_crtc *crtc)
  3321. {
  3322. struct drm_device *dev = crtc->dev;
  3323. struct drm_i915_private *dev_priv = dev->dev_private;
  3324. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3325. struct intel_encoder *encoder;
  3326. int pipe = intel_crtc->pipe;
  3327. int plane = intel_crtc->plane;
  3328. bool is_dsi;
  3329. WARN_ON(!crtc->enabled);
  3330. if (intel_crtc->active)
  3331. return;
  3332. intel_crtc->active = true;
  3333. for_each_encoder_on_crtc(dev, crtc, encoder)
  3334. if (encoder->pre_pll_enable)
  3335. encoder->pre_pll_enable(encoder);
  3336. is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
  3337. if (!is_dsi)
  3338. vlv_enable_pll(intel_crtc);
  3339. for_each_encoder_on_crtc(dev, crtc, encoder)
  3340. if (encoder->pre_enable)
  3341. encoder->pre_enable(encoder);
  3342. i9xx_pfit_enable(intel_crtc);
  3343. intel_crtc_load_lut(crtc);
  3344. intel_update_watermarks(crtc);
  3345. intel_enable_pipe(dev_priv, pipe, false, is_dsi);
  3346. intel_enable_primary_plane(dev_priv, plane, pipe);
  3347. intel_enable_planes(crtc);
  3348. intel_crtc_update_cursor(crtc, true);
  3349. intel_update_fbc(dev);
  3350. for_each_encoder_on_crtc(dev, crtc, encoder)
  3351. encoder->enable(encoder);
  3352. }
  3353. static void i9xx_crtc_enable(struct drm_crtc *crtc)
  3354. {
  3355. struct drm_device *dev = crtc->dev;
  3356. struct drm_i915_private *dev_priv = dev->dev_private;
  3357. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3358. struct intel_encoder *encoder;
  3359. int pipe = intel_crtc->pipe;
  3360. int plane = intel_crtc->plane;
  3361. WARN_ON(!crtc->enabled);
  3362. if (intel_crtc->active)
  3363. return;
  3364. intel_crtc->active = true;
  3365. for_each_encoder_on_crtc(dev, crtc, encoder)
  3366. if (encoder->pre_enable)
  3367. encoder->pre_enable(encoder);
  3368. i9xx_enable_pll(intel_crtc);
  3369. i9xx_pfit_enable(intel_crtc);
  3370. intel_crtc_load_lut(crtc);
  3371. intel_update_watermarks(crtc);
  3372. intel_enable_pipe(dev_priv, pipe, false, false);
  3373. intel_enable_primary_plane(dev_priv, plane, pipe);
  3374. intel_enable_planes(crtc);
  3375. /* The fixup needs to happen before cursor is enabled */
  3376. if (IS_G4X(dev))
  3377. g4x_fixup_plane(dev_priv, pipe);
  3378. intel_crtc_update_cursor(crtc, true);
  3379. /* Give the overlay scaler a chance to enable if it's on this pipe */
  3380. intel_crtc_dpms_overlay(intel_crtc, true);
  3381. intel_update_fbc(dev);
  3382. for_each_encoder_on_crtc(dev, crtc, encoder)
  3383. encoder->enable(encoder);
  3384. }
  3385. static void i9xx_pfit_disable(struct intel_crtc *crtc)
  3386. {
  3387. struct drm_device *dev = crtc->base.dev;
  3388. struct drm_i915_private *dev_priv = dev->dev_private;
  3389. if (!crtc->config.gmch_pfit.control)
  3390. return;
  3391. assert_pipe_disabled(dev_priv, crtc->pipe);
  3392. DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
  3393. I915_READ(PFIT_CONTROL));
  3394. I915_WRITE(PFIT_CONTROL, 0);
  3395. }
  3396. static void i9xx_crtc_disable(struct drm_crtc *crtc)
  3397. {
  3398. struct drm_device *dev = crtc->dev;
  3399. struct drm_i915_private *dev_priv = dev->dev_private;
  3400. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3401. struct intel_encoder *encoder;
  3402. int pipe = intel_crtc->pipe;
  3403. int plane = intel_crtc->plane;
  3404. if (!intel_crtc->active)
  3405. return;
  3406. for_each_encoder_on_crtc(dev, crtc, encoder)
  3407. encoder->disable(encoder);
  3408. /* Give the overlay scaler a chance to disable if it's on this pipe */
  3409. intel_crtc_wait_for_pending_flips(crtc);
  3410. drm_vblank_off(dev, pipe);
  3411. if (dev_priv->fbc.plane == plane)
  3412. intel_disable_fbc(dev);
  3413. intel_crtc_dpms_overlay(intel_crtc, false);
  3414. intel_crtc_update_cursor(crtc, false);
  3415. intel_disable_planes(crtc);
  3416. intel_disable_primary_plane(dev_priv, plane, pipe);
  3417. intel_disable_pipe(dev_priv, pipe);
  3418. i9xx_pfit_disable(intel_crtc);
  3419. for_each_encoder_on_crtc(dev, crtc, encoder)
  3420. if (encoder->post_disable)
  3421. encoder->post_disable(encoder);
  3422. if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
  3423. vlv_disable_pll(dev_priv, pipe);
  3424. else if (!IS_VALLEYVIEW(dev))
  3425. i9xx_disable_pll(dev_priv, pipe);
  3426. intel_crtc->active = false;
  3427. intel_update_watermarks(crtc);
  3428. intel_update_fbc(dev);
  3429. }
  3430. static void i9xx_crtc_off(struct drm_crtc *crtc)
  3431. {
  3432. }
  3433. static void intel_crtc_update_sarea(struct drm_crtc *crtc,
  3434. bool enabled)
  3435. {
  3436. struct drm_device *dev = crtc->dev;
  3437. struct drm_i915_master_private *master_priv;
  3438. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3439. int pipe = intel_crtc->pipe;
  3440. if (!dev->primary->master)
  3441. return;
  3442. master_priv = dev->primary->master->driver_priv;
  3443. if (!master_priv->sarea_priv)
  3444. return;
  3445. switch (pipe) {
  3446. case 0:
  3447. master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
  3448. master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
  3449. break;
  3450. case 1:
  3451. master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
  3452. master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
  3453. break;
  3454. default:
  3455. DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
  3456. break;
  3457. }
  3458. }
  3459. /**
  3460. * Sets the power management mode of the pipe and plane.
  3461. */
  3462. void intel_crtc_update_dpms(struct drm_crtc *crtc)
  3463. {
  3464. struct drm_device *dev = crtc->dev;
  3465. struct drm_i915_private *dev_priv = dev->dev_private;
  3466. struct intel_encoder *intel_encoder;
  3467. bool enable = false;
  3468. for_each_encoder_on_crtc(dev, crtc, intel_encoder)
  3469. enable |= intel_encoder->connectors_active;
  3470. if (enable)
  3471. dev_priv->display.crtc_enable(crtc);
  3472. else
  3473. dev_priv->display.crtc_disable(crtc);
  3474. intel_crtc_update_sarea(crtc, enable);
  3475. }
  3476. static void intel_crtc_disable(struct drm_crtc *crtc)
  3477. {
  3478. struct drm_device *dev = crtc->dev;
  3479. struct drm_connector *connector;
  3480. struct drm_i915_private *dev_priv = dev->dev_private;
  3481. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3482. /* crtc should still be enabled when we disable it. */
  3483. WARN_ON(!crtc->enabled);
  3484. dev_priv->display.crtc_disable(crtc);
  3485. intel_crtc->eld_vld = false;
  3486. intel_crtc_update_sarea(crtc, false);
  3487. dev_priv->display.off(crtc);
  3488. assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
  3489. assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
  3490. assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
  3491. if (crtc->fb) {
  3492. mutex_lock(&dev->struct_mutex);
  3493. intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
  3494. mutex_unlock(&dev->struct_mutex);
  3495. crtc->fb = NULL;
  3496. }
  3497. /* Update computed state. */
  3498. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  3499. if (!connector->encoder || !connector->encoder->crtc)
  3500. continue;
  3501. if (connector->encoder->crtc != crtc)
  3502. continue;
  3503. connector->dpms = DRM_MODE_DPMS_OFF;
  3504. to_intel_encoder(connector->encoder)->connectors_active = false;
  3505. }
  3506. }
  3507. void intel_encoder_destroy(struct drm_encoder *encoder)
  3508. {
  3509. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  3510. drm_encoder_cleanup(encoder);
  3511. kfree(intel_encoder);
  3512. }
  3513. /* Simple dpms helper for encoders with just one connector, no cloning and only
  3514. * one kind of off state. It clamps all !ON modes to fully OFF and changes the
  3515. * state of the entire output pipe. */
  3516. static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
  3517. {
  3518. if (mode == DRM_MODE_DPMS_ON) {
  3519. encoder->connectors_active = true;
  3520. intel_crtc_update_dpms(encoder->base.crtc);
  3521. } else {
  3522. encoder->connectors_active = false;
  3523. intel_crtc_update_dpms(encoder->base.crtc);
  3524. }
  3525. }
  3526. /* Cross check the actual hw state with our own modeset state tracking (and it's
  3527. * internal consistency). */
  3528. static void intel_connector_check_state(struct intel_connector *connector)
  3529. {
  3530. if (connector->get_hw_state(connector)) {
  3531. struct intel_encoder *encoder = connector->encoder;
  3532. struct drm_crtc *crtc;
  3533. bool encoder_enabled;
  3534. enum pipe pipe;
  3535. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  3536. connector->base.base.id,
  3537. drm_get_connector_name(&connector->base));
  3538. WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
  3539. "wrong connector dpms state\n");
  3540. WARN(connector->base.encoder != &encoder->base,
  3541. "active connector not linked to encoder\n");
  3542. WARN(!encoder->connectors_active,
  3543. "encoder->connectors_active not set\n");
  3544. encoder_enabled = encoder->get_hw_state(encoder, &pipe);
  3545. WARN(!encoder_enabled, "encoder not enabled\n");
  3546. if (WARN_ON(!encoder->base.crtc))
  3547. return;
  3548. crtc = encoder->base.crtc;
  3549. WARN(!crtc->enabled, "crtc not enabled\n");
  3550. WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
  3551. WARN(pipe != to_intel_crtc(crtc)->pipe,
  3552. "encoder active on the wrong pipe\n");
  3553. }
  3554. }
  3555. /* Even simpler default implementation, if there's really no special case to
  3556. * consider. */
  3557. void intel_connector_dpms(struct drm_connector *connector, int mode)
  3558. {
  3559. /* All the simple cases only support two dpms states. */
  3560. if (mode != DRM_MODE_DPMS_ON)
  3561. mode = DRM_MODE_DPMS_OFF;
  3562. if (mode == connector->dpms)
  3563. return;
  3564. connector->dpms = mode;
  3565. /* Only need to change hw state when actually enabled */
  3566. if (connector->encoder)
  3567. intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
  3568. intel_modeset_check_state(connector->dev);
  3569. }
  3570. /* Simple connector->get_hw_state implementation for encoders that support only
  3571. * one connector and no cloning and hence the encoder state determines the state
  3572. * of the connector. */
  3573. bool intel_connector_get_hw_state(struct intel_connector *connector)
  3574. {
  3575. enum pipe pipe = 0;
  3576. struct intel_encoder *encoder = connector->encoder;
  3577. return encoder->get_hw_state(encoder, &pipe);
  3578. }
  3579. static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
  3580. struct intel_crtc_config *pipe_config)
  3581. {
  3582. struct drm_i915_private *dev_priv = dev->dev_private;
  3583. struct intel_crtc *pipe_B_crtc =
  3584. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  3585. DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
  3586. pipe_name(pipe), pipe_config->fdi_lanes);
  3587. if (pipe_config->fdi_lanes > 4) {
  3588. DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
  3589. pipe_name(pipe), pipe_config->fdi_lanes);
  3590. return false;
  3591. }
  3592. if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  3593. if (pipe_config->fdi_lanes > 2) {
  3594. DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
  3595. pipe_config->fdi_lanes);
  3596. return false;
  3597. } else {
  3598. return true;
  3599. }
  3600. }
  3601. if (INTEL_INFO(dev)->num_pipes == 2)
  3602. return true;
  3603. /* Ivybridge 3 pipe is really complicated */
  3604. switch (pipe) {
  3605. case PIPE_A:
  3606. return true;
  3607. case PIPE_B:
  3608. if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
  3609. pipe_config->fdi_lanes > 2) {
  3610. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  3611. pipe_name(pipe), pipe_config->fdi_lanes);
  3612. return false;
  3613. }
  3614. return true;
  3615. case PIPE_C:
  3616. if (!pipe_has_enabled_pch(pipe_B_crtc) ||
  3617. pipe_B_crtc->config.fdi_lanes <= 2) {
  3618. if (pipe_config->fdi_lanes > 2) {
  3619. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  3620. pipe_name(pipe), pipe_config->fdi_lanes);
  3621. return false;
  3622. }
  3623. } else {
  3624. DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
  3625. return false;
  3626. }
  3627. return true;
  3628. default:
  3629. BUG();
  3630. }
  3631. }
  3632. #define RETRY 1
  3633. static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
  3634. struct intel_crtc_config *pipe_config)
  3635. {
  3636. struct drm_device *dev = intel_crtc->base.dev;
  3637. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  3638. int lane, link_bw, fdi_dotclock;
  3639. bool setup_ok, needs_recompute = false;
  3640. retry:
  3641. /* FDI is a binary signal running at ~2.7GHz, encoding
  3642. * each output octet as 10 bits. The actual frequency
  3643. * is stored as a divider into a 100MHz clock, and the
  3644. * mode pixel clock is stored in units of 1KHz.
  3645. * Hence the bw of each lane in terms of the mode signal
  3646. * is:
  3647. */
  3648. link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
  3649. fdi_dotclock = adjusted_mode->crtc_clock;
  3650. lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
  3651. pipe_config->pipe_bpp);
  3652. pipe_config->fdi_lanes = lane;
  3653. intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
  3654. link_bw, &pipe_config->fdi_m_n);
  3655. setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
  3656. intel_crtc->pipe, pipe_config);
  3657. if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
  3658. pipe_config->pipe_bpp -= 2*3;
  3659. DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
  3660. pipe_config->pipe_bpp);
  3661. needs_recompute = true;
  3662. pipe_config->bw_constrained = true;
  3663. goto retry;
  3664. }
  3665. if (needs_recompute)
  3666. return RETRY;
  3667. return setup_ok ? 0 : -EINVAL;
  3668. }
  3669. static void hsw_compute_ips_config(struct intel_crtc *crtc,
  3670. struct intel_crtc_config *pipe_config)
  3671. {
  3672. pipe_config->ips_enabled = i915_enable_ips &&
  3673. hsw_crtc_supports_ips(crtc) &&
  3674. pipe_config->pipe_bpp <= 24;
  3675. }
  3676. static int intel_crtc_compute_config(struct intel_crtc *crtc,
  3677. struct intel_crtc_config *pipe_config)
  3678. {
  3679. struct drm_device *dev = crtc->base.dev;
  3680. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  3681. /* FIXME should check pixel clock limits on all platforms */
  3682. if (INTEL_INFO(dev)->gen < 4) {
  3683. struct drm_i915_private *dev_priv = dev->dev_private;
  3684. int clock_limit =
  3685. dev_priv->display.get_display_clock_speed(dev);
  3686. /*
  3687. * Enable pixel doubling when the dot clock
  3688. * is > 90% of the (display) core speed.
  3689. *
  3690. * GDG double wide on either pipe,
  3691. * otherwise pipe A only.
  3692. */
  3693. if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
  3694. adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
  3695. clock_limit *= 2;
  3696. pipe_config->double_wide = true;
  3697. }
  3698. if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
  3699. return -EINVAL;
  3700. }
  3701. /*
  3702. * Pipe horizontal size must be even in:
  3703. * - DVO ganged mode
  3704. * - LVDS dual channel mode
  3705. * - Double wide pipe
  3706. */
  3707. if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3708. intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
  3709. pipe_config->pipe_src_w &= ~1;
  3710. /* Cantiga+ cannot handle modes with a hsync front porch of 0.
  3711. * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
  3712. */
  3713. if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
  3714. adjusted_mode->hsync_start == adjusted_mode->hdisplay)
  3715. return -EINVAL;
  3716. if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
  3717. pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
  3718. } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
  3719. /* only a 8bpc pipe, with 6bpc dither through the panel fitter
  3720. * for lvds. */
  3721. pipe_config->pipe_bpp = 8*3;
  3722. }
  3723. if (HAS_IPS(dev))
  3724. hsw_compute_ips_config(crtc, pipe_config);
  3725. /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
  3726. * clock survives for now. */
  3727. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  3728. pipe_config->shared_dpll = crtc->config.shared_dpll;
  3729. if (pipe_config->has_pch_encoder)
  3730. return ironlake_fdi_compute_config(crtc, pipe_config);
  3731. return 0;
  3732. }
  3733. static int valleyview_get_display_clock_speed(struct drm_device *dev)
  3734. {
  3735. return 400000; /* FIXME */
  3736. }
  3737. static int i945_get_display_clock_speed(struct drm_device *dev)
  3738. {
  3739. return 400000;
  3740. }
  3741. static int i915_get_display_clock_speed(struct drm_device *dev)
  3742. {
  3743. return 333000;
  3744. }
  3745. static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
  3746. {
  3747. return 200000;
  3748. }
  3749. static int pnv_get_display_clock_speed(struct drm_device *dev)
  3750. {
  3751. u16 gcfgc = 0;
  3752. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  3753. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  3754. case GC_DISPLAY_CLOCK_267_MHZ_PNV:
  3755. return 267000;
  3756. case GC_DISPLAY_CLOCK_333_MHZ_PNV:
  3757. return 333000;
  3758. case GC_DISPLAY_CLOCK_444_MHZ_PNV:
  3759. return 444000;
  3760. case GC_DISPLAY_CLOCK_200_MHZ_PNV:
  3761. return 200000;
  3762. default:
  3763. DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
  3764. case GC_DISPLAY_CLOCK_133_MHZ_PNV:
  3765. return 133000;
  3766. case GC_DISPLAY_CLOCK_167_MHZ_PNV:
  3767. return 167000;
  3768. }
  3769. }
  3770. static int i915gm_get_display_clock_speed(struct drm_device *dev)
  3771. {
  3772. u16 gcfgc = 0;
  3773. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  3774. if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
  3775. return 133000;
  3776. else {
  3777. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  3778. case GC_DISPLAY_CLOCK_333_MHZ:
  3779. return 333000;
  3780. default:
  3781. case GC_DISPLAY_CLOCK_190_200_MHZ:
  3782. return 190000;
  3783. }
  3784. }
  3785. }
  3786. static int i865_get_display_clock_speed(struct drm_device *dev)
  3787. {
  3788. return 266000;
  3789. }
  3790. static int i855_get_display_clock_speed(struct drm_device *dev)
  3791. {
  3792. u16 hpllcc = 0;
  3793. /* Assume that the hardware is in the high speed state. This
  3794. * should be the default.
  3795. */
  3796. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  3797. case GC_CLOCK_133_200:
  3798. case GC_CLOCK_100_200:
  3799. return 200000;
  3800. case GC_CLOCK_166_250:
  3801. return 250000;
  3802. case GC_CLOCK_100_133:
  3803. return 133000;
  3804. }
  3805. /* Shouldn't happen */
  3806. return 0;
  3807. }
  3808. static int i830_get_display_clock_speed(struct drm_device *dev)
  3809. {
  3810. return 133000;
  3811. }
  3812. static void
  3813. intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
  3814. {
  3815. while (*num > DATA_LINK_M_N_MASK ||
  3816. *den > DATA_LINK_M_N_MASK) {
  3817. *num >>= 1;
  3818. *den >>= 1;
  3819. }
  3820. }
  3821. static void compute_m_n(unsigned int m, unsigned int n,
  3822. uint32_t *ret_m, uint32_t *ret_n)
  3823. {
  3824. *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
  3825. *ret_m = div_u64((uint64_t) m * *ret_n, n);
  3826. intel_reduce_m_n_ratio(ret_m, ret_n);
  3827. }
  3828. void
  3829. intel_link_compute_m_n(int bits_per_pixel, int nlanes,
  3830. int pixel_clock, int link_clock,
  3831. struct intel_link_m_n *m_n)
  3832. {
  3833. m_n->tu = 64;
  3834. compute_m_n(bits_per_pixel * pixel_clock,
  3835. link_clock * nlanes * 8,
  3836. &m_n->gmch_m, &m_n->gmch_n);
  3837. compute_m_n(pixel_clock, link_clock,
  3838. &m_n->link_m, &m_n->link_n);
  3839. }
  3840. static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
  3841. {
  3842. if (i915_panel_use_ssc >= 0)
  3843. return i915_panel_use_ssc != 0;
  3844. return dev_priv->vbt.lvds_use_ssc
  3845. && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
  3846. }
  3847. static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
  3848. {
  3849. struct drm_device *dev = crtc->dev;
  3850. struct drm_i915_private *dev_priv = dev->dev_private;
  3851. int refclk;
  3852. if (IS_VALLEYVIEW(dev)) {
  3853. refclk = 100000;
  3854. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  3855. intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  3856. refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
  3857. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  3858. refclk / 1000);
  3859. } else if (!IS_GEN2(dev)) {
  3860. refclk = 96000;
  3861. } else {
  3862. refclk = 48000;
  3863. }
  3864. return refclk;
  3865. }
  3866. static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
  3867. {
  3868. return (1 << dpll->n) << 16 | dpll->m2;
  3869. }
  3870. static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
  3871. {
  3872. return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
  3873. }
  3874. static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
  3875. intel_clock_t *reduced_clock)
  3876. {
  3877. struct drm_device *dev = crtc->base.dev;
  3878. struct drm_i915_private *dev_priv = dev->dev_private;
  3879. int pipe = crtc->pipe;
  3880. u32 fp, fp2 = 0;
  3881. if (IS_PINEVIEW(dev)) {
  3882. fp = pnv_dpll_compute_fp(&crtc->config.dpll);
  3883. if (reduced_clock)
  3884. fp2 = pnv_dpll_compute_fp(reduced_clock);
  3885. } else {
  3886. fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
  3887. if (reduced_clock)
  3888. fp2 = i9xx_dpll_compute_fp(reduced_clock);
  3889. }
  3890. I915_WRITE(FP0(pipe), fp);
  3891. crtc->config.dpll_hw_state.fp0 = fp;
  3892. crtc->lowfreq_avail = false;
  3893. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3894. reduced_clock && i915_powersave) {
  3895. I915_WRITE(FP1(pipe), fp2);
  3896. crtc->config.dpll_hw_state.fp1 = fp2;
  3897. crtc->lowfreq_avail = true;
  3898. } else {
  3899. I915_WRITE(FP1(pipe), fp);
  3900. crtc->config.dpll_hw_state.fp1 = fp;
  3901. }
  3902. }
  3903. static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
  3904. pipe)
  3905. {
  3906. u32 reg_val;
  3907. /*
  3908. * PLLB opamp always calibrates to max value of 0x3f, force enable it
  3909. * and set it to a reasonable value instead.
  3910. */
  3911. reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
  3912. reg_val &= 0xffffff00;
  3913. reg_val |= 0x00000030;
  3914. vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
  3915. reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
  3916. reg_val &= 0x8cffffff;
  3917. reg_val = 0x8c000000;
  3918. vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
  3919. reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
  3920. reg_val &= 0xffffff00;
  3921. vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
  3922. reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
  3923. reg_val &= 0x00ffffff;
  3924. reg_val |= 0xb0000000;
  3925. vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
  3926. }
  3927. static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
  3928. struct intel_link_m_n *m_n)
  3929. {
  3930. struct drm_device *dev = crtc->base.dev;
  3931. struct drm_i915_private *dev_priv = dev->dev_private;
  3932. int pipe = crtc->pipe;
  3933. I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3934. I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
  3935. I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
  3936. I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
  3937. }
  3938. static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
  3939. struct intel_link_m_n *m_n)
  3940. {
  3941. struct drm_device *dev = crtc->base.dev;
  3942. struct drm_i915_private *dev_priv = dev->dev_private;
  3943. int pipe = crtc->pipe;
  3944. enum transcoder transcoder = crtc->config.cpu_transcoder;
  3945. if (INTEL_INFO(dev)->gen >= 5) {
  3946. I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3947. I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
  3948. I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
  3949. I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
  3950. } else {
  3951. I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3952. I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
  3953. I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
  3954. I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
  3955. }
  3956. }
  3957. static void intel_dp_set_m_n(struct intel_crtc *crtc)
  3958. {
  3959. if (crtc->config.has_pch_encoder)
  3960. intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
  3961. else
  3962. intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
  3963. }
  3964. static void vlv_update_pll(struct intel_crtc *crtc)
  3965. {
  3966. struct drm_device *dev = crtc->base.dev;
  3967. struct drm_i915_private *dev_priv = dev->dev_private;
  3968. int pipe = crtc->pipe;
  3969. u32 dpll, mdiv;
  3970. u32 bestn, bestm1, bestm2, bestp1, bestp2;
  3971. u32 coreclk, reg_val, dpll_md;
  3972. mutex_lock(&dev_priv->dpio_lock);
  3973. bestn = crtc->config.dpll.n;
  3974. bestm1 = crtc->config.dpll.m1;
  3975. bestm2 = crtc->config.dpll.m2;
  3976. bestp1 = crtc->config.dpll.p1;
  3977. bestp2 = crtc->config.dpll.p2;
  3978. /* See eDP HDMI DPIO driver vbios notes doc */
  3979. /* PLL B needs special handling */
  3980. if (pipe)
  3981. vlv_pllb_recal_opamp(dev_priv, pipe);
  3982. /* Set up Tx target for periodic Rcomp update */
  3983. vlv_dpio_write(dev_priv, pipe, DPIO_IREF_BCAST, 0x0100000f);
  3984. /* Disable target IRef on PLL */
  3985. reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF_CTL(pipe));
  3986. reg_val &= 0x00ffffff;
  3987. vlv_dpio_write(dev_priv, pipe, DPIO_IREF_CTL(pipe), reg_val);
  3988. /* Disable fast lock */
  3989. vlv_dpio_write(dev_priv, pipe, DPIO_FASTCLK_DISABLE, 0x610);
  3990. /* Set idtafcrecal before PLL is enabled */
  3991. mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
  3992. mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
  3993. mdiv |= ((bestn << DPIO_N_SHIFT));
  3994. mdiv |= (1 << DPIO_K_SHIFT);
  3995. /*
  3996. * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
  3997. * but we don't support that).
  3998. * Note: don't use the DAC post divider as it seems unstable.
  3999. */
  4000. mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
  4001. vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
  4002. mdiv |= DPIO_ENABLE_CALIBRATION;
  4003. vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
  4004. /* Set HBR and RBR LPF coefficients */
  4005. if (crtc->config.port_clock == 162000 ||
  4006. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
  4007. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
  4008. vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
  4009. 0x009f0003);
  4010. else
  4011. vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
  4012. 0x00d0000f);
  4013. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
  4014. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
  4015. /* Use SSC source */
  4016. if (!pipe)
  4017. vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
  4018. 0x0df40000);
  4019. else
  4020. vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
  4021. 0x0df70000);
  4022. } else { /* HDMI or VGA */
  4023. /* Use bend source */
  4024. if (!pipe)
  4025. vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
  4026. 0x0df70000);
  4027. else
  4028. vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
  4029. 0x0df40000);
  4030. }
  4031. coreclk = vlv_dpio_read(dev_priv, pipe, DPIO_CORE_CLK(pipe));
  4032. coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
  4033. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
  4034. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
  4035. coreclk |= 0x01000000;
  4036. vlv_dpio_write(dev_priv, pipe, DPIO_CORE_CLK(pipe), coreclk);
  4037. vlv_dpio_write(dev_priv, pipe, DPIO_PLL_CML(pipe), 0x87871000);
  4038. /* Enable DPIO clock input */
  4039. dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
  4040. DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
  4041. /* We should never disable this, set it here for state tracking */
  4042. if (pipe == PIPE_B)
  4043. dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
  4044. dpll |= DPLL_VCO_ENABLE;
  4045. crtc->config.dpll_hw_state.dpll = dpll;
  4046. dpll_md = (crtc->config.pixel_multiplier - 1)
  4047. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  4048. crtc->config.dpll_hw_state.dpll_md = dpll_md;
  4049. if (crtc->config.has_dp_encoder)
  4050. intel_dp_set_m_n(crtc);
  4051. mutex_unlock(&dev_priv->dpio_lock);
  4052. }
  4053. static void i9xx_update_pll(struct intel_crtc *crtc,
  4054. intel_clock_t *reduced_clock,
  4055. int num_connectors)
  4056. {
  4057. struct drm_device *dev = crtc->base.dev;
  4058. struct drm_i915_private *dev_priv = dev->dev_private;
  4059. u32 dpll;
  4060. bool is_sdvo;
  4061. struct dpll *clock = &crtc->config.dpll;
  4062. i9xx_update_pll_dividers(crtc, reduced_clock);
  4063. is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
  4064. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
  4065. dpll = DPLL_VGA_MODE_DIS;
  4066. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
  4067. dpll |= DPLLB_MODE_LVDS;
  4068. else
  4069. dpll |= DPLLB_MODE_DAC_SERIAL;
  4070. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  4071. dpll |= (crtc->config.pixel_multiplier - 1)
  4072. << SDVO_MULTIPLIER_SHIFT_HIRES;
  4073. }
  4074. if (is_sdvo)
  4075. dpll |= DPLL_SDVO_HIGH_SPEED;
  4076. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
  4077. dpll |= DPLL_SDVO_HIGH_SPEED;
  4078. /* compute bitmask from p1 value */
  4079. if (IS_PINEVIEW(dev))
  4080. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
  4081. else {
  4082. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4083. if (IS_G4X(dev) && reduced_clock)
  4084. dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  4085. }
  4086. switch (clock->p2) {
  4087. case 5:
  4088. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  4089. break;
  4090. case 7:
  4091. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  4092. break;
  4093. case 10:
  4094. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  4095. break;
  4096. case 14:
  4097. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  4098. break;
  4099. }
  4100. if (INTEL_INFO(dev)->gen >= 4)
  4101. dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
  4102. if (crtc->config.sdvo_tv_clock)
  4103. dpll |= PLL_REF_INPUT_TVCLKINBC;
  4104. else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  4105. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  4106. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  4107. else
  4108. dpll |= PLL_REF_INPUT_DREFCLK;
  4109. dpll |= DPLL_VCO_ENABLE;
  4110. crtc->config.dpll_hw_state.dpll = dpll;
  4111. if (INTEL_INFO(dev)->gen >= 4) {
  4112. u32 dpll_md = (crtc->config.pixel_multiplier - 1)
  4113. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  4114. crtc->config.dpll_hw_state.dpll_md = dpll_md;
  4115. }
  4116. if (crtc->config.has_dp_encoder)
  4117. intel_dp_set_m_n(crtc);
  4118. }
  4119. static void i8xx_update_pll(struct intel_crtc *crtc,
  4120. intel_clock_t *reduced_clock,
  4121. int num_connectors)
  4122. {
  4123. struct drm_device *dev = crtc->base.dev;
  4124. struct drm_i915_private *dev_priv = dev->dev_private;
  4125. u32 dpll;
  4126. struct dpll *clock = &crtc->config.dpll;
  4127. i9xx_update_pll_dividers(crtc, reduced_clock);
  4128. dpll = DPLL_VGA_MODE_DIS;
  4129. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
  4130. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4131. } else {
  4132. if (clock->p1 == 2)
  4133. dpll |= PLL_P1_DIVIDE_BY_TWO;
  4134. else
  4135. dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4136. if (clock->p2 == 4)
  4137. dpll |= PLL_P2_DIVIDE_BY_4;
  4138. }
  4139. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
  4140. dpll |= DPLL_DVO_2X_MODE;
  4141. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  4142. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  4143. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  4144. else
  4145. dpll |= PLL_REF_INPUT_DREFCLK;
  4146. dpll |= DPLL_VCO_ENABLE;
  4147. crtc->config.dpll_hw_state.dpll = dpll;
  4148. }
  4149. static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
  4150. {
  4151. struct drm_device *dev = intel_crtc->base.dev;
  4152. struct drm_i915_private *dev_priv = dev->dev_private;
  4153. enum pipe pipe = intel_crtc->pipe;
  4154. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  4155. struct drm_display_mode *adjusted_mode =
  4156. &intel_crtc->config.adjusted_mode;
  4157. uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
  4158. /* We need to be careful not to changed the adjusted mode, for otherwise
  4159. * the hw state checker will get angry at the mismatch. */
  4160. crtc_vtotal = adjusted_mode->crtc_vtotal;
  4161. crtc_vblank_end = adjusted_mode->crtc_vblank_end;
  4162. if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  4163. /* the chip adds 2 halflines automatically */
  4164. crtc_vtotal -= 1;
  4165. crtc_vblank_end -= 1;
  4166. vsyncshift = adjusted_mode->crtc_hsync_start
  4167. - adjusted_mode->crtc_htotal / 2;
  4168. } else {
  4169. vsyncshift = 0;
  4170. }
  4171. if (INTEL_INFO(dev)->gen > 3)
  4172. I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
  4173. I915_WRITE(HTOTAL(cpu_transcoder),
  4174. (adjusted_mode->crtc_hdisplay - 1) |
  4175. ((adjusted_mode->crtc_htotal - 1) << 16));
  4176. I915_WRITE(HBLANK(cpu_transcoder),
  4177. (adjusted_mode->crtc_hblank_start - 1) |
  4178. ((adjusted_mode->crtc_hblank_end - 1) << 16));
  4179. I915_WRITE(HSYNC(cpu_transcoder),
  4180. (adjusted_mode->crtc_hsync_start - 1) |
  4181. ((adjusted_mode->crtc_hsync_end - 1) << 16));
  4182. I915_WRITE(VTOTAL(cpu_transcoder),
  4183. (adjusted_mode->crtc_vdisplay - 1) |
  4184. ((crtc_vtotal - 1) << 16));
  4185. I915_WRITE(VBLANK(cpu_transcoder),
  4186. (adjusted_mode->crtc_vblank_start - 1) |
  4187. ((crtc_vblank_end - 1) << 16));
  4188. I915_WRITE(VSYNC(cpu_transcoder),
  4189. (adjusted_mode->crtc_vsync_start - 1) |
  4190. ((adjusted_mode->crtc_vsync_end - 1) << 16));
  4191. /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
  4192. * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
  4193. * documented on the DDI_FUNC_CTL register description, EDP Input Select
  4194. * bits. */
  4195. if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
  4196. (pipe == PIPE_B || pipe == PIPE_C))
  4197. I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
  4198. /* pipesrc controls the size that is scaled from, which should
  4199. * always be the user's requested size.
  4200. */
  4201. I915_WRITE(PIPESRC(pipe),
  4202. ((intel_crtc->config.pipe_src_w - 1) << 16) |
  4203. (intel_crtc->config.pipe_src_h - 1));
  4204. }
  4205. static void intel_get_pipe_timings(struct intel_crtc *crtc,
  4206. struct intel_crtc_config *pipe_config)
  4207. {
  4208. struct drm_device *dev = crtc->base.dev;
  4209. struct drm_i915_private *dev_priv = dev->dev_private;
  4210. enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
  4211. uint32_t tmp;
  4212. tmp = I915_READ(HTOTAL(cpu_transcoder));
  4213. pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
  4214. pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
  4215. tmp = I915_READ(HBLANK(cpu_transcoder));
  4216. pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
  4217. pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
  4218. tmp = I915_READ(HSYNC(cpu_transcoder));
  4219. pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
  4220. pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
  4221. tmp = I915_READ(VTOTAL(cpu_transcoder));
  4222. pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
  4223. pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
  4224. tmp = I915_READ(VBLANK(cpu_transcoder));
  4225. pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
  4226. pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
  4227. tmp = I915_READ(VSYNC(cpu_transcoder));
  4228. pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
  4229. pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
  4230. if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
  4231. pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
  4232. pipe_config->adjusted_mode.crtc_vtotal += 1;
  4233. pipe_config->adjusted_mode.crtc_vblank_end += 1;
  4234. }
  4235. tmp = I915_READ(PIPESRC(crtc->pipe));
  4236. pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
  4237. pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
  4238. pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
  4239. pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
  4240. }
  4241. static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
  4242. struct intel_crtc_config *pipe_config)
  4243. {
  4244. struct drm_crtc *crtc = &intel_crtc->base;
  4245. crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
  4246. crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
  4247. crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
  4248. crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
  4249. crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
  4250. crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
  4251. crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
  4252. crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
  4253. crtc->mode.flags = pipe_config->adjusted_mode.flags;
  4254. crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
  4255. crtc->mode.flags |= pipe_config->adjusted_mode.flags;
  4256. }
  4257. static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
  4258. {
  4259. struct drm_device *dev = intel_crtc->base.dev;
  4260. struct drm_i915_private *dev_priv = dev->dev_private;
  4261. uint32_t pipeconf;
  4262. pipeconf = 0;
  4263. if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
  4264. I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
  4265. pipeconf |= PIPECONF_ENABLE;
  4266. if (intel_crtc->config.double_wide)
  4267. pipeconf |= PIPECONF_DOUBLE_WIDE;
  4268. /* only g4x and later have fancy bpc/dither controls */
  4269. if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
  4270. /* Bspec claims that we can't use dithering for 30bpp pipes. */
  4271. if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
  4272. pipeconf |= PIPECONF_DITHER_EN |
  4273. PIPECONF_DITHER_TYPE_SP;
  4274. switch (intel_crtc->config.pipe_bpp) {
  4275. case 18:
  4276. pipeconf |= PIPECONF_6BPC;
  4277. break;
  4278. case 24:
  4279. pipeconf |= PIPECONF_8BPC;
  4280. break;
  4281. case 30:
  4282. pipeconf |= PIPECONF_10BPC;
  4283. break;
  4284. default:
  4285. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4286. BUG();
  4287. }
  4288. }
  4289. if (HAS_PIPE_CXSR(dev)) {
  4290. if (intel_crtc->lowfreq_avail) {
  4291. DRM_DEBUG_KMS("enabling CxSR downclocking\n");
  4292. pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
  4293. } else {
  4294. DRM_DEBUG_KMS("disabling CxSR downclocking\n");
  4295. }
  4296. }
  4297. if (!IS_GEN2(dev) &&
  4298. intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4299. pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
  4300. else
  4301. pipeconf |= PIPECONF_PROGRESSIVE;
  4302. if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
  4303. pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
  4304. I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
  4305. POSTING_READ(PIPECONF(intel_crtc->pipe));
  4306. }
  4307. static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
  4308. int x, int y,
  4309. struct drm_framebuffer *fb)
  4310. {
  4311. struct drm_device *dev = crtc->dev;
  4312. struct drm_i915_private *dev_priv = dev->dev_private;
  4313. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4314. int pipe = intel_crtc->pipe;
  4315. int plane = intel_crtc->plane;
  4316. int refclk, num_connectors = 0;
  4317. intel_clock_t clock, reduced_clock;
  4318. u32 dspcntr;
  4319. bool ok, has_reduced_clock = false;
  4320. bool is_lvds = false, is_dsi = false;
  4321. struct intel_encoder *encoder;
  4322. const intel_limit_t *limit;
  4323. int ret;
  4324. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4325. switch (encoder->type) {
  4326. case INTEL_OUTPUT_LVDS:
  4327. is_lvds = true;
  4328. break;
  4329. case INTEL_OUTPUT_DSI:
  4330. is_dsi = true;
  4331. break;
  4332. }
  4333. num_connectors++;
  4334. }
  4335. if (is_dsi)
  4336. goto skip_dpll;
  4337. if (!intel_crtc->config.clock_set) {
  4338. refclk = i9xx_get_refclk(crtc, num_connectors);
  4339. /*
  4340. * Returns a set of divisors for the desired target clock with
  4341. * the given refclk, or FALSE. The returned values represent
  4342. * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
  4343. * 2) / p1 / p2.
  4344. */
  4345. limit = intel_limit(crtc, refclk);
  4346. ok = dev_priv->display.find_dpll(limit, crtc,
  4347. intel_crtc->config.port_clock,
  4348. refclk, NULL, &clock);
  4349. if (!ok) {
  4350. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4351. return -EINVAL;
  4352. }
  4353. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4354. /*
  4355. * Ensure we match the reduced clock's P to the target
  4356. * clock. If the clocks don't match, we can't switch
  4357. * the display clock by using the FP0/FP1. In such case
  4358. * we will disable the LVDS downclock feature.
  4359. */
  4360. has_reduced_clock =
  4361. dev_priv->display.find_dpll(limit, crtc,
  4362. dev_priv->lvds_downclock,
  4363. refclk, &clock,
  4364. &reduced_clock);
  4365. }
  4366. /* Compat-code for transition, will disappear. */
  4367. intel_crtc->config.dpll.n = clock.n;
  4368. intel_crtc->config.dpll.m1 = clock.m1;
  4369. intel_crtc->config.dpll.m2 = clock.m2;
  4370. intel_crtc->config.dpll.p1 = clock.p1;
  4371. intel_crtc->config.dpll.p2 = clock.p2;
  4372. }
  4373. if (IS_GEN2(dev)) {
  4374. i8xx_update_pll(intel_crtc,
  4375. has_reduced_clock ? &reduced_clock : NULL,
  4376. num_connectors);
  4377. } else if (IS_VALLEYVIEW(dev)) {
  4378. vlv_update_pll(intel_crtc);
  4379. } else {
  4380. i9xx_update_pll(intel_crtc,
  4381. has_reduced_clock ? &reduced_clock : NULL,
  4382. num_connectors);
  4383. }
  4384. skip_dpll:
  4385. /* Set up the display plane register */
  4386. dspcntr = DISPPLANE_GAMMA_ENABLE;
  4387. if (!IS_VALLEYVIEW(dev)) {
  4388. if (pipe == 0)
  4389. dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
  4390. else
  4391. dspcntr |= DISPPLANE_SEL_PIPE_B;
  4392. }
  4393. intel_set_pipe_timings(intel_crtc);
  4394. /* pipesrc and dspsize control the size that is scaled from,
  4395. * which should always be the user's requested size.
  4396. */
  4397. I915_WRITE(DSPSIZE(plane),
  4398. ((intel_crtc->config.pipe_src_h - 1) << 16) |
  4399. (intel_crtc->config.pipe_src_w - 1));
  4400. I915_WRITE(DSPPOS(plane), 0);
  4401. i9xx_set_pipeconf(intel_crtc);
  4402. I915_WRITE(DSPCNTR(plane), dspcntr);
  4403. POSTING_READ(DSPCNTR(plane));
  4404. ret = intel_pipe_set_base(crtc, x, y, fb);
  4405. return ret;
  4406. }
  4407. static void i9xx_get_pfit_config(struct intel_crtc *crtc,
  4408. struct intel_crtc_config *pipe_config)
  4409. {
  4410. struct drm_device *dev = crtc->base.dev;
  4411. struct drm_i915_private *dev_priv = dev->dev_private;
  4412. uint32_t tmp;
  4413. tmp = I915_READ(PFIT_CONTROL);
  4414. if (!(tmp & PFIT_ENABLE))
  4415. return;
  4416. /* Check whether the pfit is attached to our pipe. */
  4417. if (INTEL_INFO(dev)->gen < 4) {
  4418. if (crtc->pipe != PIPE_B)
  4419. return;
  4420. } else {
  4421. if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
  4422. return;
  4423. }
  4424. pipe_config->gmch_pfit.control = tmp;
  4425. pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
  4426. if (INTEL_INFO(dev)->gen < 5)
  4427. pipe_config->gmch_pfit.lvds_border_bits =
  4428. I915_READ(LVDS) & LVDS_BORDER_ENABLE;
  4429. }
  4430. static void vlv_crtc_clock_get(struct intel_crtc *crtc,
  4431. struct intel_crtc_config *pipe_config)
  4432. {
  4433. struct drm_device *dev = crtc->base.dev;
  4434. struct drm_i915_private *dev_priv = dev->dev_private;
  4435. int pipe = pipe_config->cpu_transcoder;
  4436. intel_clock_t clock;
  4437. u32 mdiv;
  4438. int refclk = 100000;
  4439. mutex_lock(&dev_priv->dpio_lock);
  4440. mdiv = vlv_dpio_read(dev_priv, pipe, DPIO_DIV(pipe));
  4441. mutex_unlock(&dev_priv->dpio_lock);
  4442. clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
  4443. clock.m2 = mdiv & DPIO_M2DIV_MASK;
  4444. clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
  4445. clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
  4446. clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
  4447. vlv_clock(refclk, &clock);
  4448. /* clock.dot is the fast clock */
  4449. pipe_config->port_clock = clock.dot / 5;
  4450. }
  4451. static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
  4452. struct intel_crtc_config *pipe_config)
  4453. {
  4454. struct drm_device *dev = crtc->base.dev;
  4455. struct drm_i915_private *dev_priv = dev->dev_private;
  4456. uint32_t tmp;
  4457. pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
  4458. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  4459. tmp = I915_READ(PIPECONF(crtc->pipe));
  4460. if (!(tmp & PIPECONF_ENABLE))
  4461. return false;
  4462. if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
  4463. switch (tmp & PIPECONF_BPC_MASK) {
  4464. case PIPECONF_6BPC:
  4465. pipe_config->pipe_bpp = 18;
  4466. break;
  4467. case PIPECONF_8BPC:
  4468. pipe_config->pipe_bpp = 24;
  4469. break;
  4470. case PIPECONF_10BPC:
  4471. pipe_config->pipe_bpp = 30;
  4472. break;
  4473. default:
  4474. break;
  4475. }
  4476. }
  4477. if (INTEL_INFO(dev)->gen < 4)
  4478. pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
  4479. intel_get_pipe_timings(crtc, pipe_config);
  4480. i9xx_get_pfit_config(crtc, pipe_config);
  4481. if (INTEL_INFO(dev)->gen >= 4) {
  4482. tmp = I915_READ(DPLL_MD(crtc->pipe));
  4483. pipe_config->pixel_multiplier =
  4484. ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
  4485. >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
  4486. pipe_config->dpll_hw_state.dpll_md = tmp;
  4487. } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  4488. tmp = I915_READ(DPLL(crtc->pipe));
  4489. pipe_config->pixel_multiplier =
  4490. ((tmp & SDVO_MULTIPLIER_MASK)
  4491. >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
  4492. } else {
  4493. /* Note that on i915G/GM the pixel multiplier is in the sdvo
  4494. * port and will be fixed up in the encoder->get_config
  4495. * function. */
  4496. pipe_config->pixel_multiplier = 1;
  4497. }
  4498. pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
  4499. if (!IS_VALLEYVIEW(dev)) {
  4500. pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
  4501. pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
  4502. } else {
  4503. /* Mask out read-only status bits. */
  4504. pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
  4505. DPLL_PORTC_READY_MASK |
  4506. DPLL_PORTB_READY_MASK);
  4507. }
  4508. if (IS_VALLEYVIEW(dev))
  4509. vlv_crtc_clock_get(crtc, pipe_config);
  4510. else
  4511. i9xx_crtc_clock_get(crtc, pipe_config);
  4512. return true;
  4513. }
  4514. static void ironlake_init_pch_refclk(struct drm_device *dev)
  4515. {
  4516. struct drm_i915_private *dev_priv = dev->dev_private;
  4517. struct drm_mode_config *mode_config = &dev->mode_config;
  4518. struct intel_encoder *encoder;
  4519. u32 val, final;
  4520. bool has_lvds = false;
  4521. bool has_cpu_edp = false;
  4522. bool has_panel = false;
  4523. bool has_ck505 = false;
  4524. bool can_ssc = false;
  4525. /* We need to take the global config into account */
  4526. list_for_each_entry(encoder, &mode_config->encoder_list,
  4527. base.head) {
  4528. switch (encoder->type) {
  4529. case INTEL_OUTPUT_LVDS:
  4530. has_panel = true;
  4531. has_lvds = true;
  4532. break;
  4533. case INTEL_OUTPUT_EDP:
  4534. has_panel = true;
  4535. if (enc_to_dig_port(&encoder->base)->port == PORT_A)
  4536. has_cpu_edp = true;
  4537. break;
  4538. }
  4539. }
  4540. if (HAS_PCH_IBX(dev)) {
  4541. has_ck505 = dev_priv->vbt.display_clock_mode;
  4542. can_ssc = has_ck505;
  4543. } else {
  4544. has_ck505 = false;
  4545. can_ssc = true;
  4546. }
  4547. DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
  4548. has_panel, has_lvds, has_ck505);
  4549. /* Ironlake: try to setup display ref clock before DPLL
  4550. * enabling. This is only under driver's control after
  4551. * PCH B stepping, previous chipset stepping should be
  4552. * ignoring this setting.
  4553. */
  4554. val = I915_READ(PCH_DREF_CONTROL);
  4555. /* As we must carefully and slowly disable/enable each source in turn,
  4556. * compute the final state we want first and check if we need to
  4557. * make any changes at all.
  4558. */
  4559. final = val;
  4560. final &= ~DREF_NONSPREAD_SOURCE_MASK;
  4561. if (has_ck505)
  4562. final |= DREF_NONSPREAD_CK505_ENABLE;
  4563. else
  4564. final |= DREF_NONSPREAD_SOURCE_ENABLE;
  4565. final &= ~DREF_SSC_SOURCE_MASK;
  4566. final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4567. final &= ~DREF_SSC1_ENABLE;
  4568. if (has_panel) {
  4569. final |= DREF_SSC_SOURCE_ENABLE;
  4570. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  4571. final |= DREF_SSC1_ENABLE;
  4572. if (has_cpu_edp) {
  4573. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  4574. final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4575. else
  4576. final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4577. } else
  4578. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4579. } else {
  4580. final |= DREF_SSC_SOURCE_DISABLE;
  4581. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4582. }
  4583. if (final == val)
  4584. return;
  4585. /* Always enable nonspread source */
  4586. val &= ~DREF_NONSPREAD_SOURCE_MASK;
  4587. if (has_ck505)
  4588. val |= DREF_NONSPREAD_CK505_ENABLE;
  4589. else
  4590. val |= DREF_NONSPREAD_SOURCE_ENABLE;
  4591. if (has_panel) {
  4592. val &= ~DREF_SSC_SOURCE_MASK;
  4593. val |= DREF_SSC_SOURCE_ENABLE;
  4594. /* SSC must be turned on before enabling the CPU output */
  4595. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4596. DRM_DEBUG_KMS("Using SSC on panel\n");
  4597. val |= DREF_SSC1_ENABLE;
  4598. } else
  4599. val &= ~DREF_SSC1_ENABLE;
  4600. /* Get SSC going before enabling the outputs */
  4601. I915_WRITE(PCH_DREF_CONTROL, val);
  4602. POSTING_READ(PCH_DREF_CONTROL);
  4603. udelay(200);
  4604. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4605. /* Enable CPU source on CPU attached eDP */
  4606. if (has_cpu_edp) {
  4607. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4608. DRM_DEBUG_KMS("Using SSC on eDP\n");
  4609. val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4610. }
  4611. else
  4612. val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4613. } else
  4614. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4615. I915_WRITE(PCH_DREF_CONTROL, val);
  4616. POSTING_READ(PCH_DREF_CONTROL);
  4617. udelay(200);
  4618. } else {
  4619. DRM_DEBUG_KMS("Disabling SSC entirely\n");
  4620. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4621. /* Turn off CPU output */
  4622. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4623. I915_WRITE(PCH_DREF_CONTROL, val);
  4624. POSTING_READ(PCH_DREF_CONTROL);
  4625. udelay(200);
  4626. /* Turn off the SSC source */
  4627. val &= ~DREF_SSC_SOURCE_MASK;
  4628. val |= DREF_SSC_SOURCE_DISABLE;
  4629. /* Turn off SSC1 */
  4630. val &= ~DREF_SSC1_ENABLE;
  4631. I915_WRITE(PCH_DREF_CONTROL, val);
  4632. POSTING_READ(PCH_DREF_CONTROL);
  4633. udelay(200);
  4634. }
  4635. BUG_ON(val != final);
  4636. }
  4637. static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
  4638. {
  4639. uint32_t tmp;
  4640. tmp = I915_READ(SOUTH_CHICKEN2);
  4641. tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
  4642. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4643. if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
  4644. FDI_MPHY_IOSFSB_RESET_STATUS, 100))
  4645. DRM_ERROR("FDI mPHY reset assert timeout\n");
  4646. tmp = I915_READ(SOUTH_CHICKEN2);
  4647. tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
  4648. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4649. if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
  4650. FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
  4651. DRM_ERROR("FDI mPHY reset de-assert timeout\n");
  4652. }
  4653. /* WaMPhyProgramming:hsw */
  4654. static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
  4655. {
  4656. uint32_t tmp;
  4657. tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
  4658. tmp &= ~(0xFF << 24);
  4659. tmp |= (0x12 << 24);
  4660. intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
  4661. tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
  4662. tmp |= (1 << 11);
  4663. intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
  4664. tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
  4665. tmp |= (1 << 11);
  4666. intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
  4667. tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
  4668. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4669. intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
  4670. tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
  4671. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4672. intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
  4673. tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
  4674. tmp &= ~(7 << 13);
  4675. tmp |= (5 << 13);
  4676. intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
  4677. tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
  4678. tmp &= ~(7 << 13);
  4679. tmp |= (5 << 13);
  4680. intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
  4681. tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
  4682. tmp &= ~0xFF;
  4683. tmp |= 0x1C;
  4684. intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
  4685. tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
  4686. tmp &= ~0xFF;
  4687. tmp |= 0x1C;
  4688. intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
  4689. tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
  4690. tmp &= ~(0xFF << 16);
  4691. tmp |= (0x1C << 16);
  4692. intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
  4693. tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
  4694. tmp &= ~(0xFF << 16);
  4695. tmp |= (0x1C << 16);
  4696. intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
  4697. tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
  4698. tmp |= (1 << 27);
  4699. intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
  4700. tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
  4701. tmp |= (1 << 27);
  4702. intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
  4703. tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
  4704. tmp &= ~(0xF << 28);
  4705. tmp |= (4 << 28);
  4706. intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
  4707. tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
  4708. tmp &= ~(0xF << 28);
  4709. tmp |= (4 << 28);
  4710. intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
  4711. }
  4712. /* Implements 3 different sequences from BSpec chapter "Display iCLK
  4713. * Programming" based on the parameters passed:
  4714. * - Sequence to enable CLKOUT_DP
  4715. * - Sequence to enable CLKOUT_DP without spread
  4716. * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
  4717. */
  4718. static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
  4719. bool with_fdi)
  4720. {
  4721. struct drm_i915_private *dev_priv = dev->dev_private;
  4722. uint32_t reg, tmp;
  4723. if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
  4724. with_spread = true;
  4725. if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
  4726. with_fdi, "LP PCH doesn't have FDI\n"))
  4727. with_fdi = false;
  4728. mutex_lock(&dev_priv->dpio_lock);
  4729. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4730. tmp &= ~SBI_SSCCTL_DISABLE;
  4731. tmp |= SBI_SSCCTL_PATHALT;
  4732. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4733. udelay(24);
  4734. if (with_spread) {
  4735. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4736. tmp &= ~SBI_SSCCTL_PATHALT;
  4737. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4738. if (with_fdi) {
  4739. lpt_reset_fdi_mphy(dev_priv);
  4740. lpt_program_fdi_mphy(dev_priv);
  4741. }
  4742. }
  4743. reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
  4744. SBI_GEN0 : SBI_DBUFF0;
  4745. tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
  4746. tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
  4747. intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
  4748. mutex_unlock(&dev_priv->dpio_lock);
  4749. }
  4750. /* Sequence to disable CLKOUT_DP */
  4751. static void lpt_disable_clkout_dp(struct drm_device *dev)
  4752. {
  4753. struct drm_i915_private *dev_priv = dev->dev_private;
  4754. uint32_t reg, tmp;
  4755. mutex_lock(&dev_priv->dpio_lock);
  4756. reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
  4757. SBI_GEN0 : SBI_DBUFF0;
  4758. tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
  4759. tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
  4760. intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
  4761. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4762. if (!(tmp & SBI_SSCCTL_DISABLE)) {
  4763. if (!(tmp & SBI_SSCCTL_PATHALT)) {
  4764. tmp |= SBI_SSCCTL_PATHALT;
  4765. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4766. udelay(32);
  4767. }
  4768. tmp |= SBI_SSCCTL_DISABLE;
  4769. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4770. }
  4771. mutex_unlock(&dev_priv->dpio_lock);
  4772. }
  4773. static void lpt_init_pch_refclk(struct drm_device *dev)
  4774. {
  4775. struct drm_mode_config *mode_config = &dev->mode_config;
  4776. struct intel_encoder *encoder;
  4777. bool has_vga = false;
  4778. list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
  4779. switch (encoder->type) {
  4780. case INTEL_OUTPUT_ANALOG:
  4781. has_vga = true;
  4782. break;
  4783. }
  4784. }
  4785. if (has_vga)
  4786. lpt_enable_clkout_dp(dev, true, true);
  4787. else
  4788. lpt_disable_clkout_dp(dev);
  4789. }
  4790. /*
  4791. * Initialize reference clocks when the driver loads
  4792. */
  4793. void intel_init_pch_refclk(struct drm_device *dev)
  4794. {
  4795. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  4796. ironlake_init_pch_refclk(dev);
  4797. else if (HAS_PCH_LPT(dev))
  4798. lpt_init_pch_refclk(dev);
  4799. }
  4800. static int ironlake_get_refclk(struct drm_crtc *crtc)
  4801. {
  4802. struct drm_device *dev = crtc->dev;
  4803. struct drm_i915_private *dev_priv = dev->dev_private;
  4804. struct intel_encoder *encoder;
  4805. int num_connectors = 0;
  4806. bool is_lvds = false;
  4807. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4808. switch (encoder->type) {
  4809. case INTEL_OUTPUT_LVDS:
  4810. is_lvds = true;
  4811. break;
  4812. }
  4813. num_connectors++;
  4814. }
  4815. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  4816. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  4817. dev_priv->vbt.lvds_ssc_freq);
  4818. return dev_priv->vbt.lvds_ssc_freq * 1000;
  4819. }
  4820. return 120000;
  4821. }
  4822. static void ironlake_set_pipeconf(struct drm_crtc *crtc)
  4823. {
  4824. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  4825. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4826. int pipe = intel_crtc->pipe;
  4827. uint32_t val;
  4828. val = 0;
  4829. switch (intel_crtc->config.pipe_bpp) {
  4830. case 18:
  4831. val |= PIPECONF_6BPC;
  4832. break;
  4833. case 24:
  4834. val |= PIPECONF_8BPC;
  4835. break;
  4836. case 30:
  4837. val |= PIPECONF_10BPC;
  4838. break;
  4839. case 36:
  4840. val |= PIPECONF_12BPC;
  4841. break;
  4842. default:
  4843. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4844. BUG();
  4845. }
  4846. if (intel_crtc->config.dither)
  4847. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4848. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4849. val |= PIPECONF_INTERLACED_ILK;
  4850. else
  4851. val |= PIPECONF_PROGRESSIVE;
  4852. if (intel_crtc->config.limited_color_range)
  4853. val |= PIPECONF_COLOR_RANGE_SELECT;
  4854. I915_WRITE(PIPECONF(pipe), val);
  4855. POSTING_READ(PIPECONF(pipe));
  4856. }
  4857. /*
  4858. * Set up the pipe CSC unit.
  4859. *
  4860. * Currently only full range RGB to limited range RGB conversion
  4861. * is supported, but eventually this should handle various
  4862. * RGB<->YCbCr scenarios as well.
  4863. */
  4864. static void intel_set_pipe_csc(struct drm_crtc *crtc)
  4865. {
  4866. struct drm_device *dev = crtc->dev;
  4867. struct drm_i915_private *dev_priv = dev->dev_private;
  4868. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4869. int pipe = intel_crtc->pipe;
  4870. uint16_t coeff = 0x7800; /* 1.0 */
  4871. /*
  4872. * TODO: Check what kind of values actually come out of the pipe
  4873. * with these coeff/postoff values and adjust to get the best
  4874. * accuracy. Perhaps we even need to take the bpc value into
  4875. * consideration.
  4876. */
  4877. if (intel_crtc->config.limited_color_range)
  4878. coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
  4879. /*
  4880. * GY/GU and RY/RU should be the other way around according
  4881. * to BSpec, but reality doesn't agree. Just set them up in
  4882. * a way that results in the correct picture.
  4883. */
  4884. I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
  4885. I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
  4886. I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
  4887. I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
  4888. I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
  4889. I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
  4890. I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
  4891. I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
  4892. I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
  4893. if (INTEL_INFO(dev)->gen > 6) {
  4894. uint16_t postoff = 0;
  4895. if (intel_crtc->config.limited_color_range)
  4896. postoff = (16 * (1 << 13) / 255) & 0x1fff;
  4897. I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
  4898. I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
  4899. I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
  4900. I915_WRITE(PIPE_CSC_MODE(pipe), 0);
  4901. } else {
  4902. uint32_t mode = CSC_MODE_YUV_TO_RGB;
  4903. if (intel_crtc->config.limited_color_range)
  4904. mode |= CSC_BLACK_SCREEN_OFFSET;
  4905. I915_WRITE(PIPE_CSC_MODE(pipe), mode);
  4906. }
  4907. }
  4908. static void haswell_set_pipeconf(struct drm_crtc *crtc)
  4909. {
  4910. struct drm_device *dev = crtc->dev;
  4911. struct drm_i915_private *dev_priv = dev->dev_private;
  4912. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4913. enum pipe pipe = intel_crtc->pipe;
  4914. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  4915. uint32_t val;
  4916. val = 0;
  4917. if (IS_HASWELL(dev) && intel_crtc->config.dither)
  4918. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4919. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4920. val |= PIPECONF_INTERLACED_ILK;
  4921. else
  4922. val |= PIPECONF_PROGRESSIVE;
  4923. I915_WRITE(PIPECONF(cpu_transcoder), val);
  4924. POSTING_READ(PIPECONF(cpu_transcoder));
  4925. I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
  4926. POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
  4927. if (IS_BROADWELL(dev)) {
  4928. val = 0;
  4929. switch (intel_crtc->config.pipe_bpp) {
  4930. case 18:
  4931. val |= PIPEMISC_DITHER_6_BPC;
  4932. break;
  4933. case 24:
  4934. val |= PIPEMISC_DITHER_8_BPC;
  4935. break;
  4936. case 30:
  4937. val |= PIPEMISC_DITHER_10_BPC;
  4938. break;
  4939. case 36:
  4940. val |= PIPEMISC_DITHER_12_BPC;
  4941. break;
  4942. default:
  4943. /* Case prevented by pipe_config_set_bpp. */
  4944. BUG();
  4945. }
  4946. if (intel_crtc->config.dither)
  4947. val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
  4948. I915_WRITE(PIPEMISC(pipe), val);
  4949. }
  4950. }
  4951. static bool ironlake_compute_clocks(struct drm_crtc *crtc,
  4952. intel_clock_t *clock,
  4953. bool *has_reduced_clock,
  4954. intel_clock_t *reduced_clock)
  4955. {
  4956. struct drm_device *dev = crtc->dev;
  4957. struct drm_i915_private *dev_priv = dev->dev_private;
  4958. struct intel_encoder *intel_encoder;
  4959. int refclk;
  4960. const intel_limit_t *limit;
  4961. bool ret, is_lvds = false;
  4962. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4963. switch (intel_encoder->type) {
  4964. case INTEL_OUTPUT_LVDS:
  4965. is_lvds = true;
  4966. break;
  4967. }
  4968. }
  4969. refclk = ironlake_get_refclk(crtc);
  4970. /*
  4971. * Returns a set of divisors for the desired target clock with the given
  4972. * refclk, or FALSE. The returned values represent the clock equation:
  4973. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  4974. */
  4975. limit = intel_limit(crtc, refclk);
  4976. ret = dev_priv->display.find_dpll(limit, crtc,
  4977. to_intel_crtc(crtc)->config.port_clock,
  4978. refclk, NULL, clock);
  4979. if (!ret)
  4980. return false;
  4981. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4982. /*
  4983. * Ensure we match the reduced clock's P to the target clock.
  4984. * If the clocks don't match, we can't switch the display clock
  4985. * by using the FP0/FP1. In such case we will disable the LVDS
  4986. * downclock feature.
  4987. */
  4988. *has_reduced_clock =
  4989. dev_priv->display.find_dpll(limit, crtc,
  4990. dev_priv->lvds_downclock,
  4991. refclk, clock,
  4992. reduced_clock);
  4993. }
  4994. return true;
  4995. }
  4996. int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
  4997. {
  4998. /*
  4999. * Account for spread spectrum to avoid
  5000. * oversubscribing the link. Max center spread
  5001. * is 2.5%; use 5% for safety's sake.
  5002. */
  5003. u32 bps = target_clock * bpp * 21 / 20;
  5004. return bps / (link_bw * 8) + 1;
  5005. }
  5006. static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
  5007. {
  5008. return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
  5009. }
  5010. static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
  5011. u32 *fp,
  5012. intel_clock_t *reduced_clock, u32 *fp2)
  5013. {
  5014. struct drm_crtc *crtc = &intel_crtc->base;
  5015. struct drm_device *dev = crtc->dev;
  5016. struct drm_i915_private *dev_priv = dev->dev_private;
  5017. struct intel_encoder *intel_encoder;
  5018. uint32_t dpll;
  5019. int factor, num_connectors = 0;
  5020. bool is_lvds = false, is_sdvo = false;
  5021. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  5022. switch (intel_encoder->type) {
  5023. case INTEL_OUTPUT_LVDS:
  5024. is_lvds = true;
  5025. break;
  5026. case INTEL_OUTPUT_SDVO:
  5027. case INTEL_OUTPUT_HDMI:
  5028. is_sdvo = true;
  5029. break;
  5030. }
  5031. num_connectors++;
  5032. }
  5033. /* Enable autotuning of the PLL clock (if permissible) */
  5034. factor = 21;
  5035. if (is_lvds) {
  5036. if ((intel_panel_use_ssc(dev_priv) &&
  5037. dev_priv->vbt.lvds_ssc_freq == 100) ||
  5038. (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
  5039. factor = 25;
  5040. } else if (intel_crtc->config.sdvo_tv_clock)
  5041. factor = 20;
  5042. if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
  5043. *fp |= FP_CB_TUNE;
  5044. if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
  5045. *fp2 |= FP_CB_TUNE;
  5046. dpll = 0;
  5047. if (is_lvds)
  5048. dpll |= DPLLB_MODE_LVDS;
  5049. else
  5050. dpll |= DPLLB_MODE_DAC_SERIAL;
  5051. dpll |= (intel_crtc->config.pixel_multiplier - 1)
  5052. << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
  5053. if (is_sdvo)
  5054. dpll |= DPLL_SDVO_HIGH_SPEED;
  5055. if (intel_crtc->config.has_dp_encoder)
  5056. dpll |= DPLL_SDVO_HIGH_SPEED;
  5057. /* compute bitmask from p1 value */
  5058. dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  5059. /* also FPA1 */
  5060. dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  5061. switch (intel_crtc->config.dpll.p2) {
  5062. case 5:
  5063. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  5064. break;
  5065. case 7:
  5066. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  5067. break;
  5068. case 10:
  5069. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  5070. break;
  5071. case 14:
  5072. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  5073. break;
  5074. }
  5075. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  5076. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  5077. else
  5078. dpll |= PLL_REF_INPUT_DREFCLK;
  5079. return dpll | DPLL_VCO_ENABLE;
  5080. }
  5081. static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
  5082. int x, int y,
  5083. struct drm_framebuffer *fb)
  5084. {
  5085. struct drm_device *dev = crtc->dev;
  5086. struct drm_i915_private *dev_priv = dev->dev_private;
  5087. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5088. int pipe = intel_crtc->pipe;
  5089. int plane = intel_crtc->plane;
  5090. int num_connectors = 0;
  5091. intel_clock_t clock, reduced_clock;
  5092. u32 dpll = 0, fp = 0, fp2 = 0;
  5093. bool ok, has_reduced_clock = false;
  5094. bool is_lvds = false;
  5095. struct intel_encoder *encoder;
  5096. struct intel_shared_dpll *pll;
  5097. int ret;
  5098. for_each_encoder_on_crtc(dev, crtc, encoder) {
  5099. switch (encoder->type) {
  5100. case INTEL_OUTPUT_LVDS:
  5101. is_lvds = true;
  5102. break;
  5103. }
  5104. num_connectors++;
  5105. }
  5106. WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
  5107. "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
  5108. ok = ironlake_compute_clocks(crtc, &clock,
  5109. &has_reduced_clock, &reduced_clock);
  5110. if (!ok && !intel_crtc->config.clock_set) {
  5111. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  5112. return -EINVAL;
  5113. }
  5114. /* Compat-code for transition, will disappear. */
  5115. if (!intel_crtc->config.clock_set) {
  5116. intel_crtc->config.dpll.n = clock.n;
  5117. intel_crtc->config.dpll.m1 = clock.m1;
  5118. intel_crtc->config.dpll.m2 = clock.m2;
  5119. intel_crtc->config.dpll.p1 = clock.p1;
  5120. intel_crtc->config.dpll.p2 = clock.p2;
  5121. }
  5122. /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
  5123. if (intel_crtc->config.has_pch_encoder) {
  5124. fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
  5125. if (has_reduced_clock)
  5126. fp2 = i9xx_dpll_compute_fp(&reduced_clock);
  5127. dpll = ironlake_compute_dpll(intel_crtc,
  5128. &fp, &reduced_clock,
  5129. has_reduced_clock ? &fp2 : NULL);
  5130. intel_crtc->config.dpll_hw_state.dpll = dpll;
  5131. intel_crtc->config.dpll_hw_state.fp0 = fp;
  5132. if (has_reduced_clock)
  5133. intel_crtc->config.dpll_hw_state.fp1 = fp2;
  5134. else
  5135. intel_crtc->config.dpll_hw_state.fp1 = fp;
  5136. pll = intel_get_shared_dpll(intel_crtc);
  5137. if (pll == NULL) {
  5138. DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
  5139. pipe_name(pipe));
  5140. return -EINVAL;
  5141. }
  5142. } else
  5143. intel_put_shared_dpll(intel_crtc);
  5144. if (intel_crtc->config.has_dp_encoder)
  5145. intel_dp_set_m_n(intel_crtc);
  5146. if (is_lvds && has_reduced_clock && i915_powersave)
  5147. intel_crtc->lowfreq_avail = true;
  5148. else
  5149. intel_crtc->lowfreq_avail = false;
  5150. intel_set_pipe_timings(intel_crtc);
  5151. if (intel_crtc->config.has_pch_encoder) {
  5152. intel_cpu_transcoder_set_m_n(intel_crtc,
  5153. &intel_crtc->config.fdi_m_n);
  5154. }
  5155. ironlake_set_pipeconf(crtc);
  5156. /* Set up the display plane register */
  5157. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
  5158. POSTING_READ(DSPCNTR(plane));
  5159. ret = intel_pipe_set_base(crtc, x, y, fb);
  5160. return ret;
  5161. }
  5162. static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
  5163. struct intel_link_m_n *m_n)
  5164. {
  5165. struct drm_device *dev = crtc->base.dev;
  5166. struct drm_i915_private *dev_priv = dev->dev_private;
  5167. enum pipe pipe = crtc->pipe;
  5168. m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
  5169. m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
  5170. m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
  5171. & ~TU_SIZE_MASK;
  5172. m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
  5173. m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
  5174. & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
  5175. }
  5176. static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
  5177. enum transcoder transcoder,
  5178. struct intel_link_m_n *m_n)
  5179. {
  5180. struct drm_device *dev = crtc->base.dev;
  5181. struct drm_i915_private *dev_priv = dev->dev_private;
  5182. enum pipe pipe = crtc->pipe;
  5183. if (INTEL_INFO(dev)->gen >= 5) {
  5184. m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
  5185. m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
  5186. m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
  5187. & ~TU_SIZE_MASK;
  5188. m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
  5189. m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
  5190. & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
  5191. } else {
  5192. m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
  5193. m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
  5194. m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
  5195. & ~TU_SIZE_MASK;
  5196. m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
  5197. m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
  5198. & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
  5199. }
  5200. }
  5201. void intel_dp_get_m_n(struct intel_crtc *crtc,
  5202. struct intel_crtc_config *pipe_config)
  5203. {
  5204. if (crtc->config.has_pch_encoder)
  5205. intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
  5206. else
  5207. intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
  5208. &pipe_config->dp_m_n);
  5209. }
  5210. static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
  5211. struct intel_crtc_config *pipe_config)
  5212. {
  5213. intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
  5214. &pipe_config->fdi_m_n);
  5215. }
  5216. static void ironlake_get_pfit_config(struct intel_crtc *crtc,
  5217. struct intel_crtc_config *pipe_config)
  5218. {
  5219. struct drm_device *dev = crtc->base.dev;
  5220. struct drm_i915_private *dev_priv = dev->dev_private;
  5221. uint32_t tmp;
  5222. tmp = I915_READ(PF_CTL(crtc->pipe));
  5223. if (tmp & PF_ENABLE) {
  5224. pipe_config->pch_pfit.enabled = true;
  5225. pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
  5226. pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
  5227. /* We currently do not free assignements of panel fitters on
  5228. * ivb/hsw (since we don't use the higher upscaling modes which
  5229. * differentiates them) so just WARN about this case for now. */
  5230. if (IS_GEN7(dev)) {
  5231. WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
  5232. PF_PIPE_SEL_IVB(crtc->pipe));
  5233. }
  5234. }
  5235. }
  5236. static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
  5237. struct intel_crtc_config *pipe_config)
  5238. {
  5239. struct drm_device *dev = crtc->base.dev;
  5240. struct drm_i915_private *dev_priv = dev->dev_private;
  5241. uint32_t tmp;
  5242. pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
  5243. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  5244. tmp = I915_READ(PIPECONF(crtc->pipe));
  5245. if (!(tmp & PIPECONF_ENABLE))
  5246. return false;
  5247. switch (tmp & PIPECONF_BPC_MASK) {
  5248. case PIPECONF_6BPC:
  5249. pipe_config->pipe_bpp = 18;
  5250. break;
  5251. case PIPECONF_8BPC:
  5252. pipe_config->pipe_bpp = 24;
  5253. break;
  5254. case PIPECONF_10BPC:
  5255. pipe_config->pipe_bpp = 30;
  5256. break;
  5257. case PIPECONF_12BPC:
  5258. pipe_config->pipe_bpp = 36;
  5259. break;
  5260. default:
  5261. break;
  5262. }
  5263. if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
  5264. struct intel_shared_dpll *pll;
  5265. pipe_config->has_pch_encoder = true;
  5266. tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
  5267. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  5268. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  5269. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  5270. if (HAS_PCH_IBX(dev_priv->dev)) {
  5271. pipe_config->shared_dpll =
  5272. (enum intel_dpll_id) crtc->pipe;
  5273. } else {
  5274. tmp = I915_READ(PCH_DPLL_SEL);
  5275. if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
  5276. pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
  5277. else
  5278. pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
  5279. }
  5280. pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
  5281. WARN_ON(!pll->get_hw_state(dev_priv, pll,
  5282. &pipe_config->dpll_hw_state));
  5283. tmp = pipe_config->dpll_hw_state.dpll;
  5284. pipe_config->pixel_multiplier =
  5285. ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
  5286. >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
  5287. ironlake_pch_clock_get(crtc, pipe_config);
  5288. } else {
  5289. pipe_config->pixel_multiplier = 1;
  5290. }
  5291. intel_get_pipe_timings(crtc, pipe_config);
  5292. ironlake_get_pfit_config(crtc, pipe_config);
  5293. return true;
  5294. }
  5295. static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
  5296. {
  5297. struct drm_device *dev = dev_priv->dev;
  5298. struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
  5299. struct intel_crtc *crtc;
  5300. unsigned long irqflags;
  5301. uint32_t val;
  5302. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
  5303. WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
  5304. pipe_name(crtc->pipe));
  5305. WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
  5306. WARN(plls->spll_refcount, "SPLL enabled\n");
  5307. WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
  5308. WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
  5309. WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
  5310. WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
  5311. "CPU PWM1 enabled\n");
  5312. WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
  5313. "CPU PWM2 enabled\n");
  5314. WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
  5315. "PCH PWM1 enabled\n");
  5316. WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
  5317. "Utility pin enabled\n");
  5318. WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
  5319. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  5320. val = I915_READ(DEIMR);
  5321. WARN((val & ~DE_PCH_EVENT_IVB) != val,
  5322. "Unexpected DEIMR bits enabled: 0x%x\n", val);
  5323. val = I915_READ(SDEIMR);
  5324. WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
  5325. "Unexpected SDEIMR bits enabled: 0x%x\n", val);
  5326. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  5327. }
  5328. /*
  5329. * This function implements pieces of two sequences from BSpec:
  5330. * - Sequence for display software to disable LCPLL
  5331. * - Sequence for display software to allow package C8+
  5332. * The steps implemented here are just the steps that actually touch the LCPLL
  5333. * register. Callers should take care of disabling all the display engine
  5334. * functions, doing the mode unset, fixing interrupts, etc.
  5335. */
  5336. static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
  5337. bool switch_to_fclk, bool allow_power_down)
  5338. {
  5339. uint32_t val;
  5340. assert_can_disable_lcpll(dev_priv);
  5341. val = I915_READ(LCPLL_CTL);
  5342. if (switch_to_fclk) {
  5343. val |= LCPLL_CD_SOURCE_FCLK;
  5344. I915_WRITE(LCPLL_CTL, val);
  5345. if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
  5346. LCPLL_CD_SOURCE_FCLK_DONE, 1))
  5347. DRM_ERROR("Switching to FCLK failed\n");
  5348. val = I915_READ(LCPLL_CTL);
  5349. }
  5350. val |= LCPLL_PLL_DISABLE;
  5351. I915_WRITE(LCPLL_CTL, val);
  5352. POSTING_READ(LCPLL_CTL);
  5353. if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
  5354. DRM_ERROR("LCPLL still locked\n");
  5355. val = I915_READ(D_COMP);
  5356. val |= D_COMP_COMP_DISABLE;
  5357. mutex_lock(&dev_priv->rps.hw_lock);
  5358. if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
  5359. DRM_ERROR("Failed to disable D_COMP\n");
  5360. mutex_unlock(&dev_priv->rps.hw_lock);
  5361. POSTING_READ(D_COMP);
  5362. ndelay(100);
  5363. if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
  5364. DRM_ERROR("D_COMP RCOMP still in progress\n");
  5365. if (allow_power_down) {
  5366. val = I915_READ(LCPLL_CTL);
  5367. val |= LCPLL_POWER_DOWN_ALLOW;
  5368. I915_WRITE(LCPLL_CTL, val);
  5369. POSTING_READ(LCPLL_CTL);
  5370. }
  5371. }
  5372. /*
  5373. * Fully restores LCPLL, disallowing power down and switching back to LCPLL
  5374. * source.
  5375. */
  5376. static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
  5377. {
  5378. uint32_t val;
  5379. val = I915_READ(LCPLL_CTL);
  5380. if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
  5381. LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
  5382. return;
  5383. /* Make sure we're not on PC8 state before disabling PC8, otherwise
  5384. * we'll hang the machine! */
  5385. dev_priv->uncore.funcs.force_wake_get(dev_priv);
  5386. if (val & LCPLL_POWER_DOWN_ALLOW) {
  5387. val &= ~LCPLL_POWER_DOWN_ALLOW;
  5388. I915_WRITE(LCPLL_CTL, val);
  5389. POSTING_READ(LCPLL_CTL);
  5390. }
  5391. val = I915_READ(D_COMP);
  5392. val |= D_COMP_COMP_FORCE;
  5393. val &= ~D_COMP_COMP_DISABLE;
  5394. mutex_lock(&dev_priv->rps.hw_lock);
  5395. if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
  5396. DRM_ERROR("Failed to enable D_COMP\n");
  5397. mutex_unlock(&dev_priv->rps.hw_lock);
  5398. POSTING_READ(D_COMP);
  5399. val = I915_READ(LCPLL_CTL);
  5400. val &= ~LCPLL_PLL_DISABLE;
  5401. I915_WRITE(LCPLL_CTL, val);
  5402. if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
  5403. DRM_ERROR("LCPLL not locked yet\n");
  5404. if (val & LCPLL_CD_SOURCE_FCLK) {
  5405. val = I915_READ(LCPLL_CTL);
  5406. val &= ~LCPLL_CD_SOURCE_FCLK;
  5407. I915_WRITE(LCPLL_CTL, val);
  5408. if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
  5409. LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
  5410. DRM_ERROR("Switching back to LCPLL failed\n");
  5411. }
  5412. dev_priv->uncore.funcs.force_wake_put(dev_priv);
  5413. }
  5414. void hsw_enable_pc8_work(struct work_struct *__work)
  5415. {
  5416. struct drm_i915_private *dev_priv =
  5417. container_of(to_delayed_work(__work), struct drm_i915_private,
  5418. pc8.enable_work);
  5419. struct drm_device *dev = dev_priv->dev;
  5420. uint32_t val;
  5421. if (dev_priv->pc8.enabled)
  5422. return;
  5423. DRM_DEBUG_KMS("Enabling package C8+\n");
  5424. dev_priv->pc8.enabled = true;
  5425. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  5426. val = I915_READ(SOUTH_DSPCLK_GATE_D);
  5427. val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
  5428. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  5429. }
  5430. lpt_disable_clkout_dp(dev);
  5431. hsw_pc8_disable_interrupts(dev);
  5432. hsw_disable_lcpll(dev_priv, true, true);
  5433. }
  5434. static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
  5435. {
  5436. WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
  5437. WARN(dev_priv->pc8.disable_count < 1,
  5438. "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
  5439. dev_priv->pc8.disable_count--;
  5440. if (dev_priv->pc8.disable_count != 0)
  5441. return;
  5442. schedule_delayed_work(&dev_priv->pc8.enable_work,
  5443. msecs_to_jiffies(i915_pc8_timeout));
  5444. }
  5445. static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
  5446. {
  5447. struct drm_device *dev = dev_priv->dev;
  5448. uint32_t val;
  5449. WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
  5450. WARN(dev_priv->pc8.disable_count < 0,
  5451. "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
  5452. dev_priv->pc8.disable_count++;
  5453. if (dev_priv->pc8.disable_count != 1)
  5454. return;
  5455. cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
  5456. if (!dev_priv->pc8.enabled)
  5457. return;
  5458. DRM_DEBUG_KMS("Disabling package C8+\n");
  5459. hsw_restore_lcpll(dev_priv);
  5460. hsw_pc8_restore_interrupts(dev);
  5461. lpt_init_pch_refclk(dev);
  5462. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  5463. val = I915_READ(SOUTH_DSPCLK_GATE_D);
  5464. val |= PCH_LP_PARTITION_LEVEL_DISABLE;
  5465. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  5466. }
  5467. intel_prepare_ddi(dev);
  5468. i915_gem_init_swizzling(dev);
  5469. mutex_lock(&dev_priv->rps.hw_lock);
  5470. gen6_update_ring_freq(dev);
  5471. mutex_unlock(&dev_priv->rps.hw_lock);
  5472. dev_priv->pc8.enabled = false;
  5473. }
  5474. void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
  5475. {
  5476. mutex_lock(&dev_priv->pc8.lock);
  5477. __hsw_enable_package_c8(dev_priv);
  5478. mutex_unlock(&dev_priv->pc8.lock);
  5479. }
  5480. void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
  5481. {
  5482. mutex_lock(&dev_priv->pc8.lock);
  5483. __hsw_disable_package_c8(dev_priv);
  5484. mutex_unlock(&dev_priv->pc8.lock);
  5485. }
  5486. static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
  5487. {
  5488. struct drm_device *dev = dev_priv->dev;
  5489. struct intel_crtc *crtc;
  5490. uint32_t val;
  5491. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
  5492. if (crtc->base.enabled)
  5493. return false;
  5494. /* This case is still possible since we have the i915.disable_power_well
  5495. * parameter and also the KVMr or something else might be requesting the
  5496. * power well. */
  5497. val = I915_READ(HSW_PWR_WELL_DRIVER);
  5498. if (val != 0) {
  5499. DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
  5500. return false;
  5501. }
  5502. return true;
  5503. }
  5504. /* Since we're called from modeset_global_resources there's no way to
  5505. * symmetrically increase and decrease the refcount, so we use
  5506. * dev_priv->pc8.requirements_met to track whether we already have the refcount
  5507. * or not.
  5508. */
  5509. static void hsw_update_package_c8(struct drm_device *dev)
  5510. {
  5511. struct drm_i915_private *dev_priv = dev->dev_private;
  5512. bool allow;
  5513. if (!i915_enable_pc8)
  5514. return;
  5515. mutex_lock(&dev_priv->pc8.lock);
  5516. allow = hsw_can_enable_package_c8(dev_priv);
  5517. if (allow == dev_priv->pc8.requirements_met)
  5518. goto done;
  5519. dev_priv->pc8.requirements_met = allow;
  5520. if (allow)
  5521. __hsw_enable_package_c8(dev_priv);
  5522. else
  5523. __hsw_disable_package_c8(dev_priv);
  5524. done:
  5525. mutex_unlock(&dev_priv->pc8.lock);
  5526. }
  5527. static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
  5528. {
  5529. if (!dev_priv->pc8.gpu_idle) {
  5530. dev_priv->pc8.gpu_idle = true;
  5531. hsw_enable_package_c8(dev_priv);
  5532. }
  5533. }
  5534. static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
  5535. {
  5536. if (dev_priv->pc8.gpu_idle) {
  5537. dev_priv->pc8.gpu_idle = false;
  5538. hsw_disable_package_c8(dev_priv);
  5539. }
  5540. }
  5541. #define for_each_power_domain(domain, mask) \
  5542. for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
  5543. if ((1 << (domain)) & (mask))
  5544. static unsigned long get_pipe_power_domains(struct drm_device *dev,
  5545. enum pipe pipe, bool pfit_enabled)
  5546. {
  5547. unsigned long mask;
  5548. enum transcoder transcoder;
  5549. transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
  5550. mask = BIT(POWER_DOMAIN_PIPE(pipe));
  5551. mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
  5552. if (pfit_enabled)
  5553. mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
  5554. return mask;
  5555. }
  5556. void intel_display_set_init_power(struct drm_device *dev, bool enable)
  5557. {
  5558. struct drm_i915_private *dev_priv = dev->dev_private;
  5559. if (dev_priv->power_domains.init_power_on == enable)
  5560. return;
  5561. if (enable)
  5562. intel_display_power_get(dev, POWER_DOMAIN_INIT);
  5563. else
  5564. intel_display_power_put(dev, POWER_DOMAIN_INIT);
  5565. dev_priv->power_domains.init_power_on = enable;
  5566. }
  5567. static void modeset_update_power_wells(struct drm_device *dev)
  5568. {
  5569. unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
  5570. struct intel_crtc *crtc;
  5571. /*
  5572. * First get all needed power domains, then put all unneeded, to avoid
  5573. * any unnecessary toggling of the power wells.
  5574. */
  5575. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  5576. enum intel_display_power_domain domain;
  5577. if (!crtc->base.enabled)
  5578. continue;
  5579. pipe_domains[crtc->pipe] = get_pipe_power_domains(dev,
  5580. crtc->pipe,
  5581. crtc->config.pch_pfit.enabled);
  5582. for_each_power_domain(domain, pipe_domains[crtc->pipe])
  5583. intel_display_power_get(dev, domain);
  5584. }
  5585. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  5586. enum intel_display_power_domain domain;
  5587. for_each_power_domain(domain, crtc->enabled_power_domains)
  5588. intel_display_power_put(dev, domain);
  5589. crtc->enabled_power_domains = pipe_domains[crtc->pipe];
  5590. }
  5591. intel_display_set_init_power(dev, false);
  5592. }
  5593. static void haswell_modeset_global_resources(struct drm_device *dev)
  5594. {
  5595. modeset_update_power_wells(dev);
  5596. hsw_update_package_c8(dev);
  5597. }
  5598. static int haswell_crtc_mode_set(struct drm_crtc *crtc,
  5599. int x, int y,
  5600. struct drm_framebuffer *fb)
  5601. {
  5602. struct drm_device *dev = crtc->dev;
  5603. struct drm_i915_private *dev_priv = dev->dev_private;
  5604. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5605. int plane = intel_crtc->plane;
  5606. int ret;
  5607. if (!intel_ddi_pll_mode_set(crtc))
  5608. return -EINVAL;
  5609. if (intel_crtc->config.has_dp_encoder)
  5610. intel_dp_set_m_n(intel_crtc);
  5611. intel_crtc->lowfreq_avail = false;
  5612. intel_set_pipe_timings(intel_crtc);
  5613. if (intel_crtc->config.has_pch_encoder) {
  5614. intel_cpu_transcoder_set_m_n(intel_crtc,
  5615. &intel_crtc->config.fdi_m_n);
  5616. }
  5617. haswell_set_pipeconf(crtc);
  5618. intel_set_pipe_csc(crtc);
  5619. /* Set up the display plane register */
  5620. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
  5621. POSTING_READ(DSPCNTR(plane));
  5622. ret = intel_pipe_set_base(crtc, x, y, fb);
  5623. return ret;
  5624. }
  5625. static bool haswell_get_pipe_config(struct intel_crtc *crtc,
  5626. struct intel_crtc_config *pipe_config)
  5627. {
  5628. struct drm_device *dev = crtc->base.dev;
  5629. struct drm_i915_private *dev_priv = dev->dev_private;
  5630. enum intel_display_power_domain pfit_domain;
  5631. uint32_t tmp;
  5632. pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
  5633. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  5634. tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
  5635. if (tmp & TRANS_DDI_FUNC_ENABLE) {
  5636. enum pipe trans_edp_pipe;
  5637. switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
  5638. default:
  5639. WARN(1, "unknown pipe linked to edp transcoder\n");
  5640. case TRANS_DDI_EDP_INPUT_A_ONOFF:
  5641. case TRANS_DDI_EDP_INPUT_A_ON:
  5642. trans_edp_pipe = PIPE_A;
  5643. break;
  5644. case TRANS_DDI_EDP_INPUT_B_ONOFF:
  5645. trans_edp_pipe = PIPE_B;
  5646. break;
  5647. case TRANS_DDI_EDP_INPUT_C_ONOFF:
  5648. trans_edp_pipe = PIPE_C;
  5649. break;
  5650. }
  5651. if (trans_edp_pipe == crtc->pipe)
  5652. pipe_config->cpu_transcoder = TRANSCODER_EDP;
  5653. }
  5654. if (!intel_display_power_enabled(dev,
  5655. POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
  5656. return false;
  5657. tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
  5658. if (!(tmp & PIPECONF_ENABLE))
  5659. return false;
  5660. /*
  5661. * Haswell has only FDI/PCH transcoder A. It is which is connected to
  5662. * DDI E. So just check whether this pipe is wired to DDI E and whether
  5663. * the PCH transcoder is on.
  5664. */
  5665. tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
  5666. if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
  5667. I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
  5668. pipe_config->has_pch_encoder = true;
  5669. tmp = I915_READ(FDI_RX_CTL(PIPE_A));
  5670. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  5671. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  5672. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  5673. }
  5674. intel_get_pipe_timings(crtc, pipe_config);
  5675. pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
  5676. if (intel_display_power_enabled(dev, pfit_domain))
  5677. ironlake_get_pfit_config(crtc, pipe_config);
  5678. pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
  5679. (I915_READ(IPS_CTL) & IPS_ENABLE);
  5680. pipe_config->pixel_multiplier = 1;
  5681. return true;
  5682. }
  5683. static int intel_crtc_mode_set(struct drm_crtc *crtc,
  5684. int x, int y,
  5685. struct drm_framebuffer *fb)
  5686. {
  5687. struct drm_device *dev = crtc->dev;
  5688. struct drm_i915_private *dev_priv = dev->dev_private;
  5689. struct intel_encoder *encoder;
  5690. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5691. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  5692. int pipe = intel_crtc->pipe;
  5693. int ret;
  5694. drm_vblank_pre_modeset(dev, pipe);
  5695. ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
  5696. drm_vblank_post_modeset(dev, pipe);
  5697. if (ret != 0)
  5698. return ret;
  5699. for_each_encoder_on_crtc(dev, crtc, encoder) {
  5700. DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
  5701. encoder->base.base.id,
  5702. drm_get_encoder_name(&encoder->base),
  5703. mode->base.id, mode->name);
  5704. encoder->mode_set(encoder);
  5705. }
  5706. return 0;
  5707. }
  5708. static struct {
  5709. int clock;
  5710. u32 config;
  5711. } hdmi_audio_clock[] = {
  5712. { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
  5713. { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
  5714. { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
  5715. { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
  5716. { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
  5717. { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
  5718. { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
  5719. { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
  5720. { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
  5721. { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
  5722. };
  5723. /* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
  5724. static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
  5725. {
  5726. int i;
  5727. for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
  5728. if (mode->clock == hdmi_audio_clock[i].clock)
  5729. break;
  5730. }
  5731. if (i == ARRAY_SIZE(hdmi_audio_clock)) {
  5732. DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
  5733. i = 1;
  5734. }
  5735. DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
  5736. hdmi_audio_clock[i].clock,
  5737. hdmi_audio_clock[i].config);
  5738. return hdmi_audio_clock[i].config;
  5739. }
  5740. static bool intel_eld_uptodate(struct drm_connector *connector,
  5741. int reg_eldv, uint32_t bits_eldv,
  5742. int reg_elda, uint32_t bits_elda,
  5743. int reg_edid)
  5744. {
  5745. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5746. uint8_t *eld = connector->eld;
  5747. uint32_t i;
  5748. i = I915_READ(reg_eldv);
  5749. i &= bits_eldv;
  5750. if (!eld[0])
  5751. return !i;
  5752. if (!i)
  5753. return false;
  5754. i = I915_READ(reg_elda);
  5755. i &= ~bits_elda;
  5756. I915_WRITE(reg_elda, i);
  5757. for (i = 0; i < eld[2]; i++)
  5758. if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
  5759. return false;
  5760. return true;
  5761. }
  5762. static void g4x_write_eld(struct drm_connector *connector,
  5763. struct drm_crtc *crtc,
  5764. struct drm_display_mode *mode)
  5765. {
  5766. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5767. uint8_t *eld = connector->eld;
  5768. uint32_t eldv;
  5769. uint32_t len;
  5770. uint32_t i;
  5771. i = I915_READ(G4X_AUD_VID_DID);
  5772. if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
  5773. eldv = G4X_ELDV_DEVCL_DEVBLC;
  5774. else
  5775. eldv = G4X_ELDV_DEVCTG;
  5776. if (intel_eld_uptodate(connector,
  5777. G4X_AUD_CNTL_ST, eldv,
  5778. G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
  5779. G4X_HDMIW_HDMIEDID))
  5780. return;
  5781. i = I915_READ(G4X_AUD_CNTL_ST);
  5782. i &= ~(eldv | G4X_ELD_ADDR);
  5783. len = (i >> 9) & 0x1f; /* ELD buffer size */
  5784. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5785. if (!eld[0])
  5786. return;
  5787. len = min_t(uint8_t, eld[2], len);
  5788. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5789. for (i = 0; i < len; i++)
  5790. I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
  5791. i = I915_READ(G4X_AUD_CNTL_ST);
  5792. i |= eldv;
  5793. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5794. }
  5795. static void haswell_write_eld(struct drm_connector *connector,
  5796. struct drm_crtc *crtc,
  5797. struct drm_display_mode *mode)
  5798. {
  5799. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5800. uint8_t *eld = connector->eld;
  5801. struct drm_device *dev = crtc->dev;
  5802. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5803. uint32_t eldv;
  5804. uint32_t i;
  5805. int len;
  5806. int pipe = to_intel_crtc(crtc)->pipe;
  5807. int tmp;
  5808. int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
  5809. int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
  5810. int aud_config = HSW_AUD_CFG(pipe);
  5811. int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
  5812. DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
  5813. /* Audio output enable */
  5814. DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
  5815. tmp = I915_READ(aud_cntrl_st2);
  5816. tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
  5817. I915_WRITE(aud_cntrl_st2, tmp);
  5818. /* Wait for 1 vertical blank */
  5819. intel_wait_for_vblank(dev, pipe);
  5820. /* Set ELD valid state */
  5821. tmp = I915_READ(aud_cntrl_st2);
  5822. DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
  5823. tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
  5824. I915_WRITE(aud_cntrl_st2, tmp);
  5825. tmp = I915_READ(aud_cntrl_st2);
  5826. DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
  5827. /* Enable HDMI mode */
  5828. tmp = I915_READ(aud_config);
  5829. DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
  5830. /* clear N_programing_enable and N_value_index */
  5831. tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
  5832. I915_WRITE(aud_config, tmp);
  5833. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5834. eldv = AUDIO_ELD_VALID_A << (pipe * 4);
  5835. intel_crtc->eld_vld = true;
  5836. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5837. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5838. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5839. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5840. } else {
  5841. I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
  5842. }
  5843. if (intel_eld_uptodate(connector,
  5844. aud_cntrl_st2, eldv,
  5845. aud_cntl_st, IBX_ELD_ADDRESS,
  5846. hdmiw_hdmiedid))
  5847. return;
  5848. i = I915_READ(aud_cntrl_st2);
  5849. i &= ~eldv;
  5850. I915_WRITE(aud_cntrl_st2, i);
  5851. if (!eld[0])
  5852. return;
  5853. i = I915_READ(aud_cntl_st);
  5854. i &= ~IBX_ELD_ADDRESS;
  5855. I915_WRITE(aud_cntl_st, i);
  5856. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5857. DRM_DEBUG_DRIVER("port num:%d\n", i);
  5858. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5859. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5860. for (i = 0; i < len; i++)
  5861. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5862. i = I915_READ(aud_cntrl_st2);
  5863. i |= eldv;
  5864. I915_WRITE(aud_cntrl_st2, i);
  5865. }
  5866. static void ironlake_write_eld(struct drm_connector *connector,
  5867. struct drm_crtc *crtc,
  5868. struct drm_display_mode *mode)
  5869. {
  5870. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5871. uint8_t *eld = connector->eld;
  5872. uint32_t eldv;
  5873. uint32_t i;
  5874. int len;
  5875. int hdmiw_hdmiedid;
  5876. int aud_config;
  5877. int aud_cntl_st;
  5878. int aud_cntrl_st2;
  5879. int pipe = to_intel_crtc(crtc)->pipe;
  5880. if (HAS_PCH_IBX(connector->dev)) {
  5881. hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
  5882. aud_config = IBX_AUD_CFG(pipe);
  5883. aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
  5884. aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
  5885. } else {
  5886. hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
  5887. aud_config = CPT_AUD_CFG(pipe);
  5888. aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
  5889. aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
  5890. }
  5891. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5892. i = I915_READ(aud_cntl_st);
  5893. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5894. if (!i) {
  5895. DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
  5896. /* operate blindly on all ports */
  5897. eldv = IBX_ELD_VALIDB;
  5898. eldv |= IBX_ELD_VALIDB << 4;
  5899. eldv |= IBX_ELD_VALIDB << 8;
  5900. } else {
  5901. DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
  5902. eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
  5903. }
  5904. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5905. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5906. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5907. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5908. } else {
  5909. I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
  5910. }
  5911. if (intel_eld_uptodate(connector,
  5912. aud_cntrl_st2, eldv,
  5913. aud_cntl_st, IBX_ELD_ADDRESS,
  5914. hdmiw_hdmiedid))
  5915. return;
  5916. i = I915_READ(aud_cntrl_st2);
  5917. i &= ~eldv;
  5918. I915_WRITE(aud_cntrl_st2, i);
  5919. if (!eld[0])
  5920. return;
  5921. i = I915_READ(aud_cntl_st);
  5922. i &= ~IBX_ELD_ADDRESS;
  5923. I915_WRITE(aud_cntl_st, i);
  5924. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5925. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5926. for (i = 0; i < len; i++)
  5927. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5928. i = I915_READ(aud_cntrl_st2);
  5929. i |= eldv;
  5930. I915_WRITE(aud_cntrl_st2, i);
  5931. }
  5932. void intel_write_eld(struct drm_encoder *encoder,
  5933. struct drm_display_mode *mode)
  5934. {
  5935. struct drm_crtc *crtc = encoder->crtc;
  5936. struct drm_connector *connector;
  5937. struct drm_device *dev = encoder->dev;
  5938. struct drm_i915_private *dev_priv = dev->dev_private;
  5939. connector = drm_select_eld(encoder, mode);
  5940. if (!connector)
  5941. return;
  5942. DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5943. connector->base.id,
  5944. drm_get_connector_name(connector),
  5945. connector->encoder->base.id,
  5946. drm_get_encoder_name(connector->encoder));
  5947. connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
  5948. if (dev_priv->display.write_eld)
  5949. dev_priv->display.write_eld(connector, crtc, mode);
  5950. }
  5951. static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
  5952. {
  5953. struct drm_device *dev = crtc->dev;
  5954. struct drm_i915_private *dev_priv = dev->dev_private;
  5955. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5956. bool visible = base != 0;
  5957. u32 cntl;
  5958. if (intel_crtc->cursor_visible == visible)
  5959. return;
  5960. cntl = I915_READ(_CURACNTR);
  5961. if (visible) {
  5962. /* On these chipsets we can only modify the base whilst
  5963. * the cursor is disabled.
  5964. */
  5965. I915_WRITE(_CURABASE, base);
  5966. cntl &= ~(CURSOR_FORMAT_MASK);
  5967. /* XXX width must be 64, stride 256 => 0x00 << 28 */
  5968. cntl |= CURSOR_ENABLE |
  5969. CURSOR_GAMMA_ENABLE |
  5970. CURSOR_FORMAT_ARGB;
  5971. } else
  5972. cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
  5973. I915_WRITE(_CURACNTR, cntl);
  5974. intel_crtc->cursor_visible = visible;
  5975. }
  5976. static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
  5977. {
  5978. struct drm_device *dev = crtc->dev;
  5979. struct drm_i915_private *dev_priv = dev->dev_private;
  5980. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5981. int pipe = intel_crtc->pipe;
  5982. bool visible = base != 0;
  5983. if (intel_crtc->cursor_visible != visible) {
  5984. uint32_t cntl = I915_READ(CURCNTR(pipe));
  5985. if (base) {
  5986. cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
  5987. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5988. cntl |= pipe << 28; /* Connect to correct pipe */
  5989. } else {
  5990. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5991. cntl |= CURSOR_MODE_DISABLE;
  5992. }
  5993. I915_WRITE(CURCNTR(pipe), cntl);
  5994. intel_crtc->cursor_visible = visible;
  5995. }
  5996. /* and commit changes on next vblank */
  5997. I915_WRITE(CURBASE(pipe), base);
  5998. }
  5999. static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
  6000. {
  6001. struct drm_device *dev = crtc->dev;
  6002. struct drm_i915_private *dev_priv = dev->dev_private;
  6003. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6004. int pipe = intel_crtc->pipe;
  6005. bool visible = base != 0;
  6006. if (intel_crtc->cursor_visible != visible) {
  6007. uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
  6008. if (base) {
  6009. cntl &= ~CURSOR_MODE;
  6010. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  6011. } else {
  6012. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  6013. cntl |= CURSOR_MODE_DISABLE;
  6014. }
  6015. if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  6016. cntl |= CURSOR_PIPE_CSC_ENABLE;
  6017. cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
  6018. }
  6019. I915_WRITE(CURCNTR_IVB(pipe), cntl);
  6020. intel_crtc->cursor_visible = visible;
  6021. }
  6022. /* and commit changes on next vblank */
  6023. I915_WRITE(CURBASE_IVB(pipe), base);
  6024. }
  6025. /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
  6026. static void intel_crtc_update_cursor(struct drm_crtc *crtc,
  6027. bool on)
  6028. {
  6029. struct drm_device *dev = crtc->dev;
  6030. struct drm_i915_private *dev_priv = dev->dev_private;
  6031. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6032. int pipe = intel_crtc->pipe;
  6033. int x = intel_crtc->cursor_x;
  6034. int y = intel_crtc->cursor_y;
  6035. u32 base = 0, pos = 0;
  6036. bool visible;
  6037. if (on)
  6038. base = intel_crtc->cursor_addr;
  6039. if (x >= intel_crtc->config.pipe_src_w)
  6040. base = 0;
  6041. if (y >= intel_crtc->config.pipe_src_h)
  6042. base = 0;
  6043. if (x < 0) {
  6044. if (x + intel_crtc->cursor_width <= 0)
  6045. base = 0;
  6046. pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
  6047. x = -x;
  6048. }
  6049. pos |= x << CURSOR_X_SHIFT;
  6050. if (y < 0) {
  6051. if (y + intel_crtc->cursor_height <= 0)
  6052. base = 0;
  6053. pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
  6054. y = -y;
  6055. }
  6056. pos |= y << CURSOR_Y_SHIFT;
  6057. visible = base != 0;
  6058. if (!visible && !intel_crtc->cursor_visible)
  6059. return;
  6060. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  6061. I915_WRITE(CURPOS_IVB(pipe), pos);
  6062. ivb_update_cursor(crtc, base);
  6063. } else {
  6064. I915_WRITE(CURPOS(pipe), pos);
  6065. if (IS_845G(dev) || IS_I865G(dev))
  6066. i845_update_cursor(crtc, base);
  6067. else
  6068. i9xx_update_cursor(crtc, base);
  6069. }
  6070. }
  6071. static int intel_crtc_cursor_set(struct drm_crtc *crtc,
  6072. struct drm_file *file,
  6073. uint32_t handle,
  6074. uint32_t width, uint32_t height)
  6075. {
  6076. struct drm_device *dev = crtc->dev;
  6077. struct drm_i915_private *dev_priv = dev->dev_private;
  6078. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6079. struct drm_i915_gem_object *obj;
  6080. uint32_t addr;
  6081. int ret;
  6082. /* if we want to turn off the cursor ignore width and height */
  6083. if (!handle) {
  6084. DRM_DEBUG_KMS("cursor off\n");
  6085. addr = 0;
  6086. obj = NULL;
  6087. mutex_lock(&dev->struct_mutex);
  6088. goto finish;
  6089. }
  6090. /* Currently we only support 64x64 cursors */
  6091. if (width != 64 || height != 64) {
  6092. DRM_ERROR("we currently only support 64x64 cursors\n");
  6093. return -EINVAL;
  6094. }
  6095. obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
  6096. if (&obj->base == NULL)
  6097. return -ENOENT;
  6098. if (obj->base.size < width * height * 4) {
  6099. DRM_ERROR("buffer is to small\n");
  6100. ret = -ENOMEM;
  6101. goto fail;
  6102. }
  6103. /* we only need to pin inside GTT if cursor is non-phy */
  6104. mutex_lock(&dev->struct_mutex);
  6105. if (!dev_priv->info->cursor_needs_physical) {
  6106. unsigned alignment;
  6107. if (obj->tiling_mode) {
  6108. DRM_ERROR("cursor cannot be tiled\n");
  6109. ret = -EINVAL;
  6110. goto fail_locked;
  6111. }
  6112. /* Note that the w/a also requires 2 PTE of padding following
  6113. * the bo. We currently fill all unused PTE with the shadow
  6114. * page and so we should always have valid PTE following the
  6115. * cursor preventing the VT-d warning.
  6116. */
  6117. alignment = 0;
  6118. if (need_vtd_wa(dev))
  6119. alignment = 64*1024;
  6120. ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
  6121. if (ret) {
  6122. DRM_ERROR("failed to move cursor bo into the GTT\n");
  6123. goto fail_locked;
  6124. }
  6125. ret = i915_gem_object_put_fence(obj);
  6126. if (ret) {
  6127. DRM_ERROR("failed to release fence for cursor");
  6128. goto fail_unpin;
  6129. }
  6130. addr = i915_gem_obj_ggtt_offset(obj);
  6131. } else {
  6132. int align = IS_I830(dev) ? 16 * 1024 : 256;
  6133. ret = i915_gem_attach_phys_object(dev, obj,
  6134. (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
  6135. align);
  6136. if (ret) {
  6137. DRM_ERROR("failed to attach phys object\n");
  6138. goto fail_locked;
  6139. }
  6140. addr = obj->phys_obj->handle->busaddr;
  6141. }
  6142. if (IS_GEN2(dev))
  6143. I915_WRITE(CURSIZE, (height << 12) | width);
  6144. finish:
  6145. if (intel_crtc->cursor_bo) {
  6146. if (dev_priv->info->cursor_needs_physical) {
  6147. if (intel_crtc->cursor_bo != obj)
  6148. i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
  6149. } else
  6150. i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
  6151. drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
  6152. }
  6153. mutex_unlock(&dev->struct_mutex);
  6154. intel_crtc->cursor_addr = addr;
  6155. intel_crtc->cursor_bo = obj;
  6156. intel_crtc->cursor_width = width;
  6157. intel_crtc->cursor_height = height;
  6158. if (intel_crtc->active)
  6159. intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
  6160. return 0;
  6161. fail_unpin:
  6162. i915_gem_object_unpin_from_display_plane(obj);
  6163. fail_locked:
  6164. mutex_unlock(&dev->struct_mutex);
  6165. fail:
  6166. drm_gem_object_unreference_unlocked(&obj->base);
  6167. return ret;
  6168. }
  6169. static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  6170. {
  6171. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6172. intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
  6173. intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
  6174. if (intel_crtc->active)
  6175. intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
  6176. return 0;
  6177. }
  6178. static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  6179. u16 *blue, uint32_t start, uint32_t size)
  6180. {
  6181. int end = (start + size > 256) ? 256 : start + size, i;
  6182. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6183. for (i = start; i < end; i++) {
  6184. intel_crtc->lut_r[i] = red[i] >> 8;
  6185. intel_crtc->lut_g[i] = green[i] >> 8;
  6186. intel_crtc->lut_b[i] = blue[i] >> 8;
  6187. }
  6188. intel_crtc_load_lut(crtc);
  6189. }
  6190. /* VESA 640x480x72Hz mode to set on the pipe */
  6191. static struct drm_display_mode load_detect_mode = {
  6192. DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
  6193. 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  6194. };
  6195. static struct drm_framebuffer *
  6196. intel_framebuffer_create(struct drm_device *dev,
  6197. struct drm_mode_fb_cmd2 *mode_cmd,
  6198. struct drm_i915_gem_object *obj)
  6199. {
  6200. struct intel_framebuffer *intel_fb;
  6201. int ret;
  6202. intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
  6203. if (!intel_fb) {
  6204. drm_gem_object_unreference_unlocked(&obj->base);
  6205. return ERR_PTR(-ENOMEM);
  6206. }
  6207. ret = i915_mutex_lock_interruptible(dev);
  6208. if (ret)
  6209. goto err;
  6210. ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
  6211. mutex_unlock(&dev->struct_mutex);
  6212. if (ret)
  6213. goto err;
  6214. return &intel_fb->base;
  6215. err:
  6216. drm_gem_object_unreference_unlocked(&obj->base);
  6217. kfree(intel_fb);
  6218. return ERR_PTR(ret);
  6219. }
  6220. static u32
  6221. intel_framebuffer_pitch_for_width(int width, int bpp)
  6222. {
  6223. u32 pitch = DIV_ROUND_UP(width * bpp, 8);
  6224. return ALIGN(pitch, 64);
  6225. }
  6226. static u32
  6227. intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
  6228. {
  6229. u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
  6230. return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
  6231. }
  6232. static struct drm_framebuffer *
  6233. intel_framebuffer_create_for_mode(struct drm_device *dev,
  6234. struct drm_display_mode *mode,
  6235. int depth, int bpp)
  6236. {
  6237. struct drm_i915_gem_object *obj;
  6238. struct drm_mode_fb_cmd2 mode_cmd = { 0 };
  6239. obj = i915_gem_alloc_object(dev,
  6240. intel_framebuffer_size_for_mode(mode, bpp));
  6241. if (obj == NULL)
  6242. return ERR_PTR(-ENOMEM);
  6243. mode_cmd.width = mode->hdisplay;
  6244. mode_cmd.height = mode->vdisplay;
  6245. mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
  6246. bpp);
  6247. mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
  6248. return intel_framebuffer_create(dev, &mode_cmd, obj);
  6249. }
  6250. static struct drm_framebuffer *
  6251. mode_fits_in_fbdev(struct drm_device *dev,
  6252. struct drm_display_mode *mode)
  6253. {
  6254. #ifdef CONFIG_DRM_I915_FBDEV
  6255. struct drm_i915_private *dev_priv = dev->dev_private;
  6256. struct drm_i915_gem_object *obj;
  6257. struct drm_framebuffer *fb;
  6258. if (dev_priv->fbdev == NULL)
  6259. return NULL;
  6260. obj = dev_priv->fbdev->ifb.obj;
  6261. if (obj == NULL)
  6262. return NULL;
  6263. fb = &dev_priv->fbdev->ifb.base;
  6264. if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
  6265. fb->bits_per_pixel))
  6266. return NULL;
  6267. if (obj->base.size < mode->vdisplay * fb->pitches[0])
  6268. return NULL;
  6269. return fb;
  6270. #else
  6271. return NULL;
  6272. #endif
  6273. }
  6274. bool intel_get_load_detect_pipe(struct drm_connector *connector,
  6275. struct drm_display_mode *mode,
  6276. struct intel_load_detect_pipe *old)
  6277. {
  6278. struct intel_crtc *intel_crtc;
  6279. struct intel_encoder *intel_encoder =
  6280. intel_attached_encoder(connector);
  6281. struct drm_crtc *possible_crtc;
  6282. struct drm_encoder *encoder = &intel_encoder->base;
  6283. struct drm_crtc *crtc = NULL;
  6284. struct drm_device *dev = encoder->dev;
  6285. struct drm_framebuffer *fb;
  6286. int i = -1;
  6287. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  6288. connector->base.id, drm_get_connector_name(connector),
  6289. encoder->base.id, drm_get_encoder_name(encoder));
  6290. /*
  6291. * Algorithm gets a little messy:
  6292. *
  6293. * - if the connector already has an assigned crtc, use it (but make
  6294. * sure it's on first)
  6295. *
  6296. * - try to find the first unused crtc that can drive this connector,
  6297. * and use that if we find one
  6298. */
  6299. /* See if we already have a CRTC for this connector */
  6300. if (encoder->crtc) {
  6301. crtc = encoder->crtc;
  6302. mutex_lock(&crtc->mutex);
  6303. old->dpms_mode = connector->dpms;
  6304. old->load_detect_temp = false;
  6305. /* Make sure the crtc and connector are running */
  6306. if (connector->dpms != DRM_MODE_DPMS_ON)
  6307. connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
  6308. return true;
  6309. }
  6310. /* Find an unused one (if possible) */
  6311. list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
  6312. i++;
  6313. if (!(encoder->possible_crtcs & (1 << i)))
  6314. continue;
  6315. if (!possible_crtc->enabled) {
  6316. crtc = possible_crtc;
  6317. break;
  6318. }
  6319. }
  6320. /*
  6321. * If we didn't find an unused CRTC, don't use any.
  6322. */
  6323. if (!crtc) {
  6324. DRM_DEBUG_KMS("no pipe available for load-detect\n");
  6325. return false;
  6326. }
  6327. mutex_lock(&crtc->mutex);
  6328. intel_encoder->new_crtc = to_intel_crtc(crtc);
  6329. to_intel_connector(connector)->new_encoder = intel_encoder;
  6330. intel_crtc = to_intel_crtc(crtc);
  6331. old->dpms_mode = connector->dpms;
  6332. old->load_detect_temp = true;
  6333. old->release_fb = NULL;
  6334. if (!mode)
  6335. mode = &load_detect_mode;
  6336. /* We need a framebuffer large enough to accommodate all accesses
  6337. * that the plane may generate whilst we perform load detection.
  6338. * We can not rely on the fbcon either being present (we get called
  6339. * during its initialisation to detect all boot displays, or it may
  6340. * not even exist) or that it is large enough to satisfy the
  6341. * requested mode.
  6342. */
  6343. fb = mode_fits_in_fbdev(dev, mode);
  6344. if (fb == NULL) {
  6345. DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
  6346. fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
  6347. old->release_fb = fb;
  6348. } else
  6349. DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
  6350. if (IS_ERR(fb)) {
  6351. DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
  6352. mutex_unlock(&crtc->mutex);
  6353. return false;
  6354. }
  6355. if (intel_set_mode(crtc, mode, 0, 0, fb)) {
  6356. DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
  6357. if (old->release_fb)
  6358. old->release_fb->funcs->destroy(old->release_fb);
  6359. mutex_unlock(&crtc->mutex);
  6360. return false;
  6361. }
  6362. /* let the connector get through one full cycle before testing */
  6363. intel_wait_for_vblank(dev, intel_crtc->pipe);
  6364. return true;
  6365. }
  6366. void intel_release_load_detect_pipe(struct drm_connector *connector,
  6367. struct intel_load_detect_pipe *old)
  6368. {
  6369. struct intel_encoder *intel_encoder =
  6370. intel_attached_encoder(connector);
  6371. struct drm_encoder *encoder = &intel_encoder->base;
  6372. struct drm_crtc *crtc = encoder->crtc;
  6373. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  6374. connector->base.id, drm_get_connector_name(connector),
  6375. encoder->base.id, drm_get_encoder_name(encoder));
  6376. if (old->load_detect_temp) {
  6377. to_intel_connector(connector)->new_encoder = NULL;
  6378. intel_encoder->new_crtc = NULL;
  6379. intel_set_mode(crtc, NULL, 0, 0, NULL);
  6380. if (old->release_fb) {
  6381. drm_framebuffer_unregister_private(old->release_fb);
  6382. drm_framebuffer_unreference(old->release_fb);
  6383. }
  6384. mutex_unlock(&crtc->mutex);
  6385. return;
  6386. }
  6387. /* Switch crtc and encoder back off if necessary */
  6388. if (old->dpms_mode != DRM_MODE_DPMS_ON)
  6389. connector->funcs->dpms(connector, old->dpms_mode);
  6390. mutex_unlock(&crtc->mutex);
  6391. }
  6392. static int i9xx_pll_refclk(struct drm_device *dev,
  6393. const struct intel_crtc_config *pipe_config)
  6394. {
  6395. struct drm_i915_private *dev_priv = dev->dev_private;
  6396. u32 dpll = pipe_config->dpll_hw_state.dpll;
  6397. if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
  6398. return dev_priv->vbt.lvds_ssc_freq * 1000;
  6399. else if (HAS_PCH_SPLIT(dev))
  6400. return 120000;
  6401. else if (!IS_GEN2(dev))
  6402. return 96000;
  6403. else
  6404. return 48000;
  6405. }
  6406. /* Returns the clock of the currently programmed mode of the given pipe. */
  6407. static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
  6408. struct intel_crtc_config *pipe_config)
  6409. {
  6410. struct drm_device *dev = crtc->base.dev;
  6411. struct drm_i915_private *dev_priv = dev->dev_private;
  6412. int pipe = pipe_config->cpu_transcoder;
  6413. u32 dpll = pipe_config->dpll_hw_state.dpll;
  6414. u32 fp;
  6415. intel_clock_t clock;
  6416. int refclk = i9xx_pll_refclk(dev, pipe_config);
  6417. if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
  6418. fp = pipe_config->dpll_hw_state.fp0;
  6419. else
  6420. fp = pipe_config->dpll_hw_state.fp1;
  6421. clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
  6422. if (IS_PINEVIEW(dev)) {
  6423. clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
  6424. clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
  6425. } else {
  6426. clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
  6427. clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
  6428. }
  6429. if (!IS_GEN2(dev)) {
  6430. if (IS_PINEVIEW(dev))
  6431. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
  6432. DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
  6433. else
  6434. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
  6435. DPLL_FPA01_P1_POST_DIV_SHIFT);
  6436. switch (dpll & DPLL_MODE_MASK) {
  6437. case DPLLB_MODE_DAC_SERIAL:
  6438. clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
  6439. 5 : 10;
  6440. break;
  6441. case DPLLB_MODE_LVDS:
  6442. clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
  6443. 7 : 14;
  6444. break;
  6445. default:
  6446. DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
  6447. "mode\n", (int)(dpll & DPLL_MODE_MASK));
  6448. return;
  6449. }
  6450. if (IS_PINEVIEW(dev))
  6451. pineview_clock(refclk, &clock);
  6452. else
  6453. i9xx_clock(refclk, &clock);
  6454. } else {
  6455. bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
  6456. if (is_lvds) {
  6457. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
  6458. DPLL_FPA01_P1_POST_DIV_SHIFT);
  6459. clock.p2 = 14;
  6460. } else {
  6461. if (dpll & PLL_P1_DIVIDE_BY_TWO)
  6462. clock.p1 = 2;
  6463. else {
  6464. clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
  6465. DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
  6466. }
  6467. if (dpll & PLL_P2_DIVIDE_BY_4)
  6468. clock.p2 = 4;
  6469. else
  6470. clock.p2 = 2;
  6471. }
  6472. i9xx_clock(refclk, &clock);
  6473. }
  6474. /*
  6475. * This value includes pixel_multiplier. We will use
  6476. * port_clock to compute adjusted_mode.crtc_clock in the
  6477. * encoder's get_config() function.
  6478. */
  6479. pipe_config->port_clock = clock.dot;
  6480. }
  6481. int intel_dotclock_calculate(int link_freq,
  6482. const struct intel_link_m_n *m_n)
  6483. {
  6484. /*
  6485. * The calculation for the data clock is:
  6486. * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
  6487. * But we want to avoid losing precison if possible, so:
  6488. * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
  6489. *
  6490. * and the link clock is simpler:
  6491. * link_clock = (m * link_clock) / n
  6492. */
  6493. if (!m_n->link_n)
  6494. return 0;
  6495. return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
  6496. }
  6497. static void ironlake_pch_clock_get(struct intel_crtc *crtc,
  6498. struct intel_crtc_config *pipe_config)
  6499. {
  6500. struct drm_device *dev = crtc->base.dev;
  6501. /* read out port_clock from the DPLL */
  6502. i9xx_crtc_clock_get(crtc, pipe_config);
  6503. /*
  6504. * This value does not include pixel_multiplier.
  6505. * We will check that port_clock and adjusted_mode.crtc_clock
  6506. * agree once we know their relationship in the encoder's
  6507. * get_config() function.
  6508. */
  6509. pipe_config->adjusted_mode.crtc_clock =
  6510. intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
  6511. &pipe_config->fdi_m_n);
  6512. }
  6513. /** Returns the currently programmed mode of the given pipe. */
  6514. struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  6515. struct drm_crtc *crtc)
  6516. {
  6517. struct drm_i915_private *dev_priv = dev->dev_private;
  6518. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6519. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  6520. struct drm_display_mode *mode;
  6521. struct intel_crtc_config pipe_config;
  6522. int htot = I915_READ(HTOTAL(cpu_transcoder));
  6523. int hsync = I915_READ(HSYNC(cpu_transcoder));
  6524. int vtot = I915_READ(VTOTAL(cpu_transcoder));
  6525. int vsync = I915_READ(VSYNC(cpu_transcoder));
  6526. enum pipe pipe = intel_crtc->pipe;
  6527. mode = kzalloc(sizeof(*mode), GFP_KERNEL);
  6528. if (!mode)
  6529. return NULL;
  6530. /*
  6531. * Construct a pipe_config sufficient for getting the clock info
  6532. * back out of crtc_clock_get.
  6533. *
  6534. * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
  6535. * to use a real value here instead.
  6536. */
  6537. pipe_config.cpu_transcoder = (enum transcoder) pipe;
  6538. pipe_config.pixel_multiplier = 1;
  6539. pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
  6540. pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
  6541. pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
  6542. i9xx_crtc_clock_get(intel_crtc, &pipe_config);
  6543. mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
  6544. mode->hdisplay = (htot & 0xffff) + 1;
  6545. mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
  6546. mode->hsync_start = (hsync & 0xffff) + 1;
  6547. mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
  6548. mode->vdisplay = (vtot & 0xffff) + 1;
  6549. mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
  6550. mode->vsync_start = (vsync & 0xffff) + 1;
  6551. mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
  6552. drm_mode_set_name(mode);
  6553. return mode;
  6554. }
  6555. static void intel_increase_pllclock(struct drm_crtc *crtc)
  6556. {
  6557. struct drm_device *dev = crtc->dev;
  6558. drm_i915_private_t *dev_priv = dev->dev_private;
  6559. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6560. int pipe = intel_crtc->pipe;
  6561. int dpll_reg = DPLL(pipe);
  6562. int dpll;
  6563. if (HAS_PCH_SPLIT(dev))
  6564. return;
  6565. if (!dev_priv->lvds_downclock_avail)
  6566. return;
  6567. dpll = I915_READ(dpll_reg);
  6568. if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
  6569. DRM_DEBUG_DRIVER("upclocking LVDS\n");
  6570. assert_panel_unlocked(dev_priv, pipe);
  6571. dpll &= ~DISPLAY_RATE_SELECT_FPA1;
  6572. I915_WRITE(dpll_reg, dpll);
  6573. intel_wait_for_vblank(dev, pipe);
  6574. dpll = I915_READ(dpll_reg);
  6575. if (dpll & DISPLAY_RATE_SELECT_FPA1)
  6576. DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
  6577. }
  6578. }
  6579. static void intel_decrease_pllclock(struct drm_crtc *crtc)
  6580. {
  6581. struct drm_device *dev = crtc->dev;
  6582. drm_i915_private_t *dev_priv = dev->dev_private;
  6583. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6584. if (HAS_PCH_SPLIT(dev))
  6585. return;
  6586. if (!dev_priv->lvds_downclock_avail)
  6587. return;
  6588. /*
  6589. * Since this is called by a timer, we should never get here in
  6590. * the manual case.
  6591. */
  6592. if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
  6593. int pipe = intel_crtc->pipe;
  6594. int dpll_reg = DPLL(pipe);
  6595. int dpll;
  6596. DRM_DEBUG_DRIVER("downclocking LVDS\n");
  6597. assert_panel_unlocked(dev_priv, pipe);
  6598. dpll = I915_READ(dpll_reg);
  6599. dpll |= DISPLAY_RATE_SELECT_FPA1;
  6600. I915_WRITE(dpll_reg, dpll);
  6601. intel_wait_for_vblank(dev, pipe);
  6602. dpll = I915_READ(dpll_reg);
  6603. if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
  6604. DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
  6605. }
  6606. }
  6607. void intel_mark_busy(struct drm_device *dev)
  6608. {
  6609. struct drm_i915_private *dev_priv = dev->dev_private;
  6610. hsw_package_c8_gpu_busy(dev_priv);
  6611. i915_update_gfx_val(dev_priv);
  6612. }
  6613. void intel_mark_idle(struct drm_device *dev)
  6614. {
  6615. struct drm_i915_private *dev_priv = dev->dev_private;
  6616. struct drm_crtc *crtc;
  6617. hsw_package_c8_gpu_idle(dev_priv);
  6618. if (!i915_powersave)
  6619. return;
  6620. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  6621. if (!crtc->fb)
  6622. continue;
  6623. intel_decrease_pllclock(crtc);
  6624. }
  6625. if (dev_priv->info->gen >= 6)
  6626. gen6_rps_idle(dev->dev_private);
  6627. }
  6628. void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
  6629. struct intel_ring_buffer *ring)
  6630. {
  6631. struct drm_device *dev = obj->base.dev;
  6632. struct drm_crtc *crtc;
  6633. if (!i915_powersave)
  6634. return;
  6635. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  6636. if (!crtc->fb)
  6637. continue;
  6638. if (to_intel_framebuffer(crtc->fb)->obj != obj)
  6639. continue;
  6640. intel_increase_pllclock(crtc);
  6641. if (ring && intel_fbc_enabled(dev))
  6642. ring->fbc_dirty = true;
  6643. }
  6644. }
  6645. static void intel_crtc_destroy(struct drm_crtc *crtc)
  6646. {
  6647. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6648. struct drm_device *dev = crtc->dev;
  6649. struct intel_unpin_work *work;
  6650. unsigned long flags;
  6651. spin_lock_irqsave(&dev->event_lock, flags);
  6652. work = intel_crtc->unpin_work;
  6653. intel_crtc->unpin_work = NULL;
  6654. spin_unlock_irqrestore(&dev->event_lock, flags);
  6655. if (work) {
  6656. cancel_work_sync(&work->work);
  6657. kfree(work);
  6658. }
  6659. intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
  6660. drm_crtc_cleanup(crtc);
  6661. kfree(intel_crtc);
  6662. }
  6663. static void intel_unpin_work_fn(struct work_struct *__work)
  6664. {
  6665. struct intel_unpin_work *work =
  6666. container_of(__work, struct intel_unpin_work, work);
  6667. struct drm_device *dev = work->crtc->dev;
  6668. mutex_lock(&dev->struct_mutex);
  6669. intel_unpin_fb_obj(work->old_fb_obj);
  6670. drm_gem_object_unreference(&work->pending_flip_obj->base);
  6671. drm_gem_object_unreference(&work->old_fb_obj->base);
  6672. intel_update_fbc(dev);
  6673. mutex_unlock(&dev->struct_mutex);
  6674. BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
  6675. atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
  6676. kfree(work);
  6677. }
  6678. static void do_intel_finish_page_flip(struct drm_device *dev,
  6679. struct drm_crtc *crtc)
  6680. {
  6681. drm_i915_private_t *dev_priv = dev->dev_private;
  6682. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6683. struct intel_unpin_work *work;
  6684. unsigned long flags;
  6685. /* Ignore early vblank irqs */
  6686. if (intel_crtc == NULL)
  6687. return;
  6688. spin_lock_irqsave(&dev->event_lock, flags);
  6689. work = intel_crtc->unpin_work;
  6690. /* Ensure we don't miss a work->pending update ... */
  6691. smp_rmb();
  6692. if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  6693. spin_unlock_irqrestore(&dev->event_lock, flags);
  6694. return;
  6695. }
  6696. /* and that the unpin work is consistent wrt ->pending. */
  6697. smp_rmb();
  6698. intel_crtc->unpin_work = NULL;
  6699. if (work->event)
  6700. drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
  6701. drm_vblank_put(dev, intel_crtc->pipe);
  6702. spin_unlock_irqrestore(&dev->event_lock, flags);
  6703. wake_up_all(&dev_priv->pending_flip_queue);
  6704. queue_work(dev_priv->wq, &work->work);
  6705. trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
  6706. }
  6707. void intel_finish_page_flip(struct drm_device *dev, int pipe)
  6708. {
  6709. drm_i915_private_t *dev_priv = dev->dev_private;
  6710. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  6711. do_intel_finish_page_flip(dev, crtc);
  6712. }
  6713. void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
  6714. {
  6715. drm_i915_private_t *dev_priv = dev->dev_private;
  6716. struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
  6717. do_intel_finish_page_flip(dev, crtc);
  6718. }
  6719. void intel_prepare_page_flip(struct drm_device *dev, int plane)
  6720. {
  6721. drm_i915_private_t *dev_priv = dev->dev_private;
  6722. struct intel_crtc *intel_crtc =
  6723. to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
  6724. unsigned long flags;
  6725. /* NB: An MMIO update of the plane base pointer will also
  6726. * generate a page-flip completion irq, i.e. every modeset
  6727. * is also accompanied by a spurious intel_prepare_page_flip().
  6728. */
  6729. spin_lock_irqsave(&dev->event_lock, flags);
  6730. if (intel_crtc->unpin_work)
  6731. atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
  6732. spin_unlock_irqrestore(&dev->event_lock, flags);
  6733. }
  6734. inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
  6735. {
  6736. /* Ensure that the work item is consistent when activating it ... */
  6737. smp_wmb();
  6738. atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
  6739. /* and that it is marked active as soon as the irq could fire. */
  6740. smp_wmb();
  6741. }
  6742. static int intel_gen2_queue_flip(struct drm_device *dev,
  6743. struct drm_crtc *crtc,
  6744. struct drm_framebuffer *fb,
  6745. struct drm_i915_gem_object *obj,
  6746. uint32_t flags)
  6747. {
  6748. struct drm_i915_private *dev_priv = dev->dev_private;
  6749. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6750. u32 flip_mask;
  6751. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6752. int ret;
  6753. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6754. if (ret)
  6755. goto err;
  6756. ret = intel_ring_begin(ring, 6);
  6757. if (ret)
  6758. goto err_unpin;
  6759. /* Can't queue multiple flips, so wait for the previous
  6760. * one to finish before executing the next.
  6761. */
  6762. if (intel_crtc->plane)
  6763. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6764. else
  6765. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6766. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  6767. intel_ring_emit(ring, MI_NOOP);
  6768. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6769. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6770. intel_ring_emit(ring, fb->pitches[0]);
  6771. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6772. intel_ring_emit(ring, 0); /* aux display base address, unused */
  6773. intel_mark_page_flip_active(intel_crtc);
  6774. __intel_ring_advance(ring);
  6775. return 0;
  6776. err_unpin:
  6777. intel_unpin_fb_obj(obj);
  6778. err:
  6779. return ret;
  6780. }
  6781. static int intel_gen3_queue_flip(struct drm_device *dev,
  6782. struct drm_crtc *crtc,
  6783. struct drm_framebuffer *fb,
  6784. struct drm_i915_gem_object *obj,
  6785. uint32_t flags)
  6786. {
  6787. struct drm_i915_private *dev_priv = dev->dev_private;
  6788. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6789. u32 flip_mask;
  6790. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6791. int ret;
  6792. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6793. if (ret)
  6794. goto err;
  6795. ret = intel_ring_begin(ring, 6);
  6796. if (ret)
  6797. goto err_unpin;
  6798. if (intel_crtc->plane)
  6799. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6800. else
  6801. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6802. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  6803. intel_ring_emit(ring, MI_NOOP);
  6804. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
  6805. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6806. intel_ring_emit(ring, fb->pitches[0]);
  6807. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6808. intel_ring_emit(ring, MI_NOOP);
  6809. intel_mark_page_flip_active(intel_crtc);
  6810. __intel_ring_advance(ring);
  6811. return 0;
  6812. err_unpin:
  6813. intel_unpin_fb_obj(obj);
  6814. err:
  6815. return ret;
  6816. }
  6817. static int intel_gen4_queue_flip(struct drm_device *dev,
  6818. struct drm_crtc *crtc,
  6819. struct drm_framebuffer *fb,
  6820. struct drm_i915_gem_object *obj,
  6821. uint32_t flags)
  6822. {
  6823. struct drm_i915_private *dev_priv = dev->dev_private;
  6824. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6825. uint32_t pf, pipesrc;
  6826. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6827. int ret;
  6828. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6829. if (ret)
  6830. goto err;
  6831. ret = intel_ring_begin(ring, 4);
  6832. if (ret)
  6833. goto err_unpin;
  6834. /* i965+ uses the linear or tiled offsets from the
  6835. * Display Registers (which do not change across a page-flip)
  6836. * so we need only reprogram the base address.
  6837. */
  6838. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6839. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6840. intel_ring_emit(ring, fb->pitches[0]);
  6841. intel_ring_emit(ring,
  6842. (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
  6843. obj->tiling_mode);
  6844. /* XXX Enabling the panel-fitter across page-flip is so far
  6845. * untested on non-native modes, so ignore it for now.
  6846. * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
  6847. */
  6848. pf = 0;
  6849. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6850. intel_ring_emit(ring, pf | pipesrc);
  6851. intel_mark_page_flip_active(intel_crtc);
  6852. __intel_ring_advance(ring);
  6853. return 0;
  6854. err_unpin:
  6855. intel_unpin_fb_obj(obj);
  6856. err:
  6857. return ret;
  6858. }
  6859. static int intel_gen6_queue_flip(struct drm_device *dev,
  6860. struct drm_crtc *crtc,
  6861. struct drm_framebuffer *fb,
  6862. struct drm_i915_gem_object *obj,
  6863. uint32_t flags)
  6864. {
  6865. struct drm_i915_private *dev_priv = dev->dev_private;
  6866. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6867. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6868. uint32_t pf, pipesrc;
  6869. int ret;
  6870. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6871. if (ret)
  6872. goto err;
  6873. ret = intel_ring_begin(ring, 4);
  6874. if (ret)
  6875. goto err_unpin;
  6876. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6877. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6878. intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
  6879. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6880. /* Contrary to the suggestions in the documentation,
  6881. * "Enable Panel Fitter" does not seem to be required when page
  6882. * flipping with a non-native mode, and worse causes a normal
  6883. * modeset to fail.
  6884. * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
  6885. */
  6886. pf = 0;
  6887. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6888. intel_ring_emit(ring, pf | pipesrc);
  6889. intel_mark_page_flip_active(intel_crtc);
  6890. __intel_ring_advance(ring);
  6891. return 0;
  6892. err_unpin:
  6893. intel_unpin_fb_obj(obj);
  6894. err:
  6895. return ret;
  6896. }
  6897. static int intel_gen7_queue_flip(struct drm_device *dev,
  6898. struct drm_crtc *crtc,
  6899. struct drm_framebuffer *fb,
  6900. struct drm_i915_gem_object *obj,
  6901. uint32_t flags)
  6902. {
  6903. struct drm_i915_private *dev_priv = dev->dev_private;
  6904. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6905. struct intel_ring_buffer *ring;
  6906. uint32_t plane_bit = 0;
  6907. int len, ret;
  6908. ring = obj->ring;
  6909. if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
  6910. ring = &dev_priv->ring[BCS];
  6911. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6912. if (ret)
  6913. goto err;
  6914. switch(intel_crtc->plane) {
  6915. case PLANE_A:
  6916. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
  6917. break;
  6918. case PLANE_B:
  6919. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
  6920. break;
  6921. case PLANE_C:
  6922. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
  6923. break;
  6924. default:
  6925. WARN_ONCE(1, "unknown plane in flip command\n");
  6926. ret = -ENODEV;
  6927. goto err_unpin;
  6928. }
  6929. len = 4;
  6930. if (ring->id == RCS)
  6931. len += 6;
  6932. ret = intel_ring_begin(ring, len);
  6933. if (ret)
  6934. goto err_unpin;
  6935. /* Unmask the flip-done completion message. Note that the bspec says that
  6936. * we should do this for both the BCS and RCS, and that we must not unmask
  6937. * more than one flip event at any time (or ensure that one flip message
  6938. * can be sent by waiting for flip-done prior to queueing new flips).
  6939. * Experimentation says that BCS works despite DERRMR masking all
  6940. * flip-done completion events and that unmasking all planes at once
  6941. * for the RCS also doesn't appear to drop events. Setting the DERRMR
  6942. * to zero does lead to lockups within MI_DISPLAY_FLIP.
  6943. */
  6944. if (ring->id == RCS) {
  6945. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  6946. intel_ring_emit(ring, DERRMR);
  6947. intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
  6948. DERRMR_PIPEB_PRI_FLIP_DONE |
  6949. DERRMR_PIPEC_PRI_FLIP_DONE));
  6950. intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
  6951. intel_ring_emit(ring, DERRMR);
  6952. intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
  6953. }
  6954. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
  6955. intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
  6956. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6957. intel_ring_emit(ring, (MI_NOOP));
  6958. intel_mark_page_flip_active(intel_crtc);
  6959. __intel_ring_advance(ring);
  6960. return 0;
  6961. err_unpin:
  6962. intel_unpin_fb_obj(obj);
  6963. err:
  6964. return ret;
  6965. }
  6966. static int intel_default_queue_flip(struct drm_device *dev,
  6967. struct drm_crtc *crtc,
  6968. struct drm_framebuffer *fb,
  6969. struct drm_i915_gem_object *obj,
  6970. uint32_t flags)
  6971. {
  6972. return -ENODEV;
  6973. }
  6974. static int intel_crtc_page_flip(struct drm_crtc *crtc,
  6975. struct drm_framebuffer *fb,
  6976. struct drm_pending_vblank_event *event,
  6977. uint32_t page_flip_flags)
  6978. {
  6979. struct drm_device *dev = crtc->dev;
  6980. struct drm_i915_private *dev_priv = dev->dev_private;
  6981. struct drm_framebuffer *old_fb = crtc->fb;
  6982. struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
  6983. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6984. struct intel_unpin_work *work;
  6985. unsigned long flags;
  6986. int ret;
  6987. /* Can't change pixel format via MI display flips. */
  6988. if (fb->pixel_format != crtc->fb->pixel_format)
  6989. return -EINVAL;
  6990. /*
  6991. * TILEOFF/LINOFF registers can't be changed via MI display flips.
  6992. * Note that pitch changes could also affect these register.
  6993. */
  6994. if (INTEL_INFO(dev)->gen > 3 &&
  6995. (fb->offsets[0] != crtc->fb->offsets[0] ||
  6996. fb->pitches[0] != crtc->fb->pitches[0]))
  6997. return -EINVAL;
  6998. work = kzalloc(sizeof(*work), GFP_KERNEL);
  6999. if (work == NULL)
  7000. return -ENOMEM;
  7001. work->event = event;
  7002. work->crtc = crtc;
  7003. work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
  7004. INIT_WORK(&work->work, intel_unpin_work_fn);
  7005. ret = drm_vblank_get(dev, intel_crtc->pipe);
  7006. if (ret)
  7007. goto free_work;
  7008. /* We borrow the event spin lock for protecting unpin_work */
  7009. spin_lock_irqsave(&dev->event_lock, flags);
  7010. if (intel_crtc->unpin_work) {
  7011. spin_unlock_irqrestore(&dev->event_lock, flags);
  7012. kfree(work);
  7013. drm_vblank_put(dev, intel_crtc->pipe);
  7014. DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
  7015. return -EBUSY;
  7016. }
  7017. intel_crtc->unpin_work = work;
  7018. spin_unlock_irqrestore(&dev->event_lock, flags);
  7019. if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
  7020. flush_workqueue(dev_priv->wq);
  7021. ret = i915_mutex_lock_interruptible(dev);
  7022. if (ret)
  7023. goto cleanup;
  7024. /* Reference the objects for the scheduled work. */
  7025. drm_gem_object_reference(&work->old_fb_obj->base);
  7026. drm_gem_object_reference(&obj->base);
  7027. crtc->fb = fb;
  7028. work->pending_flip_obj = obj;
  7029. work->enable_stall_check = true;
  7030. atomic_inc(&intel_crtc->unpin_work_count);
  7031. intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
  7032. ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
  7033. if (ret)
  7034. goto cleanup_pending;
  7035. intel_disable_fbc(dev);
  7036. intel_mark_fb_busy(obj, NULL);
  7037. mutex_unlock(&dev->struct_mutex);
  7038. trace_i915_flip_request(intel_crtc->plane, obj);
  7039. return 0;
  7040. cleanup_pending:
  7041. atomic_dec(&intel_crtc->unpin_work_count);
  7042. crtc->fb = old_fb;
  7043. drm_gem_object_unreference(&work->old_fb_obj->base);
  7044. drm_gem_object_unreference(&obj->base);
  7045. mutex_unlock(&dev->struct_mutex);
  7046. cleanup:
  7047. spin_lock_irqsave(&dev->event_lock, flags);
  7048. intel_crtc->unpin_work = NULL;
  7049. spin_unlock_irqrestore(&dev->event_lock, flags);
  7050. drm_vblank_put(dev, intel_crtc->pipe);
  7051. free_work:
  7052. kfree(work);
  7053. return ret;
  7054. }
  7055. static struct drm_crtc_helper_funcs intel_helper_funcs = {
  7056. .mode_set_base_atomic = intel_pipe_set_base_atomic,
  7057. .load_lut = intel_crtc_load_lut,
  7058. };
  7059. static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
  7060. struct drm_crtc *crtc)
  7061. {
  7062. struct drm_device *dev;
  7063. struct drm_crtc *tmp;
  7064. int crtc_mask = 1;
  7065. WARN(!crtc, "checking null crtc?\n");
  7066. dev = crtc->dev;
  7067. list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
  7068. if (tmp == crtc)
  7069. break;
  7070. crtc_mask <<= 1;
  7071. }
  7072. if (encoder->possible_crtcs & crtc_mask)
  7073. return true;
  7074. return false;
  7075. }
  7076. /**
  7077. * intel_modeset_update_staged_output_state
  7078. *
  7079. * Updates the staged output configuration state, e.g. after we've read out the
  7080. * current hw state.
  7081. */
  7082. static void intel_modeset_update_staged_output_state(struct drm_device *dev)
  7083. {
  7084. struct intel_encoder *encoder;
  7085. struct intel_connector *connector;
  7086. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7087. base.head) {
  7088. connector->new_encoder =
  7089. to_intel_encoder(connector->base.encoder);
  7090. }
  7091. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7092. base.head) {
  7093. encoder->new_crtc =
  7094. to_intel_crtc(encoder->base.crtc);
  7095. }
  7096. }
  7097. /**
  7098. * intel_modeset_commit_output_state
  7099. *
  7100. * This function copies the stage display pipe configuration to the real one.
  7101. */
  7102. static void intel_modeset_commit_output_state(struct drm_device *dev)
  7103. {
  7104. struct intel_encoder *encoder;
  7105. struct intel_connector *connector;
  7106. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7107. base.head) {
  7108. connector->base.encoder = &connector->new_encoder->base;
  7109. }
  7110. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7111. base.head) {
  7112. encoder->base.crtc = &encoder->new_crtc->base;
  7113. }
  7114. }
  7115. static void
  7116. connected_sink_compute_bpp(struct intel_connector * connector,
  7117. struct intel_crtc_config *pipe_config)
  7118. {
  7119. int bpp = pipe_config->pipe_bpp;
  7120. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
  7121. connector->base.base.id,
  7122. drm_get_connector_name(&connector->base));
  7123. /* Don't use an invalid EDID bpc value */
  7124. if (connector->base.display_info.bpc &&
  7125. connector->base.display_info.bpc * 3 < bpp) {
  7126. DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
  7127. bpp, connector->base.display_info.bpc*3);
  7128. pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
  7129. }
  7130. /* Clamp bpp to 8 on screens without EDID 1.4 */
  7131. if (connector->base.display_info.bpc == 0 && bpp > 24) {
  7132. DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
  7133. bpp);
  7134. pipe_config->pipe_bpp = 24;
  7135. }
  7136. }
  7137. static int
  7138. compute_baseline_pipe_bpp(struct intel_crtc *crtc,
  7139. struct drm_framebuffer *fb,
  7140. struct intel_crtc_config *pipe_config)
  7141. {
  7142. struct drm_device *dev = crtc->base.dev;
  7143. struct intel_connector *connector;
  7144. int bpp;
  7145. switch (fb->pixel_format) {
  7146. case DRM_FORMAT_C8:
  7147. bpp = 8*3; /* since we go through a colormap */
  7148. break;
  7149. case DRM_FORMAT_XRGB1555:
  7150. case DRM_FORMAT_ARGB1555:
  7151. /* checked in intel_framebuffer_init already */
  7152. if (WARN_ON(INTEL_INFO(dev)->gen > 3))
  7153. return -EINVAL;
  7154. case DRM_FORMAT_RGB565:
  7155. bpp = 6*3; /* min is 18bpp */
  7156. break;
  7157. case DRM_FORMAT_XBGR8888:
  7158. case DRM_FORMAT_ABGR8888:
  7159. /* checked in intel_framebuffer_init already */
  7160. if (WARN_ON(INTEL_INFO(dev)->gen < 4))
  7161. return -EINVAL;
  7162. case DRM_FORMAT_XRGB8888:
  7163. case DRM_FORMAT_ARGB8888:
  7164. bpp = 8*3;
  7165. break;
  7166. case DRM_FORMAT_XRGB2101010:
  7167. case DRM_FORMAT_ARGB2101010:
  7168. case DRM_FORMAT_XBGR2101010:
  7169. case DRM_FORMAT_ABGR2101010:
  7170. /* checked in intel_framebuffer_init already */
  7171. if (WARN_ON(INTEL_INFO(dev)->gen < 4))
  7172. return -EINVAL;
  7173. bpp = 10*3;
  7174. break;
  7175. /* TODO: gen4+ supports 16 bpc floating point, too. */
  7176. default:
  7177. DRM_DEBUG_KMS("unsupported depth\n");
  7178. return -EINVAL;
  7179. }
  7180. pipe_config->pipe_bpp = bpp;
  7181. /* Clamp display bpp to EDID value */
  7182. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7183. base.head) {
  7184. if (!connector->new_encoder ||
  7185. connector->new_encoder->new_crtc != crtc)
  7186. continue;
  7187. connected_sink_compute_bpp(connector, pipe_config);
  7188. }
  7189. return bpp;
  7190. }
  7191. static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
  7192. {
  7193. DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
  7194. "type: 0x%x flags: 0x%x\n",
  7195. mode->crtc_clock,
  7196. mode->crtc_hdisplay, mode->crtc_hsync_start,
  7197. mode->crtc_hsync_end, mode->crtc_htotal,
  7198. mode->crtc_vdisplay, mode->crtc_vsync_start,
  7199. mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
  7200. }
  7201. static void intel_dump_pipe_config(struct intel_crtc *crtc,
  7202. struct intel_crtc_config *pipe_config,
  7203. const char *context)
  7204. {
  7205. DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
  7206. context, pipe_name(crtc->pipe));
  7207. DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
  7208. DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
  7209. pipe_config->pipe_bpp, pipe_config->dither);
  7210. DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
  7211. pipe_config->has_pch_encoder,
  7212. pipe_config->fdi_lanes,
  7213. pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
  7214. pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
  7215. pipe_config->fdi_m_n.tu);
  7216. DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
  7217. pipe_config->has_dp_encoder,
  7218. pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
  7219. pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
  7220. pipe_config->dp_m_n.tu);
  7221. DRM_DEBUG_KMS("requested mode:\n");
  7222. drm_mode_debug_printmodeline(&pipe_config->requested_mode);
  7223. DRM_DEBUG_KMS("adjusted mode:\n");
  7224. drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
  7225. intel_dump_crtc_timings(&pipe_config->adjusted_mode);
  7226. DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
  7227. DRM_DEBUG_KMS("pipe src size: %dx%d\n",
  7228. pipe_config->pipe_src_w, pipe_config->pipe_src_h);
  7229. DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
  7230. pipe_config->gmch_pfit.control,
  7231. pipe_config->gmch_pfit.pgm_ratios,
  7232. pipe_config->gmch_pfit.lvds_border_bits);
  7233. DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
  7234. pipe_config->pch_pfit.pos,
  7235. pipe_config->pch_pfit.size,
  7236. pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
  7237. DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
  7238. DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
  7239. }
  7240. static bool check_encoder_cloning(struct drm_crtc *crtc)
  7241. {
  7242. int num_encoders = 0;
  7243. bool uncloneable_encoders = false;
  7244. struct intel_encoder *encoder;
  7245. list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
  7246. base.head) {
  7247. if (&encoder->new_crtc->base != crtc)
  7248. continue;
  7249. num_encoders++;
  7250. if (!encoder->cloneable)
  7251. uncloneable_encoders = true;
  7252. }
  7253. return !(num_encoders > 1 && uncloneable_encoders);
  7254. }
  7255. static struct intel_crtc_config *
  7256. intel_modeset_pipe_config(struct drm_crtc *crtc,
  7257. struct drm_framebuffer *fb,
  7258. struct drm_display_mode *mode)
  7259. {
  7260. struct drm_device *dev = crtc->dev;
  7261. struct intel_encoder *encoder;
  7262. struct intel_crtc_config *pipe_config;
  7263. int plane_bpp, ret = -EINVAL;
  7264. bool retry = true;
  7265. if (!check_encoder_cloning(crtc)) {
  7266. DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
  7267. return ERR_PTR(-EINVAL);
  7268. }
  7269. pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
  7270. if (!pipe_config)
  7271. return ERR_PTR(-ENOMEM);
  7272. drm_mode_copy(&pipe_config->adjusted_mode, mode);
  7273. drm_mode_copy(&pipe_config->requested_mode, mode);
  7274. pipe_config->cpu_transcoder =
  7275. (enum transcoder) to_intel_crtc(crtc)->pipe;
  7276. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  7277. /*
  7278. * Sanitize sync polarity flags based on requested ones. If neither
  7279. * positive or negative polarity is requested, treat this as meaning
  7280. * negative polarity.
  7281. */
  7282. if (!(pipe_config->adjusted_mode.flags &
  7283. (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
  7284. pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
  7285. if (!(pipe_config->adjusted_mode.flags &
  7286. (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
  7287. pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
  7288. /* Compute a starting value for pipe_config->pipe_bpp taking the source
  7289. * plane pixel format and any sink constraints into account. Returns the
  7290. * source plane bpp so that dithering can be selected on mismatches
  7291. * after encoders and crtc also have had their say. */
  7292. plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
  7293. fb, pipe_config);
  7294. if (plane_bpp < 0)
  7295. goto fail;
  7296. /*
  7297. * Determine the real pipe dimensions. Note that stereo modes can
  7298. * increase the actual pipe size due to the frame doubling and
  7299. * insertion of additional space for blanks between the frame. This
  7300. * is stored in the crtc timings. We use the requested mode to do this
  7301. * computation to clearly distinguish it from the adjusted mode, which
  7302. * can be changed by the connectors in the below retry loop.
  7303. */
  7304. drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
  7305. pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
  7306. pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
  7307. encoder_retry:
  7308. /* Ensure the port clock defaults are reset when retrying. */
  7309. pipe_config->port_clock = 0;
  7310. pipe_config->pixel_multiplier = 1;
  7311. /* Fill in default crtc timings, allow encoders to overwrite them. */
  7312. drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
  7313. /* Pass our mode to the connectors and the CRTC to give them a chance to
  7314. * adjust it according to limitations or connector properties, and also
  7315. * a chance to reject the mode entirely.
  7316. */
  7317. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7318. base.head) {
  7319. if (&encoder->new_crtc->base != crtc)
  7320. continue;
  7321. if (!(encoder->compute_config(encoder, pipe_config))) {
  7322. DRM_DEBUG_KMS("Encoder config failure\n");
  7323. goto fail;
  7324. }
  7325. }
  7326. /* Set default port clock if not overwritten by the encoder. Needs to be
  7327. * done afterwards in case the encoder adjusts the mode. */
  7328. if (!pipe_config->port_clock)
  7329. pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
  7330. * pipe_config->pixel_multiplier;
  7331. ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
  7332. if (ret < 0) {
  7333. DRM_DEBUG_KMS("CRTC fixup failed\n");
  7334. goto fail;
  7335. }
  7336. if (ret == RETRY) {
  7337. if (WARN(!retry, "loop in pipe configuration computation\n")) {
  7338. ret = -EINVAL;
  7339. goto fail;
  7340. }
  7341. DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
  7342. retry = false;
  7343. goto encoder_retry;
  7344. }
  7345. pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
  7346. DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
  7347. plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
  7348. return pipe_config;
  7349. fail:
  7350. kfree(pipe_config);
  7351. return ERR_PTR(ret);
  7352. }
  7353. /* Computes which crtcs are affected and sets the relevant bits in the mask. For
  7354. * simplicity we use the crtc's pipe number (because it's easier to obtain). */
  7355. static void
  7356. intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
  7357. unsigned *prepare_pipes, unsigned *disable_pipes)
  7358. {
  7359. struct intel_crtc *intel_crtc;
  7360. struct drm_device *dev = crtc->dev;
  7361. struct intel_encoder *encoder;
  7362. struct intel_connector *connector;
  7363. struct drm_crtc *tmp_crtc;
  7364. *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
  7365. /* Check which crtcs have changed outputs connected to them, these need
  7366. * to be part of the prepare_pipes mask. We don't (yet) support global
  7367. * modeset across multiple crtcs, so modeset_pipes will only have one
  7368. * bit set at most. */
  7369. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7370. base.head) {
  7371. if (connector->base.encoder == &connector->new_encoder->base)
  7372. continue;
  7373. if (connector->base.encoder) {
  7374. tmp_crtc = connector->base.encoder->crtc;
  7375. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  7376. }
  7377. if (connector->new_encoder)
  7378. *prepare_pipes |=
  7379. 1 << connector->new_encoder->new_crtc->pipe;
  7380. }
  7381. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7382. base.head) {
  7383. if (encoder->base.crtc == &encoder->new_crtc->base)
  7384. continue;
  7385. if (encoder->base.crtc) {
  7386. tmp_crtc = encoder->base.crtc;
  7387. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  7388. }
  7389. if (encoder->new_crtc)
  7390. *prepare_pipes |= 1 << encoder->new_crtc->pipe;
  7391. }
  7392. /* Check for any pipes that will be fully disabled ... */
  7393. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  7394. base.head) {
  7395. bool used = false;
  7396. /* Don't try to disable disabled crtcs. */
  7397. if (!intel_crtc->base.enabled)
  7398. continue;
  7399. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7400. base.head) {
  7401. if (encoder->new_crtc == intel_crtc)
  7402. used = true;
  7403. }
  7404. if (!used)
  7405. *disable_pipes |= 1 << intel_crtc->pipe;
  7406. }
  7407. /* set_mode is also used to update properties on life display pipes. */
  7408. intel_crtc = to_intel_crtc(crtc);
  7409. if (crtc->enabled)
  7410. *prepare_pipes |= 1 << intel_crtc->pipe;
  7411. /*
  7412. * For simplicity do a full modeset on any pipe where the output routing
  7413. * changed. We could be more clever, but that would require us to be
  7414. * more careful with calling the relevant encoder->mode_set functions.
  7415. */
  7416. if (*prepare_pipes)
  7417. *modeset_pipes = *prepare_pipes;
  7418. /* ... and mask these out. */
  7419. *modeset_pipes &= ~(*disable_pipes);
  7420. *prepare_pipes &= ~(*disable_pipes);
  7421. /*
  7422. * HACK: We don't (yet) fully support global modesets. intel_set_config
  7423. * obies this rule, but the modeset restore mode of
  7424. * intel_modeset_setup_hw_state does not.
  7425. */
  7426. *modeset_pipes &= 1 << intel_crtc->pipe;
  7427. *prepare_pipes &= 1 << intel_crtc->pipe;
  7428. DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
  7429. *modeset_pipes, *prepare_pipes, *disable_pipes);
  7430. }
  7431. static bool intel_crtc_in_use(struct drm_crtc *crtc)
  7432. {
  7433. struct drm_encoder *encoder;
  7434. struct drm_device *dev = crtc->dev;
  7435. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
  7436. if (encoder->crtc == crtc)
  7437. return true;
  7438. return false;
  7439. }
  7440. static void
  7441. intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
  7442. {
  7443. struct intel_encoder *intel_encoder;
  7444. struct intel_crtc *intel_crtc;
  7445. struct drm_connector *connector;
  7446. list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
  7447. base.head) {
  7448. if (!intel_encoder->base.crtc)
  7449. continue;
  7450. intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
  7451. if (prepare_pipes & (1 << intel_crtc->pipe))
  7452. intel_encoder->connectors_active = false;
  7453. }
  7454. intel_modeset_commit_output_state(dev);
  7455. /* Update computed state. */
  7456. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  7457. base.head) {
  7458. intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
  7459. }
  7460. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  7461. if (!connector->encoder || !connector->encoder->crtc)
  7462. continue;
  7463. intel_crtc = to_intel_crtc(connector->encoder->crtc);
  7464. if (prepare_pipes & (1 << intel_crtc->pipe)) {
  7465. struct drm_property *dpms_property =
  7466. dev->mode_config.dpms_property;
  7467. connector->dpms = DRM_MODE_DPMS_ON;
  7468. drm_object_property_set_value(&connector->base,
  7469. dpms_property,
  7470. DRM_MODE_DPMS_ON);
  7471. intel_encoder = to_intel_encoder(connector->encoder);
  7472. intel_encoder->connectors_active = true;
  7473. }
  7474. }
  7475. }
  7476. static bool intel_fuzzy_clock_check(int clock1, int clock2)
  7477. {
  7478. int diff;
  7479. if (clock1 == clock2)
  7480. return true;
  7481. if (!clock1 || !clock2)
  7482. return false;
  7483. diff = abs(clock1 - clock2);
  7484. if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
  7485. return true;
  7486. return false;
  7487. }
  7488. #define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
  7489. list_for_each_entry((intel_crtc), \
  7490. &(dev)->mode_config.crtc_list, \
  7491. base.head) \
  7492. if (mask & (1 <<(intel_crtc)->pipe))
  7493. static bool
  7494. intel_pipe_config_compare(struct drm_device *dev,
  7495. struct intel_crtc_config *current_config,
  7496. struct intel_crtc_config *pipe_config)
  7497. {
  7498. #define PIPE_CONF_CHECK_X(name) \
  7499. if (current_config->name != pipe_config->name) { \
  7500. DRM_ERROR("mismatch in " #name " " \
  7501. "(expected 0x%08x, found 0x%08x)\n", \
  7502. current_config->name, \
  7503. pipe_config->name); \
  7504. return false; \
  7505. }
  7506. #define PIPE_CONF_CHECK_I(name) \
  7507. if (current_config->name != pipe_config->name) { \
  7508. DRM_ERROR("mismatch in " #name " " \
  7509. "(expected %i, found %i)\n", \
  7510. current_config->name, \
  7511. pipe_config->name); \
  7512. return false; \
  7513. }
  7514. #define PIPE_CONF_CHECK_FLAGS(name, mask) \
  7515. if ((current_config->name ^ pipe_config->name) & (mask)) { \
  7516. DRM_ERROR("mismatch in " #name "(" #mask ") " \
  7517. "(expected %i, found %i)\n", \
  7518. current_config->name & (mask), \
  7519. pipe_config->name & (mask)); \
  7520. return false; \
  7521. }
  7522. #define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
  7523. if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
  7524. DRM_ERROR("mismatch in " #name " " \
  7525. "(expected %i, found %i)\n", \
  7526. current_config->name, \
  7527. pipe_config->name); \
  7528. return false; \
  7529. }
  7530. #define PIPE_CONF_QUIRK(quirk) \
  7531. ((current_config->quirks | pipe_config->quirks) & (quirk))
  7532. PIPE_CONF_CHECK_I(cpu_transcoder);
  7533. PIPE_CONF_CHECK_I(has_pch_encoder);
  7534. PIPE_CONF_CHECK_I(fdi_lanes);
  7535. PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
  7536. PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
  7537. PIPE_CONF_CHECK_I(fdi_m_n.link_m);
  7538. PIPE_CONF_CHECK_I(fdi_m_n.link_n);
  7539. PIPE_CONF_CHECK_I(fdi_m_n.tu);
  7540. PIPE_CONF_CHECK_I(has_dp_encoder);
  7541. PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
  7542. PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
  7543. PIPE_CONF_CHECK_I(dp_m_n.link_m);
  7544. PIPE_CONF_CHECK_I(dp_m_n.link_n);
  7545. PIPE_CONF_CHECK_I(dp_m_n.tu);
  7546. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
  7547. PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
  7548. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
  7549. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
  7550. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
  7551. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
  7552. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
  7553. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
  7554. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
  7555. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
  7556. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
  7557. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
  7558. PIPE_CONF_CHECK_I(pixel_multiplier);
  7559. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7560. DRM_MODE_FLAG_INTERLACE);
  7561. if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
  7562. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7563. DRM_MODE_FLAG_PHSYNC);
  7564. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7565. DRM_MODE_FLAG_NHSYNC);
  7566. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7567. DRM_MODE_FLAG_PVSYNC);
  7568. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7569. DRM_MODE_FLAG_NVSYNC);
  7570. }
  7571. PIPE_CONF_CHECK_I(pipe_src_w);
  7572. PIPE_CONF_CHECK_I(pipe_src_h);
  7573. PIPE_CONF_CHECK_I(gmch_pfit.control);
  7574. /* pfit ratios are autocomputed by the hw on gen4+ */
  7575. if (INTEL_INFO(dev)->gen < 4)
  7576. PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
  7577. PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
  7578. PIPE_CONF_CHECK_I(pch_pfit.enabled);
  7579. if (current_config->pch_pfit.enabled) {
  7580. PIPE_CONF_CHECK_I(pch_pfit.pos);
  7581. PIPE_CONF_CHECK_I(pch_pfit.size);
  7582. }
  7583. PIPE_CONF_CHECK_I(ips_enabled);
  7584. PIPE_CONF_CHECK_I(double_wide);
  7585. PIPE_CONF_CHECK_I(shared_dpll);
  7586. PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
  7587. PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
  7588. PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
  7589. PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
  7590. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
  7591. PIPE_CONF_CHECK_I(pipe_bpp);
  7592. if (!IS_HASWELL(dev)) {
  7593. PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
  7594. PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
  7595. }
  7596. #undef PIPE_CONF_CHECK_X
  7597. #undef PIPE_CONF_CHECK_I
  7598. #undef PIPE_CONF_CHECK_FLAGS
  7599. #undef PIPE_CONF_CHECK_CLOCK_FUZZY
  7600. #undef PIPE_CONF_QUIRK
  7601. return true;
  7602. }
  7603. static void
  7604. check_connector_state(struct drm_device *dev)
  7605. {
  7606. struct intel_connector *connector;
  7607. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7608. base.head) {
  7609. /* This also checks the encoder/connector hw state with the
  7610. * ->get_hw_state callbacks. */
  7611. intel_connector_check_state(connector);
  7612. WARN(&connector->new_encoder->base != connector->base.encoder,
  7613. "connector's staged encoder doesn't match current encoder\n");
  7614. }
  7615. }
  7616. static void
  7617. check_encoder_state(struct drm_device *dev)
  7618. {
  7619. struct intel_encoder *encoder;
  7620. struct intel_connector *connector;
  7621. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7622. base.head) {
  7623. bool enabled = false;
  7624. bool active = false;
  7625. enum pipe pipe, tracked_pipe;
  7626. DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
  7627. encoder->base.base.id,
  7628. drm_get_encoder_name(&encoder->base));
  7629. WARN(&encoder->new_crtc->base != encoder->base.crtc,
  7630. "encoder's stage crtc doesn't match current crtc\n");
  7631. WARN(encoder->connectors_active && !encoder->base.crtc,
  7632. "encoder's active_connectors set, but no crtc\n");
  7633. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7634. base.head) {
  7635. if (connector->base.encoder != &encoder->base)
  7636. continue;
  7637. enabled = true;
  7638. if (connector->base.dpms != DRM_MODE_DPMS_OFF)
  7639. active = true;
  7640. }
  7641. WARN(!!encoder->base.crtc != enabled,
  7642. "encoder's enabled state mismatch "
  7643. "(expected %i, found %i)\n",
  7644. !!encoder->base.crtc, enabled);
  7645. WARN(active && !encoder->base.crtc,
  7646. "active encoder with no crtc\n");
  7647. WARN(encoder->connectors_active != active,
  7648. "encoder's computed active state doesn't match tracked active state "
  7649. "(expected %i, found %i)\n", active, encoder->connectors_active);
  7650. active = encoder->get_hw_state(encoder, &pipe);
  7651. WARN(active != encoder->connectors_active,
  7652. "encoder's hw state doesn't match sw tracking "
  7653. "(expected %i, found %i)\n",
  7654. encoder->connectors_active, active);
  7655. if (!encoder->base.crtc)
  7656. continue;
  7657. tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
  7658. WARN(active && pipe != tracked_pipe,
  7659. "active encoder's pipe doesn't match"
  7660. "(expected %i, found %i)\n",
  7661. tracked_pipe, pipe);
  7662. }
  7663. }
  7664. static void
  7665. check_crtc_state(struct drm_device *dev)
  7666. {
  7667. drm_i915_private_t *dev_priv = dev->dev_private;
  7668. struct intel_crtc *crtc;
  7669. struct intel_encoder *encoder;
  7670. struct intel_crtc_config pipe_config;
  7671. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  7672. base.head) {
  7673. bool enabled = false;
  7674. bool active = false;
  7675. memset(&pipe_config, 0, sizeof(pipe_config));
  7676. DRM_DEBUG_KMS("[CRTC:%d]\n",
  7677. crtc->base.base.id);
  7678. WARN(crtc->active && !crtc->base.enabled,
  7679. "active crtc, but not enabled in sw tracking\n");
  7680. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7681. base.head) {
  7682. if (encoder->base.crtc != &crtc->base)
  7683. continue;
  7684. enabled = true;
  7685. if (encoder->connectors_active)
  7686. active = true;
  7687. }
  7688. WARN(active != crtc->active,
  7689. "crtc's computed active state doesn't match tracked active state "
  7690. "(expected %i, found %i)\n", active, crtc->active);
  7691. WARN(enabled != crtc->base.enabled,
  7692. "crtc's computed enabled state doesn't match tracked enabled state "
  7693. "(expected %i, found %i)\n", enabled, crtc->base.enabled);
  7694. active = dev_priv->display.get_pipe_config(crtc,
  7695. &pipe_config);
  7696. /* hw state is inconsistent with the pipe A quirk */
  7697. if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
  7698. active = crtc->active;
  7699. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7700. base.head) {
  7701. enum pipe pipe;
  7702. if (encoder->base.crtc != &crtc->base)
  7703. continue;
  7704. if (encoder->get_config &&
  7705. encoder->get_hw_state(encoder, &pipe))
  7706. encoder->get_config(encoder, &pipe_config);
  7707. }
  7708. WARN(crtc->active != active,
  7709. "crtc active state doesn't match with hw state "
  7710. "(expected %i, found %i)\n", crtc->active, active);
  7711. if (active &&
  7712. !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
  7713. WARN(1, "pipe state doesn't match!\n");
  7714. intel_dump_pipe_config(crtc, &pipe_config,
  7715. "[hw state]");
  7716. intel_dump_pipe_config(crtc, &crtc->config,
  7717. "[sw state]");
  7718. }
  7719. }
  7720. }
  7721. static void
  7722. check_shared_dpll_state(struct drm_device *dev)
  7723. {
  7724. drm_i915_private_t *dev_priv = dev->dev_private;
  7725. struct intel_crtc *crtc;
  7726. struct intel_dpll_hw_state dpll_hw_state;
  7727. int i;
  7728. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  7729. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  7730. int enabled_crtcs = 0, active_crtcs = 0;
  7731. bool active;
  7732. memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
  7733. DRM_DEBUG_KMS("%s\n", pll->name);
  7734. active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
  7735. WARN(pll->active > pll->refcount,
  7736. "more active pll users than references: %i vs %i\n",
  7737. pll->active, pll->refcount);
  7738. WARN(pll->active && !pll->on,
  7739. "pll in active use but not on in sw tracking\n");
  7740. WARN(pll->on && !pll->active,
  7741. "pll in on but not on in use in sw tracking\n");
  7742. WARN(pll->on != active,
  7743. "pll on state mismatch (expected %i, found %i)\n",
  7744. pll->on, active);
  7745. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  7746. base.head) {
  7747. if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
  7748. enabled_crtcs++;
  7749. if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
  7750. active_crtcs++;
  7751. }
  7752. WARN(pll->active != active_crtcs,
  7753. "pll active crtcs mismatch (expected %i, found %i)\n",
  7754. pll->active, active_crtcs);
  7755. WARN(pll->refcount != enabled_crtcs,
  7756. "pll enabled crtcs mismatch (expected %i, found %i)\n",
  7757. pll->refcount, enabled_crtcs);
  7758. WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
  7759. sizeof(dpll_hw_state)),
  7760. "pll hw state mismatch\n");
  7761. }
  7762. }
  7763. void
  7764. intel_modeset_check_state(struct drm_device *dev)
  7765. {
  7766. check_connector_state(dev);
  7767. check_encoder_state(dev);
  7768. check_crtc_state(dev);
  7769. check_shared_dpll_state(dev);
  7770. }
  7771. void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
  7772. int dotclock)
  7773. {
  7774. /*
  7775. * FDI already provided one idea for the dotclock.
  7776. * Yell if the encoder disagrees.
  7777. */
  7778. WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
  7779. "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
  7780. pipe_config->adjusted_mode.crtc_clock, dotclock);
  7781. }
  7782. static int __intel_set_mode(struct drm_crtc *crtc,
  7783. struct drm_display_mode *mode,
  7784. int x, int y, struct drm_framebuffer *fb)
  7785. {
  7786. struct drm_device *dev = crtc->dev;
  7787. drm_i915_private_t *dev_priv = dev->dev_private;
  7788. struct drm_display_mode *saved_mode, *saved_hwmode;
  7789. struct intel_crtc_config *pipe_config = NULL;
  7790. struct intel_crtc *intel_crtc;
  7791. unsigned disable_pipes, prepare_pipes, modeset_pipes;
  7792. int ret = 0;
  7793. saved_mode = kcalloc(2, sizeof(*saved_mode), GFP_KERNEL);
  7794. if (!saved_mode)
  7795. return -ENOMEM;
  7796. saved_hwmode = saved_mode + 1;
  7797. intel_modeset_affected_pipes(crtc, &modeset_pipes,
  7798. &prepare_pipes, &disable_pipes);
  7799. *saved_hwmode = crtc->hwmode;
  7800. *saved_mode = crtc->mode;
  7801. /* Hack: Because we don't (yet) support global modeset on multiple
  7802. * crtcs, we don't keep track of the new mode for more than one crtc.
  7803. * Hence simply check whether any bit is set in modeset_pipes in all the
  7804. * pieces of code that are not yet converted to deal with mutliple crtcs
  7805. * changing their mode at the same time. */
  7806. if (modeset_pipes) {
  7807. pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
  7808. if (IS_ERR(pipe_config)) {
  7809. ret = PTR_ERR(pipe_config);
  7810. pipe_config = NULL;
  7811. goto out;
  7812. }
  7813. intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
  7814. "[modeset]");
  7815. }
  7816. for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
  7817. intel_crtc_disable(&intel_crtc->base);
  7818. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
  7819. if (intel_crtc->base.enabled)
  7820. dev_priv->display.crtc_disable(&intel_crtc->base);
  7821. }
  7822. /* crtc->mode is already used by the ->mode_set callbacks, hence we need
  7823. * to set it here already despite that we pass it down the callchain.
  7824. */
  7825. if (modeset_pipes) {
  7826. crtc->mode = *mode;
  7827. /* mode_set/enable/disable functions rely on a correct pipe
  7828. * config. */
  7829. to_intel_crtc(crtc)->config = *pipe_config;
  7830. }
  7831. /* Only after disabling all output pipelines that will be changed can we
  7832. * update the the output configuration. */
  7833. intel_modeset_update_state(dev, prepare_pipes);
  7834. if (dev_priv->display.modeset_global_resources)
  7835. dev_priv->display.modeset_global_resources(dev);
  7836. /* Set up the DPLL and any encoders state that needs to adjust or depend
  7837. * on the DPLL.
  7838. */
  7839. for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
  7840. ret = intel_crtc_mode_set(&intel_crtc->base,
  7841. x, y, fb);
  7842. if (ret)
  7843. goto done;
  7844. }
  7845. /* Now enable the clocks, plane, pipe, and connectors that we set up. */
  7846. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
  7847. dev_priv->display.crtc_enable(&intel_crtc->base);
  7848. if (modeset_pipes) {
  7849. /* Store real post-adjustment hardware mode. */
  7850. crtc->hwmode = pipe_config->adjusted_mode;
  7851. /* Calculate and store various constants which
  7852. * are later needed by vblank and swap-completion
  7853. * timestamping. They are derived from true hwmode.
  7854. */
  7855. drm_calc_timestamping_constants(crtc);
  7856. }
  7857. /* FIXME: add subpixel order */
  7858. done:
  7859. if (ret && crtc->enabled) {
  7860. crtc->hwmode = *saved_hwmode;
  7861. crtc->mode = *saved_mode;
  7862. }
  7863. out:
  7864. kfree(pipe_config);
  7865. kfree(saved_mode);
  7866. return ret;
  7867. }
  7868. static int intel_set_mode(struct drm_crtc *crtc,
  7869. struct drm_display_mode *mode,
  7870. int x, int y, struct drm_framebuffer *fb)
  7871. {
  7872. int ret;
  7873. ret = __intel_set_mode(crtc, mode, x, y, fb);
  7874. if (ret == 0)
  7875. intel_modeset_check_state(crtc->dev);
  7876. return ret;
  7877. }
  7878. void intel_crtc_restore_mode(struct drm_crtc *crtc)
  7879. {
  7880. intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
  7881. }
  7882. #undef for_each_intel_crtc_masked
  7883. static void intel_set_config_free(struct intel_set_config *config)
  7884. {
  7885. if (!config)
  7886. return;
  7887. kfree(config->save_connector_encoders);
  7888. kfree(config->save_encoder_crtcs);
  7889. kfree(config);
  7890. }
  7891. static int intel_set_config_save_state(struct drm_device *dev,
  7892. struct intel_set_config *config)
  7893. {
  7894. struct drm_encoder *encoder;
  7895. struct drm_connector *connector;
  7896. int count;
  7897. config->save_encoder_crtcs =
  7898. kcalloc(dev->mode_config.num_encoder,
  7899. sizeof(struct drm_crtc *), GFP_KERNEL);
  7900. if (!config->save_encoder_crtcs)
  7901. return -ENOMEM;
  7902. config->save_connector_encoders =
  7903. kcalloc(dev->mode_config.num_connector,
  7904. sizeof(struct drm_encoder *), GFP_KERNEL);
  7905. if (!config->save_connector_encoders)
  7906. return -ENOMEM;
  7907. /* Copy data. Note that driver private data is not affected.
  7908. * Should anything bad happen only the expected state is
  7909. * restored, not the drivers personal bookkeeping.
  7910. */
  7911. count = 0;
  7912. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  7913. config->save_encoder_crtcs[count++] = encoder->crtc;
  7914. }
  7915. count = 0;
  7916. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  7917. config->save_connector_encoders[count++] = connector->encoder;
  7918. }
  7919. return 0;
  7920. }
  7921. static void intel_set_config_restore_state(struct drm_device *dev,
  7922. struct intel_set_config *config)
  7923. {
  7924. struct intel_encoder *encoder;
  7925. struct intel_connector *connector;
  7926. int count;
  7927. count = 0;
  7928. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  7929. encoder->new_crtc =
  7930. to_intel_crtc(config->save_encoder_crtcs[count++]);
  7931. }
  7932. count = 0;
  7933. list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
  7934. connector->new_encoder =
  7935. to_intel_encoder(config->save_connector_encoders[count++]);
  7936. }
  7937. }
  7938. static bool
  7939. is_crtc_connector_off(struct drm_mode_set *set)
  7940. {
  7941. int i;
  7942. if (set->num_connectors == 0)
  7943. return false;
  7944. if (WARN_ON(set->connectors == NULL))
  7945. return false;
  7946. for (i = 0; i < set->num_connectors; i++)
  7947. if (set->connectors[i]->encoder &&
  7948. set->connectors[i]->encoder->crtc == set->crtc &&
  7949. set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
  7950. return true;
  7951. return false;
  7952. }
  7953. static void
  7954. intel_set_config_compute_mode_changes(struct drm_mode_set *set,
  7955. struct intel_set_config *config)
  7956. {
  7957. /* We should be able to check here if the fb has the same properties
  7958. * and then just flip_or_move it */
  7959. if (is_crtc_connector_off(set)) {
  7960. config->mode_changed = true;
  7961. } else if (set->crtc->fb != set->fb) {
  7962. /* If we have no fb then treat it as a full mode set */
  7963. if (set->crtc->fb == NULL) {
  7964. struct intel_crtc *intel_crtc =
  7965. to_intel_crtc(set->crtc);
  7966. if (intel_crtc->active && i915_fastboot) {
  7967. DRM_DEBUG_KMS("crtc has no fb, will flip\n");
  7968. config->fb_changed = true;
  7969. } else {
  7970. DRM_DEBUG_KMS("inactive crtc, full mode set\n");
  7971. config->mode_changed = true;
  7972. }
  7973. } else if (set->fb == NULL) {
  7974. config->mode_changed = true;
  7975. } else if (set->fb->pixel_format !=
  7976. set->crtc->fb->pixel_format) {
  7977. config->mode_changed = true;
  7978. } else {
  7979. config->fb_changed = true;
  7980. }
  7981. }
  7982. if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
  7983. config->fb_changed = true;
  7984. if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
  7985. DRM_DEBUG_KMS("modes are different, full mode set\n");
  7986. drm_mode_debug_printmodeline(&set->crtc->mode);
  7987. drm_mode_debug_printmodeline(set->mode);
  7988. config->mode_changed = true;
  7989. }
  7990. DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
  7991. set->crtc->base.id, config->mode_changed, config->fb_changed);
  7992. }
  7993. static int
  7994. intel_modeset_stage_output_state(struct drm_device *dev,
  7995. struct drm_mode_set *set,
  7996. struct intel_set_config *config)
  7997. {
  7998. struct drm_crtc *new_crtc;
  7999. struct intel_connector *connector;
  8000. struct intel_encoder *encoder;
  8001. int ro;
  8002. /* The upper layers ensure that we either disable a crtc or have a list
  8003. * of connectors. For paranoia, double-check this. */
  8004. WARN_ON(!set->fb && (set->num_connectors != 0));
  8005. WARN_ON(set->fb && (set->num_connectors == 0));
  8006. list_for_each_entry(connector, &dev->mode_config.connector_list,
  8007. base.head) {
  8008. /* Otherwise traverse passed in connector list and get encoders
  8009. * for them. */
  8010. for (ro = 0; ro < set->num_connectors; ro++) {
  8011. if (set->connectors[ro] == &connector->base) {
  8012. connector->new_encoder = connector->encoder;
  8013. break;
  8014. }
  8015. }
  8016. /* If we disable the crtc, disable all its connectors. Also, if
  8017. * the connector is on the changing crtc but not on the new
  8018. * connector list, disable it. */
  8019. if ((!set->fb || ro == set->num_connectors) &&
  8020. connector->base.encoder &&
  8021. connector->base.encoder->crtc == set->crtc) {
  8022. connector->new_encoder = NULL;
  8023. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
  8024. connector->base.base.id,
  8025. drm_get_connector_name(&connector->base));
  8026. }
  8027. if (&connector->new_encoder->base != connector->base.encoder) {
  8028. DRM_DEBUG_KMS("encoder changed, full mode switch\n");
  8029. config->mode_changed = true;
  8030. }
  8031. }
  8032. /* connector->new_encoder is now updated for all connectors. */
  8033. /* Update crtc of enabled connectors. */
  8034. list_for_each_entry(connector, &dev->mode_config.connector_list,
  8035. base.head) {
  8036. if (!connector->new_encoder)
  8037. continue;
  8038. new_crtc = connector->new_encoder->base.crtc;
  8039. for (ro = 0; ro < set->num_connectors; ro++) {
  8040. if (set->connectors[ro] == &connector->base)
  8041. new_crtc = set->crtc;
  8042. }
  8043. /* Make sure the new CRTC will work with the encoder */
  8044. if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
  8045. new_crtc)) {
  8046. return -EINVAL;
  8047. }
  8048. connector->encoder->new_crtc = to_intel_crtc(new_crtc);
  8049. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
  8050. connector->base.base.id,
  8051. drm_get_connector_name(&connector->base),
  8052. new_crtc->base.id);
  8053. }
  8054. /* Check for any encoders that needs to be disabled. */
  8055. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  8056. base.head) {
  8057. list_for_each_entry(connector,
  8058. &dev->mode_config.connector_list,
  8059. base.head) {
  8060. if (connector->new_encoder == encoder) {
  8061. WARN_ON(!connector->new_encoder->new_crtc);
  8062. goto next_encoder;
  8063. }
  8064. }
  8065. encoder->new_crtc = NULL;
  8066. next_encoder:
  8067. /* Only now check for crtc changes so we don't miss encoders
  8068. * that will be disabled. */
  8069. if (&encoder->new_crtc->base != encoder->base.crtc) {
  8070. DRM_DEBUG_KMS("crtc changed, full mode switch\n");
  8071. config->mode_changed = true;
  8072. }
  8073. }
  8074. /* Now we've also updated encoder->new_crtc for all encoders. */
  8075. return 0;
  8076. }
  8077. static int intel_crtc_set_config(struct drm_mode_set *set)
  8078. {
  8079. struct drm_device *dev;
  8080. struct drm_mode_set save_set;
  8081. struct intel_set_config *config;
  8082. int ret;
  8083. BUG_ON(!set);
  8084. BUG_ON(!set->crtc);
  8085. BUG_ON(!set->crtc->helper_private);
  8086. /* Enforce sane interface api - has been abused by the fb helper. */
  8087. BUG_ON(!set->mode && set->fb);
  8088. BUG_ON(set->fb && set->num_connectors == 0);
  8089. if (set->fb) {
  8090. DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
  8091. set->crtc->base.id, set->fb->base.id,
  8092. (int)set->num_connectors, set->x, set->y);
  8093. } else {
  8094. DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
  8095. }
  8096. dev = set->crtc->dev;
  8097. ret = -ENOMEM;
  8098. config = kzalloc(sizeof(*config), GFP_KERNEL);
  8099. if (!config)
  8100. goto out_config;
  8101. ret = intel_set_config_save_state(dev, config);
  8102. if (ret)
  8103. goto out_config;
  8104. save_set.crtc = set->crtc;
  8105. save_set.mode = &set->crtc->mode;
  8106. save_set.x = set->crtc->x;
  8107. save_set.y = set->crtc->y;
  8108. save_set.fb = set->crtc->fb;
  8109. /* Compute whether we need a full modeset, only an fb base update or no
  8110. * change at all. In the future we might also check whether only the
  8111. * mode changed, e.g. for LVDS where we only change the panel fitter in
  8112. * such cases. */
  8113. intel_set_config_compute_mode_changes(set, config);
  8114. ret = intel_modeset_stage_output_state(dev, set, config);
  8115. if (ret)
  8116. goto fail;
  8117. if (config->mode_changed) {
  8118. ret = intel_set_mode(set->crtc, set->mode,
  8119. set->x, set->y, set->fb);
  8120. } else if (config->fb_changed) {
  8121. intel_crtc_wait_for_pending_flips(set->crtc);
  8122. ret = intel_pipe_set_base(set->crtc,
  8123. set->x, set->y, set->fb);
  8124. }
  8125. if (ret) {
  8126. DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
  8127. set->crtc->base.id, ret);
  8128. fail:
  8129. intel_set_config_restore_state(dev, config);
  8130. /* Try to restore the config */
  8131. if (config->mode_changed &&
  8132. intel_set_mode(save_set.crtc, save_set.mode,
  8133. save_set.x, save_set.y, save_set.fb))
  8134. DRM_ERROR("failed to restore config after modeset failure\n");
  8135. }
  8136. out_config:
  8137. intel_set_config_free(config);
  8138. return ret;
  8139. }
  8140. static const struct drm_crtc_funcs intel_crtc_funcs = {
  8141. .cursor_set = intel_crtc_cursor_set,
  8142. .cursor_move = intel_crtc_cursor_move,
  8143. .gamma_set = intel_crtc_gamma_set,
  8144. .set_config = intel_crtc_set_config,
  8145. .destroy = intel_crtc_destroy,
  8146. .page_flip = intel_crtc_page_flip,
  8147. };
  8148. static void intel_cpu_pll_init(struct drm_device *dev)
  8149. {
  8150. if (HAS_DDI(dev))
  8151. intel_ddi_pll_init(dev);
  8152. }
  8153. static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
  8154. struct intel_shared_dpll *pll,
  8155. struct intel_dpll_hw_state *hw_state)
  8156. {
  8157. uint32_t val;
  8158. val = I915_READ(PCH_DPLL(pll->id));
  8159. hw_state->dpll = val;
  8160. hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
  8161. hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
  8162. return val & DPLL_VCO_ENABLE;
  8163. }
  8164. static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
  8165. struct intel_shared_dpll *pll)
  8166. {
  8167. I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
  8168. I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
  8169. }
  8170. static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
  8171. struct intel_shared_dpll *pll)
  8172. {
  8173. /* PCH refclock must be enabled first */
  8174. assert_pch_refclk_enabled(dev_priv);
  8175. I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
  8176. /* Wait for the clocks to stabilize. */
  8177. POSTING_READ(PCH_DPLL(pll->id));
  8178. udelay(150);
  8179. /* The pixel multiplier can only be updated once the
  8180. * DPLL is enabled and the clocks are stable.
  8181. *
  8182. * So write it again.
  8183. */
  8184. I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
  8185. POSTING_READ(PCH_DPLL(pll->id));
  8186. udelay(200);
  8187. }
  8188. static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
  8189. struct intel_shared_dpll *pll)
  8190. {
  8191. struct drm_device *dev = dev_priv->dev;
  8192. struct intel_crtc *crtc;
  8193. /* Make sure no transcoder isn't still depending on us. */
  8194. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  8195. if (intel_crtc_to_shared_dpll(crtc) == pll)
  8196. assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
  8197. }
  8198. I915_WRITE(PCH_DPLL(pll->id), 0);
  8199. POSTING_READ(PCH_DPLL(pll->id));
  8200. udelay(200);
  8201. }
  8202. static char *ibx_pch_dpll_names[] = {
  8203. "PCH DPLL A",
  8204. "PCH DPLL B",
  8205. };
  8206. static void ibx_pch_dpll_init(struct drm_device *dev)
  8207. {
  8208. struct drm_i915_private *dev_priv = dev->dev_private;
  8209. int i;
  8210. dev_priv->num_shared_dpll = 2;
  8211. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  8212. dev_priv->shared_dplls[i].id = i;
  8213. dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
  8214. dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
  8215. dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
  8216. dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
  8217. dev_priv->shared_dplls[i].get_hw_state =
  8218. ibx_pch_dpll_get_hw_state;
  8219. }
  8220. }
  8221. static void intel_shared_dpll_init(struct drm_device *dev)
  8222. {
  8223. struct drm_i915_private *dev_priv = dev->dev_private;
  8224. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  8225. ibx_pch_dpll_init(dev);
  8226. else
  8227. dev_priv->num_shared_dpll = 0;
  8228. BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
  8229. DRM_DEBUG_KMS("%i shared PLLs initialized\n",
  8230. dev_priv->num_shared_dpll);
  8231. }
  8232. static void intel_crtc_init(struct drm_device *dev, int pipe)
  8233. {
  8234. drm_i915_private_t *dev_priv = dev->dev_private;
  8235. struct intel_crtc *intel_crtc;
  8236. int i;
  8237. intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
  8238. if (intel_crtc == NULL)
  8239. return;
  8240. drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
  8241. drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
  8242. for (i = 0; i < 256; i++) {
  8243. intel_crtc->lut_r[i] = i;
  8244. intel_crtc->lut_g[i] = i;
  8245. intel_crtc->lut_b[i] = i;
  8246. }
  8247. /* Swap pipes & planes for FBC on pre-965 */
  8248. intel_crtc->pipe = pipe;
  8249. intel_crtc->plane = pipe;
  8250. if (IS_MOBILE(dev) && IS_GEN3(dev)) {
  8251. DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
  8252. intel_crtc->plane = !pipe;
  8253. }
  8254. BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
  8255. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
  8256. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
  8257. dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
  8258. drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
  8259. }
  8260. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  8261. struct drm_file *file)
  8262. {
  8263. struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
  8264. struct drm_mode_object *drmmode_obj;
  8265. struct intel_crtc *crtc;
  8266. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  8267. return -ENODEV;
  8268. drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
  8269. DRM_MODE_OBJECT_CRTC);
  8270. if (!drmmode_obj) {
  8271. DRM_ERROR("no such CRTC id\n");
  8272. return -EINVAL;
  8273. }
  8274. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  8275. pipe_from_crtc_id->pipe = crtc->pipe;
  8276. return 0;
  8277. }
  8278. static int intel_encoder_clones(struct intel_encoder *encoder)
  8279. {
  8280. struct drm_device *dev = encoder->base.dev;
  8281. struct intel_encoder *source_encoder;
  8282. int index_mask = 0;
  8283. int entry = 0;
  8284. list_for_each_entry(source_encoder,
  8285. &dev->mode_config.encoder_list, base.head) {
  8286. if (encoder == source_encoder)
  8287. index_mask |= (1 << entry);
  8288. /* Intel hw has only one MUX where enocoders could be cloned. */
  8289. if (encoder->cloneable && source_encoder->cloneable)
  8290. index_mask |= (1 << entry);
  8291. entry++;
  8292. }
  8293. return index_mask;
  8294. }
  8295. static bool has_edp_a(struct drm_device *dev)
  8296. {
  8297. struct drm_i915_private *dev_priv = dev->dev_private;
  8298. if (!IS_MOBILE(dev))
  8299. return false;
  8300. if ((I915_READ(DP_A) & DP_DETECTED) == 0)
  8301. return false;
  8302. if (IS_GEN5(dev) &&
  8303. (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
  8304. return false;
  8305. return true;
  8306. }
  8307. static void intel_setup_outputs(struct drm_device *dev)
  8308. {
  8309. struct drm_i915_private *dev_priv = dev->dev_private;
  8310. struct intel_encoder *encoder;
  8311. bool dpd_is_edp = false;
  8312. intel_lvds_init(dev);
  8313. if (!IS_ULT(dev))
  8314. intel_crt_init(dev);
  8315. if (HAS_DDI(dev)) {
  8316. int found;
  8317. /* Haswell uses DDI functions to detect digital outputs */
  8318. found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
  8319. /* DDI A only supports eDP */
  8320. if (found)
  8321. intel_ddi_init(dev, PORT_A);
  8322. /* DDI B, C and D detection is indicated by the SFUSE_STRAP
  8323. * register */
  8324. found = I915_READ(SFUSE_STRAP);
  8325. if (found & SFUSE_STRAP_DDIB_DETECTED)
  8326. intel_ddi_init(dev, PORT_B);
  8327. if (found & SFUSE_STRAP_DDIC_DETECTED)
  8328. intel_ddi_init(dev, PORT_C);
  8329. if (found & SFUSE_STRAP_DDID_DETECTED)
  8330. intel_ddi_init(dev, PORT_D);
  8331. } else if (HAS_PCH_SPLIT(dev)) {
  8332. int found;
  8333. dpd_is_edp = intel_dpd_is_edp(dev);
  8334. if (has_edp_a(dev))
  8335. intel_dp_init(dev, DP_A, PORT_A);
  8336. if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
  8337. /* PCH SDVOB multiplex with HDMIB */
  8338. found = intel_sdvo_init(dev, PCH_SDVOB, true);
  8339. if (!found)
  8340. intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
  8341. if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
  8342. intel_dp_init(dev, PCH_DP_B, PORT_B);
  8343. }
  8344. if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
  8345. intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
  8346. if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
  8347. intel_hdmi_init(dev, PCH_HDMID, PORT_D);
  8348. if (I915_READ(PCH_DP_C) & DP_DETECTED)
  8349. intel_dp_init(dev, PCH_DP_C, PORT_C);
  8350. if (I915_READ(PCH_DP_D) & DP_DETECTED)
  8351. intel_dp_init(dev, PCH_DP_D, PORT_D);
  8352. } else if (IS_VALLEYVIEW(dev)) {
  8353. if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
  8354. intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
  8355. PORT_B);
  8356. if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
  8357. intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
  8358. }
  8359. if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
  8360. intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
  8361. PORT_C);
  8362. if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
  8363. intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
  8364. PORT_C);
  8365. }
  8366. intel_dsi_init(dev);
  8367. } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
  8368. bool found = false;
  8369. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  8370. DRM_DEBUG_KMS("probing SDVOB\n");
  8371. found = intel_sdvo_init(dev, GEN3_SDVOB, true);
  8372. if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
  8373. DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
  8374. intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
  8375. }
  8376. if (!found && SUPPORTS_INTEGRATED_DP(dev))
  8377. intel_dp_init(dev, DP_B, PORT_B);
  8378. }
  8379. /* Before G4X SDVOC doesn't have its own detect register */
  8380. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  8381. DRM_DEBUG_KMS("probing SDVOC\n");
  8382. found = intel_sdvo_init(dev, GEN3_SDVOC, false);
  8383. }
  8384. if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
  8385. if (SUPPORTS_INTEGRATED_HDMI(dev)) {
  8386. DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
  8387. intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
  8388. }
  8389. if (SUPPORTS_INTEGRATED_DP(dev))
  8390. intel_dp_init(dev, DP_C, PORT_C);
  8391. }
  8392. if (SUPPORTS_INTEGRATED_DP(dev) &&
  8393. (I915_READ(DP_D) & DP_DETECTED))
  8394. intel_dp_init(dev, DP_D, PORT_D);
  8395. } else if (IS_GEN2(dev))
  8396. intel_dvo_init(dev);
  8397. if (SUPPORTS_TV(dev))
  8398. intel_tv_init(dev);
  8399. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  8400. encoder->base.possible_crtcs = encoder->crtc_mask;
  8401. encoder->base.possible_clones =
  8402. intel_encoder_clones(encoder);
  8403. }
  8404. intel_init_pch_refclk(dev);
  8405. drm_helper_move_panel_connectors_to_head(dev);
  8406. }
  8407. void intel_framebuffer_fini(struct intel_framebuffer *fb)
  8408. {
  8409. drm_framebuffer_cleanup(&fb->base);
  8410. WARN_ON(!fb->obj->framebuffer_references--);
  8411. drm_gem_object_unreference_unlocked(&fb->obj->base);
  8412. }
  8413. static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
  8414. {
  8415. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  8416. intel_framebuffer_fini(intel_fb);
  8417. kfree(intel_fb);
  8418. }
  8419. static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  8420. struct drm_file *file,
  8421. unsigned int *handle)
  8422. {
  8423. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  8424. struct drm_i915_gem_object *obj = intel_fb->obj;
  8425. return drm_gem_handle_create(file, &obj->base, handle);
  8426. }
  8427. static const struct drm_framebuffer_funcs intel_fb_funcs = {
  8428. .destroy = intel_user_framebuffer_destroy,
  8429. .create_handle = intel_user_framebuffer_create_handle,
  8430. };
  8431. int intel_framebuffer_init(struct drm_device *dev,
  8432. struct intel_framebuffer *intel_fb,
  8433. struct drm_mode_fb_cmd2 *mode_cmd,
  8434. struct drm_i915_gem_object *obj)
  8435. {
  8436. int aligned_height, tile_height;
  8437. int pitch_limit;
  8438. int ret;
  8439. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  8440. if (obj->tiling_mode == I915_TILING_Y) {
  8441. DRM_DEBUG("hardware does not support tiling Y\n");
  8442. return -EINVAL;
  8443. }
  8444. if (mode_cmd->pitches[0] & 63) {
  8445. DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
  8446. mode_cmd->pitches[0]);
  8447. return -EINVAL;
  8448. }
  8449. if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
  8450. pitch_limit = 32*1024;
  8451. } else if (INTEL_INFO(dev)->gen >= 4) {
  8452. if (obj->tiling_mode)
  8453. pitch_limit = 16*1024;
  8454. else
  8455. pitch_limit = 32*1024;
  8456. } else if (INTEL_INFO(dev)->gen >= 3) {
  8457. if (obj->tiling_mode)
  8458. pitch_limit = 8*1024;
  8459. else
  8460. pitch_limit = 16*1024;
  8461. } else
  8462. /* XXX DSPC is limited to 4k tiled */
  8463. pitch_limit = 8*1024;
  8464. if (mode_cmd->pitches[0] > pitch_limit) {
  8465. DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
  8466. obj->tiling_mode ? "tiled" : "linear",
  8467. mode_cmd->pitches[0], pitch_limit);
  8468. return -EINVAL;
  8469. }
  8470. if (obj->tiling_mode != I915_TILING_NONE &&
  8471. mode_cmd->pitches[0] != obj->stride) {
  8472. DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
  8473. mode_cmd->pitches[0], obj->stride);
  8474. return -EINVAL;
  8475. }
  8476. /* Reject formats not supported by any plane early. */
  8477. switch (mode_cmd->pixel_format) {
  8478. case DRM_FORMAT_C8:
  8479. case DRM_FORMAT_RGB565:
  8480. case DRM_FORMAT_XRGB8888:
  8481. case DRM_FORMAT_ARGB8888:
  8482. break;
  8483. case DRM_FORMAT_XRGB1555:
  8484. case DRM_FORMAT_ARGB1555:
  8485. if (INTEL_INFO(dev)->gen > 3) {
  8486. DRM_DEBUG("unsupported pixel format: %s\n",
  8487. drm_get_format_name(mode_cmd->pixel_format));
  8488. return -EINVAL;
  8489. }
  8490. break;
  8491. case DRM_FORMAT_XBGR8888:
  8492. case DRM_FORMAT_ABGR8888:
  8493. case DRM_FORMAT_XRGB2101010:
  8494. case DRM_FORMAT_ARGB2101010:
  8495. case DRM_FORMAT_XBGR2101010:
  8496. case DRM_FORMAT_ABGR2101010:
  8497. if (INTEL_INFO(dev)->gen < 4) {
  8498. DRM_DEBUG("unsupported pixel format: %s\n",
  8499. drm_get_format_name(mode_cmd->pixel_format));
  8500. return -EINVAL;
  8501. }
  8502. break;
  8503. case DRM_FORMAT_YUYV:
  8504. case DRM_FORMAT_UYVY:
  8505. case DRM_FORMAT_YVYU:
  8506. case DRM_FORMAT_VYUY:
  8507. if (INTEL_INFO(dev)->gen < 5) {
  8508. DRM_DEBUG("unsupported pixel format: %s\n",
  8509. drm_get_format_name(mode_cmd->pixel_format));
  8510. return -EINVAL;
  8511. }
  8512. break;
  8513. default:
  8514. DRM_DEBUG("unsupported pixel format: %s\n",
  8515. drm_get_format_name(mode_cmd->pixel_format));
  8516. return -EINVAL;
  8517. }
  8518. /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
  8519. if (mode_cmd->offsets[0] != 0)
  8520. return -EINVAL;
  8521. tile_height = IS_GEN2(dev) ? 16 : 8;
  8522. aligned_height = ALIGN(mode_cmd->height,
  8523. obj->tiling_mode ? tile_height : 1);
  8524. /* FIXME drm helper for size checks (especially planar formats)? */
  8525. if (obj->base.size < aligned_height * mode_cmd->pitches[0])
  8526. return -EINVAL;
  8527. drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
  8528. intel_fb->obj = obj;
  8529. intel_fb->obj->framebuffer_references++;
  8530. ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
  8531. if (ret) {
  8532. DRM_ERROR("framebuffer init failed %d\n", ret);
  8533. return ret;
  8534. }
  8535. return 0;
  8536. }
  8537. static struct drm_framebuffer *
  8538. intel_user_framebuffer_create(struct drm_device *dev,
  8539. struct drm_file *filp,
  8540. struct drm_mode_fb_cmd2 *mode_cmd)
  8541. {
  8542. struct drm_i915_gem_object *obj;
  8543. obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
  8544. mode_cmd->handles[0]));
  8545. if (&obj->base == NULL)
  8546. return ERR_PTR(-ENOENT);
  8547. return intel_framebuffer_create(dev, mode_cmd, obj);
  8548. }
  8549. #ifndef CONFIG_DRM_I915_FBDEV
  8550. static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
  8551. {
  8552. }
  8553. #endif
  8554. static const struct drm_mode_config_funcs intel_mode_funcs = {
  8555. .fb_create = intel_user_framebuffer_create,
  8556. .output_poll_changed = intel_fbdev_output_poll_changed,
  8557. };
  8558. /* Set up chip specific display functions */
  8559. static void intel_init_display(struct drm_device *dev)
  8560. {
  8561. struct drm_i915_private *dev_priv = dev->dev_private;
  8562. if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
  8563. dev_priv->display.find_dpll = g4x_find_best_dpll;
  8564. else if (IS_VALLEYVIEW(dev))
  8565. dev_priv->display.find_dpll = vlv_find_best_dpll;
  8566. else if (IS_PINEVIEW(dev))
  8567. dev_priv->display.find_dpll = pnv_find_best_dpll;
  8568. else
  8569. dev_priv->display.find_dpll = i9xx_find_best_dpll;
  8570. if (HAS_DDI(dev)) {
  8571. dev_priv->display.get_pipe_config = haswell_get_pipe_config;
  8572. dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
  8573. dev_priv->display.crtc_enable = haswell_crtc_enable;
  8574. dev_priv->display.crtc_disable = haswell_crtc_disable;
  8575. dev_priv->display.off = haswell_crtc_off;
  8576. dev_priv->display.update_plane = ironlake_update_plane;
  8577. } else if (HAS_PCH_SPLIT(dev)) {
  8578. dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
  8579. dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
  8580. dev_priv->display.crtc_enable = ironlake_crtc_enable;
  8581. dev_priv->display.crtc_disable = ironlake_crtc_disable;
  8582. dev_priv->display.off = ironlake_crtc_off;
  8583. dev_priv->display.update_plane = ironlake_update_plane;
  8584. } else if (IS_VALLEYVIEW(dev)) {
  8585. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  8586. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  8587. dev_priv->display.crtc_enable = valleyview_crtc_enable;
  8588. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  8589. dev_priv->display.off = i9xx_crtc_off;
  8590. dev_priv->display.update_plane = i9xx_update_plane;
  8591. } else {
  8592. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  8593. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  8594. dev_priv->display.crtc_enable = i9xx_crtc_enable;
  8595. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  8596. dev_priv->display.off = i9xx_crtc_off;
  8597. dev_priv->display.update_plane = i9xx_update_plane;
  8598. }
  8599. /* Returns the core display clock speed */
  8600. if (IS_VALLEYVIEW(dev))
  8601. dev_priv->display.get_display_clock_speed =
  8602. valleyview_get_display_clock_speed;
  8603. else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
  8604. dev_priv->display.get_display_clock_speed =
  8605. i945_get_display_clock_speed;
  8606. else if (IS_I915G(dev))
  8607. dev_priv->display.get_display_clock_speed =
  8608. i915_get_display_clock_speed;
  8609. else if (IS_I945GM(dev) || IS_845G(dev))
  8610. dev_priv->display.get_display_clock_speed =
  8611. i9xx_misc_get_display_clock_speed;
  8612. else if (IS_PINEVIEW(dev))
  8613. dev_priv->display.get_display_clock_speed =
  8614. pnv_get_display_clock_speed;
  8615. else if (IS_I915GM(dev))
  8616. dev_priv->display.get_display_clock_speed =
  8617. i915gm_get_display_clock_speed;
  8618. else if (IS_I865G(dev))
  8619. dev_priv->display.get_display_clock_speed =
  8620. i865_get_display_clock_speed;
  8621. else if (IS_I85X(dev))
  8622. dev_priv->display.get_display_clock_speed =
  8623. i855_get_display_clock_speed;
  8624. else /* 852, 830 */
  8625. dev_priv->display.get_display_clock_speed =
  8626. i830_get_display_clock_speed;
  8627. if (HAS_PCH_SPLIT(dev)) {
  8628. if (IS_GEN5(dev)) {
  8629. dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
  8630. dev_priv->display.write_eld = ironlake_write_eld;
  8631. } else if (IS_GEN6(dev)) {
  8632. dev_priv->display.fdi_link_train = gen6_fdi_link_train;
  8633. dev_priv->display.write_eld = ironlake_write_eld;
  8634. } else if (IS_IVYBRIDGE(dev)) {
  8635. /* FIXME: detect B0+ stepping and use auto training */
  8636. dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
  8637. dev_priv->display.write_eld = ironlake_write_eld;
  8638. dev_priv->display.modeset_global_resources =
  8639. ivb_modeset_global_resources;
  8640. } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
  8641. dev_priv->display.fdi_link_train = hsw_fdi_link_train;
  8642. dev_priv->display.write_eld = haswell_write_eld;
  8643. dev_priv->display.modeset_global_resources =
  8644. haswell_modeset_global_resources;
  8645. }
  8646. } else if (IS_G4X(dev)) {
  8647. dev_priv->display.write_eld = g4x_write_eld;
  8648. }
  8649. /* Default just returns -ENODEV to indicate unsupported */
  8650. dev_priv->display.queue_flip = intel_default_queue_flip;
  8651. switch (INTEL_INFO(dev)->gen) {
  8652. case 2:
  8653. dev_priv->display.queue_flip = intel_gen2_queue_flip;
  8654. break;
  8655. case 3:
  8656. dev_priv->display.queue_flip = intel_gen3_queue_flip;
  8657. break;
  8658. case 4:
  8659. case 5:
  8660. dev_priv->display.queue_flip = intel_gen4_queue_flip;
  8661. break;
  8662. case 6:
  8663. dev_priv->display.queue_flip = intel_gen6_queue_flip;
  8664. break;
  8665. case 7:
  8666. case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
  8667. dev_priv->display.queue_flip = intel_gen7_queue_flip;
  8668. break;
  8669. }
  8670. }
  8671. /*
  8672. * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
  8673. * resume, or other times. This quirk makes sure that's the case for
  8674. * affected systems.
  8675. */
  8676. static void quirk_pipea_force(struct drm_device *dev)
  8677. {
  8678. struct drm_i915_private *dev_priv = dev->dev_private;
  8679. dev_priv->quirks |= QUIRK_PIPEA_FORCE;
  8680. DRM_INFO("applying pipe a force quirk\n");
  8681. }
  8682. /*
  8683. * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
  8684. */
  8685. static void quirk_ssc_force_disable(struct drm_device *dev)
  8686. {
  8687. struct drm_i915_private *dev_priv = dev->dev_private;
  8688. dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
  8689. DRM_INFO("applying lvds SSC disable quirk\n");
  8690. }
  8691. /*
  8692. * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
  8693. * brightness value
  8694. */
  8695. static void quirk_invert_brightness(struct drm_device *dev)
  8696. {
  8697. struct drm_i915_private *dev_priv = dev->dev_private;
  8698. dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
  8699. DRM_INFO("applying inverted panel brightness quirk\n");
  8700. }
  8701. /*
  8702. * Some machines (Dell XPS13) suffer broken backlight controls if
  8703. * BLM_PCH_PWM_ENABLE is set.
  8704. */
  8705. static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
  8706. {
  8707. struct drm_i915_private *dev_priv = dev->dev_private;
  8708. dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
  8709. DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
  8710. }
  8711. struct intel_quirk {
  8712. int device;
  8713. int subsystem_vendor;
  8714. int subsystem_device;
  8715. void (*hook)(struct drm_device *dev);
  8716. };
  8717. /* For systems that don't have a meaningful PCI subdevice/subvendor ID */
  8718. struct intel_dmi_quirk {
  8719. void (*hook)(struct drm_device *dev);
  8720. const struct dmi_system_id (*dmi_id_list)[];
  8721. };
  8722. static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
  8723. {
  8724. DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
  8725. return 1;
  8726. }
  8727. static const struct intel_dmi_quirk intel_dmi_quirks[] = {
  8728. {
  8729. .dmi_id_list = &(const struct dmi_system_id[]) {
  8730. {
  8731. .callback = intel_dmi_reverse_brightness,
  8732. .ident = "NCR Corporation",
  8733. .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
  8734. DMI_MATCH(DMI_PRODUCT_NAME, ""),
  8735. },
  8736. },
  8737. { } /* terminating entry */
  8738. },
  8739. .hook = quirk_invert_brightness,
  8740. },
  8741. };
  8742. static struct intel_quirk intel_quirks[] = {
  8743. /* HP Mini needs pipe A force quirk (LP: #322104) */
  8744. { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
  8745. /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
  8746. { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
  8747. /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
  8748. { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
  8749. /* 830 needs to leave pipe A & dpll A up */
  8750. { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  8751. /* Lenovo U160 cannot use SSC on LVDS */
  8752. { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
  8753. /* Sony Vaio Y cannot use SSC on LVDS */
  8754. { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
  8755. /*
  8756. * All GM45 Acer (and its brands eMachines and Packard Bell) laptops
  8757. * seem to use inverted backlight PWM.
  8758. */
  8759. { 0x2a42, 0x1025, PCI_ANY_ID, quirk_invert_brightness },
  8760. /* Dell XPS13 HD Sandy Bridge */
  8761. { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
  8762. /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
  8763. { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
  8764. };
  8765. static void intel_init_quirks(struct drm_device *dev)
  8766. {
  8767. struct pci_dev *d = dev->pdev;
  8768. int i;
  8769. for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
  8770. struct intel_quirk *q = &intel_quirks[i];
  8771. if (d->device == q->device &&
  8772. (d->subsystem_vendor == q->subsystem_vendor ||
  8773. q->subsystem_vendor == PCI_ANY_ID) &&
  8774. (d->subsystem_device == q->subsystem_device ||
  8775. q->subsystem_device == PCI_ANY_ID))
  8776. q->hook(dev);
  8777. }
  8778. for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
  8779. if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
  8780. intel_dmi_quirks[i].hook(dev);
  8781. }
  8782. }
  8783. /* Disable the VGA plane that we never use */
  8784. static void i915_disable_vga(struct drm_device *dev)
  8785. {
  8786. struct drm_i915_private *dev_priv = dev->dev_private;
  8787. u8 sr1;
  8788. u32 vga_reg = i915_vgacntrl_reg(dev);
  8789. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  8790. outb(SR01, VGA_SR_INDEX);
  8791. sr1 = inb(VGA_SR_DATA);
  8792. outb(sr1 | 1<<5, VGA_SR_DATA);
  8793. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  8794. udelay(300);
  8795. I915_WRITE(vga_reg, VGA_DISP_DISABLE);
  8796. POSTING_READ(vga_reg);
  8797. }
  8798. void intel_modeset_init_hw(struct drm_device *dev)
  8799. {
  8800. struct drm_i915_private *dev_priv = dev->dev_private;
  8801. intel_prepare_ddi(dev);
  8802. intel_init_clock_gating(dev);
  8803. /* Enable the CRI clock source so we can get at the display */
  8804. if (IS_VALLEYVIEW(dev))
  8805. I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
  8806. DPLL_INTEGRATED_CRI_CLK_VLV);
  8807. intel_init_dpio(dev);
  8808. mutex_lock(&dev->struct_mutex);
  8809. intel_enable_gt_powersave(dev);
  8810. mutex_unlock(&dev->struct_mutex);
  8811. }
  8812. void intel_modeset_suspend_hw(struct drm_device *dev)
  8813. {
  8814. intel_suspend_hw(dev);
  8815. }
  8816. void intel_modeset_init(struct drm_device *dev)
  8817. {
  8818. struct drm_i915_private *dev_priv = dev->dev_private;
  8819. int i, j, ret;
  8820. drm_mode_config_init(dev);
  8821. dev->mode_config.min_width = 0;
  8822. dev->mode_config.min_height = 0;
  8823. dev->mode_config.preferred_depth = 24;
  8824. dev->mode_config.prefer_shadow = 1;
  8825. dev->mode_config.funcs = &intel_mode_funcs;
  8826. intel_init_quirks(dev);
  8827. intel_init_pm(dev);
  8828. if (INTEL_INFO(dev)->num_pipes == 0)
  8829. return;
  8830. intel_init_display(dev);
  8831. if (IS_GEN2(dev)) {
  8832. dev->mode_config.max_width = 2048;
  8833. dev->mode_config.max_height = 2048;
  8834. } else if (IS_GEN3(dev)) {
  8835. dev->mode_config.max_width = 4096;
  8836. dev->mode_config.max_height = 4096;
  8837. } else {
  8838. dev->mode_config.max_width = 8192;
  8839. dev->mode_config.max_height = 8192;
  8840. }
  8841. dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
  8842. DRM_DEBUG_KMS("%d display pipe%s available.\n",
  8843. INTEL_INFO(dev)->num_pipes,
  8844. INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
  8845. for_each_pipe(i) {
  8846. intel_crtc_init(dev, i);
  8847. for (j = 0; j < dev_priv->num_plane; j++) {
  8848. ret = intel_plane_init(dev, i, j);
  8849. if (ret)
  8850. DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
  8851. pipe_name(i), sprite_name(i, j), ret);
  8852. }
  8853. }
  8854. intel_cpu_pll_init(dev);
  8855. intel_shared_dpll_init(dev);
  8856. /* Just disable it once at startup */
  8857. i915_disable_vga(dev);
  8858. intel_setup_outputs(dev);
  8859. /* Just in case the BIOS is doing something questionable. */
  8860. intel_disable_fbc(dev);
  8861. }
  8862. static void
  8863. intel_connector_break_all_links(struct intel_connector *connector)
  8864. {
  8865. connector->base.dpms = DRM_MODE_DPMS_OFF;
  8866. connector->base.encoder = NULL;
  8867. connector->encoder->connectors_active = false;
  8868. connector->encoder->base.crtc = NULL;
  8869. }
  8870. static void intel_enable_pipe_a(struct drm_device *dev)
  8871. {
  8872. struct intel_connector *connector;
  8873. struct drm_connector *crt = NULL;
  8874. struct intel_load_detect_pipe load_detect_temp;
  8875. /* We can't just switch on the pipe A, we need to set things up with a
  8876. * proper mode and output configuration. As a gross hack, enable pipe A
  8877. * by enabling the load detect pipe once. */
  8878. list_for_each_entry(connector,
  8879. &dev->mode_config.connector_list,
  8880. base.head) {
  8881. if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
  8882. crt = &connector->base;
  8883. break;
  8884. }
  8885. }
  8886. if (!crt)
  8887. return;
  8888. if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
  8889. intel_release_load_detect_pipe(crt, &load_detect_temp);
  8890. }
  8891. static bool
  8892. intel_check_plane_mapping(struct intel_crtc *crtc)
  8893. {
  8894. struct drm_device *dev = crtc->base.dev;
  8895. struct drm_i915_private *dev_priv = dev->dev_private;
  8896. u32 reg, val;
  8897. if (INTEL_INFO(dev)->num_pipes == 1)
  8898. return true;
  8899. reg = DSPCNTR(!crtc->plane);
  8900. val = I915_READ(reg);
  8901. if ((val & DISPLAY_PLANE_ENABLE) &&
  8902. (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
  8903. return false;
  8904. return true;
  8905. }
  8906. static void intel_sanitize_crtc(struct intel_crtc *crtc)
  8907. {
  8908. struct drm_device *dev = crtc->base.dev;
  8909. struct drm_i915_private *dev_priv = dev->dev_private;
  8910. u32 reg;
  8911. /* Clear any frame start delays used for debugging left by the BIOS */
  8912. reg = PIPECONF(crtc->config.cpu_transcoder);
  8913. I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
  8914. /* We need to sanitize the plane -> pipe mapping first because this will
  8915. * disable the crtc (and hence change the state) if it is wrong. Note
  8916. * that gen4+ has a fixed plane -> pipe mapping. */
  8917. if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
  8918. struct intel_connector *connector;
  8919. bool plane;
  8920. DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
  8921. crtc->base.base.id);
  8922. /* Pipe has the wrong plane attached and the plane is active.
  8923. * Temporarily change the plane mapping and disable everything
  8924. * ... */
  8925. plane = crtc->plane;
  8926. crtc->plane = !plane;
  8927. dev_priv->display.crtc_disable(&crtc->base);
  8928. crtc->plane = plane;
  8929. /* ... and break all links. */
  8930. list_for_each_entry(connector, &dev->mode_config.connector_list,
  8931. base.head) {
  8932. if (connector->encoder->base.crtc != &crtc->base)
  8933. continue;
  8934. intel_connector_break_all_links(connector);
  8935. }
  8936. WARN_ON(crtc->active);
  8937. crtc->base.enabled = false;
  8938. }
  8939. if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
  8940. crtc->pipe == PIPE_A && !crtc->active) {
  8941. /* BIOS forgot to enable pipe A, this mostly happens after
  8942. * resume. Force-enable the pipe to fix this, the update_dpms
  8943. * call below we restore the pipe to the right state, but leave
  8944. * the required bits on. */
  8945. intel_enable_pipe_a(dev);
  8946. }
  8947. /* Adjust the state of the output pipe according to whether we
  8948. * have active connectors/encoders. */
  8949. intel_crtc_update_dpms(&crtc->base);
  8950. if (crtc->active != crtc->base.enabled) {
  8951. struct intel_encoder *encoder;
  8952. /* This can happen either due to bugs in the get_hw_state
  8953. * functions or because the pipe is force-enabled due to the
  8954. * pipe A quirk. */
  8955. DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
  8956. crtc->base.base.id,
  8957. crtc->base.enabled ? "enabled" : "disabled",
  8958. crtc->active ? "enabled" : "disabled");
  8959. crtc->base.enabled = crtc->active;
  8960. /* Because we only establish the connector -> encoder ->
  8961. * crtc links if something is active, this means the
  8962. * crtc is now deactivated. Break the links. connector
  8963. * -> encoder links are only establish when things are
  8964. * actually up, hence no need to break them. */
  8965. WARN_ON(crtc->active);
  8966. for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
  8967. WARN_ON(encoder->connectors_active);
  8968. encoder->base.crtc = NULL;
  8969. }
  8970. }
  8971. }
  8972. static void intel_sanitize_encoder(struct intel_encoder *encoder)
  8973. {
  8974. struct intel_connector *connector;
  8975. struct drm_device *dev = encoder->base.dev;
  8976. /* We need to check both for a crtc link (meaning that the
  8977. * encoder is active and trying to read from a pipe) and the
  8978. * pipe itself being active. */
  8979. bool has_active_crtc = encoder->base.crtc &&
  8980. to_intel_crtc(encoder->base.crtc)->active;
  8981. if (encoder->connectors_active && !has_active_crtc) {
  8982. DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
  8983. encoder->base.base.id,
  8984. drm_get_encoder_name(&encoder->base));
  8985. /* Connector is active, but has no active pipe. This is
  8986. * fallout from our resume register restoring. Disable
  8987. * the encoder manually again. */
  8988. if (encoder->base.crtc) {
  8989. DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
  8990. encoder->base.base.id,
  8991. drm_get_encoder_name(&encoder->base));
  8992. encoder->disable(encoder);
  8993. }
  8994. /* Inconsistent output/port/pipe state happens presumably due to
  8995. * a bug in one of the get_hw_state functions. Or someplace else
  8996. * in our code, like the register restore mess on resume. Clamp
  8997. * things to off as a safer default. */
  8998. list_for_each_entry(connector,
  8999. &dev->mode_config.connector_list,
  9000. base.head) {
  9001. if (connector->encoder != encoder)
  9002. continue;
  9003. intel_connector_break_all_links(connector);
  9004. }
  9005. }
  9006. /* Enabled encoders without active connectors will be fixed in
  9007. * the crtc fixup. */
  9008. }
  9009. void i915_redisable_vga(struct drm_device *dev)
  9010. {
  9011. struct drm_i915_private *dev_priv = dev->dev_private;
  9012. u32 vga_reg = i915_vgacntrl_reg(dev);
  9013. /* This function can be called both from intel_modeset_setup_hw_state or
  9014. * at a very early point in our resume sequence, where the power well
  9015. * structures are not yet restored. Since this function is at a very
  9016. * paranoid "someone might have enabled VGA while we were not looking"
  9017. * level, just check if the power well is enabled instead of trying to
  9018. * follow the "don't touch the power well if we don't need it" policy
  9019. * the rest of the driver uses. */
  9020. if (HAS_POWER_WELL(dev) &&
  9021. (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
  9022. return;
  9023. if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
  9024. DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
  9025. i915_disable_vga(dev);
  9026. }
  9027. }
  9028. static void intel_modeset_readout_hw_state(struct drm_device *dev)
  9029. {
  9030. struct drm_i915_private *dev_priv = dev->dev_private;
  9031. enum pipe pipe;
  9032. struct intel_crtc *crtc;
  9033. struct intel_encoder *encoder;
  9034. struct intel_connector *connector;
  9035. int i;
  9036. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  9037. base.head) {
  9038. memset(&crtc->config, 0, sizeof(crtc->config));
  9039. crtc->active = dev_priv->display.get_pipe_config(crtc,
  9040. &crtc->config);
  9041. crtc->base.enabled = crtc->active;
  9042. crtc->primary_enabled = crtc->active;
  9043. DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
  9044. crtc->base.base.id,
  9045. crtc->active ? "enabled" : "disabled");
  9046. }
  9047. /* FIXME: Smash this into the new shared dpll infrastructure. */
  9048. if (HAS_DDI(dev))
  9049. intel_ddi_setup_hw_pll_state(dev);
  9050. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  9051. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  9052. pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
  9053. pll->active = 0;
  9054. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  9055. base.head) {
  9056. if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
  9057. pll->active++;
  9058. }
  9059. pll->refcount = pll->active;
  9060. DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
  9061. pll->name, pll->refcount, pll->on);
  9062. }
  9063. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  9064. base.head) {
  9065. pipe = 0;
  9066. if (encoder->get_hw_state(encoder, &pipe)) {
  9067. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  9068. encoder->base.crtc = &crtc->base;
  9069. if (encoder->get_config)
  9070. encoder->get_config(encoder, &crtc->config);
  9071. } else {
  9072. encoder->base.crtc = NULL;
  9073. }
  9074. encoder->connectors_active = false;
  9075. DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
  9076. encoder->base.base.id,
  9077. drm_get_encoder_name(&encoder->base),
  9078. encoder->base.crtc ? "enabled" : "disabled",
  9079. pipe_name(pipe));
  9080. }
  9081. list_for_each_entry(connector, &dev->mode_config.connector_list,
  9082. base.head) {
  9083. if (connector->get_hw_state(connector)) {
  9084. connector->base.dpms = DRM_MODE_DPMS_ON;
  9085. connector->encoder->connectors_active = true;
  9086. connector->base.encoder = &connector->encoder->base;
  9087. } else {
  9088. connector->base.dpms = DRM_MODE_DPMS_OFF;
  9089. connector->base.encoder = NULL;
  9090. }
  9091. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
  9092. connector->base.base.id,
  9093. drm_get_connector_name(&connector->base),
  9094. connector->base.encoder ? "enabled" : "disabled");
  9095. }
  9096. }
  9097. /* Scan out the current hw modeset state, sanitizes it and maps it into the drm
  9098. * and i915 state tracking structures. */
  9099. void intel_modeset_setup_hw_state(struct drm_device *dev,
  9100. bool force_restore)
  9101. {
  9102. struct drm_i915_private *dev_priv = dev->dev_private;
  9103. enum pipe pipe;
  9104. struct intel_crtc *crtc;
  9105. struct intel_encoder *encoder;
  9106. int i;
  9107. intel_modeset_readout_hw_state(dev);
  9108. /*
  9109. * Now that we have the config, copy it to each CRTC struct
  9110. * Note that this could go away if we move to using crtc_config
  9111. * checking everywhere.
  9112. */
  9113. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  9114. base.head) {
  9115. if (crtc->active && i915_fastboot) {
  9116. intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
  9117. DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
  9118. crtc->base.base.id);
  9119. drm_mode_debug_printmodeline(&crtc->base.mode);
  9120. }
  9121. }
  9122. /* HW state is read out, now we need to sanitize this mess. */
  9123. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  9124. base.head) {
  9125. intel_sanitize_encoder(encoder);
  9126. }
  9127. for_each_pipe(pipe) {
  9128. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  9129. intel_sanitize_crtc(crtc);
  9130. intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
  9131. }
  9132. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  9133. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  9134. if (!pll->on || pll->active)
  9135. continue;
  9136. DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
  9137. pll->disable(dev_priv, pll);
  9138. pll->on = false;
  9139. }
  9140. if (IS_HASWELL(dev))
  9141. ilk_wm_get_hw_state(dev);
  9142. if (force_restore) {
  9143. i915_redisable_vga(dev);
  9144. /*
  9145. * We need to use raw interfaces for restoring state to avoid
  9146. * checking (bogus) intermediate states.
  9147. */
  9148. for_each_pipe(pipe) {
  9149. struct drm_crtc *crtc =
  9150. dev_priv->pipe_to_crtc_mapping[pipe];
  9151. __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
  9152. crtc->fb);
  9153. }
  9154. } else {
  9155. intel_modeset_update_staged_output_state(dev);
  9156. }
  9157. intel_modeset_check_state(dev);
  9158. drm_mode_config_reset(dev);
  9159. }
  9160. void intel_modeset_gem_init(struct drm_device *dev)
  9161. {
  9162. intel_modeset_init_hw(dev);
  9163. intel_setup_overlay(dev);
  9164. intel_modeset_setup_hw_state(dev, false);
  9165. }
  9166. void intel_modeset_cleanup(struct drm_device *dev)
  9167. {
  9168. struct drm_i915_private *dev_priv = dev->dev_private;
  9169. struct drm_crtc *crtc;
  9170. struct drm_connector *connector;
  9171. /*
  9172. * Interrupts and polling as the first thing to avoid creating havoc.
  9173. * Too much stuff here (turning of rps, connectors, ...) would
  9174. * experience fancy races otherwise.
  9175. */
  9176. drm_irq_uninstall(dev);
  9177. cancel_work_sync(&dev_priv->hotplug_work);
  9178. /*
  9179. * Due to the hpd irq storm handling the hotplug work can re-arm the
  9180. * poll handlers. Hence disable polling after hpd handling is shut down.
  9181. */
  9182. drm_kms_helper_poll_fini(dev);
  9183. mutex_lock(&dev->struct_mutex);
  9184. intel_unregister_dsm_handler();
  9185. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  9186. /* Skip inactive CRTCs */
  9187. if (!crtc->fb)
  9188. continue;
  9189. intel_increase_pllclock(crtc);
  9190. }
  9191. intel_disable_fbc(dev);
  9192. intel_disable_gt_powersave(dev);
  9193. ironlake_teardown_rc6(dev);
  9194. mutex_unlock(&dev->struct_mutex);
  9195. /* flush any delayed tasks or pending work */
  9196. flush_scheduled_work();
  9197. /* destroy backlight, if any, before the connectors */
  9198. intel_panel_destroy_backlight(dev);
  9199. /* destroy the sysfs files before encoders/connectors */
  9200. list_for_each_entry(connector, &dev->mode_config.connector_list, head)
  9201. drm_sysfs_connector_remove(connector);
  9202. drm_mode_config_cleanup(dev);
  9203. intel_cleanup_overlay(dev);
  9204. }
  9205. /*
  9206. * Return which encoder is currently attached for connector.
  9207. */
  9208. struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
  9209. {
  9210. return &intel_attached_encoder(connector)->base;
  9211. }
  9212. void intel_connector_attach_encoder(struct intel_connector *connector,
  9213. struct intel_encoder *encoder)
  9214. {
  9215. connector->encoder = encoder;
  9216. drm_mode_connector_attach_encoder(&connector->base,
  9217. &encoder->base);
  9218. }
  9219. /*
  9220. * set vga decode state - true == enable VGA decode
  9221. */
  9222. int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
  9223. {
  9224. struct drm_i915_private *dev_priv = dev->dev_private;
  9225. u16 gmch_ctrl;
  9226. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
  9227. if (state)
  9228. gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
  9229. else
  9230. gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
  9231. pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
  9232. return 0;
  9233. }
  9234. struct intel_display_error_state {
  9235. u32 power_well_driver;
  9236. int num_transcoders;
  9237. struct intel_cursor_error_state {
  9238. u32 control;
  9239. u32 position;
  9240. u32 base;
  9241. u32 size;
  9242. } cursor[I915_MAX_PIPES];
  9243. struct intel_pipe_error_state {
  9244. u32 source;
  9245. } pipe[I915_MAX_PIPES];
  9246. struct intel_plane_error_state {
  9247. u32 control;
  9248. u32 stride;
  9249. u32 size;
  9250. u32 pos;
  9251. u32 addr;
  9252. u32 surface;
  9253. u32 tile_offset;
  9254. } plane[I915_MAX_PIPES];
  9255. struct intel_transcoder_error_state {
  9256. enum transcoder cpu_transcoder;
  9257. u32 conf;
  9258. u32 htotal;
  9259. u32 hblank;
  9260. u32 hsync;
  9261. u32 vtotal;
  9262. u32 vblank;
  9263. u32 vsync;
  9264. } transcoder[4];
  9265. };
  9266. struct intel_display_error_state *
  9267. intel_display_capture_error_state(struct drm_device *dev)
  9268. {
  9269. drm_i915_private_t *dev_priv = dev->dev_private;
  9270. struct intel_display_error_state *error;
  9271. int transcoders[] = {
  9272. TRANSCODER_A,
  9273. TRANSCODER_B,
  9274. TRANSCODER_C,
  9275. TRANSCODER_EDP,
  9276. };
  9277. int i;
  9278. if (INTEL_INFO(dev)->num_pipes == 0)
  9279. return NULL;
  9280. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  9281. if (error == NULL)
  9282. return NULL;
  9283. if (HAS_POWER_WELL(dev))
  9284. error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
  9285. for_each_pipe(i) {
  9286. if (!intel_display_power_enabled(dev, POWER_DOMAIN_PIPE(i)))
  9287. continue;
  9288. if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
  9289. error->cursor[i].control = I915_READ(CURCNTR(i));
  9290. error->cursor[i].position = I915_READ(CURPOS(i));
  9291. error->cursor[i].base = I915_READ(CURBASE(i));
  9292. } else {
  9293. error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
  9294. error->cursor[i].position = I915_READ(CURPOS_IVB(i));
  9295. error->cursor[i].base = I915_READ(CURBASE_IVB(i));
  9296. }
  9297. error->plane[i].control = I915_READ(DSPCNTR(i));
  9298. error->plane[i].stride = I915_READ(DSPSTRIDE(i));
  9299. if (INTEL_INFO(dev)->gen <= 3) {
  9300. error->plane[i].size = I915_READ(DSPSIZE(i));
  9301. error->plane[i].pos = I915_READ(DSPPOS(i));
  9302. }
  9303. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  9304. error->plane[i].addr = I915_READ(DSPADDR(i));
  9305. if (INTEL_INFO(dev)->gen >= 4) {
  9306. error->plane[i].surface = I915_READ(DSPSURF(i));
  9307. error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
  9308. }
  9309. error->pipe[i].source = I915_READ(PIPESRC(i));
  9310. }
  9311. error->num_transcoders = INTEL_INFO(dev)->num_pipes;
  9312. if (HAS_DDI(dev_priv->dev))
  9313. error->num_transcoders++; /* Account for eDP. */
  9314. for (i = 0; i < error->num_transcoders; i++) {
  9315. enum transcoder cpu_transcoder = transcoders[i];
  9316. if (!intel_display_power_enabled(dev,
  9317. POWER_DOMAIN_TRANSCODER(cpu_transcoder)))
  9318. continue;
  9319. error->transcoder[i].cpu_transcoder = cpu_transcoder;
  9320. error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
  9321. error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
  9322. error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
  9323. error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
  9324. error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
  9325. error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
  9326. error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
  9327. }
  9328. return error;
  9329. }
  9330. #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
  9331. void
  9332. intel_display_print_error_state(struct drm_i915_error_state_buf *m,
  9333. struct drm_device *dev,
  9334. struct intel_display_error_state *error)
  9335. {
  9336. int i;
  9337. if (!error)
  9338. return;
  9339. err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
  9340. if (HAS_POWER_WELL(dev))
  9341. err_printf(m, "PWR_WELL_CTL2: %08x\n",
  9342. error->power_well_driver);
  9343. for_each_pipe(i) {
  9344. err_printf(m, "Pipe [%d]:\n", i);
  9345. err_printf(m, " SRC: %08x\n", error->pipe[i].source);
  9346. err_printf(m, "Plane [%d]:\n", i);
  9347. err_printf(m, " CNTR: %08x\n", error->plane[i].control);
  9348. err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
  9349. if (INTEL_INFO(dev)->gen <= 3) {
  9350. err_printf(m, " SIZE: %08x\n", error->plane[i].size);
  9351. err_printf(m, " POS: %08x\n", error->plane[i].pos);
  9352. }
  9353. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  9354. err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
  9355. if (INTEL_INFO(dev)->gen >= 4) {
  9356. err_printf(m, " SURF: %08x\n", error->plane[i].surface);
  9357. err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
  9358. }
  9359. err_printf(m, "Cursor [%d]:\n", i);
  9360. err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
  9361. err_printf(m, " POS: %08x\n", error->cursor[i].position);
  9362. err_printf(m, " BASE: %08x\n", error->cursor[i].base);
  9363. }
  9364. for (i = 0; i < error->num_transcoders; i++) {
  9365. err_printf(m, "CPU transcoder: %c\n",
  9366. transcoder_name(error->transcoder[i].cpu_transcoder));
  9367. err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
  9368. err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
  9369. err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
  9370. err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
  9371. err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
  9372. err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
  9373. err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
  9374. }
  9375. }