cx88-dvb.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962
  1. /*
  2. *
  3. * device driver for Conexant 2388x based TV cards
  4. * MPEG Transport Stream (DVB) routines
  5. *
  6. * (c) 2004, 2005 Chris Pascoe <c.pascoe@itee.uq.edu.au>
  7. * (c) 2004 Gerd Knorr <kraxel@bytesex.org> [SuSE Labs]
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  22. */
  23. #include <linux/module.h>
  24. #include <linux/init.h>
  25. #include <linux/device.h>
  26. #include <linux/fs.h>
  27. #include <linux/kthread.h>
  28. #include <linux/file.h>
  29. #include <linux/suspend.h>
  30. #include "cx88.h"
  31. #include "dvb-pll.h"
  32. #include <media/v4l2-common.h>
  33. #include "mt352.h"
  34. #include "mt352_priv.h"
  35. #include "cx88-vp3054-i2c.h"
  36. #include "zl10353.h"
  37. #include "cx22702.h"
  38. #include "or51132.h"
  39. #include "lgdt330x.h"
  40. #include "s5h1409.h"
  41. #include "xc5000.h"
  42. #include "nxt200x.h"
  43. #include "cx24123.h"
  44. #include "isl6421.h"
  45. #include "tuner-xc2028.h"
  46. #include "tuner-xc2028-types.h"
  47. MODULE_DESCRIPTION("driver for cx2388x based DVB cards");
  48. MODULE_AUTHOR("Chris Pascoe <c.pascoe@itee.uq.edu.au>");
  49. MODULE_AUTHOR("Gerd Knorr <kraxel@bytesex.org> [SuSE Labs]");
  50. MODULE_LICENSE("GPL");
  51. static unsigned int debug;
  52. module_param(debug, int, 0644);
  53. MODULE_PARM_DESC(debug,"enable debug messages [dvb]");
  54. #define dprintk(level,fmt, arg...) if (debug >= level) \
  55. printk(KERN_DEBUG "%s/2-dvb: " fmt, core->name, ## arg)
  56. /* ------------------------------------------------------------------ */
  57. static int dvb_buf_setup(struct videobuf_queue *q,
  58. unsigned int *count, unsigned int *size)
  59. {
  60. struct cx8802_dev *dev = q->priv_data;
  61. dev->ts_packet_size = 188 * 4;
  62. dev->ts_packet_count = 32;
  63. *size = dev->ts_packet_size * dev->ts_packet_count;
  64. *count = 32;
  65. return 0;
  66. }
  67. static int dvb_buf_prepare(struct videobuf_queue *q,
  68. struct videobuf_buffer *vb, enum v4l2_field field)
  69. {
  70. struct cx8802_dev *dev = q->priv_data;
  71. return cx8802_buf_prepare(q, dev, (struct cx88_buffer*)vb,field);
  72. }
  73. static void dvb_buf_queue(struct videobuf_queue *q, struct videobuf_buffer *vb)
  74. {
  75. struct cx8802_dev *dev = q->priv_data;
  76. cx8802_buf_queue(dev, (struct cx88_buffer*)vb);
  77. }
  78. static void dvb_buf_release(struct videobuf_queue *q,
  79. struct videobuf_buffer *vb)
  80. {
  81. cx88_free_buffer(q, (struct cx88_buffer*)vb);
  82. }
  83. static struct videobuf_queue_ops dvb_qops = {
  84. .buf_setup = dvb_buf_setup,
  85. .buf_prepare = dvb_buf_prepare,
  86. .buf_queue = dvb_buf_queue,
  87. .buf_release = dvb_buf_release,
  88. };
  89. /* ------------------------------------------------------------------ */
  90. static int cx88_dvb_bus_ctrl(struct dvb_frontend* fe, int acquire)
  91. {
  92. struct cx8802_dev *dev= fe->dvb->priv;
  93. struct cx8802_driver *drv = NULL;
  94. int ret = 0;
  95. drv = cx8802_get_driver(dev, CX88_MPEG_DVB);
  96. if (drv) {
  97. if (acquire)
  98. ret = drv->request_acquire(drv);
  99. else
  100. ret = drv->request_release(drv);
  101. }
  102. return ret;
  103. }
  104. /* ------------------------------------------------------------------ */
  105. static int dvico_fusionhdtv_demod_init(struct dvb_frontend* fe)
  106. {
  107. static u8 clock_config [] = { CLOCK_CTL, 0x38, 0x39 };
  108. static u8 reset [] = { RESET, 0x80 };
  109. static u8 adc_ctl_1_cfg [] = { ADC_CTL_1, 0x40 };
  110. static u8 agc_cfg [] = { AGC_TARGET, 0x24, 0x20 };
  111. static u8 gpp_ctl_cfg [] = { GPP_CTL, 0x33 };
  112. static u8 capt_range_cfg[] = { CAPT_RANGE, 0x32 };
  113. mt352_write(fe, clock_config, sizeof(clock_config));
  114. udelay(200);
  115. mt352_write(fe, reset, sizeof(reset));
  116. mt352_write(fe, adc_ctl_1_cfg, sizeof(adc_ctl_1_cfg));
  117. mt352_write(fe, agc_cfg, sizeof(agc_cfg));
  118. mt352_write(fe, gpp_ctl_cfg, sizeof(gpp_ctl_cfg));
  119. mt352_write(fe, capt_range_cfg, sizeof(capt_range_cfg));
  120. return 0;
  121. }
  122. static int dvico_dual_demod_init(struct dvb_frontend *fe)
  123. {
  124. static u8 clock_config [] = { CLOCK_CTL, 0x38, 0x38 };
  125. static u8 reset [] = { RESET, 0x80 };
  126. static u8 adc_ctl_1_cfg [] = { ADC_CTL_1, 0x40 };
  127. static u8 agc_cfg [] = { AGC_TARGET, 0x28, 0x20 };
  128. static u8 gpp_ctl_cfg [] = { GPP_CTL, 0x33 };
  129. static u8 capt_range_cfg[] = { CAPT_RANGE, 0x32 };
  130. mt352_write(fe, clock_config, sizeof(clock_config));
  131. udelay(200);
  132. mt352_write(fe, reset, sizeof(reset));
  133. mt352_write(fe, adc_ctl_1_cfg, sizeof(adc_ctl_1_cfg));
  134. mt352_write(fe, agc_cfg, sizeof(agc_cfg));
  135. mt352_write(fe, gpp_ctl_cfg, sizeof(gpp_ctl_cfg));
  136. mt352_write(fe, capt_range_cfg, sizeof(capt_range_cfg));
  137. return 0;
  138. }
  139. static int dntv_live_dvbt_demod_init(struct dvb_frontend* fe)
  140. {
  141. static u8 clock_config [] = { 0x89, 0x38, 0x39 };
  142. static u8 reset [] = { 0x50, 0x80 };
  143. static u8 adc_ctl_1_cfg [] = { 0x8E, 0x40 };
  144. static u8 agc_cfg [] = { 0x67, 0x10, 0x23, 0x00, 0xFF, 0xFF,
  145. 0x00, 0xFF, 0x00, 0x40, 0x40 };
  146. static u8 dntv_extra[] = { 0xB5, 0x7A };
  147. static u8 capt_range_cfg[] = { 0x75, 0x32 };
  148. mt352_write(fe, clock_config, sizeof(clock_config));
  149. udelay(2000);
  150. mt352_write(fe, reset, sizeof(reset));
  151. mt352_write(fe, adc_ctl_1_cfg, sizeof(adc_ctl_1_cfg));
  152. mt352_write(fe, agc_cfg, sizeof(agc_cfg));
  153. udelay(2000);
  154. mt352_write(fe, dntv_extra, sizeof(dntv_extra));
  155. mt352_write(fe, capt_range_cfg, sizeof(capt_range_cfg));
  156. return 0;
  157. }
  158. static struct mt352_config dvico_fusionhdtv = {
  159. .demod_address = 0x0f,
  160. .demod_init = dvico_fusionhdtv_demod_init,
  161. };
  162. static struct mt352_config dntv_live_dvbt_config = {
  163. .demod_address = 0x0f,
  164. .demod_init = dntv_live_dvbt_demod_init,
  165. };
  166. static struct mt352_config dvico_fusionhdtv_dual = {
  167. .demod_address = 0x0f,
  168. .demod_init = dvico_dual_demod_init,
  169. };
  170. #if defined(CONFIG_VIDEO_CX88_VP3054) || (defined(CONFIG_VIDEO_CX88_VP3054_MODULE) && defined(MODULE))
  171. static int dntv_live_dvbt_pro_demod_init(struct dvb_frontend* fe)
  172. {
  173. static u8 clock_config [] = { 0x89, 0x38, 0x38 };
  174. static u8 reset [] = { 0x50, 0x80 };
  175. static u8 adc_ctl_1_cfg [] = { 0x8E, 0x40 };
  176. static u8 agc_cfg [] = { 0x67, 0x10, 0x20, 0x00, 0xFF, 0xFF,
  177. 0x00, 0xFF, 0x00, 0x40, 0x40 };
  178. static u8 dntv_extra[] = { 0xB5, 0x7A };
  179. static u8 capt_range_cfg[] = { 0x75, 0x32 };
  180. mt352_write(fe, clock_config, sizeof(clock_config));
  181. udelay(2000);
  182. mt352_write(fe, reset, sizeof(reset));
  183. mt352_write(fe, adc_ctl_1_cfg, sizeof(adc_ctl_1_cfg));
  184. mt352_write(fe, agc_cfg, sizeof(agc_cfg));
  185. udelay(2000);
  186. mt352_write(fe, dntv_extra, sizeof(dntv_extra));
  187. mt352_write(fe, capt_range_cfg, sizeof(capt_range_cfg));
  188. return 0;
  189. }
  190. static struct mt352_config dntv_live_dvbt_pro_config = {
  191. .demod_address = 0x0f,
  192. .no_tuner = 1,
  193. .demod_init = dntv_live_dvbt_pro_demod_init,
  194. };
  195. #endif
  196. static struct zl10353_config dvico_fusionhdtv_hybrid = {
  197. .demod_address = 0x0f,
  198. .no_tuner = 1,
  199. };
  200. static struct zl10353_config dvico_fusionhdtv_xc3028 = {
  201. .demod_address = 0x0f,
  202. .if2 = 45600,
  203. .no_tuner = 1,
  204. };
  205. static struct mt352_config dvico_fusionhdtv_mt352_xc3028 = {
  206. .demod_address = 0x0f,
  207. .if2 = 4560,
  208. .no_tuner = 1,
  209. .demod_init = dvico_fusionhdtv_demod_init,
  210. };
  211. static struct zl10353_config dvico_fusionhdtv_plus_v1_1 = {
  212. .demod_address = 0x0f,
  213. };
  214. static struct cx22702_config connexant_refboard_config = {
  215. .demod_address = 0x43,
  216. .output_mode = CX22702_SERIAL_OUTPUT,
  217. };
  218. static struct cx22702_config hauppauge_hvr_config = {
  219. .demod_address = 0x63,
  220. .output_mode = CX22702_SERIAL_OUTPUT,
  221. };
  222. static int or51132_set_ts_param(struct dvb_frontend* fe, int is_punctured)
  223. {
  224. struct cx8802_dev *dev= fe->dvb->priv;
  225. dev->ts_gen_cntrl = is_punctured ? 0x04 : 0x00;
  226. return 0;
  227. }
  228. static struct or51132_config pchdtv_hd3000 = {
  229. .demod_address = 0x15,
  230. .set_ts_params = or51132_set_ts_param,
  231. };
  232. static int lgdt330x_pll_rf_set(struct dvb_frontend* fe, int index)
  233. {
  234. struct cx8802_dev *dev= fe->dvb->priv;
  235. struct cx88_core *core = dev->core;
  236. dprintk(1, "%s: index = %d\n", __FUNCTION__, index);
  237. if (index == 0)
  238. cx_clear(MO_GP0_IO, 8);
  239. else
  240. cx_set(MO_GP0_IO, 8);
  241. return 0;
  242. }
  243. static int lgdt330x_set_ts_param(struct dvb_frontend* fe, int is_punctured)
  244. {
  245. struct cx8802_dev *dev= fe->dvb->priv;
  246. if (is_punctured)
  247. dev->ts_gen_cntrl |= 0x04;
  248. else
  249. dev->ts_gen_cntrl &= ~0x04;
  250. return 0;
  251. }
  252. static struct lgdt330x_config fusionhdtv_3_gold = {
  253. .demod_address = 0x0e,
  254. .demod_chip = LGDT3302,
  255. .serial_mpeg = 0x04, /* TPSERIAL for 3302 in TOP_CONTROL */
  256. .set_ts_params = lgdt330x_set_ts_param,
  257. };
  258. static struct lgdt330x_config fusionhdtv_5_gold = {
  259. .demod_address = 0x0e,
  260. .demod_chip = LGDT3303,
  261. .serial_mpeg = 0x40, /* TPSERIAL for 3303 in TOP_CONTROL */
  262. .set_ts_params = lgdt330x_set_ts_param,
  263. };
  264. static struct lgdt330x_config pchdtv_hd5500 = {
  265. .demod_address = 0x59,
  266. .demod_chip = LGDT3303,
  267. .serial_mpeg = 0x40, /* TPSERIAL for 3303 in TOP_CONTROL */
  268. .set_ts_params = lgdt330x_set_ts_param,
  269. };
  270. static int nxt200x_set_ts_param(struct dvb_frontend* fe, int is_punctured)
  271. {
  272. struct cx8802_dev *dev= fe->dvb->priv;
  273. dev->ts_gen_cntrl = is_punctured ? 0x04 : 0x00;
  274. return 0;
  275. }
  276. static struct nxt200x_config ati_hdtvwonder = {
  277. .demod_address = 0x0a,
  278. .set_ts_params = nxt200x_set_ts_param,
  279. };
  280. static int cx24123_set_ts_param(struct dvb_frontend* fe,
  281. int is_punctured)
  282. {
  283. struct cx8802_dev *dev= fe->dvb->priv;
  284. dev->ts_gen_cntrl = 0x02;
  285. return 0;
  286. }
  287. static int kworld_dvbs_100_set_voltage(struct dvb_frontend* fe,
  288. fe_sec_voltage_t voltage)
  289. {
  290. struct cx8802_dev *dev= fe->dvb->priv;
  291. struct cx88_core *core = dev->core;
  292. if (voltage == SEC_VOLTAGE_OFF)
  293. cx_write(MO_GP0_IO, 0x000006fb);
  294. else
  295. cx_write(MO_GP0_IO, 0x000006f9);
  296. if (core->prev_set_voltage)
  297. return core->prev_set_voltage(fe, voltage);
  298. return 0;
  299. }
  300. static int geniatech_dvbs_set_voltage(struct dvb_frontend *fe,
  301. fe_sec_voltage_t voltage)
  302. {
  303. struct cx8802_dev *dev= fe->dvb->priv;
  304. struct cx88_core *core = dev->core;
  305. if (voltage == SEC_VOLTAGE_OFF) {
  306. dprintk(1,"LNB Voltage OFF\n");
  307. cx_write(MO_GP0_IO, 0x0000efff);
  308. }
  309. if (core->prev_set_voltage)
  310. return core->prev_set_voltage(fe, voltage);
  311. return 0;
  312. }
  313. static int cx88_pci_nano_callback(void *ptr, int command, int arg)
  314. {
  315. struct cx88_core *core = ptr;
  316. switch (command) {
  317. case XC2028_TUNER_RESET:
  318. /* Send the tuner in then out of reset */
  319. dprintk(1, "%s: XC2028_TUNER_RESET %d\n", __FUNCTION__, arg);
  320. switch (core->boardnr) {
  321. case CX88_BOARD_DVICO_FUSIONHDTV_5_PCI_NANO:
  322. /* GPIO-4 xc3028 tuner */
  323. cx_set(MO_GP0_IO, 0x00001000);
  324. cx_clear(MO_GP0_IO, 0x00000010);
  325. msleep(100);
  326. cx_set(MO_GP0_IO, 0x00000010);
  327. msleep(100);
  328. break;
  329. }
  330. break;
  331. case XC2028_RESET_CLK:
  332. dprintk(1, "%s: XC2028_RESET_CLK %d\n", __FUNCTION__, arg);
  333. break;
  334. default:
  335. dprintk(1, "%s: unknown command %d, arg %d\n", __FUNCTION__,
  336. command, arg);
  337. return -EINVAL;
  338. }
  339. return 0;
  340. }
  341. static struct cx24123_config geniatech_dvbs_config = {
  342. .demod_address = 0x55,
  343. .set_ts_params = cx24123_set_ts_param,
  344. };
  345. static struct cx24123_config hauppauge_novas_config = {
  346. .demod_address = 0x55,
  347. .set_ts_params = cx24123_set_ts_param,
  348. };
  349. static struct cx24123_config kworld_dvbs_100_config = {
  350. .demod_address = 0x15,
  351. .set_ts_params = cx24123_set_ts_param,
  352. .lnb_polarity = 1,
  353. };
  354. static struct s5h1409_config pinnacle_pctv_hd_800i_config = {
  355. .demod_address = 0x32 >> 1,
  356. .output_mode = S5H1409_PARALLEL_OUTPUT,
  357. .gpio = S5H1409_GPIO_ON,
  358. .qam_if = 44000,
  359. .inversion = S5H1409_INVERSION_OFF,
  360. .status_mode = S5H1409_DEMODLOCKING,
  361. .mpeg_timing = S5H1409_MPEGTIMING_NONCONTINOUS_NONINVERTING_CLOCK,
  362. };
  363. static struct s5h1409_config dvico_hdtv5_pci_nano_config = {
  364. .demod_address = 0x32 >> 1,
  365. .output_mode = S5H1409_SERIAL_OUTPUT,
  366. .gpio = S5H1409_GPIO_OFF,
  367. .inversion = S5H1409_INVERSION_OFF,
  368. .status_mode = S5H1409_DEMODLOCKING,
  369. .mpeg_timing = S5H1409_MPEGTIMING_CONTINOUS_NONINVERTING_CLOCK,
  370. };
  371. static struct xc5000_config pinnacle_pctv_hd_800i_tuner_config = {
  372. .i2c_address = 0x64,
  373. .if_khz = 5380,
  374. .tuner_callback = cx88_tuner_callback,
  375. };
  376. static struct zl10353_config cx88_geniatech_x8000_mt = {
  377. .demod_address = (0x1e >> 1),
  378. .no_tuner = 1,
  379. };
  380. static int attach_xc3028(u8 addr, struct cx8802_dev *dev)
  381. {
  382. struct dvb_frontend *fe;
  383. struct xc2028_config cfg = {
  384. .i2c_adap = &dev->core->i2c_adap,
  385. .i2c_addr = addr,
  386. };
  387. if (!dev->dvb.frontend) {
  388. printk(KERN_ERR "%s/2: dvb frontend not attached. "
  389. "Can't attach xc3028\n",
  390. dev->core->name);
  391. return -EINVAL;
  392. }
  393. fe = dvb_attach(xc2028_attach, dev->dvb.frontend, &cfg);
  394. if (!fe) {
  395. printk(KERN_ERR "%s/2: xc3028 attach failed\n",
  396. dev->core->name);
  397. dvb_frontend_detach(dev->dvb.frontend);
  398. dvb_unregister_frontend(dev->dvb.frontend);
  399. dev->dvb.frontend = NULL;
  400. return -EINVAL;
  401. }
  402. printk(KERN_INFO "%s/2: xc3028 attached\n",
  403. dev->core->name);
  404. return 0;
  405. }
  406. static int dvb_register(struct cx8802_dev *dev)
  407. {
  408. /* init struct videobuf_dvb */
  409. dev->dvb.name = dev->core->name;
  410. dev->ts_gen_cntrl = 0x0c;
  411. /* init frontend */
  412. switch (dev->core->boardnr) {
  413. case CX88_BOARD_HAUPPAUGE_DVB_T1:
  414. dev->dvb.frontend = dvb_attach(cx22702_attach,
  415. &connexant_refboard_config,
  416. &dev->core->i2c_adap);
  417. if (dev->dvb.frontend != NULL) {
  418. dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
  419. &dev->core->i2c_adap,
  420. DVB_PLL_THOMSON_DTT759X);
  421. }
  422. break;
  423. case CX88_BOARD_TERRATEC_CINERGY_1400_DVB_T1:
  424. case CX88_BOARD_CONEXANT_DVB_T1:
  425. case CX88_BOARD_KWORLD_DVB_T_CX22702:
  426. case CX88_BOARD_WINFAST_DTV1000:
  427. dev->dvb.frontend = dvb_attach(cx22702_attach,
  428. &connexant_refboard_config,
  429. &dev->core->i2c_adap);
  430. if (dev->dvb.frontend != NULL) {
  431. dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x60,
  432. &dev->core->i2c_adap,
  433. DVB_PLL_THOMSON_DTT7579);
  434. }
  435. break;
  436. case CX88_BOARD_WINFAST_DTV2000H:
  437. case CX88_BOARD_HAUPPAUGE_HVR1100:
  438. case CX88_BOARD_HAUPPAUGE_HVR1100LP:
  439. case CX88_BOARD_HAUPPAUGE_HVR1300:
  440. case CX88_BOARD_HAUPPAUGE_HVR3000:
  441. dev->dvb.frontend = dvb_attach(cx22702_attach,
  442. &hauppauge_hvr_config,
  443. &dev->core->i2c_adap);
  444. if (dev->dvb.frontend != NULL) {
  445. dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
  446. &dev->core->i2c_adap, DVB_PLL_FMD1216ME);
  447. }
  448. break;
  449. case CX88_BOARD_DVICO_FUSIONHDTV_DVB_T_PLUS:
  450. dev->dvb.frontend = dvb_attach(mt352_attach,
  451. &dvico_fusionhdtv,
  452. &dev->core->i2c_adap);
  453. if (dev->dvb.frontend != NULL) {
  454. dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x60,
  455. NULL, DVB_PLL_THOMSON_DTT7579);
  456. break;
  457. }
  458. /* ZL10353 replaces MT352 on later cards */
  459. dev->dvb.frontend = dvb_attach(zl10353_attach,
  460. &dvico_fusionhdtv_plus_v1_1,
  461. &dev->core->i2c_adap);
  462. if (dev->dvb.frontend != NULL) {
  463. dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x60,
  464. NULL, DVB_PLL_THOMSON_DTT7579);
  465. }
  466. break;
  467. case CX88_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL:
  468. /* The tin box says DEE1601, but it seems to be DTT7579
  469. * compatible, with a slightly different MT352 AGC gain. */
  470. dev->dvb.frontend = dvb_attach(mt352_attach,
  471. &dvico_fusionhdtv_dual,
  472. &dev->core->i2c_adap);
  473. if (dev->dvb.frontend != NULL) {
  474. dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
  475. NULL, DVB_PLL_THOMSON_DTT7579);
  476. break;
  477. }
  478. /* ZL10353 replaces MT352 on later cards */
  479. dev->dvb.frontend = dvb_attach(zl10353_attach,
  480. &dvico_fusionhdtv_plus_v1_1,
  481. &dev->core->i2c_adap);
  482. if (dev->dvb.frontend != NULL) {
  483. dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
  484. NULL, DVB_PLL_THOMSON_DTT7579);
  485. }
  486. break;
  487. case CX88_BOARD_DVICO_FUSIONHDTV_DVB_T1:
  488. dev->dvb.frontend = dvb_attach(mt352_attach,
  489. &dvico_fusionhdtv,
  490. &dev->core->i2c_adap);
  491. if (dev->dvb.frontend != NULL) {
  492. dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
  493. NULL, DVB_PLL_LG_Z201);
  494. }
  495. break;
  496. case CX88_BOARD_KWORLD_DVB_T:
  497. case CX88_BOARD_DNTV_LIVE_DVB_T:
  498. case CX88_BOARD_ADSTECH_DVB_T_PCI:
  499. dev->dvb.frontend = dvb_attach(mt352_attach,
  500. &dntv_live_dvbt_config,
  501. &dev->core->i2c_adap);
  502. if (dev->dvb.frontend != NULL) {
  503. dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
  504. NULL, DVB_PLL_UNKNOWN_1);
  505. }
  506. break;
  507. case CX88_BOARD_DNTV_LIVE_DVB_T_PRO:
  508. #if defined(CONFIG_VIDEO_CX88_VP3054) || (defined(CONFIG_VIDEO_CX88_VP3054_MODULE) && defined(MODULE))
  509. /* MT352 is on a secondary I2C bus made from some GPIO lines */
  510. dev->dvb.frontend = dvb_attach(mt352_attach, &dntv_live_dvbt_pro_config,
  511. &dev->vp3054->adap);
  512. if (dev->dvb.frontend != NULL) {
  513. dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
  514. &dev->core->i2c_adap, DVB_PLL_FMD1216ME);
  515. }
  516. #else
  517. printk(KERN_ERR "%s/2: built without vp3054 support\n", dev->core->name);
  518. #endif
  519. break;
  520. case CX88_BOARD_DVICO_FUSIONHDTV_DVB_T_HYBRID:
  521. dev->dvb.frontend = dvb_attach(zl10353_attach,
  522. &dvico_fusionhdtv_hybrid,
  523. &dev->core->i2c_adap);
  524. if (dev->dvb.frontend != NULL) {
  525. dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
  526. &dev->core->i2c_adap,
  527. DVB_PLL_THOMSON_FE6600);
  528. }
  529. break;
  530. case CX88_BOARD_DVICO_FUSIONHDTV_DVB_T_PRO:
  531. dev->dvb.frontend = dvb_attach(zl10353_attach,
  532. &dvico_fusionhdtv_xc3028,
  533. &dev->core->i2c_adap);
  534. if (dev->dvb.frontend == NULL)
  535. dev->dvb.frontend = dvb_attach(mt352_attach,
  536. &dvico_fusionhdtv_mt352_xc3028,
  537. &dev->core->i2c_adap);
  538. /*
  539. * On this board, the demod provides the I2C bus pullup.
  540. * We must not permit gate_ctrl to be performed, or
  541. * the xc3028 cannot communicate on the bus.
  542. */
  543. if (dev->dvb.frontend)
  544. dev->dvb.frontend->ops.i2c_gate_ctrl = NULL;
  545. if (attach_xc3028(0x61, dev) < 0)
  546. return -EINVAL;
  547. break;
  548. case CX88_BOARD_PCHDTV_HD3000:
  549. dev->dvb.frontend = dvb_attach(or51132_attach, &pchdtv_hd3000,
  550. &dev->core->i2c_adap);
  551. if (dev->dvb.frontend != NULL) {
  552. dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
  553. &dev->core->i2c_adap,
  554. DVB_PLL_THOMSON_DTT761X);
  555. }
  556. break;
  557. case CX88_BOARD_DVICO_FUSIONHDTV_3_GOLD_Q:
  558. dev->ts_gen_cntrl = 0x08;
  559. {
  560. /* Do a hardware reset of chip before using it. */
  561. struct cx88_core *core = dev->core;
  562. cx_clear(MO_GP0_IO, 1);
  563. mdelay(100);
  564. cx_set(MO_GP0_IO, 1);
  565. mdelay(200);
  566. /* Select RF connector callback */
  567. fusionhdtv_3_gold.pll_rf_set = lgdt330x_pll_rf_set;
  568. dev->dvb.frontend = dvb_attach(lgdt330x_attach,
  569. &fusionhdtv_3_gold,
  570. &dev->core->i2c_adap);
  571. if (dev->dvb.frontend != NULL) {
  572. dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
  573. &dev->core->i2c_adap,
  574. DVB_PLL_MICROTUNE_4042);
  575. }
  576. }
  577. break;
  578. case CX88_BOARD_DVICO_FUSIONHDTV_3_GOLD_T:
  579. dev->ts_gen_cntrl = 0x08;
  580. {
  581. /* Do a hardware reset of chip before using it. */
  582. struct cx88_core *core = dev->core;
  583. cx_clear(MO_GP0_IO, 1);
  584. mdelay(100);
  585. cx_set(MO_GP0_IO, 9);
  586. mdelay(200);
  587. dev->dvb.frontend = dvb_attach(lgdt330x_attach,
  588. &fusionhdtv_3_gold,
  589. &dev->core->i2c_adap);
  590. if (dev->dvb.frontend != NULL) {
  591. dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
  592. &dev->core->i2c_adap,
  593. DVB_PLL_THOMSON_DTT761X);
  594. }
  595. }
  596. break;
  597. case CX88_BOARD_DVICO_FUSIONHDTV_5_GOLD:
  598. dev->ts_gen_cntrl = 0x08;
  599. {
  600. /* Do a hardware reset of chip before using it. */
  601. struct cx88_core *core = dev->core;
  602. cx_clear(MO_GP0_IO, 1);
  603. mdelay(100);
  604. cx_set(MO_GP0_IO, 1);
  605. mdelay(200);
  606. dev->dvb.frontend = dvb_attach(lgdt330x_attach,
  607. &fusionhdtv_5_gold,
  608. &dev->core->i2c_adap);
  609. if (dev->dvb.frontend != NULL) {
  610. dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
  611. &dev->core->i2c_adap,
  612. DVB_PLL_LG_TDVS_H06XF);
  613. }
  614. }
  615. break;
  616. case CX88_BOARD_PCHDTV_HD5500:
  617. dev->ts_gen_cntrl = 0x08;
  618. {
  619. /* Do a hardware reset of chip before using it. */
  620. struct cx88_core *core = dev->core;
  621. cx_clear(MO_GP0_IO, 1);
  622. mdelay(100);
  623. cx_set(MO_GP0_IO, 1);
  624. mdelay(200);
  625. dev->dvb.frontend = dvb_attach(lgdt330x_attach,
  626. &pchdtv_hd5500,
  627. &dev->core->i2c_adap);
  628. if (dev->dvb.frontend != NULL) {
  629. dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
  630. &dev->core->i2c_adap,
  631. DVB_PLL_LG_TDVS_H06XF);
  632. }
  633. }
  634. break;
  635. case CX88_BOARD_ATI_HDTVWONDER:
  636. dev->dvb.frontend = dvb_attach(nxt200x_attach,
  637. &ati_hdtvwonder,
  638. &dev->core->i2c_adap);
  639. if (dev->dvb.frontend != NULL) {
  640. dvb_attach(dvb_pll_attach, dev->dvb.frontend, 0x61,
  641. NULL, DVB_PLL_TUV1236D);
  642. }
  643. break;
  644. case CX88_BOARD_HAUPPAUGE_NOVASPLUS_S1:
  645. case CX88_BOARD_HAUPPAUGE_NOVASE2_S1:
  646. dev->dvb.frontend = dvb_attach(cx24123_attach,
  647. &hauppauge_novas_config,
  648. &dev->core->i2c_adap);
  649. if (dev->dvb.frontend) {
  650. dvb_attach(isl6421_attach, dev->dvb.frontend,
  651. &dev->core->i2c_adap, 0x08, 0x00, 0x00);
  652. }
  653. break;
  654. case CX88_BOARD_KWORLD_DVBS_100:
  655. dev->dvb.frontend = dvb_attach(cx24123_attach,
  656. &kworld_dvbs_100_config,
  657. &dev->core->i2c_adap);
  658. if (dev->dvb.frontend) {
  659. dev->core->prev_set_voltage = dev->dvb.frontend->ops.set_voltage;
  660. dev->dvb.frontend->ops.set_voltage = kworld_dvbs_100_set_voltage;
  661. }
  662. break;
  663. case CX88_BOARD_GENIATECH_DVBS:
  664. dev->dvb.frontend = dvb_attach(cx24123_attach,
  665. &geniatech_dvbs_config,
  666. &dev->core->i2c_adap);
  667. if (dev->dvb.frontend) {
  668. dev->core->prev_set_voltage = dev->dvb.frontend->ops.set_voltage;
  669. dev->dvb.frontend->ops.set_voltage = geniatech_dvbs_set_voltage;
  670. }
  671. break;
  672. case CX88_BOARD_PINNACLE_PCTV_HD_800i:
  673. dev->dvb.frontend = dvb_attach(s5h1409_attach,
  674. &pinnacle_pctv_hd_800i_config,
  675. &dev->core->i2c_adap);
  676. if (dev->dvb.frontend != NULL) {
  677. /* tuner_config.video_dev must point to
  678. * i2c_adap.algo_data
  679. */
  680. pinnacle_pctv_hd_800i_tuner_config.priv =
  681. dev->core->i2c_adap.algo_data;
  682. dvb_attach(xc5000_attach, dev->dvb.frontend,
  683. &dev->core->i2c_adap,
  684. &pinnacle_pctv_hd_800i_tuner_config);
  685. }
  686. break;
  687. case CX88_BOARD_DVICO_FUSIONHDTV_5_PCI_NANO:
  688. dev->dvb.frontend = dvb_attach(s5h1409_attach,
  689. &dvico_hdtv5_pci_nano_config,
  690. &dev->core->i2c_adap);
  691. if (dev->dvb.frontend != NULL) {
  692. struct dvb_frontend *fe;
  693. struct xc2028_config cfg = {
  694. .i2c_adap = &dev->core->i2c_adap,
  695. .i2c_addr = 0x61,
  696. .callback = cx88_pci_nano_callback,
  697. };
  698. static struct xc2028_ctrl ctl = {
  699. .fname = "xc3028-v27.fw",
  700. .max_len = 64,
  701. .scode_table = OREN538,
  702. };
  703. fe = dvb_attach(xc2028_attach,
  704. dev->dvb.frontend, &cfg);
  705. if (fe != NULL && fe->ops.tuner_ops.set_config != NULL)
  706. fe->ops.tuner_ops.set_config(fe, &ctl);
  707. }
  708. break;
  709. case CX88_BOARD_PINNACLE_HYBRID_PCTV:
  710. dev->dvb.frontend = dvb_attach(zl10353_attach,
  711. &cx88_geniatech_x8000_mt,
  712. &dev->core->i2c_adap);
  713. if (attach_xc3028(0x61, dev) < 0)
  714. return -EINVAL;
  715. break;
  716. case CX88_BOARD_GENIATECH_X8000_MT:
  717. dev->ts_gen_cntrl = 0x00;
  718. dev->dvb.frontend = dvb_attach(zl10353_attach,
  719. &cx88_geniatech_x8000_mt,
  720. &dev->core->i2c_adap);
  721. if (attach_xc3028(0x61, dev) < 0)
  722. return -EINVAL;
  723. break;
  724. default:
  725. printk(KERN_ERR "%s/2: The frontend of your DVB/ATSC card isn't supported yet\n",
  726. dev->core->name);
  727. break;
  728. }
  729. if (NULL == dev->dvb.frontend) {
  730. printk(KERN_ERR
  731. "%s/2: frontend initialization failed\n",
  732. dev->core->name);
  733. return -EINVAL;
  734. }
  735. /* Ensure all frontends negotiate bus access */
  736. dev->dvb.frontend->ops.ts_bus_ctrl = cx88_dvb_bus_ctrl;
  737. /* Put the analog decoder in standby to keep it quiet */
  738. cx88_call_i2c_clients (dev->core, TUNER_SET_STANDBY, NULL);
  739. /* register everything */
  740. return videobuf_dvb_register(&dev->dvb, THIS_MODULE, dev, &dev->pci->dev);
  741. }
  742. /* ----------------------------------------------------------- */
  743. /* CX8802 MPEG -> mini driver - We have been given the hardware */
  744. static int cx8802_dvb_advise_acquire(struct cx8802_driver *drv)
  745. {
  746. struct cx88_core *core = drv->core;
  747. int err = 0;
  748. dprintk( 1, "%s\n", __FUNCTION__);
  749. switch (core->boardnr) {
  750. case CX88_BOARD_HAUPPAUGE_HVR1300:
  751. /* We arrive here with either the cx23416 or the cx22702
  752. * on the bus. Take the bus from the cx23416 and enable the
  753. * cx22702 demod
  754. */
  755. cx_set(MO_GP0_IO, 0x00000080); /* cx22702 out of reset and enable */
  756. cx_clear(MO_GP0_IO, 0x00000004);
  757. udelay(1000);
  758. break;
  759. default:
  760. err = -ENODEV;
  761. }
  762. return err;
  763. }
  764. /* CX8802 MPEG -> mini driver - We no longer have the hardware */
  765. static int cx8802_dvb_advise_release(struct cx8802_driver *drv)
  766. {
  767. struct cx88_core *core = drv->core;
  768. int err = 0;
  769. dprintk( 1, "%s\n", __FUNCTION__);
  770. switch (core->boardnr) {
  771. case CX88_BOARD_HAUPPAUGE_HVR1300:
  772. /* Do Nothing, leave the cx22702 on the bus. */
  773. break;
  774. default:
  775. err = -ENODEV;
  776. }
  777. return err;
  778. }
  779. static int cx8802_dvb_probe(struct cx8802_driver *drv)
  780. {
  781. struct cx88_core *core = drv->core;
  782. struct cx8802_dev *dev = drv->core->dvbdev;
  783. int err;
  784. dprintk( 1, "%s\n", __FUNCTION__);
  785. dprintk( 1, " ->being probed by Card=%d Name=%s, PCI %02x:%02x\n",
  786. core->boardnr,
  787. core->name,
  788. core->pci_bus,
  789. core->pci_slot);
  790. err = -ENODEV;
  791. if (!(core->board.mpeg & CX88_MPEG_DVB))
  792. goto fail_core;
  793. /* If vp3054 isn't enabled, a stub will just return 0 */
  794. err = vp3054_i2c_probe(dev);
  795. if (0 != err)
  796. goto fail_core;
  797. /* dvb stuff */
  798. printk(KERN_INFO "%s/2: cx2388x based DVB/ATSC card\n", core->name);
  799. videobuf_queue_sg_init(&dev->dvb.dvbq, &dvb_qops,
  800. &dev->pci->dev, &dev->slock,
  801. V4L2_BUF_TYPE_VIDEO_CAPTURE,
  802. V4L2_FIELD_TOP,
  803. sizeof(struct cx88_buffer),
  804. dev);
  805. err = dvb_register(dev);
  806. if (err != 0)
  807. printk(KERN_ERR "%s/2: dvb_register failed (err = %d)\n",
  808. core->name, err);
  809. fail_core:
  810. return err;
  811. }
  812. static int cx8802_dvb_remove(struct cx8802_driver *drv)
  813. {
  814. struct cx8802_dev *dev = drv->core->dvbdev;
  815. /* dvb */
  816. videobuf_dvb_unregister(&dev->dvb);
  817. vp3054_i2c_remove(dev);
  818. return 0;
  819. }
  820. static struct cx8802_driver cx8802_dvb_driver = {
  821. .type_id = CX88_MPEG_DVB,
  822. .hw_access = CX8802_DRVCTL_SHARED,
  823. .probe = cx8802_dvb_probe,
  824. .remove = cx8802_dvb_remove,
  825. .advise_acquire = cx8802_dvb_advise_acquire,
  826. .advise_release = cx8802_dvb_advise_release,
  827. };
  828. static int dvb_init(void)
  829. {
  830. printk(KERN_INFO "cx88/2: cx2388x dvb driver version %d.%d.%d loaded\n",
  831. (CX88_VERSION_CODE >> 16) & 0xff,
  832. (CX88_VERSION_CODE >> 8) & 0xff,
  833. CX88_VERSION_CODE & 0xff);
  834. #ifdef SNAPSHOT
  835. printk(KERN_INFO "cx2388x: snapshot date %04d-%02d-%02d\n",
  836. SNAPSHOT/10000, (SNAPSHOT/100)%100, SNAPSHOT%100);
  837. #endif
  838. return cx8802_register_driver(&cx8802_dvb_driver);
  839. }
  840. static void dvb_fini(void)
  841. {
  842. cx8802_unregister_driver(&cx8802_dvb_driver);
  843. }
  844. module_init(dvb_init);
  845. module_exit(dvb_fini);
  846. /*
  847. * Local variables:
  848. * c-basic-offset: 8
  849. * compile-command: "make DVB=1"
  850. * End:
  851. */