intel_ringbuffer.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <drm/drmP.h>
  30. #include "i915_drv.h"
  31. #include <drm/i915_drm.h>
  32. #include "i915_trace.h"
  33. #include "intel_drv.h"
  34. /*
  35. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  36. * over cache flushing.
  37. */
  38. struct pipe_control {
  39. struct drm_i915_gem_object *obj;
  40. volatile u32 *cpu_page;
  41. u32 gtt_offset;
  42. };
  43. static inline int ring_space(struct intel_ring_buffer *ring)
  44. {
  45. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  46. if (space < 0)
  47. space += ring->size;
  48. return space;
  49. }
  50. static int
  51. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  52. u32 invalidate_domains,
  53. u32 flush_domains)
  54. {
  55. u32 cmd;
  56. int ret;
  57. cmd = MI_FLUSH;
  58. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  59. cmd |= MI_NO_WRITE_FLUSH;
  60. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  61. cmd |= MI_READ_FLUSH;
  62. ret = intel_ring_begin(ring, 2);
  63. if (ret)
  64. return ret;
  65. intel_ring_emit(ring, cmd);
  66. intel_ring_emit(ring, MI_NOOP);
  67. intel_ring_advance(ring);
  68. return 0;
  69. }
  70. static int
  71. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  72. u32 invalidate_domains,
  73. u32 flush_domains)
  74. {
  75. struct drm_device *dev = ring->dev;
  76. u32 cmd;
  77. int ret;
  78. /*
  79. * read/write caches:
  80. *
  81. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  82. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  83. * also flushed at 2d versus 3d pipeline switches.
  84. *
  85. * read-only caches:
  86. *
  87. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  88. * MI_READ_FLUSH is set, and is always flushed on 965.
  89. *
  90. * I915_GEM_DOMAIN_COMMAND may not exist?
  91. *
  92. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  93. * invalidated when MI_EXE_FLUSH is set.
  94. *
  95. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  96. * invalidated with every MI_FLUSH.
  97. *
  98. * TLBs:
  99. *
  100. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  101. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  102. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  103. * are flushed at any MI_FLUSH.
  104. */
  105. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  106. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  107. cmd &= ~MI_NO_WRITE_FLUSH;
  108. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  109. cmd |= MI_EXE_FLUSH;
  110. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  111. (IS_G4X(dev) || IS_GEN5(dev)))
  112. cmd |= MI_INVALIDATE_ISP;
  113. ret = intel_ring_begin(ring, 2);
  114. if (ret)
  115. return ret;
  116. intel_ring_emit(ring, cmd);
  117. intel_ring_emit(ring, MI_NOOP);
  118. intel_ring_advance(ring);
  119. return 0;
  120. }
  121. /**
  122. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  123. * implementing two workarounds on gen6. From section 1.4.7.1
  124. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  125. *
  126. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  127. * produced by non-pipelined state commands), software needs to first
  128. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  129. * 0.
  130. *
  131. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  132. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  133. *
  134. * And the workaround for these two requires this workaround first:
  135. *
  136. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  137. * BEFORE the pipe-control with a post-sync op and no write-cache
  138. * flushes.
  139. *
  140. * And this last workaround is tricky because of the requirements on
  141. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  142. * volume 2 part 1:
  143. *
  144. * "1 of the following must also be set:
  145. * - Render Target Cache Flush Enable ([12] of DW1)
  146. * - Depth Cache Flush Enable ([0] of DW1)
  147. * - Stall at Pixel Scoreboard ([1] of DW1)
  148. * - Depth Stall ([13] of DW1)
  149. * - Post-Sync Operation ([13] of DW1)
  150. * - Notify Enable ([8] of DW1)"
  151. *
  152. * The cache flushes require the workaround flush that triggered this
  153. * one, so we can't use it. Depth stall would trigger the same.
  154. * Post-sync nonzero is what triggered this second workaround, so we
  155. * can't use that one either. Notify enable is IRQs, which aren't
  156. * really our business. That leaves only stall at scoreboard.
  157. */
  158. static int
  159. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  160. {
  161. struct pipe_control *pc = ring->private;
  162. u32 scratch_addr = pc->gtt_offset + 128;
  163. int ret;
  164. ret = intel_ring_begin(ring, 6);
  165. if (ret)
  166. return ret;
  167. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  168. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  169. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  170. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  171. intel_ring_emit(ring, 0); /* low dword */
  172. intel_ring_emit(ring, 0); /* high dword */
  173. intel_ring_emit(ring, MI_NOOP);
  174. intel_ring_advance(ring);
  175. ret = intel_ring_begin(ring, 6);
  176. if (ret)
  177. return ret;
  178. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  179. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  180. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  181. intel_ring_emit(ring, 0);
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, MI_NOOP);
  184. intel_ring_advance(ring);
  185. return 0;
  186. }
  187. static int
  188. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  189. u32 invalidate_domains, u32 flush_domains)
  190. {
  191. u32 flags = 0;
  192. struct pipe_control *pc = ring->private;
  193. u32 scratch_addr = pc->gtt_offset + 128;
  194. int ret;
  195. /* Force SNB workarounds for PIPE_CONTROL flushes */
  196. ret = intel_emit_post_sync_nonzero_flush(ring);
  197. if (ret)
  198. return ret;
  199. /* Just flush everything. Experiments have shown that reducing the
  200. * number of bits based on the write domains has little performance
  201. * impact.
  202. */
  203. if (flush_domains) {
  204. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  205. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  206. /*
  207. * Ensure that any following seqno writes only happen
  208. * when the render cache is indeed flushed.
  209. */
  210. flags |= PIPE_CONTROL_CS_STALL;
  211. }
  212. if (invalidate_domains) {
  213. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  214. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  215. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  216. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  217. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  218. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  219. /*
  220. * TLB invalidate requires a post-sync write.
  221. */
  222. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  223. }
  224. ret = intel_ring_begin(ring, 4);
  225. if (ret)
  226. return ret;
  227. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  228. intel_ring_emit(ring, flags);
  229. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  230. intel_ring_emit(ring, 0);
  231. intel_ring_advance(ring);
  232. return 0;
  233. }
  234. static int
  235. gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
  236. {
  237. int ret;
  238. ret = intel_ring_begin(ring, 4);
  239. if (ret)
  240. return ret;
  241. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  242. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  243. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  244. intel_ring_emit(ring, 0);
  245. intel_ring_emit(ring, 0);
  246. intel_ring_advance(ring);
  247. return 0;
  248. }
  249. static int
  250. gen7_render_ring_flush(struct intel_ring_buffer *ring,
  251. u32 invalidate_domains, u32 flush_domains)
  252. {
  253. u32 flags = 0;
  254. struct pipe_control *pc = ring->private;
  255. u32 scratch_addr = pc->gtt_offset + 128;
  256. int ret;
  257. /*
  258. * Ensure that any following seqno writes only happen when the render
  259. * cache is indeed flushed.
  260. *
  261. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  262. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  263. * don't try to be clever and just set it unconditionally.
  264. */
  265. flags |= PIPE_CONTROL_CS_STALL;
  266. /* Just flush everything. Experiments have shown that reducing the
  267. * number of bits based on the write domains has little performance
  268. * impact.
  269. */
  270. if (flush_domains) {
  271. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  272. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  273. }
  274. if (invalidate_domains) {
  275. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  276. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  277. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  278. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  279. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  280. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  281. /*
  282. * TLB invalidate requires a post-sync write.
  283. */
  284. flags |= PIPE_CONTROL_QW_WRITE;
  285. /* Workaround: we must issue a pipe_control with CS-stall bit
  286. * set before a pipe_control command that has the state cache
  287. * invalidate bit set. */
  288. gen7_render_ring_cs_stall_wa(ring);
  289. }
  290. ret = intel_ring_begin(ring, 4);
  291. if (ret)
  292. return ret;
  293. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  294. intel_ring_emit(ring, flags);
  295. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  296. intel_ring_emit(ring, 0);
  297. intel_ring_advance(ring);
  298. return 0;
  299. }
  300. static void ring_write_tail(struct intel_ring_buffer *ring,
  301. u32 value)
  302. {
  303. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  304. I915_WRITE_TAIL(ring, value);
  305. }
  306. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  307. {
  308. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  309. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  310. RING_ACTHD(ring->mmio_base) : ACTHD;
  311. return I915_READ(acthd_reg);
  312. }
  313. static int init_ring_common(struct intel_ring_buffer *ring)
  314. {
  315. struct drm_device *dev = ring->dev;
  316. drm_i915_private_t *dev_priv = dev->dev_private;
  317. struct drm_i915_gem_object *obj = ring->obj;
  318. int ret = 0;
  319. u32 head;
  320. if (HAS_FORCE_WAKE(dev))
  321. gen6_gt_force_wake_get(dev_priv);
  322. /* Stop the ring if it's running. */
  323. I915_WRITE_CTL(ring, 0);
  324. I915_WRITE_HEAD(ring, 0);
  325. ring->write_tail(ring, 0);
  326. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  327. /* G45 ring initialization fails to reset head to zero */
  328. if (head != 0) {
  329. DRM_DEBUG_KMS("%s head not reset to zero "
  330. "ctl %08x head %08x tail %08x start %08x\n",
  331. ring->name,
  332. I915_READ_CTL(ring),
  333. I915_READ_HEAD(ring),
  334. I915_READ_TAIL(ring),
  335. I915_READ_START(ring));
  336. I915_WRITE_HEAD(ring, 0);
  337. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  338. DRM_ERROR("failed to set %s head to zero "
  339. "ctl %08x head %08x tail %08x start %08x\n",
  340. ring->name,
  341. I915_READ_CTL(ring),
  342. I915_READ_HEAD(ring),
  343. I915_READ_TAIL(ring),
  344. I915_READ_START(ring));
  345. }
  346. }
  347. /* Initialize the ring. This must happen _after_ we've cleared the ring
  348. * registers with the above sequence (the readback of the HEAD registers
  349. * also enforces ordering), otherwise the hw might lose the new ring
  350. * register values. */
  351. I915_WRITE_START(ring, obj->gtt_offset);
  352. I915_WRITE_CTL(ring,
  353. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  354. | RING_VALID);
  355. /* If the head is still not zero, the ring is dead */
  356. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  357. I915_READ_START(ring) == obj->gtt_offset &&
  358. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  359. DRM_ERROR("%s initialization failed "
  360. "ctl %08x head %08x tail %08x start %08x\n",
  361. ring->name,
  362. I915_READ_CTL(ring),
  363. I915_READ_HEAD(ring),
  364. I915_READ_TAIL(ring),
  365. I915_READ_START(ring));
  366. ret = -EIO;
  367. goto out;
  368. }
  369. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  370. i915_kernel_lost_context(ring->dev);
  371. else {
  372. ring->head = I915_READ_HEAD(ring);
  373. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  374. ring->space = ring_space(ring);
  375. ring->last_retired_head = -1;
  376. }
  377. out:
  378. if (HAS_FORCE_WAKE(dev))
  379. gen6_gt_force_wake_put(dev_priv);
  380. return ret;
  381. }
  382. static int
  383. init_pipe_control(struct intel_ring_buffer *ring)
  384. {
  385. struct pipe_control *pc;
  386. struct drm_i915_gem_object *obj;
  387. int ret;
  388. if (ring->private)
  389. return 0;
  390. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  391. if (!pc)
  392. return -ENOMEM;
  393. obj = i915_gem_alloc_object(ring->dev, 4096);
  394. if (obj == NULL) {
  395. DRM_ERROR("Failed to allocate seqno page\n");
  396. ret = -ENOMEM;
  397. goto err;
  398. }
  399. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  400. ret = i915_gem_object_pin(obj, 4096, true, false);
  401. if (ret)
  402. goto err_unref;
  403. pc->gtt_offset = obj->gtt_offset;
  404. pc->cpu_page = kmap(sg_page(obj->pages->sgl));
  405. if (pc->cpu_page == NULL)
  406. goto err_unpin;
  407. pc->obj = obj;
  408. ring->private = pc;
  409. return 0;
  410. err_unpin:
  411. i915_gem_object_unpin(obj);
  412. err_unref:
  413. drm_gem_object_unreference(&obj->base);
  414. err:
  415. kfree(pc);
  416. return ret;
  417. }
  418. static void
  419. cleanup_pipe_control(struct intel_ring_buffer *ring)
  420. {
  421. struct pipe_control *pc = ring->private;
  422. struct drm_i915_gem_object *obj;
  423. if (!ring->private)
  424. return;
  425. obj = pc->obj;
  426. kunmap(sg_page(obj->pages->sgl));
  427. i915_gem_object_unpin(obj);
  428. drm_gem_object_unreference(&obj->base);
  429. kfree(pc);
  430. ring->private = NULL;
  431. }
  432. static int init_render_ring(struct intel_ring_buffer *ring)
  433. {
  434. struct drm_device *dev = ring->dev;
  435. struct drm_i915_private *dev_priv = dev->dev_private;
  436. int ret = init_ring_common(ring);
  437. if (INTEL_INFO(dev)->gen > 3) {
  438. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  439. if (IS_GEN7(dev))
  440. I915_WRITE(GFX_MODE_GEN7,
  441. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  442. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  443. }
  444. if (INTEL_INFO(dev)->gen >= 5) {
  445. ret = init_pipe_control(ring);
  446. if (ret)
  447. return ret;
  448. }
  449. if (IS_GEN6(dev)) {
  450. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  451. * "If this bit is set, STCunit will have LRA as replacement
  452. * policy. [...] This bit must be reset. LRA replacement
  453. * policy is not supported."
  454. */
  455. I915_WRITE(CACHE_MODE_0,
  456. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  457. /* This is not explicitly set for GEN6, so read the register.
  458. * see intel_ring_mi_set_context() for why we care.
  459. * TODO: consider explicitly setting the bit for GEN5
  460. */
  461. ring->itlb_before_ctx_switch =
  462. !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
  463. }
  464. if (INTEL_INFO(dev)->gen >= 6)
  465. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  466. if (HAS_L3_GPU_CACHE(dev))
  467. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  468. return ret;
  469. }
  470. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  471. {
  472. if (!ring->private)
  473. return;
  474. cleanup_pipe_control(ring);
  475. }
  476. static void
  477. update_mboxes(struct intel_ring_buffer *ring,
  478. u32 seqno,
  479. u32 mmio_offset)
  480. {
  481. intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
  482. MI_SEMAPHORE_GLOBAL_GTT |
  483. MI_SEMAPHORE_REGISTER |
  484. MI_SEMAPHORE_UPDATE);
  485. intel_ring_emit(ring, seqno);
  486. intel_ring_emit(ring, mmio_offset);
  487. }
  488. /**
  489. * gen6_add_request - Update the semaphore mailbox registers
  490. *
  491. * @ring - ring that is adding a request
  492. * @seqno - return seqno stuck into the ring
  493. *
  494. * Update the mailbox registers in the *other* rings with the current seqno.
  495. * This acts like a signal in the canonical semaphore.
  496. */
  497. static int
  498. gen6_add_request(struct intel_ring_buffer *ring,
  499. u32 *seqno)
  500. {
  501. u32 mbox1_reg;
  502. u32 mbox2_reg;
  503. int ret;
  504. ret = intel_ring_begin(ring, 10);
  505. if (ret)
  506. return ret;
  507. mbox1_reg = ring->signal_mbox[0];
  508. mbox2_reg = ring->signal_mbox[1];
  509. *seqno = i915_gem_next_request_seqno(ring);
  510. update_mboxes(ring, *seqno, mbox1_reg);
  511. update_mboxes(ring, *seqno, mbox2_reg);
  512. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  513. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  514. intel_ring_emit(ring, *seqno);
  515. intel_ring_emit(ring, MI_USER_INTERRUPT);
  516. intel_ring_advance(ring);
  517. return 0;
  518. }
  519. /**
  520. * intel_ring_sync - sync the waiter to the signaller on seqno
  521. *
  522. * @waiter - ring that is waiting
  523. * @signaller - ring which has, or will signal
  524. * @seqno - seqno which the waiter will block on
  525. */
  526. static int
  527. gen6_ring_sync(struct intel_ring_buffer *waiter,
  528. struct intel_ring_buffer *signaller,
  529. u32 seqno)
  530. {
  531. int ret;
  532. u32 dw1 = MI_SEMAPHORE_MBOX |
  533. MI_SEMAPHORE_COMPARE |
  534. MI_SEMAPHORE_REGISTER;
  535. /* Throughout all of the GEM code, seqno passed implies our current
  536. * seqno is >= the last seqno executed. However for hardware the
  537. * comparison is strictly greater than.
  538. */
  539. seqno -= 1;
  540. WARN_ON(signaller->semaphore_register[waiter->id] ==
  541. MI_SEMAPHORE_SYNC_INVALID);
  542. ret = intel_ring_begin(waiter, 4);
  543. if (ret)
  544. return ret;
  545. intel_ring_emit(waiter,
  546. dw1 | signaller->semaphore_register[waiter->id]);
  547. intel_ring_emit(waiter, seqno);
  548. intel_ring_emit(waiter, 0);
  549. intel_ring_emit(waiter, MI_NOOP);
  550. intel_ring_advance(waiter);
  551. return 0;
  552. }
  553. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  554. do { \
  555. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  556. PIPE_CONTROL_DEPTH_STALL); \
  557. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  558. intel_ring_emit(ring__, 0); \
  559. intel_ring_emit(ring__, 0); \
  560. } while (0)
  561. static int
  562. pc_render_add_request(struct intel_ring_buffer *ring,
  563. u32 *result)
  564. {
  565. u32 seqno = i915_gem_next_request_seqno(ring);
  566. struct pipe_control *pc = ring->private;
  567. u32 scratch_addr = pc->gtt_offset + 128;
  568. int ret;
  569. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  570. * incoherent with writes to memory, i.e. completely fubar,
  571. * so we need to use PIPE_NOTIFY instead.
  572. *
  573. * However, we also need to workaround the qword write
  574. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  575. * memory before requesting an interrupt.
  576. */
  577. ret = intel_ring_begin(ring, 32);
  578. if (ret)
  579. return ret;
  580. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  581. PIPE_CONTROL_WRITE_FLUSH |
  582. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  583. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  584. intel_ring_emit(ring, seqno);
  585. intel_ring_emit(ring, 0);
  586. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  587. scratch_addr += 128; /* write to separate cachelines */
  588. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  589. scratch_addr += 128;
  590. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  591. scratch_addr += 128;
  592. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  593. scratch_addr += 128;
  594. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  595. scratch_addr += 128;
  596. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  597. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  598. PIPE_CONTROL_WRITE_FLUSH |
  599. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  600. PIPE_CONTROL_NOTIFY);
  601. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  602. intel_ring_emit(ring, seqno);
  603. intel_ring_emit(ring, 0);
  604. intel_ring_advance(ring);
  605. *result = seqno;
  606. return 0;
  607. }
  608. static u32
  609. gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  610. {
  611. /* Workaround to force correct ordering between irq and seqno writes on
  612. * ivb (and maybe also on snb) by reading from a CS register (like
  613. * ACTHD) before reading the status page. */
  614. if (!lazy_coherency)
  615. intel_ring_get_active_head(ring);
  616. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  617. }
  618. static u32
  619. ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  620. {
  621. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  622. }
  623. static u32
  624. pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  625. {
  626. struct pipe_control *pc = ring->private;
  627. return pc->cpu_page[0];
  628. }
  629. static bool
  630. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  631. {
  632. struct drm_device *dev = ring->dev;
  633. drm_i915_private_t *dev_priv = dev->dev_private;
  634. unsigned long flags;
  635. if (!dev->irq_enabled)
  636. return false;
  637. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  638. if (ring->irq_refcount++ == 0) {
  639. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  640. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  641. POSTING_READ(GTIMR);
  642. }
  643. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  644. return true;
  645. }
  646. static void
  647. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  648. {
  649. struct drm_device *dev = ring->dev;
  650. drm_i915_private_t *dev_priv = dev->dev_private;
  651. unsigned long flags;
  652. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  653. if (--ring->irq_refcount == 0) {
  654. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  655. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  656. POSTING_READ(GTIMR);
  657. }
  658. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  659. }
  660. static bool
  661. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  662. {
  663. struct drm_device *dev = ring->dev;
  664. drm_i915_private_t *dev_priv = dev->dev_private;
  665. unsigned long flags;
  666. if (!dev->irq_enabled)
  667. return false;
  668. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  669. if (ring->irq_refcount++ == 0) {
  670. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  671. I915_WRITE(IMR, dev_priv->irq_mask);
  672. POSTING_READ(IMR);
  673. }
  674. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  675. return true;
  676. }
  677. static void
  678. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  679. {
  680. struct drm_device *dev = ring->dev;
  681. drm_i915_private_t *dev_priv = dev->dev_private;
  682. unsigned long flags;
  683. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  684. if (--ring->irq_refcount == 0) {
  685. dev_priv->irq_mask |= ring->irq_enable_mask;
  686. I915_WRITE(IMR, dev_priv->irq_mask);
  687. POSTING_READ(IMR);
  688. }
  689. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  690. }
  691. static bool
  692. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  693. {
  694. struct drm_device *dev = ring->dev;
  695. drm_i915_private_t *dev_priv = dev->dev_private;
  696. unsigned long flags;
  697. if (!dev->irq_enabled)
  698. return false;
  699. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  700. if (ring->irq_refcount++ == 0) {
  701. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  702. I915_WRITE16(IMR, dev_priv->irq_mask);
  703. POSTING_READ16(IMR);
  704. }
  705. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  706. return true;
  707. }
  708. static void
  709. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  710. {
  711. struct drm_device *dev = ring->dev;
  712. drm_i915_private_t *dev_priv = dev->dev_private;
  713. unsigned long flags;
  714. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  715. if (--ring->irq_refcount == 0) {
  716. dev_priv->irq_mask |= ring->irq_enable_mask;
  717. I915_WRITE16(IMR, dev_priv->irq_mask);
  718. POSTING_READ16(IMR);
  719. }
  720. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  721. }
  722. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  723. {
  724. struct drm_device *dev = ring->dev;
  725. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  726. u32 mmio = 0;
  727. /* The ring status page addresses are no longer next to the rest of
  728. * the ring registers as of gen7.
  729. */
  730. if (IS_GEN7(dev)) {
  731. switch (ring->id) {
  732. case RCS:
  733. mmio = RENDER_HWS_PGA_GEN7;
  734. break;
  735. case BCS:
  736. mmio = BLT_HWS_PGA_GEN7;
  737. break;
  738. case VCS:
  739. mmio = BSD_HWS_PGA_GEN7;
  740. break;
  741. }
  742. } else if (IS_GEN6(ring->dev)) {
  743. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  744. } else {
  745. mmio = RING_HWS_PGA(ring->mmio_base);
  746. }
  747. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  748. POSTING_READ(mmio);
  749. }
  750. static int
  751. bsd_ring_flush(struct intel_ring_buffer *ring,
  752. u32 invalidate_domains,
  753. u32 flush_domains)
  754. {
  755. int ret;
  756. ret = intel_ring_begin(ring, 2);
  757. if (ret)
  758. return ret;
  759. intel_ring_emit(ring, MI_FLUSH);
  760. intel_ring_emit(ring, MI_NOOP);
  761. intel_ring_advance(ring);
  762. return 0;
  763. }
  764. static int
  765. i9xx_add_request(struct intel_ring_buffer *ring,
  766. u32 *result)
  767. {
  768. u32 seqno;
  769. int ret;
  770. ret = intel_ring_begin(ring, 4);
  771. if (ret)
  772. return ret;
  773. seqno = i915_gem_next_request_seqno(ring);
  774. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  775. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  776. intel_ring_emit(ring, seqno);
  777. intel_ring_emit(ring, MI_USER_INTERRUPT);
  778. intel_ring_advance(ring);
  779. *result = seqno;
  780. return 0;
  781. }
  782. static bool
  783. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  784. {
  785. struct drm_device *dev = ring->dev;
  786. drm_i915_private_t *dev_priv = dev->dev_private;
  787. unsigned long flags;
  788. if (!dev->irq_enabled)
  789. return false;
  790. /* It looks like we need to prevent the gt from suspending while waiting
  791. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  792. * blt/bsd rings on ivb. */
  793. gen6_gt_force_wake_get(dev_priv);
  794. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  795. if (ring->irq_refcount++ == 0) {
  796. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  797. I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
  798. GEN6_RENDER_L3_PARITY_ERROR));
  799. else
  800. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  801. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  802. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  803. POSTING_READ(GTIMR);
  804. }
  805. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  806. return true;
  807. }
  808. static void
  809. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  810. {
  811. struct drm_device *dev = ring->dev;
  812. drm_i915_private_t *dev_priv = dev->dev_private;
  813. unsigned long flags;
  814. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  815. if (--ring->irq_refcount == 0) {
  816. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  817. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  818. else
  819. I915_WRITE_IMR(ring, ~0);
  820. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  821. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  822. POSTING_READ(GTIMR);
  823. }
  824. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  825. gen6_gt_force_wake_put(dev_priv);
  826. }
  827. static int
  828. i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
  829. u32 offset, u32 length,
  830. unsigned flags)
  831. {
  832. int ret;
  833. ret = intel_ring_begin(ring, 2);
  834. if (ret)
  835. return ret;
  836. intel_ring_emit(ring,
  837. MI_BATCH_BUFFER_START |
  838. MI_BATCH_GTT |
  839. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  840. intel_ring_emit(ring, offset);
  841. intel_ring_advance(ring);
  842. return 0;
  843. }
  844. static int
  845. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  846. u32 offset, u32 len,
  847. unsigned flags)
  848. {
  849. int ret;
  850. ret = intel_ring_begin(ring, 4);
  851. if (ret)
  852. return ret;
  853. intel_ring_emit(ring, MI_BATCH_BUFFER);
  854. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  855. intel_ring_emit(ring, offset + len - 8);
  856. intel_ring_emit(ring, 0);
  857. intel_ring_advance(ring);
  858. return 0;
  859. }
  860. static int
  861. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  862. u32 offset, u32 len,
  863. unsigned flags)
  864. {
  865. int ret;
  866. ret = intel_ring_begin(ring, 2);
  867. if (ret)
  868. return ret;
  869. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  870. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  871. intel_ring_advance(ring);
  872. return 0;
  873. }
  874. static void cleanup_status_page(struct intel_ring_buffer *ring)
  875. {
  876. struct drm_i915_gem_object *obj;
  877. obj = ring->status_page.obj;
  878. if (obj == NULL)
  879. return;
  880. kunmap(sg_page(obj->pages->sgl));
  881. i915_gem_object_unpin(obj);
  882. drm_gem_object_unreference(&obj->base);
  883. ring->status_page.obj = NULL;
  884. }
  885. static int init_status_page(struct intel_ring_buffer *ring)
  886. {
  887. struct drm_device *dev = ring->dev;
  888. struct drm_i915_gem_object *obj;
  889. int ret;
  890. obj = i915_gem_alloc_object(dev, 4096);
  891. if (obj == NULL) {
  892. DRM_ERROR("Failed to allocate status page\n");
  893. ret = -ENOMEM;
  894. goto err;
  895. }
  896. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  897. ret = i915_gem_object_pin(obj, 4096, true, false);
  898. if (ret != 0) {
  899. goto err_unref;
  900. }
  901. ring->status_page.gfx_addr = obj->gtt_offset;
  902. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  903. if (ring->status_page.page_addr == NULL) {
  904. ret = -ENOMEM;
  905. goto err_unpin;
  906. }
  907. ring->status_page.obj = obj;
  908. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  909. intel_ring_setup_status_page(ring);
  910. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  911. ring->name, ring->status_page.gfx_addr);
  912. return 0;
  913. err_unpin:
  914. i915_gem_object_unpin(obj);
  915. err_unref:
  916. drm_gem_object_unreference(&obj->base);
  917. err:
  918. return ret;
  919. }
  920. static int intel_init_ring_buffer(struct drm_device *dev,
  921. struct intel_ring_buffer *ring)
  922. {
  923. struct drm_i915_gem_object *obj;
  924. struct drm_i915_private *dev_priv = dev->dev_private;
  925. int ret;
  926. ring->dev = dev;
  927. INIT_LIST_HEAD(&ring->active_list);
  928. INIT_LIST_HEAD(&ring->request_list);
  929. ring->size = 32 * PAGE_SIZE;
  930. init_waitqueue_head(&ring->irq_queue);
  931. if (I915_NEED_GFX_HWS(dev)) {
  932. ret = init_status_page(ring);
  933. if (ret)
  934. return ret;
  935. }
  936. obj = i915_gem_alloc_object(dev, ring->size);
  937. if (obj == NULL) {
  938. DRM_ERROR("Failed to allocate ringbuffer\n");
  939. ret = -ENOMEM;
  940. goto err_hws;
  941. }
  942. ring->obj = obj;
  943. ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
  944. if (ret)
  945. goto err_unref;
  946. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  947. if (ret)
  948. goto err_unpin;
  949. ring->virtual_start =
  950. ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
  951. ring->size);
  952. if (ring->virtual_start == NULL) {
  953. DRM_ERROR("Failed to map ringbuffer.\n");
  954. ret = -EINVAL;
  955. goto err_unpin;
  956. }
  957. ret = ring->init(ring);
  958. if (ret)
  959. goto err_unmap;
  960. /* Workaround an erratum on the i830 which causes a hang if
  961. * the TAIL pointer points to within the last 2 cachelines
  962. * of the buffer.
  963. */
  964. ring->effective_size = ring->size;
  965. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  966. ring->effective_size -= 128;
  967. return 0;
  968. err_unmap:
  969. iounmap(ring->virtual_start);
  970. err_unpin:
  971. i915_gem_object_unpin(obj);
  972. err_unref:
  973. drm_gem_object_unreference(&obj->base);
  974. ring->obj = NULL;
  975. err_hws:
  976. cleanup_status_page(ring);
  977. return ret;
  978. }
  979. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  980. {
  981. struct drm_i915_private *dev_priv;
  982. int ret;
  983. if (ring->obj == NULL)
  984. return;
  985. /* Disable the ring buffer. The ring must be idle at this point */
  986. dev_priv = ring->dev->dev_private;
  987. ret = intel_wait_ring_idle(ring);
  988. if (ret)
  989. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  990. ring->name, ret);
  991. I915_WRITE_CTL(ring, 0);
  992. iounmap(ring->virtual_start);
  993. i915_gem_object_unpin(ring->obj);
  994. drm_gem_object_unreference(&ring->obj->base);
  995. ring->obj = NULL;
  996. if (ring->cleanup)
  997. ring->cleanup(ring);
  998. cleanup_status_page(ring);
  999. }
  1000. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  1001. {
  1002. uint32_t __iomem *virt;
  1003. int rem = ring->size - ring->tail;
  1004. if (ring->space < rem) {
  1005. int ret = intel_wait_ring_buffer(ring, rem);
  1006. if (ret)
  1007. return ret;
  1008. }
  1009. virt = ring->virtual_start + ring->tail;
  1010. rem /= 4;
  1011. while (rem--)
  1012. iowrite32(MI_NOOP, virt++);
  1013. ring->tail = 0;
  1014. ring->space = ring_space(ring);
  1015. return 0;
  1016. }
  1017. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  1018. {
  1019. int ret;
  1020. ret = i915_wait_seqno(ring, seqno);
  1021. if (!ret)
  1022. i915_gem_retire_requests_ring(ring);
  1023. return ret;
  1024. }
  1025. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  1026. {
  1027. struct drm_i915_gem_request *request;
  1028. u32 seqno = 0;
  1029. int ret;
  1030. i915_gem_retire_requests_ring(ring);
  1031. if (ring->last_retired_head != -1) {
  1032. ring->head = ring->last_retired_head;
  1033. ring->last_retired_head = -1;
  1034. ring->space = ring_space(ring);
  1035. if (ring->space >= n)
  1036. return 0;
  1037. }
  1038. list_for_each_entry(request, &ring->request_list, list) {
  1039. int space;
  1040. if (request->tail == -1)
  1041. continue;
  1042. space = request->tail - (ring->tail + 8);
  1043. if (space < 0)
  1044. space += ring->size;
  1045. if (space >= n) {
  1046. seqno = request->seqno;
  1047. break;
  1048. }
  1049. /* Consume this request in case we need more space than
  1050. * is available and so need to prevent a race between
  1051. * updating last_retired_head and direct reads of
  1052. * I915_RING_HEAD. It also provides a nice sanity check.
  1053. */
  1054. request->tail = -1;
  1055. }
  1056. if (seqno == 0)
  1057. return -ENOSPC;
  1058. ret = intel_ring_wait_seqno(ring, seqno);
  1059. if (ret)
  1060. return ret;
  1061. if (WARN_ON(ring->last_retired_head == -1))
  1062. return -ENOSPC;
  1063. ring->head = ring->last_retired_head;
  1064. ring->last_retired_head = -1;
  1065. ring->space = ring_space(ring);
  1066. if (WARN_ON(ring->space < n))
  1067. return -ENOSPC;
  1068. return 0;
  1069. }
  1070. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  1071. {
  1072. struct drm_device *dev = ring->dev;
  1073. struct drm_i915_private *dev_priv = dev->dev_private;
  1074. unsigned long end;
  1075. int ret;
  1076. ret = intel_ring_wait_request(ring, n);
  1077. if (ret != -ENOSPC)
  1078. return ret;
  1079. trace_i915_ring_wait_begin(ring);
  1080. /* With GEM the hangcheck timer should kick us out of the loop,
  1081. * leaving it early runs the risk of corrupting GEM state (due
  1082. * to running on almost untested codepaths). But on resume
  1083. * timers don't work yet, so prevent a complete hang in that
  1084. * case by choosing an insanely large timeout. */
  1085. end = jiffies + 60 * HZ;
  1086. do {
  1087. ring->head = I915_READ_HEAD(ring);
  1088. ring->space = ring_space(ring);
  1089. if (ring->space >= n) {
  1090. trace_i915_ring_wait_end(ring);
  1091. return 0;
  1092. }
  1093. if (dev->primary->master) {
  1094. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1095. if (master_priv->sarea_priv)
  1096. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1097. }
  1098. msleep(1);
  1099. ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
  1100. if (ret)
  1101. return ret;
  1102. } while (!time_after(jiffies, end));
  1103. trace_i915_ring_wait_end(ring);
  1104. return -EBUSY;
  1105. }
  1106. int intel_ring_begin(struct intel_ring_buffer *ring,
  1107. int num_dwords)
  1108. {
  1109. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1110. int n = 4*num_dwords;
  1111. int ret;
  1112. ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
  1113. if (ret)
  1114. return ret;
  1115. if (unlikely(ring->tail + n > ring->effective_size)) {
  1116. ret = intel_wrap_ring_buffer(ring);
  1117. if (unlikely(ret))
  1118. return ret;
  1119. }
  1120. if (unlikely(ring->space < n)) {
  1121. ret = intel_wait_ring_buffer(ring, n);
  1122. if (unlikely(ret))
  1123. return ret;
  1124. }
  1125. ring->space -= n;
  1126. return 0;
  1127. }
  1128. void intel_ring_advance(struct intel_ring_buffer *ring)
  1129. {
  1130. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1131. ring->tail &= ring->size - 1;
  1132. if (dev_priv->stop_rings & intel_ring_flag(ring))
  1133. return;
  1134. ring->write_tail(ring, ring->tail);
  1135. }
  1136. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1137. u32 value)
  1138. {
  1139. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1140. /* Every tail move must follow the sequence below */
  1141. /* Disable notification that the ring is IDLE. The GT
  1142. * will then assume that it is busy and bring it out of rc6.
  1143. */
  1144. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1145. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1146. /* Clear the context id. Here be magic! */
  1147. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1148. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1149. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1150. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1151. 50))
  1152. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1153. /* Now that the ring is fully powered up, update the tail */
  1154. I915_WRITE_TAIL(ring, value);
  1155. POSTING_READ(RING_TAIL(ring->mmio_base));
  1156. /* Let the ring send IDLE messages to the GT again,
  1157. * and so let it sleep to conserve power when idle.
  1158. */
  1159. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1160. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1161. }
  1162. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1163. u32 invalidate, u32 flush)
  1164. {
  1165. uint32_t cmd;
  1166. int ret;
  1167. ret = intel_ring_begin(ring, 4);
  1168. if (ret)
  1169. return ret;
  1170. cmd = MI_FLUSH_DW;
  1171. /*
  1172. * Bspec vol 1c.5 - video engine command streamer:
  1173. * "If ENABLED, all TLBs will be invalidated once the flush
  1174. * operation is complete. This bit is only valid when the
  1175. * Post-Sync Operation field is a value of 1h or 3h."
  1176. */
  1177. if (invalidate & I915_GEM_GPU_DOMAINS)
  1178. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
  1179. MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1180. intel_ring_emit(ring, cmd);
  1181. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1182. intel_ring_emit(ring, 0);
  1183. intel_ring_emit(ring, MI_NOOP);
  1184. intel_ring_advance(ring);
  1185. return 0;
  1186. }
  1187. static int
  1188. hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1189. u32 offset, u32 len,
  1190. unsigned flags)
  1191. {
  1192. int ret;
  1193. ret = intel_ring_begin(ring, 2);
  1194. if (ret)
  1195. return ret;
  1196. intel_ring_emit(ring,
  1197. MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
  1198. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
  1199. /* bit0-7 is the length on GEN6+ */
  1200. intel_ring_emit(ring, offset);
  1201. intel_ring_advance(ring);
  1202. return 0;
  1203. }
  1204. static int
  1205. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1206. u32 offset, u32 len,
  1207. unsigned flags)
  1208. {
  1209. int ret;
  1210. ret = intel_ring_begin(ring, 2);
  1211. if (ret)
  1212. return ret;
  1213. intel_ring_emit(ring,
  1214. MI_BATCH_BUFFER_START |
  1215. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1216. /* bit0-7 is the length on GEN6+ */
  1217. intel_ring_emit(ring, offset);
  1218. intel_ring_advance(ring);
  1219. return 0;
  1220. }
  1221. /* Blitter support (SandyBridge+) */
  1222. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1223. u32 invalidate, u32 flush)
  1224. {
  1225. uint32_t cmd;
  1226. int ret;
  1227. ret = intel_ring_begin(ring, 4);
  1228. if (ret)
  1229. return ret;
  1230. cmd = MI_FLUSH_DW;
  1231. /*
  1232. * Bspec vol 1c.3 - blitter engine command streamer:
  1233. * "If ENABLED, all TLBs will be invalidated once the flush
  1234. * operation is complete. This bit is only valid when the
  1235. * Post-Sync Operation field is a value of 1h or 3h."
  1236. */
  1237. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1238. cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
  1239. MI_FLUSH_DW_OP_STOREDW;
  1240. intel_ring_emit(ring, cmd);
  1241. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1242. intel_ring_emit(ring, 0);
  1243. intel_ring_emit(ring, MI_NOOP);
  1244. intel_ring_advance(ring);
  1245. return 0;
  1246. }
  1247. int intel_init_render_ring_buffer(struct drm_device *dev)
  1248. {
  1249. drm_i915_private_t *dev_priv = dev->dev_private;
  1250. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1251. ring->name = "render ring";
  1252. ring->id = RCS;
  1253. ring->mmio_base = RENDER_RING_BASE;
  1254. if (INTEL_INFO(dev)->gen >= 6) {
  1255. ring->add_request = gen6_add_request;
  1256. ring->flush = gen7_render_ring_flush;
  1257. if (INTEL_INFO(dev)->gen == 6)
  1258. ring->flush = gen6_render_ring_flush;
  1259. ring->irq_get = gen6_ring_get_irq;
  1260. ring->irq_put = gen6_ring_put_irq;
  1261. ring->irq_enable_mask = GT_USER_INTERRUPT;
  1262. ring->get_seqno = gen6_ring_get_seqno;
  1263. ring->sync_to = gen6_ring_sync;
  1264. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
  1265. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
  1266. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
  1267. ring->signal_mbox[0] = GEN6_VRSYNC;
  1268. ring->signal_mbox[1] = GEN6_BRSYNC;
  1269. } else if (IS_GEN5(dev)) {
  1270. ring->add_request = pc_render_add_request;
  1271. ring->flush = gen4_render_ring_flush;
  1272. ring->get_seqno = pc_render_get_seqno;
  1273. ring->irq_get = gen5_ring_get_irq;
  1274. ring->irq_put = gen5_ring_put_irq;
  1275. ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
  1276. } else {
  1277. ring->add_request = i9xx_add_request;
  1278. if (INTEL_INFO(dev)->gen < 4)
  1279. ring->flush = gen2_render_ring_flush;
  1280. else
  1281. ring->flush = gen4_render_ring_flush;
  1282. ring->get_seqno = ring_get_seqno;
  1283. if (IS_GEN2(dev)) {
  1284. ring->irq_get = i8xx_ring_get_irq;
  1285. ring->irq_put = i8xx_ring_put_irq;
  1286. } else {
  1287. ring->irq_get = i9xx_ring_get_irq;
  1288. ring->irq_put = i9xx_ring_put_irq;
  1289. }
  1290. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1291. }
  1292. ring->write_tail = ring_write_tail;
  1293. if (IS_HASWELL(dev))
  1294. ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  1295. else if (INTEL_INFO(dev)->gen >= 6)
  1296. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1297. else if (INTEL_INFO(dev)->gen >= 4)
  1298. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1299. else if (IS_I830(dev) || IS_845G(dev))
  1300. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1301. else
  1302. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1303. ring->init = init_render_ring;
  1304. ring->cleanup = render_ring_cleanup;
  1305. if (!I915_NEED_GFX_HWS(dev)) {
  1306. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1307. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1308. }
  1309. return intel_init_ring_buffer(dev, ring);
  1310. }
  1311. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1312. {
  1313. drm_i915_private_t *dev_priv = dev->dev_private;
  1314. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1315. ring->name = "render ring";
  1316. ring->id = RCS;
  1317. ring->mmio_base = RENDER_RING_BASE;
  1318. if (INTEL_INFO(dev)->gen >= 6) {
  1319. /* non-kms not supported on gen6+ */
  1320. return -ENODEV;
  1321. }
  1322. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1323. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1324. * the special gen5 functions. */
  1325. ring->add_request = i9xx_add_request;
  1326. if (INTEL_INFO(dev)->gen < 4)
  1327. ring->flush = gen2_render_ring_flush;
  1328. else
  1329. ring->flush = gen4_render_ring_flush;
  1330. ring->get_seqno = ring_get_seqno;
  1331. if (IS_GEN2(dev)) {
  1332. ring->irq_get = i8xx_ring_get_irq;
  1333. ring->irq_put = i8xx_ring_put_irq;
  1334. } else {
  1335. ring->irq_get = i9xx_ring_get_irq;
  1336. ring->irq_put = i9xx_ring_put_irq;
  1337. }
  1338. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1339. ring->write_tail = ring_write_tail;
  1340. if (INTEL_INFO(dev)->gen >= 4)
  1341. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1342. else if (IS_I830(dev) || IS_845G(dev))
  1343. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1344. else
  1345. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1346. ring->init = init_render_ring;
  1347. ring->cleanup = render_ring_cleanup;
  1348. if (!I915_NEED_GFX_HWS(dev))
  1349. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1350. ring->dev = dev;
  1351. INIT_LIST_HEAD(&ring->active_list);
  1352. INIT_LIST_HEAD(&ring->request_list);
  1353. ring->size = size;
  1354. ring->effective_size = ring->size;
  1355. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  1356. ring->effective_size -= 128;
  1357. ring->virtual_start = ioremap_wc(start, size);
  1358. if (ring->virtual_start == NULL) {
  1359. DRM_ERROR("can not ioremap virtual address for"
  1360. " ring buffer\n");
  1361. return -ENOMEM;
  1362. }
  1363. return 0;
  1364. }
  1365. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1366. {
  1367. drm_i915_private_t *dev_priv = dev->dev_private;
  1368. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1369. ring->name = "bsd ring";
  1370. ring->id = VCS;
  1371. ring->write_tail = ring_write_tail;
  1372. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1373. ring->mmio_base = GEN6_BSD_RING_BASE;
  1374. /* gen6 bsd needs a special wa for tail updates */
  1375. if (IS_GEN6(dev))
  1376. ring->write_tail = gen6_bsd_ring_write_tail;
  1377. ring->flush = gen6_ring_flush;
  1378. ring->add_request = gen6_add_request;
  1379. ring->get_seqno = gen6_ring_get_seqno;
  1380. ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
  1381. ring->irq_get = gen6_ring_get_irq;
  1382. ring->irq_put = gen6_ring_put_irq;
  1383. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1384. ring->sync_to = gen6_ring_sync;
  1385. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
  1386. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
  1387. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
  1388. ring->signal_mbox[0] = GEN6_RVSYNC;
  1389. ring->signal_mbox[1] = GEN6_BVSYNC;
  1390. } else {
  1391. ring->mmio_base = BSD_RING_BASE;
  1392. ring->flush = bsd_ring_flush;
  1393. ring->add_request = i9xx_add_request;
  1394. ring->get_seqno = ring_get_seqno;
  1395. if (IS_GEN5(dev)) {
  1396. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1397. ring->irq_get = gen5_ring_get_irq;
  1398. ring->irq_put = gen5_ring_put_irq;
  1399. } else {
  1400. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1401. ring->irq_get = i9xx_ring_get_irq;
  1402. ring->irq_put = i9xx_ring_put_irq;
  1403. }
  1404. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1405. }
  1406. ring->init = init_ring_common;
  1407. return intel_init_ring_buffer(dev, ring);
  1408. }
  1409. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1410. {
  1411. drm_i915_private_t *dev_priv = dev->dev_private;
  1412. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1413. ring->name = "blitter ring";
  1414. ring->id = BCS;
  1415. ring->mmio_base = BLT_RING_BASE;
  1416. ring->write_tail = ring_write_tail;
  1417. ring->flush = blt_ring_flush;
  1418. ring->add_request = gen6_add_request;
  1419. ring->get_seqno = gen6_ring_get_seqno;
  1420. ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
  1421. ring->irq_get = gen6_ring_get_irq;
  1422. ring->irq_put = gen6_ring_put_irq;
  1423. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1424. ring->sync_to = gen6_ring_sync;
  1425. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
  1426. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
  1427. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
  1428. ring->signal_mbox[0] = GEN6_RBSYNC;
  1429. ring->signal_mbox[1] = GEN6_VBSYNC;
  1430. ring->init = init_ring_common;
  1431. return intel_init_ring_buffer(dev, ring);
  1432. }
  1433. int
  1434. intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
  1435. {
  1436. int ret;
  1437. if (!ring->gpu_caches_dirty)
  1438. return 0;
  1439. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1440. if (ret)
  1441. return ret;
  1442. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1443. ring->gpu_caches_dirty = false;
  1444. return 0;
  1445. }
  1446. int
  1447. intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
  1448. {
  1449. uint32_t flush_domains;
  1450. int ret;
  1451. flush_domains = 0;
  1452. if (ring->gpu_caches_dirty)
  1453. flush_domains = I915_GEM_GPU_DOMAINS;
  1454. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1455. if (ret)
  1456. return ret;
  1457. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1458. ring->gpu_caches_dirty = false;
  1459. return 0;
  1460. }