visws_quirks.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682
  1. /*
  2. * SGI Visual Workstation support and quirks, unmaintained.
  3. *
  4. * Split out from setup.c by davej@suse.de
  5. *
  6. * Copyright (C) 1999 Bent Hagemark, Ingo Molnar
  7. *
  8. * SGI Visual Workstation interrupt controller
  9. *
  10. * The Cobalt system ASIC in the Visual Workstation contains a "Cobalt" APIC
  11. * which serves as the main interrupt controller in the system. Non-legacy
  12. * hardware in the system uses this controller directly. Legacy devices
  13. * are connected to the PIIX4 which in turn has its 8259(s) connected to
  14. * a of the Cobalt APIC entry.
  15. *
  16. * 09/02/2000 - Updated for 2.4 by jbarnes@sgi.com
  17. *
  18. * 25/11/2002 - Updated for 2.5 by Andrey Panin <pazke@orbita1.ru>
  19. */
  20. #include <linux/interrupt.h>
  21. #include <linux/module.h>
  22. #include <linux/init.h>
  23. #include <linux/smp.h>
  24. #include <asm/visws/cobalt.h>
  25. #include <asm/visws/piix4.h>
  26. #include <asm/io_apic.h>
  27. #include <asm/fixmap.h>
  28. #include <asm/reboot.h>
  29. #include <asm/setup.h>
  30. #include <asm/apic.h>
  31. #include <asm/e820.h>
  32. #include <asm/io.h>
  33. #include <linux/kernel_stat.h>
  34. #include <asm/i8259.h>
  35. #include <asm/irq_vectors.h>
  36. #include <asm/visws/lithium.h>
  37. #include <linux/sched.h>
  38. #include <linux/kernel.h>
  39. #include <linux/pci.h>
  40. #include <linux/pci_ids.h>
  41. extern int no_broadcast;
  42. char visws_board_type = -1;
  43. char visws_board_rev = -1;
  44. int is_visws_box(void)
  45. {
  46. return visws_board_type >= 0;
  47. }
  48. static int __init visws_time_init(void)
  49. {
  50. printk(KERN_INFO "Starting Cobalt Timer system clock\n");
  51. /* Set the countdown value */
  52. co_cpu_write(CO_CPU_TIMEVAL, CO_TIME_HZ/HZ);
  53. /* Start the timer */
  54. co_cpu_write(CO_CPU_CTRL, co_cpu_read(CO_CPU_CTRL) | CO_CTRL_TIMERUN);
  55. /* Enable (unmask) the timer interrupt */
  56. co_cpu_write(CO_CPU_CTRL, co_cpu_read(CO_CPU_CTRL) & ~CO_CTRL_TIMEMASK);
  57. /*
  58. * Zero return means the generic timer setup code will set up
  59. * the standard vector:
  60. */
  61. return 0;
  62. }
  63. static int __init visws_pre_intr_init(void)
  64. {
  65. init_VISWS_APIC_irqs();
  66. /*
  67. * We dont want ISA irqs to be set up by the generic code:
  68. */
  69. return 1;
  70. }
  71. /* Quirk for machine specific memory setup. */
  72. #define MB (1024 * 1024)
  73. unsigned long sgivwfb_mem_phys;
  74. unsigned long sgivwfb_mem_size;
  75. EXPORT_SYMBOL(sgivwfb_mem_phys);
  76. EXPORT_SYMBOL(sgivwfb_mem_size);
  77. long long mem_size __initdata = 0;
  78. static char * __init visws_memory_setup(void)
  79. {
  80. long long gfx_mem_size = 8 * MB;
  81. mem_size = boot_params.alt_mem_k;
  82. if (!mem_size) {
  83. printk(KERN_WARNING "Bootloader didn't set memory size, upgrade it !\n");
  84. mem_size = 128 * MB;
  85. }
  86. /*
  87. * this hardcodes the graphics memory to 8 MB
  88. * it really should be sized dynamically (or at least
  89. * set as a boot param)
  90. */
  91. if (!sgivwfb_mem_size) {
  92. printk(KERN_WARNING "Defaulting to 8 MB framebuffer size\n");
  93. sgivwfb_mem_size = 8 * MB;
  94. }
  95. /*
  96. * Trim to nearest MB
  97. */
  98. sgivwfb_mem_size &= ~((1 << 20) - 1);
  99. sgivwfb_mem_phys = mem_size - gfx_mem_size;
  100. e820_add_region(0, LOWMEMSIZE(), E820_RAM);
  101. e820_add_region(HIGH_MEMORY, mem_size - sgivwfb_mem_size - HIGH_MEMORY, E820_RAM);
  102. e820_add_region(sgivwfb_mem_phys, sgivwfb_mem_size, E820_RESERVED);
  103. return "PROM";
  104. }
  105. static void visws_machine_emergency_restart(void)
  106. {
  107. /*
  108. * Visual Workstations restart after this
  109. * register is poked on the PIIX4
  110. */
  111. outb(PIIX4_RESET_VAL, PIIX4_RESET_PORT);
  112. }
  113. static void visws_machine_power_off(void)
  114. {
  115. unsigned short pm_status;
  116. /* extern unsigned int pci_bus0; */
  117. while ((pm_status = inw(PMSTS_PORT)) & 0x100)
  118. outw(pm_status, PMSTS_PORT);
  119. outw(PM_SUSPEND_ENABLE, PMCNTRL_PORT);
  120. mdelay(10);
  121. #define PCI_CONF1_ADDRESS(bus, devfn, reg) \
  122. (0x80000000 | (bus << 16) | (devfn << 8) | (reg & ~3))
  123. /* outl(PCI_CONF1_ADDRESS(pci_bus0, SPECIAL_DEV, SPECIAL_REG), 0xCF8); */
  124. outl(PIIX_SPECIAL_STOP, 0xCFC);
  125. }
  126. static void __init visws_get_smp_config(unsigned int early)
  127. {
  128. }
  129. /*
  130. * The Visual Workstation is Intel MP compliant in the hardware
  131. * sense, but it doesn't have a BIOS(-configuration table).
  132. * No problem for Linux.
  133. */
  134. static void __init MP_processor_info(struct mpc_cpu *m)
  135. {
  136. int ver, logical_apicid;
  137. physid_mask_t apic_cpus;
  138. if (!(m->cpuflag & CPU_ENABLED))
  139. return;
  140. logical_apicid = m->apicid;
  141. printk(KERN_INFO "%sCPU #%d %u:%u APIC version %d\n",
  142. m->cpuflag & CPU_BOOTPROCESSOR ? "Bootup " : "",
  143. m->apicid, (m->cpufeature & CPU_FAMILY_MASK) >> 8,
  144. (m->cpufeature & CPU_MODEL_MASK) >> 4, m->apicver);
  145. if (m->cpuflag & CPU_BOOTPROCESSOR)
  146. boot_cpu_physical_apicid = m->apicid;
  147. ver = m->apicver;
  148. if ((ver >= 0x14 && m->apicid >= 0xff) || m->apicid >= 0xf) {
  149. printk(KERN_ERR "Processor #%d INVALID. (Max ID: %d).\n",
  150. m->apicid, MAX_APICS);
  151. return;
  152. }
  153. apic_cpus = apic->apicid_to_cpu_present(m->apicid);
  154. physids_or(phys_cpu_present_map, phys_cpu_present_map, apic_cpus);
  155. /*
  156. * Validate version
  157. */
  158. if (ver == 0x0) {
  159. printk(KERN_ERR "BIOS bug, APIC version is 0 for CPU#%d! "
  160. "fixing up to 0x10. (tell your hw vendor)\n",
  161. m->apicid);
  162. ver = 0x10;
  163. }
  164. apic_version[m->apicid] = ver;
  165. }
  166. static void __init visws_find_smp_config(unsigned int reserve)
  167. {
  168. struct mpc_cpu *mp = phys_to_virt(CO_CPU_TAB_PHYS);
  169. unsigned short ncpus = readw(phys_to_virt(CO_CPU_NUM_PHYS));
  170. if (ncpus > CO_CPU_MAX) {
  171. printk(KERN_WARNING "find_visws_smp: got cpu count of %d at %p\n",
  172. ncpus, mp);
  173. ncpus = CO_CPU_MAX;
  174. }
  175. if (ncpus > setup_max_cpus)
  176. ncpus = setup_max_cpus;
  177. #ifdef CONFIG_X86_LOCAL_APIC
  178. smp_found_config = 1;
  179. #endif
  180. while (ncpus--)
  181. MP_processor_info(mp++);
  182. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  183. }
  184. static int visws_trap_init(void);
  185. static struct x86_quirks visws_x86_quirks __initdata = {
  186. .arch_time_init = visws_time_init,
  187. .arch_pre_intr_init = visws_pre_intr_init,
  188. .arch_intr_init = NULL,
  189. .arch_trap_init = visws_trap_init,
  190. };
  191. void __init visws_early_detect(void)
  192. {
  193. int raw;
  194. visws_board_type = (char)(inb_p(PIIX_GPI_BD_REG) & PIIX_GPI_BD_REG)
  195. >> PIIX_GPI_BD_SHIFT;
  196. if (visws_board_type < 0)
  197. return;
  198. /*
  199. * Install special quirks for timer, interrupt and memory setup:
  200. * Fall back to generic behavior for traps:
  201. * Override generic MP-table parsing:
  202. */
  203. x86_quirks = &visws_x86_quirks;
  204. x86_init.resources.memory_setup = visws_memory_setup;
  205. x86_init.mpparse.get_smp_config = visws_get_smp_config;
  206. x86_init.mpparse.find_smp_config = visws_find_smp_config;
  207. /*
  208. * Install reboot quirks:
  209. */
  210. pm_power_off = visws_machine_power_off;
  211. machine_ops.emergency_restart = visws_machine_emergency_restart;
  212. /*
  213. * Do not use broadcast IPIs:
  214. */
  215. no_broadcast = 0;
  216. #ifdef CONFIG_X86_IO_APIC
  217. /*
  218. * Turn off IO-APIC detection and initialization:
  219. */
  220. skip_ioapic_setup = 1;
  221. #endif
  222. /*
  223. * Get Board rev.
  224. * First, we have to initialize the 307 part to allow us access
  225. * to the GPIO registers. Let's map them at 0x0fc0 which is right
  226. * after the PIIX4 PM section.
  227. */
  228. outb_p(SIO_DEV_SEL, SIO_INDEX);
  229. outb_p(SIO_GP_DEV, SIO_DATA); /* Talk to GPIO regs. */
  230. outb_p(SIO_DEV_MSB, SIO_INDEX);
  231. outb_p(SIO_GP_MSB, SIO_DATA); /* MSB of GPIO base address */
  232. outb_p(SIO_DEV_LSB, SIO_INDEX);
  233. outb_p(SIO_GP_LSB, SIO_DATA); /* LSB of GPIO base address */
  234. outb_p(SIO_DEV_ENB, SIO_INDEX);
  235. outb_p(1, SIO_DATA); /* Enable GPIO registers. */
  236. /*
  237. * Now, we have to map the power management section to write
  238. * a bit which enables access to the GPIO registers.
  239. * What lunatic came up with this shit?
  240. */
  241. outb_p(SIO_DEV_SEL, SIO_INDEX);
  242. outb_p(SIO_PM_DEV, SIO_DATA); /* Talk to GPIO regs. */
  243. outb_p(SIO_DEV_MSB, SIO_INDEX);
  244. outb_p(SIO_PM_MSB, SIO_DATA); /* MSB of PM base address */
  245. outb_p(SIO_DEV_LSB, SIO_INDEX);
  246. outb_p(SIO_PM_LSB, SIO_DATA); /* LSB of PM base address */
  247. outb_p(SIO_DEV_ENB, SIO_INDEX);
  248. outb_p(1, SIO_DATA); /* Enable PM registers. */
  249. /*
  250. * Now, write the PM register which enables the GPIO registers.
  251. */
  252. outb_p(SIO_PM_FER2, SIO_PM_INDEX);
  253. outb_p(SIO_PM_GP_EN, SIO_PM_DATA);
  254. /*
  255. * Now, initialize the GPIO registers.
  256. * We want them all to be inputs which is the
  257. * power on default, so let's leave them alone.
  258. * So, let's just read the board rev!
  259. */
  260. raw = inb_p(SIO_GP_DATA1);
  261. raw &= 0x7f; /* 7 bits of valid board revision ID. */
  262. if (visws_board_type == VISWS_320) {
  263. if (raw < 0x6) {
  264. visws_board_rev = 4;
  265. } else if (raw < 0xc) {
  266. visws_board_rev = 5;
  267. } else {
  268. visws_board_rev = 6;
  269. }
  270. } else if (visws_board_type == VISWS_540) {
  271. visws_board_rev = 2;
  272. } else {
  273. visws_board_rev = raw;
  274. }
  275. printk(KERN_INFO "Silicon Graphics Visual Workstation %s (rev %d) detected\n",
  276. (visws_board_type == VISWS_320 ? "320" :
  277. (visws_board_type == VISWS_540 ? "540" :
  278. "unknown")), visws_board_rev);
  279. }
  280. #define A01234 (LI_INTA_0 | LI_INTA_1 | LI_INTA_2 | LI_INTA_3 | LI_INTA_4)
  281. #define BCD (LI_INTB | LI_INTC | LI_INTD)
  282. #define ALLDEVS (A01234 | BCD)
  283. static __init void lithium_init(void)
  284. {
  285. set_fixmap(FIX_LI_PCIA, LI_PCI_A_PHYS);
  286. set_fixmap(FIX_LI_PCIB, LI_PCI_B_PHYS);
  287. if ((li_pcia_read16(PCI_VENDOR_ID) != PCI_VENDOR_ID_SGI) ||
  288. (li_pcia_read16(PCI_DEVICE_ID) != PCI_DEVICE_ID_SGI_LITHIUM)) {
  289. printk(KERN_EMERG "Lithium hostbridge %c not found\n", 'A');
  290. /* panic("This machine is not SGI Visual Workstation 320/540"); */
  291. }
  292. if ((li_pcib_read16(PCI_VENDOR_ID) != PCI_VENDOR_ID_SGI) ||
  293. (li_pcib_read16(PCI_DEVICE_ID) != PCI_DEVICE_ID_SGI_LITHIUM)) {
  294. printk(KERN_EMERG "Lithium hostbridge %c not found\n", 'B');
  295. /* panic("This machine is not SGI Visual Workstation 320/540"); */
  296. }
  297. li_pcia_write16(LI_PCI_INTEN, ALLDEVS);
  298. li_pcib_write16(LI_PCI_INTEN, ALLDEVS);
  299. }
  300. static __init void cobalt_init(void)
  301. {
  302. /*
  303. * On normal SMP PC this is used only with SMP, but we have to
  304. * use it and set it up here to start the Cobalt clock
  305. */
  306. set_fixmap(FIX_APIC_BASE, APIC_DEFAULT_PHYS_BASE);
  307. setup_local_APIC();
  308. printk(KERN_INFO "Local APIC Version %#x, ID %#x\n",
  309. (unsigned int)apic_read(APIC_LVR),
  310. (unsigned int)apic_read(APIC_ID));
  311. set_fixmap(FIX_CO_CPU, CO_CPU_PHYS);
  312. set_fixmap(FIX_CO_APIC, CO_APIC_PHYS);
  313. printk(KERN_INFO "Cobalt Revision %#lx, APIC ID %#lx\n",
  314. co_cpu_read(CO_CPU_REV), co_apic_read(CO_APIC_ID));
  315. /* Enable Cobalt APIC being careful to NOT change the ID! */
  316. co_apic_write(CO_APIC_ID, co_apic_read(CO_APIC_ID) | CO_APIC_ENABLE);
  317. printk(KERN_INFO "Cobalt APIC enabled: ID reg %#lx\n",
  318. co_apic_read(CO_APIC_ID));
  319. }
  320. static int __init visws_trap_init(void)
  321. {
  322. lithium_init();
  323. cobalt_init();
  324. return 1;
  325. }
  326. /*
  327. * IRQ controller / APIC support:
  328. */
  329. static DEFINE_SPINLOCK(cobalt_lock);
  330. /*
  331. * Set the given Cobalt APIC Redirection Table entry to point
  332. * to the given IDT vector/index.
  333. */
  334. static inline void co_apic_set(int entry, int irq)
  335. {
  336. co_apic_write(CO_APIC_LO(entry), CO_APIC_LEVEL | (irq + FIRST_EXTERNAL_VECTOR));
  337. co_apic_write(CO_APIC_HI(entry), 0);
  338. }
  339. /*
  340. * Cobalt (IO)-APIC functions to handle PCI devices.
  341. */
  342. static inline int co_apic_ide0_hack(void)
  343. {
  344. extern char visws_board_type;
  345. extern char visws_board_rev;
  346. if (visws_board_type == VISWS_320 && visws_board_rev == 5)
  347. return 5;
  348. return CO_APIC_IDE0;
  349. }
  350. static int is_co_apic(unsigned int irq)
  351. {
  352. if (IS_CO_APIC(irq))
  353. return CO_APIC(irq);
  354. switch (irq) {
  355. case 0: return CO_APIC_CPU;
  356. case CO_IRQ_IDE0: return co_apic_ide0_hack();
  357. case CO_IRQ_IDE1: return CO_APIC_IDE1;
  358. default: return -1;
  359. }
  360. }
  361. /*
  362. * This is the SGI Cobalt (IO-)APIC:
  363. */
  364. static void enable_cobalt_irq(unsigned int irq)
  365. {
  366. co_apic_set(is_co_apic(irq), irq);
  367. }
  368. static void disable_cobalt_irq(unsigned int irq)
  369. {
  370. int entry = is_co_apic(irq);
  371. co_apic_write(CO_APIC_LO(entry), CO_APIC_MASK);
  372. co_apic_read(CO_APIC_LO(entry));
  373. }
  374. /*
  375. * "irq" really just serves to identify the device. Here is where we
  376. * map this to the Cobalt APIC entry where it's physically wired.
  377. * This is called via request_irq -> setup_irq -> irq_desc->startup()
  378. */
  379. static unsigned int startup_cobalt_irq(unsigned int irq)
  380. {
  381. unsigned long flags;
  382. struct irq_desc *desc = irq_to_desc(irq);
  383. spin_lock_irqsave(&cobalt_lock, flags);
  384. if ((desc->status & (IRQ_DISABLED | IRQ_INPROGRESS | IRQ_WAITING)))
  385. desc->status &= ~(IRQ_DISABLED | IRQ_INPROGRESS | IRQ_WAITING);
  386. enable_cobalt_irq(irq);
  387. spin_unlock_irqrestore(&cobalt_lock, flags);
  388. return 0;
  389. }
  390. static void ack_cobalt_irq(unsigned int irq)
  391. {
  392. unsigned long flags;
  393. spin_lock_irqsave(&cobalt_lock, flags);
  394. disable_cobalt_irq(irq);
  395. apic_write(APIC_EOI, APIC_EIO_ACK);
  396. spin_unlock_irqrestore(&cobalt_lock, flags);
  397. }
  398. static void end_cobalt_irq(unsigned int irq)
  399. {
  400. unsigned long flags;
  401. struct irq_desc *desc = irq_to_desc(irq);
  402. spin_lock_irqsave(&cobalt_lock, flags);
  403. if (!(desc->status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  404. enable_cobalt_irq(irq);
  405. spin_unlock_irqrestore(&cobalt_lock, flags);
  406. }
  407. static struct irq_chip cobalt_irq_type = {
  408. .typename = "Cobalt-APIC",
  409. .startup = startup_cobalt_irq,
  410. .shutdown = disable_cobalt_irq,
  411. .enable = enable_cobalt_irq,
  412. .disable = disable_cobalt_irq,
  413. .ack = ack_cobalt_irq,
  414. .end = end_cobalt_irq,
  415. };
  416. /*
  417. * This is the PIIX4-based 8259 that is wired up indirectly to Cobalt
  418. * -- not the manner expected by the code in i8259.c.
  419. *
  420. * there is a 'master' physical interrupt source that gets sent to
  421. * the CPU. But in the chipset there are various 'virtual' interrupts
  422. * waiting to be handled. We represent this to Linux through a 'master'
  423. * interrupt controller type, and through a special virtual interrupt-
  424. * controller. Device drivers only see the virtual interrupt sources.
  425. */
  426. static unsigned int startup_piix4_master_irq(unsigned int irq)
  427. {
  428. init_8259A(0);
  429. return startup_cobalt_irq(irq);
  430. }
  431. static void end_piix4_master_irq(unsigned int irq)
  432. {
  433. unsigned long flags;
  434. spin_lock_irqsave(&cobalt_lock, flags);
  435. enable_cobalt_irq(irq);
  436. spin_unlock_irqrestore(&cobalt_lock, flags);
  437. }
  438. static struct irq_chip piix4_master_irq_type = {
  439. .typename = "PIIX4-master",
  440. .startup = startup_piix4_master_irq,
  441. .ack = ack_cobalt_irq,
  442. .end = end_piix4_master_irq,
  443. };
  444. static struct irq_chip piix4_virtual_irq_type = {
  445. .typename = "PIIX4-virtual",
  446. .shutdown = disable_8259A_irq,
  447. .enable = enable_8259A_irq,
  448. .disable = disable_8259A_irq,
  449. };
  450. /*
  451. * PIIX4-8259 master/virtual functions to handle interrupt requests
  452. * from legacy devices: floppy, parallel, serial, rtc.
  453. *
  454. * None of these get Cobalt APIC entries, neither do they have IDT
  455. * entries. These interrupts are purely virtual and distributed from
  456. * the 'master' interrupt source: CO_IRQ_8259.
  457. *
  458. * When the 8259 interrupts its handler figures out which of these
  459. * devices is interrupting and dispatches to its handler.
  460. *
  461. * CAREFUL: devices see the 'virtual' interrupt only. Thus disable/
  462. * enable_irq gets the right irq. This 'master' irq is never directly
  463. * manipulated by any driver.
  464. */
  465. static irqreturn_t piix4_master_intr(int irq, void *dev_id)
  466. {
  467. int realirq;
  468. struct irq_desc *desc;
  469. unsigned long flags;
  470. spin_lock_irqsave(&i8259A_lock, flags);
  471. /* Find out what's interrupting in the PIIX4 master 8259 */
  472. outb(0x0c, 0x20); /* OCW3 Poll command */
  473. realirq = inb(0x20);
  474. /*
  475. * Bit 7 == 0 means invalid/spurious
  476. */
  477. if (unlikely(!(realirq & 0x80)))
  478. goto out_unlock;
  479. realirq &= 7;
  480. if (unlikely(realirq == 2)) {
  481. outb(0x0c, 0xa0);
  482. realirq = inb(0xa0);
  483. if (unlikely(!(realirq & 0x80)))
  484. goto out_unlock;
  485. realirq = (realirq & 7) + 8;
  486. }
  487. /* mask and ack interrupt */
  488. cached_irq_mask |= 1 << realirq;
  489. if (unlikely(realirq > 7)) {
  490. inb(0xa1);
  491. outb(cached_slave_mask, 0xa1);
  492. outb(0x60 + (realirq & 7), 0xa0);
  493. outb(0x60 + 2, 0x20);
  494. } else {
  495. inb(0x21);
  496. outb(cached_master_mask, 0x21);
  497. outb(0x60 + realirq, 0x20);
  498. }
  499. spin_unlock_irqrestore(&i8259A_lock, flags);
  500. desc = irq_to_desc(realirq);
  501. /*
  502. * handle this 'virtual interrupt' as a Cobalt one now.
  503. */
  504. kstat_incr_irqs_this_cpu(realirq, desc);
  505. if (likely(desc->action != NULL))
  506. handle_IRQ_event(realirq, desc->action);
  507. if (!(desc->status & IRQ_DISABLED))
  508. enable_8259A_irq(realirq);
  509. return IRQ_HANDLED;
  510. out_unlock:
  511. spin_unlock_irqrestore(&i8259A_lock, flags);
  512. return IRQ_NONE;
  513. }
  514. static struct irqaction master_action = {
  515. .handler = piix4_master_intr,
  516. .name = "PIIX4-8259",
  517. };
  518. static struct irqaction cascade_action = {
  519. .handler = no_action,
  520. .name = "cascade",
  521. };
  522. void init_VISWS_APIC_irqs(void)
  523. {
  524. int i;
  525. for (i = 0; i < CO_IRQ_APIC0 + CO_APIC_LAST + 1; i++) {
  526. struct irq_desc *desc = irq_to_desc(i);
  527. desc->status = IRQ_DISABLED;
  528. desc->action = 0;
  529. desc->depth = 1;
  530. if (i == 0) {
  531. desc->chip = &cobalt_irq_type;
  532. }
  533. else if (i == CO_IRQ_IDE0) {
  534. desc->chip = &cobalt_irq_type;
  535. }
  536. else if (i == CO_IRQ_IDE1) {
  537. desc->chip = &cobalt_irq_type;
  538. }
  539. else if (i == CO_IRQ_8259) {
  540. desc->chip = &piix4_master_irq_type;
  541. }
  542. else if (i < CO_IRQ_APIC0) {
  543. desc->chip = &piix4_virtual_irq_type;
  544. }
  545. else if (IS_CO_APIC(i)) {
  546. desc->chip = &cobalt_irq_type;
  547. }
  548. }
  549. setup_irq(CO_IRQ_8259, &master_action);
  550. setup_irq(2, &cascade_action);
  551. }