smp.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270
  1. /*
  2. * Copyright 2003-2011 NetLogic Microsystems, Inc. (NetLogic). All rights
  3. * reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the NetLogic
  9. * license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or without
  12. * modification, are permitted provided that the following conditions
  13. * are met:
  14. *
  15. * 1. Redistributions of source code must retain the above copyright
  16. * notice, this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright
  18. * notice, this list of conditions and the following disclaimer in
  19. * the documentation and/or other materials provided with the
  20. * distribution.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY NETLOGIC ``AS IS'' AND ANY EXPRESS OR
  23. * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  24. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  25. * ARE DISCLAIMED. IN NO EVENT SHALL NETLOGIC OR CONTRIBUTORS BE LIABLE
  26. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  27. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  28. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
  29. * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
  30. * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
  31. * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
  32. * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/delay.h>
  36. #include <linux/init.h>
  37. #include <linux/smp.h>
  38. #include <linux/irq.h>
  39. #include <asm/mmu_context.h>
  40. #include <asm/netlogic/interrupt.h>
  41. #include <asm/netlogic/mips-extns.h>
  42. #include <asm/netlogic/haldefs.h>
  43. #include <asm/netlogic/common.h>
  44. #if defined(CONFIG_CPU_XLP)
  45. #include <asm/netlogic/xlp-hal/iomap.h>
  46. #include <asm/netlogic/xlp-hal/xlp.h>
  47. #include <asm/netlogic/xlp-hal/pic.h>
  48. #elif defined(CONFIG_CPU_XLR)
  49. #include <asm/netlogic/xlr/iomap.h>
  50. #include <asm/netlogic/xlr/pic.h>
  51. #include <asm/netlogic/xlr/xlr.h>
  52. #else
  53. #error "Unknown CPU"
  54. #endif
  55. void nlm_send_ipi_single(int logical_cpu, unsigned int action)
  56. {
  57. int cpu = cpu_logical_map(logical_cpu);
  58. if (action & SMP_CALL_FUNCTION)
  59. nlm_pic_send_ipi(nlm_pic_base, cpu, IRQ_IPI_SMP_FUNCTION, 0);
  60. if (action & SMP_RESCHEDULE_YOURSELF)
  61. nlm_pic_send_ipi(nlm_pic_base, cpu, IRQ_IPI_SMP_RESCHEDULE, 0);
  62. }
  63. void nlm_send_ipi_mask(const struct cpumask *mask, unsigned int action)
  64. {
  65. int cpu;
  66. for_each_cpu(cpu, mask) {
  67. nlm_send_ipi_single(cpu, action);
  68. }
  69. }
  70. /* IRQ_IPI_SMP_FUNCTION Handler */
  71. void nlm_smp_function_ipi_handler(unsigned int irq, struct irq_desc *desc)
  72. {
  73. write_c0_eirr(1ull << irq);
  74. smp_call_function_interrupt();
  75. }
  76. /* IRQ_IPI_SMP_RESCHEDULE handler */
  77. void nlm_smp_resched_ipi_handler(unsigned int irq, struct irq_desc *desc)
  78. {
  79. write_c0_eirr(1ull << irq);
  80. scheduler_ipi();
  81. }
  82. /*
  83. * Called before going into mips code, early cpu init
  84. */
  85. void nlm_early_init_secondary(int cpu)
  86. {
  87. change_c0_config(CONF_CM_CMASK, 0x3);
  88. write_c0_ebase((uint32_t)nlm_common_ebase);
  89. #ifdef CONFIG_CPU_XLP
  90. if (hard_smp_processor_id() % 4 == 0)
  91. xlp_mmu_init();
  92. #endif
  93. }
  94. /*
  95. * Code to run on secondary just after probing the CPU
  96. */
  97. static void __cpuinit nlm_init_secondary(void)
  98. {
  99. current_cpu_data.core = hard_smp_processor_id() / 4;
  100. nlm_smp_irq_init();
  101. }
  102. void nlm_prepare_cpus(unsigned int max_cpus)
  103. {
  104. /* declare we are SMT capable */
  105. smp_num_siblings = nlm_threads_per_core;
  106. }
  107. void nlm_smp_finish(void)
  108. {
  109. #ifdef notyet
  110. nlm_common_msgring_cpu_init();
  111. #endif
  112. local_irq_enable();
  113. }
  114. void nlm_cpus_done(void)
  115. {
  116. }
  117. /*
  118. * Boot all other cpus in the system, initialize them, and bring them into
  119. * the boot function
  120. */
  121. int nlm_cpu_ready[NR_CPUS];
  122. unsigned long nlm_next_gp;
  123. unsigned long nlm_next_sp;
  124. cpumask_t phys_cpu_present_map;
  125. void nlm_boot_secondary(int logical_cpu, struct task_struct *idle)
  126. {
  127. unsigned long gp = (unsigned long)task_thread_info(idle);
  128. unsigned long sp = (unsigned long)__KSTK_TOS(idle);
  129. int cpu = cpu_logical_map(logical_cpu);
  130. nlm_next_sp = sp;
  131. nlm_next_gp = gp;
  132. /* barrier */
  133. __sync();
  134. nlm_pic_send_ipi(nlm_pic_base, cpu, 1, 1);
  135. }
  136. void __init nlm_smp_setup(void)
  137. {
  138. unsigned int boot_cpu;
  139. int num_cpus, i;
  140. boot_cpu = hard_smp_processor_id();
  141. cpus_clear(phys_cpu_present_map);
  142. cpu_set(boot_cpu, phys_cpu_present_map);
  143. __cpu_number_map[boot_cpu] = 0;
  144. __cpu_logical_map[0] = boot_cpu;
  145. cpu_set(0, cpu_possible_map);
  146. num_cpus = 1;
  147. for (i = 0; i < NR_CPUS; i++) {
  148. /*
  149. * nlm_cpu_ready array is not set for the boot_cpu,
  150. * it is only set for ASPs (see smpboot.S)
  151. */
  152. if (nlm_cpu_ready[i]) {
  153. cpu_set(i, phys_cpu_present_map);
  154. __cpu_number_map[i] = num_cpus;
  155. __cpu_logical_map[num_cpus] = i;
  156. cpu_set(num_cpus, cpu_possible_map);
  157. ++num_cpus;
  158. }
  159. }
  160. pr_info("Phys CPU present map: %lx, possible map %lx\n",
  161. (unsigned long)phys_cpu_present_map.bits[0],
  162. (unsigned long)cpu_possible_map.bits[0]);
  163. pr_info("Detected %i Slave CPU(s)\n", num_cpus);
  164. nlm_set_nmi_handler(nlm_boot_secondary_cpus);
  165. }
  166. static int nlm_parse_cpumask(u32 cpu_mask)
  167. {
  168. uint32_t core0_thr_mask, core_thr_mask;
  169. int threadmode, i;
  170. core0_thr_mask = cpu_mask & 0xf;
  171. switch (core0_thr_mask) {
  172. case 1:
  173. nlm_threads_per_core = 1;
  174. threadmode = 0;
  175. break;
  176. case 3:
  177. nlm_threads_per_core = 2;
  178. threadmode = 2;
  179. break;
  180. case 0xf:
  181. nlm_threads_per_core = 4;
  182. threadmode = 3;
  183. break;
  184. default:
  185. goto unsupp;
  186. }
  187. /* Verify other cores CPU masks */
  188. nlm_coremask = 1;
  189. nlm_cpumask = core0_thr_mask;
  190. for (i = 1; i < 8; i++) {
  191. core_thr_mask = (cpu_mask >> (i * 4)) & 0xf;
  192. if (core_thr_mask) {
  193. if (core_thr_mask != core0_thr_mask)
  194. goto unsupp;
  195. nlm_coremask |= 1 << i;
  196. nlm_cpumask |= core0_thr_mask << (4 * i);
  197. }
  198. }
  199. return threadmode;
  200. unsupp:
  201. panic("Unsupported CPU mask %x\n", cpu_mask);
  202. return 0;
  203. }
  204. int __cpuinit nlm_wakeup_secondary_cpus(u32 wakeup_mask)
  205. {
  206. unsigned long reset_vec;
  207. char *reset_data;
  208. int threadmode;
  209. /* Update reset entry point with CPU init code */
  210. reset_vec = CKSEG1ADDR(RESET_VEC_PHYS);
  211. memcpy((void *)reset_vec, (void *)nlm_reset_entry,
  212. (nlm_reset_entry_end - nlm_reset_entry));
  213. /* verify the mask and setup core config variables */
  214. threadmode = nlm_parse_cpumask(wakeup_mask);
  215. /* Setup CPU init parameters */
  216. reset_data = (char *)CKSEG1ADDR(RESET_DATA_PHYS);
  217. *(int *)(reset_data + BOOT_THREAD_MODE) = threadmode;
  218. #ifdef CONFIG_CPU_XLP
  219. xlp_wakeup_secondary_cpus();
  220. #else
  221. xlr_wakeup_secondary_cpus();
  222. #endif
  223. return 0;
  224. }
  225. struct plat_smp_ops nlm_smp_ops = {
  226. .send_ipi_single = nlm_send_ipi_single,
  227. .send_ipi_mask = nlm_send_ipi_mask,
  228. .init_secondary = nlm_init_secondary,
  229. .smp_finish = nlm_smp_finish,
  230. .cpus_done = nlm_cpus_done,
  231. .boot_secondary = nlm_boot_secondary,
  232. .smp_setup = nlm_smp_setup,
  233. .prepare_cpus = nlm_prepare_cpus,
  234. };