sh_clk.h 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163
  1. #ifndef __SH_CLOCK_H
  2. #define __SH_CLOCK_H
  3. #include <linux/list.h>
  4. #include <linux/seq_file.h>
  5. #include <linux/cpufreq.h>
  6. #include <linux/clk.h>
  7. #include <linux/err.h>
  8. struct clk;
  9. struct clk_ops {
  10. void (*init)(struct clk *clk);
  11. int (*enable)(struct clk *clk);
  12. void (*disable)(struct clk *clk);
  13. unsigned long (*recalc)(struct clk *clk);
  14. int (*set_rate)(struct clk *clk, unsigned long rate, int algo_id);
  15. int (*set_parent)(struct clk *clk, struct clk *parent);
  16. long (*round_rate)(struct clk *clk, unsigned long rate);
  17. };
  18. struct clk {
  19. struct list_head node;
  20. const char *name;
  21. int id;
  22. struct clk *parent;
  23. struct clk **parent_table; /* list of parents to */
  24. unsigned short parent_num; /* choose between */
  25. unsigned char src_shift; /* source clock field in the */
  26. unsigned char src_width; /* configuration register */
  27. struct clk_ops *ops;
  28. struct list_head children;
  29. struct list_head sibling; /* node for children */
  30. int usecount;
  31. unsigned long rate;
  32. unsigned long flags;
  33. void __iomem *enable_reg;
  34. unsigned int enable_bit;
  35. unsigned long arch_flags;
  36. void *priv;
  37. struct dentry *dentry;
  38. struct cpufreq_frequency_table *freq_table;
  39. };
  40. #define CLK_ENABLE_ON_INIT (1 << 0)
  41. /* drivers/sh/clk.c */
  42. unsigned long followparent_recalc(struct clk *);
  43. void recalculate_root_clocks(void);
  44. void propagate_rate(struct clk *);
  45. int clk_reparent(struct clk *child, struct clk *parent);
  46. int clk_register(struct clk *);
  47. void clk_unregister(struct clk *);
  48. void clk_enable_init_clocks(void);
  49. /**
  50. * clk_set_rate_ex - set the clock rate for a clock source, with additional parameter
  51. * @clk: clock source
  52. * @rate: desired clock rate in Hz
  53. * @algo_id: algorithm id to be passed down to ops->set_rate
  54. *
  55. * Returns success (0) or negative errno.
  56. */
  57. int clk_set_rate_ex(struct clk *clk, unsigned long rate, int algo_id);
  58. enum clk_sh_algo_id {
  59. NO_CHANGE = 0,
  60. IUS_N1_N1,
  61. IUS_322,
  62. IUS_522,
  63. IUS_N11,
  64. SB_N1,
  65. SB3_N1,
  66. SB3_32,
  67. SB3_43,
  68. SB3_54,
  69. BP_N1,
  70. IP_N1,
  71. };
  72. struct clk_div_mult_table {
  73. unsigned int *divisors;
  74. unsigned int nr_divisors;
  75. unsigned int *multipliers;
  76. unsigned int nr_multipliers;
  77. };
  78. struct cpufreq_frequency_table;
  79. void clk_rate_table_build(struct clk *clk,
  80. struct cpufreq_frequency_table *freq_table,
  81. int nr_freqs,
  82. struct clk_div_mult_table *src_table,
  83. unsigned long *bitmap);
  84. long clk_rate_table_round(struct clk *clk,
  85. struct cpufreq_frequency_table *freq_table,
  86. unsigned long rate);
  87. int clk_rate_table_find(struct clk *clk,
  88. struct cpufreq_frequency_table *freq_table,
  89. unsigned long rate);
  90. #define SH_CLK_MSTP32(_parent, _enable_reg, _enable_bit, _flags) \
  91. { \
  92. .parent = _parent, \
  93. .enable_reg = (void __iomem *)_enable_reg, \
  94. .enable_bit = _enable_bit, \
  95. .flags = _flags, \
  96. }
  97. int sh_clk_mstp32_register(struct clk *clks, int nr);
  98. #define SH_CLK_DIV4(_parent, _reg, _shift, _div_bitmap, _flags) \
  99. { \
  100. .parent = _parent, \
  101. .enable_reg = (void __iomem *)_reg, \
  102. .enable_bit = _shift, \
  103. .arch_flags = _div_bitmap, \
  104. .flags = _flags, \
  105. }
  106. struct clk_div4_table {
  107. struct clk_div_mult_table *div_mult_table;
  108. void (*kick)(struct clk *clk);
  109. };
  110. int sh_clk_div4_register(struct clk *clks, int nr,
  111. struct clk_div4_table *table);
  112. int sh_clk_div4_enable_register(struct clk *clks, int nr,
  113. struct clk_div4_table *table);
  114. int sh_clk_div4_reparent_register(struct clk *clks, int nr,
  115. struct clk_div4_table *table);
  116. #define SH_CLK_DIV6_EXT(_parent, _reg, _flags, _parents, \
  117. _num_parents, _src_shift, _src_width) \
  118. { \
  119. .parent = _parent, \
  120. .enable_reg = (void __iomem *)_reg, \
  121. .flags = _flags, \
  122. .parent_table = _parents, \
  123. .parent_num = _num_parents, \
  124. .src_shift = _src_shift, \
  125. .src_width = _src_width, \
  126. }
  127. #define SH_CLK_DIV6(_parent, _reg, _flags) \
  128. SH_CLK_DIV6_EXT(_parent, _reg, _flags, NULL, 0, 0, 0)
  129. int sh_clk_div6_register(struct clk *clks, int nr);
  130. int sh_clk_div6_reparent_register(struct clk *clks, int nr);
  131. #endif /* __SH_CLOCK_H */