ipr.h 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905
  1. /*
  2. * ipr.h -- driver for IBM Power Linux RAID adapters
  3. *
  4. * Written By: Brian King <brking@us.ibm.com>, IBM Corporation
  5. *
  6. * Copyright (C) 2003, 2004 IBM Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. * Alan Cox <alan@lxorguk.ukuu.org.uk> - Removed several careless u32/dma_addr_t errors
  23. * that broke 64bit platforms.
  24. */
  25. #ifndef _IPR_H
  26. #define _IPR_H
  27. #include <asm/unaligned.h>
  28. #include <linux/types.h>
  29. #include <linux/completion.h>
  30. #include <linux/libata.h>
  31. #include <linux/list.h>
  32. #include <linux/kref.h>
  33. #include <scsi/scsi.h>
  34. #include <scsi/scsi_cmnd.h>
  35. /*
  36. * Literals
  37. */
  38. #define IPR_DRIVER_VERSION "2.5.4"
  39. #define IPR_DRIVER_DATE "(July 11, 2012)"
  40. /*
  41. * IPR_MAX_CMD_PER_LUN: This defines the maximum number of outstanding
  42. * ops per device for devices not running tagged command queuing.
  43. * This can be adjusted at runtime through sysfs device attributes.
  44. */
  45. #define IPR_MAX_CMD_PER_LUN 6
  46. #define IPR_MAX_CMD_PER_ATA_LUN 1
  47. /*
  48. * IPR_NUM_BASE_CMD_BLKS: This defines the maximum number of
  49. * ops the mid-layer can send to the adapter.
  50. */
  51. #define IPR_NUM_BASE_CMD_BLKS (ioa_cfg->max_cmds)
  52. #define PCI_DEVICE_ID_IBM_OBSIDIAN_E 0x0339
  53. #define PCI_DEVICE_ID_IBM_CROC_FPGA_E2 0x033D
  54. #define PCI_DEVICE_ID_IBM_CROCODILE 0x034A
  55. #define IPR_SUBS_DEV_ID_2780 0x0264
  56. #define IPR_SUBS_DEV_ID_5702 0x0266
  57. #define IPR_SUBS_DEV_ID_5703 0x0278
  58. #define IPR_SUBS_DEV_ID_572E 0x028D
  59. #define IPR_SUBS_DEV_ID_573E 0x02D3
  60. #define IPR_SUBS_DEV_ID_573D 0x02D4
  61. #define IPR_SUBS_DEV_ID_571A 0x02C0
  62. #define IPR_SUBS_DEV_ID_571B 0x02BE
  63. #define IPR_SUBS_DEV_ID_571E 0x02BF
  64. #define IPR_SUBS_DEV_ID_571F 0x02D5
  65. #define IPR_SUBS_DEV_ID_572A 0x02C1
  66. #define IPR_SUBS_DEV_ID_572B 0x02C2
  67. #define IPR_SUBS_DEV_ID_572F 0x02C3
  68. #define IPR_SUBS_DEV_ID_574E 0x030A
  69. #define IPR_SUBS_DEV_ID_575B 0x030D
  70. #define IPR_SUBS_DEV_ID_575C 0x0338
  71. #define IPR_SUBS_DEV_ID_57B3 0x033A
  72. #define IPR_SUBS_DEV_ID_57B7 0x0360
  73. #define IPR_SUBS_DEV_ID_57B8 0x02C2
  74. #define IPR_SUBS_DEV_ID_57B4 0x033B
  75. #define IPR_SUBS_DEV_ID_57B2 0x035F
  76. #define IPR_SUBS_DEV_ID_57C0 0x0352
  77. #define IPR_SUBS_DEV_ID_57C3 0x0353
  78. #define IPR_SUBS_DEV_ID_57C4 0x0354
  79. #define IPR_SUBS_DEV_ID_57C6 0x0357
  80. #define IPR_SUBS_DEV_ID_57CC 0x035C
  81. #define IPR_SUBS_DEV_ID_57B5 0x033C
  82. #define IPR_SUBS_DEV_ID_57CE 0x035E
  83. #define IPR_SUBS_DEV_ID_57B1 0x0355
  84. #define IPR_SUBS_DEV_ID_574D 0x0356
  85. #define IPR_SUBS_DEV_ID_57C8 0x035D
  86. #define IPR_SUBS_DEV_ID_57D5 0x03FB
  87. #define IPR_SUBS_DEV_ID_57D6 0x03FC
  88. #define IPR_SUBS_DEV_ID_57D7 0x03FF
  89. #define IPR_SUBS_DEV_ID_57D8 0x03FE
  90. #define IPR_NAME "ipr"
  91. /*
  92. * Return codes
  93. */
  94. #define IPR_RC_JOB_CONTINUE 1
  95. #define IPR_RC_JOB_RETURN 2
  96. /*
  97. * IOASCs
  98. */
  99. #define IPR_IOASC_NR_INIT_CMD_REQUIRED 0x02040200
  100. #define IPR_IOASC_NR_IOA_RESET_REQUIRED 0x02048000
  101. #define IPR_IOASC_SYNC_REQUIRED 0x023f0000
  102. #define IPR_IOASC_MED_DO_NOT_REALLOC 0x03110C00
  103. #define IPR_IOASC_HW_SEL_TIMEOUT 0x04050000
  104. #define IPR_IOASC_HW_DEV_BUS_STATUS 0x04448500
  105. #define IPR_IOASC_IOASC_MASK 0xFFFFFF00
  106. #define IPR_IOASC_SCSI_STATUS_MASK 0x000000FF
  107. #define IPR_IOASC_IR_INVALID_REQ_TYPE_OR_PKT 0x05240000
  108. #define IPR_IOASC_IR_RESOURCE_HANDLE 0x05250000
  109. #define IPR_IOASC_IR_NO_CMDS_TO_2ND_IOA 0x05258100
  110. #define IPR_IOASA_IR_DUAL_IOA_DISABLED 0x052C8000
  111. #define IPR_IOASC_BUS_WAS_RESET 0x06290000
  112. #define IPR_IOASC_BUS_WAS_RESET_BY_OTHER 0x06298000
  113. #define IPR_IOASC_ABORTED_CMD_TERM_BY_HOST 0x0B5A0000
  114. #define IPR_FIRST_DRIVER_IOASC 0x10000000
  115. #define IPR_IOASC_IOA_WAS_RESET 0x10000001
  116. #define IPR_IOASC_PCI_ACCESS_ERROR 0x10000002
  117. /* Driver data flags */
  118. #define IPR_USE_LONG_TRANSOP_TIMEOUT 0x00000001
  119. #define IPR_USE_PCI_WARM_RESET 0x00000002
  120. #define IPR_DEFAULT_MAX_ERROR_DUMP 984
  121. #define IPR_NUM_LOG_HCAMS 2
  122. #define IPR_NUM_CFG_CHG_HCAMS 2
  123. #define IPR_NUM_HCAMS (IPR_NUM_LOG_HCAMS + IPR_NUM_CFG_CHG_HCAMS)
  124. #define IPR_MAX_SIS64_TARGETS_PER_BUS 1024
  125. #define IPR_MAX_SIS64_LUNS_PER_TARGET 0xffffffff
  126. #define IPR_MAX_NUM_TARGETS_PER_BUS 256
  127. #define IPR_MAX_NUM_LUNS_PER_TARGET 256
  128. #define IPR_MAX_NUM_VSET_LUNS_PER_TARGET 8
  129. #define IPR_VSET_BUS 0xff
  130. #define IPR_IOA_BUS 0xff
  131. #define IPR_IOA_TARGET 0xff
  132. #define IPR_IOA_LUN 0xff
  133. #define IPR_MAX_NUM_BUSES 16
  134. #define IPR_MAX_BUS_TO_SCAN IPR_MAX_NUM_BUSES
  135. #define IPR_NUM_RESET_RELOAD_RETRIES 3
  136. /* We need resources for HCAMS, IOA reset, IOA bringdown, and ERP */
  137. #define IPR_NUM_INTERNAL_CMD_BLKS (IPR_NUM_HCAMS + \
  138. ((IPR_NUM_RESET_RELOAD_RETRIES + 1) * 2) + 4)
  139. #define IPR_MAX_COMMANDS 100
  140. #define IPR_NUM_CMD_BLKS (IPR_NUM_BASE_CMD_BLKS + \
  141. IPR_NUM_INTERNAL_CMD_BLKS)
  142. #define IPR_MAX_PHYSICAL_DEVS 192
  143. #define IPR_DEFAULT_SIS64_DEVS 1024
  144. #define IPR_MAX_SIS64_DEVS 4096
  145. #define IPR_MAX_SGLIST 64
  146. #define IPR_IOA_MAX_SECTORS 32767
  147. #define IPR_VSET_MAX_SECTORS 512
  148. #define IPR_MAX_CDB_LEN 16
  149. #define IPR_MAX_HRRQ_RETRIES 3
  150. #define IPR_DEFAULT_BUS_WIDTH 16
  151. #define IPR_80MBs_SCSI_RATE ((80 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  152. #define IPR_U160_SCSI_RATE ((160 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  153. #define IPR_U320_SCSI_RATE ((320 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  154. #define IPR_MAX_SCSI_RATE(width) ((320 * 10) / ((width) / 8))
  155. #define IPR_IOA_RES_HANDLE 0xffffffff
  156. #define IPR_INVALID_RES_HANDLE 0
  157. #define IPR_IOA_RES_ADDR 0x00ffffff
  158. /*
  159. * Adapter Commands
  160. */
  161. #define IPR_QUERY_RSRC_STATE 0xC2
  162. #define IPR_RESET_DEVICE 0xC3
  163. #define IPR_RESET_TYPE_SELECT 0x80
  164. #define IPR_LUN_RESET 0x40
  165. #define IPR_TARGET_RESET 0x20
  166. #define IPR_BUS_RESET 0x10
  167. #define IPR_ATA_PHY_RESET 0x80
  168. #define IPR_ID_HOST_RR_Q 0xC4
  169. #define IPR_QUERY_IOA_CONFIG 0xC5
  170. #define IPR_CANCEL_ALL_REQUESTS 0xCE
  171. #define IPR_HOST_CONTROLLED_ASYNC 0xCF
  172. #define IPR_HCAM_CDB_OP_CODE_CONFIG_CHANGE 0x01
  173. #define IPR_HCAM_CDB_OP_CODE_LOG_DATA 0x02
  174. #define IPR_SET_SUPPORTED_DEVICES 0xFB
  175. #define IPR_SET_ALL_SUPPORTED_DEVICES 0x80
  176. #define IPR_IOA_SHUTDOWN 0xF7
  177. #define IPR_WR_BUF_DOWNLOAD_AND_SAVE 0x05
  178. /*
  179. * Timeouts
  180. */
  181. #define IPR_SHUTDOWN_TIMEOUT (ipr_fastfail ? 60 * HZ : 10 * 60 * HZ)
  182. #define IPR_VSET_RW_TIMEOUT (ipr_fastfail ? 30 * HZ : 2 * 60 * HZ)
  183. #define IPR_ABBREV_SHUTDOWN_TIMEOUT (10 * HZ)
  184. #define IPR_DUAL_IOA_ABBR_SHUTDOWN_TO (2 * 60 * HZ)
  185. #define IPR_DEVICE_RESET_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  186. #define IPR_CANCEL_ALL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  187. #define IPR_ABORT_TASK_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  188. #define IPR_INTERNAL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  189. #define IPR_WRITE_BUFFER_TIMEOUT (30 * 60 * HZ)
  190. #define IPR_SET_SUP_DEVICE_TIMEOUT (2 * 60 * HZ)
  191. #define IPR_REQUEST_SENSE_TIMEOUT (10 * HZ)
  192. #define IPR_OPERATIONAL_TIMEOUT (5 * 60)
  193. #define IPR_LONG_OPERATIONAL_TIMEOUT (12 * 60)
  194. #define IPR_WAIT_FOR_RESET_TIMEOUT (2 * HZ)
  195. #define IPR_CHECK_FOR_RESET_TIMEOUT (HZ / 10)
  196. #define IPR_WAIT_FOR_BIST_TIMEOUT (2 * HZ)
  197. #define IPR_PCI_RESET_TIMEOUT (HZ / 2)
  198. #define IPR_SIS32_DUMP_TIMEOUT (15 * HZ)
  199. #define IPR_SIS64_DUMP_TIMEOUT (40 * HZ)
  200. #define IPR_DUMP_DELAY_SECONDS 4
  201. #define IPR_DUMP_DELAY_TIMEOUT (IPR_DUMP_DELAY_SECONDS * HZ)
  202. /*
  203. * SCSI Literals
  204. */
  205. #define IPR_VENDOR_ID_LEN 8
  206. #define IPR_PROD_ID_LEN 16
  207. #define IPR_SERIAL_NUM_LEN 8
  208. /*
  209. * Hardware literals
  210. */
  211. #define IPR_FMT2_MBX_ADDR_MASK 0x0fffffff
  212. #define IPR_FMT2_MBX_BAR_SEL_MASK 0xf0000000
  213. #define IPR_FMT2_MKR_BAR_SEL_SHIFT 28
  214. #define IPR_GET_FMT2_BAR_SEL(mbx) \
  215. (((mbx) & IPR_FMT2_MBX_BAR_SEL_MASK) >> IPR_FMT2_MKR_BAR_SEL_SHIFT)
  216. #define IPR_SDT_FMT2_BAR0_SEL 0x0
  217. #define IPR_SDT_FMT2_BAR1_SEL 0x1
  218. #define IPR_SDT_FMT2_BAR2_SEL 0x2
  219. #define IPR_SDT_FMT2_BAR3_SEL 0x3
  220. #define IPR_SDT_FMT2_BAR4_SEL 0x4
  221. #define IPR_SDT_FMT2_BAR5_SEL 0x5
  222. #define IPR_SDT_FMT2_EXP_ROM_SEL 0x8
  223. #define IPR_FMT2_SDT_READY_TO_USE 0xC4D4E3F2
  224. #define IPR_FMT3_SDT_READY_TO_USE 0xC4D4E3F3
  225. #define IPR_DOORBELL 0x82800000
  226. #define IPR_RUNTIME_RESET 0x40000000
  227. #define IPR_IPL_INIT_MIN_STAGE_TIME 5
  228. #define IPR_IPL_INIT_DEFAULT_STAGE_TIME 15
  229. #define IPR_IPL_INIT_STAGE_UNKNOWN 0x0
  230. #define IPR_IPL_INIT_STAGE_TRANSOP 0xB0000000
  231. #define IPR_IPL_INIT_STAGE_MASK 0xff000000
  232. #define IPR_IPL_INIT_STAGE_TIME_MASK 0x0000ffff
  233. #define IPR_PCII_IPL_STAGE_CHANGE (0x80000000 >> 0)
  234. #define IPR_PCII_IOA_TRANS_TO_OPER (0x80000000 >> 0)
  235. #define IPR_PCII_IOARCB_XFER_FAILED (0x80000000 >> 3)
  236. #define IPR_PCII_IOA_UNIT_CHECKED (0x80000000 >> 4)
  237. #define IPR_PCII_NO_HOST_RRQ (0x80000000 >> 5)
  238. #define IPR_PCII_CRITICAL_OPERATION (0x80000000 >> 6)
  239. #define IPR_PCII_IO_DEBUG_ACKNOWLEDGE (0x80000000 >> 7)
  240. #define IPR_PCII_IOARRIN_LOST (0x80000000 >> 27)
  241. #define IPR_PCII_MMIO_ERROR (0x80000000 >> 28)
  242. #define IPR_PCII_PROC_ERR_STATE (0x80000000 >> 29)
  243. #define IPR_PCII_HRRQ_UPDATED (0x80000000 >> 30)
  244. #define IPR_PCII_CORE_ISSUED_RST_REQ (0x80000000 >> 31)
  245. #define IPR_PCII_ERROR_INTERRUPTS \
  246. (IPR_PCII_IOARCB_XFER_FAILED | IPR_PCII_IOA_UNIT_CHECKED | \
  247. IPR_PCII_NO_HOST_RRQ | IPR_PCII_IOARRIN_LOST | IPR_PCII_MMIO_ERROR)
  248. #define IPR_PCII_OPER_INTERRUPTS \
  249. (IPR_PCII_ERROR_INTERRUPTS | IPR_PCII_HRRQ_UPDATED | IPR_PCII_IOA_TRANS_TO_OPER)
  250. #define IPR_UPROCI_RESET_ALERT (0x80000000 >> 7)
  251. #define IPR_UPROCI_IO_DEBUG_ALERT (0x80000000 >> 9)
  252. #define IPR_UPROCI_SIS64_START_BIST (0x80000000 >> 23)
  253. #define IPR_LDUMP_MAX_LONG_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  254. #define IPR_LDUMP_MAX_SHORT_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  255. /*
  256. * Dump literals
  257. */
  258. #define IPR_FMT2_MAX_IOA_DUMP_SIZE (4 * 1024 * 1024)
  259. #define IPR_FMT3_MAX_IOA_DUMP_SIZE (32 * 1024 * 1024)
  260. #define IPR_FMT2_NUM_SDT_ENTRIES 511
  261. #define IPR_FMT3_NUM_SDT_ENTRIES 0xFFF
  262. #define IPR_FMT2_MAX_NUM_DUMP_PAGES ((IPR_FMT2_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
  263. #define IPR_FMT3_MAX_NUM_DUMP_PAGES ((IPR_FMT3_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
  264. /*
  265. * Misc literals
  266. */
  267. #define IPR_NUM_IOADL_ENTRIES IPR_MAX_SGLIST
  268. /*
  269. * Adapter interface types
  270. */
  271. struct ipr_res_addr {
  272. u8 reserved;
  273. u8 bus;
  274. u8 target;
  275. u8 lun;
  276. #define IPR_GET_PHYS_LOC(res_addr) \
  277. (((res_addr).bus << 16) | ((res_addr).target << 8) | (res_addr).lun)
  278. }__attribute__((packed, aligned (4)));
  279. struct ipr_std_inq_vpids {
  280. u8 vendor_id[IPR_VENDOR_ID_LEN];
  281. u8 product_id[IPR_PROD_ID_LEN];
  282. }__attribute__((packed));
  283. struct ipr_vpd {
  284. struct ipr_std_inq_vpids vpids;
  285. u8 sn[IPR_SERIAL_NUM_LEN];
  286. }__attribute__((packed));
  287. struct ipr_ext_vpd {
  288. struct ipr_vpd vpd;
  289. __be32 wwid[2];
  290. }__attribute__((packed));
  291. struct ipr_ext_vpd64 {
  292. struct ipr_vpd vpd;
  293. __be32 wwid[4];
  294. }__attribute__((packed));
  295. struct ipr_std_inq_data {
  296. u8 peri_qual_dev_type;
  297. #define IPR_STD_INQ_PERI_QUAL(peri) ((peri) >> 5)
  298. #define IPR_STD_INQ_PERI_DEV_TYPE(peri) ((peri) & 0x1F)
  299. u8 removeable_medium_rsvd;
  300. #define IPR_STD_INQ_REMOVEABLE_MEDIUM 0x80
  301. #define IPR_IS_DASD_DEVICE(std_inq) \
  302. ((IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_DISK) && \
  303. !(((std_inq).removeable_medium_rsvd) & IPR_STD_INQ_REMOVEABLE_MEDIUM))
  304. #define IPR_IS_SES_DEVICE(std_inq) \
  305. (IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_ENCLOSURE)
  306. u8 version;
  307. u8 aen_naca_fmt;
  308. u8 additional_len;
  309. u8 sccs_rsvd;
  310. u8 bq_enc_multi;
  311. u8 sync_cmdq_flags;
  312. struct ipr_std_inq_vpids vpids;
  313. u8 ros_rsvd_ram_rsvd[4];
  314. u8 serial_num[IPR_SERIAL_NUM_LEN];
  315. }__attribute__ ((packed));
  316. #define IPR_RES_TYPE_AF_DASD 0x00
  317. #define IPR_RES_TYPE_GENERIC_SCSI 0x01
  318. #define IPR_RES_TYPE_VOLUME_SET 0x02
  319. #define IPR_RES_TYPE_REMOTE_AF_DASD 0x03
  320. #define IPR_RES_TYPE_GENERIC_ATA 0x04
  321. #define IPR_RES_TYPE_ARRAY 0x05
  322. #define IPR_RES_TYPE_IOAFP 0xff
  323. struct ipr_config_table_entry {
  324. u8 proto;
  325. #define IPR_PROTO_SATA 0x02
  326. #define IPR_PROTO_SATA_ATAPI 0x03
  327. #define IPR_PROTO_SAS_STP 0x06
  328. #define IPR_PROTO_SAS_STP_ATAPI 0x07
  329. u8 array_id;
  330. u8 flags;
  331. #define IPR_IS_IOA_RESOURCE 0x80
  332. u8 rsvd_subtype;
  333. #define IPR_QUEUEING_MODEL(res) ((((res)->flags) & 0x70) >> 4)
  334. #define IPR_QUEUE_FROZEN_MODEL 0
  335. #define IPR_QUEUE_NACA_MODEL 1
  336. struct ipr_res_addr res_addr;
  337. __be32 res_handle;
  338. __be32 lun_wwn[2];
  339. struct ipr_std_inq_data std_inq_data;
  340. }__attribute__ ((packed, aligned (4)));
  341. struct ipr_config_table_entry64 {
  342. u8 res_type;
  343. u8 proto;
  344. u8 vset_num;
  345. u8 array_id;
  346. __be16 flags;
  347. __be16 res_flags;
  348. #define IPR_QUEUEING_MODEL64(res) ((((res)->res_flags) & 0x7000) >> 12)
  349. __be32 res_handle;
  350. u8 dev_id_type;
  351. u8 reserved[3];
  352. __be64 dev_id;
  353. __be64 lun;
  354. __be64 lun_wwn[2];
  355. #define IPR_MAX_RES_PATH_LENGTH 48
  356. __be64 res_path;
  357. struct ipr_std_inq_data std_inq_data;
  358. u8 reserved2[4];
  359. __be64 reserved3[2];
  360. u8 reserved4[8];
  361. }__attribute__ ((packed, aligned (8)));
  362. struct ipr_config_table_hdr {
  363. u8 num_entries;
  364. u8 flags;
  365. #define IPR_UCODE_DOWNLOAD_REQ 0x10
  366. __be16 reserved;
  367. }__attribute__((packed, aligned (4)));
  368. struct ipr_config_table_hdr64 {
  369. __be16 num_entries;
  370. __be16 reserved;
  371. u8 flags;
  372. u8 reserved2[11];
  373. }__attribute__((packed, aligned (4)));
  374. struct ipr_config_table {
  375. struct ipr_config_table_hdr hdr;
  376. struct ipr_config_table_entry dev[0];
  377. }__attribute__((packed, aligned (4)));
  378. struct ipr_config_table64 {
  379. struct ipr_config_table_hdr64 hdr64;
  380. struct ipr_config_table_entry64 dev[0];
  381. }__attribute__((packed, aligned (8)));
  382. struct ipr_config_table_entry_wrapper {
  383. union {
  384. struct ipr_config_table_entry *cfgte;
  385. struct ipr_config_table_entry64 *cfgte64;
  386. } u;
  387. };
  388. struct ipr_hostrcb_cfg_ch_not {
  389. union {
  390. struct ipr_config_table_entry cfgte;
  391. struct ipr_config_table_entry64 cfgte64;
  392. } u;
  393. u8 reserved[936];
  394. }__attribute__((packed, aligned (4)));
  395. struct ipr_supported_device {
  396. __be16 data_length;
  397. u8 reserved;
  398. u8 num_records;
  399. struct ipr_std_inq_vpids vpids;
  400. u8 reserved2[16];
  401. }__attribute__((packed, aligned (4)));
  402. /* Command packet structure */
  403. struct ipr_cmd_pkt {
  404. __be16 reserved; /* Reserved by IOA */
  405. u8 request_type;
  406. #define IPR_RQTYPE_SCSICDB 0x00
  407. #define IPR_RQTYPE_IOACMD 0x01
  408. #define IPR_RQTYPE_HCAM 0x02
  409. #define IPR_RQTYPE_ATA_PASSTHRU 0x04
  410. u8 reserved2;
  411. u8 flags_hi;
  412. #define IPR_FLAGS_HI_WRITE_NOT_READ 0x80
  413. #define IPR_FLAGS_HI_NO_ULEN_CHK 0x20
  414. #define IPR_FLAGS_HI_SYNC_OVERRIDE 0x10
  415. #define IPR_FLAGS_HI_SYNC_COMPLETE 0x08
  416. #define IPR_FLAGS_HI_NO_LINK_DESC 0x04
  417. u8 flags_lo;
  418. #define IPR_FLAGS_LO_ALIGNED_BFR 0x20
  419. #define IPR_FLAGS_LO_DELAY_AFTER_RST 0x10
  420. #define IPR_FLAGS_LO_UNTAGGED_TASK 0x00
  421. #define IPR_FLAGS_LO_SIMPLE_TASK 0x02
  422. #define IPR_FLAGS_LO_ORDERED_TASK 0x04
  423. #define IPR_FLAGS_LO_HEAD_OF_Q_TASK 0x06
  424. #define IPR_FLAGS_LO_ACA_TASK 0x08
  425. u8 cdb[16];
  426. __be16 timeout;
  427. }__attribute__ ((packed, aligned(4)));
  428. struct ipr_ioarcb_ata_regs { /* 22 bytes */
  429. u8 flags;
  430. #define IPR_ATA_FLAG_PACKET_CMD 0x80
  431. #define IPR_ATA_FLAG_XFER_TYPE_DMA 0x40
  432. #define IPR_ATA_FLAG_STATUS_ON_GOOD_COMPLETION 0x20
  433. u8 reserved[3];
  434. __be16 data;
  435. u8 feature;
  436. u8 nsect;
  437. u8 lbal;
  438. u8 lbam;
  439. u8 lbah;
  440. u8 device;
  441. u8 command;
  442. u8 reserved2[3];
  443. u8 hob_feature;
  444. u8 hob_nsect;
  445. u8 hob_lbal;
  446. u8 hob_lbam;
  447. u8 hob_lbah;
  448. u8 ctl;
  449. }__attribute__ ((packed, aligned(4)));
  450. struct ipr_ioadl_desc {
  451. __be32 flags_and_data_len;
  452. #define IPR_IOADL_FLAGS_MASK 0xff000000
  453. #define IPR_IOADL_GET_FLAGS(x) (be32_to_cpu(x) & IPR_IOADL_FLAGS_MASK)
  454. #define IPR_IOADL_DATA_LEN_MASK 0x00ffffff
  455. #define IPR_IOADL_GET_DATA_LEN(x) (be32_to_cpu(x) & IPR_IOADL_DATA_LEN_MASK)
  456. #define IPR_IOADL_FLAGS_READ 0x48000000
  457. #define IPR_IOADL_FLAGS_READ_LAST 0x49000000
  458. #define IPR_IOADL_FLAGS_WRITE 0x68000000
  459. #define IPR_IOADL_FLAGS_WRITE_LAST 0x69000000
  460. #define IPR_IOADL_FLAGS_LAST 0x01000000
  461. __be32 address;
  462. }__attribute__((packed, aligned (8)));
  463. struct ipr_ioadl64_desc {
  464. __be32 flags;
  465. __be32 data_len;
  466. __be64 address;
  467. }__attribute__((packed, aligned (16)));
  468. struct ipr_ata64_ioadl {
  469. struct ipr_ioarcb_ata_regs regs;
  470. u16 reserved[5];
  471. struct ipr_ioadl64_desc ioadl64[IPR_NUM_IOADL_ENTRIES];
  472. }__attribute__((packed, aligned (16)));
  473. struct ipr_ioarcb_add_data {
  474. union {
  475. struct ipr_ioarcb_ata_regs regs;
  476. struct ipr_ioadl_desc ioadl[5];
  477. __be32 add_cmd_parms[10];
  478. } u;
  479. }__attribute__ ((packed, aligned (4)));
  480. struct ipr_ioarcb_sis64_add_addr_ecb {
  481. __be64 ioasa_host_pci_addr;
  482. __be64 data_ioadl_addr;
  483. __be64 reserved;
  484. __be32 ext_control_buf[4];
  485. }__attribute__((packed, aligned (8)));
  486. /* IOA Request Control Block 128 bytes */
  487. struct ipr_ioarcb {
  488. union {
  489. __be32 ioarcb_host_pci_addr;
  490. __be64 ioarcb_host_pci_addr64;
  491. } a;
  492. __be32 res_handle;
  493. __be32 host_response_handle;
  494. __be32 reserved1;
  495. __be32 reserved2;
  496. __be32 reserved3;
  497. __be32 data_transfer_length;
  498. __be32 read_data_transfer_length;
  499. __be32 write_ioadl_addr;
  500. __be32 ioadl_len;
  501. __be32 read_ioadl_addr;
  502. __be32 read_ioadl_len;
  503. __be32 ioasa_host_pci_addr;
  504. __be16 ioasa_len;
  505. __be16 reserved4;
  506. struct ipr_cmd_pkt cmd_pkt;
  507. __be16 add_cmd_parms_offset;
  508. __be16 add_cmd_parms_len;
  509. union {
  510. struct ipr_ioarcb_add_data add_data;
  511. struct ipr_ioarcb_sis64_add_addr_ecb sis64_addr_data;
  512. } u;
  513. }__attribute__((packed, aligned (4)));
  514. struct ipr_ioasa_vset {
  515. __be32 failing_lba_hi;
  516. __be32 failing_lba_lo;
  517. __be32 reserved;
  518. }__attribute__((packed, aligned (4)));
  519. struct ipr_ioasa_af_dasd {
  520. __be32 failing_lba;
  521. __be32 reserved[2];
  522. }__attribute__((packed, aligned (4)));
  523. struct ipr_ioasa_gpdd {
  524. u8 end_state;
  525. u8 bus_phase;
  526. __be16 reserved;
  527. __be32 ioa_data[2];
  528. }__attribute__((packed, aligned (4)));
  529. struct ipr_ioasa_gata {
  530. u8 error;
  531. u8 nsect; /* Interrupt reason */
  532. u8 lbal;
  533. u8 lbam;
  534. u8 lbah;
  535. u8 device;
  536. u8 status;
  537. u8 alt_status; /* ATA CTL */
  538. u8 hob_nsect;
  539. u8 hob_lbal;
  540. u8 hob_lbam;
  541. u8 hob_lbah;
  542. }__attribute__((packed, aligned (4)));
  543. struct ipr_auto_sense {
  544. __be16 auto_sense_len;
  545. __be16 ioa_data_len;
  546. __be32 data[SCSI_SENSE_BUFFERSIZE/sizeof(__be32)];
  547. };
  548. struct ipr_ioasa_hdr {
  549. __be32 ioasc;
  550. #define IPR_IOASC_SENSE_KEY(ioasc) ((ioasc) >> 24)
  551. #define IPR_IOASC_SENSE_CODE(ioasc) (((ioasc) & 0x00ff0000) >> 16)
  552. #define IPR_IOASC_SENSE_QUAL(ioasc) (((ioasc) & 0x0000ff00) >> 8)
  553. #define IPR_IOASC_SENSE_STATUS(ioasc) ((ioasc) & 0x000000ff)
  554. __be16 ret_stat_len; /* Length of the returned IOASA */
  555. __be16 avail_stat_len; /* Total Length of status available. */
  556. __be32 residual_data_len; /* number of bytes in the host data */
  557. /* buffers that were not used by the IOARCB command. */
  558. __be32 ilid;
  559. #define IPR_NO_ILID 0
  560. #define IPR_DRIVER_ILID 0xffffffff
  561. __be32 fd_ioasc;
  562. __be32 fd_phys_locator;
  563. __be32 fd_res_handle;
  564. __be32 ioasc_specific; /* status code specific field */
  565. #define IPR_ADDITIONAL_STATUS_FMT 0x80000000
  566. #define IPR_AUTOSENSE_VALID 0x40000000
  567. #define IPR_ATA_DEVICE_WAS_RESET 0x20000000
  568. #define IPR_IOASC_SPECIFIC_MASK 0x00ffffff
  569. #define IPR_FIELD_POINTER_VALID (0x80000000 >> 8)
  570. #define IPR_FIELD_POINTER_MASK 0x0000ffff
  571. }__attribute__((packed, aligned (4)));
  572. struct ipr_ioasa {
  573. struct ipr_ioasa_hdr hdr;
  574. union {
  575. struct ipr_ioasa_vset vset;
  576. struct ipr_ioasa_af_dasd dasd;
  577. struct ipr_ioasa_gpdd gpdd;
  578. struct ipr_ioasa_gata gata;
  579. } u;
  580. struct ipr_auto_sense auto_sense;
  581. }__attribute__((packed, aligned (4)));
  582. struct ipr_ioasa64 {
  583. struct ipr_ioasa_hdr hdr;
  584. u8 fd_res_path[8];
  585. union {
  586. struct ipr_ioasa_vset vset;
  587. struct ipr_ioasa_af_dasd dasd;
  588. struct ipr_ioasa_gpdd gpdd;
  589. struct ipr_ioasa_gata gata;
  590. } u;
  591. struct ipr_auto_sense auto_sense;
  592. }__attribute__((packed, aligned (4)));
  593. struct ipr_mode_parm_hdr {
  594. u8 length;
  595. u8 medium_type;
  596. u8 device_spec_parms;
  597. u8 block_desc_len;
  598. }__attribute__((packed));
  599. struct ipr_mode_pages {
  600. struct ipr_mode_parm_hdr hdr;
  601. u8 data[255 - sizeof(struct ipr_mode_parm_hdr)];
  602. }__attribute__((packed));
  603. struct ipr_mode_page_hdr {
  604. u8 ps_page_code;
  605. #define IPR_MODE_PAGE_PS 0x80
  606. #define IPR_GET_MODE_PAGE_CODE(hdr) ((hdr)->ps_page_code & 0x3F)
  607. u8 page_length;
  608. }__attribute__ ((packed));
  609. struct ipr_dev_bus_entry {
  610. struct ipr_res_addr res_addr;
  611. u8 flags;
  612. #define IPR_SCSI_ATTR_ENABLE_QAS 0x80
  613. #define IPR_SCSI_ATTR_DISABLE_QAS 0x40
  614. #define IPR_SCSI_ATTR_QAS_MASK 0xC0
  615. #define IPR_SCSI_ATTR_ENABLE_TM 0x20
  616. #define IPR_SCSI_ATTR_NO_TERM_PWR 0x10
  617. #define IPR_SCSI_ATTR_TM_SUPPORTED 0x08
  618. #define IPR_SCSI_ATTR_LVD_TO_SE_NOT_ALLOWED 0x04
  619. u8 scsi_id;
  620. u8 bus_width;
  621. u8 extended_reset_delay;
  622. #define IPR_EXTENDED_RESET_DELAY 7
  623. __be32 max_xfer_rate;
  624. u8 spinup_delay;
  625. u8 reserved3;
  626. __be16 reserved4;
  627. }__attribute__((packed, aligned (4)));
  628. struct ipr_mode_page28 {
  629. struct ipr_mode_page_hdr hdr;
  630. u8 num_entries;
  631. u8 entry_length;
  632. struct ipr_dev_bus_entry bus[0];
  633. }__attribute__((packed));
  634. struct ipr_mode_page24 {
  635. struct ipr_mode_page_hdr hdr;
  636. u8 flags;
  637. #define IPR_ENABLE_DUAL_IOA_AF 0x80
  638. }__attribute__((packed));
  639. struct ipr_ioa_vpd {
  640. struct ipr_std_inq_data std_inq_data;
  641. u8 ascii_part_num[12];
  642. u8 reserved[40];
  643. u8 ascii_plant_code[4];
  644. }__attribute__((packed));
  645. struct ipr_inquiry_page3 {
  646. u8 peri_qual_dev_type;
  647. u8 page_code;
  648. u8 reserved1;
  649. u8 page_length;
  650. u8 ascii_len;
  651. u8 reserved2[3];
  652. u8 load_id[4];
  653. u8 major_release;
  654. u8 card_type;
  655. u8 minor_release[2];
  656. u8 ptf_number[4];
  657. u8 patch_number[4];
  658. }__attribute__((packed));
  659. struct ipr_inquiry_cap {
  660. u8 peri_qual_dev_type;
  661. u8 page_code;
  662. u8 reserved1;
  663. u8 page_length;
  664. u8 ascii_len;
  665. u8 reserved2;
  666. u8 sis_version[2];
  667. u8 cap;
  668. #define IPR_CAP_DUAL_IOA_RAID 0x80
  669. u8 reserved3[15];
  670. }__attribute__((packed));
  671. #define IPR_INQUIRY_PAGE0_ENTRIES 20
  672. struct ipr_inquiry_page0 {
  673. u8 peri_qual_dev_type;
  674. u8 page_code;
  675. u8 reserved1;
  676. u8 len;
  677. u8 page[IPR_INQUIRY_PAGE0_ENTRIES];
  678. }__attribute__((packed));
  679. struct ipr_hostrcb_device_data_entry {
  680. struct ipr_vpd vpd;
  681. struct ipr_res_addr dev_res_addr;
  682. struct ipr_vpd new_vpd;
  683. struct ipr_vpd ioa_last_with_dev_vpd;
  684. struct ipr_vpd cfc_last_with_dev_vpd;
  685. __be32 ioa_data[5];
  686. }__attribute__((packed, aligned (4)));
  687. struct ipr_hostrcb_device_data_entry_enhanced {
  688. struct ipr_ext_vpd vpd;
  689. u8 ccin[4];
  690. struct ipr_res_addr dev_res_addr;
  691. struct ipr_ext_vpd new_vpd;
  692. u8 new_ccin[4];
  693. struct ipr_ext_vpd ioa_last_with_dev_vpd;
  694. struct ipr_ext_vpd cfc_last_with_dev_vpd;
  695. }__attribute__((packed, aligned (4)));
  696. struct ipr_hostrcb64_device_data_entry_enhanced {
  697. struct ipr_ext_vpd vpd;
  698. u8 ccin[4];
  699. u8 res_path[8];
  700. struct ipr_ext_vpd new_vpd;
  701. u8 new_ccin[4];
  702. struct ipr_ext_vpd ioa_last_with_dev_vpd;
  703. struct ipr_ext_vpd cfc_last_with_dev_vpd;
  704. }__attribute__((packed, aligned (4)));
  705. struct ipr_hostrcb_array_data_entry {
  706. struct ipr_vpd vpd;
  707. struct ipr_res_addr expected_dev_res_addr;
  708. struct ipr_res_addr dev_res_addr;
  709. }__attribute__((packed, aligned (4)));
  710. struct ipr_hostrcb64_array_data_entry {
  711. struct ipr_ext_vpd vpd;
  712. u8 ccin[4];
  713. u8 expected_res_path[8];
  714. u8 res_path[8];
  715. }__attribute__((packed, aligned (4)));
  716. struct ipr_hostrcb_array_data_entry_enhanced {
  717. struct ipr_ext_vpd vpd;
  718. u8 ccin[4];
  719. struct ipr_res_addr expected_dev_res_addr;
  720. struct ipr_res_addr dev_res_addr;
  721. }__attribute__((packed, aligned (4)));
  722. struct ipr_hostrcb_type_ff_error {
  723. __be32 ioa_data[758];
  724. }__attribute__((packed, aligned (4)));
  725. struct ipr_hostrcb_type_01_error {
  726. __be32 seek_counter;
  727. __be32 read_counter;
  728. u8 sense_data[32];
  729. __be32 ioa_data[236];
  730. }__attribute__((packed, aligned (4)));
  731. struct ipr_hostrcb_type_02_error {
  732. struct ipr_vpd ioa_vpd;
  733. struct ipr_vpd cfc_vpd;
  734. struct ipr_vpd ioa_last_attached_to_cfc_vpd;
  735. struct ipr_vpd cfc_last_attached_to_ioa_vpd;
  736. __be32 ioa_data[3];
  737. }__attribute__((packed, aligned (4)));
  738. struct ipr_hostrcb_type_12_error {
  739. struct ipr_ext_vpd ioa_vpd;
  740. struct ipr_ext_vpd cfc_vpd;
  741. struct ipr_ext_vpd ioa_last_attached_to_cfc_vpd;
  742. struct ipr_ext_vpd cfc_last_attached_to_ioa_vpd;
  743. __be32 ioa_data[3];
  744. }__attribute__((packed, aligned (4)));
  745. struct ipr_hostrcb_type_03_error {
  746. struct ipr_vpd ioa_vpd;
  747. struct ipr_vpd cfc_vpd;
  748. __be32 errors_detected;
  749. __be32 errors_logged;
  750. u8 ioa_data[12];
  751. struct ipr_hostrcb_device_data_entry dev[3];
  752. }__attribute__((packed, aligned (4)));
  753. struct ipr_hostrcb_type_13_error {
  754. struct ipr_ext_vpd ioa_vpd;
  755. struct ipr_ext_vpd cfc_vpd;
  756. __be32 errors_detected;
  757. __be32 errors_logged;
  758. struct ipr_hostrcb_device_data_entry_enhanced dev[3];
  759. }__attribute__((packed, aligned (4)));
  760. struct ipr_hostrcb_type_23_error {
  761. struct ipr_ext_vpd ioa_vpd;
  762. struct ipr_ext_vpd cfc_vpd;
  763. __be32 errors_detected;
  764. __be32 errors_logged;
  765. struct ipr_hostrcb64_device_data_entry_enhanced dev[3];
  766. }__attribute__((packed, aligned (4)));
  767. struct ipr_hostrcb_type_04_error {
  768. struct ipr_vpd ioa_vpd;
  769. struct ipr_vpd cfc_vpd;
  770. u8 ioa_data[12];
  771. struct ipr_hostrcb_array_data_entry array_member[10];
  772. __be32 exposed_mode_adn;
  773. __be32 array_id;
  774. struct ipr_vpd incomp_dev_vpd;
  775. __be32 ioa_data2;
  776. struct ipr_hostrcb_array_data_entry array_member2[8];
  777. struct ipr_res_addr last_func_vset_res_addr;
  778. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  779. u8 protection_level[8];
  780. }__attribute__((packed, aligned (4)));
  781. struct ipr_hostrcb_type_14_error {
  782. struct ipr_ext_vpd ioa_vpd;
  783. struct ipr_ext_vpd cfc_vpd;
  784. __be32 exposed_mode_adn;
  785. __be32 array_id;
  786. struct ipr_res_addr last_func_vset_res_addr;
  787. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  788. u8 protection_level[8];
  789. __be32 num_entries;
  790. struct ipr_hostrcb_array_data_entry_enhanced array_member[18];
  791. }__attribute__((packed, aligned (4)));
  792. struct ipr_hostrcb_type_24_error {
  793. struct ipr_ext_vpd ioa_vpd;
  794. struct ipr_ext_vpd cfc_vpd;
  795. u8 reserved[2];
  796. u8 exposed_mode_adn;
  797. #define IPR_INVALID_ARRAY_DEV_NUM 0xff
  798. u8 array_id;
  799. u8 last_res_path[8];
  800. u8 protection_level[8];
  801. struct ipr_ext_vpd64 array_vpd;
  802. u8 description[16];
  803. u8 reserved2[3];
  804. u8 num_entries;
  805. struct ipr_hostrcb64_array_data_entry array_member[32];
  806. }__attribute__((packed, aligned (4)));
  807. struct ipr_hostrcb_type_07_error {
  808. u8 failure_reason[64];
  809. struct ipr_vpd vpd;
  810. u32 data[222];
  811. }__attribute__((packed, aligned (4)));
  812. struct ipr_hostrcb_type_17_error {
  813. u8 failure_reason[64];
  814. struct ipr_ext_vpd vpd;
  815. u32 data[476];
  816. }__attribute__((packed, aligned (4)));
  817. struct ipr_hostrcb_config_element {
  818. u8 type_status;
  819. #define IPR_PATH_CFG_TYPE_MASK 0xF0
  820. #define IPR_PATH_CFG_NOT_EXIST 0x00
  821. #define IPR_PATH_CFG_IOA_PORT 0x10
  822. #define IPR_PATH_CFG_EXP_PORT 0x20
  823. #define IPR_PATH_CFG_DEVICE_PORT 0x30
  824. #define IPR_PATH_CFG_DEVICE_LUN 0x40
  825. #define IPR_PATH_CFG_STATUS_MASK 0x0F
  826. #define IPR_PATH_CFG_NO_PROB 0x00
  827. #define IPR_PATH_CFG_DEGRADED 0x01
  828. #define IPR_PATH_CFG_FAILED 0x02
  829. #define IPR_PATH_CFG_SUSPECT 0x03
  830. #define IPR_PATH_NOT_DETECTED 0x04
  831. #define IPR_PATH_INCORRECT_CONN 0x05
  832. u8 cascaded_expander;
  833. u8 phy;
  834. u8 link_rate;
  835. #define IPR_PHY_LINK_RATE_MASK 0x0F
  836. __be32 wwid[2];
  837. }__attribute__((packed, aligned (4)));
  838. struct ipr_hostrcb64_config_element {
  839. __be16 length;
  840. u8 descriptor_id;
  841. #define IPR_DESCRIPTOR_MASK 0xC0
  842. #define IPR_DESCRIPTOR_SIS64 0x00
  843. u8 reserved;
  844. u8 type_status;
  845. u8 reserved2[2];
  846. u8 link_rate;
  847. u8 res_path[8];
  848. __be32 wwid[2];
  849. }__attribute__((packed, aligned (8)));
  850. struct ipr_hostrcb_fabric_desc {
  851. __be16 length;
  852. u8 ioa_port;
  853. u8 cascaded_expander;
  854. u8 phy;
  855. u8 path_state;
  856. #define IPR_PATH_ACTIVE_MASK 0xC0
  857. #define IPR_PATH_NO_INFO 0x00
  858. #define IPR_PATH_ACTIVE 0x40
  859. #define IPR_PATH_NOT_ACTIVE 0x80
  860. #define IPR_PATH_STATE_MASK 0x0F
  861. #define IPR_PATH_STATE_NO_INFO 0x00
  862. #define IPR_PATH_HEALTHY 0x01
  863. #define IPR_PATH_DEGRADED 0x02
  864. #define IPR_PATH_FAILED 0x03
  865. __be16 num_entries;
  866. struct ipr_hostrcb_config_element elem[1];
  867. }__attribute__((packed, aligned (4)));
  868. struct ipr_hostrcb64_fabric_desc {
  869. __be16 length;
  870. u8 descriptor_id;
  871. u8 reserved[2];
  872. u8 path_state;
  873. u8 reserved2[2];
  874. u8 res_path[8];
  875. u8 reserved3[6];
  876. __be16 num_entries;
  877. struct ipr_hostrcb64_config_element elem[1];
  878. }__attribute__((packed, aligned (8)));
  879. #define for_each_fabric_cfg(fabric, cfg) \
  880. for (cfg = (fabric)->elem; \
  881. cfg < ((fabric)->elem + be16_to_cpu((fabric)->num_entries)); \
  882. cfg++)
  883. struct ipr_hostrcb_type_20_error {
  884. u8 failure_reason[64];
  885. u8 reserved[3];
  886. u8 num_entries;
  887. struct ipr_hostrcb_fabric_desc desc[1];
  888. }__attribute__((packed, aligned (4)));
  889. struct ipr_hostrcb_type_30_error {
  890. u8 failure_reason[64];
  891. u8 reserved[3];
  892. u8 num_entries;
  893. struct ipr_hostrcb64_fabric_desc desc[1];
  894. }__attribute__((packed, aligned (4)));
  895. struct ipr_hostrcb_error {
  896. __be32 fd_ioasc;
  897. struct ipr_res_addr fd_res_addr;
  898. __be32 fd_res_handle;
  899. __be32 prc;
  900. union {
  901. struct ipr_hostrcb_type_ff_error type_ff_error;
  902. struct ipr_hostrcb_type_01_error type_01_error;
  903. struct ipr_hostrcb_type_02_error type_02_error;
  904. struct ipr_hostrcb_type_03_error type_03_error;
  905. struct ipr_hostrcb_type_04_error type_04_error;
  906. struct ipr_hostrcb_type_07_error type_07_error;
  907. struct ipr_hostrcb_type_12_error type_12_error;
  908. struct ipr_hostrcb_type_13_error type_13_error;
  909. struct ipr_hostrcb_type_14_error type_14_error;
  910. struct ipr_hostrcb_type_17_error type_17_error;
  911. struct ipr_hostrcb_type_20_error type_20_error;
  912. } u;
  913. }__attribute__((packed, aligned (4)));
  914. struct ipr_hostrcb64_error {
  915. __be32 fd_ioasc;
  916. __be32 ioa_fw_level;
  917. __be32 fd_res_handle;
  918. __be32 prc;
  919. __be64 fd_dev_id;
  920. __be64 fd_lun;
  921. u8 fd_res_path[8];
  922. __be64 time_stamp;
  923. u8 reserved[16];
  924. union {
  925. struct ipr_hostrcb_type_ff_error type_ff_error;
  926. struct ipr_hostrcb_type_12_error type_12_error;
  927. struct ipr_hostrcb_type_17_error type_17_error;
  928. struct ipr_hostrcb_type_23_error type_23_error;
  929. struct ipr_hostrcb_type_24_error type_24_error;
  930. struct ipr_hostrcb_type_30_error type_30_error;
  931. } u;
  932. }__attribute__((packed, aligned (8)));
  933. struct ipr_hostrcb_raw {
  934. __be32 data[sizeof(struct ipr_hostrcb_error)/sizeof(__be32)];
  935. }__attribute__((packed, aligned (4)));
  936. struct ipr_hcam {
  937. u8 op_code;
  938. #define IPR_HOST_RCB_OP_CODE_CONFIG_CHANGE 0xE1
  939. #define IPR_HOST_RCB_OP_CODE_LOG_DATA 0xE2
  940. u8 notify_type;
  941. #define IPR_HOST_RCB_NOTIF_TYPE_EXISTING_CHANGED 0x00
  942. #define IPR_HOST_RCB_NOTIF_TYPE_NEW_ENTRY 0x01
  943. #define IPR_HOST_RCB_NOTIF_TYPE_REM_ENTRY 0x02
  944. #define IPR_HOST_RCB_NOTIF_TYPE_ERROR_LOG_ENTRY 0x10
  945. #define IPR_HOST_RCB_NOTIF_TYPE_INFORMATION_ENTRY 0x11
  946. u8 notifications_lost;
  947. #define IPR_HOST_RCB_NO_NOTIFICATIONS_LOST 0
  948. #define IPR_HOST_RCB_NOTIFICATIONS_LOST 0x80
  949. u8 flags;
  950. #define IPR_HOSTRCB_INTERNAL_OPER 0x80
  951. #define IPR_HOSTRCB_ERR_RESP_SENT 0x40
  952. u8 overlay_id;
  953. #define IPR_HOST_RCB_OVERLAY_ID_1 0x01
  954. #define IPR_HOST_RCB_OVERLAY_ID_2 0x02
  955. #define IPR_HOST_RCB_OVERLAY_ID_3 0x03
  956. #define IPR_HOST_RCB_OVERLAY_ID_4 0x04
  957. #define IPR_HOST_RCB_OVERLAY_ID_6 0x06
  958. #define IPR_HOST_RCB_OVERLAY_ID_7 0x07
  959. #define IPR_HOST_RCB_OVERLAY_ID_12 0x12
  960. #define IPR_HOST_RCB_OVERLAY_ID_13 0x13
  961. #define IPR_HOST_RCB_OVERLAY_ID_14 0x14
  962. #define IPR_HOST_RCB_OVERLAY_ID_16 0x16
  963. #define IPR_HOST_RCB_OVERLAY_ID_17 0x17
  964. #define IPR_HOST_RCB_OVERLAY_ID_20 0x20
  965. #define IPR_HOST_RCB_OVERLAY_ID_23 0x23
  966. #define IPR_HOST_RCB_OVERLAY_ID_24 0x24
  967. #define IPR_HOST_RCB_OVERLAY_ID_26 0x26
  968. #define IPR_HOST_RCB_OVERLAY_ID_30 0x30
  969. #define IPR_HOST_RCB_OVERLAY_ID_DEFAULT 0xFF
  970. u8 reserved1[3];
  971. __be32 ilid;
  972. __be32 time_since_last_ioa_reset;
  973. __be32 reserved2;
  974. __be32 length;
  975. union {
  976. struct ipr_hostrcb_error error;
  977. struct ipr_hostrcb64_error error64;
  978. struct ipr_hostrcb_cfg_ch_not ccn;
  979. struct ipr_hostrcb_raw raw;
  980. } u;
  981. }__attribute__((packed, aligned (4)));
  982. struct ipr_hostrcb {
  983. struct ipr_hcam hcam;
  984. dma_addr_t hostrcb_dma;
  985. struct list_head queue;
  986. struct ipr_ioa_cfg *ioa_cfg;
  987. char rp_buffer[IPR_MAX_RES_PATH_LENGTH];
  988. };
  989. /* IPR smart dump table structures */
  990. struct ipr_sdt_entry {
  991. __be32 start_token;
  992. __be32 end_token;
  993. u8 reserved[4];
  994. u8 flags;
  995. #define IPR_SDT_ENDIAN 0x80
  996. #define IPR_SDT_VALID_ENTRY 0x20
  997. u8 resv;
  998. __be16 priority;
  999. }__attribute__((packed, aligned (4)));
  1000. struct ipr_sdt_header {
  1001. __be32 state;
  1002. __be32 num_entries;
  1003. __be32 num_entries_used;
  1004. __be32 dump_size;
  1005. }__attribute__((packed, aligned (4)));
  1006. struct ipr_sdt {
  1007. struct ipr_sdt_header hdr;
  1008. struct ipr_sdt_entry entry[IPR_FMT3_NUM_SDT_ENTRIES];
  1009. }__attribute__((packed, aligned (4)));
  1010. struct ipr_uc_sdt {
  1011. struct ipr_sdt_header hdr;
  1012. struct ipr_sdt_entry entry[1];
  1013. }__attribute__((packed, aligned (4)));
  1014. /*
  1015. * Driver types
  1016. */
  1017. struct ipr_bus_attributes {
  1018. u8 bus;
  1019. u8 qas_enabled;
  1020. u8 bus_width;
  1021. u8 reserved;
  1022. u32 max_xfer_rate;
  1023. };
  1024. struct ipr_sata_port {
  1025. struct ipr_ioa_cfg *ioa_cfg;
  1026. struct ata_port *ap;
  1027. struct ipr_resource_entry *res;
  1028. struct ipr_ioasa_gata ioasa;
  1029. };
  1030. struct ipr_resource_entry {
  1031. u8 needs_sync_complete:1;
  1032. u8 in_erp:1;
  1033. u8 add_to_ml:1;
  1034. u8 del_from_ml:1;
  1035. u8 resetting_device:1;
  1036. u32 bus; /* AKA channel */
  1037. u32 target; /* AKA id */
  1038. u32 lun;
  1039. #define IPR_ARRAY_VIRTUAL_BUS 0x1
  1040. #define IPR_VSET_VIRTUAL_BUS 0x2
  1041. #define IPR_IOAFP_VIRTUAL_BUS 0x3
  1042. #define IPR_GET_RES_PHYS_LOC(res) \
  1043. (((res)->bus << 24) | ((res)->target << 8) | (res)->lun)
  1044. u8 ata_class;
  1045. u8 flags;
  1046. __be16 res_flags;
  1047. u8 type;
  1048. u8 qmodel;
  1049. struct ipr_std_inq_data std_inq_data;
  1050. __be32 res_handle;
  1051. __be64 dev_id;
  1052. __be64 lun_wwn;
  1053. struct scsi_lun dev_lun;
  1054. u8 res_path[8];
  1055. struct ipr_ioa_cfg *ioa_cfg;
  1056. struct scsi_device *sdev;
  1057. struct ipr_sata_port *sata_port;
  1058. struct list_head queue;
  1059. }; /* struct ipr_resource_entry */
  1060. struct ipr_resource_hdr {
  1061. u16 num_entries;
  1062. u16 reserved;
  1063. };
  1064. struct ipr_misc_cbs {
  1065. struct ipr_ioa_vpd ioa_vpd;
  1066. struct ipr_inquiry_page0 page0_data;
  1067. struct ipr_inquiry_page3 page3_data;
  1068. struct ipr_inquiry_cap cap;
  1069. struct ipr_mode_pages mode_pages;
  1070. struct ipr_supported_device supp_dev;
  1071. };
  1072. struct ipr_interrupt_offsets {
  1073. unsigned long set_interrupt_mask_reg;
  1074. unsigned long clr_interrupt_mask_reg;
  1075. unsigned long clr_interrupt_mask_reg32;
  1076. unsigned long sense_interrupt_mask_reg;
  1077. unsigned long sense_interrupt_mask_reg32;
  1078. unsigned long clr_interrupt_reg;
  1079. unsigned long clr_interrupt_reg32;
  1080. unsigned long sense_interrupt_reg;
  1081. unsigned long sense_interrupt_reg32;
  1082. unsigned long ioarrin_reg;
  1083. unsigned long sense_uproc_interrupt_reg;
  1084. unsigned long sense_uproc_interrupt_reg32;
  1085. unsigned long set_uproc_interrupt_reg;
  1086. unsigned long set_uproc_interrupt_reg32;
  1087. unsigned long clr_uproc_interrupt_reg;
  1088. unsigned long clr_uproc_interrupt_reg32;
  1089. unsigned long init_feedback_reg;
  1090. unsigned long dump_addr_reg;
  1091. unsigned long dump_data_reg;
  1092. #define IPR_ENDIAN_SWAP_KEY 0x00080800
  1093. unsigned long endian_swap_reg;
  1094. };
  1095. struct ipr_interrupts {
  1096. void __iomem *set_interrupt_mask_reg;
  1097. void __iomem *clr_interrupt_mask_reg;
  1098. void __iomem *clr_interrupt_mask_reg32;
  1099. void __iomem *sense_interrupt_mask_reg;
  1100. void __iomem *sense_interrupt_mask_reg32;
  1101. void __iomem *clr_interrupt_reg;
  1102. void __iomem *clr_interrupt_reg32;
  1103. void __iomem *sense_interrupt_reg;
  1104. void __iomem *sense_interrupt_reg32;
  1105. void __iomem *ioarrin_reg;
  1106. void __iomem *sense_uproc_interrupt_reg;
  1107. void __iomem *sense_uproc_interrupt_reg32;
  1108. void __iomem *set_uproc_interrupt_reg;
  1109. void __iomem *set_uproc_interrupt_reg32;
  1110. void __iomem *clr_uproc_interrupt_reg;
  1111. void __iomem *clr_uproc_interrupt_reg32;
  1112. void __iomem *init_feedback_reg;
  1113. void __iomem *dump_addr_reg;
  1114. void __iomem *dump_data_reg;
  1115. void __iomem *endian_swap_reg;
  1116. };
  1117. struct ipr_chip_cfg_t {
  1118. u32 mailbox;
  1119. u16 max_cmds;
  1120. u8 cache_line_size;
  1121. u8 clear_isr;
  1122. struct ipr_interrupt_offsets regs;
  1123. };
  1124. struct ipr_chip_t {
  1125. u16 vendor;
  1126. u16 device;
  1127. u16 intr_type;
  1128. #define IPR_USE_LSI 0x00
  1129. #define IPR_USE_MSI 0x01
  1130. u16 sis_type;
  1131. #define IPR_SIS32 0x00
  1132. #define IPR_SIS64 0x01
  1133. u16 bist_method;
  1134. #define IPR_PCI_CFG 0x00
  1135. #define IPR_MMIO 0x01
  1136. const struct ipr_chip_cfg_t *cfg;
  1137. };
  1138. enum ipr_shutdown_type {
  1139. IPR_SHUTDOWN_NORMAL = 0x00,
  1140. IPR_SHUTDOWN_PREPARE_FOR_NORMAL = 0x40,
  1141. IPR_SHUTDOWN_ABBREV = 0x80,
  1142. IPR_SHUTDOWN_NONE = 0x100
  1143. };
  1144. struct ipr_trace_entry {
  1145. u32 time;
  1146. u8 op_code;
  1147. u8 ata_op_code;
  1148. u8 type;
  1149. #define IPR_TRACE_START 0x00
  1150. #define IPR_TRACE_FINISH 0xff
  1151. u8 cmd_index;
  1152. __be32 res_handle;
  1153. union {
  1154. u32 ioasc;
  1155. u32 add_data;
  1156. u32 res_addr;
  1157. } u;
  1158. };
  1159. struct ipr_sglist {
  1160. u32 order;
  1161. u32 num_sg;
  1162. u32 num_dma_sg;
  1163. u32 buffer_len;
  1164. struct scatterlist scatterlist[1];
  1165. };
  1166. enum ipr_sdt_state {
  1167. INACTIVE,
  1168. WAIT_FOR_DUMP,
  1169. GET_DUMP,
  1170. READ_DUMP,
  1171. ABORT_DUMP,
  1172. DUMP_OBTAINED
  1173. };
  1174. /* Per-controller data */
  1175. struct ipr_ioa_cfg {
  1176. char eye_catcher[8];
  1177. #define IPR_EYECATCHER "iprcfg"
  1178. struct list_head queue;
  1179. u8 allow_interrupts:1;
  1180. u8 in_reset_reload:1;
  1181. u8 in_ioa_bringdown:1;
  1182. u8 ioa_unit_checked:1;
  1183. u8 ioa_is_dead:1;
  1184. u8 dump_taken:1;
  1185. u8 allow_cmds:1;
  1186. u8 allow_ml_add_del:1;
  1187. u8 needs_hard_reset:1;
  1188. u8 dual_raid:1;
  1189. u8 needs_warm_reset:1;
  1190. u8 msi_received:1;
  1191. u8 sis64:1;
  1192. u8 dump_timeout:1;
  1193. u8 cfg_locked:1;
  1194. u8 clear_isr:1;
  1195. u8 revid;
  1196. /*
  1197. * Bitmaps for SIS64 generated target values
  1198. */
  1199. unsigned long *target_ids;
  1200. unsigned long *array_ids;
  1201. unsigned long *vset_ids;
  1202. u16 type; /* CCIN of the card */
  1203. u8 log_level;
  1204. #define IPR_MAX_LOG_LEVEL 4
  1205. #define IPR_DEFAULT_LOG_LEVEL 2
  1206. #define IPR_NUM_TRACE_INDEX_BITS 8
  1207. #define IPR_NUM_TRACE_ENTRIES (1 << IPR_NUM_TRACE_INDEX_BITS)
  1208. #define IPR_TRACE_SIZE (sizeof(struct ipr_trace_entry) * IPR_NUM_TRACE_ENTRIES)
  1209. char trace_start[8];
  1210. #define IPR_TRACE_START_LABEL "trace"
  1211. struct ipr_trace_entry *trace;
  1212. u32 trace_index:IPR_NUM_TRACE_INDEX_BITS;
  1213. /*
  1214. * Queue for free command blocks
  1215. */
  1216. char ipr_free_label[8];
  1217. #define IPR_FREEQ_LABEL "free-q"
  1218. struct list_head free_q;
  1219. /*
  1220. * Queue for command blocks outstanding to the adapter
  1221. */
  1222. char ipr_pending_label[8];
  1223. #define IPR_PENDQ_LABEL "pend-q"
  1224. struct list_head pending_q;
  1225. char cfg_table_start[8];
  1226. #define IPR_CFG_TBL_START "cfg"
  1227. union {
  1228. struct ipr_config_table *cfg_table;
  1229. struct ipr_config_table64 *cfg_table64;
  1230. } u;
  1231. dma_addr_t cfg_table_dma;
  1232. u32 cfg_table_size;
  1233. u32 max_devs_supported;
  1234. char resource_table_label[8];
  1235. #define IPR_RES_TABLE_LABEL "res_tbl"
  1236. struct ipr_resource_entry *res_entries;
  1237. struct list_head free_res_q;
  1238. struct list_head used_res_q;
  1239. char ipr_hcam_label[8];
  1240. #define IPR_HCAM_LABEL "hcams"
  1241. struct ipr_hostrcb *hostrcb[IPR_NUM_HCAMS];
  1242. dma_addr_t hostrcb_dma[IPR_NUM_HCAMS];
  1243. struct list_head hostrcb_free_q;
  1244. struct list_head hostrcb_pending_q;
  1245. __be32 *host_rrq;
  1246. dma_addr_t host_rrq_dma;
  1247. #define IPR_HRRQ_REQ_RESP_HANDLE_MASK 0xfffffffc
  1248. #define IPR_HRRQ_RESP_BIT_SET 0x00000002
  1249. #define IPR_HRRQ_TOGGLE_BIT 0x00000001
  1250. #define IPR_HRRQ_REQ_RESP_HANDLE_SHIFT 2
  1251. volatile __be32 *hrrq_start;
  1252. volatile __be32 *hrrq_end;
  1253. volatile __be32 *hrrq_curr;
  1254. volatile u32 toggle_bit;
  1255. struct ipr_bus_attributes bus_attr[IPR_MAX_NUM_BUSES];
  1256. unsigned int transop_timeout;
  1257. const struct ipr_chip_cfg_t *chip_cfg;
  1258. const struct ipr_chip_t *ipr_chip;
  1259. void __iomem *hdw_dma_regs; /* iomapped PCI memory space */
  1260. unsigned long hdw_dma_regs_pci; /* raw PCI memory space */
  1261. void __iomem *ioa_mailbox;
  1262. struct ipr_interrupts regs;
  1263. u16 saved_pcix_cmd_reg;
  1264. u16 reset_retries;
  1265. u32 errors_logged;
  1266. u32 doorbell;
  1267. struct Scsi_Host *host;
  1268. struct pci_dev *pdev;
  1269. struct ipr_sglist *ucode_sglist;
  1270. u8 saved_mode_page_len;
  1271. struct work_struct work_q;
  1272. wait_queue_head_t reset_wait_q;
  1273. wait_queue_head_t msi_wait_q;
  1274. struct ipr_dump *dump;
  1275. enum ipr_sdt_state sdt_state;
  1276. struct ipr_misc_cbs *vpd_cbs;
  1277. dma_addr_t vpd_cbs_dma;
  1278. struct pci_pool *ipr_cmd_pool;
  1279. struct ipr_cmnd *reset_cmd;
  1280. int (*reset) (struct ipr_cmnd *);
  1281. struct ata_host ata_host;
  1282. char ipr_cmd_label[8];
  1283. #define IPR_CMD_LABEL "ipr_cmd"
  1284. u32 max_cmds;
  1285. struct ipr_cmnd **ipr_cmnd_list;
  1286. dma_addr_t *ipr_cmnd_list_dma;
  1287. }; /* struct ipr_ioa_cfg */
  1288. struct ipr_cmnd {
  1289. struct ipr_ioarcb ioarcb;
  1290. union {
  1291. struct ipr_ioadl_desc ioadl[IPR_NUM_IOADL_ENTRIES];
  1292. struct ipr_ioadl64_desc ioadl64[IPR_NUM_IOADL_ENTRIES];
  1293. struct ipr_ata64_ioadl ata_ioadl;
  1294. } i;
  1295. union {
  1296. struct ipr_ioasa ioasa;
  1297. struct ipr_ioasa64 ioasa64;
  1298. } s;
  1299. struct list_head queue;
  1300. struct scsi_cmnd *scsi_cmd;
  1301. struct ata_queued_cmd *qc;
  1302. struct completion completion;
  1303. struct timer_list timer;
  1304. void (*fast_done) (struct ipr_cmnd *);
  1305. void (*done) (struct ipr_cmnd *);
  1306. int (*job_step) (struct ipr_cmnd *);
  1307. int (*job_step_failed) (struct ipr_cmnd *);
  1308. u16 cmd_index;
  1309. u8 sense_buffer[SCSI_SENSE_BUFFERSIZE];
  1310. dma_addr_t sense_buffer_dma;
  1311. unsigned short dma_use_sg;
  1312. dma_addr_t dma_addr;
  1313. struct ipr_cmnd *sibling;
  1314. union {
  1315. enum ipr_shutdown_type shutdown_type;
  1316. struct ipr_hostrcb *hostrcb;
  1317. unsigned long time_left;
  1318. unsigned long scratch;
  1319. struct ipr_resource_entry *res;
  1320. struct scsi_device *sdev;
  1321. } u;
  1322. struct ipr_ioa_cfg *ioa_cfg;
  1323. };
  1324. struct ipr_ses_table_entry {
  1325. char product_id[17];
  1326. char compare_product_id_byte[17];
  1327. u32 max_bus_speed_limit; /* MB/sec limit for this backplane */
  1328. };
  1329. struct ipr_dump_header {
  1330. u32 eye_catcher;
  1331. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  1332. u32 len;
  1333. u32 num_entries;
  1334. u32 first_entry_offset;
  1335. u32 status;
  1336. #define IPR_DUMP_STATUS_SUCCESS 0
  1337. #define IPR_DUMP_STATUS_QUAL_SUCCESS 2
  1338. #define IPR_DUMP_STATUS_FAILED 0xffffffff
  1339. u32 os;
  1340. #define IPR_DUMP_OS_LINUX 0x4C4E5558
  1341. u32 driver_name;
  1342. #define IPR_DUMP_DRIVER_NAME 0x49505232
  1343. }__attribute__((packed, aligned (4)));
  1344. struct ipr_dump_entry_header {
  1345. u32 eye_catcher;
  1346. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  1347. u32 len;
  1348. u32 num_elems;
  1349. u32 offset;
  1350. u32 data_type;
  1351. #define IPR_DUMP_DATA_TYPE_ASCII 0x41534349
  1352. #define IPR_DUMP_DATA_TYPE_BINARY 0x42494E41
  1353. u32 id;
  1354. #define IPR_DUMP_IOA_DUMP_ID 0x494F4131
  1355. #define IPR_DUMP_LOCATION_ID 0x4C4F4341
  1356. #define IPR_DUMP_TRACE_ID 0x54524143
  1357. #define IPR_DUMP_DRIVER_VERSION_ID 0x44525652
  1358. #define IPR_DUMP_DRIVER_TYPE_ID 0x54595045
  1359. #define IPR_DUMP_IOA_CTRL_BLK 0x494F4342
  1360. #define IPR_DUMP_PEND_OPS 0x414F5053
  1361. u32 status;
  1362. }__attribute__((packed, aligned (4)));
  1363. struct ipr_dump_location_entry {
  1364. struct ipr_dump_entry_header hdr;
  1365. u8 location[20];
  1366. }__attribute__((packed));
  1367. struct ipr_dump_trace_entry {
  1368. struct ipr_dump_entry_header hdr;
  1369. u32 trace[IPR_TRACE_SIZE / sizeof(u32)];
  1370. }__attribute__((packed, aligned (4)));
  1371. struct ipr_dump_version_entry {
  1372. struct ipr_dump_entry_header hdr;
  1373. u8 version[sizeof(IPR_DRIVER_VERSION)];
  1374. };
  1375. struct ipr_dump_ioa_type_entry {
  1376. struct ipr_dump_entry_header hdr;
  1377. u32 type;
  1378. u32 fw_version;
  1379. };
  1380. struct ipr_driver_dump {
  1381. struct ipr_dump_header hdr;
  1382. struct ipr_dump_version_entry version_entry;
  1383. struct ipr_dump_location_entry location_entry;
  1384. struct ipr_dump_ioa_type_entry ioa_type_entry;
  1385. struct ipr_dump_trace_entry trace_entry;
  1386. }__attribute__((packed));
  1387. struct ipr_ioa_dump {
  1388. struct ipr_dump_entry_header hdr;
  1389. struct ipr_sdt sdt;
  1390. __be32 **ioa_data;
  1391. u32 reserved;
  1392. u32 next_page_index;
  1393. u32 page_offset;
  1394. u32 format;
  1395. }__attribute__((packed, aligned (4)));
  1396. struct ipr_dump {
  1397. struct kref kref;
  1398. struct ipr_ioa_cfg *ioa_cfg;
  1399. struct ipr_driver_dump driver_dump;
  1400. struct ipr_ioa_dump ioa_dump;
  1401. };
  1402. struct ipr_error_table_t {
  1403. u32 ioasc;
  1404. int log_ioasa;
  1405. int log_hcam;
  1406. char *error;
  1407. };
  1408. struct ipr_software_inq_lid_info {
  1409. __be32 load_id;
  1410. __be32 timestamp[3];
  1411. }__attribute__((packed, aligned (4)));
  1412. struct ipr_ucode_image_header {
  1413. __be32 header_length;
  1414. __be32 lid_table_offset;
  1415. u8 major_release;
  1416. u8 card_type;
  1417. u8 minor_release[2];
  1418. u8 reserved[20];
  1419. char eyecatcher[16];
  1420. __be32 num_lids;
  1421. struct ipr_software_inq_lid_info lid[1];
  1422. }__attribute__((packed, aligned (4)));
  1423. /*
  1424. * Macros
  1425. */
  1426. #define IPR_DBG_CMD(CMD) if (ipr_debug) { CMD; }
  1427. #ifdef CONFIG_SCSI_IPR_TRACE
  1428. #define ipr_create_trace_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  1429. #define ipr_remove_trace_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  1430. #else
  1431. #define ipr_create_trace_file(kobj, attr) 0
  1432. #define ipr_remove_trace_file(kobj, attr) do { } while(0)
  1433. #endif
  1434. #ifdef CONFIG_SCSI_IPR_DUMP
  1435. #define ipr_create_dump_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  1436. #define ipr_remove_dump_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  1437. #else
  1438. #define ipr_create_dump_file(kobj, attr) 0
  1439. #define ipr_remove_dump_file(kobj, attr) do { } while(0)
  1440. #endif
  1441. /*
  1442. * Error logging macros
  1443. */
  1444. #define ipr_err(...) printk(KERN_ERR IPR_NAME ": "__VA_ARGS__)
  1445. #define ipr_info(...) printk(KERN_INFO IPR_NAME ": "__VA_ARGS__)
  1446. #define ipr_dbg(...) IPR_DBG_CMD(printk(KERN_INFO IPR_NAME ": "__VA_ARGS__))
  1447. #define ipr_res_printk(level, ioa_cfg, bus, target, lun, fmt, ...) \
  1448. printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, (ioa_cfg)->host->host_no, \
  1449. bus, target, lun, ##__VA_ARGS__)
  1450. #define ipr_res_err(ioa_cfg, res, fmt, ...) \
  1451. ipr_res_printk(KERN_ERR, ioa_cfg, (res)->bus, (res)->target, (res)->lun, fmt, ##__VA_ARGS__)
  1452. #define ipr_ra_printk(level, ioa_cfg, ra, fmt, ...) \
  1453. printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, (ioa_cfg)->host->host_no, \
  1454. (ra).bus, (ra).target, (ra).lun, ##__VA_ARGS__)
  1455. #define ipr_ra_err(ioa_cfg, ra, fmt, ...) \
  1456. ipr_ra_printk(KERN_ERR, ioa_cfg, ra, fmt, ##__VA_ARGS__)
  1457. #define ipr_phys_res_err(ioa_cfg, res, fmt, ...) \
  1458. { \
  1459. if ((res).bus >= IPR_MAX_NUM_BUSES) { \
  1460. ipr_err(fmt": unknown\n", ##__VA_ARGS__); \
  1461. } else { \
  1462. ipr_err(fmt": %d:%d:%d:%d\n", \
  1463. ##__VA_ARGS__, (ioa_cfg)->host->host_no, \
  1464. (res).bus, (res).target, (res).lun); \
  1465. } \
  1466. }
  1467. #define ipr_hcam_err(hostrcb, fmt, ...) \
  1468. { \
  1469. if (ipr_is_device(hostrcb)) { \
  1470. if ((hostrcb)->ioa_cfg->sis64) { \
  1471. printk(KERN_ERR IPR_NAME ": %s: " fmt, \
  1472. ipr_format_res_path(hostrcb->ioa_cfg, \
  1473. hostrcb->hcam.u.error64.fd_res_path, \
  1474. hostrcb->rp_buffer, \
  1475. sizeof(hostrcb->rp_buffer)), \
  1476. __VA_ARGS__); \
  1477. } else { \
  1478. ipr_ra_err((hostrcb)->ioa_cfg, \
  1479. (hostrcb)->hcam.u.error.fd_res_addr, \
  1480. fmt, __VA_ARGS__); \
  1481. } \
  1482. } else { \
  1483. dev_err(&(hostrcb)->ioa_cfg->pdev->dev, fmt, __VA_ARGS__); \
  1484. } \
  1485. }
  1486. #define ipr_trace ipr_dbg("%s: %s: Line: %d\n",\
  1487. __FILE__, __func__, __LINE__)
  1488. #define ENTER IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Entering %s\n", __func__))
  1489. #define LEAVE IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Leaving %s\n", __func__))
  1490. #define ipr_err_separator \
  1491. ipr_err("----------------------------------------------------------\n")
  1492. /*
  1493. * Inlines
  1494. */
  1495. /**
  1496. * ipr_is_ioa_resource - Determine if a resource is the IOA
  1497. * @res: resource entry struct
  1498. *
  1499. * Return value:
  1500. * 1 if IOA / 0 if not IOA
  1501. **/
  1502. static inline int ipr_is_ioa_resource(struct ipr_resource_entry *res)
  1503. {
  1504. return res->type == IPR_RES_TYPE_IOAFP;
  1505. }
  1506. /**
  1507. * ipr_is_af_dasd_device - Determine if a resource is an AF DASD
  1508. * @res: resource entry struct
  1509. *
  1510. * Return value:
  1511. * 1 if AF DASD / 0 if not AF DASD
  1512. **/
  1513. static inline int ipr_is_af_dasd_device(struct ipr_resource_entry *res)
  1514. {
  1515. return res->type == IPR_RES_TYPE_AF_DASD ||
  1516. res->type == IPR_RES_TYPE_REMOTE_AF_DASD;
  1517. }
  1518. /**
  1519. * ipr_is_vset_device - Determine if a resource is a VSET
  1520. * @res: resource entry struct
  1521. *
  1522. * Return value:
  1523. * 1 if VSET / 0 if not VSET
  1524. **/
  1525. static inline int ipr_is_vset_device(struct ipr_resource_entry *res)
  1526. {
  1527. return res->type == IPR_RES_TYPE_VOLUME_SET;
  1528. }
  1529. /**
  1530. * ipr_is_gscsi - Determine if a resource is a generic scsi resource
  1531. * @res: resource entry struct
  1532. *
  1533. * Return value:
  1534. * 1 if GSCSI / 0 if not GSCSI
  1535. **/
  1536. static inline int ipr_is_gscsi(struct ipr_resource_entry *res)
  1537. {
  1538. return res->type == IPR_RES_TYPE_GENERIC_SCSI;
  1539. }
  1540. /**
  1541. * ipr_is_scsi_disk - Determine if a resource is a SCSI disk
  1542. * @res: resource entry struct
  1543. *
  1544. * Return value:
  1545. * 1 if SCSI disk / 0 if not SCSI disk
  1546. **/
  1547. static inline int ipr_is_scsi_disk(struct ipr_resource_entry *res)
  1548. {
  1549. if (ipr_is_af_dasd_device(res) ||
  1550. (ipr_is_gscsi(res) && IPR_IS_DASD_DEVICE(res->std_inq_data)))
  1551. return 1;
  1552. else
  1553. return 0;
  1554. }
  1555. /**
  1556. * ipr_is_gata - Determine if a resource is a generic ATA resource
  1557. * @res: resource entry struct
  1558. *
  1559. * Return value:
  1560. * 1 if GATA / 0 if not GATA
  1561. **/
  1562. static inline int ipr_is_gata(struct ipr_resource_entry *res)
  1563. {
  1564. return res->type == IPR_RES_TYPE_GENERIC_ATA;
  1565. }
  1566. /**
  1567. * ipr_is_naca_model - Determine if a resource is using NACA queueing model
  1568. * @res: resource entry struct
  1569. *
  1570. * Return value:
  1571. * 1 if NACA queueing model / 0 if not NACA queueing model
  1572. **/
  1573. static inline int ipr_is_naca_model(struct ipr_resource_entry *res)
  1574. {
  1575. if (ipr_is_gscsi(res) && res->qmodel == IPR_QUEUE_NACA_MODEL)
  1576. return 1;
  1577. return 0;
  1578. }
  1579. /**
  1580. * ipr_is_device - Determine if the hostrcb structure is related to a device
  1581. * @hostrcb: host resource control blocks struct
  1582. *
  1583. * Return value:
  1584. * 1 if AF / 0 if not AF
  1585. **/
  1586. static inline int ipr_is_device(struct ipr_hostrcb *hostrcb)
  1587. {
  1588. struct ipr_res_addr *res_addr;
  1589. u8 *res_path;
  1590. if (hostrcb->ioa_cfg->sis64) {
  1591. res_path = &hostrcb->hcam.u.error64.fd_res_path[0];
  1592. if ((res_path[0] == 0x00 || res_path[0] == 0x80 ||
  1593. res_path[0] == 0x81) && res_path[2] != 0xFF)
  1594. return 1;
  1595. } else {
  1596. res_addr = &hostrcb->hcam.u.error.fd_res_addr;
  1597. if ((res_addr->bus < IPR_MAX_NUM_BUSES) &&
  1598. (res_addr->target < (IPR_MAX_NUM_TARGETS_PER_BUS - 1)))
  1599. return 1;
  1600. }
  1601. return 0;
  1602. }
  1603. /**
  1604. * ipr_sdt_is_fmt2 - Determine if a SDT address is in format 2
  1605. * @sdt_word: SDT address
  1606. *
  1607. * Return value:
  1608. * 1 if format 2 / 0 if not
  1609. **/
  1610. static inline int ipr_sdt_is_fmt2(u32 sdt_word)
  1611. {
  1612. u32 bar_sel = IPR_GET_FMT2_BAR_SEL(sdt_word);
  1613. switch (bar_sel) {
  1614. case IPR_SDT_FMT2_BAR0_SEL:
  1615. case IPR_SDT_FMT2_BAR1_SEL:
  1616. case IPR_SDT_FMT2_BAR2_SEL:
  1617. case IPR_SDT_FMT2_BAR3_SEL:
  1618. case IPR_SDT_FMT2_BAR4_SEL:
  1619. case IPR_SDT_FMT2_BAR5_SEL:
  1620. case IPR_SDT_FMT2_EXP_ROM_SEL:
  1621. return 1;
  1622. };
  1623. return 0;
  1624. }
  1625. #ifndef writeq
  1626. static inline void writeq(u64 val, void __iomem *addr)
  1627. {
  1628. writel(((u32) (val >> 32)), addr);
  1629. writel(((u32) (val)), (addr + 4));
  1630. }
  1631. #endif
  1632. #endif /* _IPR_H */