db8500-prcmu.c 81 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200
  1. /*
  2. * Copyright (C) STMicroelectronics 2009
  3. * Copyright (C) ST-Ericsson SA 2010
  4. *
  5. * License Terms: GNU General Public License v2
  6. * Author: Kumar Sanghvi <kumar.sanghvi@stericsson.com>
  7. * Author: Sundar Iyer <sundar.iyer@stericsson.com>
  8. * Author: Mattias Nilsson <mattias.i.nilsson@stericsson.com>
  9. *
  10. * U8500 PRCM Unit interface driver
  11. *
  12. */
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/delay.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/spinlock.h>
  19. #include <linux/io.h>
  20. #include <linux/slab.h>
  21. #include <linux/mutex.h>
  22. #include <linux/completion.h>
  23. #include <linux/irq.h>
  24. #include <linux/jiffies.h>
  25. #include <linux/bitops.h>
  26. #include <linux/fs.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/uaccess.h>
  29. #include <linux/mfd/core.h>
  30. #include <linux/mfd/dbx500-prcmu.h>
  31. #include <linux/mfd/abx500/ab8500.h>
  32. #include <linux/regulator/db8500-prcmu.h>
  33. #include <linux/regulator/machine.h>
  34. #include <linux/cpufreq.h>
  35. #include <linux/platform_data/ux500_wdt.h>
  36. #include <asm/hardware/gic.h>
  37. #include <mach/hardware.h>
  38. #include <mach/irqs.h>
  39. #include <mach/db8500-regs.h>
  40. #include <mach/id.h>
  41. #include "dbx500-prcmu-regs.h"
  42. /* Offset for the firmware version within the TCPM */
  43. #define PRCMU_FW_VERSION_OFFSET 0xA4
  44. /* Index of different voltages to be used when accessing AVSData */
  45. #define PRCM_AVS_BASE 0x2FC
  46. #define PRCM_AVS_VBB_RET (PRCM_AVS_BASE + 0x0)
  47. #define PRCM_AVS_VBB_MAX_OPP (PRCM_AVS_BASE + 0x1)
  48. #define PRCM_AVS_VBB_100_OPP (PRCM_AVS_BASE + 0x2)
  49. #define PRCM_AVS_VBB_50_OPP (PRCM_AVS_BASE + 0x3)
  50. #define PRCM_AVS_VARM_MAX_OPP (PRCM_AVS_BASE + 0x4)
  51. #define PRCM_AVS_VARM_100_OPP (PRCM_AVS_BASE + 0x5)
  52. #define PRCM_AVS_VARM_50_OPP (PRCM_AVS_BASE + 0x6)
  53. #define PRCM_AVS_VARM_RET (PRCM_AVS_BASE + 0x7)
  54. #define PRCM_AVS_VAPE_100_OPP (PRCM_AVS_BASE + 0x8)
  55. #define PRCM_AVS_VAPE_50_OPP (PRCM_AVS_BASE + 0x9)
  56. #define PRCM_AVS_VMOD_100_OPP (PRCM_AVS_BASE + 0xA)
  57. #define PRCM_AVS_VMOD_50_OPP (PRCM_AVS_BASE + 0xB)
  58. #define PRCM_AVS_VSAFE (PRCM_AVS_BASE + 0xC)
  59. #define PRCM_AVS_VOLTAGE 0
  60. #define PRCM_AVS_VOLTAGE_MASK 0x3f
  61. #define PRCM_AVS_ISSLOWSTARTUP 6
  62. #define PRCM_AVS_ISSLOWSTARTUP_MASK (1 << PRCM_AVS_ISSLOWSTARTUP)
  63. #define PRCM_AVS_ISMODEENABLE 7
  64. #define PRCM_AVS_ISMODEENABLE_MASK (1 << PRCM_AVS_ISMODEENABLE)
  65. #define PRCM_BOOT_STATUS 0xFFF
  66. #define PRCM_ROMCODE_A2P 0xFFE
  67. #define PRCM_ROMCODE_P2A 0xFFD
  68. #define PRCM_XP70_CUR_PWR_STATE 0xFFC /* 4 BYTES */
  69. #define PRCM_SW_RST_REASON 0xFF8 /* 2 bytes */
  70. #define _PRCM_MBOX_HEADER 0xFE8 /* 16 bytes */
  71. #define PRCM_MBOX_HEADER_REQ_MB0 (_PRCM_MBOX_HEADER + 0x0)
  72. #define PRCM_MBOX_HEADER_REQ_MB1 (_PRCM_MBOX_HEADER + 0x1)
  73. #define PRCM_MBOX_HEADER_REQ_MB2 (_PRCM_MBOX_HEADER + 0x2)
  74. #define PRCM_MBOX_HEADER_REQ_MB3 (_PRCM_MBOX_HEADER + 0x3)
  75. #define PRCM_MBOX_HEADER_REQ_MB4 (_PRCM_MBOX_HEADER + 0x4)
  76. #define PRCM_MBOX_HEADER_REQ_MB5 (_PRCM_MBOX_HEADER + 0x5)
  77. #define PRCM_MBOX_HEADER_ACK_MB0 (_PRCM_MBOX_HEADER + 0x8)
  78. /* Req Mailboxes */
  79. #define PRCM_REQ_MB0 0xFDC /* 12 bytes */
  80. #define PRCM_REQ_MB1 0xFD0 /* 12 bytes */
  81. #define PRCM_REQ_MB2 0xFC0 /* 16 bytes */
  82. #define PRCM_REQ_MB3 0xE4C /* 372 bytes */
  83. #define PRCM_REQ_MB4 0xE48 /* 4 bytes */
  84. #define PRCM_REQ_MB5 0xE44 /* 4 bytes */
  85. /* Ack Mailboxes */
  86. #define PRCM_ACK_MB0 0xE08 /* 52 bytes */
  87. #define PRCM_ACK_MB1 0xE04 /* 4 bytes */
  88. #define PRCM_ACK_MB2 0xE00 /* 4 bytes */
  89. #define PRCM_ACK_MB3 0xDFC /* 4 bytes */
  90. #define PRCM_ACK_MB4 0xDF8 /* 4 bytes */
  91. #define PRCM_ACK_MB5 0xDF4 /* 4 bytes */
  92. /* Mailbox 0 headers */
  93. #define MB0H_POWER_STATE_TRANS 0
  94. #define MB0H_CONFIG_WAKEUPS_EXE 1
  95. #define MB0H_READ_WAKEUP_ACK 3
  96. #define MB0H_CONFIG_WAKEUPS_SLEEP 4
  97. #define MB0H_WAKEUP_EXE 2
  98. #define MB0H_WAKEUP_SLEEP 5
  99. /* Mailbox 0 REQs */
  100. #define PRCM_REQ_MB0_AP_POWER_STATE (PRCM_REQ_MB0 + 0x0)
  101. #define PRCM_REQ_MB0_AP_PLL_STATE (PRCM_REQ_MB0 + 0x1)
  102. #define PRCM_REQ_MB0_ULP_CLOCK_STATE (PRCM_REQ_MB0 + 0x2)
  103. #define PRCM_REQ_MB0_DO_NOT_WFI (PRCM_REQ_MB0 + 0x3)
  104. #define PRCM_REQ_MB0_WAKEUP_8500 (PRCM_REQ_MB0 + 0x4)
  105. #define PRCM_REQ_MB0_WAKEUP_4500 (PRCM_REQ_MB0 + 0x8)
  106. /* Mailbox 0 ACKs */
  107. #define PRCM_ACK_MB0_AP_PWRSTTR_STATUS (PRCM_ACK_MB0 + 0x0)
  108. #define PRCM_ACK_MB0_READ_POINTER (PRCM_ACK_MB0 + 0x1)
  109. #define PRCM_ACK_MB0_WAKEUP_0_8500 (PRCM_ACK_MB0 + 0x4)
  110. #define PRCM_ACK_MB0_WAKEUP_0_4500 (PRCM_ACK_MB0 + 0x8)
  111. #define PRCM_ACK_MB0_WAKEUP_1_8500 (PRCM_ACK_MB0 + 0x1C)
  112. #define PRCM_ACK_MB0_WAKEUP_1_4500 (PRCM_ACK_MB0 + 0x20)
  113. #define PRCM_ACK_MB0_EVENT_4500_NUMBERS 20
  114. /* Mailbox 1 headers */
  115. #define MB1H_ARM_APE_OPP 0x0
  116. #define MB1H_RESET_MODEM 0x2
  117. #define MB1H_REQUEST_APE_OPP_100_VOLT 0x3
  118. #define MB1H_RELEASE_APE_OPP_100_VOLT 0x4
  119. #define MB1H_RELEASE_USB_WAKEUP 0x5
  120. #define MB1H_PLL_ON_OFF 0x6
  121. /* Mailbox 1 Requests */
  122. #define PRCM_REQ_MB1_ARM_OPP (PRCM_REQ_MB1 + 0x0)
  123. #define PRCM_REQ_MB1_APE_OPP (PRCM_REQ_MB1 + 0x1)
  124. #define PRCM_REQ_MB1_PLL_ON_OFF (PRCM_REQ_MB1 + 0x4)
  125. #define PLL_SOC0_OFF 0x1
  126. #define PLL_SOC0_ON 0x2
  127. #define PLL_SOC1_OFF 0x4
  128. #define PLL_SOC1_ON 0x8
  129. /* Mailbox 1 ACKs */
  130. #define PRCM_ACK_MB1_CURRENT_ARM_OPP (PRCM_ACK_MB1 + 0x0)
  131. #define PRCM_ACK_MB1_CURRENT_APE_OPP (PRCM_ACK_MB1 + 0x1)
  132. #define PRCM_ACK_MB1_APE_VOLTAGE_STATUS (PRCM_ACK_MB1 + 0x2)
  133. #define PRCM_ACK_MB1_DVFS_STATUS (PRCM_ACK_MB1 + 0x3)
  134. /* Mailbox 2 headers */
  135. #define MB2H_DPS 0x0
  136. #define MB2H_AUTO_PWR 0x1
  137. /* Mailbox 2 REQs */
  138. #define PRCM_REQ_MB2_SVA_MMDSP (PRCM_REQ_MB2 + 0x0)
  139. #define PRCM_REQ_MB2_SVA_PIPE (PRCM_REQ_MB2 + 0x1)
  140. #define PRCM_REQ_MB2_SIA_MMDSP (PRCM_REQ_MB2 + 0x2)
  141. #define PRCM_REQ_MB2_SIA_PIPE (PRCM_REQ_MB2 + 0x3)
  142. #define PRCM_REQ_MB2_SGA (PRCM_REQ_MB2 + 0x4)
  143. #define PRCM_REQ_MB2_B2R2_MCDE (PRCM_REQ_MB2 + 0x5)
  144. #define PRCM_REQ_MB2_ESRAM12 (PRCM_REQ_MB2 + 0x6)
  145. #define PRCM_REQ_MB2_ESRAM34 (PRCM_REQ_MB2 + 0x7)
  146. #define PRCM_REQ_MB2_AUTO_PM_SLEEP (PRCM_REQ_MB2 + 0x8)
  147. #define PRCM_REQ_MB2_AUTO_PM_IDLE (PRCM_REQ_MB2 + 0xC)
  148. /* Mailbox 2 ACKs */
  149. #define PRCM_ACK_MB2_DPS_STATUS (PRCM_ACK_MB2 + 0x0)
  150. #define HWACC_PWR_ST_OK 0xFE
  151. /* Mailbox 3 headers */
  152. #define MB3H_ANC 0x0
  153. #define MB3H_SIDETONE 0x1
  154. #define MB3H_SYSCLK 0xE
  155. /* Mailbox 3 Requests */
  156. #define PRCM_REQ_MB3_ANC_FIR_COEFF (PRCM_REQ_MB3 + 0x0)
  157. #define PRCM_REQ_MB3_ANC_IIR_COEFF (PRCM_REQ_MB3 + 0x20)
  158. #define PRCM_REQ_MB3_ANC_SHIFTER (PRCM_REQ_MB3 + 0x60)
  159. #define PRCM_REQ_MB3_ANC_WARP (PRCM_REQ_MB3 + 0x64)
  160. #define PRCM_REQ_MB3_SIDETONE_FIR_GAIN (PRCM_REQ_MB3 + 0x68)
  161. #define PRCM_REQ_MB3_SIDETONE_FIR_COEFF (PRCM_REQ_MB3 + 0x6C)
  162. #define PRCM_REQ_MB3_SYSCLK_MGT (PRCM_REQ_MB3 + 0x16C)
  163. /* Mailbox 4 headers */
  164. #define MB4H_DDR_INIT 0x0
  165. #define MB4H_MEM_ST 0x1
  166. #define MB4H_HOTDOG 0x12
  167. #define MB4H_HOTMON 0x13
  168. #define MB4H_HOT_PERIOD 0x14
  169. #define MB4H_A9WDOG_CONF 0x16
  170. #define MB4H_A9WDOG_EN 0x17
  171. #define MB4H_A9WDOG_DIS 0x18
  172. #define MB4H_A9WDOG_LOAD 0x19
  173. #define MB4H_A9WDOG_KICK 0x20
  174. /* Mailbox 4 Requests */
  175. #define PRCM_REQ_MB4_DDR_ST_AP_SLEEP_IDLE (PRCM_REQ_MB4 + 0x0)
  176. #define PRCM_REQ_MB4_DDR_ST_AP_DEEP_IDLE (PRCM_REQ_MB4 + 0x1)
  177. #define PRCM_REQ_MB4_ESRAM0_ST (PRCM_REQ_MB4 + 0x3)
  178. #define PRCM_REQ_MB4_HOTDOG_THRESHOLD (PRCM_REQ_MB4 + 0x0)
  179. #define PRCM_REQ_MB4_HOTMON_LOW (PRCM_REQ_MB4 + 0x0)
  180. #define PRCM_REQ_MB4_HOTMON_HIGH (PRCM_REQ_MB4 + 0x1)
  181. #define PRCM_REQ_MB4_HOTMON_CONFIG (PRCM_REQ_MB4 + 0x2)
  182. #define PRCM_REQ_MB4_HOT_PERIOD (PRCM_REQ_MB4 + 0x0)
  183. #define HOTMON_CONFIG_LOW BIT(0)
  184. #define HOTMON_CONFIG_HIGH BIT(1)
  185. #define PRCM_REQ_MB4_A9WDOG_0 (PRCM_REQ_MB4 + 0x0)
  186. #define PRCM_REQ_MB4_A9WDOG_1 (PRCM_REQ_MB4 + 0x1)
  187. #define PRCM_REQ_MB4_A9WDOG_2 (PRCM_REQ_MB4 + 0x2)
  188. #define PRCM_REQ_MB4_A9WDOG_3 (PRCM_REQ_MB4 + 0x3)
  189. #define A9WDOG_AUTO_OFF_EN BIT(7)
  190. #define A9WDOG_AUTO_OFF_DIS 0
  191. #define A9WDOG_ID_MASK 0xf
  192. /* Mailbox 5 Requests */
  193. #define PRCM_REQ_MB5_I2C_SLAVE_OP (PRCM_REQ_MB5 + 0x0)
  194. #define PRCM_REQ_MB5_I2C_HW_BITS (PRCM_REQ_MB5 + 0x1)
  195. #define PRCM_REQ_MB5_I2C_REG (PRCM_REQ_MB5 + 0x2)
  196. #define PRCM_REQ_MB5_I2C_VAL (PRCM_REQ_MB5 + 0x3)
  197. #define PRCMU_I2C_WRITE(slave) \
  198. (((slave) << 1) | (cpu_is_u8500v2() ? BIT(6) : 0))
  199. #define PRCMU_I2C_READ(slave) \
  200. (((slave) << 1) | BIT(0) | (cpu_is_u8500v2() ? BIT(6) : 0))
  201. #define PRCMU_I2C_STOP_EN BIT(3)
  202. /* Mailbox 5 ACKs */
  203. #define PRCM_ACK_MB5_I2C_STATUS (PRCM_ACK_MB5 + 0x1)
  204. #define PRCM_ACK_MB5_I2C_VAL (PRCM_ACK_MB5 + 0x3)
  205. #define I2C_WR_OK 0x1
  206. #define I2C_RD_OK 0x2
  207. #define NUM_MB 8
  208. #define MBOX_BIT BIT
  209. #define ALL_MBOX_BITS (MBOX_BIT(NUM_MB) - 1)
  210. /*
  211. * Wakeups/IRQs
  212. */
  213. #define WAKEUP_BIT_RTC BIT(0)
  214. #define WAKEUP_BIT_RTT0 BIT(1)
  215. #define WAKEUP_BIT_RTT1 BIT(2)
  216. #define WAKEUP_BIT_HSI0 BIT(3)
  217. #define WAKEUP_BIT_HSI1 BIT(4)
  218. #define WAKEUP_BIT_CA_WAKE BIT(5)
  219. #define WAKEUP_BIT_USB BIT(6)
  220. #define WAKEUP_BIT_ABB BIT(7)
  221. #define WAKEUP_BIT_ABB_FIFO BIT(8)
  222. #define WAKEUP_BIT_SYSCLK_OK BIT(9)
  223. #define WAKEUP_BIT_CA_SLEEP BIT(10)
  224. #define WAKEUP_BIT_AC_WAKE_ACK BIT(11)
  225. #define WAKEUP_BIT_SIDE_TONE_OK BIT(12)
  226. #define WAKEUP_BIT_ANC_OK BIT(13)
  227. #define WAKEUP_BIT_SW_ERROR BIT(14)
  228. #define WAKEUP_BIT_AC_SLEEP_ACK BIT(15)
  229. #define WAKEUP_BIT_ARM BIT(17)
  230. #define WAKEUP_BIT_HOTMON_LOW BIT(18)
  231. #define WAKEUP_BIT_HOTMON_HIGH BIT(19)
  232. #define WAKEUP_BIT_MODEM_SW_RESET_REQ BIT(20)
  233. #define WAKEUP_BIT_GPIO0 BIT(23)
  234. #define WAKEUP_BIT_GPIO1 BIT(24)
  235. #define WAKEUP_BIT_GPIO2 BIT(25)
  236. #define WAKEUP_BIT_GPIO3 BIT(26)
  237. #define WAKEUP_BIT_GPIO4 BIT(27)
  238. #define WAKEUP_BIT_GPIO5 BIT(28)
  239. #define WAKEUP_BIT_GPIO6 BIT(29)
  240. #define WAKEUP_BIT_GPIO7 BIT(30)
  241. #define WAKEUP_BIT_GPIO8 BIT(31)
  242. static struct {
  243. bool valid;
  244. struct prcmu_fw_version version;
  245. } fw_info;
  246. static struct irq_domain *db8500_irq_domain;
  247. /*
  248. * This vector maps irq numbers to the bits in the bit field used in
  249. * communication with the PRCMU firmware.
  250. *
  251. * The reason for having this is to keep the irq numbers contiguous even though
  252. * the bits in the bit field are not. (The bits also have a tendency to move
  253. * around, to further complicate matters.)
  254. */
  255. #define IRQ_INDEX(_name) ((IRQ_PRCMU_##_name) - IRQ_PRCMU_BASE)
  256. #define IRQ_ENTRY(_name)[IRQ_INDEX(_name)] = (WAKEUP_BIT_##_name)
  257. static u32 prcmu_irq_bit[NUM_PRCMU_WAKEUPS] = {
  258. IRQ_ENTRY(RTC),
  259. IRQ_ENTRY(RTT0),
  260. IRQ_ENTRY(RTT1),
  261. IRQ_ENTRY(HSI0),
  262. IRQ_ENTRY(HSI1),
  263. IRQ_ENTRY(CA_WAKE),
  264. IRQ_ENTRY(USB),
  265. IRQ_ENTRY(ABB),
  266. IRQ_ENTRY(ABB_FIFO),
  267. IRQ_ENTRY(CA_SLEEP),
  268. IRQ_ENTRY(ARM),
  269. IRQ_ENTRY(HOTMON_LOW),
  270. IRQ_ENTRY(HOTMON_HIGH),
  271. IRQ_ENTRY(MODEM_SW_RESET_REQ),
  272. IRQ_ENTRY(GPIO0),
  273. IRQ_ENTRY(GPIO1),
  274. IRQ_ENTRY(GPIO2),
  275. IRQ_ENTRY(GPIO3),
  276. IRQ_ENTRY(GPIO4),
  277. IRQ_ENTRY(GPIO5),
  278. IRQ_ENTRY(GPIO6),
  279. IRQ_ENTRY(GPIO7),
  280. IRQ_ENTRY(GPIO8)
  281. };
  282. #define VALID_WAKEUPS (BIT(NUM_PRCMU_WAKEUP_INDICES) - 1)
  283. #define WAKEUP_ENTRY(_name)[PRCMU_WAKEUP_INDEX_##_name] = (WAKEUP_BIT_##_name)
  284. static u32 prcmu_wakeup_bit[NUM_PRCMU_WAKEUP_INDICES] = {
  285. WAKEUP_ENTRY(RTC),
  286. WAKEUP_ENTRY(RTT0),
  287. WAKEUP_ENTRY(RTT1),
  288. WAKEUP_ENTRY(HSI0),
  289. WAKEUP_ENTRY(HSI1),
  290. WAKEUP_ENTRY(USB),
  291. WAKEUP_ENTRY(ABB),
  292. WAKEUP_ENTRY(ABB_FIFO),
  293. WAKEUP_ENTRY(ARM)
  294. };
  295. /*
  296. * mb0_transfer - state needed for mailbox 0 communication.
  297. * @lock: The transaction lock.
  298. * @dbb_events_lock: A lock used to handle concurrent access to (parts of)
  299. * the request data.
  300. * @mask_work: Work structure used for (un)masking wakeup interrupts.
  301. * @req: Request data that need to persist between requests.
  302. */
  303. static struct {
  304. spinlock_t lock;
  305. spinlock_t dbb_irqs_lock;
  306. struct work_struct mask_work;
  307. struct mutex ac_wake_lock;
  308. struct completion ac_wake_work;
  309. struct {
  310. u32 dbb_irqs;
  311. u32 dbb_wakeups;
  312. u32 abb_events;
  313. } req;
  314. } mb0_transfer;
  315. /*
  316. * mb1_transfer - state needed for mailbox 1 communication.
  317. * @lock: The transaction lock.
  318. * @work: The transaction completion structure.
  319. * @ape_opp: The current APE OPP.
  320. * @ack: Reply ("acknowledge") data.
  321. */
  322. static struct {
  323. struct mutex lock;
  324. struct completion work;
  325. u8 ape_opp;
  326. struct {
  327. u8 header;
  328. u8 arm_opp;
  329. u8 ape_opp;
  330. u8 ape_voltage_status;
  331. } ack;
  332. } mb1_transfer;
  333. /*
  334. * mb2_transfer - state needed for mailbox 2 communication.
  335. * @lock: The transaction lock.
  336. * @work: The transaction completion structure.
  337. * @auto_pm_lock: The autonomous power management configuration lock.
  338. * @auto_pm_enabled: A flag indicating whether autonomous PM is enabled.
  339. * @req: Request data that need to persist between requests.
  340. * @ack: Reply ("acknowledge") data.
  341. */
  342. static struct {
  343. struct mutex lock;
  344. struct completion work;
  345. spinlock_t auto_pm_lock;
  346. bool auto_pm_enabled;
  347. struct {
  348. u8 status;
  349. } ack;
  350. } mb2_transfer;
  351. /*
  352. * mb3_transfer - state needed for mailbox 3 communication.
  353. * @lock: The request lock.
  354. * @sysclk_lock: A lock used to handle concurrent sysclk requests.
  355. * @sysclk_work: Work structure used for sysclk requests.
  356. */
  357. static struct {
  358. spinlock_t lock;
  359. struct mutex sysclk_lock;
  360. struct completion sysclk_work;
  361. } mb3_transfer;
  362. /*
  363. * mb4_transfer - state needed for mailbox 4 communication.
  364. * @lock: The transaction lock.
  365. * @work: The transaction completion structure.
  366. */
  367. static struct {
  368. struct mutex lock;
  369. struct completion work;
  370. } mb4_transfer;
  371. /*
  372. * mb5_transfer - state needed for mailbox 5 communication.
  373. * @lock: The transaction lock.
  374. * @work: The transaction completion structure.
  375. * @ack: Reply ("acknowledge") data.
  376. */
  377. static struct {
  378. struct mutex lock;
  379. struct completion work;
  380. struct {
  381. u8 status;
  382. u8 value;
  383. } ack;
  384. } mb5_transfer;
  385. static atomic_t ac_wake_req_state = ATOMIC_INIT(0);
  386. /* Spinlocks */
  387. static DEFINE_SPINLOCK(prcmu_lock);
  388. static DEFINE_SPINLOCK(clkout_lock);
  389. /* Global var to runtime determine TCDM base for v2 or v1 */
  390. static __iomem void *tcdm_base;
  391. struct clk_mgt {
  392. void __iomem *reg;
  393. u32 pllsw;
  394. int branch;
  395. bool clk38div;
  396. };
  397. enum {
  398. PLL_RAW,
  399. PLL_FIX,
  400. PLL_DIV
  401. };
  402. static DEFINE_SPINLOCK(clk_mgt_lock);
  403. #define CLK_MGT_ENTRY(_name, _branch, _clk38div)[PRCMU_##_name] = \
  404. { (PRCM_##_name##_MGT), 0 , _branch, _clk38div}
  405. struct clk_mgt clk_mgt[PRCMU_NUM_REG_CLOCKS] = {
  406. CLK_MGT_ENTRY(SGACLK, PLL_DIV, false),
  407. CLK_MGT_ENTRY(UARTCLK, PLL_FIX, true),
  408. CLK_MGT_ENTRY(MSP02CLK, PLL_FIX, true),
  409. CLK_MGT_ENTRY(MSP1CLK, PLL_FIX, true),
  410. CLK_MGT_ENTRY(I2CCLK, PLL_FIX, true),
  411. CLK_MGT_ENTRY(SDMMCCLK, PLL_DIV, true),
  412. CLK_MGT_ENTRY(SLIMCLK, PLL_FIX, true),
  413. CLK_MGT_ENTRY(PER1CLK, PLL_DIV, true),
  414. CLK_MGT_ENTRY(PER2CLK, PLL_DIV, true),
  415. CLK_MGT_ENTRY(PER3CLK, PLL_DIV, true),
  416. CLK_MGT_ENTRY(PER5CLK, PLL_DIV, true),
  417. CLK_MGT_ENTRY(PER6CLK, PLL_DIV, true),
  418. CLK_MGT_ENTRY(PER7CLK, PLL_DIV, true),
  419. CLK_MGT_ENTRY(LCDCLK, PLL_FIX, true),
  420. CLK_MGT_ENTRY(BMLCLK, PLL_DIV, true),
  421. CLK_MGT_ENTRY(HSITXCLK, PLL_DIV, true),
  422. CLK_MGT_ENTRY(HSIRXCLK, PLL_DIV, true),
  423. CLK_MGT_ENTRY(HDMICLK, PLL_FIX, false),
  424. CLK_MGT_ENTRY(APEATCLK, PLL_DIV, true),
  425. CLK_MGT_ENTRY(APETRACECLK, PLL_DIV, true),
  426. CLK_MGT_ENTRY(MCDECLK, PLL_DIV, true),
  427. CLK_MGT_ENTRY(IPI2CCLK, PLL_FIX, true),
  428. CLK_MGT_ENTRY(DSIALTCLK, PLL_FIX, false),
  429. CLK_MGT_ENTRY(DMACLK, PLL_DIV, true),
  430. CLK_MGT_ENTRY(B2R2CLK, PLL_DIV, true),
  431. CLK_MGT_ENTRY(TVCLK, PLL_FIX, true),
  432. CLK_MGT_ENTRY(SSPCLK, PLL_FIX, true),
  433. CLK_MGT_ENTRY(RNGCLK, PLL_FIX, true),
  434. CLK_MGT_ENTRY(UICCCLK, PLL_FIX, false),
  435. };
  436. struct dsiclk {
  437. u32 divsel_mask;
  438. u32 divsel_shift;
  439. u32 divsel;
  440. };
  441. static struct dsiclk dsiclk[2] = {
  442. {
  443. .divsel_mask = PRCM_DSI_PLLOUT_SEL_DSI0_PLLOUT_DIVSEL_MASK,
  444. .divsel_shift = PRCM_DSI_PLLOUT_SEL_DSI0_PLLOUT_DIVSEL_SHIFT,
  445. .divsel = PRCM_DSI_PLLOUT_SEL_PHI,
  446. },
  447. {
  448. .divsel_mask = PRCM_DSI_PLLOUT_SEL_DSI1_PLLOUT_DIVSEL_MASK,
  449. .divsel_shift = PRCM_DSI_PLLOUT_SEL_DSI1_PLLOUT_DIVSEL_SHIFT,
  450. .divsel = PRCM_DSI_PLLOUT_SEL_PHI,
  451. }
  452. };
  453. struct dsiescclk {
  454. u32 en;
  455. u32 div_mask;
  456. u32 div_shift;
  457. };
  458. static struct dsiescclk dsiescclk[3] = {
  459. {
  460. .en = PRCM_DSITVCLK_DIV_DSI0_ESC_CLK_EN,
  461. .div_mask = PRCM_DSITVCLK_DIV_DSI0_ESC_CLK_DIV_MASK,
  462. .div_shift = PRCM_DSITVCLK_DIV_DSI0_ESC_CLK_DIV_SHIFT,
  463. },
  464. {
  465. .en = PRCM_DSITVCLK_DIV_DSI1_ESC_CLK_EN,
  466. .div_mask = PRCM_DSITVCLK_DIV_DSI1_ESC_CLK_DIV_MASK,
  467. .div_shift = PRCM_DSITVCLK_DIV_DSI1_ESC_CLK_DIV_SHIFT,
  468. },
  469. {
  470. .en = PRCM_DSITVCLK_DIV_DSI2_ESC_CLK_EN,
  471. .div_mask = PRCM_DSITVCLK_DIV_DSI2_ESC_CLK_DIV_MASK,
  472. .div_shift = PRCM_DSITVCLK_DIV_DSI2_ESC_CLK_DIV_SHIFT,
  473. }
  474. };
  475. /*
  476. * Used by MCDE to setup all necessary PRCMU registers
  477. */
  478. #define PRCMU_RESET_DSIPLL 0x00004000
  479. #define PRCMU_UNCLAMP_DSIPLL 0x00400800
  480. #define PRCMU_CLK_PLL_DIV_SHIFT 0
  481. #define PRCMU_CLK_PLL_SW_SHIFT 5
  482. #define PRCMU_CLK_38 (1 << 9)
  483. #define PRCMU_CLK_38_SRC (1 << 10)
  484. #define PRCMU_CLK_38_DIV (1 << 11)
  485. /* PLLDIV=12, PLLSW=4 (PLLDDR) */
  486. #define PRCMU_DSI_CLOCK_SETTING 0x0000008C
  487. /* DPI 50000000 Hz */
  488. #define PRCMU_DPI_CLOCK_SETTING ((1 << PRCMU_CLK_PLL_SW_SHIFT) | \
  489. (16 << PRCMU_CLK_PLL_DIV_SHIFT))
  490. #define PRCMU_DSI_LP_CLOCK_SETTING 0x00000E00
  491. /* D=101, N=1, R=4, SELDIV2=0 */
  492. #define PRCMU_PLLDSI_FREQ_SETTING 0x00040165
  493. #define PRCMU_ENABLE_PLLDSI 0x00000001
  494. #define PRCMU_DISABLE_PLLDSI 0x00000000
  495. #define PRCMU_RELEASE_RESET_DSS 0x0000400C
  496. #define PRCMU_DSI_PLLOUT_SEL_SETTING 0x00000202
  497. /* ESC clk, div0=1, div1=1, div2=3 */
  498. #define PRCMU_ENABLE_ESCAPE_CLOCK_DIV 0x07030101
  499. #define PRCMU_DISABLE_ESCAPE_CLOCK_DIV 0x00030101
  500. #define PRCMU_DSI_RESET_SW 0x00000007
  501. #define PRCMU_PLLDSI_LOCKP_LOCKED 0x3
  502. int db8500_prcmu_enable_dsipll(void)
  503. {
  504. int i;
  505. /* Clear DSIPLL_RESETN */
  506. writel(PRCMU_RESET_DSIPLL, PRCM_APE_RESETN_CLR);
  507. /* Unclamp DSIPLL in/out */
  508. writel(PRCMU_UNCLAMP_DSIPLL, PRCM_MMIP_LS_CLAMP_CLR);
  509. /* Set DSI PLL FREQ */
  510. writel(PRCMU_PLLDSI_FREQ_SETTING, PRCM_PLLDSI_FREQ);
  511. writel(PRCMU_DSI_PLLOUT_SEL_SETTING, PRCM_DSI_PLLOUT_SEL);
  512. /* Enable Escape clocks */
  513. writel(PRCMU_ENABLE_ESCAPE_CLOCK_DIV, PRCM_DSITVCLK_DIV);
  514. /* Start DSI PLL */
  515. writel(PRCMU_ENABLE_PLLDSI, PRCM_PLLDSI_ENABLE);
  516. /* Reset DSI PLL */
  517. writel(PRCMU_DSI_RESET_SW, PRCM_DSI_SW_RESET);
  518. for (i = 0; i < 10; i++) {
  519. if ((readl(PRCM_PLLDSI_LOCKP) & PRCMU_PLLDSI_LOCKP_LOCKED)
  520. == PRCMU_PLLDSI_LOCKP_LOCKED)
  521. break;
  522. udelay(100);
  523. }
  524. /* Set DSIPLL_RESETN */
  525. writel(PRCMU_RESET_DSIPLL, PRCM_APE_RESETN_SET);
  526. return 0;
  527. }
  528. int db8500_prcmu_disable_dsipll(void)
  529. {
  530. /* Disable dsi pll */
  531. writel(PRCMU_DISABLE_PLLDSI, PRCM_PLLDSI_ENABLE);
  532. /* Disable escapeclock */
  533. writel(PRCMU_DISABLE_ESCAPE_CLOCK_DIV, PRCM_DSITVCLK_DIV);
  534. return 0;
  535. }
  536. int db8500_prcmu_set_display_clocks(void)
  537. {
  538. unsigned long flags;
  539. spin_lock_irqsave(&clk_mgt_lock, flags);
  540. /* Grab the HW semaphore. */
  541. while ((readl(PRCM_SEM) & PRCM_SEM_PRCM_SEM) != 0)
  542. cpu_relax();
  543. writel(PRCMU_DSI_CLOCK_SETTING, PRCM_HDMICLK_MGT);
  544. writel(PRCMU_DSI_LP_CLOCK_SETTING, PRCM_TVCLK_MGT);
  545. writel(PRCMU_DPI_CLOCK_SETTING, PRCM_LCDCLK_MGT);
  546. /* Release the HW semaphore. */
  547. writel(0, PRCM_SEM);
  548. spin_unlock_irqrestore(&clk_mgt_lock, flags);
  549. return 0;
  550. }
  551. u32 db8500_prcmu_read(unsigned int reg)
  552. {
  553. return readl(_PRCMU_BASE + reg);
  554. }
  555. void db8500_prcmu_write(unsigned int reg, u32 value)
  556. {
  557. unsigned long flags;
  558. spin_lock_irqsave(&prcmu_lock, flags);
  559. writel(value, (_PRCMU_BASE + reg));
  560. spin_unlock_irqrestore(&prcmu_lock, flags);
  561. }
  562. void db8500_prcmu_write_masked(unsigned int reg, u32 mask, u32 value)
  563. {
  564. u32 val;
  565. unsigned long flags;
  566. spin_lock_irqsave(&prcmu_lock, flags);
  567. val = readl(_PRCMU_BASE + reg);
  568. val = ((val & ~mask) | (value & mask));
  569. writel(val, (_PRCMU_BASE + reg));
  570. spin_unlock_irqrestore(&prcmu_lock, flags);
  571. }
  572. struct prcmu_fw_version *prcmu_get_fw_version(void)
  573. {
  574. return fw_info.valid ? &fw_info.version : NULL;
  575. }
  576. bool prcmu_has_arm_maxopp(void)
  577. {
  578. return (readb(tcdm_base + PRCM_AVS_VARM_MAX_OPP) &
  579. PRCM_AVS_ISMODEENABLE_MASK) == PRCM_AVS_ISMODEENABLE_MASK;
  580. }
  581. /**
  582. * prcmu_get_boot_status - PRCMU boot status checking
  583. * Returns: the current PRCMU boot status
  584. */
  585. int prcmu_get_boot_status(void)
  586. {
  587. return readb(tcdm_base + PRCM_BOOT_STATUS);
  588. }
  589. /**
  590. * prcmu_set_rc_a2p - This function is used to run few power state sequences
  591. * @val: Value to be set, i.e. transition requested
  592. * Returns: 0 on success, -EINVAL on invalid argument
  593. *
  594. * This function is used to run the following power state sequences -
  595. * any state to ApReset, ApDeepSleep to ApExecute, ApExecute to ApDeepSleep
  596. */
  597. int prcmu_set_rc_a2p(enum romcode_write val)
  598. {
  599. if (val < RDY_2_DS || val > RDY_2_XP70_RST)
  600. return -EINVAL;
  601. writeb(val, (tcdm_base + PRCM_ROMCODE_A2P));
  602. return 0;
  603. }
  604. /**
  605. * prcmu_get_rc_p2a - This function is used to get power state sequences
  606. * Returns: the power transition that has last happened
  607. *
  608. * This function can return the following transitions-
  609. * any state to ApReset, ApDeepSleep to ApExecute, ApExecute to ApDeepSleep
  610. */
  611. enum romcode_read prcmu_get_rc_p2a(void)
  612. {
  613. return readb(tcdm_base + PRCM_ROMCODE_P2A);
  614. }
  615. /**
  616. * prcmu_get_current_mode - Return the current XP70 power mode
  617. * Returns: Returns the current AP(ARM) power mode: init,
  618. * apBoot, apExecute, apDeepSleep, apSleep, apIdle, apReset
  619. */
  620. enum ap_pwrst prcmu_get_xp70_current_state(void)
  621. {
  622. return readb(tcdm_base + PRCM_XP70_CUR_PWR_STATE);
  623. }
  624. /**
  625. * prcmu_config_clkout - Configure one of the programmable clock outputs.
  626. * @clkout: The CLKOUT number (0 or 1).
  627. * @source: The clock to be used (one of the PRCMU_CLKSRC_*).
  628. * @div: The divider to be applied.
  629. *
  630. * Configures one of the programmable clock outputs (CLKOUTs).
  631. * @div should be in the range [1,63] to request a configuration, or 0 to
  632. * inform that the configuration is no longer requested.
  633. */
  634. int prcmu_config_clkout(u8 clkout, u8 source, u8 div)
  635. {
  636. static int requests[2];
  637. int r = 0;
  638. unsigned long flags;
  639. u32 val;
  640. u32 bits;
  641. u32 mask;
  642. u32 div_mask;
  643. BUG_ON(clkout > 1);
  644. BUG_ON(div > 63);
  645. BUG_ON((clkout == 0) && (source > PRCMU_CLKSRC_CLK009));
  646. if (!div && !requests[clkout])
  647. return -EINVAL;
  648. switch (clkout) {
  649. case 0:
  650. div_mask = PRCM_CLKOCR_CLKODIV0_MASK;
  651. mask = (PRCM_CLKOCR_CLKODIV0_MASK | PRCM_CLKOCR_CLKOSEL0_MASK);
  652. bits = ((source << PRCM_CLKOCR_CLKOSEL0_SHIFT) |
  653. (div << PRCM_CLKOCR_CLKODIV0_SHIFT));
  654. break;
  655. case 1:
  656. div_mask = PRCM_CLKOCR_CLKODIV1_MASK;
  657. mask = (PRCM_CLKOCR_CLKODIV1_MASK | PRCM_CLKOCR_CLKOSEL1_MASK |
  658. PRCM_CLKOCR_CLK1TYPE);
  659. bits = ((source << PRCM_CLKOCR_CLKOSEL1_SHIFT) |
  660. (div << PRCM_CLKOCR_CLKODIV1_SHIFT));
  661. break;
  662. }
  663. bits &= mask;
  664. spin_lock_irqsave(&clkout_lock, flags);
  665. val = readl(PRCM_CLKOCR);
  666. if (val & div_mask) {
  667. if (div) {
  668. if ((val & mask) != bits) {
  669. r = -EBUSY;
  670. goto unlock_and_return;
  671. }
  672. } else {
  673. if ((val & mask & ~div_mask) != bits) {
  674. r = -EINVAL;
  675. goto unlock_and_return;
  676. }
  677. }
  678. }
  679. writel((bits | (val & ~mask)), PRCM_CLKOCR);
  680. requests[clkout] += (div ? 1 : -1);
  681. unlock_and_return:
  682. spin_unlock_irqrestore(&clkout_lock, flags);
  683. return r;
  684. }
  685. int db8500_prcmu_set_power_state(u8 state, bool keep_ulp_clk, bool keep_ap_pll)
  686. {
  687. unsigned long flags;
  688. BUG_ON((state < PRCMU_AP_SLEEP) || (PRCMU_AP_DEEP_IDLE < state));
  689. spin_lock_irqsave(&mb0_transfer.lock, flags);
  690. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(0))
  691. cpu_relax();
  692. writeb(MB0H_POWER_STATE_TRANS, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB0));
  693. writeb(state, (tcdm_base + PRCM_REQ_MB0_AP_POWER_STATE));
  694. writeb((keep_ap_pll ? 1 : 0), (tcdm_base + PRCM_REQ_MB0_AP_PLL_STATE));
  695. writeb((keep_ulp_clk ? 1 : 0),
  696. (tcdm_base + PRCM_REQ_MB0_ULP_CLOCK_STATE));
  697. writeb(0, (tcdm_base + PRCM_REQ_MB0_DO_NOT_WFI));
  698. writel(MBOX_BIT(0), PRCM_MBOX_CPU_SET);
  699. spin_unlock_irqrestore(&mb0_transfer.lock, flags);
  700. return 0;
  701. }
  702. u8 db8500_prcmu_get_power_state_result(void)
  703. {
  704. return readb(tcdm_base + PRCM_ACK_MB0_AP_PWRSTTR_STATUS);
  705. }
  706. /* This function decouple the gic from the prcmu */
  707. int db8500_prcmu_gic_decouple(void)
  708. {
  709. u32 val = readl(PRCM_A9_MASK_REQ);
  710. /* Set bit 0 register value to 1 */
  711. writel(val | PRCM_A9_MASK_REQ_PRCM_A9_MASK_REQ,
  712. PRCM_A9_MASK_REQ);
  713. /* Make sure the register is updated */
  714. readl(PRCM_A9_MASK_REQ);
  715. /* Wait a few cycles for the gic mask completion */
  716. udelay(1);
  717. return 0;
  718. }
  719. /* This function recouple the gic with the prcmu */
  720. int db8500_prcmu_gic_recouple(void)
  721. {
  722. u32 val = readl(PRCM_A9_MASK_REQ);
  723. /* Set bit 0 register value to 0 */
  724. writel(val & ~PRCM_A9_MASK_REQ_PRCM_A9_MASK_REQ, PRCM_A9_MASK_REQ);
  725. return 0;
  726. }
  727. #define PRCMU_GIC_NUMBER_REGS 5
  728. /*
  729. * This function checks if there are pending irq on the gic. It only
  730. * makes sense if the gic has been decoupled before with the
  731. * db8500_prcmu_gic_decouple function. Disabling an interrupt only
  732. * disables the forwarding of the interrupt to any CPU interface. It
  733. * does not prevent the interrupt from changing state, for example
  734. * becoming pending, or active and pending if it is already
  735. * active. Hence, we have to check the interrupt is pending *and* is
  736. * active.
  737. */
  738. bool db8500_prcmu_gic_pending_irq(void)
  739. {
  740. u32 pr; /* Pending register */
  741. u32 er; /* Enable register */
  742. void __iomem *dist_base = __io_address(U8500_GIC_DIST_BASE);
  743. int i;
  744. /* 5 registers. STI & PPI not skipped */
  745. for (i = 0; i < PRCMU_GIC_NUMBER_REGS; i++) {
  746. pr = readl_relaxed(dist_base + GIC_DIST_PENDING_SET + i * 4);
  747. er = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
  748. if (pr & er)
  749. return true; /* There is a pending interrupt */
  750. }
  751. return false;
  752. }
  753. /*
  754. * This function checks if there are pending interrupt on the
  755. * prcmu which has been delegated to monitor the irqs with the
  756. * db8500_prcmu_copy_gic_settings function.
  757. */
  758. bool db8500_prcmu_pending_irq(void)
  759. {
  760. u32 it, im;
  761. int i;
  762. for (i = 0; i < PRCMU_GIC_NUMBER_REGS - 1; i++) {
  763. it = readl(PRCM_ARMITVAL31TO0 + i * 4);
  764. im = readl(PRCM_ARMITMSK31TO0 + i * 4);
  765. if (it & im)
  766. return true; /* There is a pending interrupt */
  767. }
  768. return false;
  769. }
  770. /*
  771. * This function checks if the specified cpu is in in WFI. It's usage
  772. * makes sense only if the gic is decoupled with the db8500_prcmu_gic_decouple
  773. * function. Of course passing smp_processor_id() to this function will
  774. * always return false...
  775. */
  776. bool db8500_prcmu_is_cpu_in_wfi(int cpu)
  777. {
  778. return readl(PRCM_ARM_WFI_STANDBY) & cpu ? PRCM_ARM_WFI_STANDBY_WFI1 :
  779. PRCM_ARM_WFI_STANDBY_WFI0;
  780. }
  781. /*
  782. * This function copies the gic SPI settings to the prcmu in order to
  783. * monitor them and abort/finish the retention/off sequence or state.
  784. */
  785. int db8500_prcmu_copy_gic_settings(void)
  786. {
  787. u32 er; /* Enable register */
  788. void __iomem *dist_base = __io_address(U8500_GIC_DIST_BASE);
  789. int i;
  790. /* We skip the STI and PPI */
  791. for (i = 0; i < PRCMU_GIC_NUMBER_REGS - 1; i++) {
  792. er = readl_relaxed(dist_base +
  793. GIC_DIST_ENABLE_SET + (i + 1) * 4);
  794. writel(er, PRCM_ARMITMSK31TO0 + i * 4);
  795. }
  796. return 0;
  797. }
  798. /* This function should only be called while mb0_transfer.lock is held. */
  799. static void config_wakeups(void)
  800. {
  801. const u8 header[2] = {
  802. MB0H_CONFIG_WAKEUPS_EXE,
  803. MB0H_CONFIG_WAKEUPS_SLEEP
  804. };
  805. static u32 last_dbb_events;
  806. static u32 last_abb_events;
  807. u32 dbb_events;
  808. u32 abb_events;
  809. unsigned int i;
  810. dbb_events = mb0_transfer.req.dbb_irqs | mb0_transfer.req.dbb_wakeups;
  811. dbb_events |= (WAKEUP_BIT_AC_WAKE_ACK | WAKEUP_BIT_AC_SLEEP_ACK);
  812. abb_events = mb0_transfer.req.abb_events;
  813. if ((dbb_events == last_dbb_events) && (abb_events == last_abb_events))
  814. return;
  815. for (i = 0; i < 2; i++) {
  816. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(0))
  817. cpu_relax();
  818. writel(dbb_events, (tcdm_base + PRCM_REQ_MB0_WAKEUP_8500));
  819. writel(abb_events, (tcdm_base + PRCM_REQ_MB0_WAKEUP_4500));
  820. writeb(header[i], (tcdm_base + PRCM_MBOX_HEADER_REQ_MB0));
  821. writel(MBOX_BIT(0), PRCM_MBOX_CPU_SET);
  822. }
  823. last_dbb_events = dbb_events;
  824. last_abb_events = abb_events;
  825. }
  826. void db8500_prcmu_enable_wakeups(u32 wakeups)
  827. {
  828. unsigned long flags;
  829. u32 bits;
  830. int i;
  831. BUG_ON(wakeups != (wakeups & VALID_WAKEUPS));
  832. for (i = 0, bits = 0; i < NUM_PRCMU_WAKEUP_INDICES; i++) {
  833. if (wakeups & BIT(i))
  834. bits |= prcmu_wakeup_bit[i];
  835. }
  836. spin_lock_irqsave(&mb0_transfer.lock, flags);
  837. mb0_transfer.req.dbb_wakeups = bits;
  838. config_wakeups();
  839. spin_unlock_irqrestore(&mb0_transfer.lock, flags);
  840. }
  841. void db8500_prcmu_config_abb_event_readout(u32 abb_events)
  842. {
  843. unsigned long flags;
  844. spin_lock_irqsave(&mb0_transfer.lock, flags);
  845. mb0_transfer.req.abb_events = abb_events;
  846. config_wakeups();
  847. spin_unlock_irqrestore(&mb0_transfer.lock, flags);
  848. }
  849. void db8500_prcmu_get_abb_event_buffer(void __iomem **buf)
  850. {
  851. if (readb(tcdm_base + PRCM_ACK_MB0_READ_POINTER) & 1)
  852. *buf = (tcdm_base + PRCM_ACK_MB0_WAKEUP_1_4500);
  853. else
  854. *buf = (tcdm_base + PRCM_ACK_MB0_WAKEUP_0_4500);
  855. }
  856. /**
  857. * db8500_prcmu_set_arm_opp - set the appropriate ARM OPP
  858. * @opp: The new ARM operating point to which transition is to be made
  859. * Returns: 0 on success, non-zero on failure
  860. *
  861. * This function sets the the operating point of the ARM.
  862. */
  863. int db8500_prcmu_set_arm_opp(u8 opp)
  864. {
  865. int r;
  866. if (opp < ARM_NO_CHANGE || opp > ARM_EXTCLK)
  867. return -EINVAL;
  868. r = 0;
  869. mutex_lock(&mb1_transfer.lock);
  870. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(1))
  871. cpu_relax();
  872. writeb(MB1H_ARM_APE_OPP, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB1));
  873. writeb(opp, (tcdm_base + PRCM_REQ_MB1_ARM_OPP));
  874. writeb(APE_NO_CHANGE, (tcdm_base + PRCM_REQ_MB1_APE_OPP));
  875. writel(MBOX_BIT(1), PRCM_MBOX_CPU_SET);
  876. wait_for_completion(&mb1_transfer.work);
  877. if ((mb1_transfer.ack.header != MB1H_ARM_APE_OPP) ||
  878. (mb1_transfer.ack.arm_opp != opp))
  879. r = -EIO;
  880. mutex_unlock(&mb1_transfer.lock);
  881. return r;
  882. }
  883. /**
  884. * db8500_prcmu_get_arm_opp - get the current ARM OPP
  885. *
  886. * Returns: the current ARM OPP
  887. */
  888. int db8500_prcmu_get_arm_opp(void)
  889. {
  890. return readb(tcdm_base + PRCM_ACK_MB1_CURRENT_ARM_OPP);
  891. }
  892. /**
  893. * db8500_prcmu_get_ddr_opp - get the current DDR OPP
  894. *
  895. * Returns: the current DDR OPP
  896. */
  897. int db8500_prcmu_get_ddr_opp(void)
  898. {
  899. return readb(PRCM_DDR_SUBSYS_APE_MINBW);
  900. }
  901. /**
  902. * db8500_set_ddr_opp - set the appropriate DDR OPP
  903. * @opp: The new DDR operating point to which transition is to be made
  904. * Returns: 0 on success, non-zero on failure
  905. *
  906. * This function sets the operating point of the DDR.
  907. */
  908. int db8500_prcmu_set_ddr_opp(u8 opp)
  909. {
  910. if (opp < DDR_100_OPP || opp > DDR_25_OPP)
  911. return -EINVAL;
  912. /* Changing the DDR OPP can hang the hardware pre-v21 */
  913. if (cpu_is_u8500v20_or_later() && !cpu_is_u8500v20())
  914. writeb(opp, PRCM_DDR_SUBSYS_APE_MINBW);
  915. return 0;
  916. }
  917. /* Divide the frequency of certain clocks by 2 for APE_50_PARTLY_25_OPP. */
  918. static void request_even_slower_clocks(bool enable)
  919. {
  920. void __iomem *clock_reg[] = {
  921. PRCM_ACLK_MGT,
  922. PRCM_DMACLK_MGT
  923. };
  924. unsigned long flags;
  925. unsigned int i;
  926. spin_lock_irqsave(&clk_mgt_lock, flags);
  927. /* Grab the HW semaphore. */
  928. while ((readl(PRCM_SEM) & PRCM_SEM_PRCM_SEM) != 0)
  929. cpu_relax();
  930. for (i = 0; i < ARRAY_SIZE(clock_reg); i++) {
  931. u32 val;
  932. u32 div;
  933. val = readl(clock_reg[i]);
  934. div = (val & PRCM_CLK_MGT_CLKPLLDIV_MASK);
  935. if (enable) {
  936. if ((div <= 1) || (div > 15)) {
  937. pr_err("prcmu: Bad clock divider %d in %s\n",
  938. div, __func__);
  939. goto unlock_and_return;
  940. }
  941. div <<= 1;
  942. } else {
  943. if (div <= 2)
  944. goto unlock_and_return;
  945. div >>= 1;
  946. }
  947. val = ((val & ~PRCM_CLK_MGT_CLKPLLDIV_MASK) |
  948. (div & PRCM_CLK_MGT_CLKPLLDIV_MASK));
  949. writel(val, clock_reg[i]);
  950. }
  951. unlock_and_return:
  952. /* Release the HW semaphore. */
  953. writel(0, PRCM_SEM);
  954. spin_unlock_irqrestore(&clk_mgt_lock, flags);
  955. }
  956. /**
  957. * db8500_set_ape_opp - set the appropriate APE OPP
  958. * @opp: The new APE operating point to which transition is to be made
  959. * Returns: 0 on success, non-zero on failure
  960. *
  961. * This function sets the operating point of the APE.
  962. */
  963. int db8500_prcmu_set_ape_opp(u8 opp)
  964. {
  965. int r = 0;
  966. if (opp == mb1_transfer.ape_opp)
  967. return 0;
  968. mutex_lock(&mb1_transfer.lock);
  969. if (mb1_transfer.ape_opp == APE_50_PARTLY_25_OPP)
  970. request_even_slower_clocks(false);
  971. if ((opp != APE_100_OPP) && (mb1_transfer.ape_opp != APE_100_OPP))
  972. goto skip_message;
  973. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(1))
  974. cpu_relax();
  975. writeb(MB1H_ARM_APE_OPP, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB1));
  976. writeb(ARM_NO_CHANGE, (tcdm_base + PRCM_REQ_MB1_ARM_OPP));
  977. writeb(((opp == APE_50_PARTLY_25_OPP) ? APE_50_OPP : opp),
  978. (tcdm_base + PRCM_REQ_MB1_APE_OPP));
  979. writel(MBOX_BIT(1), PRCM_MBOX_CPU_SET);
  980. wait_for_completion(&mb1_transfer.work);
  981. if ((mb1_transfer.ack.header != MB1H_ARM_APE_OPP) ||
  982. (mb1_transfer.ack.ape_opp != opp))
  983. r = -EIO;
  984. skip_message:
  985. if ((!r && (opp == APE_50_PARTLY_25_OPP)) ||
  986. (r && (mb1_transfer.ape_opp == APE_50_PARTLY_25_OPP)))
  987. request_even_slower_clocks(true);
  988. if (!r)
  989. mb1_transfer.ape_opp = opp;
  990. mutex_unlock(&mb1_transfer.lock);
  991. return r;
  992. }
  993. /**
  994. * db8500_prcmu_get_ape_opp - get the current APE OPP
  995. *
  996. * Returns: the current APE OPP
  997. */
  998. int db8500_prcmu_get_ape_opp(void)
  999. {
  1000. return readb(tcdm_base + PRCM_ACK_MB1_CURRENT_APE_OPP);
  1001. }
  1002. /**
  1003. * db8500_prcmu_request_ape_opp_100_voltage - Request APE OPP 100% voltage
  1004. * @enable: true to request the higher voltage, false to drop a request.
  1005. *
  1006. * Calls to this function to enable and disable requests must be balanced.
  1007. */
  1008. int db8500_prcmu_request_ape_opp_100_voltage(bool enable)
  1009. {
  1010. int r = 0;
  1011. u8 header;
  1012. static unsigned int requests;
  1013. mutex_lock(&mb1_transfer.lock);
  1014. if (enable) {
  1015. if (0 != requests++)
  1016. goto unlock_and_return;
  1017. header = MB1H_REQUEST_APE_OPP_100_VOLT;
  1018. } else {
  1019. if (requests == 0) {
  1020. r = -EIO;
  1021. goto unlock_and_return;
  1022. } else if (1 != requests--) {
  1023. goto unlock_and_return;
  1024. }
  1025. header = MB1H_RELEASE_APE_OPP_100_VOLT;
  1026. }
  1027. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(1))
  1028. cpu_relax();
  1029. writeb(header, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB1));
  1030. writel(MBOX_BIT(1), PRCM_MBOX_CPU_SET);
  1031. wait_for_completion(&mb1_transfer.work);
  1032. if ((mb1_transfer.ack.header != header) ||
  1033. ((mb1_transfer.ack.ape_voltage_status & BIT(0)) != 0))
  1034. r = -EIO;
  1035. unlock_and_return:
  1036. mutex_unlock(&mb1_transfer.lock);
  1037. return r;
  1038. }
  1039. /**
  1040. * prcmu_release_usb_wakeup_state - release the state required by a USB wakeup
  1041. *
  1042. * This function releases the power state requirements of a USB wakeup.
  1043. */
  1044. int prcmu_release_usb_wakeup_state(void)
  1045. {
  1046. int r = 0;
  1047. mutex_lock(&mb1_transfer.lock);
  1048. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(1))
  1049. cpu_relax();
  1050. writeb(MB1H_RELEASE_USB_WAKEUP,
  1051. (tcdm_base + PRCM_MBOX_HEADER_REQ_MB1));
  1052. writel(MBOX_BIT(1), PRCM_MBOX_CPU_SET);
  1053. wait_for_completion(&mb1_transfer.work);
  1054. if ((mb1_transfer.ack.header != MB1H_RELEASE_USB_WAKEUP) ||
  1055. ((mb1_transfer.ack.ape_voltage_status & BIT(0)) != 0))
  1056. r = -EIO;
  1057. mutex_unlock(&mb1_transfer.lock);
  1058. return r;
  1059. }
  1060. static int request_pll(u8 clock, bool enable)
  1061. {
  1062. int r = 0;
  1063. if (clock == PRCMU_PLLSOC0)
  1064. clock = (enable ? PLL_SOC0_ON : PLL_SOC0_OFF);
  1065. else if (clock == PRCMU_PLLSOC1)
  1066. clock = (enable ? PLL_SOC1_ON : PLL_SOC1_OFF);
  1067. else
  1068. return -EINVAL;
  1069. mutex_lock(&mb1_transfer.lock);
  1070. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(1))
  1071. cpu_relax();
  1072. writeb(MB1H_PLL_ON_OFF, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB1));
  1073. writeb(clock, (tcdm_base + PRCM_REQ_MB1_PLL_ON_OFF));
  1074. writel(MBOX_BIT(1), PRCM_MBOX_CPU_SET);
  1075. wait_for_completion(&mb1_transfer.work);
  1076. if (mb1_transfer.ack.header != MB1H_PLL_ON_OFF)
  1077. r = -EIO;
  1078. mutex_unlock(&mb1_transfer.lock);
  1079. return r;
  1080. }
  1081. /**
  1082. * db8500_prcmu_set_epod - set the state of a EPOD (power domain)
  1083. * @epod_id: The EPOD to set
  1084. * @epod_state: The new EPOD state
  1085. *
  1086. * This function sets the state of a EPOD (power domain). It may not be called
  1087. * from interrupt context.
  1088. */
  1089. int db8500_prcmu_set_epod(u16 epod_id, u8 epod_state)
  1090. {
  1091. int r = 0;
  1092. bool ram_retention = false;
  1093. int i;
  1094. /* check argument */
  1095. BUG_ON(epod_id >= NUM_EPOD_ID);
  1096. /* set flag if retention is possible */
  1097. switch (epod_id) {
  1098. case EPOD_ID_SVAMMDSP:
  1099. case EPOD_ID_SIAMMDSP:
  1100. case EPOD_ID_ESRAM12:
  1101. case EPOD_ID_ESRAM34:
  1102. ram_retention = true;
  1103. break;
  1104. }
  1105. /* check argument */
  1106. BUG_ON(epod_state > EPOD_STATE_ON);
  1107. BUG_ON(epod_state == EPOD_STATE_RAMRET && !ram_retention);
  1108. /* get lock */
  1109. mutex_lock(&mb2_transfer.lock);
  1110. /* wait for mailbox */
  1111. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(2))
  1112. cpu_relax();
  1113. /* fill in mailbox */
  1114. for (i = 0; i < NUM_EPOD_ID; i++)
  1115. writeb(EPOD_STATE_NO_CHANGE, (tcdm_base + PRCM_REQ_MB2 + i));
  1116. writeb(epod_state, (tcdm_base + PRCM_REQ_MB2 + epod_id));
  1117. writeb(MB2H_DPS, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB2));
  1118. writel(MBOX_BIT(2), PRCM_MBOX_CPU_SET);
  1119. /*
  1120. * The current firmware version does not handle errors correctly,
  1121. * and we cannot recover if there is an error.
  1122. * This is expected to change when the firmware is updated.
  1123. */
  1124. if (!wait_for_completion_timeout(&mb2_transfer.work,
  1125. msecs_to_jiffies(20000))) {
  1126. pr_err("prcmu: %s timed out (20 s) waiting for a reply.\n",
  1127. __func__);
  1128. r = -EIO;
  1129. goto unlock_and_return;
  1130. }
  1131. if (mb2_transfer.ack.status != HWACC_PWR_ST_OK)
  1132. r = -EIO;
  1133. unlock_and_return:
  1134. mutex_unlock(&mb2_transfer.lock);
  1135. return r;
  1136. }
  1137. /**
  1138. * prcmu_configure_auto_pm - Configure autonomous power management.
  1139. * @sleep: Configuration for ApSleep.
  1140. * @idle: Configuration for ApIdle.
  1141. */
  1142. void prcmu_configure_auto_pm(struct prcmu_auto_pm_config *sleep,
  1143. struct prcmu_auto_pm_config *idle)
  1144. {
  1145. u32 sleep_cfg;
  1146. u32 idle_cfg;
  1147. unsigned long flags;
  1148. BUG_ON((sleep == NULL) || (idle == NULL));
  1149. sleep_cfg = (sleep->sva_auto_pm_enable & 0xF);
  1150. sleep_cfg = ((sleep_cfg << 4) | (sleep->sia_auto_pm_enable & 0xF));
  1151. sleep_cfg = ((sleep_cfg << 8) | (sleep->sva_power_on & 0xFF));
  1152. sleep_cfg = ((sleep_cfg << 8) | (sleep->sia_power_on & 0xFF));
  1153. sleep_cfg = ((sleep_cfg << 4) | (sleep->sva_policy & 0xF));
  1154. sleep_cfg = ((sleep_cfg << 4) | (sleep->sia_policy & 0xF));
  1155. idle_cfg = (idle->sva_auto_pm_enable & 0xF);
  1156. idle_cfg = ((idle_cfg << 4) | (idle->sia_auto_pm_enable & 0xF));
  1157. idle_cfg = ((idle_cfg << 8) | (idle->sva_power_on & 0xFF));
  1158. idle_cfg = ((idle_cfg << 8) | (idle->sia_power_on & 0xFF));
  1159. idle_cfg = ((idle_cfg << 4) | (idle->sva_policy & 0xF));
  1160. idle_cfg = ((idle_cfg << 4) | (idle->sia_policy & 0xF));
  1161. spin_lock_irqsave(&mb2_transfer.auto_pm_lock, flags);
  1162. /*
  1163. * The autonomous power management configuration is done through
  1164. * fields in mailbox 2, but these fields are only used as shared
  1165. * variables - i.e. there is no need to send a message.
  1166. */
  1167. writel(sleep_cfg, (tcdm_base + PRCM_REQ_MB2_AUTO_PM_SLEEP));
  1168. writel(idle_cfg, (tcdm_base + PRCM_REQ_MB2_AUTO_PM_IDLE));
  1169. mb2_transfer.auto_pm_enabled =
  1170. ((sleep->sva_auto_pm_enable == PRCMU_AUTO_PM_ON) ||
  1171. (sleep->sia_auto_pm_enable == PRCMU_AUTO_PM_ON) ||
  1172. (idle->sva_auto_pm_enable == PRCMU_AUTO_PM_ON) ||
  1173. (idle->sia_auto_pm_enable == PRCMU_AUTO_PM_ON));
  1174. spin_unlock_irqrestore(&mb2_transfer.auto_pm_lock, flags);
  1175. }
  1176. EXPORT_SYMBOL(prcmu_configure_auto_pm);
  1177. bool prcmu_is_auto_pm_enabled(void)
  1178. {
  1179. return mb2_transfer.auto_pm_enabled;
  1180. }
  1181. static int request_sysclk(bool enable)
  1182. {
  1183. int r;
  1184. unsigned long flags;
  1185. r = 0;
  1186. mutex_lock(&mb3_transfer.sysclk_lock);
  1187. spin_lock_irqsave(&mb3_transfer.lock, flags);
  1188. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(3))
  1189. cpu_relax();
  1190. writeb((enable ? ON : OFF), (tcdm_base + PRCM_REQ_MB3_SYSCLK_MGT));
  1191. writeb(MB3H_SYSCLK, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB3));
  1192. writel(MBOX_BIT(3), PRCM_MBOX_CPU_SET);
  1193. spin_unlock_irqrestore(&mb3_transfer.lock, flags);
  1194. /*
  1195. * The firmware only sends an ACK if we want to enable the
  1196. * SysClk, and it succeeds.
  1197. */
  1198. if (enable && !wait_for_completion_timeout(&mb3_transfer.sysclk_work,
  1199. msecs_to_jiffies(20000))) {
  1200. pr_err("prcmu: %s timed out (20 s) waiting for a reply.\n",
  1201. __func__);
  1202. r = -EIO;
  1203. }
  1204. mutex_unlock(&mb3_transfer.sysclk_lock);
  1205. return r;
  1206. }
  1207. static int request_timclk(bool enable)
  1208. {
  1209. u32 val = (PRCM_TCR_DOZE_MODE | PRCM_TCR_TENSEL_MASK);
  1210. if (!enable)
  1211. val |= PRCM_TCR_STOP_TIMERS;
  1212. writel(val, PRCM_TCR);
  1213. return 0;
  1214. }
  1215. static int request_clock(u8 clock, bool enable)
  1216. {
  1217. u32 val;
  1218. unsigned long flags;
  1219. spin_lock_irqsave(&clk_mgt_lock, flags);
  1220. /* Grab the HW semaphore. */
  1221. while ((readl(PRCM_SEM) & PRCM_SEM_PRCM_SEM) != 0)
  1222. cpu_relax();
  1223. val = readl(clk_mgt[clock].reg);
  1224. if (enable) {
  1225. val |= (PRCM_CLK_MGT_CLKEN | clk_mgt[clock].pllsw);
  1226. } else {
  1227. clk_mgt[clock].pllsw = (val & PRCM_CLK_MGT_CLKPLLSW_MASK);
  1228. val &= ~(PRCM_CLK_MGT_CLKEN | PRCM_CLK_MGT_CLKPLLSW_MASK);
  1229. }
  1230. writel(val, clk_mgt[clock].reg);
  1231. /* Release the HW semaphore. */
  1232. writel(0, PRCM_SEM);
  1233. spin_unlock_irqrestore(&clk_mgt_lock, flags);
  1234. return 0;
  1235. }
  1236. static int request_sga_clock(u8 clock, bool enable)
  1237. {
  1238. u32 val;
  1239. int ret;
  1240. if (enable) {
  1241. val = readl(PRCM_CGATING_BYPASS);
  1242. writel(val | PRCM_CGATING_BYPASS_ICN2, PRCM_CGATING_BYPASS);
  1243. }
  1244. ret = request_clock(clock, enable);
  1245. if (!ret && !enable) {
  1246. val = readl(PRCM_CGATING_BYPASS);
  1247. writel(val & ~PRCM_CGATING_BYPASS_ICN2, PRCM_CGATING_BYPASS);
  1248. }
  1249. return ret;
  1250. }
  1251. static inline bool plldsi_locked(void)
  1252. {
  1253. return (readl(PRCM_PLLDSI_LOCKP) &
  1254. (PRCM_PLLDSI_LOCKP_PRCM_PLLDSI_LOCKP10 |
  1255. PRCM_PLLDSI_LOCKP_PRCM_PLLDSI_LOCKP3)) ==
  1256. (PRCM_PLLDSI_LOCKP_PRCM_PLLDSI_LOCKP10 |
  1257. PRCM_PLLDSI_LOCKP_PRCM_PLLDSI_LOCKP3);
  1258. }
  1259. static int request_plldsi(bool enable)
  1260. {
  1261. int r = 0;
  1262. u32 val;
  1263. writel((PRCM_MMIP_LS_CLAMP_DSIPLL_CLAMP |
  1264. PRCM_MMIP_LS_CLAMP_DSIPLL_CLAMPI), (enable ?
  1265. PRCM_MMIP_LS_CLAMP_CLR : PRCM_MMIP_LS_CLAMP_SET));
  1266. val = readl(PRCM_PLLDSI_ENABLE);
  1267. if (enable)
  1268. val |= PRCM_PLLDSI_ENABLE_PRCM_PLLDSI_ENABLE;
  1269. else
  1270. val &= ~PRCM_PLLDSI_ENABLE_PRCM_PLLDSI_ENABLE;
  1271. writel(val, PRCM_PLLDSI_ENABLE);
  1272. if (enable) {
  1273. unsigned int i;
  1274. bool locked = plldsi_locked();
  1275. for (i = 10; !locked && (i > 0); --i) {
  1276. udelay(100);
  1277. locked = plldsi_locked();
  1278. }
  1279. if (locked) {
  1280. writel(PRCM_APE_RESETN_DSIPLL_RESETN,
  1281. PRCM_APE_RESETN_SET);
  1282. } else {
  1283. writel((PRCM_MMIP_LS_CLAMP_DSIPLL_CLAMP |
  1284. PRCM_MMIP_LS_CLAMP_DSIPLL_CLAMPI),
  1285. PRCM_MMIP_LS_CLAMP_SET);
  1286. val &= ~PRCM_PLLDSI_ENABLE_PRCM_PLLDSI_ENABLE;
  1287. writel(val, PRCM_PLLDSI_ENABLE);
  1288. r = -EAGAIN;
  1289. }
  1290. } else {
  1291. writel(PRCM_APE_RESETN_DSIPLL_RESETN, PRCM_APE_RESETN_CLR);
  1292. }
  1293. return r;
  1294. }
  1295. static int request_dsiclk(u8 n, bool enable)
  1296. {
  1297. u32 val;
  1298. val = readl(PRCM_DSI_PLLOUT_SEL);
  1299. val &= ~dsiclk[n].divsel_mask;
  1300. val |= ((enable ? dsiclk[n].divsel : PRCM_DSI_PLLOUT_SEL_OFF) <<
  1301. dsiclk[n].divsel_shift);
  1302. writel(val, PRCM_DSI_PLLOUT_SEL);
  1303. return 0;
  1304. }
  1305. static int request_dsiescclk(u8 n, bool enable)
  1306. {
  1307. u32 val;
  1308. val = readl(PRCM_DSITVCLK_DIV);
  1309. enable ? (val |= dsiescclk[n].en) : (val &= ~dsiescclk[n].en);
  1310. writel(val, PRCM_DSITVCLK_DIV);
  1311. return 0;
  1312. }
  1313. /**
  1314. * db8500_prcmu_request_clock() - Request for a clock to be enabled or disabled.
  1315. * @clock: The clock for which the request is made.
  1316. * @enable: Whether the clock should be enabled (true) or disabled (false).
  1317. *
  1318. * This function should only be used by the clock implementation.
  1319. * Do not use it from any other place!
  1320. */
  1321. int db8500_prcmu_request_clock(u8 clock, bool enable)
  1322. {
  1323. if (clock == PRCMU_SGACLK)
  1324. return request_sga_clock(clock, enable);
  1325. else if (clock < PRCMU_NUM_REG_CLOCKS)
  1326. return request_clock(clock, enable);
  1327. else if (clock == PRCMU_TIMCLK)
  1328. return request_timclk(enable);
  1329. else if ((clock == PRCMU_DSI0CLK) || (clock == PRCMU_DSI1CLK))
  1330. return request_dsiclk((clock - PRCMU_DSI0CLK), enable);
  1331. else if ((PRCMU_DSI0ESCCLK <= clock) && (clock <= PRCMU_DSI2ESCCLK))
  1332. return request_dsiescclk((clock - PRCMU_DSI0ESCCLK), enable);
  1333. else if (clock == PRCMU_PLLDSI)
  1334. return request_plldsi(enable);
  1335. else if (clock == PRCMU_SYSCLK)
  1336. return request_sysclk(enable);
  1337. else if ((clock == PRCMU_PLLSOC0) || (clock == PRCMU_PLLSOC1))
  1338. return request_pll(clock, enable);
  1339. else
  1340. return -EINVAL;
  1341. }
  1342. static unsigned long pll_rate(void __iomem *reg, unsigned long src_rate,
  1343. int branch)
  1344. {
  1345. u64 rate;
  1346. u32 val;
  1347. u32 d;
  1348. u32 div = 1;
  1349. val = readl(reg);
  1350. rate = src_rate;
  1351. rate *= ((val & PRCM_PLL_FREQ_D_MASK) >> PRCM_PLL_FREQ_D_SHIFT);
  1352. d = ((val & PRCM_PLL_FREQ_N_MASK) >> PRCM_PLL_FREQ_N_SHIFT);
  1353. if (d > 1)
  1354. div *= d;
  1355. d = ((val & PRCM_PLL_FREQ_R_MASK) >> PRCM_PLL_FREQ_R_SHIFT);
  1356. if (d > 1)
  1357. div *= d;
  1358. if (val & PRCM_PLL_FREQ_SELDIV2)
  1359. div *= 2;
  1360. if ((branch == PLL_FIX) || ((branch == PLL_DIV) &&
  1361. (val & PRCM_PLL_FREQ_DIV2EN) &&
  1362. ((reg == PRCM_PLLSOC0_FREQ) ||
  1363. (reg == PRCM_PLLARM_FREQ) ||
  1364. (reg == PRCM_PLLDDR_FREQ))))
  1365. div *= 2;
  1366. (void)do_div(rate, div);
  1367. return (unsigned long)rate;
  1368. }
  1369. #define ROOT_CLOCK_RATE 38400000
  1370. static unsigned long clock_rate(u8 clock)
  1371. {
  1372. u32 val;
  1373. u32 pllsw;
  1374. unsigned long rate = ROOT_CLOCK_RATE;
  1375. val = readl(clk_mgt[clock].reg);
  1376. if (val & PRCM_CLK_MGT_CLK38) {
  1377. if (clk_mgt[clock].clk38div && (val & PRCM_CLK_MGT_CLK38DIV))
  1378. rate /= 2;
  1379. return rate;
  1380. }
  1381. val |= clk_mgt[clock].pllsw;
  1382. pllsw = (val & PRCM_CLK_MGT_CLKPLLSW_MASK);
  1383. if (pllsw == PRCM_CLK_MGT_CLKPLLSW_SOC0)
  1384. rate = pll_rate(PRCM_PLLSOC0_FREQ, rate, clk_mgt[clock].branch);
  1385. else if (pllsw == PRCM_CLK_MGT_CLKPLLSW_SOC1)
  1386. rate = pll_rate(PRCM_PLLSOC1_FREQ, rate, clk_mgt[clock].branch);
  1387. else if (pllsw == PRCM_CLK_MGT_CLKPLLSW_DDR)
  1388. rate = pll_rate(PRCM_PLLDDR_FREQ, rate, clk_mgt[clock].branch);
  1389. else
  1390. return 0;
  1391. if ((clock == PRCMU_SGACLK) &&
  1392. (val & PRCM_SGACLK_MGT_SGACLKDIV_BY_2_5_EN)) {
  1393. u64 r = (rate * 10);
  1394. (void)do_div(r, 25);
  1395. return (unsigned long)r;
  1396. }
  1397. val &= PRCM_CLK_MGT_CLKPLLDIV_MASK;
  1398. if (val)
  1399. return rate / val;
  1400. else
  1401. return 0;
  1402. }
  1403. static unsigned long armss_rate(void)
  1404. {
  1405. u32 r;
  1406. unsigned long rate;
  1407. r = readl(PRCM_ARM_CHGCLKREQ);
  1408. if (r & PRCM_ARM_CHGCLKREQ_PRCM_ARM_CHGCLKREQ) {
  1409. /* External ARMCLKFIX clock */
  1410. rate = pll_rate(PRCM_PLLDDR_FREQ, ROOT_CLOCK_RATE, PLL_FIX);
  1411. /* Check PRCM_ARM_CHGCLKREQ divider */
  1412. if (!(r & PRCM_ARM_CHGCLKREQ_PRCM_ARM_DIVSEL))
  1413. rate /= 2;
  1414. /* Check PRCM_ARMCLKFIX_MGT divider */
  1415. r = readl(PRCM_ARMCLKFIX_MGT);
  1416. r &= PRCM_CLK_MGT_CLKPLLDIV_MASK;
  1417. rate /= r;
  1418. } else {/* ARM PLL */
  1419. rate = pll_rate(PRCM_PLLARM_FREQ, ROOT_CLOCK_RATE, PLL_DIV);
  1420. }
  1421. return rate;
  1422. }
  1423. static unsigned long dsiclk_rate(u8 n)
  1424. {
  1425. u32 divsel;
  1426. u32 div = 1;
  1427. divsel = readl(PRCM_DSI_PLLOUT_SEL);
  1428. divsel = ((divsel & dsiclk[n].divsel_mask) >> dsiclk[n].divsel_shift);
  1429. if (divsel == PRCM_DSI_PLLOUT_SEL_OFF)
  1430. divsel = dsiclk[n].divsel;
  1431. switch (divsel) {
  1432. case PRCM_DSI_PLLOUT_SEL_PHI_4:
  1433. div *= 2;
  1434. case PRCM_DSI_PLLOUT_SEL_PHI_2:
  1435. div *= 2;
  1436. case PRCM_DSI_PLLOUT_SEL_PHI:
  1437. return pll_rate(PRCM_PLLDSI_FREQ, clock_rate(PRCMU_HDMICLK),
  1438. PLL_RAW) / div;
  1439. default:
  1440. return 0;
  1441. }
  1442. }
  1443. static unsigned long dsiescclk_rate(u8 n)
  1444. {
  1445. u32 div;
  1446. div = readl(PRCM_DSITVCLK_DIV);
  1447. div = ((div & dsiescclk[n].div_mask) >> (dsiescclk[n].div_shift));
  1448. return clock_rate(PRCMU_TVCLK) / max((u32)1, div);
  1449. }
  1450. unsigned long prcmu_clock_rate(u8 clock)
  1451. {
  1452. if (clock < PRCMU_NUM_REG_CLOCKS)
  1453. return clock_rate(clock);
  1454. else if (clock == PRCMU_TIMCLK)
  1455. return ROOT_CLOCK_RATE / 16;
  1456. else if (clock == PRCMU_SYSCLK)
  1457. return ROOT_CLOCK_RATE;
  1458. else if (clock == PRCMU_PLLSOC0)
  1459. return pll_rate(PRCM_PLLSOC0_FREQ, ROOT_CLOCK_RATE, PLL_RAW);
  1460. else if (clock == PRCMU_PLLSOC1)
  1461. return pll_rate(PRCM_PLLSOC1_FREQ, ROOT_CLOCK_RATE, PLL_RAW);
  1462. else if (clock == PRCMU_ARMSS)
  1463. return armss_rate();
  1464. else if (clock == PRCMU_PLLDDR)
  1465. return pll_rate(PRCM_PLLDDR_FREQ, ROOT_CLOCK_RATE, PLL_RAW);
  1466. else if (clock == PRCMU_PLLDSI)
  1467. return pll_rate(PRCM_PLLDSI_FREQ, clock_rate(PRCMU_HDMICLK),
  1468. PLL_RAW);
  1469. else if ((clock == PRCMU_DSI0CLK) || (clock == PRCMU_DSI1CLK))
  1470. return dsiclk_rate(clock - PRCMU_DSI0CLK);
  1471. else if ((PRCMU_DSI0ESCCLK <= clock) && (clock <= PRCMU_DSI2ESCCLK))
  1472. return dsiescclk_rate(clock - PRCMU_DSI0ESCCLK);
  1473. else
  1474. return 0;
  1475. }
  1476. static unsigned long clock_source_rate(u32 clk_mgt_val, int branch)
  1477. {
  1478. if (clk_mgt_val & PRCM_CLK_MGT_CLK38)
  1479. return ROOT_CLOCK_RATE;
  1480. clk_mgt_val &= PRCM_CLK_MGT_CLKPLLSW_MASK;
  1481. if (clk_mgt_val == PRCM_CLK_MGT_CLKPLLSW_SOC0)
  1482. return pll_rate(PRCM_PLLSOC0_FREQ, ROOT_CLOCK_RATE, branch);
  1483. else if (clk_mgt_val == PRCM_CLK_MGT_CLKPLLSW_SOC1)
  1484. return pll_rate(PRCM_PLLSOC1_FREQ, ROOT_CLOCK_RATE, branch);
  1485. else if (clk_mgt_val == PRCM_CLK_MGT_CLKPLLSW_DDR)
  1486. return pll_rate(PRCM_PLLDDR_FREQ, ROOT_CLOCK_RATE, branch);
  1487. else
  1488. return 0;
  1489. }
  1490. static u32 clock_divider(unsigned long src_rate, unsigned long rate)
  1491. {
  1492. u32 div;
  1493. div = (src_rate / rate);
  1494. if (div == 0)
  1495. return 1;
  1496. if (rate < (src_rate / div))
  1497. div++;
  1498. return div;
  1499. }
  1500. static long round_clock_rate(u8 clock, unsigned long rate)
  1501. {
  1502. u32 val;
  1503. u32 div;
  1504. unsigned long src_rate;
  1505. long rounded_rate;
  1506. val = readl(clk_mgt[clock].reg);
  1507. src_rate = clock_source_rate((val | clk_mgt[clock].pllsw),
  1508. clk_mgt[clock].branch);
  1509. div = clock_divider(src_rate, rate);
  1510. if (val & PRCM_CLK_MGT_CLK38) {
  1511. if (clk_mgt[clock].clk38div) {
  1512. if (div > 2)
  1513. div = 2;
  1514. } else {
  1515. div = 1;
  1516. }
  1517. } else if ((clock == PRCMU_SGACLK) && (div == 3)) {
  1518. u64 r = (src_rate * 10);
  1519. (void)do_div(r, 25);
  1520. if (r <= rate)
  1521. return (unsigned long)r;
  1522. }
  1523. rounded_rate = (src_rate / min(div, (u32)31));
  1524. return rounded_rate;
  1525. }
  1526. /* CPU FREQ table, may be changed due to if MAX_OPP is supported. */
  1527. static struct cpufreq_frequency_table db8500_cpufreq_table[] = {
  1528. { .frequency = 200000, .index = ARM_EXTCLK,},
  1529. { .frequency = 400000, .index = ARM_50_OPP,},
  1530. { .frequency = 800000, .index = ARM_100_OPP,},
  1531. { .frequency = CPUFREQ_TABLE_END,}, /* To be used for MAX_OPP. */
  1532. { .frequency = CPUFREQ_TABLE_END,},
  1533. };
  1534. static long round_armss_rate(unsigned long rate)
  1535. {
  1536. long freq = 0;
  1537. int i = 0;
  1538. /* cpufreq table frequencies is in KHz. */
  1539. rate = rate / 1000;
  1540. /* Find the corresponding arm opp from the cpufreq table. */
  1541. while (db8500_cpufreq_table[i].frequency != CPUFREQ_TABLE_END) {
  1542. freq = db8500_cpufreq_table[i].frequency;
  1543. if (freq == rate)
  1544. break;
  1545. i++;
  1546. }
  1547. /* Return the last valid value, even if a match was not found. */
  1548. return freq * 1000;
  1549. }
  1550. #define MIN_PLL_VCO_RATE 600000000ULL
  1551. #define MAX_PLL_VCO_RATE 1680640000ULL
  1552. static long round_plldsi_rate(unsigned long rate)
  1553. {
  1554. long rounded_rate = 0;
  1555. unsigned long src_rate;
  1556. unsigned long rem;
  1557. u32 r;
  1558. src_rate = clock_rate(PRCMU_HDMICLK);
  1559. rem = rate;
  1560. for (r = 7; (rem > 0) && (r > 0); r--) {
  1561. u64 d;
  1562. d = (r * rate);
  1563. (void)do_div(d, src_rate);
  1564. if (d < 6)
  1565. d = 6;
  1566. else if (d > 255)
  1567. d = 255;
  1568. d *= src_rate;
  1569. if (((2 * d) < (r * MIN_PLL_VCO_RATE)) ||
  1570. ((r * MAX_PLL_VCO_RATE) < (2 * d)))
  1571. continue;
  1572. (void)do_div(d, r);
  1573. if (rate < d) {
  1574. if (rounded_rate == 0)
  1575. rounded_rate = (long)d;
  1576. break;
  1577. }
  1578. if ((rate - d) < rem) {
  1579. rem = (rate - d);
  1580. rounded_rate = (long)d;
  1581. }
  1582. }
  1583. return rounded_rate;
  1584. }
  1585. static long round_dsiclk_rate(unsigned long rate)
  1586. {
  1587. u32 div;
  1588. unsigned long src_rate;
  1589. long rounded_rate;
  1590. src_rate = pll_rate(PRCM_PLLDSI_FREQ, clock_rate(PRCMU_HDMICLK),
  1591. PLL_RAW);
  1592. div = clock_divider(src_rate, rate);
  1593. rounded_rate = (src_rate / ((div > 2) ? 4 : div));
  1594. return rounded_rate;
  1595. }
  1596. static long round_dsiescclk_rate(unsigned long rate)
  1597. {
  1598. u32 div;
  1599. unsigned long src_rate;
  1600. long rounded_rate;
  1601. src_rate = clock_rate(PRCMU_TVCLK);
  1602. div = clock_divider(src_rate, rate);
  1603. rounded_rate = (src_rate / min(div, (u32)255));
  1604. return rounded_rate;
  1605. }
  1606. long prcmu_round_clock_rate(u8 clock, unsigned long rate)
  1607. {
  1608. if (clock < PRCMU_NUM_REG_CLOCKS)
  1609. return round_clock_rate(clock, rate);
  1610. else if (clock == PRCMU_ARMSS)
  1611. return round_armss_rate(rate);
  1612. else if (clock == PRCMU_PLLDSI)
  1613. return round_plldsi_rate(rate);
  1614. else if ((clock == PRCMU_DSI0CLK) || (clock == PRCMU_DSI1CLK))
  1615. return round_dsiclk_rate(rate);
  1616. else if ((PRCMU_DSI0ESCCLK <= clock) && (clock <= PRCMU_DSI2ESCCLK))
  1617. return round_dsiescclk_rate(rate);
  1618. else
  1619. return (long)prcmu_clock_rate(clock);
  1620. }
  1621. static void set_clock_rate(u8 clock, unsigned long rate)
  1622. {
  1623. u32 val;
  1624. u32 div;
  1625. unsigned long src_rate;
  1626. unsigned long flags;
  1627. spin_lock_irqsave(&clk_mgt_lock, flags);
  1628. /* Grab the HW semaphore. */
  1629. while ((readl(PRCM_SEM) & PRCM_SEM_PRCM_SEM) != 0)
  1630. cpu_relax();
  1631. val = readl(clk_mgt[clock].reg);
  1632. src_rate = clock_source_rate((val | clk_mgt[clock].pllsw),
  1633. clk_mgt[clock].branch);
  1634. div = clock_divider(src_rate, rate);
  1635. if (val & PRCM_CLK_MGT_CLK38) {
  1636. if (clk_mgt[clock].clk38div) {
  1637. if (div > 1)
  1638. val |= PRCM_CLK_MGT_CLK38DIV;
  1639. else
  1640. val &= ~PRCM_CLK_MGT_CLK38DIV;
  1641. }
  1642. } else if (clock == PRCMU_SGACLK) {
  1643. val &= ~(PRCM_CLK_MGT_CLKPLLDIV_MASK |
  1644. PRCM_SGACLK_MGT_SGACLKDIV_BY_2_5_EN);
  1645. if (div == 3) {
  1646. u64 r = (src_rate * 10);
  1647. (void)do_div(r, 25);
  1648. if (r <= rate) {
  1649. val |= PRCM_SGACLK_MGT_SGACLKDIV_BY_2_5_EN;
  1650. div = 0;
  1651. }
  1652. }
  1653. val |= min(div, (u32)31);
  1654. } else {
  1655. val &= ~PRCM_CLK_MGT_CLKPLLDIV_MASK;
  1656. val |= min(div, (u32)31);
  1657. }
  1658. writel(val, clk_mgt[clock].reg);
  1659. /* Release the HW semaphore. */
  1660. writel(0, PRCM_SEM);
  1661. spin_unlock_irqrestore(&clk_mgt_lock, flags);
  1662. }
  1663. static int set_armss_rate(unsigned long rate)
  1664. {
  1665. int i = 0;
  1666. /* cpufreq table frequencies is in KHz. */
  1667. rate = rate / 1000;
  1668. /* Find the corresponding arm opp from the cpufreq table. */
  1669. while (db8500_cpufreq_table[i].frequency != CPUFREQ_TABLE_END) {
  1670. if (db8500_cpufreq_table[i].frequency == rate)
  1671. break;
  1672. i++;
  1673. }
  1674. if (db8500_cpufreq_table[i].frequency != rate)
  1675. return -EINVAL;
  1676. /* Set the new arm opp. */
  1677. return db8500_prcmu_set_arm_opp(db8500_cpufreq_table[i].index);
  1678. }
  1679. static int set_plldsi_rate(unsigned long rate)
  1680. {
  1681. unsigned long src_rate;
  1682. unsigned long rem;
  1683. u32 pll_freq = 0;
  1684. u32 r;
  1685. src_rate = clock_rate(PRCMU_HDMICLK);
  1686. rem = rate;
  1687. for (r = 7; (rem > 0) && (r > 0); r--) {
  1688. u64 d;
  1689. u64 hwrate;
  1690. d = (r * rate);
  1691. (void)do_div(d, src_rate);
  1692. if (d < 6)
  1693. d = 6;
  1694. else if (d > 255)
  1695. d = 255;
  1696. hwrate = (d * src_rate);
  1697. if (((2 * hwrate) < (r * MIN_PLL_VCO_RATE)) ||
  1698. ((r * MAX_PLL_VCO_RATE) < (2 * hwrate)))
  1699. continue;
  1700. (void)do_div(hwrate, r);
  1701. if (rate < hwrate) {
  1702. if (pll_freq == 0)
  1703. pll_freq = (((u32)d << PRCM_PLL_FREQ_D_SHIFT) |
  1704. (r << PRCM_PLL_FREQ_R_SHIFT));
  1705. break;
  1706. }
  1707. if ((rate - hwrate) < rem) {
  1708. rem = (rate - hwrate);
  1709. pll_freq = (((u32)d << PRCM_PLL_FREQ_D_SHIFT) |
  1710. (r << PRCM_PLL_FREQ_R_SHIFT));
  1711. }
  1712. }
  1713. if (pll_freq == 0)
  1714. return -EINVAL;
  1715. pll_freq |= (1 << PRCM_PLL_FREQ_N_SHIFT);
  1716. writel(pll_freq, PRCM_PLLDSI_FREQ);
  1717. return 0;
  1718. }
  1719. static void set_dsiclk_rate(u8 n, unsigned long rate)
  1720. {
  1721. u32 val;
  1722. u32 div;
  1723. div = clock_divider(pll_rate(PRCM_PLLDSI_FREQ,
  1724. clock_rate(PRCMU_HDMICLK), PLL_RAW), rate);
  1725. dsiclk[n].divsel = (div == 1) ? PRCM_DSI_PLLOUT_SEL_PHI :
  1726. (div == 2) ? PRCM_DSI_PLLOUT_SEL_PHI_2 :
  1727. /* else */ PRCM_DSI_PLLOUT_SEL_PHI_4;
  1728. val = readl(PRCM_DSI_PLLOUT_SEL);
  1729. val &= ~dsiclk[n].divsel_mask;
  1730. val |= (dsiclk[n].divsel << dsiclk[n].divsel_shift);
  1731. writel(val, PRCM_DSI_PLLOUT_SEL);
  1732. }
  1733. static void set_dsiescclk_rate(u8 n, unsigned long rate)
  1734. {
  1735. u32 val;
  1736. u32 div;
  1737. div = clock_divider(clock_rate(PRCMU_TVCLK), rate);
  1738. val = readl(PRCM_DSITVCLK_DIV);
  1739. val &= ~dsiescclk[n].div_mask;
  1740. val |= (min(div, (u32)255) << dsiescclk[n].div_shift);
  1741. writel(val, PRCM_DSITVCLK_DIV);
  1742. }
  1743. int prcmu_set_clock_rate(u8 clock, unsigned long rate)
  1744. {
  1745. if (clock < PRCMU_NUM_REG_CLOCKS)
  1746. set_clock_rate(clock, rate);
  1747. else if (clock == PRCMU_ARMSS)
  1748. return set_armss_rate(rate);
  1749. else if (clock == PRCMU_PLLDSI)
  1750. return set_plldsi_rate(rate);
  1751. else if ((clock == PRCMU_DSI0CLK) || (clock == PRCMU_DSI1CLK))
  1752. set_dsiclk_rate((clock - PRCMU_DSI0CLK), rate);
  1753. else if ((PRCMU_DSI0ESCCLK <= clock) && (clock <= PRCMU_DSI2ESCCLK))
  1754. set_dsiescclk_rate((clock - PRCMU_DSI0ESCCLK), rate);
  1755. return 0;
  1756. }
  1757. int db8500_prcmu_config_esram0_deep_sleep(u8 state)
  1758. {
  1759. if ((state > ESRAM0_DEEP_SLEEP_STATE_RET) ||
  1760. (state < ESRAM0_DEEP_SLEEP_STATE_OFF))
  1761. return -EINVAL;
  1762. mutex_lock(&mb4_transfer.lock);
  1763. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(4))
  1764. cpu_relax();
  1765. writeb(MB4H_MEM_ST, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB4));
  1766. writeb(((DDR_PWR_STATE_OFFHIGHLAT << 4) | DDR_PWR_STATE_ON),
  1767. (tcdm_base + PRCM_REQ_MB4_DDR_ST_AP_SLEEP_IDLE));
  1768. writeb(DDR_PWR_STATE_ON,
  1769. (tcdm_base + PRCM_REQ_MB4_DDR_ST_AP_DEEP_IDLE));
  1770. writeb(state, (tcdm_base + PRCM_REQ_MB4_ESRAM0_ST));
  1771. writel(MBOX_BIT(4), PRCM_MBOX_CPU_SET);
  1772. wait_for_completion(&mb4_transfer.work);
  1773. mutex_unlock(&mb4_transfer.lock);
  1774. return 0;
  1775. }
  1776. int db8500_prcmu_config_hotdog(u8 threshold)
  1777. {
  1778. mutex_lock(&mb4_transfer.lock);
  1779. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(4))
  1780. cpu_relax();
  1781. writeb(threshold, (tcdm_base + PRCM_REQ_MB4_HOTDOG_THRESHOLD));
  1782. writeb(MB4H_HOTDOG, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB4));
  1783. writel(MBOX_BIT(4), PRCM_MBOX_CPU_SET);
  1784. wait_for_completion(&mb4_transfer.work);
  1785. mutex_unlock(&mb4_transfer.lock);
  1786. return 0;
  1787. }
  1788. int db8500_prcmu_config_hotmon(u8 low, u8 high)
  1789. {
  1790. mutex_lock(&mb4_transfer.lock);
  1791. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(4))
  1792. cpu_relax();
  1793. writeb(low, (tcdm_base + PRCM_REQ_MB4_HOTMON_LOW));
  1794. writeb(high, (tcdm_base + PRCM_REQ_MB4_HOTMON_HIGH));
  1795. writeb((HOTMON_CONFIG_LOW | HOTMON_CONFIG_HIGH),
  1796. (tcdm_base + PRCM_REQ_MB4_HOTMON_CONFIG));
  1797. writeb(MB4H_HOTMON, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB4));
  1798. writel(MBOX_BIT(4), PRCM_MBOX_CPU_SET);
  1799. wait_for_completion(&mb4_transfer.work);
  1800. mutex_unlock(&mb4_transfer.lock);
  1801. return 0;
  1802. }
  1803. static int config_hot_period(u16 val)
  1804. {
  1805. mutex_lock(&mb4_transfer.lock);
  1806. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(4))
  1807. cpu_relax();
  1808. writew(val, (tcdm_base + PRCM_REQ_MB4_HOT_PERIOD));
  1809. writeb(MB4H_HOT_PERIOD, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB4));
  1810. writel(MBOX_BIT(4), PRCM_MBOX_CPU_SET);
  1811. wait_for_completion(&mb4_transfer.work);
  1812. mutex_unlock(&mb4_transfer.lock);
  1813. return 0;
  1814. }
  1815. int db8500_prcmu_start_temp_sense(u16 cycles32k)
  1816. {
  1817. if (cycles32k == 0xFFFF)
  1818. return -EINVAL;
  1819. return config_hot_period(cycles32k);
  1820. }
  1821. int db8500_prcmu_stop_temp_sense(void)
  1822. {
  1823. return config_hot_period(0xFFFF);
  1824. }
  1825. static int prcmu_a9wdog(u8 cmd, u8 d0, u8 d1, u8 d2, u8 d3)
  1826. {
  1827. mutex_lock(&mb4_transfer.lock);
  1828. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(4))
  1829. cpu_relax();
  1830. writeb(d0, (tcdm_base + PRCM_REQ_MB4_A9WDOG_0));
  1831. writeb(d1, (tcdm_base + PRCM_REQ_MB4_A9WDOG_1));
  1832. writeb(d2, (tcdm_base + PRCM_REQ_MB4_A9WDOG_2));
  1833. writeb(d3, (tcdm_base + PRCM_REQ_MB4_A9WDOG_3));
  1834. writeb(cmd, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB4));
  1835. writel(MBOX_BIT(4), PRCM_MBOX_CPU_SET);
  1836. wait_for_completion(&mb4_transfer.work);
  1837. mutex_unlock(&mb4_transfer.lock);
  1838. return 0;
  1839. }
  1840. int db8500_prcmu_config_a9wdog(u8 num, bool sleep_auto_off)
  1841. {
  1842. BUG_ON(num == 0 || num > 0xf);
  1843. return prcmu_a9wdog(MB4H_A9WDOG_CONF, num, 0, 0,
  1844. sleep_auto_off ? A9WDOG_AUTO_OFF_EN :
  1845. A9WDOG_AUTO_OFF_DIS);
  1846. }
  1847. EXPORT_SYMBOL(db8500_prcmu_config_a9wdog);
  1848. int db8500_prcmu_enable_a9wdog(u8 id)
  1849. {
  1850. return prcmu_a9wdog(MB4H_A9WDOG_EN, id, 0, 0, 0);
  1851. }
  1852. EXPORT_SYMBOL(db8500_prcmu_enable_a9wdog);
  1853. int db8500_prcmu_disable_a9wdog(u8 id)
  1854. {
  1855. return prcmu_a9wdog(MB4H_A9WDOG_DIS, id, 0, 0, 0);
  1856. }
  1857. EXPORT_SYMBOL(db8500_prcmu_disable_a9wdog);
  1858. int db8500_prcmu_kick_a9wdog(u8 id)
  1859. {
  1860. return prcmu_a9wdog(MB4H_A9WDOG_KICK, id, 0, 0, 0);
  1861. }
  1862. EXPORT_SYMBOL(db8500_prcmu_kick_a9wdog);
  1863. /*
  1864. * timeout is 28 bit, in ms.
  1865. */
  1866. int db8500_prcmu_load_a9wdog(u8 id, u32 timeout)
  1867. {
  1868. return prcmu_a9wdog(MB4H_A9WDOG_LOAD,
  1869. (id & A9WDOG_ID_MASK) |
  1870. /*
  1871. * Put the lowest 28 bits of timeout at
  1872. * offset 4. Four first bits are used for id.
  1873. */
  1874. (u8)((timeout << 4) & 0xf0),
  1875. (u8)((timeout >> 4) & 0xff),
  1876. (u8)((timeout >> 12) & 0xff),
  1877. (u8)((timeout >> 20) & 0xff));
  1878. }
  1879. EXPORT_SYMBOL(db8500_prcmu_load_a9wdog);
  1880. /**
  1881. * prcmu_abb_read() - Read register value(s) from the ABB.
  1882. * @slave: The I2C slave address.
  1883. * @reg: The (start) register address.
  1884. * @value: The read out value(s).
  1885. * @size: The number of registers to read.
  1886. *
  1887. * Reads register value(s) from the ABB.
  1888. * @size has to be 1 for the current firmware version.
  1889. */
  1890. int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size)
  1891. {
  1892. int r;
  1893. if (size != 1)
  1894. return -EINVAL;
  1895. mutex_lock(&mb5_transfer.lock);
  1896. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(5))
  1897. cpu_relax();
  1898. writeb(0, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB5));
  1899. writeb(PRCMU_I2C_READ(slave), (tcdm_base + PRCM_REQ_MB5_I2C_SLAVE_OP));
  1900. writeb(PRCMU_I2C_STOP_EN, (tcdm_base + PRCM_REQ_MB5_I2C_HW_BITS));
  1901. writeb(reg, (tcdm_base + PRCM_REQ_MB5_I2C_REG));
  1902. writeb(0, (tcdm_base + PRCM_REQ_MB5_I2C_VAL));
  1903. writel(MBOX_BIT(5), PRCM_MBOX_CPU_SET);
  1904. if (!wait_for_completion_timeout(&mb5_transfer.work,
  1905. msecs_to_jiffies(20000))) {
  1906. pr_err("prcmu: %s timed out (20 s) waiting for a reply.\n",
  1907. __func__);
  1908. r = -EIO;
  1909. } else {
  1910. r = ((mb5_transfer.ack.status == I2C_RD_OK) ? 0 : -EIO);
  1911. }
  1912. if (!r)
  1913. *value = mb5_transfer.ack.value;
  1914. mutex_unlock(&mb5_transfer.lock);
  1915. return r;
  1916. }
  1917. /**
  1918. * prcmu_abb_write_masked() - Write masked register value(s) to the ABB.
  1919. * @slave: The I2C slave address.
  1920. * @reg: The (start) register address.
  1921. * @value: The value(s) to write.
  1922. * @mask: The mask(s) to use.
  1923. * @size: The number of registers to write.
  1924. *
  1925. * Writes masked register value(s) to the ABB.
  1926. * For each @value, only the bits set to 1 in the corresponding @mask
  1927. * will be written. The other bits are not changed.
  1928. * @size has to be 1 for the current firmware version.
  1929. */
  1930. int prcmu_abb_write_masked(u8 slave, u8 reg, u8 *value, u8 *mask, u8 size)
  1931. {
  1932. int r;
  1933. if (size != 1)
  1934. return -EINVAL;
  1935. mutex_lock(&mb5_transfer.lock);
  1936. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(5))
  1937. cpu_relax();
  1938. writeb(~*mask, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB5));
  1939. writeb(PRCMU_I2C_WRITE(slave), (tcdm_base + PRCM_REQ_MB5_I2C_SLAVE_OP));
  1940. writeb(PRCMU_I2C_STOP_EN, (tcdm_base + PRCM_REQ_MB5_I2C_HW_BITS));
  1941. writeb(reg, (tcdm_base + PRCM_REQ_MB5_I2C_REG));
  1942. writeb(*value, (tcdm_base + PRCM_REQ_MB5_I2C_VAL));
  1943. writel(MBOX_BIT(5), PRCM_MBOX_CPU_SET);
  1944. if (!wait_for_completion_timeout(&mb5_transfer.work,
  1945. msecs_to_jiffies(20000))) {
  1946. pr_err("prcmu: %s timed out (20 s) waiting for a reply.\n",
  1947. __func__);
  1948. r = -EIO;
  1949. } else {
  1950. r = ((mb5_transfer.ack.status == I2C_WR_OK) ? 0 : -EIO);
  1951. }
  1952. mutex_unlock(&mb5_transfer.lock);
  1953. return r;
  1954. }
  1955. /**
  1956. * prcmu_abb_write() - Write register value(s) to the ABB.
  1957. * @slave: The I2C slave address.
  1958. * @reg: The (start) register address.
  1959. * @value: The value(s) to write.
  1960. * @size: The number of registers to write.
  1961. *
  1962. * Writes register value(s) to the ABB.
  1963. * @size has to be 1 for the current firmware version.
  1964. */
  1965. int prcmu_abb_write(u8 slave, u8 reg, u8 *value, u8 size)
  1966. {
  1967. u8 mask = ~0;
  1968. return prcmu_abb_write_masked(slave, reg, value, &mask, size);
  1969. }
  1970. /**
  1971. * prcmu_ac_wake_req - should be called whenever ARM wants to wakeup Modem
  1972. */
  1973. int prcmu_ac_wake_req(void)
  1974. {
  1975. u32 val;
  1976. int ret = 0;
  1977. mutex_lock(&mb0_transfer.ac_wake_lock);
  1978. val = readl(PRCM_HOSTACCESS_REQ);
  1979. if (val & PRCM_HOSTACCESS_REQ_HOSTACCESS_REQ)
  1980. goto unlock_and_return;
  1981. atomic_set(&ac_wake_req_state, 1);
  1982. /*
  1983. * Force Modem Wake-up before hostaccess_req ping-pong.
  1984. * It prevents Modem to enter in Sleep while acking the hostaccess
  1985. * request. The 31us delay has been calculated by HWI.
  1986. */
  1987. val |= PRCM_HOSTACCESS_REQ_WAKE_REQ;
  1988. writel(val, PRCM_HOSTACCESS_REQ);
  1989. udelay(31);
  1990. val |= PRCM_HOSTACCESS_REQ_HOSTACCESS_REQ;
  1991. writel(val, PRCM_HOSTACCESS_REQ);
  1992. if (!wait_for_completion_timeout(&mb0_transfer.ac_wake_work,
  1993. msecs_to_jiffies(5000))) {
  1994. #if defined(CONFIG_DBX500_PRCMU_DEBUG)
  1995. db8500_prcmu_debug_dump(__func__, true, true);
  1996. #endif
  1997. pr_crit("prcmu: %s timed out (5 s) waiting for a reply.\n",
  1998. __func__);
  1999. ret = -EFAULT;
  2000. }
  2001. unlock_and_return:
  2002. mutex_unlock(&mb0_transfer.ac_wake_lock);
  2003. return ret;
  2004. }
  2005. /**
  2006. * prcmu_ac_sleep_req - called when ARM no longer needs to talk to modem
  2007. */
  2008. void prcmu_ac_sleep_req()
  2009. {
  2010. u32 val;
  2011. mutex_lock(&mb0_transfer.ac_wake_lock);
  2012. val = readl(PRCM_HOSTACCESS_REQ);
  2013. if (!(val & PRCM_HOSTACCESS_REQ_HOSTACCESS_REQ))
  2014. goto unlock_and_return;
  2015. writel((val & ~PRCM_HOSTACCESS_REQ_HOSTACCESS_REQ),
  2016. PRCM_HOSTACCESS_REQ);
  2017. if (!wait_for_completion_timeout(&mb0_transfer.ac_wake_work,
  2018. msecs_to_jiffies(5000))) {
  2019. pr_crit("prcmu: %s timed out (5 s) waiting for a reply.\n",
  2020. __func__);
  2021. }
  2022. atomic_set(&ac_wake_req_state, 0);
  2023. unlock_and_return:
  2024. mutex_unlock(&mb0_transfer.ac_wake_lock);
  2025. }
  2026. bool db8500_prcmu_is_ac_wake_requested(void)
  2027. {
  2028. return (atomic_read(&ac_wake_req_state) != 0);
  2029. }
  2030. /**
  2031. * db8500_prcmu_system_reset - System reset
  2032. *
  2033. * Saves the reset reason code and then sets the APE_SOFTRST register which
  2034. * fires interrupt to fw
  2035. */
  2036. void db8500_prcmu_system_reset(u16 reset_code)
  2037. {
  2038. writew(reset_code, (tcdm_base + PRCM_SW_RST_REASON));
  2039. writel(1, PRCM_APE_SOFTRST);
  2040. }
  2041. /**
  2042. * db8500_prcmu_get_reset_code - Retrieve SW reset reason code
  2043. *
  2044. * Retrieves the reset reason code stored by prcmu_system_reset() before
  2045. * last restart.
  2046. */
  2047. u16 db8500_prcmu_get_reset_code(void)
  2048. {
  2049. return readw(tcdm_base + PRCM_SW_RST_REASON);
  2050. }
  2051. /**
  2052. * db8500_prcmu_reset_modem - ask the PRCMU to reset modem
  2053. */
  2054. void db8500_prcmu_modem_reset(void)
  2055. {
  2056. mutex_lock(&mb1_transfer.lock);
  2057. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(1))
  2058. cpu_relax();
  2059. writeb(MB1H_RESET_MODEM, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB1));
  2060. writel(MBOX_BIT(1), PRCM_MBOX_CPU_SET);
  2061. wait_for_completion(&mb1_transfer.work);
  2062. /*
  2063. * No need to check return from PRCMU as modem should go in reset state
  2064. * This state is already managed by upper layer
  2065. */
  2066. mutex_unlock(&mb1_transfer.lock);
  2067. }
  2068. static void ack_dbb_wakeup(void)
  2069. {
  2070. unsigned long flags;
  2071. spin_lock_irqsave(&mb0_transfer.lock, flags);
  2072. while (readl(PRCM_MBOX_CPU_VAL) & MBOX_BIT(0))
  2073. cpu_relax();
  2074. writeb(MB0H_READ_WAKEUP_ACK, (tcdm_base + PRCM_MBOX_HEADER_REQ_MB0));
  2075. writel(MBOX_BIT(0), PRCM_MBOX_CPU_SET);
  2076. spin_unlock_irqrestore(&mb0_transfer.lock, flags);
  2077. }
  2078. static inline void print_unknown_header_warning(u8 n, u8 header)
  2079. {
  2080. pr_warning("prcmu: Unknown message header (%d) in mailbox %d.\n",
  2081. header, n);
  2082. }
  2083. static bool read_mailbox_0(void)
  2084. {
  2085. bool r;
  2086. u32 ev;
  2087. unsigned int n;
  2088. u8 header;
  2089. header = readb(tcdm_base + PRCM_MBOX_HEADER_ACK_MB0);
  2090. switch (header) {
  2091. case MB0H_WAKEUP_EXE:
  2092. case MB0H_WAKEUP_SLEEP:
  2093. if (readb(tcdm_base + PRCM_ACK_MB0_READ_POINTER) & 1)
  2094. ev = readl(tcdm_base + PRCM_ACK_MB0_WAKEUP_1_8500);
  2095. else
  2096. ev = readl(tcdm_base + PRCM_ACK_MB0_WAKEUP_0_8500);
  2097. if (ev & (WAKEUP_BIT_AC_WAKE_ACK | WAKEUP_BIT_AC_SLEEP_ACK))
  2098. complete(&mb0_transfer.ac_wake_work);
  2099. if (ev & WAKEUP_BIT_SYSCLK_OK)
  2100. complete(&mb3_transfer.sysclk_work);
  2101. ev &= mb0_transfer.req.dbb_irqs;
  2102. for (n = 0; n < NUM_PRCMU_WAKEUPS; n++) {
  2103. if (ev & prcmu_irq_bit[n])
  2104. generic_handle_irq(irq_find_mapping(db8500_irq_domain, n));
  2105. }
  2106. r = true;
  2107. break;
  2108. default:
  2109. print_unknown_header_warning(0, header);
  2110. r = false;
  2111. break;
  2112. }
  2113. writel(MBOX_BIT(0), PRCM_ARM_IT1_CLR);
  2114. return r;
  2115. }
  2116. static bool read_mailbox_1(void)
  2117. {
  2118. mb1_transfer.ack.header = readb(tcdm_base + PRCM_MBOX_HEADER_REQ_MB1);
  2119. mb1_transfer.ack.arm_opp = readb(tcdm_base +
  2120. PRCM_ACK_MB1_CURRENT_ARM_OPP);
  2121. mb1_transfer.ack.ape_opp = readb(tcdm_base +
  2122. PRCM_ACK_MB1_CURRENT_APE_OPP);
  2123. mb1_transfer.ack.ape_voltage_status = readb(tcdm_base +
  2124. PRCM_ACK_MB1_APE_VOLTAGE_STATUS);
  2125. writel(MBOX_BIT(1), PRCM_ARM_IT1_CLR);
  2126. complete(&mb1_transfer.work);
  2127. return false;
  2128. }
  2129. static bool read_mailbox_2(void)
  2130. {
  2131. mb2_transfer.ack.status = readb(tcdm_base + PRCM_ACK_MB2_DPS_STATUS);
  2132. writel(MBOX_BIT(2), PRCM_ARM_IT1_CLR);
  2133. complete(&mb2_transfer.work);
  2134. return false;
  2135. }
  2136. static bool read_mailbox_3(void)
  2137. {
  2138. writel(MBOX_BIT(3), PRCM_ARM_IT1_CLR);
  2139. return false;
  2140. }
  2141. static bool read_mailbox_4(void)
  2142. {
  2143. u8 header;
  2144. bool do_complete = true;
  2145. header = readb(tcdm_base + PRCM_MBOX_HEADER_REQ_MB4);
  2146. switch (header) {
  2147. case MB4H_MEM_ST:
  2148. case MB4H_HOTDOG:
  2149. case MB4H_HOTMON:
  2150. case MB4H_HOT_PERIOD:
  2151. case MB4H_A9WDOG_CONF:
  2152. case MB4H_A9WDOG_EN:
  2153. case MB4H_A9WDOG_DIS:
  2154. case MB4H_A9WDOG_LOAD:
  2155. case MB4H_A9WDOG_KICK:
  2156. break;
  2157. default:
  2158. print_unknown_header_warning(4, header);
  2159. do_complete = false;
  2160. break;
  2161. }
  2162. writel(MBOX_BIT(4), PRCM_ARM_IT1_CLR);
  2163. if (do_complete)
  2164. complete(&mb4_transfer.work);
  2165. return false;
  2166. }
  2167. static bool read_mailbox_5(void)
  2168. {
  2169. mb5_transfer.ack.status = readb(tcdm_base + PRCM_ACK_MB5_I2C_STATUS);
  2170. mb5_transfer.ack.value = readb(tcdm_base + PRCM_ACK_MB5_I2C_VAL);
  2171. writel(MBOX_BIT(5), PRCM_ARM_IT1_CLR);
  2172. complete(&mb5_transfer.work);
  2173. return false;
  2174. }
  2175. static bool read_mailbox_6(void)
  2176. {
  2177. writel(MBOX_BIT(6), PRCM_ARM_IT1_CLR);
  2178. return false;
  2179. }
  2180. static bool read_mailbox_7(void)
  2181. {
  2182. writel(MBOX_BIT(7), PRCM_ARM_IT1_CLR);
  2183. return false;
  2184. }
  2185. static bool (* const read_mailbox[NUM_MB])(void) = {
  2186. read_mailbox_0,
  2187. read_mailbox_1,
  2188. read_mailbox_2,
  2189. read_mailbox_3,
  2190. read_mailbox_4,
  2191. read_mailbox_5,
  2192. read_mailbox_6,
  2193. read_mailbox_7
  2194. };
  2195. static irqreturn_t prcmu_irq_handler(int irq, void *data)
  2196. {
  2197. u32 bits;
  2198. u8 n;
  2199. irqreturn_t r;
  2200. bits = (readl(PRCM_ARM_IT1_VAL) & ALL_MBOX_BITS);
  2201. if (unlikely(!bits))
  2202. return IRQ_NONE;
  2203. r = IRQ_HANDLED;
  2204. for (n = 0; bits; n++) {
  2205. if (bits & MBOX_BIT(n)) {
  2206. bits -= MBOX_BIT(n);
  2207. if (read_mailbox[n]())
  2208. r = IRQ_WAKE_THREAD;
  2209. }
  2210. }
  2211. return r;
  2212. }
  2213. static irqreturn_t prcmu_irq_thread_fn(int irq, void *data)
  2214. {
  2215. ack_dbb_wakeup();
  2216. return IRQ_HANDLED;
  2217. }
  2218. static void prcmu_mask_work(struct work_struct *work)
  2219. {
  2220. unsigned long flags;
  2221. spin_lock_irqsave(&mb0_transfer.lock, flags);
  2222. config_wakeups();
  2223. spin_unlock_irqrestore(&mb0_transfer.lock, flags);
  2224. }
  2225. static void prcmu_irq_mask(struct irq_data *d)
  2226. {
  2227. unsigned long flags;
  2228. spin_lock_irqsave(&mb0_transfer.dbb_irqs_lock, flags);
  2229. mb0_transfer.req.dbb_irqs &= ~prcmu_irq_bit[d->hwirq];
  2230. spin_unlock_irqrestore(&mb0_transfer.dbb_irqs_lock, flags);
  2231. if (d->irq != IRQ_PRCMU_CA_SLEEP)
  2232. schedule_work(&mb0_transfer.mask_work);
  2233. }
  2234. static void prcmu_irq_unmask(struct irq_data *d)
  2235. {
  2236. unsigned long flags;
  2237. spin_lock_irqsave(&mb0_transfer.dbb_irqs_lock, flags);
  2238. mb0_transfer.req.dbb_irqs |= prcmu_irq_bit[d->hwirq];
  2239. spin_unlock_irqrestore(&mb0_transfer.dbb_irqs_lock, flags);
  2240. if (d->irq != IRQ_PRCMU_CA_SLEEP)
  2241. schedule_work(&mb0_transfer.mask_work);
  2242. }
  2243. static void noop(struct irq_data *d)
  2244. {
  2245. }
  2246. static struct irq_chip prcmu_irq_chip = {
  2247. .name = "prcmu",
  2248. .irq_disable = prcmu_irq_mask,
  2249. .irq_ack = noop,
  2250. .irq_mask = prcmu_irq_mask,
  2251. .irq_unmask = prcmu_irq_unmask,
  2252. };
  2253. static char *fw_project_name(u8 project)
  2254. {
  2255. switch (project) {
  2256. case PRCMU_FW_PROJECT_U8500:
  2257. return "U8500";
  2258. case PRCMU_FW_PROJECT_U8500_C2:
  2259. return "U8500 C2";
  2260. case PRCMU_FW_PROJECT_U9500:
  2261. return "U9500";
  2262. case PRCMU_FW_PROJECT_U9500_C2:
  2263. return "U9500 C2";
  2264. case PRCMU_FW_PROJECT_U8520:
  2265. return "U8520";
  2266. case PRCMU_FW_PROJECT_U8420:
  2267. return "U8420";
  2268. default:
  2269. return "Unknown";
  2270. }
  2271. }
  2272. static int db8500_irq_map(struct irq_domain *d, unsigned int virq,
  2273. irq_hw_number_t hwirq)
  2274. {
  2275. irq_set_chip_and_handler(virq, &prcmu_irq_chip,
  2276. handle_simple_irq);
  2277. set_irq_flags(virq, IRQF_VALID);
  2278. return 0;
  2279. }
  2280. static struct irq_domain_ops db8500_irq_ops = {
  2281. .map = db8500_irq_map,
  2282. .xlate = irq_domain_xlate_twocell,
  2283. };
  2284. static int db8500_irq_init(struct device_node *np)
  2285. {
  2286. int irq_base = 0;
  2287. int i;
  2288. /* In the device tree case, just take some IRQs */
  2289. if (!np)
  2290. irq_base = IRQ_PRCMU_BASE;
  2291. db8500_irq_domain = irq_domain_add_simple(
  2292. np, NUM_PRCMU_WAKEUPS, irq_base,
  2293. &db8500_irq_ops, NULL);
  2294. if (!db8500_irq_domain) {
  2295. pr_err("Failed to create irqdomain\n");
  2296. return -ENOSYS;
  2297. }
  2298. /* All wakeups will be used, so create mappings for all */
  2299. for (i = 0; i < NUM_PRCMU_WAKEUPS; i++)
  2300. irq_create_mapping(db8500_irq_domain, i);
  2301. return 0;
  2302. }
  2303. void __init db8500_prcmu_early_init(void)
  2304. {
  2305. if (cpu_is_u8500v2() || cpu_is_u9540()) {
  2306. void *tcpm_base = ioremap_nocache(U8500_PRCMU_TCPM_BASE, SZ_4K);
  2307. if (tcpm_base != NULL) {
  2308. u32 version;
  2309. version = readl(tcpm_base + PRCMU_FW_VERSION_OFFSET);
  2310. fw_info.version.project = version & 0xFF;
  2311. fw_info.version.api_version = (version >> 8) & 0xFF;
  2312. fw_info.version.func_version = (version >> 16) & 0xFF;
  2313. fw_info.version.errata = (version >> 24) & 0xFF;
  2314. fw_info.valid = true;
  2315. pr_info("PRCMU firmware: %s, version %d.%d.%d\n",
  2316. fw_project_name(fw_info.version.project),
  2317. (version >> 8) & 0xFF, (version >> 16) & 0xFF,
  2318. (version >> 24) & 0xFF);
  2319. iounmap(tcpm_base);
  2320. }
  2321. if (cpu_is_u9540())
  2322. tcdm_base = ioremap_nocache(U8500_PRCMU_TCDM_BASE,
  2323. SZ_4K + SZ_8K) + SZ_8K;
  2324. else
  2325. tcdm_base = __io_address(U8500_PRCMU_TCDM_BASE);
  2326. } else {
  2327. pr_err("prcmu: Unsupported chip version\n");
  2328. BUG();
  2329. }
  2330. spin_lock_init(&mb0_transfer.lock);
  2331. spin_lock_init(&mb0_transfer.dbb_irqs_lock);
  2332. mutex_init(&mb0_transfer.ac_wake_lock);
  2333. init_completion(&mb0_transfer.ac_wake_work);
  2334. mutex_init(&mb1_transfer.lock);
  2335. init_completion(&mb1_transfer.work);
  2336. mb1_transfer.ape_opp = APE_NO_CHANGE;
  2337. mutex_init(&mb2_transfer.lock);
  2338. init_completion(&mb2_transfer.work);
  2339. spin_lock_init(&mb2_transfer.auto_pm_lock);
  2340. spin_lock_init(&mb3_transfer.lock);
  2341. mutex_init(&mb3_transfer.sysclk_lock);
  2342. init_completion(&mb3_transfer.sysclk_work);
  2343. mutex_init(&mb4_transfer.lock);
  2344. init_completion(&mb4_transfer.work);
  2345. mutex_init(&mb5_transfer.lock);
  2346. init_completion(&mb5_transfer.work);
  2347. INIT_WORK(&mb0_transfer.mask_work, prcmu_mask_work);
  2348. }
  2349. static void __init init_prcm_registers(void)
  2350. {
  2351. u32 val;
  2352. val = readl(PRCM_A9PL_FORCE_CLKEN);
  2353. val &= ~(PRCM_A9PL_FORCE_CLKEN_PRCM_A9PL_FORCE_CLKEN |
  2354. PRCM_A9PL_FORCE_CLKEN_PRCM_A9AXI_FORCE_CLKEN);
  2355. writel(val, (PRCM_A9PL_FORCE_CLKEN));
  2356. }
  2357. /*
  2358. * Power domain switches (ePODs) modeled as regulators for the DB8500 SoC
  2359. */
  2360. static struct regulator_consumer_supply db8500_vape_consumers[] = {
  2361. REGULATOR_SUPPLY("v-ape", NULL),
  2362. REGULATOR_SUPPLY("v-i2c", "nmk-i2c.0"),
  2363. REGULATOR_SUPPLY("v-i2c", "nmk-i2c.1"),
  2364. REGULATOR_SUPPLY("v-i2c", "nmk-i2c.2"),
  2365. REGULATOR_SUPPLY("v-i2c", "nmk-i2c.3"),
  2366. REGULATOR_SUPPLY("v-i2c", "nmk-i2c.4"),
  2367. /* "v-mmc" changed to "vcore" in the mainline kernel */
  2368. REGULATOR_SUPPLY("vcore", "sdi0"),
  2369. REGULATOR_SUPPLY("vcore", "sdi1"),
  2370. REGULATOR_SUPPLY("vcore", "sdi2"),
  2371. REGULATOR_SUPPLY("vcore", "sdi3"),
  2372. REGULATOR_SUPPLY("vcore", "sdi4"),
  2373. REGULATOR_SUPPLY("v-dma", "dma40.0"),
  2374. REGULATOR_SUPPLY("v-ape", "ab8500-usb.0"),
  2375. /* "v-uart" changed to "vcore" in the mainline kernel */
  2376. REGULATOR_SUPPLY("vcore", "uart0"),
  2377. REGULATOR_SUPPLY("vcore", "uart1"),
  2378. REGULATOR_SUPPLY("vcore", "uart2"),
  2379. REGULATOR_SUPPLY("v-ape", "nmk-ske-keypad.0"),
  2380. REGULATOR_SUPPLY("v-hsi", "ste_hsi.0"),
  2381. REGULATOR_SUPPLY("vddvario", "smsc911x.0"),
  2382. };
  2383. static struct regulator_consumer_supply db8500_vsmps2_consumers[] = {
  2384. REGULATOR_SUPPLY("musb_1v8", "ab8500-usb.0"),
  2385. /* AV8100 regulator */
  2386. REGULATOR_SUPPLY("hdmi_1v8", "0-0070"),
  2387. };
  2388. static struct regulator_consumer_supply db8500_b2r2_mcde_consumers[] = {
  2389. REGULATOR_SUPPLY("vsupply", "b2r2_bus"),
  2390. REGULATOR_SUPPLY("vsupply", "mcde"),
  2391. };
  2392. /* SVA MMDSP regulator switch */
  2393. static struct regulator_consumer_supply db8500_svammdsp_consumers[] = {
  2394. REGULATOR_SUPPLY("sva-mmdsp", "cm_control"),
  2395. };
  2396. /* SVA pipe regulator switch */
  2397. static struct regulator_consumer_supply db8500_svapipe_consumers[] = {
  2398. REGULATOR_SUPPLY("sva-pipe", "cm_control"),
  2399. };
  2400. /* SIA MMDSP regulator switch */
  2401. static struct regulator_consumer_supply db8500_siammdsp_consumers[] = {
  2402. REGULATOR_SUPPLY("sia-mmdsp", "cm_control"),
  2403. };
  2404. /* SIA pipe regulator switch */
  2405. static struct regulator_consumer_supply db8500_siapipe_consumers[] = {
  2406. REGULATOR_SUPPLY("sia-pipe", "cm_control"),
  2407. };
  2408. static struct regulator_consumer_supply db8500_sga_consumers[] = {
  2409. REGULATOR_SUPPLY("v-mali", NULL),
  2410. };
  2411. /* ESRAM1 and 2 regulator switch */
  2412. static struct regulator_consumer_supply db8500_esram12_consumers[] = {
  2413. REGULATOR_SUPPLY("esram12", "cm_control"),
  2414. };
  2415. /* ESRAM3 and 4 regulator switch */
  2416. static struct regulator_consumer_supply db8500_esram34_consumers[] = {
  2417. REGULATOR_SUPPLY("v-esram34", "mcde"),
  2418. REGULATOR_SUPPLY("esram34", "cm_control"),
  2419. REGULATOR_SUPPLY("lcla_esram", "dma40.0"),
  2420. };
  2421. static struct regulator_init_data db8500_regulators[DB8500_NUM_REGULATORS] = {
  2422. [DB8500_REGULATOR_VAPE] = {
  2423. .constraints = {
  2424. .name = "db8500-vape",
  2425. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2426. .always_on = true,
  2427. },
  2428. .consumer_supplies = db8500_vape_consumers,
  2429. .num_consumer_supplies = ARRAY_SIZE(db8500_vape_consumers),
  2430. },
  2431. [DB8500_REGULATOR_VARM] = {
  2432. .constraints = {
  2433. .name = "db8500-varm",
  2434. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2435. },
  2436. },
  2437. [DB8500_REGULATOR_VMODEM] = {
  2438. .constraints = {
  2439. .name = "db8500-vmodem",
  2440. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2441. },
  2442. },
  2443. [DB8500_REGULATOR_VPLL] = {
  2444. .constraints = {
  2445. .name = "db8500-vpll",
  2446. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2447. },
  2448. },
  2449. [DB8500_REGULATOR_VSMPS1] = {
  2450. .constraints = {
  2451. .name = "db8500-vsmps1",
  2452. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2453. },
  2454. },
  2455. [DB8500_REGULATOR_VSMPS2] = {
  2456. .constraints = {
  2457. .name = "db8500-vsmps2",
  2458. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2459. },
  2460. .consumer_supplies = db8500_vsmps2_consumers,
  2461. .num_consumer_supplies = ARRAY_SIZE(db8500_vsmps2_consumers),
  2462. },
  2463. [DB8500_REGULATOR_VSMPS3] = {
  2464. .constraints = {
  2465. .name = "db8500-vsmps3",
  2466. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2467. },
  2468. },
  2469. [DB8500_REGULATOR_VRF1] = {
  2470. .constraints = {
  2471. .name = "db8500-vrf1",
  2472. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2473. },
  2474. },
  2475. [DB8500_REGULATOR_SWITCH_SVAMMDSP] = {
  2476. /* dependency to u8500-vape is handled outside regulator framework */
  2477. .constraints = {
  2478. .name = "db8500-sva-mmdsp",
  2479. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2480. },
  2481. .consumer_supplies = db8500_svammdsp_consumers,
  2482. .num_consumer_supplies = ARRAY_SIZE(db8500_svammdsp_consumers),
  2483. },
  2484. [DB8500_REGULATOR_SWITCH_SVAMMDSPRET] = {
  2485. .constraints = {
  2486. /* "ret" means "retention" */
  2487. .name = "db8500-sva-mmdsp-ret",
  2488. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2489. },
  2490. },
  2491. [DB8500_REGULATOR_SWITCH_SVAPIPE] = {
  2492. /* dependency to u8500-vape is handled outside regulator framework */
  2493. .constraints = {
  2494. .name = "db8500-sva-pipe",
  2495. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2496. },
  2497. .consumer_supplies = db8500_svapipe_consumers,
  2498. .num_consumer_supplies = ARRAY_SIZE(db8500_svapipe_consumers),
  2499. },
  2500. [DB8500_REGULATOR_SWITCH_SIAMMDSP] = {
  2501. /* dependency to u8500-vape is handled outside regulator framework */
  2502. .constraints = {
  2503. .name = "db8500-sia-mmdsp",
  2504. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2505. },
  2506. .consumer_supplies = db8500_siammdsp_consumers,
  2507. .num_consumer_supplies = ARRAY_SIZE(db8500_siammdsp_consumers),
  2508. },
  2509. [DB8500_REGULATOR_SWITCH_SIAMMDSPRET] = {
  2510. .constraints = {
  2511. .name = "db8500-sia-mmdsp-ret",
  2512. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2513. },
  2514. },
  2515. [DB8500_REGULATOR_SWITCH_SIAPIPE] = {
  2516. /* dependency to u8500-vape is handled outside regulator framework */
  2517. .constraints = {
  2518. .name = "db8500-sia-pipe",
  2519. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2520. },
  2521. .consumer_supplies = db8500_siapipe_consumers,
  2522. .num_consumer_supplies = ARRAY_SIZE(db8500_siapipe_consumers),
  2523. },
  2524. [DB8500_REGULATOR_SWITCH_SGA] = {
  2525. .supply_regulator = "db8500-vape",
  2526. .constraints = {
  2527. .name = "db8500-sga",
  2528. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2529. },
  2530. .consumer_supplies = db8500_sga_consumers,
  2531. .num_consumer_supplies = ARRAY_SIZE(db8500_sga_consumers),
  2532. },
  2533. [DB8500_REGULATOR_SWITCH_B2R2_MCDE] = {
  2534. .supply_regulator = "db8500-vape",
  2535. .constraints = {
  2536. .name = "db8500-b2r2-mcde",
  2537. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2538. },
  2539. .consumer_supplies = db8500_b2r2_mcde_consumers,
  2540. .num_consumer_supplies = ARRAY_SIZE(db8500_b2r2_mcde_consumers),
  2541. },
  2542. [DB8500_REGULATOR_SWITCH_ESRAM12] = {
  2543. /*
  2544. * esram12 is set in retention and supplied by Vsafe when Vape is off,
  2545. * no need to hold Vape
  2546. */
  2547. .constraints = {
  2548. .name = "db8500-esram12",
  2549. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2550. },
  2551. .consumer_supplies = db8500_esram12_consumers,
  2552. .num_consumer_supplies = ARRAY_SIZE(db8500_esram12_consumers),
  2553. },
  2554. [DB8500_REGULATOR_SWITCH_ESRAM12RET] = {
  2555. .constraints = {
  2556. .name = "db8500-esram12-ret",
  2557. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2558. },
  2559. },
  2560. [DB8500_REGULATOR_SWITCH_ESRAM34] = {
  2561. /*
  2562. * esram34 is set in retention and supplied by Vsafe when Vape is off,
  2563. * no need to hold Vape
  2564. */
  2565. .constraints = {
  2566. .name = "db8500-esram34",
  2567. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2568. },
  2569. .consumer_supplies = db8500_esram34_consumers,
  2570. .num_consumer_supplies = ARRAY_SIZE(db8500_esram34_consumers),
  2571. },
  2572. [DB8500_REGULATOR_SWITCH_ESRAM34RET] = {
  2573. .constraints = {
  2574. .name = "db8500-esram34-ret",
  2575. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  2576. },
  2577. },
  2578. };
  2579. static struct resource ab8500_resources[] = {
  2580. [0] = {
  2581. .start = IRQ_DB8500_AB8500,
  2582. .end = IRQ_DB8500_AB8500,
  2583. .flags = IORESOURCE_IRQ
  2584. }
  2585. };
  2586. static struct ux500_wdt_data db8500_wdt_pdata = {
  2587. .timeout = 600, /* 10 minutes */
  2588. .has_28_bits_resolution = true,
  2589. };
  2590. static struct mfd_cell db8500_prcmu_devs[] = {
  2591. {
  2592. .name = "db8500-prcmu-regulators",
  2593. .of_compatible = "stericsson,db8500-prcmu-regulator",
  2594. .platform_data = &db8500_regulators,
  2595. .pdata_size = sizeof(db8500_regulators),
  2596. },
  2597. {
  2598. .name = "cpufreq-u8500",
  2599. .of_compatible = "stericsson,cpufreq-u8500",
  2600. .platform_data = &db8500_cpufreq_table,
  2601. .pdata_size = sizeof(db8500_cpufreq_table),
  2602. },
  2603. {
  2604. .name = "ux500_wdt",
  2605. .platform_data = &db8500_wdt_pdata,
  2606. .pdata_size = sizeof(db8500_wdt_pdata),
  2607. .id = -1,
  2608. },
  2609. {
  2610. .name = "ab8500-core",
  2611. .of_compatible = "stericsson,ab8500",
  2612. .num_resources = ARRAY_SIZE(ab8500_resources),
  2613. .resources = ab8500_resources,
  2614. .id = AB8500_VERSION_AB8500,
  2615. },
  2616. };
  2617. static void db8500_prcmu_update_cpufreq(void)
  2618. {
  2619. if (prcmu_has_arm_maxopp()) {
  2620. db8500_cpufreq_table[3].frequency = 1000000;
  2621. db8500_cpufreq_table[3].index = ARM_MAX_OPP;
  2622. }
  2623. }
  2624. /**
  2625. * prcmu_fw_init - arch init call for the Linux PRCMU fw init logic
  2626. *
  2627. */
  2628. static int db8500_prcmu_probe(struct platform_device *pdev)
  2629. {
  2630. struct ab8500_platform_data *ab8500_platdata = pdev->dev.platform_data;
  2631. struct device_node *np = pdev->dev.of_node;
  2632. int irq = 0, err = 0, i;
  2633. if (ux500_is_svp())
  2634. return -ENODEV;
  2635. init_prcm_registers();
  2636. /* Clean up the mailbox interrupts after pre-kernel code. */
  2637. writel(ALL_MBOX_BITS, PRCM_ARM_IT1_CLR);
  2638. if (np)
  2639. irq = platform_get_irq(pdev, 0);
  2640. if (!np || irq <= 0)
  2641. irq = IRQ_DB8500_PRCMU1;
  2642. err = request_threaded_irq(irq, prcmu_irq_handler,
  2643. prcmu_irq_thread_fn, IRQF_NO_SUSPEND, "prcmu", NULL);
  2644. if (err < 0) {
  2645. pr_err("prcmu: Failed to allocate IRQ_DB8500_PRCMU1.\n");
  2646. err = -EBUSY;
  2647. goto no_irq_return;
  2648. }
  2649. db8500_irq_init(np);
  2650. for (i = 0; i < ARRAY_SIZE(db8500_prcmu_devs); i++) {
  2651. if (!strcmp(db8500_prcmu_devs[i].name, "ab8500-core")) {
  2652. db8500_prcmu_devs[i].platform_data = ab8500_platdata;
  2653. db8500_prcmu_devs[i].pdata_size = sizeof(struct ab8500_platform_data);
  2654. }
  2655. }
  2656. if (cpu_is_u8500v20_or_later())
  2657. prcmu_config_esram0_deep_sleep(ESRAM0_DEEP_SLEEP_STATE_RET);
  2658. db8500_prcmu_update_cpufreq();
  2659. err = mfd_add_devices(&pdev->dev, 0, db8500_prcmu_devs,
  2660. ARRAY_SIZE(db8500_prcmu_devs), NULL, 0, NULL);
  2661. if (err) {
  2662. pr_err("prcmu: Failed to add subdevices\n");
  2663. return err;
  2664. }
  2665. pr_info("DB8500 PRCMU initialized\n");
  2666. no_irq_return:
  2667. return err;
  2668. }
  2669. static const struct of_device_id db8500_prcmu_match[] = {
  2670. { .compatible = "stericsson,db8500-prcmu"},
  2671. { },
  2672. };
  2673. static struct platform_driver db8500_prcmu_driver = {
  2674. .driver = {
  2675. .name = "db8500-prcmu",
  2676. .owner = THIS_MODULE,
  2677. .of_match_table = db8500_prcmu_match,
  2678. },
  2679. .probe = db8500_prcmu_probe,
  2680. };
  2681. static int __init db8500_prcmu_init(void)
  2682. {
  2683. return platform_driver_register(&db8500_prcmu_driver);
  2684. }
  2685. core_initcall(db8500_prcmu_init);
  2686. MODULE_AUTHOR("Mattias Nilsson <mattias.i.nilsson@stericsson.com>");
  2687. MODULE_DESCRIPTION("DB8500 PRCM Unit driver");
  2688. MODULE_LICENSE("GPL v2");