clock44xx_data.c 99 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293
  1. /*
  2. * OMAP4 Clock data
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. *
  21. * XXX Some of the ES1 clocks have been removed/changed; once support
  22. * is added for discriminating clocks by ES level, these should be added back
  23. * in.
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/list.h>
  27. #include <linux/clk.h>
  28. #include <plat/clkdev_omap.h>
  29. #include "clock.h"
  30. #include "clock44xx.h"
  31. #include "cm1_44xx.h"
  32. #include "cm2_44xx.h"
  33. #include "cm-regbits-44xx.h"
  34. #include "prm44xx.h"
  35. #include "prm44xx.h"
  36. #include "prm-regbits-44xx.h"
  37. #include "control.h"
  38. #include "scrm44xx.h"
  39. /* OMAP4 modulemode control */
  40. #define OMAP4430_MODULEMODE_HWCTRL 0
  41. #define OMAP4430_MODULEMODE_SWCTRL 1
  42. /* Root clocks */
  43. static struct clk extalt_clkin_ck = {
  44. .name = "extalt_clkin_ck",
  45. .rate = 59000000,
  46. .ops = &clkops_null,
  47. };
  48. static struct clk pad_clks_ck = {
  49. .name = "pad_clks_ck",
  50. .rate = 12000000,
  51. .ops = &clkops_omap2_dflt,
  52. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  53. .enable_bit = OMAP4430_PAD_CLKS_GATE_SHIFT,
  54. };
  55. static struct clk pad_slimbus_core_clks_ck = {
  56. .name = "pad_slimbus_core_clks_ck",
  57. .rate = 12000000,
  58. .ops = &clkops_null,
  59. };
  60. static struct clk secure_32k_clk_src_ck = {
  61. .name = "secure_32k_clk_src_ck",
  62. .rate = 32768,
  63. .ops = &clkops_null,
  64. };
  65. static struct clk slimbus_clk = {
  66. .name = "slimbus_clk",
  67. .rate = 12000000,
  68. .ops = &clkops_omap2_dflt,
  69. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  70. .enable_bit = OMAP4430_SLIMBUS_CLK_GATE_SHIFT,
  71. };
  72. static struct clk sys_32k_ck = {
  73. .name = "sys_32k_ck",
  74. .rate = 32768,
  75. .ops = &clkops_null,
  76. };
  77. static struct clk virt_12000000_ck = {
  78. .name = "virt_12000000_ck",
  79. .ops = &clkops_null,
  80. .rate = 12000000,
  81. };
  82. static struct clk virt_13000000_ck = {
  83. .name = "virt_13000000_ck",
  84. .ops = &clkops_null,
  85. .rate = 13000000,
  86. };
  87. static struct clk virt_16800000_ck = {
  88. .name = "virt_16800000_ck",
  89. .ops = &clkops_null,
  90. .rate = 16800000,
  91. };
  92. static struct clk virt_19200000_ck = {
  93. .name = "virt_19200000_ck",
  94. .ops = &clkops_null,
  95. .rate = 19200000,
  96. };
  97. static struct clk virt_26000000_ck = {
  98. .name = "virt_26000000_ck",
  99. .ops = &clkops_null,
  100. .rate = 26000000,
  101. };
  102. static struct clk virt_27000000_ck = {
  103. .name = "virt_27000000_ck",
  104. .ops = &clkops_null,
  105. .rate = 27000000,
  106. };
  107. static struct clk virt_38400000_ck = {
  108. .name = "virt_38400000_ck",
  109. .ops = &clkops_null,
  110. .rate = 38400000,
  111. };
  112. static const struct clksel_rate div_1_0_rates[] = {
  113. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  114. { .div = 0 },
  115. };
  116. static const struct clksel_rate div_1_1_rates[] = {
  117. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  118. { .div = 0 },
  119. };
  120. static const struct clksel_rate div_1_2_rates[] = {
  121. { .div = 1, .val = 2, .flags = RATE_IN_4430 },
  122. { .div = 0 },
  123. };
  124. static const struct clksel_rate div_1_3_rates[] = {
  125. { .div = 1, .val = 3, .flags = RATE_IN_4430 },
  126. { .div = 0 },
  127. };
  128. static const struct clksel_rate div_1_4_rates[] = {
  129. { .div = 1, .val = 4, .flags = RATE_IN_4430 },
  130. { .div = 0 },
  131. };
  132. static const struct clksel_rate div_1_5_rates[] = {
  133. { .div = 1, .val = 5, .flags = RATE_IN_4430 },
  134. { .div = 0 },
  135. };
  136. static const struct clksel_rate div_1_6_rates[] = {
  137. { .div = 1, .val = 6, .flags = RATE_IN_4430 },
  138. { .div = 0 },
  139. };
  140. static const struct clksel_rate div_1_7_rates[] = {
  141. { .div = 1, .val = 7, .flags = RATE_IN_4430 },
  142. { .div = 0 },
  143. };
  144. static const struct clksel sys_clkin_sel[] = {
  145. { .parent = &virt_12000000_ck, .rates = div_1_1_rates },
  146. { .parent = &virt_13000000_ck, .rates = div_1_2_rates },
  147. { .parent = &virt_16800000_ck, .rates = div_1_3_rates },
  148. { .parent = &virt_19200000_ck, .rates = div_1_4_rates },
  149. { .parent = &virt_26000000_ck, .rates = div_1_5_rates },
  150. { .parent = &virt_27000000_ck, .rates = div_1_6_rates },
  151. { .parent = &virt_38400000_ck, .rates = div_1_7_rates },
  152. { .parent = NULL },
  153. };
  154. static struct clk sys_clkin_ck = {
  155. .name = "sys_clkin_ck",
  156. .rate = 38400000,
  157. .clksel = sys_clkin_sel,
  158. .init = &omap2_init_clksel_parent,
  159. .clksel_reg = OMAP4430_CM_SYS_CLKSEL,
  160. .clksel_mask = OMAP4430_SYS_CLKSEL_MASK,
  161. .ops = &clkops_null,
  162. .recalc = &omap2_clksel_recalc,
  163. };
  164. static struct clk tie_low_clock_ck = {
  165. .name = "tie_low_clock_ck",
  166. .rate = 0,
  167. .ops = &clkops_null,
  168. };
  169. static struct clk utmi_phy_clkout_ck = {
  170. .name = "utmi_phy_clkout_ck",
  171. .rate = 60000000,
  172. .ops = &clkops_null,
  173. };
  174. static struct clk xclk60mhsp1_ck = {
  175. .name = "xclk60mhsp1_ck",
  176. .rate = 60000000,
  177. .ops = &clkops_null,
  178. };
  179. static struct clk xclk60mhsp2_ck = {
  180. .name = "xclk60mhsp2_ck",
  181. .rate = 60000000,
  182. .ops = &clkops_null,
  183. };
  184. static struct clk xclk60motg_ck = {
  185. .name = "xclk60motg_ck",
  186. .rate = 60000000,
  187. .ops = &clkops_null,
  188. };
  189. /* Module clocks and DPLL outputs */
  190. static const struct clksel abe_dpll_bypass_clk_mux_sel[] = {
  191. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  192. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  193. { .parent = NULL },
  194. };
  195. static struct clk abe_dpll_bypass_clk_mux_ck = {
  196. .name = "abe_dpll_bypass_clk_mux_ck",
  197. .parent = &sys_clkin_ck,
  198. .ops = &clkops_null,
  199. .recalc = &followparent_recalc,
  200. };
  201. static struct clk abe_dpll_refclk_mux_ck = {
  202. .name = "abe_dpll_refclk_mux_ck",
  203. .parent = &sys_clkin_ck,
  204. .clksel = abe_dpll_bypass_clk_mux_sel,
  205. .init = &omap2_init_clksel_parent,
  206. .clksel_reg = OMAP4430_CM_ABE_PLL_REF_CLKSEL,
  207. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  208. .ops = &clkops_null,
  209. .recalc = &omap2_clksel_recalc,
  210. };
  211. /* DPLL_ABE */
  212. static struct dpll_data dpll_abe_dd = {
  213. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
  214. .clk_bypass = &abe_dpll_bypass_clk_mux_ck,
  215. .clk_ref = &abe_dpll_refclk_mux_ck,
  216. .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
  217. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  218. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
  219. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
  220. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  221. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  222. .enable_mask = OMAP4430_DPLL_EN_MASK,
  223. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  224. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  225. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  226. .max_divider = OMAP4430_MAX_DPLL_DIV,
  227. .min_divider = 1,
  228. };
  229. static struct clk dpll_abe_ck = {
  230. .name = "dpll_abe_ck",
  231. .parent = &abe_dpll_refclk_mux_ck,
  232. .dpll_data = &dpll_abe_dd,
  233. .init = &omap2_init_dpll_parent,
  234. .ops = &clkops_omap3_noncore_dpll_ops,
  235. .recalc = &omap3_dpll_recalc,
  236. .round_rate = &omap2_dpll_round_rate,
  237. .set_rate = &omap3_noncore_dpll_set_rate,
  238. };
  239. static struct clk dpll_abe_x2_ck = {
  240. .name = "dpll_abe_x2_ck",
  241. .parent = &dpll_abe_ck,
  242. .ops = &clkops_null,
  243. .recalc = &omap3_clkoutx2_recalc,
  244. };
  245. static const struct clksel_rate div31_1to31_rates[] = {
  246. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  247. { .div = 2, .val = 2, .flags = RATE_IN_4430 },
  248. { .div = 3, .val = 3, .flags = RATE_IN_4430 },
  249. { .div = 4, .val = 4, .flags = RATE_IN_4430 },
  250. { .div = 5, .val = 5, .flags = RATE_IN_4430 },
  251. { .div = 6, .val = 6, .flags = RATE_IN_4430 },
  252. { .div = 7, .val = 7, .flags = RATE_IN_4430 },
  253. { .div = 8, .val = 8, .flags = RATE_IN_4430 },
  254. { .div = 9, .val = 9, .flags = RATE_IN_4430 },
  255. { .div = 10, .val = 10, .flags = RATE_IN_4430 },
  256. { .div = 11, .val = 11, .flags = RATE_IN_4430 },
  257. { .div = 12, .val = 12, .flags = RATE_IN_4430 },
  258. { .div = 13, .val = 13, .flags = RATE_IN_4430 },
  259. { .div = 14, .val = 14, .flags = RATE_IN_4430 },
  260. { .div = 15, .val = 15, .flags = RATE_IN_4430 },
  261. { .div = 16, .val = 16, .flags = RATE_IN_4430 },
  262. { .div = 17, .val = 17, .flags = RATE_IN_4430 },
  263. { .div = 18, .val = 18, .flags = RATE_IN_4430 },
  264. { .div = 19, .val = 19, .flags = RATE_IN_4430 },
  265. { .div = 20, .val = 20, .flags = RATE_IN_4430 },
  266. { .div = 21, .val = 21, .flags = RATE_IN_4430 },
  267. { .div = 22, .val = 22, .flags = RATE_IN_4430 },
  268. { .div = 23, .val = 23, .flags = RATE_IN_4430 },
  269. { .div = 24, .val = 24, .flags = RATE_IN_4430 },
  270. { .div = 25, .val = 25, .flags = RATE_IN_4430 },
  271. { .div = 26, .val = 26, .flags = RATE_IN_4430 },
  272. { .div = 27, .val = 27, .flags = RATE_IN_4430 },
  273. { .div = 28, .val = 28, .flags = RATE_IN_4430 },
  274. { .div = 29, .val = 29, .flags = RATE_IN_4430 },
  275. { .div = 30, .val = 30, .flags = RATE_IN_4430 },
  276. { .div = 31, .val = 31, .flags = RATE_IN_4430 },
  277. { .div = 0 },
  278. };
  279. static const struct clksel dpll_abe_m2x2_div[] = {
  280. { .parent = &dpll_abe_x2_ck, .rates = div31_1to31_rates },
  281. { .parent = NULL },
  282. };
  283. static struct clk dpll_abe_m2x2_ck = {
  284. .name = "dpll_abe_m2x2_ck",
  285. .parent = &dpll_abe_x2_ck,
  286. .clksel = dpll_abe_m2x2_div,
  287. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  288. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  289. .ops = &clkops_null,
  290. .recalc = &omap2_clksel_recalc,
  291. .round_rate = &omap2_clksel_round_rate,
  292. .set_rate = &omap2_clksel_set_rate,
  293. };
  294. static struct clk abe_24m_fclk = {
  295. .name = "abe_24m_fclk",
  296. .parent = &dpll_abe_m2x2_ck,
  297. .ops = &clkops_null,
  298. .recalc = &followparent_recalc,
  299. };
  300. static const struct clksel_rate div3_1to4_rates[] = {
  301. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  302. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  303. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  304. { .div = 0 },
  305. };
  306. static const struct clksel abe_clk_div[] = {
  307. { .parent = &dpll_abe_m2x2_ck, .rates = div3_1to4_rates },
  308. { .parent = NULL },
  309. };
  310. static struct clk abe_clk = {
  311. .name = "abe_clk",
  312. .parent = &dpll_abe_m2x2_ck,
  313. .clksel = abe_clk_div,
  314. .clksel_reg = OMAP4430_CM_CLKSEL_ABE,
  315. .clksel_mask = OMAP4430_CLKSEL_OPP_MASK,
  316. .ops = &clkops_null,
  317. .recalc = &omap2_clksel_recalc,
  318. .round_rate = &omap2_clksel_round_rate,
  319. .set_rate = &omap2_clksel_set_rate,
  320. };
  321. static const struct clksel_rate div2_1to2_rates[] = {
  322. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  323. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  324. { .div = 0 },
  325. };
  326. static const struct clksel aess_fclk_div[] = {
  327. { .parent = &abe_clk, .rates = div2_1to2_rates },
  328. { .parent = NULL },
  329. };
  330. static struct clk aess_fclk = {
  331. .name = "aess_fclk",
  332. .parent = &abe_clk,
  333. .clksel = aess_fclk_div,
  334. .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  335. .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
  336. .ops = &clkops_null,
  337. .recalc = &omap2_clksel_recalc,
  338. .round_rate = &omap2_clksel_round_rate,
  339. .set_rate = &omap2_clksel_set_rate,
  340. };
  341. static struct clk dpll_abe_m3x2_ck = {
  342. .name = "dpll_abe_m3x2_ck",
  343. .parent = &dpll_abe_x2_ck,
  344. .clksel = dpll_abe_m2x2_div,
  345. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_ABE,
  346. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  347. .ops = &clkops_null,
  348. .recalc = &omap2_clksel_recalc,
  349. .round_rate = &omap2_clksel_round_rate,
  350. .set_rate = &omap2_clksel_set_rate,
  351. };
  352. static const struct clksel core_hsd_byp_clk_mux_sel[] = {
  353. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  354. { .parent = &dpll_abe_m3x2_ck, .rates = div_1_1_rates },
  355. { .parent = NULL },
  356. };
  357. static struct clk core_hsd_byp_clk_mux_ck = {
  358. .name = "core_hsd_byp_clk_mux_ck",
  359. .parent = &sys_clkin_ck,
  360. .clksel = core_hsd_byp_clk_mux_sel,
  361. .init = &omap2_init_clksel_parent,
  362. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  363. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  364. .ops = &clkops_null,
  365. .recalc = &omap2_clksel_recalc,
  366. };
  367. /* DPLL_CORE */
  368. static struct dpll_data dpll_core_dd = {
  369. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  370. .clk_bypass = &core_hsd_byp_clk_mux_ck,
  371. .clk_ref = &sys_clkin_ck,
  372. .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
  373. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  374. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
  375. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
  376. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  377. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  378. .enable_mask = OMAP4430_DPLL_EN_MASK,
  379. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  380. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  381. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  382. .max_divider = OMAP4430_MAX_DPLL_DIV,
  383. .min_divider = 1,
  384. };
  385. static struct clk dpll_core_ck = {
  386. .name = "dpll_core_ck",
  387. .parent = &sys_clkin_ck,
  388. .dpll_data = &dpll_core_dd,
  389. .init = &omap2_init_dpll_parent,
  390. .ops = &clkops_null,
  391. .recalc = &omap3_dpll_recalc,
  392. };
  393. static struct clk dpll_core_x2_ck = {
  394. .name = "dpll_core_x2_ck",
  395. .parent = &dpll_core_ck,
  396. .ops = &clkops_null,
  397. .recalc = &omap3_clkoutx2_recalc,
  398. };
  399. static const struct clksel dpll_core_m6x2_div[] = {
  400. { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
  401. { .parent = NULL },
  402. };
  403. static struct clk dpll_core_m6x2_ck = {
  404. .name = "dpll_core_m6x2_ck",
  405. .parent = &dpll_core_x2_ck,
  406. .clksel = dpll_core_m6x2_div,
  407. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_CORE,
  408. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  409. .ops = &clkops_null,
  410. .recalc = &omap2_clksel_recalc,
  411. .round_rate = &omap2_clksel_round_rate,
  412. .set_rate = &omap2_clksel_set_rate,
  413. };
  414. static const struct clksel dbgclk_mux_sel[] = {
  415. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  416. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  417. { .parent = NULL },
  418. };
  419. static struct clk dbgclk_mux_ck = {
  420. .name = "dbgclk_mux_ck",
  421. .parent = &sys_clkin_ck,
  422. .ops = &clkops_null,
  423. .recalc = &followparent_recalc,
  424. };
  425. static const struct clksel dpll_core_m2_div[] = {
  426. { .parent = &dpll_core_ck, .rates = div31_1to31_rates },
  427. { .parent = NULL },
  428. };
  429. static struct clk dpll_core_m2_ck = {
  430. .name = "dpll_core_m2_ck",
  431. .parent = &dpll_core_ck,
  432. .clksel = dpll_core_m2_div,
  433. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_CORE,
  434. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  435. .ops = &clkops_null,
  436. .recalc = &omap2_clksel_recalc,
  437. .round_rate = &omap2_clksel_round_rate,
  438. .set_rate = &omap2_clksel_set_rate,
  439. };
  440. static struct clk ddrphy_ck = {
  441. .name = "ddrphy_ck",
  442. .parent = &dpll_core_m2_ck,
  443. .ops = &clkops_null,
  444. .recalc = &followparent_recalc,
  445. };
  446. static struct clk dpll_core_m5x2_ck = {
  447. .name = "dpll_core_m5x2_ck",
  448. .parent = &dpll_core_x2_ck,
  449. .clksel = dpll_core_m6x2_div,
  450. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_CORE,
  451. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  452. .ops = &clkops_null,
  453. .recalc = &omap2_clksel_recalc,
  454. .round_rate = &omap2_clksel_round_rate,
  455. .set_rate = &omap2_clksel_set_rate,
  456. };
  457. static const struct clksel div_core_div[] = {
  458. { .parent = &dpll_core_m5x2_ck, .rates = div2_1to2_rates },
  459. { .parent = NULL },
  460. };
  461. static struct clk div_core_ck = {
  462. .name = "div_core_ck",
  463. .parent = &dpll_core_m5x2_ck,
  464. .clksel = div_core_div,
  465. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  466. .clksel_mask = OMAP4430_CLKSEL_CORE_MASK,
  467. .ops = &clkops_null,
  468. .recalc = &omap2_clksel_recalc,
  469. .round_rate = &omap2_clksel_round_rate,
  470. .set_rate = &omap2_clksel_set_rate,
  471. };
  472. static const struct clksel_rate div4_1to8_rates[] = {
  473. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  474. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  475. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  476. { .div = 8, .val = 3, .flags = RATE_IN_4430 },
  477. { .div = 0 },
  478. };
  479. static const struct clksel div_iva_hs_clk_div[] = {
  480. { .parent = &dpll_core_m5x2_ck, .rates = div4_1to8_rates },
  481. { .parent = NULL },
  482. };
  483. static struct clk div_iva_hs_clk = {
  484. .name = "div_iva_hs_clk",
  485. .parent = &dpll_core_m5x2_ck,
  486. .clksel = div_iva_hs_clk_div,
  487. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_IVA,
  488. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  489. .ops = &clkops_null,
  490. .recalc = &omap2_clksel_recalc,
  491. .round_rate = &omap2_clksel_round_rate,
  492. .set_rate = &omap2_clksel_set_rate,
  493. };
  494. static struct clk div_mpu_hs_clk = {
  495. .name = "div_mpu_hs_clk",
  496. .parent = &dpll_core_m5x2_ck,
  497. .clksel = div_iva_hs_clk_div,
  498. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_MPU,
  499. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  500. .ops = &clkops_null,
  501. .recalc = &omap2_clksel_recalc,
  502. .round_rate = &omap2_clksel_round_rate,
  503. .set_rate = &omap2_clksel_set_rate,
  504. };
  505. static struct clk dpll_core_m4x2_ck = {
  506. .name = "dpll_core_m4x2_ck",
  507. .parent = &dpll_core_x2_ck,
  508. .clksel = dpll_core_m6x2_div,
  509. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_CORE,
  510. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  511. .ops = &clkops_null,
  512. .recalc = &omap2_clksel_recalc,
  513. .round_rate = &omap2_clksel_round_rate,
  514. .set_rate = &omap2_clksel_set_rate,
  515. };
  516. static struct clk dll_clk_div_ck = {
  517. .name = "dll_clk_div_ck",
  518. .parent = &dpll_core_m4x2_ck,
  519. .ops = &clkops_null,
  520. .recalc = &followparent_recalc,
  521. };
  522. static const struct clksel dpll_abe_m2_div[] = {
  523. { .parent = &dpll_abe_ck, .rates = div31_1to31_rates },
  524. { .parent = NULL },
  525. };
  526. static struct clk dpll_abe_m2_ck = {
  527. .name = "dpll_abe_m2_ck",
  528. .parent = &dpll_abe_ck,
  529. .clksel = dpll_abe_m2_div,
  530. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  531. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  532. .ops = &clkops_null,
  533. .recalc = &omap2_clksel_recalc,
  534. .round_rate = &omap2_clksel_round_rate,
  535. .set_rate = &omap2_clksel_set_rate,
  536. };
  537. static struct clk dpll_core_m3x2_ck = {
  538. .name = "dpll_core_m3x2_ck",
  539. .parent = &dpll_core_x2_ck,
  540. .clksel = dpll_core_m6x2_div,
  541. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  542. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  543. .ops = &clkops_omap2_dflt,
  544. .enable_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  545. .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
  546. .recalc = &omap2_clksel_recalc,
  547. .round_rate = &omap2_clksel_round_rate,
  548. .set_rate = &omap2_clksel_set_rate,
  549. };
  550. static struct clk dpll_core_m7x2_ck = {
  551. .name = "dpll_core_m7x2_ck",
  552. .parent = &dpll_core_x2_ck,
  553. .clksel = dpll_core_m6x2_div,
  554. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_CORE,
  555. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  556. .ops = &clkops_null,
  557. .recalc = &omap2_clksel_recalc,
  558. .round_rate = &omap2_clksel_round_rate,
  559. .set_rate = &omap2_clksel_set_rate,
  560. };
  561. static const struct clksel iva_hsd_byp_clk_mux_sel[] = {
  562. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  563. { .parent = &div_iva_hs_clk, .rates = div_1_1_rates },
  564. { .parent = NULL },
  565. };
  566. static struct clk iva_hsd_byp_clk_mux_ck = {
  567. .name = "iva_hsd_byp_clk_mux_ck",
  568. .parent = &sys_clkin_ck,
  569. .clksel = iva_hsd_byp_clk_mux_sel,
  570. .init = &omap2_init_clksel_parent,
  571. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  572. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  573. .ops = &clkops_null,
  574. .recalc = &omap2_clksel_recalc,
  575. };
  576. /* DPLL_IVA */
  577. static struct dpll_data dpll_iva_dd = {
  578. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  579. .clk_bypass = &iva_hsd_byp_clk_mux_ck,
  580. .clk_ref = &sys_clkin_ck,
  581. .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
  582. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  583. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
  584. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
  585. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  586. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  587. .enable_mask = OMAP4430_DPLL_EN_MASK,
  588. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  589. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  590. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  591. .max_divider = OMAP4430_MAX_DPLL_DIV,
  592. .min_divider = 1,
  593. };
  594. static struct clk dpll_iva_ck = {
  595. .name = "dpll_iva_ck",
  596. .parent = &sys_clkin_ck,
  597. .dpll_data = &dpll_iva_dd,
  598. .init = &omap2_init_dpll_parent,
  599. .ops = &clkops_omap3_noncore_dpll_ops,
  600. .recalc = &omap3_dpll_recalc,
  601. .round_rate = &omap2_dpll_round_rate,
  602. .set_rate = &omap3_noncore_dpll_set_rate,
  603. };
  604. static struct clk dpll_iva_x2_ck = {
  605. .name = "dpll_iva_x2_ck",
  606. .parent = &dpll_iva_ck,
  607. .ops = &clkops_null,
  608. .recalc = &omap3_clkoutx2_recalc,
  609. };
  610. static const struct clksel dpll_iva_m4x2_div[] = {
  611. { .parent = &dpll_iva_x2_ck, .rates = div31_1to31_rates },
  612. { .parent = NULL },
  613. };
  614. static struct clk dpll_iva_m4x2_ck = {
  615. .name = "dpll_iva_m4x2_ck",
  616. .parent = &dpll_iva_x2_ck,
  617. .clksel = dpll_iva_m4x2_div,
  618. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_IVA,
  619. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  620. .ops = &clkops_null,
  621. .recalc = &omap2_clksel_recalc,
  622. .round_rate = &omap2_clksel_round_rate,
  623. .set_rate = &omap2_clksel_set_rate,
  624. };
  625. static struct clk dpll_iva_m5x2_ck = {
  626. .name = "dpll_iva_m5x2_ck",
  627. .parent = &dpll_iva_x2_ck,
  628. .clksel = dpll_iva_m4x2_div,
  629. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_IVA,
  630. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  631. .ops = &clkops_null,
  632. .recalc = &omap2_clksel_recalc,
  633. .round_rate = &omap2_clksel_round_rate,
  634. .set_rate = &omap2_clksel_set_rate,
  635. };
  636. /* DPLL_MPU */
  637. static struct dpll_data dpll_mpu_dd = {
  638. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
  639. .clk_bypass = &div_mpu_hs_clk,
  640. .clk_ref = &sys_clkin_ck,
  641. .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
  642. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  643. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
  644. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
  645. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  646. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  647. .enable_mask = OMAP4430_DPLL_EN_MASK,
  648. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  649. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  650. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  651. .max_divider = OMAP4430_MAX_DPLL_DIV,
  652. .min_divider = 1,
  653. };
  654. static struct clk dpll_mpu_ck = {
  655. .name = "dpll_mpu_ck",
  656. .parent = &sys_clkin_ck,
  657. .dpll_data = &dpll_mpu_dd,
  658. .init = &omap2_init_dpll_parent,
  659. .ops = &clkops_omap3_noncore_dpll_ops,
  660. .recalc = &omap3_dpll_recalc,
  661. .round_rate = &omap2_dpll_round_rate,
  662. .set_rate = &omap3_noncore_dpll_set_rate,
  663. };
  664. static const struct clksel dpll_mpu_m2_div[] = {
  665. { .parent = &dpll_mpu_ck, .rates = div31_1to31_rates },
  666. { .parent = NULL },
  667. };
  668. static struct clk dpll_mpu_m2_ck = {
  669. .name = "dpll_mpu_m2_ck",
  670. .parent = &dpll_mpu_ck,
  671. .clksel = dpll_mpu_m2_div,
  672. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_MPU,
  673. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  674. .ops = &clkops_null,
  675. .recalc = &omap2_clksel_recalc,
  676. .round_rate = &omap2_clksel_round_rate,
  677. .set_rate = &omap2_clksel_set_rate,
  678. };
  679. static struct clk per_hs_clk_div_ck = {
  680. .name = "per_hs_clk_div_ck",
  681. .parent = &dpll_abe_m3x2_ck,
  682. .ops = &clkops_null,
  683. .recalc = &followparent_recalc,
  684. };
  685. static const struct clksel per_hsd_byp_clk_mux_sel[] = {
  686. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  687. { .parent = &per_hs_clk_div_ck, .rates = div_1_1_rates },
  688. { .parent = NULL },
  689. };
  690. static struct clk per_hsd_byp_clk_mux_ck = {
  691. .name = "per_hsd_byp_clk_mux_ck",
  692. .parent = &sys_clkin_ck,
  693. .clksel = per_hsd_byp_clk_mux_sel,
  694. .init = &omap2_init_clksel_parent,
  695. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  696. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  697. .ops = &clkops_null,
  698. .recalc = &omap2_clksel_recalc,
  699. };
  700. /* DPLL_PER */
  701. static struct dpll_data dpll_per_dd = {
  702. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  703. .clk_bypass = &per_hsd_byp_clk_mux_ck,
  704. .clk_ref = &sys_clkin_ck,
  705. .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
  706. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  707. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
  708. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
  709. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  710. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  711. .enable_mask = OMAP4430_DPLL_EN_MASK,
  712. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  713. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  714. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  715. .max_divider = OMAP4430_MAX_DPLL_DIV,
  716. .min_divider = 1,
  717. };
  718. static struct clk dpll_per_ck = {
  719. .name = "dpll_per_ck",
  720. .parent = &sys_clkin_ck,
  721. .dpll_data = &dpll_per_dd,
  722. .init = &omap2_init_dpll_parent,
  723. .ops = &clkops_omap3_noncore_dpll_ops,
  724. .recalc = &omap3_dpll_recalc,
  725. .round_rate = &omap2_dpll_round_rate,
  726. .set_rate = &omap3_noncore_dpll_set_rate,
  727. };
  728. static const struct clksel dpll_per_m2_div[] = {
  729. { .parent = &dpll_per_ck, .rates = div31_1to31_rates },
  730. { .parent = NULL },
  731. };
  732. static struct clk dpll_per_m2_ck = {
  733. .name = "dpll_per_m2_ck",
  734. .parent = &dpll_per_ck,
  735. .clksel = dpll_per_m2_div,
  736. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  737. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  738. .ops = &clkops_null,
  739. .recalc = &omap2_clksel_recalc,
  740. .round_rate = &omap2_clksel_round_rate,
  741. .set_rate = &omap2_clksel_set_rate,
  742. };
  743. static struct clk dpll_per_x2_ck = {
  744. .name = "dpll_per_x2_ck",
  745. .parent = &dpll_per_ck,
  746. .ops = &clkops_null,
  747. .recalc = &omap3_clkoutx2_recalc,
  748. };
  749. static const struct clksel dpll_per_m2x2_div[] = {
  750. { .parent = &dpll_per_x2_ck, .rates = div31_1to31_rates },
  751. { .parent = NULL },
  752. };
  753. static struct clk dpll_per_m2x2_ck = {
  754. .name = "dpll_per_m2x2_ck",
  755. .parent = &dpll_per_x2_ck,
  756. .clksel = dpll_per_m2x2_div,
  757. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  758. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  759. .ops = &clkops_null,
  760. .recalc = &omap2_clksel_recalc,
  761. .round_rate = &omap2_clksel_round_rate,
  762. .set_rate = &omap2_clksel_set_rate,
  763. };
  764. static struct clk dpll_per_m3x2_ck = {
  765. .name = "dpll_per_m3x2_ck",
  766. .parent = &dpll_per_x2_ck,
  767. .clksel = dpll_per_m2x2_div,
  768. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  769. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  770. .ops = &clkops_omap2_dflt,
  771. .enable_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  772. .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
  773. .recalc = &omap2_clksel_recalc,
  774. .round_rate = &omap2_clksel_round_rate,
  775. .set_rate = &omap2_clksel_set_rate,
  776. };
  777. static struct clk dpll_per_m4x2_ck = {
  778. .name = "dpll_per_m4x2_ck",
  779. .parent = &dpll_per_x2_ck,
  780. .clksel = dpll_per_m2x2_div,
  781. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_PER,
  782. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  783. .ops = &clkops_null,
  784. .recalc = &omap2_clksel_recalc,
  785. .round_rate = &omap2_clksel_round_rate,
  786. .set_rate = &omap2_clksel_set_rate,
  787. };
  788. static struct clk dpll_per_m5x2_ck = {
  789. .name = "dpll_per_m5x2_ck",
  790. .parent = &dpll_per_x2_ck,
  791. .clksel = dpll_per_m2x2_div,
  792. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_PER,
  793. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  794. .ops = &clkops_null,
  795. .recalc = &omap2_clksel_recalc,
  796. .round_rate = &omap2_clksel_round_rate,
  797. .set_rate = &omap2_clksel_set_rate,
  798. };
  799. static struct clk dpll_per_m6x2_ck = {
  800. .name = "dpll_per_m6x2_ck",
  801. .parent = &dpll_per_x2_ck,
  802. .clksel = dpll_per_m2x2_div,
  803. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_PER,
  804. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  805. .ops = &clkops_null,
  806. .recalc = &omap2_clksel_recalc,
  807. .round_rate = &omap2_clksel_round_rate,
  808. .set_rate = &omap2_clksel_set_rate,
  809. };
  810. static struct clk dpll_per_m7x2_ck = {
  811. .name = "dpll_per_m7x2_ck",
  812. .parent = &dpll_per_x2_ck,
  813. .clksel = dpll_per_m2x2_div,
  814. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_PER,
  815. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  816. .ops = &clkops_null,
  817. .recalc = &omap2_clksel_recalc,
  818. .round_rate = &omap2_clksel_round_rate,
  819. .set_rate = &omap2_clksel_set_rate,
  820. };
  821. /* DPLL_UNIPRO */
  822. static struct dpll_data dpll_unipro_dd = {
  823. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_UNIPRO,
  824. .clk_bypass = &sys_clkin_ck,
  825. .clk_ref = &sys_clkin_ck,
  826. .control_reg = OMAP4430_CM_CLKMODE_DPLL_UNIPRO,
  827. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  828. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_UNIPRO,
  829. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_UNIPRO,
  830. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  831. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  832. .enable_mask = OMAP4430_DPLL_EN_MASK,
  833. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  834. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  835. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  836. .max_divider = OMAP4430_MAX_DPLL_DIV,
  837. .min_divider = 1,
  838. };
  839. static struct clk dpll_unipro_ck = {
  840. .name = "dpll_unipro_ck",
  841. .parent = &sys_clkin_ck,
  842. .dpll_data = &dpll_unipro_dd,
  843. .init = &omap2_init_dpll_parent,
  844. .ops = &clkops_omap3_noncore_dpll_ops,
  845. .recalc = &omap3_dpll_recalc,
  846. .round_rate = &omap2_dpll_round_rate,
  847. .set_rate = &omap3_noncore_dpll_set_rate,
  848. };
  849. static struct clk dpll_unipro_x2_ck = {
  850. .name = "dpll_unipro_x2_ck",
  851. .parent = &dpll_unipro_ck,
  852. .ops = &clkops_null,
  853. .recalc = &omap3_clkoutx2_recalc,
  854. };
  855. static const struct clksel dpll_unipro_m2x2_div[] = {
  856. { .parent = &dpll_unipro_x2_ck, .rates = div31_1to31_rates },
  857. { .parent = NULL },
  858. };
  859. static struct clk dpll_unipro_m2x2_ck = {
  860. .name = "dpll_unipro_m2x2_ck",
  861. .parent = &dpll_unipro_x2_ck,
  862. .clksel = dpll_unipro_m2x2_div,
  863. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_UNIPRO,
  864. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  865. .ops = &clkops_null,
  866. .recalc = &omap2_clksel_recalc,
  867. .round_rate = &omap2_clksel_round_rate,
  868. .set_rate = &omap2_clksel_set_rate,
  869. };
  870. static struct clk usb_hs_clk_div_ck = {
  871. .name = "usb_hs_clk_div_ck",
  872. .parent = &dpll_abe_m3x2_ck,
  873. .ops = &clkops_null,
  874. .recalc = &followparent_recalc,
  875. };
  876. /* DPLL_USB */
  877. static struct dpll_data dpll_usb_dd = {
  878. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
  879. .clk_bypass = &usb_hs_clk_div_ck,
  880. .flags = DPLL_J_TYPE | DPLL_NO_DCO_SEL,
  881. .clk_ref = &sys_clkin_ck,
  882. .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
  883. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  884. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
  885. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
  886. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  887. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  888. .enable_mask = OMAP4430_DPLL_EN_MASK,
  889. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  890. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  891. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  892. .max_divider = OMAP4430_MAX_DPLL_DIV,
  893. .min_divider = 1,
  894. };
  895. static struct clk dpll_usb_ck = {
  896. .name = "dpll_usb_ck",
  897. .parent = &sys_clkin_ck,
  898. .dpll_data = &dpll_usb_dd,
  899. .init = &omap2_init_dpll_parent,
  900. .ops = &clkops_omap3_noncore_dpll_ops,
  901. .recalc = &omap3_dpll_recalc,
  902. .round_rate = &omap2_dpll_round_rate,
  903. .set_rate = &omap3_noncore_dpll_set_rate,
  904. };
  905. static struct clk dpll_usb_clkdcoldo_ck = {
  906. .name = "dpll_usb_clkdcoldo_ck",
  907. .parent = &dpll_usb_ck,
  908. .ops = &clkops_null,
  909. .recalc = &followparent_recalc,
  910. };
  911. static const struct clksel dpll_usb_m2_div[] = {
  912. { .parent = &dpll_usb_ck, .rates = div31_1to31_rates },
  913. { .parent = NULL },
  914. };
  915. static struct clk dpll_usb_m2_ck = {
  916. .name = "dpll_usb_m2_ck",
  917. .parent = &dpll_usb_ck,
  918. .clksel = dpll_usb_m2_div,
  919. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_USB,
  920. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK,
  921. .ops = &clkops_null,
  922. .recalc = &omap2_clksel_recalc,
  923. .round_rate = &omap2_clksel_round_rate,
  924. .set_rate = &omap2_clksel_set_rate,
  925. };
  926. static const struct clksel ducati_clk_mux_sel[] = {
  927. { .parent = &div_core_ck, .rates = div_1_0_rates },
  928. { .parent = &dpll_per_m6x2_ck, .rates = div_1_1_rates },
  929. { .parent = NULL },
  930. };
  931. static struct clk ducati_clk_mux_ck = {
  932. .name = "ducati_clk_mux_ck",
  933. .parent = &div_core_ck,
  934. .clksel = ducati_clk_mux_sel,
  935. .init = &omap2_init_clksel_parent,
  936. .clksel_reg = OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT,
  937. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  938. .ops = &clkops_null,
  939. .recalc = &omap2_clksel_recalc,
  940. };
  941. static struct clk func_12m_fclk = {
  942. .name = "func_12m_fclk",
  943. .parent = &dpll_per_m2x2_ck,
  944. .ops = &clkops_null,
  945. .recalc = &followparent_recalc,
  946. };
  947. static struct clk func_24m_clk = {
  948. .name = "func_24m_clk",
  949. .parent = &dpll_per_m2_ck,
  950. .ops = &clkops_null,
  951. .recalc = &followparent_recalc,
  952. };
  953. static struct clk func_24mc_fclk = {
  954. .name = "func_24mc_fclk",
  955. .parent = &dpll_per_m2x2_ck,
  956. .ops = &clkops_null,
  957. .recalc = &followparent_recalc,
  958. };
  959. static const struct clksel_rate div2_4to8_rates[] = {
  960. { .div = 4, .val = 0, .flags = RATE_IN_4430 },
  961. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  962. { .div = 0 },
  963. };
  964. static const struct clksel func_48m_fclk_div[] = {
  965. { .parent = &dpll_per_m2x2_ck, .rates = div2_4to8_rates },
  966. { .parent = NULL },
  967. };
  968. static struct clk func_48m_fclk = {
  969. .name = "func_48m_fclk",
  970. .parent = &dpll_per_m2x2_ck,
  971. .clksel = func_48m_fclk_div,
  972. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  973. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  974. .ops = &clkops_null,
  975. .recalc = &omap2_clksel_recalc,
  976. .round_rate = &omap2_clksel_round_rate,
  977. .set_rate = &omap2_clksel_set_rate,
  978. };
  979. static struct clk func_48mc_fclk = {
  980. .name = "func_48mc_fclk",
  981. .parent = &dpll_per_m2x2_ck,
  982. .ops = &clkops_null,
  983. .recalc = &followparent_recalc,
  984. };
  985. static const struct clksel_rate div2_2to4_rates[] = {
  986. { .div = 2, .val = 0, .flags = RATE_IN_4430 },
  987. { .div = 4, .val = 1, .flags = RATE_IN_4430 },
  988. { .div = 0 },
  989. };
  990. static const struct clksel func_64m_fclk_div[] = {
  991. { .parent = &dpll_per_m4x2_ck, .rates = div2_2to4_rates },
  992. { .parent = NULL },
  993. };
  994. static struct clk func_64m_fclk = {
  995. .name = "func_64m_fclk",
  996. .parent = &dpll_per_m4x2_ck,
  997. .clksel = func_64m_fclk_div,
  998. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  999. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1000. .ops = &clkops_null,
  1001. .recalc = &omap2_clksel_recalc,
  1002. .round_rate = &omap2_clksel_round_rate,
  1003. .set_rate = &omap2_clksel_set_rate,
  1004. };
  1005. static const struct clksel func_96m_fclk_div[] = {
  1006. { .parent = &dpll_per_m2x2_ck, .rates = div2_2to4_rates },
  1007. { .parent = NULL },
  1008. };
  1009. static struct clk func_96m_fclk = {
  1010. .name = "func_96m_fclk",
  1011. .parent = &dpll_per_m2x2_ck,
  1012. .clksel = func_96m_fclk_div,
  1013. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1014. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1015. .ops = &clkops_null,
  1016. .recalc = &omap2_clksel_recalc,
  1017. .round_rate = &omap2_clksel_round_rate,
  1018. .set_rate = &omap2_clksel_set_rate,
  1019. };
  1020. static const struct clksel hsmmc6_fclk_sel[] = {
  1021. { .parent = &func_64m_fclk, .rates = div_1_0_rates },
  1022. { .parent = &func_96m_fclk, .rates = div_1_1_rates },
  1023. { .parent = NULL },
  1024. };
  1025. static struct clk hsmmc6_fclk = {
  1026. .name = "hsmmc6_fclk",
  1027. .parent = &func_64m_fclk,
  1028. .ops = &clkops_null,
  1029. .recalc = &followparent_recalc,
  1030. };
  1031. static const struct clksel_rate div2_1to8_rates[] = {
  1032. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  1033. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  1034. { .div = 0 },
  1035. };
  1036. static const struct clksel init_60m_fclk_div[] = {
  1037. { .parent = &dpll_usb_m2_ck, .rates = div2_1to8_rates },
  1038. { .parent = NULL },
  1039. };
  1040. static struct clk init_60m_fclk = {
  1041. .name = "init_60m_fclk",
  1042. .parent = &dpll_usb_m2_ck,
  1043. .clksel = init_60m_fclk_div,
  1044. .clksel_reg = OMAP4430_CM_CLKSEL_USB_60MHZ,
  1045. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1046. .ops = &clkops_null,
  1047. .recalc = &omap2_clksel_recalc,
  1048. .round_rate = &omap2_clksel_round_rate,
  1049. .set_rate = &omap2_clksel_set_rate,
  1050. };
  1051. static const struct clksel l3_div_div[] = {
  1052. { .parent = &div_core_ck, .rates = div2_1to2_rates },
  1053. { .parent = NULL },
  1054. };
  1055. static struct clk l3_div_ck = {
  1056. .name = "l3_div_ck",
  1057. .parent = &div_core_ck,
  1058. .clksel = l3_div_div,
  1059. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1060. .clksel_mask = OMAP4430_CLKSEL_L3_MASK,
  1061. .ops = &clkops_null,
  1062. .recalc = &omap2_clksel_recalc,
  1063. .round_rate = &omap2_clksel_round_rate,
  1064. .set_rate = &omap2_clksel_set_rate,
  1065. };
  1066. static const struct clksel l4_div_div[] = {
  1067. { .parent = &l3_div_ck, .rates = div2_1to2_rates },
  1068. { .parent = NULL },
  1069. };
  1070. static struct clk l4_div_ck = {
  1071. .name = "l4_div_ck",
  1072. .parent = &l3_div_ck,
  1073. .clksel = l4_div_div,
  1074. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1075. .clksel_mask = OMAP4430_CLKSEL_L4_MASK,
  1076. .ops = &clkops_null,
  1077. .recalc = &omap2_clksel_recalc,
  1078. .round_rate = &omap2_clksel_round_rate,
  1079. .set_rate = &omap2_clksel_set_rate,
  1080. };
  1081. static struct clk lp_clk_div_ck = {
  1082. .name = "lp_clk_div_ck",
  1083. .parent = &dpll_abe_m2x2_ck,
  1084. .ops = &clkops_null,
  1085. .recalc = &followparent_recalc,
  1086. };
  1087. static const struct clksel l4_wkup_clk_mux_sel[] = {
  1088. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1089. { .parent = &lp_clk_div_ck, .rates = div_1_1_rates },
  1090. { .parent = NULL },
  1091. };
  1092. static struct clk l4_wkup_clk_mux_ck = {
  1093. .name = "l4_wkup_clk_mux_ck",
  1094. .parent = &sys_clkin_ck,
  1095. .clksel = l4_wkup_clk_mux_sel,
  1096. .init = &omap2_init_clksel_parent,
  1097. .clksel_reg = OMAP4430_CM_L4_WKUP_CLKSEL,
  1098. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1099. .ops = &clkops_null,
  1100. .recalc = &omap2_clksel_recalc,
  1101. };
  1102. static const struct clksel per_abe_nc_fclk_div[] = {
  1103. { .parent = &dpll_abe_m2_ck, .rates = div2_1to2_rates },
  1104. { .parent = NULL },
  1105. };
  1106. static struct clk per_abe_nc_fclk = {
  1107. .name = "per_abe_nc_fclk",
  1108. .parent = &dpll_abe_m2_ck,
  1109. .clksel = per_abe_nc_fclk_div,
  1110. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1111. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1112. .ops = &clkops_null,
  1113. .recalc = &omap2_clksel_recalc,
  1114. .round_rate = &omap2_clksel_round_rate,
  1115. .set_rate = &omap2_clksel_set_rate,
  1116. };
  1117. static const struct clksel mcasp2_fclk_sel[] = {
  1118. { .parent = &func_96m_fclk, .rates = div_1_0_rates },
  1119. { .parent = &per_abe_nc_fclk, .rates = div_1_1_rates },
  1120. { .parent = NULL },
  1121. };
  1122. static struct clk mcasp2_fclk = {
  1123. .name = "mcasp2_fclk",
  1124. .parent = &func_96m_fclk,
  1125. .ops = &clkops_null,
  1126. .recalc = &followparent_recalc,
  1127. };
  1128. static struct clk mcasp3_fclk = {
  1129. .name = "mcasp3_fclk",
  1130. .parent = &func_96m_fclk,
  1131. .ops = &clkops_null,
  1132. .recalc = &followparent_recalc,
  1133. };
  1134. static struct clk ocp_abe_iclk = {
  1135. .name = "ocp_abe_iclk",
  1136. .parent = &aess_fclk,
  1137. .ops = &clkops_null,
  1138. .recalc = &followparent_recalc,
  1139. };
  1140. static struct clk per_abe_24m_fclk = {
  1141. .name = "per_abe_24m_fclk",
  1142. .parent = &dpll_abe_m2_ck,
  1143. .ops = &clkops_null,
  1144. .recalc = &followparent_recalc,
  1145. };
  1146. static const struct clksel pmd_stm_clock_mux_sel[] = {
  1147. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1148. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  1149. { .parent = &tie_low_clock_ck, .rates = div_1_2_rates },
  1150. { .parent = NULL },
  1151. };
  1152. static struct clk pmd_stm_clock_mux_ck = {
  1153. .name = "pmd_stm_clock_mux_ck",
  1154. .parent = &sys_clkin_ck,
  1155. .ops = &clkops_null,
  1156. .recalc = &followparent_recalc,
  1157. };
  1158. static struct clk pmd_trace_clk_mux_ck = {
  1159. .name = "pmd_trace_clk_mux_ck",
  1160. .parent = &sys_clkin_ck,
  1161. .ops = &clkops_null,
  1162. .recalc = &followparent_recalc,
  1163. };
  1164. static const struct clksel syc_clk_div_div[] = {
  1165. { .parent = &sys_clkin_ck, .rates = div2_1to2_rates },
  1166. { .parent = NULL },
  1167. };
  1168. static struct clk syc_clk_div_ck = {
  1169. .name = "syc_clk_div_ck",
  1170. .parent = &sys_clkin_ck,
  1171. .clksel = syc_clk_div_div,
  1172. .clksel_reg = OMAP4430_CM_ABE_DSS_SYS_CLKSEL,
  1173. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1174. .ops = &clkops_null,
  1175. .recalc = &omap2_clksel_recalc,
  1176. .round_rate = &omap2_clksel_round_rate,
  1177. .set_rate = &omap2_clksel_set_rate,
  1178. };
  1179. /* Leaf clocks controlled by modules */
  1180. static struct clk aes1_fck = {
  1181. .name = "aes1_fck",
  1182. .ops = &clkops_omap2_dflt,
  1183. .enable_reg = OMAP4430_CM_L4SEC_AES1_CLKCTRL,
  1184. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1185. .clkdm_name = "l4_secure_clkdm",
  1186. .parent = &l3_div_ck,
  1187. .recalc = &followparent_recalc,
  1188. };
  1189. static struct clk aes2_fck = {
  1190. .name = "aes2_fck",
  1191. .ops = &clkops_omap2_dflt,
  1192. .enable_reg = OMAP4430_CM_L4SEC_AES2_CLKCTRL,
  1193. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1194. .clkdm_name = "l4_secure_clkdm",
  1195. .parent = &l3_div_ck,
  1196. .recalc = &followparent_recalc,
  1197. };
  1198. static struct clk aess_fck = {
  1199. .name = "aess_fck",
  1200. .ops = &clkops_omap2_dflt,
  1201. .enable_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  1202. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1203. .clkdm_name = "abe_clkdm",
  1204. .parent = &aess_fclk,
  1205. .recalc = &followparent_recalc,
  1206. };
  1207. static struct clk bandgap_fclk = {
  1208. .name = "bandgap_fclk",
  1209. .ops = &clkops_omap2_dflt,
  1210. .enable_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1211. .enable_bit = OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT,
  1212. .clkdm_name = "l4_wkup_clkdm",
  1213. .parent = &sys_32k_ck,
  1214. .recalc = &followparent_recalc,
  1215. };
  1216. static struct clk des3des_fck = {
  1217. .name = "des3des_fck",
  1218. .ops = &clkops_omap2_dflt,
  1219. .enable_reg = OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
  1220. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1221. .clkdm_name = "l4_secure_clkdm",
  1222. .parent = &l4_div_ck,
  1223. .recalc = &followparent_recalc,
  1224. };
  1225. static const struct clksel dmic_sync_mux_sel[] = {
  1226. { .parent = &abe_24m_fclk, .rates = div_1_0_rates },
  1227. { .parent = &syc_clk_div_ck, .rates = div_1_1_rates },
  1228. { .parent = &func_24m_clk, .rates = div_1_2_rates },
  1229. { .parent = NULL },
  1230. };
  1231. static struct clk dmic_sync_mux_ck = {
  1232. .name = "dmic_sync_mux_ck",
  1233. .parent = &abe_24m_fclk,
  1234. .clksel = dmic_sync_mux_sel,
  1235. .init = &omap2_init_clksel_parent,
  1236. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1237. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1238. .ops = &clkops_null,
  1239. .recalc = &omap2_clksel_recalc,
  1240. };
  1241. static const struct clksel func_dmic_abe_gfclk_sel[] = {
  1242. { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
  1243. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1244. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1245. { .parent = NULL },
  1246. };
  1247. /* Merged func_dmic_abe_gfclk into dmic */
  1248. static struct clk dmic_fck = {
  1249. .name = "dmic_fck",
  1250. .parent = &dmic_sync_mux_ck,
  1251. .clksel = func_dmic_abe_gfclk_sel,
  1252. .init = &omap2_init_clksel_parent,
  1253. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1254. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1255. .ops = &clkops_omap2_dflt,
  1256. .recalc = &omap2_clksel_recalc,
  1257. .enable_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1258. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1259. .clkdm_name = "abe_clkdm",
  1260. };
  1261. static struct clk dsp_fck = {
  1262. .name = "dsp_fck",
  1263. .ops = &clkops_omap2_dflt,
  1264. .enable_reg = OMAP4430_CM_TESLA_TESLA_CLKCTRL,
  1265. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1266. .clkdm_name = "tesla_clkdm",
  1267. .parent = &dpll_iva_m4x2_ck,
  1268. .recalc = &followparent_recalc,
  1269. };
  1270. static struct clk dss_sys_clk = {
  1271. .name = "dss_sys_clk",
  1272. .ops = &clkops_omap2_dflt,
  1273. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1274. .enable_bit = OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT,
  1275. .clkdm_name = "l3_dss_clkdm",
  1276. .parent = &syc_clk_div_ck,
  1277. .recalc = &followparent_recalc,
  1278. };
  1279. static struct clk dss_tv_clk = {
  1280. .name = "dss_tv_clk",
  1281. .ops = &clkops_omap2_dflt,
  1282. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1283. .enable_bit = OMAP4430_OPTFCLKEN_TV_CLK_SHIFT,
  1284. .clkdm_name = "l3_dss_clkdm",
  1285. .parent = &extalt_clkin_ck,
  1286. .recalc = &followparent_recalc,
  1287. };
  1288. static struct clk dss_dss_clk = {
  1289. .name = "dss_dss_clk",
  1290. .ops = &clkops_omap2_dflt,
  1291. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1292. .enable_bit = OMAP4430_OPTFCLKEN_DSSCLK_SHIFT,
  1293. .clkdm_name = "l3_dss_clkdm",
  1294. .parent = &dpll_per_m5x2_ck,
  1295. .recalc = &followparent_recalc,
  1296. };
  1297. static struct clk dss_48mhz_clk = {
  1298. .name = "dss_48mhz_clk",
  1299. .ops = &clkops_omap2_dflt,
  1300. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1301. .enable_bit = OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT,
  1302. .clkdm_name = "l3_dss_clkdm",
  1303. .parent = &func_48mc_fclk,
  1304. .recalc = &followparent_recalc,
  1305. };
  1306. static struct clk dss_fck = {
  1307. .name = "dss_fck",
  1308. .ops = &clkops_omap2_dflt,
  1309. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1310. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1311. .clkdm_name = "l3_dss_clkdm",
  1312. .parent = &l3_div_ck,
  1313. .recalc = &followparent_recalc,
  1314. };
  1315. static struct clk efuse_ctrl_cust_fck = {
  1316. .name = "efuse_ctrl_cust_fck",
  1317. .ops = &clkops_omap2_dflt,
  1318. .enable_reg = OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
  1319. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1320. .clkdm_name = "l4_cefuse_clkdm",
  1321. .parent = &sys_clkin_ck,
  1322. .recalc = &followparent_recalc,
  1323. };
  1324. static struct clk emif1_fck = {
  1325. .name = "emif1_fck",
  1326. .ops = &clkops_omap2_dflt,
  1327. .enable_reg = OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
  1328. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1329. .flags = ENABLE_ON_INIT,
  1330. .clkdm_name = "l3_emif_clkdm",
  1331. .parent = &ddrphy_ck,
  1332. .recalc = &followparent_recalc,
  1333. };
  1334. static struct clk emif2_fck = {
  1335. .name = "emif2_fck",
  1336. .ops = &clkops_omap2_dflt,
  1337. .enable_reg = OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
  1338. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1339. .flags = ENABLE_ON_INIT,
  1340. .clkdm_name = "l3_emif_clkdm",
  1341. .parent = &ddrphy_ck,
  1342. .recalc = &followparent_recalc,
  1343. };
  1344. static const struct clksel fdif_fclk_div[] = {
  1345. { .parent = &dpll_per_m4x2_ck, .rates = div3_1to4_rates },
  1346. { .parent = NULL },
  1347. };
  1348. /* Merged fdif_fclk into fdif */
  1349. static struct clk fdif_fck = {
  1350. .name = "fdif_fck",
  1351. .parent = &dpll_per_m4x2_ck,
  1352. .clksel = fdif_fclk_div,
  1353. .clksel_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1354. .clksel_mask = OMAP4430_CLKSEL_FCLK_MASK,
  1355. .ops = &clkops_omap2_dflt,
  1356. .recalc = &omap2_clksel_recalc,
  1357. .round_rate = &omap2_clksel_round_rate,
  1358. .set_rate = &omap2_clksel_set_rate,
  1359. .enable_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1360. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1361. .clkdm_name = "iss_clkdm",
  1362. };
  1363. static struct clk fpka_fck = {
  1364. .name = "fpka_fck",
  1365. .ops = &clkops_omap2_dflt,
  1366. .enable_reg = OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
  1367. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1368. .clkdm_name = "l4_secure_clkdm",
  1369. .parent = &l4_div_ck,
  1370. .recalc = &followparent_recalc,
  1371. };
  1372. static struct clk gpio1_dbclk = {
  1373. .name = "gpio1_dbclk",
  1374. .ops = &clkops_omap2_dflt,
  1375. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1376. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1377. .clkdm_name = "l4_wkup_clkdm",
  1378. .parent = &sys_32k_ck,
  1379. .recalc = &followparent_recalc,
  1380. };
  1381. static struct clk gpio1_ick = {
  1382. .name = "gpio1_ick",
  1383. .ops = &clkops_omap2_dflt,
  1384. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1385. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1386. .clkdm_name = "l4_wkup_clkdm",
  1387. .parent = &l4_wkup_clk_mux_ck,
  1388. .recalc = &followparent_recalc,
  1389. };
  1390. static struct clk gpio2_dbclk = {
  1391. .name = "gpio2_dbclk",
  1392. .ops = &clkops_omap2_dflt,
  1393. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1394. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1395. .clkdm_name = "l4_per_clkdm",
  1396. .parent = &sys_32k_ck,
  1397. .recalc = &followparent_recalc,
  1398. };
  1399. static struct clk gpio2_ick = {
  1400. .name = "gpio2_ick",
  1401. .ops = &clkops_omap2_dflt,
  1402. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1403. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1404. .clkdm_name = "l4_per_clkdm",
  1405. .parent = &l4_div_ck,
  1406. .recalc = &followparent_recalc,
  1407. };
  1408. static struct clk gpio3_dbclk = {
  1409. .name = "gpio3_dbclk",
  1410. .ops = &clkops_omap2_dflt,
  1411. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1412. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1413. .clkdm_name = "l4_per_clkdm",
  1414. .parent = &sys_32k_ck,
  1415. .recalc = &followparent_recalc,
  1416. };
  1417. static struct clk gpio3_ick = {
  1418. .name = "gpio3_ick",
  1419. .ops = &clkops_omap2_dflt,
  1420. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1421. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1422. .clkdm_name = "l4_per_clkdm",
  1423. .parent = &l4_div_ck,
  1424. .recalc = &followparent_recalc,
  1425. };
  1426. static struct clk gpio4_dbclk = {
  1427. .name = "gpio4_dbclk",
  1428. .ops = &clkops_omap2_dflt,
  1429. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1430. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1431. .clkdm_name = "l4_per_clkdm",
  1432. .parent = &sys_32k_ck,
  1433. .recalc = &followparent_recalc,
  1434. };
  1435. static struct clk gpio4_ick = {
  1436. .name = "gpio4_ick",
  1437. .ops = &clkops_omap2_dflt,
  1438. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1439. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1440. .clkdm_name = "l4_per_clkdm",
  1441. .parent = &l4_div_ck,
  1442. .recalc = &followparent_recalc,
  1443. };
  1444. static struct clk gpio5_dbclk = {
  1445. .name = "gpio5_dbclk",
  1446. .ops = &clkops_omap2_dflt,
  1447. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1448. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1449. .clkdm_name = "l4_per_clkdm",
  1450. .parent = &sys_32k_ck,
  1451. .recalc = &followparent_recalc,
  1452. };
  1453. static struct clk gpio5_ick = {
  1454. .name = "gpio5_ick",
  1455. .ops = &clkops_omap2_dflt,
  1456. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1457. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1458. .clkdm_name = "l4_per_clkdm",
  1459. .parent = &l4_div_ck,
  1460. .recalc = &followparent_recalc,
  1461. };
  1462. static struct clk gpio6_dbclk = {
  1463. .name = "gpio6_dbclk",
  1464. .ops = &clkops_omap2_dflt,
  1465. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1466. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1467. .clkdm_name = "l4_per_clkdm",
  1468. .parent = &sys_32k_ck,
  1469. .recalc = &followparent_recalc,
  1470. };
  1471. static struct clk gpio6_ick = {
  1472. .name = "gpio6_ick",
  1473. .ops = &clkops_omap2_dflt,
  1474. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1475. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1476. .clkdm_name = "l4_per_clkdm",
  1477. .parent = &l4_div_ck,
  1478. .recalc = &followparent_recalc,
  1479. };
  1480. static struct clk gpmc_ick = {
  1481. .name = "gpmc_ick",
  1482. .ops = &clkops_omap2_dflt,
  1483. .enable_reg = OMAP4430_CM_L3_2_GPMC_CLKCTRL,
  1484. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1485. .clkdm_name = "l3_2_clkdm",
  1486. .parent = &l3_div_ck,
  1487. .recalc = &followparent_recalc,
  1488. };
  1489. static const struct clksel sgx_clk_mux_sel[] = {
  1490. { .parent = &dpll_core_m7x2_ck, .rates = div_1_0_rates },
  1491. { .parent = &dpll_per_m7x2_ck, .rates = div_1_1_rates },
  1492. { .parent = NULL },
  1493. };
  1494. /* Merged sgx_clk_mux into gpu */
  1495. static struct clk gpu_fck = {
  1496. .name = "gpu_fck",
  1497. .parent = &dpll_core_m7x2_ck,
  1498. .clksel = sgx_clk_mux_sel,
  1499. .init = &omap2_init_clksel_parent,
  1500. .clksel_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1501. .clksel_mask = OMAP4430_CLKSEL_SGX_FCLK_MASK,
  1502. .ops = &clkops_omap2_dflt,
  1503. .recalc = &omap2_clksel_recalc,
  1504. .enable_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1505. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1506. .clkdm_name = "l3_gfx_clkdm",
  1507. };
  1508. static struct clk hdq1w_fck = {
  1509. .name = "hdq1w_fck",
  1510. .ops = &clkops_omap2_dflt,
  1511. .enable_reg = OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
  1512. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1513. .clkdm_name = "l4_per_clkdm",
  1514. .parent = &func_12m_fclk,
  1515. .recalc = &followparent_recalc,
  1516. };
  1517. static const struct clksel hsi_fclk_div[] = {
  1518. { .parent = &dpll_per_m2x2_ck, .rates = div3_1to4_rates },
  1519. { .parent = NULL },
  1520. };
  1521. /* Merged hsi_fclk into hsi */
  1522. static struct clk hsi_fck = {
  1523. .name = "hsi_fck",
  1524. .parent = &dpll_per_m2x2_ck,
  1525. .clksel = hsi_fclk_div,
  1526. .clksel_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1527. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1528. .ops = &clkops_omap2_dflt,
  1529. .recalc = &omap2_clksel_recalc,
  1530. .round_rate = &omap2_clksel_round_rate,
  1531. .set_rate = &omap2_clksel_set_rate,
  1532. .enable_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1533. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1534. .clkdm_name = "l3_init_clkdm",
  1535. };
  1536. static struct clk i2c1_fck = {
  1537. .name = "i2c1_fck",
  1538. .ops = &clkops_omap2_dflt,
  1539. .enable_reg = OMAP4430_CM_L4PER_I2C1_CLKCTRL,
  1540. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1541. .clkdm_name = "l4_per_clkdm",
  1542. .parent = &func_96m_fclk,
  1543. .recalc = &followparent_recalc,
  1544. };
  1545. static struct clk i2c2_fck = {
  1546. .name = "i2c2_fck",
  1547. .ops = &clkops_omap2_dflt,
  1548. .enable_reg = OMAP4430_CM_L4PER_I2C2_CLKCTRL,
  1549. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1550. .clkdm_name = "l4_per_clkdm",
  1551. .parent = &func_96m_fclk,
  1552. .recalc = &followparent_recalc,
  1553. };
  1554. static struct clk i2c3_fck = {
  1555. .name = "i2c3_fck",
  1556. .ops = &clkops_omap2_dflt,
  1557. .enable_reg = OMAP4430_CM_L4PER_I2C3_CLKCTRL,
  1558. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1559. .clkdm_name = "l4_per_clkdm",
  1560. .parent = &func_96m_fclk,
  1561. .recalc = &followparent_recalc,
  1562. };
  1563. static struct clk i2c4_fck = {
  1564. .name = "i2c4_fck",
  1565. .ops = &clkops_omap2_dflt,
  1566. .enable_reg = OMAP4430_CM_L4PER_I2C4_CLKCTRL,
  1567. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1568. .clkdm_name = "l4_per_clkdm",
  1569. .parent = &func_96m_fclk,
  1570. .recalc = &followparent_recalc,
  1571. };
  1572. static struct clk ipu_fck = {
  1573. .name = "ipu_fck",
  1574. .ops = &clkops_omap2_dflt,
  1575. .enable_reg = OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
  1576. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1577. .clkdm_name = "ducati_clkdm",
  1578. .parent = &ducati_clk_mux_ck,
  1579. .recalc = &followparent_recalc,
  1580. };
  1581. static struct clk iss_ctrlclk = {
  1582. .name = "iss_ctrlclk",
  1583. .ops = &clkops_omap2_dflt,
  1584. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1585. .enable_bit = OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT,
  1586. .clkdm_name = "iss_clkdm",
  1587. .parent = &func_96m_fclk,
  1588. .recalc = &followparent_recalc,
  1589. };
  1590. static struct clk iss_fck = {
  1591. .name = "iss_fck",
  1592. .ops = &clkops_omap2_dflt,
  1593. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1594. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1595. .clkdm_name = "iss_clkdm",
  1596. .parent = &ducati_clk_mux_ck,
  1597. .recalc = &followparent_recalc,
  1598. };
  1599. static struct clk iva_fck = {
  1600. .name = "iva_fck",
  1601. .ops = &clkops_omap2_dflt,
  1602. .enable_reg = OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
  1603. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1604. .clkdm_name = "ivahd_clkdm",
  1605. .parent = &dpll_iva_m5x2_ck,
  1606. .recalc = &followparent_recalc,
  1607. };
  1608. static struct clk kbd_fck = {
  1609. .name = "kbd_fck",
  1610. .ops = &clkops_omap2_dflt,
  1611. .enable_reg = OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
  1612. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1613. .clkdm_name = "l4_wkup_clkdm",
  1614. .parent = &sys_32k_ck,
  1615. .recalc = &followparent_recalc,
  1616. };
  1617. static struct clk l3_instr_ick = {
  1618. .name = "l3_instr_ick",
  1619. .ops = &clkops_omap2_dflt,
  1620. .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
  1621. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1622. .clkdm_name = "l3_instr_clkdm",
  1623. .parent = &l3_div_ck,
  1624. .recalc = &followparent_recalc,
  1625. };
  1626. static struct clk l3_main_3_ick = {
  1627. .name = "l3_main_3_ick",
  1628. .ops = &clkops_omap2_dflt,
  1629. .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
  1630. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1631. .clkdm_name = "l3_instr_clkdm",
  1632. .parent = &l3_div_ck,
  1633. .recalc = &followparent_recalc,
  1634. };
  1635. static struct clk mcasp_sync_mux_ck = {
  1636. .name = "mcasp_sync_mux_ck",
  1637. .parent = &abe_24m_fclk,
  1638. .clksel = dmic_sync_mux_sel,
  1639. .init = &omap2_init_clksel_parent,
  1640. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1641. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1642. .ops = &clkops_null,
  1643. .recalc = &omap2_clksel_recalc,
  1644. };
  1645. static const struct clksel func_mcasp_abe_gfclk_sel[] = {
  1646. { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
  1647. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1648. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1649. { .parent = NULL },
  1650. };
  1651. /* Merged func_mcasp_abe_gfclk into mcasp */
  1652. static struct clk mcasp_fck = {
  1653. .name = "mcasp_fck",
  1654. .parent = &mcasp_sync_mux_ck,
  1655. .clksel = func_mcasp_abe_gfclk_sel,
  1656. .init = &omap2_init_clksel_parent,
  1657. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1658. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1659. .ops = &clkops_omap2_dflt,
  1660. .recalc = &omap2_clksel_recalc,
  1661. .enable_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1662. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1663. .clkdm_name = "abe_clkdm",
  1664. };
  1665. static struct clk mcbsp1_sync_mux_ck = {
  1666. .name = "mcbsp1_sync_mux_ck",
  1667. .parent = &abe_24m_fclk,
  1668. .clksel = dmic_sync_mux_sel,
  1669. .init = &omap2_init_clksel_parent,
  1670. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1671. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1672. .ops = &clkops_null,
  1673. .recalc = &omap2_clksel_recalc,
  1674. };
  1675. static const struct clksel func_mcbsp1_gfclk_sel[] = {
  1676. { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
  1677. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1678. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1679. { .parent = NULL },
  1680. };
  1681. /* Merged func_mcbsp1_gfclk into mcbsp1 */
  1682. static struct clk mcbsp1_fck = {
  1683. .name = "mcbsp1_fck",
  1684. .parent = &mcbsp1_sync_mux_ck,
  1685. .clksel = func_mcbsp1_gfclk_sel,
  1686. .init = &omap2_init_clksel_parent,
  1687. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1688. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1689. .ops = &clkops_omap2_dflt,
  1690. .recalc = &omap2_clksel_recalc,
  1691. .enable_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1692. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1693. .clkdm_name = "abe_clkdm",
  1694. };
  1695. static struct clk mcbsp2_sync_mux_ck = {
  1696. .name = "mcbsp2_sync_mux_ck",
  1697. .parent = &abe_24m_fclk,
  1698. .clksel = dmic_sync_mux_sel,
  1699. .init = &omap2_init_clksel_parent,
  1700. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1701. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1702. .ops = &clkops_null,
  1703. .recalc = &omap2_clksel_recalc,
  1704. };
  1705. static const struct clksel func_mcbsp2_gfclk_sel[] = {
  1706. { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
  1707. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1708. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1709. { .parent = NULL },
  1710. };
  1711. /* Merged func_mcbsp2_gfclk into mcbsp2 */
  1712. static struct clk mcbsp2_fck = {
  1713. .name = "mcbsp2_fck",
  1714. .parent = &mcbsp2_sync_mux_ck,
  1715. .clksel = func_mcbsp2_gfclk_sel,
  1716. .init = &omap2_init_clksel_parent,
  1717. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1718. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1719. .ops = &clkops_omap2_dflt,
  1720. .recalc = &omap2_clksel_recalc,
  1721. .enable_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1722. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1723. .clkdm_name = "abe_clkdm",
  1724. };
  1725. static struct clk mcbsp3_sync_mux_ck = {
  1726. .name = "mcbsp3_sync_mux_ck",
  1727. .parent = &abe_24m_fclk,
  1728. .clksel = dmic_sync_mux_sel,
  1729. .init = &omap2_init_clksel_parent,
  1730. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1731. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1732. .ops = &clkops_null,
  1733. .recalc = &omap2_clksel_recalc,
  1734. };
  1735. static const struct clksel func_mcbsp3_gfclk_sel[] = {
  1736. { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
  1737. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1738. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1739. { .parent = NULL },
  1740. };
  1741. /* Merged func_mcbsp3_gfclk into mcbsp3 */
  1742. static struct clk mcbsp3_fck = {
  1743. .name = "mcbsp3_fck",
  1744. .parent = &mcbsp3_sync_mux_ck,
  1745. .clksel = func_mcbsp3_gfclk_sel,
  1746. .init = &omap2_init_clksel_parent,
  1747. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1748. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1749. .ops = &clkops_omap2_dflt,
  1750. .recalc = &omap2_clksel_recalc,
  1751. .enable_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1752. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1753. .clkdm_name = "abe_clkdm",
  1754. };
  1755. static struct clk mcbsp4_sync_mux_ck = {
  1756. .name = "mcbsp4_sync_mux_ck",
  1757. .parent = &func_96m_fclk,
  1758. .clksel = mcasp2_fclk_sel,
  1759. .init = &omap2_init_clksel_parent,
  1760. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1761. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1762. .ops = &clkops_null,
  1763. .recalc = &omap2_clksel_recalc,
  1764. };
  1765. static const struct clksel per_mcbsp4_gfclk_sel[] = {
  1766. { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
  1767. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1768. { .parent = NULL },
  1769. };
  1770. /* Merged per_mcbsp4_gfclk into mcbsp4 */
  1771. static struct clk mcbsp4_fck = {
  1772. .name = "mcbsp4_fck",
  1773. .parent = &mcbsp4_sync_mux_ck,
  1774. .clksel = per_mcbsp4_gfclk_sel,
  1775. .init = &omap2_init_clksel_parent,
  1776. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1777. .clksel_mask = OMAP4430_CLKSEL_SOURCE_24_24_MASK,
  1778. .ops = &clkops_omap2_dflt,
  1779. .recalc = &omap2_clksel_recalc,
  1780. .enable_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1781. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1782. .clkdm_name = "l4_per_clkdm",
  1783. };
  1784. static struct clk mcpdm_fck = {
  1785. .name = "mcpdm_fck",
  1786. .ops = &clkops_omap2_dflt,
  1787. .enable_reg = OMAP4430_CM1_ABE_PDM_CLKCTRL,
  1788. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1789. .clkdm_name = "abe_clkdm",
  1790. .parent = &pad_clks_ck,
  1791. .recalc = &followparent_recalc,
  1792. };
  1793. static struct clk mcspi1_fck = {
  1794. .name = "mcspi1_fck",
  1795. .ops = &clkops_omap2_dflt,
  1796. .enable_reg = OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
  1797. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1798. .clkdm_name = "l4_per_clkdm",
  1799. .parent = &func_48m_fclk,
  1800. .recalc = &followparent_recalc,
  1801. };
  1802. static struct clk mcspi2_fck = {
  1803. .name = "mcspi2_fck",
  1804. .ops = &clkops_omap2_dflt,
  1805. .enable_reg = OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
  1806. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1807. .clkdm_name = "l4_per_clkdm",
  1808. .parent = &func_48m_fclk,
  1809. .recalc = &followparent_recalc,
  1810. };
  1811. static struct clk mcspi3_fck = {
  1812. .name = "mcspi3_fck",
  1813. .ops = &clkops_omap2_dflt,
  1814. .enable_reg = OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
  1815. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1816. .clkdm_name = "l4_per_clkdm",
  1817. .parent = &func_48m_fclk,
  1818. .recalc = &followparent_recalc,
  1819. };
  1820. static struct clk mcspi4_fck = {
  1821. .name = "mcspi4_fck",
  1822. .ops = &clkops_omap2_dflt,
  1823. .enable_reg = OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
  1824. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1825. .clkdm_name = "l4_per_clkdm",
  1826. .parent = &func_48m_fclk,
  1827. .recalc = &followparent_recalc,
  1828. };
  1829. /* Merged hsmmc1_fclk into mmc1 */
  1830. static struct clk mmc1_fck = {
  1831. .name = "mmc1_fck",
  1832. .parent = &func_64m_fclk,
  1833. .clksel = hsmmc6_fclk_sel,
  1834. .init = &omap2_init_clksel_parent,
  1835. .clksel_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1836. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1837. .ops = &clkops_omap2_dflt,
  1838. .recalc = &omap2_clksel_recalc,
  1839. .enable_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1840. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1841. .clkdm_name = "l3_init_clkdm",
  1842. };
  1843. /* Merged hsmmc2_fclk into mmc2 */
  1844. static struct clk mmc2_fck = {
  1845. .name = "mmc2_fck",
  1846. .parent = &func_64m_fclk,
  1847. .clksel = hsmmc6_fclk_sel,
  1848. .init = &omap2_init_clksel_parent,
  1849. .clksel_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1850. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1851. .ops = &clkops_omap2_dflt,
  1852. .recalc = &omap2_clksel_recalc,
  1853. .enable_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1854. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1855. .clkdm_name = "l3_init_clkdm",
  1856. };
  1857. static struct clk mmc3_fck = {
  1858. .name = "mmc3_fck",
  1859. .ops = &clkops_omap2_dflt,
  1860. .enable_reg = OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
  1861. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1862. .clkdm_name = "l4_per_clkdm",
  1863. .parent = &func_48m_fclk,
  1864. .recalc = &followparent_recalc,
  1865. };
  1866. static struct clk mmc4_fck = {
  1867. .name = "mmc4_fck",
  1868. .ops = &clkops_omap2_dflt,
  1869. .enable_reg = OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
  1870. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1871. .clkdm_name = "l4_per_clkdm",
  1872. .parent = &func_48m_fclk,
  1873. .recalc = &followparent_recalc,
  1874. };
  1875. static struct clk mmc5_fck = {
  1876. .name = "mmc5_fck",
  1877. .ops = &clkops_omap2_dflt,
  1878. .enable_reg = OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
  1879. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1880. .clkdm_name = "l4_per_clkdm",
  1881. .parent = &func_48m_fclk,
  1882. .recalc = &followparent_recalc,
  1883. };
  1884. static struct clk ocp2scp_usb_phy_phy_48m = {
  1885. .name = "ocp2scp_usb_phy_phy_48m",
  1886. .ops = &clkops_omap2_dflt,
  1887. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1888. .enable_bit = OMAP4430_OPTFCLKEN_PHY_48M_SHIFT,
  1889. .clkdm_name = "l3_init_clkdm",
  1890. .parent = &func_48m_fclk,
  1891. .recalc = &followparent_recalc,
  1892. };
  1893. static struct clk ocp2scp_usb_phy_ick = {
  1894. .name = "ocp2scp_usb_phy_ick",
  1895. .ops = &clkops_omap2_dflt,
  1896. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1897. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1898. .clkdm_name = "l3_init_clkdm",
  1899. .parent = &l4_div_ck,
  1900. .recalc = &followparent_recalc,
  1901. };
  1902. static struct clk ocp_wp_noc_ick = {
  1903. .name = "ocp_wp_noc_ick",
  1904. .ops = &clkops_omap2_dflt,
  1905. .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
  1906. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1907. .clkdm_name = "l3_instr_clkdm",
  1908. .parent = &l3_div_ck,
  1909. .recalc = &followparent_recalc,
  1910. };
  1911. static struct clk rng_ick = {
  1912. .name = "rng_ick",
  1913. .ops = &clkops_omap2_dflt,
  1914. .enable_reg = OMAP4430_CM_L4SEC_RNG_CLKCTRL,
  1915. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1916. .clkdm_name = "l4_secure_clkdm",
  1917. .parent = &l4_div_ck,
  1918. .recalc = &followparent_recalc,
  1919. };
  1920. static struct clk sha2md5_fck = {
  1921. .name = "sha2md5_fck",
  1922. .ops = &clkops_omap2_dflt,
  1923. .enable_reg = OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
  1924. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1925. .clkdm_name = "l4_secure_clkdm",
  1926. .parent = &l3_div_ck,
  1927. .recalc = &followparent_recalc,
  1928. };
  1929. static struct clk sl2if_ick = {
  1930. .name = "sl2if_ick",
  1931. .ops = &clkops_omap2_dflt,
  1932. .enable_reg = OMAP4430_CM_IVAHD_SL2_CLKCTRL,
  1933. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1934. .clkdm_name = "ivahd_clkdm",
  1935. .parent = &dpll_iva_m5x2_ck,
  1936. .recalc = &followparent_recalc,
  1937. };
  1938. static struct clk slimbus1_fclk_1 = {
  1939. .name = "slimbus1_fclk_1",
  1940. .ops = &clkops_omap2_dflt,
  1941. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1942. .enable_bit = OMAP4430_OPTFCLKEN_FCLK1_SHIFT,
  1943. .clkdm_name = "abe_clkdm",
  1944. .parent = &func_24m_clk,
  1945. .recalc = &followparent_recalc,
  1946. };
  1947. static struct clk slimbus1_fclk_0 = {
  1948. .name = "slimbus1_fclk_0",
  1949. .ops = &clkops_omap2_dflt,
  1950. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1951. .enable_bit = OMAP4430_OPTFCLKEN_FCLK0_SHIFT,
  1952. .clkdm_name = "abe_clkdm",
  1953. .parent = &abe_24m_fclk,
  1954. .recalc = &followparent_recalc,
  1955. };
  1956. static struct clk slimbus1_fclk_2 = {
  1957. .name = "slimbus1_fclk_2",
  1958. .ops = &clkops_omap2_dflt,
  1959. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1960. .enable_bit = OMAP4430_OPTFCLKEN_FCLK2_SHIFT,
  1961. .clkdm_name = "abe_clkdm",
  1962. .parent = &pad_clks_ck,
  1963. .recalc = &followparent_recalc,
  1964. };
  1965. static struct clk slimbus1_slimbus_clk = {
  1966. .name = "slimbus1_slimbus_clk",
  1967. .ops = &clkops_omap2_dflt,
  1968. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1969. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT,
  1970. .clkdm_name = "abe_clkdm",
  1971. .parent = &slimbus_clk,
  1972. .recalc = &followparent_recalc,
  1973. };
  1974. static struct clk slimbus1_fck = {
  1975. .name = "slimbus1_fck",
  1976. .ops = &clkops_omap2_dflt,
  1977. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1978. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1979. .clkdm_name = "abe_clkdm",
  1980. .parent = &ocp_abe_iclk,
  1981. .recalc = &followparent_recalc,
  1982. };
  1983. static struct clk slimbus2_fclk_1 = {
  1984. .name = "slimbus2_fclk_1",
  1985. .ops = &clkops_omap2_dflt,
  1986. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1987. .enable_bit = OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT,
  1988. .clkdm_name = "l4_per_clkdm",
  1989. .parent = &per_abe_24m_fclk,
  1990. .recalc = &followparent_recalc,
  1991. };
  1992. static struct clk slimbus2_fclk_0 = {
  1993. .name = "slimbus2_fclk_0",
  1994. .ops = &clkops_omap2_dflt,
  1995. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  1996. .enable_bit = OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT,
  1997. .clkdm_name = "l4_per_clkdm",
  1998. .parent = &func_24mc_fclk,
  1999. .recalc = &followparent_recalc,
  2000. };
  2001. static struct clk slimbus2_slimbus_clk = {
  2002. .name = "slimbus2_slimbus_clk",
  2003. .ops = &clkops_omap2_dflt,
  2004. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2005. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT,
  2006. .clkdm_name = "l4_per_clkdm",
  2007. .parent = &pad_slimbus_core_clks_ck,
  2008. .recalc = &followparent_recalc,
  2009. };
  2010. static struct clk slimbus2_fck = {
  2011. .name = "slimbus2_fck",
  2012. .ops = &clkops_omap2_dflt,
  2013. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2014. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2015. .clkdm_name = "l4_per_clkdm",
  2016. .parent = &l4_div_ck,
  2017. .recalc = &followparent_recalc,
  2018. };
  2019. static struct clk smartreflex_core_fck = {
  2020. .name = "smartreflex_core_fck",
  2021. .ops = &clkops_omap2_dflt,
  2022. .enable_reg = OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
  2023. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2024. .clkdm_name = "l4_ao_clkdm",
  2025. .parent = &l4_wkup_clk_mux_ck,
  2026. .recalc = &followparent_recalc,
  2027. };
  2028. static struct clk smartreflex_iva_fck = {
  2029. .name = "smartreflex_iva_fck",
  2030. .ops = &clkops_omap2_dflt,
  2031. .enable_reg = OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
  2032. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2033. .clkdm_name = "l4_ao_clkdm",
  2034. .parent = &l4_wkup_clk_mux_ck,
  2035. .recalc = &followparent_recalc,
  2036. };
  2037. static struct clk smartreflex_mpu_fck = {
  2038. .name = "smartreflex_mpu_fck",
  2039. .ops = &clkops_omap2_dflt,
  2040. .enable_reg = OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
  2041. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2042. .clkdm_name = "l4_ao_clkdm",
  2043. .parent = &l4_wkup_clk_mux_ck,
  2044. .recalc = &followparent_recalc,
  2045. };
  2046. /* Merged dmt1_clk_mux into timer1 */
  2047. static struct clk timer1_fck = {
  2048. .name = "timer1_fck",
  2049. .parent = &sys_clkin_ck,
  2050. .clksel = abe_dpll_bypass_clk_mux_sel,
  2051. .init = &omap2_init_clksel_parent,
  2052. .clksel_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2053. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2054. .ops = &clkops_omap2_dflt,
  2055. .recalc = &omap2_clksel_recalc,
  2056. .enable_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2057. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2058. .clkdm_name = "l4_wkup_clkdm",
  2059. };
  2060. /* Merged cm2_dm10_mux into timer10 */
  2061. static struct clk timer10_fck = {
  2062. .name = "timer10_fck",
  2063. .parent = &sys_clkin_ck,
  2064. .clksel = abe_dpll_bypass_clk_mux_sel,
  2065. .init = &omap2_init_clksel_parent,
  2066. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2067. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2068. .ops = &clkops_omap2_dflt,
  2069. .recalc = &omap2_clksel_recalc,
  2070. .enable_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2071. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2072. .clkdm_name = "l4_per_clkdm",
  2073. };
  2074. /* Merged cm2_dm11_mux into timer11 */
  2075. static struct clk timer11_fck = {
  2076. .name = "timer11_fck",
  2077. .parent = &sys_clkin_ck,
  2078. .clksel = abe_dpll_bypass_clk_mux_sel,
  2079. .init = &omap2_init_clksel_parent,
  2080. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2081. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2082. .ops = &clkops_omap2_dflt,
  2083. .recalc = &omap2_clksel_recalc,
  2084. .enable_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2085. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2086. .clkdm_name = "l4_per_clkdm",
  2087. };
  2088. /* Merged cm2_dm2_mux into timer2 */
  2089. static struct clk timer2_fck = {
  2090. .name = "timer2_fck",
  2091. .parent = &sys_clkin_ck,
  2092. .clksel = abe_dpll_bypass_clk_mux_sel,
  2093. .init = &omap2_init_clksel_parent,
  2094. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2095. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2096. .ops = &clkops_omap2_dflt,
  2097. .recalc = &omap2_clksel_recalc,
  2098. .enable_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2099. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2100. .clkdm_name = "l4_per_clkdm",
  2101. };
  2102. /* Merged cm2_dm3_mux into timer3 */
  2103. static struct clk timer3_fck = {
  2104. .name = "timer3_fck",
  2105. .parent = &sys_clkin_ck,
  2106. .clksel = abe_dpll_bypass_clk_mux_sel,
  2107. .init = &omap2_init_clksel_parent,
  2108. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2109. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2110. .ops = &clkops_omap2_dflt,
  2111. .recalc = &omap2_clksel_recalc,
  2112. .enable_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2113. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2114. .clkdm_name = "l4_per_clkdm",
  2115. };
  2116. /* Merged cm2_dm4_mux into timer4 */
  2117. static struct clk timer4_fck = {
  2118. .name = "timer4_fck",
  2119. .parent = &sys_clkin_ck,
  2120. .clksel = abe_dpll_bypass_clk_mux_sel,
  2121. .init = &omap2_init_clksel_parent,
  2122. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2123. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2124. .ops = &clkops_omap2_dflt,
  2125. .recalc = &omap2_clksel_recalc,
  2126. .enable_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2127. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2128. .clkdm_name = "l4_per_clkdm",
  2129. };
  2130. static const struct clksel timer5_sync_mux_sel[] = {
  2131. { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
  2132. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  2133. { .parent = NULL },
  2134. };
  2135. /* Merged timer5_sync_mux into timer5 */
  2136. static struct clk timer5_fck = {
  2137. .name = "timer5_fck",
  2138. .parent = &syc_clk_div_ck,
  2139. .clksel = timer5_sync_mux_sel,
  2140. .init = &omap2_init_clksel_parent,
  2141. .clksel_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2142. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2143. .ops = &clkops_omap2_dflt,
  2144. .recalc = &omap2_clksel_recalc,
  2145. .enable_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2146. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2147. .clkdm_name = "abe_clkdm",
  2148. };
  2149. /* Merged timer6_sync_mux into timer6 */
  2150. static struct clk timer6_fck = {
  2151. .name = "timer6_fck",
  2152. .parent = &syc_clk_div_ck,
  2153. .clksel = timer5_sync_mux_sel,
  2154. .init = &omap2_init_clksel_parent,
  2155. .clksel_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2156. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2157. .ops = &clkops_omap2_dflt,
  2158. .recalc = &omap2_clksel_recalc,
  2159. .enable_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2160. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2161. .clkdm_name = "abe_clkdm",
  2162. };
  2163. /* Merged timer7_sync_mux into timer7 */
  2164. static struct clk timer7_fck = {
  2165. .name = "timer7_fck",
  2166. .parent = &syc_clk_div_ck,
  2167. .clksel = timer5_sync_mux_sel,
  2168. .init = &omap2_init_clksel_parent,
  2169. .clksel_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2170. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2171. .ops = &clkops_omap2_dflt,
  2172. .recalc = &omap2_clksel_recalc,
  2173. .enable_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2174. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2175. .clkdm_name = "abe_clkdm",
  2176. };
  2177. /* Merged timer8_sync_mux into timer8 */
  2178. static struct clk timer8_fck = {
  2179. .name = "timer8_fck",
  2180. .parent = &syc_clk_div_ck,
  2181. .clksel = timer5_sync_mux_sel,
  2182. .init = &omap2_init_clksel_parent,
  2183. .clksel_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2184. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2185. .ops = &clkops_omap2_dflt,
  2186. .recalc = &omap2_clksel_recalc,
  2187. .enable_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2188. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2189. .clkdm_name = "abe_clkdm",
  2190. };
  2191. /* Merged cm2_dm9_mux into timer9 */
  2192. static struct clk timer9_fck = {
  2193. .name = "timer9_fck",
  2194. .parent = &sys_clkin_ck,
  2195. .clksel = abe_dpll_bypass_clk_mux_sel,
  2196. .init = &omap2_init_clksel_parent,
  2197. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2198. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2199. .ops = &clkops_omap2_dflt,
  2200. .recalc = &omap2_clksel_recalc,
  2201. .enable_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2202. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2203. .clkdm_name = "l4_per_clkdm",
  2204. };
  2205. static struct clk uart1_fck = {
  2206. .name = "uart1_fck",
  2207. .ops = &clkops_omap2_dflt,
  2208. .enable_reg = OMAP4430_CM_L4PER_UART1_CLKCTRL,
  2209. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2210. .clkdm_name = "l4_per_clkdm",
  2211. .parent = &func_48m_fclk,
  2212. .recalc = &followparent_recalc,
  2213. };
  2214. static struct clk uart2_fck = {
  2215. .name = "uart2_fck",
  2216. .ops = &clkops_omap2_dflt,
  2217. .enable_reg = OMAP4430_CM_L4PER_UART2_CLKCTRL,
  2218. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2219. .clkdm_name = "l4_per_clkdm",
  2220. .parent = &func_48m_fclk,
  2221. .recalc = &followparent_recalc,
  2222. };
  2223. static struct clk uart3_fck = {
  2224. .name = "uart3_fck",
  2225. .ops = &clkops_omap2_dflt,
  2226. .enable_reg = OMAP4430_CM_L4PER_UART3_CLKCTRL,
  2227. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2228. .clkdm_name = "l4_per_clkdm",
  2229. .parent = &func_48m_fclk,
  2230. .recalc = &followparent_recalc,
  2231. };
  2232. static struct clk uart4_fck = {
  2233. .name = "uart4_fck",
  2234. .ops = &clkops_omap2_dflt,
  2235. .enable_reg = OMAP4430_CM_L4PER_UART4_CLKCTRL,
  2236. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2237. .clkdm_name = "l4_per_clkdm",
  2238. .parent = &func_48m_fclk,
  2239. .recalc = &followparent_recalc,
  2240. };
  2241. static struct clk usb_host_fs_fck = {
  2242. .name = "usb_host_fs_fck",
  2243. .ops = &clkops_omap2_dflt,
  2244. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
  2245. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2246. .clkdm_name = "l3_init_clkdm",
  2247. .parent = &func_48mc_fclk,
  2248. .recalc = &followparent_recalc,
  2249. };
  2250. static const struct clksel utmi_p1_gfclk_sel[] = {
  2251. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2252. { .parent = &xclk60mhsp1_ck, .rates = div_1_1_rates },
  2253. { .parent = NULL },
  2254. };
  2255. static struct clk utmi_p1_gfclk = {
  2256. .name = "utmi_p1_gfclk",
  2257. .parent = &init_60m_fclk,
  2258. .clksel = utmi_p1_gfclk_sel,
  2259. .init = &omap2_init_clksel_parent,
  2260. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2261. .clksel_mask = OMAP4430_CLKSEL_UTMI_P1_MASK,
  2262. .ops = &clkops_null,
  2263. .recalc = &omap2_clksel_recalc,
  2264. };
  2265. static struct clk usb_host_hs_utmi_p1_clk = {
  2266. .name = "usb_host_hs_utmi_p1_clk",
  2267. .ops = &clkops_omap2_dflt,
  2268. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2269. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT,
  2270. .clkdm_name = "l3_init_clkdm",
  2271. .parent = &utmi_p1_gfclk,
  2272. .recalc = &followparent_recalc,
  2273. };
  2274. static const struct clksel utmi_p2_gfclk_sel[] = {
  2275. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2276. { .parent = &xclk60mhsp2_ck, .rates = div_1_1_rates },
  2277. { .parent = NULL },
  2278. };
  2279. static struct clk utmi_p2_gfclk = {
  2280. .name = "utmi_p2_gfclk",
  2281. .parent = &init_60m_fclk,
  2282. .clksel = utmi_p2_gfclk_sel,
  2283. .init = &omap2_init_clksel_parent,
  2284. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2285. .clksel_mask = OMAP4430_CLKSEL_UTMI_P2_MASK,
  2286. .ops = &clkops_null,
  2287. .recalc = &omap2_clksel_recalc,
  2288. };
  2289. static struct clk usb_host_hs_utmi_p2_clk = {
  2290. .name = "usb_host_hs_utmi_p2_clk",
  2291. .ops = &clkops_omap2_dflt,
  2292. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2293. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT,
  2294. .clkdm_name = "l3_init_clkdm",
  2295. .parent = &utmi_p2_gfclk,
  2296. .recalc = &followparent_recalc,
  2297. };
  2298. static struct clk usb_host_hs_utmi_p3_clk = {
  2299. .name = "usb_host_hs_utmi_p3_clk",
  2300. .ops = &clkops_omap2_dflt,
  2301. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2302. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT,
  2303. .clkdm_name = "l3_init_clkdm",
  2304. .parent = &init_60m_fclk,
  2305. .recalc = &followparent_recalc,
  2306. };
  2307. static struct clk usb_host_hs_hsic480m_p1_clk = {
  2308. .name = "usb_host_hs_hsic480m_p1_clk",
  2309. .ops = &clkops_omap2_dflt,
  2310. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2311. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT,
  2312. .clkdm_name = "l3_init_clkdm",
  2313. .parent = &dpll_usb_m2_ck,
  2314. .recalc = &followparent_recalc,
  2315. };
  2316. static struct clk usb_host_hs_hsic60m_p1_clk = {
  2317. .name = "usb_host_hs_hsic60m_p1_clk",
  2318. .ops = &clkops_omap2_dflt,
  2319. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2320. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT,
  2321. .clkdm_name = "l3_init_clkdm",
  2322. .parent = &init_60m_fclk,
  2323. .recalc = &followparent_recalc,
  2324. };
  2325. static struct clk usb_host_hs_hsic60m_p2_clk = {
  2326. .name = "usb_host_hs_hsic60m_p2_clk",
  2327. .ops = &clkops_omap2_dflt,
  2328. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2329. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT,
  2330. .clkdm_name = "l3_init_clkdm",
  2331. .parent = &init_60m_fclk,
  2332. .recalc = &followparent_recalc,
  2333. };
  2334. static struct clk usb_host_hs_hsic480m_p2_clk = {
  2335. .name = "usb_host_hs_hsic480m_p2_clk",
  2336. .ops = &clkops_omap2_dflt,
  2337. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2338. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT,
  2339. .clkdm_name = "l3_init_clkdm",
  2340. .parent = &dpll_usb_m2_ck,
  2341. .recalc = &followparent_recalc,
  2342. };
  2343. static struct clk usb_host_hs_func48mclk = {
  2344. .name = "usb_host_hs_func48mclk",
  2345. .ops = &clkops_omap2_dflt,
  2346. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2347. .enable_bit = OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT,
  2348. .clkdm_name = "l3_init_clkdm",
  2349. .parent = &func_48mc_fclk,
  2350. .recalc = &followparent_recalc,
  2351. };
  2352. static struct clk usb_host_hs_fck = {
  2353. .name = "usb_host_hs_fck",
  2354. .ops = &clkops_omap2_dflt,
  2355. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2356. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2357. .clkdm_name = "l3_init_clkdm",
  2358. .parent = &init_60m_fclk,
  2359. .recalc = &followparent_recalc,
  2360. };
  2361. static const struct clksel otg_60m_gfclk_sel[] = {
  2362. { .parent = &utmi_phy_clkout_ck, .rates = div_1_0_rates },
  2363. { .parent = &xclk60motg_ck, .rates = div_1_1_rates },
  2364. { .parent = NULL },
  2365. };
  2366. static struct clk otg_60m_gfclk = {
  2367. .name = "otg_60m_gfclk",
  2368. .parent = &utmi_phy_clkout_ck,
  2369. .clksel = otg_60m_gfclk_sel,
  2370. .init = &omap2_init_clksel_parent,
  2371. .clksel_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2372. .clksel_mask = OMAP4430_CLKSEL_60M_MASK,
  2373. .ops = &clkops_null,
  2374. .recalc = &omap2_clksel_recalc,
  2375. };
  2376. static struct clk usb_otg_hs_xclk = {
  2377. .name = "usb_otg_hs_xclk",
  2378. .ops = &clkops_omap2_dflt,
  2379. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2380. .enable_bit = OMAP4430_OPTFCLKEN_XCLK_SHIFT,
  2381. .clkdm_name = "l3_init_clkdm",
  2382. .parent = &otg_60m_gfclk,
  2383. .recalc = &followparent_recalc,
  2384. };
  2385. static struct clk usb_otg_hs_ick = {
  2386. .name = "usb_otg_hs_ick",
  2387. .ops = &clkops_omap2_dflt,
  2388. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2389. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2390. .clkdm_name = "l3_init_clkdm",
  2391. .parent = &l3_div_ck,
  2392. .recalc = &followparent_recalc,
  2393. };
  2394. static struct clk usb_phy_cm_clk32k = {
  2395. .name = "usb_phy_cm_clk32k",
  2396. .ops = &clkops_omap2_dflt,
  2397. .enable_reg = OMAP4430_CM_ALWON_USBPHY_CLKCTRL,
  2398. .enable_bit = OMAP4430_OPTFCLKEN_CLK32K_SHIFT,
  2399. .clkdm_name = "l4_ao_clkdm",
  2400. .parent = &sys_32k_ck,
  2401. .recalc = &followparent_recalc,
  2402. };
  2403. static struct clk usb_tll_hs_usb_ch2_clk = {
  2404. .name = "usb_tll_hs_usb_ch2_clk",
  2405. .ops = &clkops_omap2_dflt,
  2406. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2407. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT,
  2408. .clkdm_name = "l3_init_clkdm",
  2409. .parent = &init_60m_fclk,
  2410. .recalc = &followparent_recalc,
  2411. };
  2412. static struct clk usb_tll_hs_usb_ch0_clk = {
  2413. .name = "usb_tll_hs_usb_ch0_clk",
  2414. .ops = &clkops_omap2_dflt,
  2415. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2416. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT,
  2417. .clkdm_name = "l3_init_clkdm",
  2418. .parent = &init_60m_fclk,
  2419. .recalc = &followparent_recalc,
  2420. };
  2421. static struct clk usb_tll_hs_usb_ch1_clk = {
  2422. .name = "usb_tll_hs_usb_ch1_clk",
  2423. .ops = &clkops_omap2_dflt,
  2424. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2425. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT,
  2426. .clkdm_name = "l3_init_clkdm",
  2427. .parent = &init_60m_fclk,
  2428. .recalc = &followparent_recalc,
  2429. };
  2430. static struct clk usb_tll_hs_ick = {
  2431. .name = "usb_tll_hs_ick",
  2432. .ops = &clkops_omap2_dflt,
  2433. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2434. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2435. .clkdm_name = "l3_init_clkdm",
  2436. .parent = &l4_div_ck,
  2437. .recalc = &followparent_recalc,
  2438. };
  2439. static const struct clksel_rate div2_14to18_rates[] = {
  2440. { .div = 14, .val = 0, .flags = RATE_IN_4430 },
  2441. { .div = 18, .val = 1, .flags = RATE_IN_4430 },
  2442. { .div = 0 },
  2443. };
  2444. static const struct clksel usim_fclk_div[] = {
  2445. { .parent = &dpll_per_m4x2_ck, .rates = div2_14to18_rates },
  2446. { .parent = NULL },
  2447. };
  2448. static struct clk usim_ck = {
  2449. .name = "usim_ck",
  2450. .parent = &dpll_per_m4x2_ck,
  2451. .clksel = usim_fclk_div,
  2452. .clksel_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2453. .clksel_mask = OMAP4430_CLKSEL_DIV_MASK,
  2454. .ops = &clkops_null,
  2455. .recalc = &omap2_clksel_recalc,
  2456. .round_rate = &omap2_clksel_round_rate,
  2457. .set_rate = &omap2_clksel_set_rate,
  2458. };
  2459. static struct clk usim_fclk = {
  2460. .name = "usim_fclk",
  2461. .ops = &clkops_omap2_dflt,
  2462. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2463. .enable_bit = OMAP4430_OPTFCLKEN_FCLK_SHIFT,
  2464. .clkdm_name = "l4_wkup_clkdm",
  2465. .parent = &usim_ck,
  2466. .recalc = &followparent_recalc,
  2467. };
  2468. static struct clk usim_fck = {
  2469. .name = "usim_fck",
  2470. .ops = &clkops_omap2_dflt,
  2471. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2472. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2473. .clkdm_name = "l4_wkup_clkdm",
  2474. .parent = &sys_32k_ck,
  2475. .recalc = &followparent_recalc,
  2476. };
  2477. static struct clk wd_timer2_fck = {
  2478. .name = "wd_timer2_fck",
  2479. .ops = &clkops_omap2_dflt,
  2480. .enable_reg = OMAP4430_CM_WKUP_WDT2_CLKCTRL,
  2481. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2482. .clkdm_name = "l4_wkup_clkdm",
  2483. .parent = &sys_32k_ck,
  2484. .recalc = &followparent_recalc,
  2485. };
  2486. static struct clk wd_timer3_fck = {
  2487. .name = "wd_timer3_fck",
  2488. .ops = &clkops_omap2_dflt,
  2489. .enable_reg = OMAP4430_CM1_ABE_WDT3_CLKCTRL,
  2490. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2491. .clkdm_name = "abe_clkdm",
  2492. .parent = &sys_32k_ck,
  2493. .recalc = &followparent_recalc,
  2494. };
  2495. /* Remaining optional clocks */
  2496. static const struct clksel stm_clk_div_div[] = {
  2497. { .parent = &pmd_stm_clock_mux_ck, .rates = div3_1to4_rates },
  2498. { .parent = NULL },
  2499. };
  2500. static struct clk stm_clk_div_ck = {
  2501. .name = "stm_clk_div_ck",
  2502. .parent = &pmd_stm_clock_mux_ck,
  2503. .clksel = stm_clk_div_div,
  2504. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2505. .clksel_mask = OMAP4430_CLKSEL_PMD_STM_CLK_MASK,
  2506. .ops = &clkops_null,
  2507. .recalc = &omap2_clksel_recalc,
  2508. .round_rate = &omap2_clksel_round_rate,
  2509. .set_rate = &omap2_clksel_set_rate,
  2510. };
  2511. static const struct clksel trace_clk_div_div[] = {
  2512. { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
  2513. { .parent = NULL },
  2514. };
  2515. static struct clk trace_clk_div_ck = {
  2516. .name = "trace_clk_div_ck",
  2517. .parent = &pmd_trace_clk_mux_ck,
  2518. .clksel = trace_clk_div_div,
  2519. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2520. .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
  2521. .ops = &clkops_null,
  2522. .recalc = &omap2_clksel_recalc,
  2523. .round_rate = &omap2_clksel_round_rate,
  2524. .set_rate = &omap2_clksel_set_rate,
  2525. };
  2526. /* SCRM aux clk nodes */
  2527. static const struct clksel auxclk_sel[] = {
  2528. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  2529. { .parent = &dpll_core_m3x2_ck, .rates = div_1_1_rates },
  2530. { .parent = &dpll_per_m3x2_ck, .rates = div_1_2_rates },
  2531. { .parent = NULL },
  2532. };
  2533. static struct clk auxclk0_ck = {
  2534. .name = "auxclk0_ck",
  2535. .parent = &sys_clkin_ck,
  2536. .init = &omap2_init_clksel_parent,
  2537. .ops = &clkops_omap2_dflt,
  2538. .clksel = auxclk_sel,
  2539. .clksel_reg = OMAP4_SCRM_AUXCLK0,
  2540. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2541. .recalc = &omap2_clksel_recalc,
  2542. .enable_reg = OMAP4_SCRM_AUXCLK0,
  2543. .enable_bit = OMAP4_ENABLE_SHIFT,
  2544. };
  2545. static struct clk auxclk1_ck = {
  2546. .name = "auxclk1_ck",
  2547. .parent = &sys_clkin_ck,
  2548. .init = &omap2_init_clksel_parent,
  2549. .ops = &clkops_omap2_dflt,
  2550. .clksel = auxclk_sel,
  2551. .clksel_reg = OMAP4_SCRM_AUXCLK1,
  2552. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2553. .recalc = &omap2_clksel_recalc,
  2554. .enable_reg = OMAP4_SCRM_AUXCLK1,
  2555. .enable_bit = OMAP4_ENABLE_SHIFT,
  2556. };
  2557. static struct clk auxclk2_ck = {
  2558. .name = "auxclk2_ck",
  2559. .parent = &sys_clkin_ck,
  2560. .init = &omap2_init_clksel_parent,
  2561. .ops = &clkops_omap2_dflt,
  2562. .clksel = auxclk_sel,
  2563. .clksel_reg = OMAP4_SCRM_AUXCLK2,
  2564. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2565. .recalc = &omap2_clksel_recalc,
  2566. .enable_reg = OMAP4_SCRM_AUXCLK2,
  2567. .enable_bit = OMAP4_ENABLE_SHIFT,
  2568. };
  2569. static struct clk auxclk3_ck = {
  2570. .name = "auxclk3_ck",
  2571. .parent = &sys_clkin_ck,
  2572. .init = &omap2_init_clksel_parent,
  2573. .ops = &clkops_omap2_dflt,
  2574. .clksel = auxclk_sel,
  2575. .clksel_reg = OMAP4_SCRM_AUXCLK3,
  2576. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2577. .recalc = &omap2_clksel_recalc,
  2578. .enable_reg = OMAP4_SCRM_AUXCLK3,
  2579. .enable_bit = OMAP4_ENABLE_SHIFT,
  2580. };
  2581. static struct clk auxclk4_ck = {
  2582. .name = "auxclk4_ck",
  2583. .parent = &sys_clkin_ck,
  2584. .init = &omap2_init_clksel_parent,
  2585. .ops = &clkops_omap2_dflt,
  2586. .clksel = auxclk_sel,
  2587. .clksel_reg = OMAP4_SCRM_AUXCLK4,
  2588. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2589. .recalc = &omap2_clksel_recalc,
  2590. .enable_reg = OMAP4_SCRM_AUXCLK4,
  2591. .enable_bit = OMAP4_ENABLE_SHIFT,
  2592. };
  2593. static struct clk auxclk5_ck = {
  2594. .name = "auxclk5_ck",
  2595. .parent = &sys_clkin_ck,
  2596. .init = &omap2_init_clksel_parent,
  2597. .ops = &clkops_omap2_dflt,
  2598. .clksel = auxclk_sel,
  2599. .clksel_reg = OMAP4_SCRM_AUXCLK5,
  2600. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2601. .recalc = &omap2_clksel_recalc,
  2602. .enable_reg = OMAP4_SCRM_AUXCLK5,
  2603. .enable_bit = OMAP4_ENABLE_SHIFT,
  2604. };
  2605. static const struct clksel auxclkreq_sel[] = {
  2606. { .parent = &auxclk0_ck, .rates = div_1_0_rates },
  2607. { .parent = &auxclk1_ck, .rates = div_1_1_rates },
  2608. { .parent = &auxclk2_ck, .rates = div_1_2_rates },
  2609. { .parent = &auxclk3_ck, .rates = div_1_3_rates },
  2610. { .parent = &auxclk4_ck, .rates = div_1_4_rates },
  2611. { .parent = &auxclk5_ck, .rates = div_1_5_rates },
  2612. { .parent = NULL },
  2613. };
  2614. static struct clk auxclkreq0_ck = {
  2615. .name = "auxclkreq0_ck",
  2616. .parent = &auxclk0_ck,
  2617. .init = &omap2_init_clksel_parent,
  2618. .ops = &clkops_null,
  2619. .clksel = auxclkreq_sel,
  2620. .clksel_reg = OMAP4_SCRM_AUXCLKREQ0,
  2621. .clksel_mask = OMAP4_MAPPING_MASK,
  2622. .recalc = &omap2_clksel_recalc,
  2623. };
  2624. static struct clk auxclkreq1_ck = {
  2625. .name = "auxclkreq1_ck",
  2626. .parent = &auxclk1_ck,
  2627. .init = &omap2_init_clksel_parent,
  2628. .ops = &clkops_null,
  2629. .clksel = auxclkreq_sel,
  2630. .clksel_reg = OMAP4_SCRM_AUXCLKREQ1,
  2631. .clksel_mask = OMAP4_MAPPING_MASK,
  2632. .recalc = &omap2_clksel_recalc,
  2633. };
  2634. static struct clk auxclkreq2_ck = {
  2635. .name = "auxclkreq2_ck",
  2636. .parent = &auxclk2_ck,
  2637. .init = &omap2_init_clksel_parent,
  2638. .ops = &clkops_null,
  2639. .clksel = auxclkreq_sel,
  2640. .clksel_reg = OMAP4_SCRM_AUXCLKREQ2,
  2641. .clksel_mask = OMAP4_MAPPING_MASK,
  2642. .recalc = &omap2_clksel_recalc,
  2643. };
  2644. static struct clk auxclkreq3_ck = {
  2645. .name = "auxclkreq3_ck",
  2646. .parent = &auxclk3_ck,
  2647. .init = &omap2_init_clksel_parent,
  2648. .ops = &clkops_null,
  2649. .clksel = auxclkreq_sel,
  2650. .clksel_reg = OMAP4_SCRM_AUXCLKREQ3,
  2651. .clksel_mask = OMAP4_MAPPING_MASK,
  2652. .recalc = &omap2_clksel_recalc,
  2653. };
  2654. static struct clk auxclkreq4_ck = {
  2655. .name = "auxclkreq4_ck",
  2656. .parent = &auxclk4_ck,
  2657. .init = &omap2_init_clksel_parent,
  2658. .ops = &clkops_null,
  2659. .clksel = auxclkreq_sel,
  2660. .clksel_reg = OMAP4_SCRM_AUXCLKREQ4,
  2661. .clksel_mask = OMAP4_MAPPING_MASK,
  2662. .recalc = &omap2_clksel_recalc,
  2663. };
  2664. static struct clk auxclkreq5_ck = {
  2665. .name = "auxclkreq5_ck",
  2666. .parent = &auxclk5_ck,
  2667. .init = &omap2_init_clksel_parent,
  2668. .ops = &clkops_null,
  2669. .clksel = auxclkreq_sel,
  2670. .clksel_reg = OMAP4_SCRM_AUXCLKREQ5,
  2671. .clksel_mask = OMAP4_MAPPING_MASK,
  2672. .recalc = &omap2_clksel_recalc,
  2673. };
  2674. /*
  2675. * clkdev
  2676. */
  2677. static struct omap_clk omap44xx_clks[] = {
  2678. CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
  2679. CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
  2680. CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
  2681. CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
  2682. CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
  2683. CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
  2684. CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
  2685. CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
  2686. CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
  2687. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
  2688. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
  2689. CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
  2690. CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
  2691. CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
  2692. CLK(NULL, "tie_low_clock_ck", &tie_low_clock_ck, CK_443X),
  2693. CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
  2694. CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
  2695. CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
  2696. CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
  2697. CLK(NULL, "abe_dpll_bypass_clk_mux_ck", &abe_dpll_bypass_clk_mux_ck, CK_443X),
  2698. CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
  2699. CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
  2700. CLK(NULL, "dpll_abe_x2_ck", &dpll_abe_x2_ck, CK_443X),
  2701. CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
  2702. CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
  2703. CLK(NULL, "abe_clk", &abe_clk, CK_443X),
  2704. CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
  2705. CLK(NULL, "dpll_abe_m3x2_ck", &dpll_abe_m3x2_ck, CK_443X),
  2706. CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
  2707. CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
  2708. CLK(NULL, "dpll_core_x2_ck", &dpll_core_x2_ck, CK_443X),
  2709. CLK(NULL, "dpll_core_m6x2_ck", &dpll_core_m6x2_ck, CK_443X),
  2710. CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
  2711. CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
  2712. CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
  2713. CLK(NULL, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, CK_443X),
  2714. CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
  2715. CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
  2716. CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
  2717. CLK(NULL, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck, CK_443X),
  2718. CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
  2719. CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
  2720. CLK(NULL, "dpll_core_m3x2_ck", &dpll_core_m3x2_ck, CK_443X),
  2721. CLK(NULL, "dpll_core_m7x2_ck", &dpll_core_m7x2_ck, CK_443X),
  2722. CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
  2723. CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
  2724. CLK(NULL, "dpll_iva_x2_ck", &dpll_iva_x2_ck, CK_443X),
  2725. CLK(NULL, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, CK_443X),
  2726. CLK(NULL, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, CK_443X),
  2727. CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
  2728. CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
  2729. CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
  2730. CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
  2731. CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
  2732. CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
  2733. CLK(NULL, "dpll_per_x2_ck", &dpll_per_x2_ck, CK_443X),
  2734. CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
  2735. CLK(NULL, "dpll_per_m3x2_ck", &dpll_per_m3x2_ck, CK_443X),
  2736. CLK(NULL, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, CK_443X),
  2737. CLK(NULL, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, CK_443X),
  2738. CLK(NULL, "dpll_per_m6x2_ck", &dpll_per_m6x2_ck, CK_443X),
  2739. CLK(NULL, "dpll_per_m7x2_ck", &dpll_per_m7x2_ck, CK_443X),
  2740. CLK(NULL, "dpll_unipro_ck", &dpll_unipro_ck, CK_443X),
  2741. CLK(NULL, "dpll_unipro_x2_ck", &dpll_unipro_x2_ck, CK_443X),
  2742. CLK(NULL, "dpll_unipro_m2x2_ck", &dpll_unipro_m2x2_ck, CK_443X),
  2743. CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
  2744. CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
  2745. CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
  2746. CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
  2747. CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
  2748. CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
  2749. CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
  2750. CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
  2751. CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
  2752. CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
  2753. CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
  2754. CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
  2755. CLK(NULL, "hsmmc6_fclk", &hsmmc6_fclk, CK_443X),
  2756. CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
  2757. CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
  2758. CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
  2759. CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
  2760. CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
  2761. CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
  2762. CLK(NULL, "mcasp2_fclk", &mcasp2_fclk, CK_443X),
  2763. CLK(NULL, "mcasp3_fclk", &mcasp3_fclk, CK_443X),
  2764. CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
  2765. CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
  2766. CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
  2767. CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
  2768. CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
  2769. CLK(NULL, "aes1_fck", &aes1_fck, CK_443X),
  2770. CLK(NULL, "aes2_fck", &aes2_fck, CK_443X),
  2771. CLK(NULL, "aess_fck", &aess_fck, CK_443X),
  2772. CLK(NULL, "bandgap_fclk", &bandgap_fclk, CK_443X),
  2773. CLK(NULL, "des3des_fck", &des3des_fck, CK_443X),
  2774. CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
  2775. CLK(NULL, "dmic_fck", &dmic_fck, CK_443X),
  2776. CLK(NULL, "dsp_fck", &dsp_fck, CK_443X),
  2777. CLK(NULL, "dss_sys_clk", &dss_sys_clk, CK_443X),
  2778. CLK(NULL, "dss_tv_clk", &dss_tv_clk, CK_443X),
  2779. CLK(NULL, "dss_dss_clk", &dss_dss_clk, CK_443X),
  2780. CLK(NULL, "dss_48mhz_clk", &dss_48mhz_clk, CK_443X),
  2781. CLK(NULL, "dss_fck", &dss_fck, CK_443X),
  2782. CLK(NULL, "efuse_ctrl_cust_fck", &efuse_ctrl_cust_fck, CK_443X),
  2783. CLK(NULL, "emif1_fck", &emif1_fck, CK_443X),
  2784. CLK(NULL, "emif2_fck", &emif2_fck, CK_443X),
  2785. CLK(NULL, "fdif_fck", &fdif_fck, CK_443X),
  2786. CLK(NULL, "fpka_fck", &fpka_fck, CK_443X),
  2787. CLK(NULL, "gpio1_dbclk", &gpio1_dbclk, CK_443X),
  2788. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_443X),
  2789. CLK(NULL, "gpio2_dbclk", &gpio2_dbclk, CK_443X),
  2790. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_443X),
  2791. CLK(NULL, "gpio3_dbclk", &gpio3_dbclk, CK_443X),
  2792. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_443X),
  2793. CLK(NULL, "gpio4_dbclk", &gpio4_dbclk, CK_443X),
  2794. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_443X),
  2795. CLK(NULL, "gpio5_dbclk", &gpio5_dbclk, CK_443X),
  2796. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_443X),
  2797. CLK(NULL, "gpio6_dbclk", &gpio6_dbclk, CK_443X),
  2798. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_443X),
  2799. CLK(NULL, "gpmc_ick", &gpmc_ick, CK_443X),
  2800. CLK(NULL, "gpu_fck", &gpu_fck, CK_443X),
  2801. CLK("omap2_hdq.0", "fck", &hdq1w_fck, CK_443X),
  2802. CLK(NULL, "hsi_fck", &hsi_fck, CK_443X),
  2803. CLK("omap_i2c.1", "fck", &i2c1_fck, CK_443X),
  2804. CLK("omap_i2c.2", "fck", &i2c2_fck, CK_443X),
  2805. CLK("omap_i2c.3", "fck", &i2c3_fck, CK_443X),
  2806. CLK("omap_i2c.4", "fck", &i2c4_fck, CK_443X),
  2807. CLK(NULL, "ipu_fck", &ipu_fck, CK_443X),
  2808. CLK(NULL, "iss_ctrlclk", &iss_ctrlclk, CK_443X),
  2809. CLK(NULL, "iss_fck", &iss_fck, CK_443X),
  2810. CLK(NULL, "iva_fck", &iva_fck, CK_443X),
  2811. CLK(NULL, "kbd_fck", &kbd_fck, CK_443X),
  2812. CLK(NULL, "l3_instr_ick", &l3_instr_ick, CK_443X),
  2813. CLK(NULL, "l3_main_3_ick", &l3_main_3_ick, CK_443X),
  2814. CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
  2815. CLK(NULL, "mcasp_fck", &mcasp_fck, CK_443X),
  2816. CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
  2817. CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_443X),
  2818. CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
  2819. CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_443X),
  2820. CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
  2821. CLK("omap-mcbsp.3", "fck", &mcbsp3_fck, CK_443X),
  2822. CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
  2823. CLK("omap-mcbsp.4", "fck", &mcbsp4_fck, CK_443X),
  2824. CLK(NULL, "mcpdm_fck", &mcpdm_fck, CK_443X),
  2825. CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_443X),
  2826. CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_443X),
  2827. CLK("omap2_mcspi.3", "fck", &mcspi3_fck, CK_443X),
  2828. CLK("omap2_mcspi.4", "fck", &mcspi4_fck, CK_443X),
  2829. CLK("mmci-omap-hs.0", "fck", &mmc1_fck, CK_443X),
  2830. CLK("mmci-omap-hs.1", "fck", &mmc2_fck, CK_443X),
  2831. CLK("mmci-omap-hs.2", "fck", &mmc3_fck, CK_443X),
  2832. CLK("mmci-omap-hs.3", "fck", &mmc4_fck, CK_443X),
  2833. CLK("mmci-omap-hs.4", "fck", &mmc5_fck, CK_443X),
  2834. CLK(NULL, "ocp2scp_usb_phy_phy_48m", &ocp2scp_usb_phy_phy_48m, CK_443X),
  2835. CLK(NULL, "ocp2scp_usb_phy_ick", &ocp2scp_usb_phy_ick, CK_443X),
  2836. CLK(NULL, "ocp_wp_noc_ick", &ocp_wp_noc_ick, CK_443X),
  2837. CLK("omap_rng", "ick", &rng_ick, CK_443X),
  2838. CLK(NULL, "sha2md5_fck", &sha2md5_fck, CK_443X),
  2839. CLK(NULL, "sl2if_ick", &sl2if_ick, CK_443X),
  2840. CLK(NULL, "slimbus1_fclk_1", &slimbus1_fclk_1, CK_443X),
  2841. CLK(NULL, "slimbus1_fclk_0", &slimbus1_fclk_0, CK_443X),
  2842. CLK(NULL, "slimbus1_fclk_2", &slimbus1_fclk_2, CK_443X),
  2843. CLK(NULL, "slimbus1_slimbus_clk", &slimbus1_slimbus_clk, CK_443X),
  2844. CLK(NULL, "slimbus1_fck", &slimbus1_fck, CK_443X),
  2845. CLK(NULL, "slimbus2_fclk_1", &slimbus2_fclk_1, CK_443X),
  2846. CLK(NULL, "slimbus2_fclk_0", &slimbus2_fclk_0, CK_443X),
  2847. CLK(NULL, "slimbus2_slimbus_clk", &slimbus2_slimbus_clk, CK_443X),
  2848. CLK(NULL, "slimbus2_fck", &slimbus2_fck, CK_443X),
  2849. CLK(NULL, "smartreflex_core_fck", &smartreflex_core_fck, CK_443X),
  2850. CLK(NULL, "smartreflex_iva_fck", &smartreflex_iva_fck, CK_443X),
  2851. CLK(NULL, "smartreflex_mpu_fck", &smartreflex_mpu_fck, CK_443X),
  2852. CLK(NULL, "gpt1_fck", &timer1_fck, CK_443X),
  2853. CLK(NULL, "gpt10_fck", &timer10_fck, CK_443X),
  2854. CLK(NULL, "gpt11_fck", &timer11_fck, CK_443X),
  2855. CLK(NULL, "gpt2_fck", &timer2_fck, CK_443X),
  2856. CLK(NULL, "gpt3_fck", &timer3_fck, CK_443X),
  2857. CLK(NULL, "gpt4_fck", &timer4_fck, CK_443X),
  2858. CLK(NULL, "gpt5_fck", &timer5_fck, CK_443X),
  2859. CLK(NULL, "gpt6_fck", &timer6_fck, CK_443X),
  2860. CLK(NULL, "gpt7_fck", &timer7_fck, CK_443X),
  2861. CLK(NULL, "gpt8_fck", &timer8_fck, CK_443X),
  2862. CLK(NULL, "gpt9_fck", &timer9_fck, CK_443X),
  2863. CLK(NULL, "uart1_fck", &uart1_fck, CK_443X),
  2864. CLK(NULL, "uart2_fck", &uart2_fck, CK_443X),
  2865. CLK(NULL, "uart3_fck", &uart3_fck, CK_443X),
  2866. CLK(NULL, "uart4_fck", &uart4_fck, CK_443X),
  2867. CLK(NULL, "usb_host_fs_fck", &usb_host_fs_fck, CK_443X),
  2868. CLK(NULL, "utmi_p1_gfclk", &utmi_p1_gfclk, CK_443X),
  2869. CLK(NULL, "usb_host_hs_utmi_p1_clk", &usb_host_hs_utmi_p1_clk, CK_443X),
  2870. CLK(NULL, "utmi_p2_gfclk", &utmi_p2_gfclk, CK_443X),
  2871. CLK(NULL, "usb_host_hs_utmi_p2_clk", &usb_host_hs_utmi_p2_clk, CK_443X),
  2872. CLK(NULL, "usb_host_hs_utmi_p3_clk", &usb_host_hs_utmi_p3_clk, CK_443X),
  2873. CLK(NULL, "usb_host_hs_hsic480m_p1_clk", &usb_host_hs_hsic480m_p1_clk, CK_443X),
  2874. CLK(NULL, "usb_host_hs_hsic60m_p1_clk", &usb_host_hs_hsic60m_p1_clk, CK_443X),
  2875. CLK(NULL, "usb_host_hs_hsic60m_p2_clk", &usb_host_hs_hsic60m_p2_clk, CK_443X),
  2876. CLK(NULL, "usb_host_hs_hsic480m_p2_clk", &usb_host_hs_hsic480m_p2_clk, CK_443X),
  2877. CLK(NULL, "usb_host_hs_func48mclk", &usb_host_hs_func48mclk, CK_443X),
  2878. CLK(NULL, "usb_host_hs_fck", &usb_host_hs_fck, CK_443X),
  2879. CLK(NULL, "otg_60m_gfclk", &otg_60m_gfclk, CK_443X),
  2880. CLK(NULL, "usb_otg_hs_xclk", &usb_otg_hs_xclk, CK_443X),
  2881. CLK("musb_hdrc", "ick", &usb_otg_hs_ick, CK_443X),
  2882. CLK(NULL, "usb_phy_cm_clk32k", &usb_phy_cm_clk32k, CK_443X),
  2883. CLK(NULL, "usb_tll_hs_usb_ch2_clk", &usb_tll_hs_usb_ch2_clk, CK_443X),
  2884. CLK(NULL, "usb_tll_hs_usb_ch0_clk", &usb_tll_hs_usb_ch0_clk, CK_443X),
  2885. CLK(NULL, "usb_tll_hs_usb_ch1_clk", &usb_tll_hs_usb_ch1_clk, CK_443X),
  2886. CLK(NULL, "usb_tll_hs_ick", &usb_tll_hs_ick, CK_443X),
  2887. CLK(NULL, "usim_ck", &usim_ck, CK_443X),
  2888. CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
  2889. CLK(NULL, "usim_fck", &usim_fck, CK_443X),
  2890. CLK("omap_wdt", "fck", &wd_timer2_fck, CK_443X),
  2891. CLK(NULL, "wd_timer3_fck", &wd_timer3_fck, CK_443X),
  2892. CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
  2893. CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
  2894. CLK(NULL, "gpmc_ck", &dummy_ck, CK_443X),
  2895. CLK(NULL, "gpt1_ick", &dummy_ck, CK_443X),
  2896. CLK(NULL, "gpt2_ick", &dummy_ck, CK_443X),
  2897. CLK(NULL, "gpt3_ick", &dummy_ck, CK_443X),
  2898. CLK(NULL, "gpt4_ick", &dummy_ck, CK_443X),
  2899. CLK(NULL, "gpt5_ick", &dummy_ck, CK_443X),
  2900. CLK(NULL, "gpt6_ick", &dummy_ck, CK_443X),
  2901. CLK(NULL, "gpt7_ick", &dummy_ck, CK_443X),
  2902. CLK(NULL, "gpt8_ick", &dummy_ck, CK_443X),
  2903. CLK(NULL, "gpt9_ick", &dummy_ck, CK_443X),
  2904. CLK(NULL, "gpt10_ick", &dummy_ck, CK_443X),
  2905. CLK(NULL, "gpt11_ick", &dummy_ck, CK_443X),
  2906. CLK("omap_i2c.1", "ick", &dummy_ck, CK_443X),
  2907. CLK("omap_i2c.2", "ick", &dummy_ck, CK_443X),
  2908. CLK("omap_i2c.3", "ick", &dummy_ck, CK_443X),
  2909. CLK("omap_i2c.4", "ick", &dummy_ck, CK_443X),
  2910. CLK("mmci-omap-hs.0", "ick", &dummy_ck, CK_443X),
  2911. CLK("mmci-omap-hs.1", "ick", &dummy_ck, CK_443X),
  2912. CLK("mmci-omap-hs.2", "ick", &dummy_ck, CK_443X),
  2913. CLK("mmci-omap-hs.3", "ick", &dummy_ck, CK_443X),
  2914. CLK("mmci-omap-hs.4", "ick", &dummy_ck, CK_443X),
  2915. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_443X),
  2916. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_443X),
  2917. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_443X),
  2918. CLK("omap-mcbsp.4", "ick", &dummy_ck, CK_443X),
  2919. CLK("omap2_mcspi.1", "ick", &dummy_ck, CK_443X),
  2920. CLK("omap2_mcspi.2", "ick", &dummy_ck, CK_443X),
  2921. CLK("omap2_mcspi.3", "ick", &dummy_ck, CK_443X),
  2922. CLK("omap2_mcspi.4", "ick", &dummy_ck, CK_443X),
  2923. CLK(NULL, "uart1_ick", &dummy_ck, CK_443X),
  2924. CLK(NULL, "uart2_ick", &dummy_ck, CK_443X),
  2925. CLK(NULL, "uart3_ick", &dummy_ck, CK_443X),
  2926. CLK(NULL, "uart4_ick", &dummy_ck, CK_443X),
  2927. CLK("omap_wdt", "ick", &dummy_ck, CK_443X),
  2928. CLK(NULL, "auxclk0_ck", &auxclk0_ck, CK_443X),
  2929. CLK(NULL, "auxclk1_ck", &auxclk1_ck, CK_443X),
  2930. CLK(NULL, "auxclk2_ck", &auxclk2_ck, CK_443X),
  2931. CLK(NULL, "auxclk3_ck", &auxclk3_ck, CK_443X),
  2932. CLK(NULL, "auxclk4_ck", &auxclk4_ck, CK_443X),
  2933. CLK(NULL, "auxclk5_ck", &auxclk5_ck, CK_443X),
  2934. CLK(NULL, "auxclkreq0_ck", &auxclkreq0_ck, CK_443X),
  2935. CLK(NULL, "auxclkreq1_ck", &auxclkreq1_ck, CK_443X),
  2936. CLK(NULL, "auxclkreq2_ck", &auxclkreq2_ck, CK_443X),
  2937. CLK(NULL, "auxclkreq3_ck", &auxclkreq3_ck, CK_443X),
  2938. CLK(NULL, "auxclkreq4_ck", &auxclkreq4_ck, CK_443X),
  2939. CLK(NULL, "auxclkreq5_ck", &auxclkreq5_ck, CK_443X),
  2940. };
  2941. int __init omap4xxx_clk_init(void)
  2942. {
  2943. struct omap_clk *c;
  2944. u32 cpu_clkflg;
  2945. if (cpu_is_omap44xx()) {
  2946. cpu_mask = RATE_IN_4430;
  2947. cpu_clkflg = CK_443X;
  2948. }
  2949. clk_init(&omap2_clk_functions);
  2950. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  2951. c++)
  2952. clk_preinit(c->lk.clk);
  2953. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  2954. c++)
  2955. if (c->cpu & cpu_clkflg) {
  2956. clkdev_add(&c->lk);
  2957. clk_register(c->lk.clk);
  2958. omap2_init_clk_clkdm(c->lk.clk);
  2959. }
  2960. recalculate_root_clocks();
  2961. /*
  2962. * Only enable those clocks we will need, let the drivers
  2963. * enable other clocks as necessary
  2964. */
  2965. clk_enable_init_clocks();
  2966. return 0;
  2967. }