setup.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968
  1. /*
  2. * linux/arch/arm/kernel/setup.c
  3. *
  4. * Copyright (C) 1995-2001 Russell King
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/export.h>
  11. #include <linux/kernel.h>
  12. #include <linux/stddef.h>
  13. #include <linux/ioport.h>
  14. #include <linux/delay.h>
  15. #include <linux/utsname.h>
  16. #include <linux/initrd.h>
  17. #include <linux/console.h>
  18. #include <linux/bootmem.h>
  19. #include <linux/seq_file.h>
  20. #include <linux/screen_info.h>
  21. #include <linux/of_platform.h>
  22. #include <linux/init.h>
  23. #include <linux/kexec.h>
  24. #include <linux/of_fdt.h>
  25. #include <linux/cpu.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/smp.h>
  28. #include <linux/proc_fs.h>
  29. #include <linux/memblock.h>
  30. #include <linux/bug.h>
  31. #include <linux/compiler.h>
  32. #include <linux/sort.h>
  33. #include <asm/unified.h>
  34. #include <asm/cp15.h>
  35. #include <asm/cpu.h>
  36. #include <asm/cputype.h>
  37. #include <asm/elf.h>
  38. #include <asm/procinfo.h>
  39. #include <asm/psci.h>
  40. #include <asm/sections.h>
  41. #include <asm/setup.h>
  42. #include <asm/smp_plat.h>
  43. #include <asm/mach-types.h>
  44. #include <asm/cacheflush.h>
  45. #include <asm/cachetype.h>
  46. #include <asm/tlbflush.h>
  47. #include <asm/prom.h>
  48. #include <asm/mach/arch.h>
  49. #include <asm/mach/irq.h>
  50. #include <asm/mach/time.h>
  51. #include <asm/system_info.h>
  52. #include <asm/system_misc.h>
  53. #include <asm/traps.h>
  54. #include <asm/unwind.h>
  55. #include <asm/memblock.h>
  56. #include <asm/virt.h>
  57. #include "atags.h"
  58. #if defined(CONFIG_FPE_NWFPE) || defined(CONFIG_FPE_FASTFPE)
  59. char fpe_type[8];
  60. static int __init fpe_setup(char *line)
  61. {
  62. memcpy(fpe_type, line, 8);
  63. return 1;
  64. }
  65. __setup("fpe=", fpe_setup);
  66. #endif
  67. extern void paging_init(struct machine_desc *desc);
  68. extern void sanity_check_meminfo(void);
  69. extern void reboot_setup(char *str);
  70. extern void setup_dma_zone(struct machine_desc *desc);
  71. unsigned int processor_id;
  72. EXPORT_SYMBOL(processor_id);
  73. unsigned int __machine_arch_type __read_mostly;
  74. EXPORT_SYMBOL(__machine_arch_type);
  75. unsigned int cacheid __read_mostly;
  76. EXPORT_SYMBOL(cacheid);
  77. unsigned int __atags_pointer __initdata;
  78. unsigned int system_rev;
  79. EXPORT_SYMBOL(system_rev);
  80. unsigned int system_serial_low;
  81. EXPORT_SYMBOL(system_serial_low);
  82. unsigned int system_serial_high;
  83. EXPORT_SYMBOL(system_serial_high);
  84. unsigned int elf_hwcap __read_mostly;
  85. EXPORT_SYMBOL(elf_hwcap);
  86. #ifdef MULTI_CPU
  87. struct processor processor __read_mostly;
  88. #endif
  89. #ifdef MULTI_TLB
  90. struct cpu_tlb_fns cpu_tlb __read_mostly;
  91. #endif
  92. #ifdef MULTI_USER
  93. struct cpu_user_fns cpu_user __read_mostly;
  94. #endif
  95. #ifdef MULTI_CACHE
  96. struct cpu_cache_fns cpu_cache __read_mostly;
  97. #endif
  98. #ifdef CONFIG_OUTER_CACHE
  99. struct outer_cache_fns outer_cache __read_mostly;
  100. EXPORT_SYMBOL(outer_cache);
  101. #endif
  102. /*
  103. * Cached cpu_architecture() result for use by assembler code.
  104. * C code should use the cpu_architecture() function instead of accessing this
  105. * variable directly.
  106. */
  107. int __cpu_architecture __read_mostly = CPU_ARCH_UNKNOWN;
  108. struct stack {
  109. u32 irq[3];
  110. u32 abt[3];
  111. u32 und[3];
  112. } ____cacheline_aligned;
  113. static struct stack stacks[NR_CPUS];
  114. char elf_platform[ELF_PLATFORM_SIZE];
  115. EXPORT_SYMBOL(elf_platform);
  116. static const char *cpu_name;
  117. static const char *machine_name;
  118. static char __initdata cmd_line[COMMAND_LINE_SIZE];
  119. struct machine_desc *machine_desc __initdata;
  120. static union { char c[4]; unsigned long l; } endian_test __initdata = { { 'l', '?', '?', 'b' } };
  121. #define ENDIANNESS ((char)endian_test.l)
  122. DEFINE_PER_CPU(struct cpuinfo_arm, cpu_data);
  123. /*
  124. * Standard memory resources
  125. */
  126. static struct resource mem_res[] = {
  127. {
  128. .name = "Video RAM",
  129. .start = 0,
  130. .end = 0,
  131. .flags = IORESOURCE_MEM
  132. },
  133. {
  134. .name = "Kernel code",
  135. .start = 0,
  136. .end = 0,
  137. .flags = IORESOURCE_MEM
  138. },
  139. {
  140. .name = "Kernel data",
  141. .start = 0,
  142. .end = 0,
  143. .flags = IORESOURCE_MEM
  144. }
  145. };
  146. #define video_ram mem_res[0]
  147. #define kernel_code mem_res[1]
  148. #define kernel_data mem_res[2]
  149. static struct resource io_res[] = {
  150. {
  151. .name = "reserved",
  152. .start = 0x3bc,
  153. .end = 0x3be,
  154. .flags = IORESOURCE_IO | IORESOURCE_BUSY
  155. },
  156. {
  157. .name = "reserved",
  158. .start = 0x378,
  159. .end = 0x37f,
  160. .flags = IORESOURCE_IO | IORESOURCE_BUSY
  161. },
  162. {
  163. .name = "reserved",
  164. .start = 0x278,
  165. .end = 0x27f,
  166. .flags = IORESOURCE_IO | IORESOURCE_BUSY
  167. }
  168. };
  169. #define lp0 io_res[0]
  170. #define lp1 io_res[1]
  171. #define lp2 io_res[2]
  172. static const char *proc_arch[] = {
  173. "undefined/unknown",
  174. "3",
  175. "4",
  176. "4T",
  177. "5",
  178. "5T",
  179. "5TE",
  180. "5TEJ",
  181. "6TEJ",
  182. "7",
  183. "?(11)",
  184. "?(12)",
  185. "?(13)",
  186. "?(14)",
  187. "?(15)",
  188. "?(16)",
  189. "?(17)",
  190. };
  191. static int __get_cpu_architecture(void)
  192. {
  193. int cpu_arch;
  194. if ((read_cpuid_id() & 0x0008f000) == 0) {
  195. cpu_arch = CPU_ARCH_UNKNOWN;
  196. } else if ((read_cpuid_id() & 0x0008f000) == 0x00007000) {
  197. cpu_arch = (read_cpuid_id() & (1 << 23)) ? CPU_ARCH_ARMv4T : CPU_ARCH_ARMv3;
  198. } else if ((read_cpuid_id() & 0x00080000) == 0x00000000) {
  199. cpu_arch = (read_cpuid_id() >> 16) & 7;
  200. if (cpu_arch)
  201. cpu_arch += CPU_ARCH_ARMv3;
  202. } else if ((read_cpuid_id() & 0x000f0000) == 0x000f0000) {
  203. unsigned int mmfr0;
  204. /* Revised CPUID format. Read the Memory Model Feature
  205. * Register 0 and check for VMSAv7 or PMSAv7 */
  206. asm("mrc p15, 0, %0, c0, c1, 4"
  207. : "=r" (mmfr0));
  208. if ((mmfr0 & 0x0000000f) >= 0x00000003 ||
  209. (mmfr0 & 0x000000f0) >= 0x00000030)
  210. cpu_arch = CPU_ARCH_ARMv7;
  211. else if ((mmfr0 & 0x0000000f) == 0x00000002 ||
  212. (mmfr0 & 0x000000f0) == 0x00000020)
  213. cpu_arch = CPU_ARCH_ARMv6;
  214. else
  215. cpu_arch = CPU_ARCH_UNKNOWN;
  216. } else
  217. cpu_arch = CPU_ARCH_UNKNOWN;
  218. return cpu_arch;
  219. }
  220. int __pure cpu_architecture(void)
  221. {
  222. BUG_ON(__cpu_architecture == CPU_ARCH_UNKNOWN);
  223. return __cpu_architecture;
  224. }
  225. static int cpu_has_aliasing_icache(unsigned int arch)
  226. {
  227. int aliasing_icache;
  228. unsigned int id_reg, num_sets, line_size;
  229. /* PIPT caches never alias. */
  230. if (icache_is_pipt())
  231. return 0;
  232. /* arch specifies the register format */
  233. switch (arch) {
  234. case CPU_ARCH_ARMv7:
  235. asm("mcr p15, 2, %0, c0, c0, 0 @ set CSSELR"
  236. : /* No output operands */
  237. : "r" (1));
  238. isb();
  239. asm("mrc p15, 1, %0, c0, c0, 0 @ read CCSIDR"
  240. : "=r" (id_reg));
  241. line_size = 4 << ((id_reg & 0x7) + 2);
  242. num_sets = ((id_reg >> 13) & 0x7fff) + 1;
  243. aliasing_icache = (line_size * num_sets) > PAGE_SIZE;
  244. break;
  245. case CPU_ARCH_ARMv6:
  246. aliasing_icache = read_cpuid_cachetype() & (1 << 11);
  247. break;
  248. default:
  249. /* I-cache aliases will be handled by D-cache aliasing code */
  250. aliasing_icache = 0;
  251. }
  252. return aliasing_icache;
  253. }
  254. static void __init cacheid_init(void)
  255. {
  256. unsigned int arch = cpu_architecture();
  257. if (arch >= CPU_ARCH_ARMv6) {
  258. unsigned int cachetype = read_cpuid_cachetype();
  259. if ((cachetype & (7 << 29)) == 4 << 29) {
  260. /* ARMv7 register format */
  261. arch = CPU_ARCH_ARMv7;
  262. cacheid = CACHEID_VIPT_NONALIASING;
  263. switch (cachetype & (3 << 14)) {
  264. case (1 << 14):
  265. cacheid |= CACHEID_ASID_TAGGED;
  266. break;
  267. case (3 << 14):
  268. cacheid |= CACHEID_PIPT;
  269. break;
  270. }
  271. } else {
  272. arch = CPU_ARCH_ARMv6;
  273. if (cachetype & (1 << 23))
  274. cacheid = CACHEID_VIPT_ALIASING;
  275. else
  276. cacheid = CACHEID_VIPT_NONALIASING;
  277. }
  278. if (cpu_has_aliasing_icache(arch))
  279. cacheid |= CACHEID_VIPT_I_ALIASING;
  280. } else {
  281. cacheid = CACHEID_VIVT;
  282. }
  283. printk("CPU: %s data cache, %s instruction cache\n",
  284. cache_is_vivt() ? "VIVT" :
  285. cache_is_vipt_aliasing() ? "VIPT aliasing" :
  286. cache_is_vipt_nonaliasing() ? "PIPT / VIPT nonaliasing" : "unknown",
  287. cache_is_vivt() ? "VIVT" :
  288. icache_is_vivt_asid_tagged() ? "VIVT ASID tagged" :
  289. icache_is_vipt_aliasing() ? "VIPT aliasing" :
  290. icache_is_pipt() ? "PIPT" :
  291. cache_is_vipt_nonaliasing() ? "VIPT nonaliasing" : "unknown");
  292. }
  293. /*
  294. * These functions re-use the assembly code in head.S, which
  295. * already provide the required functionality.
  296. */
  297. extern struct proc_info_list *lookup_processor_type(unsigned int);
  298. void __init early_print(const char *str, ...)
  299. {
  300. extern void printascii(const char *);
  301. char buf[256];
  302. va_list ap;
  303. va_start(ap, str);
  304. vsnprintf(buf, sizeof(buf), str, ap);
  305. va_end(ap);
  306. #ifdef CONFIG_DEBUG_LL
  307. printascii(buf);
  308. #endif
  309. printk("%s", buf);
  310. }
  311. static void __init cpuid_init_hwcaps(void)
  312. {
  313. unsigned int divide_instrs;
  314. if (cpu_architecture() < CPU_ARCH_ARMv7)
  315. return;
  316. divide_instrs = (read_cpuid_ext(CPUID_EXT_ISAR0) & 0x0f000000) >> 24;
  317. switch (divide_instrs) {
  318. case 2:
  319. elf_hwcap |= HWCAP_IDIVA;
  320. case 1:
  321. elf_hwcap |= HWCAP_IDIVT;
  322. }
  323. }
  324. static void __init feat_v6_fixup(void)
  325. {
  326. int id = read_cpuid_id();
  327. if ((id & 0xff0f0000) != 0x41070000)
  328. return;
  329. /*
  330. * HWCAP_TLS is available only on 1136 r1p0 and later,
  331. * see also kuser_get_tls_init.
  332. */
  333. if ((((id >> 4) & 0xfff) == 0xb36) && (((id >> 20) & 3) == 0))
  334. elf_hwcap &= ~HWCAP_TLS;
  335. }
  336. /*
  337. * cpu_init - initialise one CPU.
  338. *
  339. * cpu_init sets up the per-CPU stacks.
  340. */
  341. void notrace cpu_init(void)
  342. {
  343. unsigned int cpu = smp_processor_id();
  344. struct stack *stk = &stacks[cpu];
  345. if (cpu >= NR_CPUS) {
  346. printk(KERN_CRIT "CPU%u: bad primary CPU number\n", cpu);
  347. BUG();
  348. }
  349. /*
  350. * This only works on resume and secondary cores. For booting on the
  351. * boot cpu, smp_prepare_boot_cpu is called after percpu area setup.
  352. */
  353. set_my_cpu_offset(per_cpu_offset(cpu));
  354. cpu_proc_init();
  355. /*
  356. * Define the placement constraint for the inline asm directive below.
  357. * In Thumb-2, msr with an immediate value is not allowed.
  358. */
  359. #ifdef CONFIG_THUMB2_KERNEL
  360. #define PLC "r"
  361. #else
  362. #define PLC "I"
  363. #endif
  364. /*
  365. * setup stacks for re-entrant exception handlers
  366. */
  367. __asm__ (
  368. "msr cpsr_c, %1\n\t"
  369. "add r14, %0, %2\n\t"
  370. "mov sp, r14\n\t"
  371. "msr cpsr_c, %3\n\t"
  372. "add r14, %0, %4\n\t"
  373. "mov sp, r14\n\t"
  374. "msr cpsr_c, %5\n\t"
  375. "add r14, %0, %6\n\t"
  376. "mov sp, r14\n\t"
  377. "msr cpsr_c, %7"
  378. :
  379. : "r" (stk),
  380. PLC (PSR_F_BIT | PSR_I_BIT | IRQ_MODE),
  381. "I" (offsetof(struct stack, irq[0])),
  382. PLC (PSR_F_BIT | PSR_I_BIT | ABT_MODE),
  383. "I" (offsetof(struct stack, abt[0])),
  384. PLC (PSR_F_BIT | PSR_I_BIT | UND_MODE),
  385. "I" (offsetof(struct stack, und[0])),
  386. PLC (PSR_F_BIT | PSR_I_BIT | SVC_MODE)
  387. : "r14");
  388. }
  389. int __cpu_logical_map[NR_CPUS];
  390. void __init smp_setup_processor_id(void)
  391. {
  392. int i;
  393. u32 mpidr = is_smp() ? read_cpuid_mpidr() & MPIDR_HWID_BITMASK : 0;
  394. u32 cpu = MPIDR_AFFINITY_LEVEL(mpidr, 0);
  395. cpu_logical_map(0) = cpu;
  396. for (i = 1; i < nr_cpu_ids; ++i)
  397. cpu_logical_map(i) = i == cpu ? 0 : i;
  398. printk(KERN_INFO "Booting Linux on physical CPU 0x%x\n", mpidr);
  399. }
  400. static void __init setup_processor(void)
  401. {
  402. struct proc_info_list *list;
  403. /*
  404. * locate processor in the list of supported processor
  405. * types. The linker builds this table for us from the
  406. * entries in arch/arm/mm/proc-*.S
  407. */
  408. list = lookup_processor_type(read_cpuid_id());
  409. if (!list) {
  410. printk("CPU configuration botched (ID %08x), unable "
  411. "to continue.\n", read_cpuid_id());
  412. while (1);
  413. }
  414. cpu_name = list->cpu_name;
  415. __cpu_architecture = __get_cpu_architecture();
  416. #ifdef MULTI_CPU
  417. processor = *list->proc;
  418. #endif
  419. #ifdef MULTI_TLB
  420. cpu_tlb = *list->tlb;
  421. #endif
  422. #ifdef MULTI_USER
  423. cpu_user = *list->user;
  424. #endif
  425. #ifdef MULTI_CACHE
  426. cpu_cache = *list->cache;
  427. #endif
  428. printk("CPU: %s [%08x] revision %d (ARMv%s), cr=%08lx\n",
  429. cpu_name, read_cpuid_id(), read_cpuid_id() & 15,
  430. proc_arch[cpu_architecture()], cr_alignment);
  431. snprintf(init_utsname()->machine, __NEW_UTS_LEN + 1, "%s%c",
  432. list->arch_name, ENDIANNESS);
  433. snprintf(elf_platform, ELF_PLATFORM_SIZE, "%s%c",
  434. list->elf_name, ENDIANNESS);
  435. elf_hwcap = list->elf_hwcap;
  436. cpuid_init_hwcaps();
  437. #ifndef CONFIG_ARM_THUMB
  438. elf_hwcap &= ~(HWCAP_THUMB | HWCAP_IDIVT);
  439. #endif
  440. feat_v6_fixup();
  441. cacheid_init();
  442. cpu_init();
  443. }
  444. void __init dump_machine_table(void)
  445. {
  446. struct machine_desc *p;
  447. early_print("Available machine support:\n\nID (hex)\tNAME\n");
  448. for_each_machine_desc(p)
  449. early_print("%08x\t%s\n", p->nr, p->name);
  450. early_print("\nPlease check your kernel config and/or bootloader.\n");
  451. while (true)
  452. /* can't use cpu_relax() here as it may require MMU setup */;
  453. }
  454. int __init arm_add_memory(phys_addr_t start, phys_addr_t size)
  455. {
  456. struct membank *bank = &meminfo.bank[meminfo.nr_banks];
  457. if (meminfo.nr_banks >= NR_BANKS) {
  458. printk(KERN_CRIT "NR_BANKS too low, "
  459. "ignoring memory at 0x%08llx\n", (long long)start);
  460. return -EINVAL;
  461. }
  462. /*
  463. * Ensure that start/size are aligned to a page boundary.
  464. * Size is appropriately rounded down, start is rounded up.
  465. */
  466. size -= start & ~PAGE_MASK;
  467. bank->start = PAGE_ALIGN(start);
  468. #ifndef CONFIG_ARM_LPAE
  469. if (bank->start + size < bank->start) {
  470. printk(KERN_CRIT "Truncating memory at 0x%08llx to fit in "
  471. "32-bit physical address space\n", (long long)start);
  472. /*
  473. * To ensure bank->start + bank->size is representable in
  474. * 32 bits, we use ULONG_MAX as the upper limit rather than 4GB.
  475. * This means we lose a page after masking.
  476. */
  477. size = ULONG_MAX - bank->start;
  478. }
  479. #endif
  480. bank->size = size & ~(phys_addr_t)(PAGE_SIZE - 1);
  481. /*
  482. * Check whether this memory region has non-zero size or
  483. * invalid node number.
  484. */
  485. if (bank->size == 0)
  486. return -EINVAL;
  487. meminfo.nr_banks++;
  488. return 0;
  489. }
  490. /*
  491. * Pick out the memory size. We look for mem=size@start,
  492. * where start and size are "size[KkMm]"
  493. */
  494. static int __init early_mem(char *p)
  495. {
  496. static int usermem __initdata = 0;
  497. phys_addr_t size;
  498. phys_addr_t start;
  499. char *endp;
  500. /*
  501. * If the user specifies memory size, we
  502. * blow away any automatically generated
  503. * size.
  504. */
  505. if (usermem == 0) {
  506. usermem = 1;
  507. meminfo.nr_banks = 0;
  508. }
  509. start = PHYS_OFFSET;
  510. size = memparse(p, &endp);
  511. if (*endp == '@')
  512. start = memparse(endp + 1, NULL);
  513. arm_add_memory(start, size);
  514. return 0;
  515. }
  516. early_param("mem", early_mem);
  517. static void __init request_standard_resources(struct machine_desc *mdesc)
  518. {
  519. struct memblock_region *region;
  520. struct resource *res;
  521. kernel_code.start = virt_to_phys(_text);
  522. kernel_code.end = virt_to_phys(_etext - 1);
  523. kernel_data.start = virt_to_phys(_sdata);
  524. kernel_data.end = virt_to_phys(_end - 1);
  525. for_each_memblock(memory, region) {
  526. res = alloc_bootmem_low(sizeof(*res));
  527. res->name = "System RAM";
  528. res->start = __pfn_to_phys(memblock_region_memory_base_pfn(region));
  529. res->end = __pfn_to_phys(memblock_region_memory_end_pfn(region)) - 1;
  530. res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  531. request_resource(&iomem_resource, res);
  532. if (kernel_code.start >= res->start &&
  533. kernel_code.end <= res->end)
  534. request_resource(res, &kernel_code);
  535. if (kernel_data.start >= res->start &&
  536. kernel_data.end <= res->end)
  537. request_resource(res, &kernel_data);
  538. }
  539. if (mdesc->video_start) {
  540. video_ram.start = mdesc->video_start;
  541. video_ram.end = mdesc->video_end;
  542. request_resource(&iomem_resource, &video_ram);
  543. }
  544. /*
  545. * Some machines don't have the possibility of ever
  546. * possessing lp0, lp1 or lp2
  547. */
  548. if (mdesc->reserve_lp0)
  549. request_resource(&ioport_resource, &lp0);
  550. if (mdesc->reserve_lp1)
  551. request_resource(&ioport_resource, &lp1);
  552. if (mdesc->reserve_lp2)
  553. request_resource(&ioport_resource, &lp2);
  554. }
  555. #if defined(CONFIG_VGA_CONSOLE) || defined(CONFIG_DUMMY_CONSOLE)
  556. struct screen_info screen_info = {
  557. .orig_video_lines = 30,
  558. .orig_video_cols = 80,
  559. .orig_video_mode = 0,
  560. .orig_video_ega_bx = 0,
  561. .orig_video_isVGA = 1,
  562. .orig_video_points = 8
  563. };
  564. #endif
  565. static int __init customize_machine(void)
  566. {
  567. /*
  568. * customizes platform devices, or adds new ones
  569. * On DT based machines, we fall back to populating the
  570. * machine from the device tree, if no callback is provided,
  571. * otherwise we would always need an init_machine callback.
  572. */
  573. if (machine_desc->init_machine)
  574. machine_desc->init_machine();
  575. #ifdef CONFIG_OF
  576. else
  577. of_platform_populate(NULL, of_default_bus_match_table,
  578. NULL, NULL);
  579. #endif
  580. return 0;
  581. }
  582. arch_initcall(customize_machine);
  583. static int __init init_machine_late(void)
  584. {
  585. if (machine_desc->init_late)
  586. machine_desc->init_late();
  587. return 0;
  588. }
  589. late_initcall(init_machine_late);
  590. #ifdef CONFIG_KEXEC
  591. static inline unsigned long long get_total_mem(void)
  592. {
  593. unsigned long total;
  594. total = max_low_pfn - min_low_pfn;
  595. return total << PAGE_SHIFT;
  596. }
  597. /**
  598. * reserve_crashkernel() - reserves memory are for crash kernel
  599. *
  600. * This function reserves memory area given in "crashkernel=" kernel command
  601. * line parameter. The memory reserved is used by a dump capture kernel when
  602. * primary kernel is crashing.
  603. */
  604. static void __init reserve_crashkernel(void)
  605. {
  606. unsigned long long crash_size, crash_base;
  607. unsigned long long total_mem;
  608. int ret;
  609. total_mem = get_total_mem();
  610. ret = parse_crashkernel(boot_command_line, total_mem,
  611. &crash_size, &crash_base);
  612. if (ret)
  613. return;
  614. ret = reserve_bootmem(crash_base, crash_size, BOOTMEM_EXCLUSIVE);
  615. if (ret < 0) {
  616. printk(KERN_WARNING "crashkernel reservation failed - "
  617. "memory is in use (0x%lx)\n", (unsigned long)crash_base);
  618. return;
  619. }
  620. printk(KERN_INFO "Reserving %ldMB of memory at %ldMB "
  621. "for crashkernel (System RAM: %ldMB)\n",
  622. (unsigned long)(crash_size >> 20),
  623. (unsigned long)(crash_base >> 20),
  624. (unsigned long)(total_mem >> 20));
  625. crashk_res.start = crash_base;
  626. crashk_res.end = crash_base + crash_size - 1;
  627. insert_resource(&iomem_resource, &crashk_res);
  628. }
  629. #else
  630. static inline void reserve_crashkernel(void) {}
  631. #endif /* CONFIG_KEXEC */
  632. static int __init meminfo_cmp(const void *_a, const void *_b)
  633. {
  634. const struct membank *a = _a, *b = _b;
  635. long cmp = bank_pfn_start(a) - bank_pfn_start(b);
  636. return cmp < 0 ? -1 : cmp > 0 ? 1 : 0;
  637. }
  638. void __init hyp_mode_check(void)
  639. {
  640. #ifdef CONFIG_ARM_VIRT_EXT
  641. if (is_hyp_mode_available()) {
  642. pr_info("CPU: All CPU(s) started in HYP mode.\n");
  643. pr_info("CPU: Virtualization extensions available.\n");
  644. } else if (is_hyp_mode_mismatched()) {
  645. pr_warn("CPU: WARNING: CPU(s) started in wrong/inconsistent modes (primary CPU mode 0x%x)\n",
  646. __boot_cpu_mode & MODE_MASK);
  647. pr_warn("CPU: This may indicate a broken bootloader or firmware.\n");
  648. } else
  649. pr_info("CPU: All CPU(s) started in SVC mode.\n");
  650. #endif
  651. }
  652. void __init setup_arch(char **cmdline_p)
  653. {
  654. struct machine_desc *mdesc;
  655. setup_processor();
  656. mdesc = setup_machine_fdt(__atags_pointer);
  657. if (!mdesc)
  658. mdesc = setup_machine_tags(__atags_pointer, __machine_arch_type);
  659. machine_desc = mdesc;
  660. machine_name = mdesc->name;
  661. setup_dma_zone(mdesc);
  662. if (mdesc->restart_mode)
  663. reboot_setup(&mdesc->restart_mode);
  664. init_mm.start_code = (unsigned long) _text;
  665. init_mm.end_code = (unsigned long) _etext;
  666. init_mm.end_data = (unsigned long) _edata;
  667. init_mm.brk = (unsigned long) _end;
  668. /* populate cmd_line too for later use, preserving boot_command_line */
  669. strlcpy(cmd_line, boot_command_line, COMMAND_LINE_SIZE);
  670. *cmdline_p = cmd_line;
  671. parse_early_param();
  672. sort(&meminfo.bank, meminfo.nr_banks, sizeof(meminfo.bank[0]), meminfo_cmp, NULL);
  673. sanity_check_meminfo();
  674. arm_memblock_init(&meminfo, mdesc);
  675. paging_init(mdesc);
  676. request_standard_resources(mdesc);
  677. if (mdesc->restart)
  678. arm_pm_restart = mdesc->restart;
  679. unflatten_device_tree();
  680. arm_dt_init_cpu_maps();
  681. psci_init();
  682. #ifdef CONFIG_SMP
  683. if (is_smp()) {
  684. if (!mdesc->smp_init || !mdesc->smp_init()) {
  685. if (psci_smp_available())
  686. smp_set_ops(&psci_smp_ops);
  687. else if (mdesc->smp)
  688. smp_set_ops(mdesc->smp);
  689. }
  690. smp_init_cpus();
  691. }
  692. #endif
  693. if (!is_smp())
  694. hyp_mode_check();
  695. reserve_crashkernel();
  696. #ifdef CONFIG_MULTI_IRQ_HANDLER
  697. handle_arch_irq = mdesc->handle_irq;
  698. #endif
  699. #ifdef CONFIG_VT
  700. #if defined(CONFIG_VGA_CONSOLE)
  701. conswitchp = &vga_con;
  702. #elif defined(CONFIG_DUMMY_CONSOLE)
  703. conswitchp = &dummy_con;
  704. #endif
  705. #endif
  706. if (mdesc->init_early)
  707. mdesc->init_early();
  708. }
  709. static int __init topology_init(void)
  710. {
  711. int cpu;
  712. for_each_possible_cpu(cpu) {
  713. struct cpuinfo_arm *cpuinfo = &per_cpu(cpu_data, cpu);
  714. cpuinfo->cpu.hotpluggable = 1;
  715. register_cpu(&cpuinfo->cpu, cpu);
  716. }
  717. return 0;
  718. }
  719. subsys_initcall(topology_init);
  720. #ifdef CONFIG_HAVE_PROC_CPU
  721. static int __init proc_cpu_init(void)
  722. {
  723. struct proc_dir_entry *res;
  724. res = proc_mkdir("cpu", NULL);
  725. if (!res)
  726. return -ENOMEM;
  727. return 0;
  728. }
  729. fs_initcall(proc_cpu_init);
  730. #endif
  731. static const char *hwcap_str[] = {
  732. "swp",
  733. "half",
  734. "thumb",
  735. "26bit",
  736. "fastmult",
  737. "fpa",
  738. "vfp",
  739. "edsp",
  740. "java",
  741. "iwmmxt",
  742. "crunch",
  743. "thumbee",
  744. "neon",
  745. "vfpv3",
  746. "vfpv3d16",
  747. "tls",
  748. "vfpv4",
  749. "idiva",
  750. "idivt",
  751. NULL
  752. };
  753. static int c_show(struct seq_file *m, void *v)
  754. {
  755. int i, j;
  756. u32 cpuid;
  757. for_each_online_cpu(i) {
  758. /*
  759. * glibc reads /proc/cpuinfo to determine the number of
  760. * online processors, looking for lines beginning with
  761. * "processor". Give glibc what it expects.
  762. */
  763. seq_printf(m, "processor\t: %d\n", i);
  764. cpuid = is_smp() ? per_cpu(cpu_data, i).cpuid : read_cpuid_id();
  765. seq_printf(m, "model name\t: %s rev %d (%s)\n",
  766. cpu_name, cpuid & 15, elf_platform);
  767. #if defined(CONFIG_SMP)
  768. seq_printf(m, "BogoMIPS\t: %lu.%02lu\n",
  769. per_cpu(cpu_data, i).loops_per_jiffy / (500000UL/HZ),
  770. (per_cpu(cpu_data, i).loops_per_jiffy / (5000UL/HZ)) % 100);
  771. #else
  772. seq_printf(m, "BogoMIPS\t: %lu.%02lu\n",
  773. loops_per_jiffy / (500000/HZ),
  774. (loops_per_jiffy / (5000/HZ)) % 100);
  775. #endif
  776. /* dump out the processor features */
  777. seq_puts(m, "Features\t: ");
  778. for (j = 0; hwcap_str[j]; j++)
  779. if (elf_hwcap & (1 << j))
  780. seq_printf(m, "%s ", hwcap_str[j]);
  781. seq_printf(m, "\nCPU implementer\t: 0x%02x\n", cpuid >> 24);
  782. seq_printf(m, "CPU architecture: %s\n",
  783. proc_arch[cpu_architecture()]);
  784. if ((cpuid & 0x0008f000) == 0x00000000) {
  785. /* pre-ARM7 */
  786. seq_printf(m, "CPU part\t: %07x\n", cpuid >> 4);
  787. } else {
  788. if ((cpuid & 0x0008f000) == 0x00007000) {
  789. /* ARM7 */
  790. seq_printf(m, "CPU variant\t: 0x%02x\n",
  791. (cpuid >> 16) & 127);
  792. } else {
  793. /* post-ARM7 */
  794. seq_printf(m, "CPU variant\t: 0x%x\n",
  795. (cpuid >> 20) & 15);
  796. }
  797. seq_printf(m, "CPU part\t: 0x%03x\n",
  798. (cpuid >> 4) & 0xfff);
  799. }
  800. seq_printf(m, "CPU revision\t: %d\n\n", cpuid & 15);
  801. }
  802. seq_printf(m, "Hardware\t: %s\n", machine_name);
  803. seq_printf(m, "Revision\t: %04x\n", system_rev);
  804. seq_printf(m, "Serial\t\t: %08x%08x\n",
  805. system_serial_high, system_serial_low);
  806. return 0;
  807. }
  808. static void *c_start(struct seq_file *m, loff_t *pos)
  809. {
  810. return *pos < 1 ? (void *)1 : NULL;
  811. }
  812. static void *c_next(struct seq_file *m, void *v, loff_t *pos)
  813. {
  814. ++*pos;
  815. return NULL;
  816. }
  817. static void c_stop(struct seq_file *m, void *v)
  818. {
  819. }
  820. const struct seq_operations cpuinfo_op = {
  821. .start = c_start,
  822. .next = c_next,
  823. .stop = c_stop,
  824. .show = c_show
  825. };